Statistics
| Branch: | Revision:

root / target-mips / exec.h @ 05f778c8

History | View | Annotate | Download (6.9 kB)

1
#if !defined(__QEMU_MIPS_EXEC_H__)
2
#define __QEMU_MIPS_EXEC_H__
3

    
4
//#define DEBUG_OP
5

    
6
#include "config.h"
7
#include "mips-defs.h"
8
#include "dyngen-exec.h"
9
#include "cpu-defs.h"
10

    
11
register struct CPUMIPSState *env asm(AREG0);
12

    
13
#if TARGET_LONG_BITS > HOST_LONG_BITS
14
#define T0 (env->t0)
15
#define T1 (env->t1)
16
#define T2 (env->t2)
17
#else
18
register target_ulong T0 asm(AREG1);
19
register target_ulong T1 asm(AREG2);
20
register target_ulong T2 asm(AREG3);
21
#endif
22

    
23
#if defined (USE_HOST_FLOAT_REGS)
24
#error "implement me."
25
#else
26
#define FDT0 (env->fpu->ft0.fd)
27
#define FDT1 (env->fpu->ft1.fd)
28
#define FDT2 (env->fpu->ft2.fd)
29
#define FST0 (env->fpu->ft0.fs[FP_ENDIAN_IDX])
30
#define FST1 (env->fpu->ft1.fs[FP_ENDIAN_IDX])
31
#define FST2 (env->fpu->ft2.fs[FP_ENDIAN_IDX])
32
#define FSTH0 (env->fpu->ft0.fs[!FP_ENDIAN_IDX])
33
#define FSTH1 (env->fpu->ft1.fs[!FP_ENDIAN_IDX])
34
#define FSTH2 (env->fpu->ft2.fs[!FP_ENDIAN_IDX])
35
#define DT0 (env->fpu->ft0.d)
36
#define DT1 (env->fpu->ft1.d)
37
#define DT2 (env->fpu->ft2.d)
38
#define WT0 (env->fpu->ft0.w[FP_ENDIAN_IDX])
39
#define WT1 (env->fpu->ft1.w[FP_ENDIAN_IDX])
40
#define WT2 (env->fpu->ft2.w[FP_ENDIAN_IDX])
41
#define WTH0 (env->fpu->ft0.w[!FP_ENDIAN_IDX])
42
#define WTH1 (env->fpu->ft1.w[!FP_ENDIAN_IDX])
43
#define WTH2 (env->fpu->ft2.w[!FP_ENDIAN_IDX])
44
#endif
45

    
46
#if defined (DEBUG_OP)
47
# define RETURN() __asm__ __volatile__("nop" : : : "memory");
48
#else
49
# define RETURN() __asm__ __volatile__("" : : : "memory");
50
#endif
51

    
52
#include "cpu.h"
53
#include "exec-all.h"
54

    
55
#if !defined(CONFIG_USER_ONLY)
56
#include "softmmu_exec.h"
57
#endif /* !defined(CONFIG_USER_ONLY) */
58

    
59
#if defined(TARGET_MIPSN32) || defined(TARGET_MIPS64)
60
#if TARGET_LONG_BITS > HOST_LONG_BITS
61
void do_dsll (void);
62
void do_dsll32 (void);
63
void do_dsra (void);
64
void do_dsra32 (void);
65
void do_dsrl (void);
66
void do_dsrl32 (void);
67
void do_drotr (void);
68
void do_drotr32 (void);
69
void do_dsllv (void);
70
void do_dsrav (void);
71
void do_dsrlv (void);
72
void do_drotrv (void);
73
void do_dclo (void);
74
void do_dclz (void);
75
#endif
76
#endif
77

    
78
#if HOST_LONG_BITS < 64
79
void do_div (void);
80
#endif
81
#if TARGET_LONG_BITS > HOST_LONG_BITS
82
void do_mult (void);
83
void do_multu (void);
84
void do_madd (void);
85
void do_maddu (void);
86
void do_msub (void);
87
void do_msubu (void);
88
#endif
89
#if defined(TARGET_MIPSN32) || defined(TARGET_MIPS64)
90
void do_ddiv (void);
91
#if TARGET_LONG_BITS > HOST_LONG_BITS
92
void do_ddivu (void);
93
#endif
94
#endif
95
void do_mfc0_random(void);
96
void do_mfc0_count(void);
97
void do_mtc0_entryhi(uint32_t in);
98
void do_mtc0_status_debug(uint32_t old, uint32_t val);
99
void do_mtc0_status_irqraise_debug(void);
100
void dump_fpu(CPUState *env);
101
void fpu_dump_state(CPUState *env, FILE *f,
102
                    int (*fpu_fprintf)(FILE *f, const char *fmt, ...),
103
                    int flags);
104
void dump_sc (void);
105
void do_pmon (int function);
106

    
107
void dump_sc (void);
108

    
109
int cpu_mips_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
110
                               int mmu_idx, int is_softmmu);
111
void do_interrupt (CPUState *env);
112
void r4k_invalidate_tlb (CPUState *env, int idx, int use_extra);
113

    
114
void cpu_loop_exit(void);
115
void do_raise_exception_err (uint32_t exception, int error_code);
116
void do_raise_exception (uint32_t exception);
117
void do_raise_exception_direct_err (uint32_t exception, int error_code);
118
void do_raise_exception_direct (uint32_t exception);
119

    
120
void cpu_dump_state(CPUState *env, FILE *f,
121
                    int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
122
                    int flags);
123
void cpu_mips_irqctrl_init (void);
124
uint32_t cpu_mips_get_random (CPUState *env);
125
uint32_t cpu_mips_get_count (CPUState *env);
126
void cpu_mips_store_count (CPUState *env, uint32_t value);
127
void cpu_mips_store_compare (CPUState *env, uint32_t value);
128
void cpu_mips_start_count(CPUState *env);
129
void cpu_mips_stop_count(CPUState *env);
130
void cpu_mips_update_irq (CPUState *env);
131
void cpu_mips_clock_init (CPUState *env);
132
void cpu_mips_tlb_flush (CPUState *env, int flush_global);
133

    
134
void do_cfc1 (int reg);
135
void do_ctc1 (int reg);
136

    
137
#define FOP_PROTO(op)              \
138
void do_float_ ## op ## _s(void);  \
139
void do_float_ ## op ## _d(void);
140
FOP_PROTO(roundl)
141
FOP_PROTO(roundw)
142
FOP_PROTO(truncl)
143
FOP_PROTO(truncw)
144
FOP_PROTO(ceill)
145
FOP_PROTO(ceilw)
146
FOP_PROTO(floorl)
147
FOP_PROTO(floorw)
148
FOP_PROTO(rsqrt)
149
FOP_PROTO(recip)
150
#undef FOP_PROTO
151

    
152
#define FOP_PROTO(op)              \
153
void do_float_ ## op ## _s(void);  \
154
void do_float_ ## op ## _d(void);  \
155
void do_float_ ## op ## _ps(void);
156
FOP_PROTO(add)
157
FOP_PROTO(sub)
158
FOP_PROTO(mul)
159
FOP_PROTO(div)
160
FOP_PROTO(recip1)
161
FOP_PROTO(recip2)
162
FOP_PROTO(rsqrt1)
163
FOP_PROTO(rsqrt2)
164
#undef FOP_PROTO
165

    
166
void do_float_cvtd_s(void);
167
void do_float_cvtd_w(void);
168
void do_float_cvtd_l(void);
169
void do_float_cvtl_d(void);
170
void do_float_cvtl_s(void);
171
void do_float_cvtps_pw(void);
172
void do_float_cvtpw_ps(void);
173
void do_float_cvts_d(void);
174
void do_float_cvts_w(void);
175
void do_float_cvts_l(void);
176
void do_float_cvts_pl(void);
177
void do_float_cvts_pu(void);
178
void do_float_cvtw_s(void);
179
void do_float_cvtw_d(void);
180

    
181
void do_float_addr_ps(void);
182
void do_float_mulr_ps(void);
183

    
184
#define FOP_PROTO(op)                      \
185
void do_cmp_d_ ## op(long cc);             \
186
void do_cmpabs_d_ ## op(long cc);          \
187
void do_cmp_s_ ## op(long cc);             \
188
void do_cmpabs_s_ ## op(long cc);          \
189
void do_cmp_ps_ ## op(long cc);            \
190
void do_cmpabs_ps_ ## op(long cc);
191

    
192
FOP_PROTO(f)
193
FOP_PROTO(un)
194
FOP_PROTO(eq)
195
FOP_PROTO(ueq)
196
FOP_PROTO(olt)
197
FOP_PROTO(ult)
198
FOP_PROTO(ole)
199
FOP_PROTO(ule)
200
FOP_PROTO(sf)
201
FOP_PROTO(ngle)
202
FOP_PROTO(seq)
203
FOP_PROTO(ngl)
204
FOP_PROTO(lt)
205
FOP_PROTO(nge)
206
FOP_PROTO(le)
207
FOP_PROTO(ngt)
208
#undef FOP_PROTO
209

    
210
static always_inline void env_to_regs(void)
211
{
212
}
213

    
214
static always_inline void regs_to_env(void)
215
{
216
}
217

    
218
static always_inline int cpu_halted(CPUState *env)
219
{
220
    if (!env->halted)
221
        return 0;
222
    if (env->interrupt_request &
223
        (CPU_INTERRUPT_HARD | CPU_INTERRUPT_TIMER)) {
224
        env->halted = 0;
225
        return 0;
226
    }
227
    return EXCP_HALTED;
228
}
229

    
230
static always_inline void compute_hflags(CPUState *env)
231
{
232
    env->hflags &= ~(MIPS_HFLAG_64 | MIPS_HFLAG_CP0 | MIPS_HFLAG_F64 |
233
                     MIPS_HFLAG_FPU | MIPS_HFLAG_UM);
234
    if (!(env->CP0_Status & (1 << CP0St_EXL)) &&
235
        !(env->CP0_Status & (1 << CP0St_ERL)) &&
236
        !(env->hflags & MIPS_HFLAG_DM)) {
237
        if (env->CP0_Status & (1 << CP0St_UM))
238
            env->hflags |= MIPS_HFLAG_UM;
239
        if (env->CP0_Status & (1 << CP0St_R0))
240
            env->hflags |= MIPS_HFLAG_SM;
241
    }
242
#if defined(TARGET_MIPSN32) || defined(TARGET_MIPS64)
243
    if (!(env->hflags & MIPS_HFLAG_UM) ||
244
        (env->CP0_Status & (1 << CP0St_PX)) ||
245
        (env->CP0_Status & (1 << CP0St_UX)))
246
        env->hflags |= MIPS_HFLAG_64;
247
#endif
248
    if ((env->CP0_Status & (1 << CP0St_CU0)) ||
249
        (!(env->hflags & MIPS_HFLAG_UM) &&
250
         !(env->hflags & MIPS_HFLAG_SM)))
251
        env->hflags |= MIPS_HFLAG_CP0;
252
    if (env->CP0_Status & (1 << CP0St_CU1))
253
        env->hflags |= MIPS_HFLAG_FPU;
254
    if (env->CP0_Status & (1 << CP0St_FR))
255
        env->hflags |= MIPS_HFLAG_F64;
256
}
257

    
258
#endif /* !defined(__QEMU_MIPS_EXEC_H__) */