Statistics
| Branch: | Revision:

root / hw / audio / intel-hda.c @ 062db740

History | View | Annotate | Download (39.7 kB)

1
/*
2
 * Copyright (C) 2010 Red Hat, Inc.
3
 *
4
 * written by Gerd Hoffmann <kraxel@redhat.com>
5
 *
6
 * This program is free software; you can redistribute it and/or
7
 * modify it under the terms of the GNU General Public License as
8
 * published by the Free Software Foundation; either version 2 or
9
 * (at your option) version 3 of the License.
10
 *
11
 * This program is distributed in the hope that it will be useful,
12
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14
 * GNU General Public License for more details.
15
 *
16
 * You should have received a copy of the GNU General Public License
17
 * along with this program; if not, see <http://www.gnu.org/licenses/>.
18
 */
19

    
20
#include "hw/hw.h"
21
#include "hw/pci/pci.h"
22
#include "hw/pci/msi.h"
23
#include "qemu/timer.h"
24
#include "hw/audio/audio.h"
25
#include "intel-hda.h"
26
#include "intel-hda-defs.h"
27
#include "sysemu/dma.h"
28

    
29
/* --------------------------------------------------------------------- */
30
/* hda bus                                                               */
31

    
32
static Property hda_props[] = {
33
    DEFINE_PROP_UINT32("cad", HDACodecDevice, cad, -1),
34
    DEFINE_PROP_END_OF_LIST()
35
};
36

    
37
static const TypeInfo hda_codec_bus_info = {
38
    .name = TYPE_HDA_BUS,
39
    .parent = TYPE_BUS,
40
    .instance_size = sizeof(HDACodecBus),
41
};
42

    
43
void hda_codec_bus_init(DeviceState *dev, HDACodecBus *bus,
44
                        hda_codec_response_func response,
45
                        hda_codec_xfer_func xfer)
46
{
47
    qbus_create_inplace(&bus->qbus, TYPE_HDA_BUS, dev, NULL);
48
    bus->response = response;
49
    bus->xfer = xfer;
50
}
51

    
52
static int hda_codec_dev_init(DeviceState *qdev)
53
{
54
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, qdev->parent_bus);
55
    HDACodecDevice *dev = DO_UPCAST(HDACodecDevice, qdev, qdev);
56
    HDACodecDeviceClass *cdc = HDA_CODEC_DEVICE_GET_CLASS(dev);
57

    
58
    if (dev->cad == -1) {
59
        dev->cad = bus->next_cad;
60
    }
61
    if (dev->cad >= 15) {
62
        return -1;
63
    }
64
    bus->next_cad = dev->cad + 1;
65
    return cdc->init(dev);
66
}
67

    
68
static int hda_codec_dev_exit(DeviceState *qdev)
69
{
70
    HDACodecDevice *dev = DO_UPCAST(HDACodecDevice, qdev, qdev);
71
    HDACodecDeviceClass *cdc = HDA_CODEC_DEVICE_GET_CLASS(dev);
72

    
73
    if (cdc->exit) {
74
        cdc->exit(dev);
75
    }
76
    return 0;
77
}
78

    
79
HDACodecDevice *hda_codec_find(HDACodecBus *bus, uint32_t cad)
80
{
81
    BusChild *kid;
82
    HDACodecDevice *cdev;
83

    
84
    QTAILQ_FOREACH(kid, &bus->qbus.children, sibling) {
85
        DeviceState *qdev = kid->child;
86
        cdev = DO_UPCAST(HDACodecDevice, qdev, qdev);
87
        if (cdev->cad == cad) {
88
            return cdev;
89
        }
90
    }
91
    return NULL;
92
}
93

    
94
void hda_codec_response(HDACodecDevice *dev, bool solicited, uint32_t response)
95
{
96
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, dev->qdev.parent_bus);
97
    bus->response(dev, solicited, response);
98
}
99

    
100
bool hda_codec_xfer(HDACodecDevice *dev, uint32_t stnr, bool output,
101
                    uint8_t *buf, uint32_t len)
102
{
103
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, dev->qdev.parent_bus);
104
    return bus->xfer(dev, stnr, output, buf, len);
105
}
106

    
107
/* --------------------------------------------------------------------- */
108
/* intel hda emulation                                                   */
109

    
110
typedef struct IntelHDAStream IntelHDAStream;
111
typedef struct IntelHDAState IntelHDAState;
112
typedef struct IntelHDAReg IntelHDAReg;
113

    
114
typedef struct bpl {
115
    uint64_t addr;
116
    uint32_t len;
117
    uint32_t flags;
118
} bpl;
119

    
120
struct IntelHDAStream {
121
    /* registers */
122
    uint32_t ctl;
123
    uint32_t lpib;
124
    uint32_t cbl;
125
    uint32_t lvi;
126
    uint32_t fmt;
127
    uint32_t bdlp_lbase;
128
    uint32_t bdlp_ubase;
129

    
130
    /* state */
131
    bpl      *bpl;
132
    uint32_t bentries;
133
    uint32_t bsize, be, bp;
134
};
135

    
136
struct IntelHDAState {
137
    PCIDevice pci;
138
    const char *name;
139
    HDACodecBus codecs;
140

    
141
    /* registers */
142
    uint32_t g_ctl;
143
    uint32_t wake_en;
144
    uint32_t state_sts;
145
    uint32_t int_ctl;
146
    uint32_t int_sts;
147
    uint32_t wall_clk;
148

    
149
    uint32_t corb_lbase;
150
    uint32_t corb_ubase;
151
    uint32_t corb_rp;
152
    uint32_t corb_wp;
153
    uint32_t corb_ctl;
154
    uint32_t corb_sts;
155
    uint32_t corb_size;
156

    
157
    uint32_t rirb_lbase;
158
    uint32_t rirb_ubase;
159
    uint32_t rirb_wp;
160
    uint32_t rirb_cnt;
161
    uint32_t rirb_ctl;
162
    uint32_t rirb_sts;
163
    uint32_t rirb_size;
164

    
165
    uint32_t dp_lbase;
166
    uint32_t dp_ubase;
167

    
168
    uint32_t icw;
169
    uint32_t irr;
170
    uint32_t ics;
171

    
172
    /* streams */
173
    IntelHDAStream st[8];
174

    
175
    /* state */
176
    MemoryRegion mmio;
177
    uint32_t rirb_count;
178
    int64_t wall_base_ns;
179

    
180
    /* debug logging */
181
    const IntelHDAReg *last_reg;
182
    uint32_t last_val;
183
    uint32_t last_write;
184
    uint32_t last_sec;
185
    uint32_t repeat_count;
186

    
187
    /* properties */
188
    uint32_t debug;
189
    uint32_t msi;
190
};
191

    
192
#define TYPE_INTEL_HDA_GENERIC "intel-hda-generic"
193

    
194
struct IntelHDAReg {
195
    const char *name;      /* register name */
196
    uint32_t   size;       /* size in bytes */
197
    uint32_t   reset;      /* reset value */
198
    uint32_t   wmask;      /* write mask */
199
    uint32_t   wclear;     /* write 1 to clear bits */
200
    uint32_t   offset;     /* location in IntelHDAState */
201
    uint32_t   shift;      /* byte access entries for dwords */
202
    uint32_t   stream;
203
    void       (*whandler)(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old);
204
    void       (*rhandler)(IntelHDAState *d, const IntelHDAReg *reg);
205
};
206

    
207
static void intel_hda_reset(DeviceState *dev);
208

    
209
/* --------------------------------------------------------------------- */
210

    
211
static hwaddr intel_hda_addr(uint32_t lbase, uint32_t ubase)
212
{
213
    hwaddr addr;
214

    
215
    addr = ((uint64_t)ubase << 32) | lbase;
216
    return addr;
217
}
218

    
219
static void intel_hda_update_int_sts(IntelHDAState *d)
220
{
221
    uint32_t sts = 0;
222
    uint32_t i;
223

    
224
    /* update controller status */
225
    if (d->rirb_sts & ICH6_RBSTS_IRQ) {
226
        sts |= (1 << 30);
227
    }
228
    if (d->rirb_sts & ICH6_RBSTS_OVERRUN) {
229
        sts |= (1 << 30);
230
    }
231
    if (d->state_sts & d->wake_en) {
232
        sts |= (1 << 30);
233
    }
234

    
235
    /* update stream status */
236
    for (i = 0; i < 8; i++) {
237
        /* buffer completion interrupt */
238
        if (d->st[i].ctl & (1 << 26)) {
239
            sts |= (1 << i);
240
        }
241
    }
242

    
243
    /* update global status */
244
    if (sts & d->int_ctl) {
245
        sts |= (1 << 31);
246
    }
247

    
248
    d->int_sts = sts;
249
}
250

    
251
static void intel_hda_update_irq(IntelHDAState *d)
252
{
253
    int msi = d->msi && msi_enabled(&d->pci);
254
    int level;
255

    
256
    intel_hda_update_int_sts(d);
257
    if (d->int_sts & (1 << 31) && d->int_ctl & (1 << 31)) {
258
        level = 1;
259
    } else {
260
        level = 0;
261
    }
262
    dprint(d, 2, "%s: level %d [%s]\n", __FUNCTION__,
263
           level, msi ? "msi" : "intx");
264
    if (msi) {
265
        if (level) {
266
            msi_notify(&d->pci, 0);
267
        }
268
    } else {
269
        qemu_set_irq(d->pci.irq[0], level);
270
    }
271
}
272

    
273
static int intel_hda_send_command(IntelHDAState *d, uint32_t verb)
274
{
275
    uint32_t cad, nid, data;
276
    HDACodecDevice *codec;
277
    HDACodecDeviceClass *cdc;
278

    
279
    cad = (verb >> 28) & 0x0f;
280
    if (verb & (1 << 27)) {
281
        /* indirect node addressing, not specified in HDA 1.0 */
282
        dprint(d, 1, "%s: indirect node addressing (guest bug?)\n", __FUNCTION__);
283
        return -1;
284
    }
285
    nid = (verb >> 20) & 0x7f;
286
    data = verb & 0xfffff;
287

    
288
    codec = hda_codec_find(&d->codecs, cad);
289
    if (codec == NULL) {
290
        dprint(d, 1, "%s: addressed non-existing codec\n", __FUNCTION__);
291
        return -1;
292
    }
293
    cdc = HDA_CODEC_DEVICE_GET_CLASS(codec);
294
    cdc->command(codec, nid, data);
295
    return 0;
296
}
297

    
298
static void intel_hda_corb_run(IntelHDAState *d)
299
{
300
    hwaddr addr;
301
    uint32_t rp, verb;
302

    
303
    if (d->ics & ICH6_IRS_BUSY) {
304
        dprint(d, 2, "%s: [icw] verb 0x%08x\n", __FUNCTION__, d->icw);
305
        intel_hda_send_command(d, d->icw);
306
        return;
307
    }
308

    
309
    for (;;) {
310
        if (!(d->corb_ctl & ICH6_CORBCTL_RUN)) {
311
            dprint(d, 2, "%s: !run\n", __FUNCTION__);
312
            return;
313
        }
314
        if ((d->corb_rp & 0xff) == d->corb_wp) {
315
            dprint(d, 2, "%s: corb ring empty\n", __FUNCTION__);
316
            return;
317
        }
318
        if (d->rirb_count == d->rirb_cnt) {
319
            dprint(d, 2, "%s: rirb count reached\n", __FUNCTION__);
320
            return;
321
        }
322

    
323
        rp = (d->corb_rp + 1) & 0xff;
324
        addr = intel_hda_addr(d->corb_lbase, d->corb_ubase);
325
        verb = ldl_le_pci_dma(&d->pci, addr + 4*rp);
326
        d->corb_rp = rp;
327

    
328
        dprint(d, 2, "%s: [rp 0x%x] verb 0x%08x\n", __FUNCTION__, rp, verb);
329
        intel_hda_send_command(d, verb);
330
    }
331
}
332

    
333
static void intel_hda_response(HDACodecDevice *dev, bool solicited, uint32_t response)
334
{
335
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, dev->qdev.parent_bus);
336
    IntelHDAState *d = container_of(bus, IntelHDAState, codecs);
337
    hwaddr addr;
338
    uint32_t wp, ex;
339

    
340
    if (d->ics & ICH6_IRS_BUSY) {
341
        dprint(d, 2, "%s: [irr] response 0x%x, cad 0x%x\n",
342
               __FUNCTION__, response, dev->cad);
343
        d->irr = response;
344
        d->ics &= ~(ICH6_IRS_BUSY | 0xf0);
345
        d->ics |= (ICH6_IRS_VALID | (dev->cad << 4));
346
        return;
347
    }
348

    
349
    if (!(d->rirb_ctl & ICH6_RBCTL_DMA_EN)) {
350
        dprint(d, 1, "%s: rirb dma disabled, drop codec response\n", __FUNCTION__);
351
        return;
352
    }
353

    
354
    ex = (solicited ? 0 : (1 << 4)) | dev->cad;
355
    wp = (d->rirb_wp + 1) & 0xff;
356
    addr = intel_hda_addr(d->rirb_lbase, d->rirb_ubase);
357
    stl_le_pci_dma(&d->pci, addr + 8*wp, response);
358
    stl_le_pci_dma(&d->pci, addr + 8*wp + 4, ex);
359
    d->rirb_wp = wp;
360

    
361
    dprint(d, 2, "%s: [wp 0x%x] response 0x%x, extra 0x%x\n",
362
           __FUNCTION__, wp, response, ex);
363

    
364
    d->rirb_count++;
365
    if (d->rirb_count == d->rirb_cnt) {
366
        dprint(d, 2, "%s: rirb count reached (%d)\n", __FUNCTION__, d->rirb_count);
367
        if (d->rirb_ctl & ICH6_RBCTL_IRQ_EN) {
368
            d->rirb_sts |= ICH6_RBSTS_IRQ;
369
            intel_hda_update_irq(d);
370
        }
371
    } else if ((d->corb_rp & 0xff) == d->corb_wp) {
372
        dprint(d, 2, "%s: corb ring empty (%d/%d)\n", __FUNCTION__,
373
               d->rirb_count, d->rirb_cnt);
374
        if (d->rirb_ctl & ICH6_RBCTL_IRQ_EN) {
375
            d->rirb_sts |= ICH6_RBSTS_IRQ;
376
            intel_hda_update_irq(d);
377
        }
378
    }
379
}
380

    
381
static bool intel_hda_xfer(HDACodecDevice *dev, uint32_t stnr, bool output,
382
                           uint8_t *buf, uint32_t len)
383
{
384
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, dev->qdev.parent_bus);
385
    IntelHDAState *d = container_of(bus, IntelHDAState, codecs);
386
    hwaddr addr;
387
    uint32_t s, copy, left;
388
    IntelHDAStream *st;
389
    bool irq = false;
390

    
391
    st = output ? d->st + 4 : d->st;
392
    for (s = 0; s < 4; s++) {
393
        if (stnr == ((st[s].ctl >> 20) & 0x0f)) {
394
            st = st + s;
395
            break;
396
        }
397
    }
398
    if (s == 4) {
399
        return false;
400
    }
401
    if (st->bpl == NULL) {
402
        return false;
403
    }
404
    if (st->ctl & (1 << 26)) {
405
        /*
406
         * Wait with the next DMA xfer until the guest
407
         * has acked the buffer completion interrupt
408
         */
409
        return false;
410
    }
411

    
412
    left = len;
413
    while (left > 0) {
414
        copy = left;
415
        if (copy > st->bsize - st->lpib)
416
            copy = st->bsize - st->lpib;
417
        if (copy > st->bpl[st->be].len - st->bp)
418
            copy = st->bpl[st->be].len - st->bp;
419

    
420
        dprint(d, 3, "dma: entry %d, pos %d/%d, copy %d\n",
421
               st->be, st->bp, st->bpl[st->be].len, copy);
422

    
423
        pci_dma_rw(&d->pci, st->bpl[st->be].addr + st->bp, buf, copy, !output);
424
        st->lpib += copy;
425
        st->bp += copy;
426
        buf += copy;
427
        left -= copy;
428

    
429
        if (st->bpl[st->be].len == st->bp) {
430
            /* bpl entry filled */
431
            if (st->bpl[st->be].flags & 0x01) {
432
                irq = true;
433
            }
434
            st->bp = 0;
435
            st->be++;
436
            if (st->be == st->bentries) {
437
                /* bpl wrap around */
438
                st->be = 0;
439
                st->lpib = 0;
440
            }
441
        }
442
    }
443
    if (d->dp_lbase & 0x01) {
444
        addr = intel_hda_addr(d->dp_lbase & ~0x01, d->dp_ubase);
445
        stl_le_pci_dma(&d->pci, addr + 8*s, st->lpib);
446
    }
447
    dprint(d, 3, "dma: --\n");
448

    
449
    if (irq) {
450
        st->ctl |= (1 << 26); /* buffer completion interrupt */
451
        intel_hda_update_irq(d);
452
    }
453
    return true;
454
}
455

    
456
static void intel_hda_parse_bdl(IntelHDAState *d, IntelHDAStream *st)
457
{
458
    hwaddr addr;
459
    uint8_t buf[16];
460
    uint32_t i;
461

    
462
    addr = intel_hda_addr(st->bdlp_lbase, st->bdlp_ubase);
463
    st->bentries = st->lvi +1;
464
    g_free(st->bpl);
465
    st->bpl = g_malloc(sizeof(bpl) * st->bentries);
466
    for (i = 0; i < st->bentries; i++, addr += 16) {
467
        pci_dma_read(&d->pci, addr, buf, 16);
468
        st->bpl[i].addr  = le64_to_cpu(*(uint64_t *)buf);
469
        st->bpl[i].len   = le32_to_cpu(*(uint32_t *)(buf + 8));
470
        st->bpl[i].flags = le32_to_cpu(*(uint32_t *)(buf + 12));
471
        dprint(d, 1, "bdl/%d: 0x%" PRIx64 " +0x%x, 0x%x\n",
472
               i, st->bpl[i].addr, st->bpl[i].len, st->bpl[i].flags);
473
    }
474

    
475
    st->bsize = st->cbl;
476
    st->lpib  = 0;
477
    st->be    = 0;
478
    st->bp    = 0;
479
}
480

    
481
static void intel_hda_notify_codecs(IntelHDAState *d, uint32_t stream, bool running, bool output)
482
{
483
    BusChild *kid;
484
    HDACodecDevice *cdev;
485

    
486
    QTAILQ_FOREACH(kid, &d->codecs.qbus.children, sibling) {
487
        DeviceState *qdev = kid->child;
488
        HDACodecDeviceClass *cdc;
489

    
490
        cdev = DO_UPCAST(HDACodecDevice, qdev, qdev);
491
        cdc = HDA_CODEC_DEVICE_GET_CLASS(cdev);
492
        if (cdc->stream) {
493
            cdc->stream(cdev, stream, running, output);
494
        }
495
    }
496
}
497

    
498
/* --------------------------------------------------------------------- */
499

    
500
static void intel_hda_set_g_ctl(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
501
{
502
    if ((d->g_ctl & ICH6_GCTL_RESET) == 0) {
503
        intel_hda_reset(&d->pci.qdev);
504
    }
505
}
506

    
507
static void intel_hda_set_wake_en(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
508
{
509
    intel_hda_update_irq(d);
510
}
511

    
512
static void intel_hda_set_state_sts(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
513
{
514
    intel_hda_update_irq(d);
515
}
516

    
517
static void intel_hda_set_int_ctl(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
518
{
519
    intel_hda_update_irq(d);
520
}
521

    
522
static void intel_hda_get_wall_clk(IntelHDAState *d, const IntelHDAReg *reg)
523
{
524
    int64_t ns;
525

    
526
    ns = qemu_get_clock_ns(vm_clock) - d->wall_base_ns;
527
    d->wall_clk = (uint32_t)(ns * 24 / 1000);  /* 24 MHz */
528
}
529

    
530
static void intel_hda_set_corb_wp(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
531
{
532
    intel_hda_corb_run(d);
533
}
534

    
535
static void intel_hda_set_corb_ctl(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
536
{
537
    intel_hda_corb_run(d);
538
}
539

    
540
static void intel_hda_set_rirb_wp(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
541
{
542
    if (d->rirb_wp & ICH6_RIRBWP_RST) {
543
        d->rirb_wp = 0;
544
    }
545
}
546

    
547
static void intel_hda_set_rirb_sts(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
548
{
549
    intel_hda_update_irq(d);
550

    
551
    if ((old & ICH6_RBSTS_IRQ) && !(d->rirb_sts & ICH6_RBSTS_IRQ)) {
552
        /* cleared ICH6_RBSTS_IRQ */
553
        d->rirb_count = 0;
554
        intel_hda_corb_run(d);
555
    }
556
}
557

    
558
static void intel_hda_set_ics(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
559
{
560
    if (d->ics & ICH6_IRS_BUSY) {
561
        intel_hda_corb_run(d);
562
    }
563
}
564

    
565
static void intel_hda_set_st_ctl(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
566
{
567
    bool output = reg->stream >= 4;
568
    IntelHDAStream *st = d->st + reg->stream;
569

    
570
    if (st->ctl & 0x01) {
571
        /* reset */
572
        dprint(d, 1, "st #%d: reset\n", reg->stream);
573
        st->ctl = 0;
574
    }
575
    if ((st->ctl & 0x02) != (old & 0x02)) {
576
        uint32_t stnr = (st->ctl >> 20) & 0x0f;
577
        /* run bit flipped */
578
        if (st->ctl & 0x02) {
579
            /* start */
580
            dprint(d, 1, "st #%d: start %d (ring buf %d bytes)\n",
581
                   reg->stream, stnr, st->cbl);
582
            intel_hda_parse_bdl(d, st);
583
            intel_hda_notify_codecs(d, stnr, true, output);
584
        } else {
585
            /* stop */
586
            dprint(d, 1, "st #%d: stop %d\n", reg->stream, stnr);
587
            intel_hda_notify_codecs(d, stnr, false, output);
588
        }
589
    }
590
    intel_hda_update_irq(d);
591
}
592

    
593
/* --------------------------------------------------------------------- */
594

    
595
#define ST_REG(_n, _o) (0x80 + (_n) * 0x20 + (_o))
596

    
597
static const struct IntelHDAReg regtab[] = {
598
    /* global */
599
    [ ICH6_REG_GCAP ] = {
600
        .name     = "GCAP",
601
        .size     = 2,
602
        .reset    = 0x4401,
603
    },
604
    [ ICH6_REG_VMIN ] = {
605
        .name     = "VMIN",
606
        .size     = 1,
607
    },
608
    [ ICH6_REG_VMAJ ] = {
609
        .name     = "VMAJ",
610
        .size     = 1,
611
        .reset    = 1,
612
    },
613
    [ ICH6_REG_OUTPAY ] = {
614
        .name     = "OUTPAY",
615
        .size     = 2,
616
        .reset    = 0x3c,
617
    },
618
    [ ICH6_REG_INPAY ] = {
619
        .name     = "INPAY",
620
        .size     = 2,
621
        .reset    = 0x1d,
622
    },
623
    [ ICH6_REG_GCTL ] = {
624
        .name     = "GCTL",
625
        .size     = 4,
626
        .wmask    = 0x0103,
627
        .offset   = offsetof(IntelHDAState, g_ctl),
628
        .whandler = intel_hda_set_g_ctl,
629
    },
630
    [ ICH6_REG_WAKEEN ] = {
631
        .name     = "WAKEEN",
632
        .size     = 2,
633
        .wmask    = 0x7fff,
634
        .offset   = offsetof(IntelHDAState, wake_en),
635
        .whandler = intel_hda_set_wake_en,
636
    },
637
    [ ICH6_REG_STATESTS ] = {
638
        .name     = "STATESTS",
639
        .size     = 2,
640
        .wmask    = 0x7fff,
641
        .wclear   = 0x7fff,
642
        .offset   = offsetof(IntelHDAState, state_sts),
643
        .whandler = intel_hda_set_state_sts,
644
    },
645

    
646
    /* interrupts */
647
    [ ICH6_REG_INTCTL ] = {
648
        .name     = "INTCTL",
649
        .size     = 4,
650
        .wmask    = 0xc00000ff,
651
        .offset   = offsetof(IntelHDAState, int_ctl),
652
        .whandler = intel_hda_set_int_ctl,
653
    },
654
    [ ICH6_REG_INTSTS ] = {
655
        .name     = "INTSTS",
656
        .size     = 4,
657
        .wmask    = 0xc00000ff,
658
        .wclear   = 0xc00000ff,
659
        .offset   = offsetof(IntelHDAState, int_sts),
660
    },
661

    
662
    /* misc */
663
    [ ICH6_REG_WALLCLK ] = {
664
        .name     = "WALLCLK",
665
        .size     = 4,
666
        .offset   = offsetof(IntelHDAState, wall_clk),
667
        .rhandler = intel_hda_get_wall_clk,
668
    },
669
    [ ICH6_REG_WALLCLK + 0x2000 ] = {
670
        .name     = "WALLCLK(alias)",
671
        .size     = 4,
672
        .offset   = offsetof(IntelHDAState, wall_clk),
673
        .rhandler = intel_hda_get_wall_clk,
674
    },
675

    
676
    /* dma engine */
677
    [ ICH6_REG_CORBLBASE ] = {
678
        .name     = "CORBLBASE",
679
        .size     = 4,
680
        .wmask    = 0xffffff80,
681
        .offset   = offsetof(IntelHDAState, corb_lbase),
682
    },
683
    [ ICH6_REG_CORBUBASE ] = {
684
        .name     = "CORBUBASE",
685
        .size     = 4,
686
        .wmask    = 0xffffffff,
687
        .offset   = offsetof(IntelHDAState, corb_ubase),
688
    },
689
    [ ICH6_REG_CORBWP ] = {
690
        .name     = "CORBWP",
691
        .size     = 2,
692
        .wmask    = 0xff,
693
        .offset   = offsetof(IntelHDAState, corb_wp),
694
        .whandler = intel_hda_set_corb_wp,
695
    },
696
    [ ICH6_REG_CORBRP ] = {
697
        .name     = "CORBRP",
698
        .size     = 2,
699
        .wmask    = 0x80ff,
700
        .offset   = offsetof(IntelHDAState, corb_rp),
701
    },
702
    [ ICH6_REG_CORBCTL ] = {
703
        .name     = "CORBCTL",
704
        .size     = 1,
705
        .wmask    = 0x03,
706
        .offset   = offsetof(IntelHDAState, corb_ctl),
707
        .whandler = intel_hda_set_corb_ctl,
708
    },
709
    [ ICH6_REG_CORBSTS ] = {
710
        .name     = "CORBSTS",
711
        .size     = 1,
712
        .wmask    = 0x01,
713
        .wclear   = 0x01,
714
        .offset   = offsetof(IntelHDAState, corb_sts),
715
    },
716
    [ ICH6_REG_CORBSIZE ] = {
717
        .name     = "CORBSIZE",
718
        .size     = 1,
719
        .reset    = 0x42,
720
        .offset   = offsetof(IntelHDAState, corb_size),
721
    },
722
    [ ICH6_REG_RIRBLBASE ] = {
723
        .name     = "RIRBLBASE",
724
        .size     = 4,
725
        .wmask    = 0xffffff80,
726
        .offset   = offsetof(IntelHDAState, rirb_lbase),
727
    },
728
    [ ICH6_REG_RIRBUBASE ] = {
729
        .name     = "RIRBUBASE",
730
        .size     = 4,
731
        .wmask    = 0xffffffff,
732
        .offset   = offsetof(IntelHDAState, rirb_ubase),
733
    },
734
    [ ICH6_REG_RIRBWP ] = {
735
        .name     = "RIRBWP",
736
        .size     = 2,
737
        .wmask    = 0x8000,
738
        .offset   = offsetof(IntelHDAState, rirb_wp),
739
        .whandler = intel_hda_set_rirb_wp,
740
    },
741
    [ ICH6_REG_RINTCNT ] = {
742
        .name     = "RINTCNT",
743
        .size     = 2,
744
        .wmask    = 0xff,
745
        .offset   = offsetof(IntelHDAState, rirb_cnt),
746
    },
747
    [ ICH6_REG_RIRBCTL ] = {
748
        .name     = "RIRBCTL",
749
        .size     = 1,
750
        .wmask    = 0x07,
751
        .offset   = offsetof(IntelHDAState, rirb_ctl),
752
    },
753
    [ ICH6_REG_RIRBSTS ] = {
754
        .name     = "RIRBSTS",
755
        .size     = 1,
756
        .wmask    = 0x05,
757
        .wclear   = 0x05,
758
        .offset   = offsetof(IntelHDAState, rirb_sts),
759
        .whandler = intel_hda_set_rirb_sts,
760
    },
761
    [ ICH6_REG_RIRBSIZE ] = {
762
        .name     = "RIRBSIZE",
763
        .size     = 1,
764
        .reset    = 0x42,
765
        .offset   = offsetof(IntelHDAState, rirb_size),
766
    },
767

    
768
    [ ICH6_REG_DPLBASE ] = {
769
        .name     = "DPLBASE",
770
        .size     = 4,
771
        .wmask    = 0xffffff81,
772
        .offset   = offsetof(IntelHDAState, dp_lbase),
773
    },
774
    [ ICH6_REG_DPUBASE ] = {
775
        .name     = "DPUBASE",
776
        .size     = 4,
777
        .wmask    = 0xffffffff,
778
        .offset   = offsetof(IntelHDAState, dp_ubase),
779
    },
780

    
781
    [ ICH6_REG_IC ] = {
782
        .name     = "ICW",
783
        .size     = 4,
784
        .wmask    = 0xffffffff,
785
        .offset   = offsetof(IntelHDAState, icw),
786
    },
787
    [ ICH6_REG_IR ] = {
788
        .name     = "IRR",
789
        .size     = 4,
790
        .offset   = offsetof(IntelHDAState, irr),
791
    },
792
    [ ICH6_REG_IRS ] = {
793
        .name     = "ICS",
794
        .size     = 2,
795
        .wmask    = 0x0003,
796
        .wclear   = 0x0002,
797
        .offset   = offsetof(IntelHDAState, ics),
798
        .whandler = intel_hda_set_ics,
799
    },
800

    
801
#define HDA_STREAM(_t, _i)                                            \
802
    [ ST_REG(_i, ICH6_REG_SD_CTL) ] = {                               \
803
        .stream   = _i,                                               \
804
        .name     = _t stringify(_i) " CTL",                          \
805
        .size     = 4,                                                \
806
        .wmask    = 0x1cff001f,                                       \
807
        .offset   = offsetof(IntelHDAState, st[_i].ctl),              \
808
        .whandler = intel_hda_set_st_ctl,                             \
809
    },                                                                \
810
    [ ST_REG(_i, ICH6_REG_SD_CTL) + 2] = {                            \
811
        .stream   = _i,                                               \
812
        .name     = _t stringify(_i) " CTL(stnr)",                    \
813
        .size     = 1,                                                \
814
        .shift    = 16,                                               \
815
        .wmask    = 0x00ff0000,                                       \
816
        .offset   = offsetof(IntelHDAState, st[_i].ctl),              \
817
        .whandler = intel_hda_set_st_ctl,                             \
818
    },                                                                \
819
    [ ST_REG(_i, ICH6_REG_SD_STS)] = {                                \
820
        .stream   = _i,                                               \
821
        .name     = _t stringify(_i) " CTL(sts)",                     \
822
        .size     = 1,                                                \
823
        .shift    = 24,                                               \
824
        .wmask    = 0x1c000000,                                       \
825
        .wclear   = 0x1c000000,                                       \
826
        .offset   = offsetof(IntelHDAState, st[_i].ctl),              \
827
        .whandler = intel_hda_set_st_ctl,                             \
828
    },                                                                \
829
    [ ST_REG(_i, ICH6_REG_SD_LPIB) ] = {                              \
830
        .stream   = _i,                                               \
831
        .name     = _t stringify(_i) " LPIB",                         \
832
        .size     = 4,                                                \
833
        .offset   = offsetof(IntelHDAState, st[_i].lpib),             \
834
    },                                                                \
835
    [ ST_REG(_i, ICH6_REG_SD_LPIB) + 0x2000 ] = {                     \
836
        .stream   = _i,                                               \
837
        .name     = _t stringify(_i) " LPIB(alias)",                  \
838
        .size     = 4,                                                \
839
        .offset   = offsetof(IntelHDAState, st[_i].lpib),             \
840
    },                                                                \
841
    [ ST_REG(_i, ICH6_REG_SD_CBL) ] = {                               \
842
        .stream   = _i,                                               \
843
        .name     = _t stringify(_i) " CBL",                          \
844
        .size     = 4,                                                \
845
        .wmask    = 0xffffffff,                                       \
846
        .offset   = offsetof(IntelHDAState, st[_i].cbl),              \
847
    },                                                                \
848
    [ ST_REG(_i, ICH6_REG_SD_LVI) ] = {                               \
849
        .stream   = _i,                                               \
850
        .name     = _t stringify(_i) " LVI",                          \
851
        .size     = 2,                                                \
852
        .wmask    = 0x00ff,                                           \
853
        .offset   = offsetof(IntelHDAState, st[_i].lvi),              \
854
    },                                                                \
855
    [ ST_REG(_i, ICH6_REG_SD_FIFOSIZE) ] = {                          \
856
        .stream   = _i,                                               \
857
        .name     = _t stringify(_i) " FIFOS",                        \
858
        .size     = 2,                                                \
859
        .reset    = HDA_BUFFER_SIZE,                                  \
860
    },                                                                \
861
    [ ST_REG(_i, ICH6_REG_SD_FORMAT) ] = {                            \
862
        .stream   = _i,                                               \
863
        .name     = _t stringify(_i) " FMT",                          \
864
        .size     = 2,                                                \
865
        .wmask    = 0x7f7f,                                           \
866
        .offset   = offsetof(IntelHDAState, st[_i].fmt),              \
867
    },                                                                \
868
    [ ST_REG(_i, ICH6_REG_SD_BDLPL) ] = {                             \
869
        .stream   = _i,                                               \
870
        .name     = _t stringify(_i) " BDLPL",                        \
871
        .size     = 4,                                                \
872
        .wmask    = 0xffffff80,                                       \
873
        .offset   = offsetof(IntelHDAState, st[_i].bdlp_lbase),       \
874
    },                                                                \
875
    [ ST_REG(_i, ICH6_REG_SD_BDLPU) ] = {                             \
876
        .stream   = _i,                                               \
877
        .name     = _t stringify(_i) " BDLPU",                        \
878
        .size     = 4,                                                \
879
        .wmask    = 0xffffffff,                                       \
880
        .offset   = offsetof(IntelHDAState, st[_i].bdlp_ubase),       \
881
    },                                                                \
882

    
883
    HDA_STREAM("IN", 0)
884
    HDA_STREAM("IN", 1)
885
    HDA_STREAM("IN", 2)
886
    HDA_STREAM("IN", 3)
887

    
888
    HDA_STREAM("OUT", 4)
889
    HDA_STREAM("OUT", 5)
890
    HDA_STREAM("OUT", 6)
891
    HDA_STREAM("OUT", 7)
892

    
893
};
894

    
895
static const IntelHDAReg *intel_hda_reg_find(IntelHDAState *d, hwaddr addr)
896
{
897
    const IntelHDAReg *reg;
898

    
899
    if (addr >= sizeof(regtab)/sizeof(regtab[0])) {
900
        goto noreg;
901
    }
902
    reg = regtab+addr;
903
    if (reg->name == NULL) {
904
        goto noreg;
905
    }
906
    return reg;
907

    
908
noreg:
909
    dprint(d, 1, "unknown register, addr 0x%x\n", (int) addr);
910
    return NULL;
911
}
912

    
913
static uint32_t *intel_hda_reg_addr(IntelHDAState *d, const IntelHDAReg *reg)
914
{
915
    uint8_t *addr = (void*)d;
916

    
917
    addr += reg->offset;
918
    return (uint32_t*)addr;
919
}
920

    
921
static void intel_hda_reg_write(IntelHDAState *d, const IntelHDAReg *reg, uint32_t val,
922
                                uint32_t wmask)
923
{
924
    uint32_t *addr;
925
    uint32_t old;
926

    
927
    if (!reg) {
928
        return;
929
    }
930

    
931
    if (d->debug) {
932
        time_t now = time(NULL);
933
        if (d->last_write && d->last_reg == reg && d->last_val == val) {
934
            d->repeat_count++;
935
            if (d->last_sec != now) {
936
                dprint(d, 2, "previous register op repeated %d times\n", d->repeat_count);
937
                d->last_sec = now;
938
                d->repeat_count = 0;
939
            }
940
        } else {
941
            if (d->repeat_count) {
942
                dprint(d, 2, "previous register op repeated %d times\n", d->repeat_count);
943
            }
944
            dprint(d, 2, "write %-16s: 0x%x (%x)\n", reg->name, val, wmask);
945
            d->last_write = 1;
946
            d->last_reg   = reg;
947
            d->last_val   = val;
948
            d->last_sec   = now;
949
            d->repeat_count = 0;
950
        }
951
    }
952
    assert(reg->offset != 0);
953

    
954
    addr = intel_hda_reg_addr(d, reg);
955
    old = *addr;
956

    
957
    if (reg->shift) {
958
        val <<= reg->shift;
959
        wmask <<= reg->shift;
960
    }
961
    wmask &= reg->wmask;
962
    *addr &= ~wmask;
963
    *addr |= wmask & val;
964
    *addr &= ~(val & reg->wclear);
965

    
966
    if (reg->whandler) {
967
        reg->whandler(d, reg, old);
968
    }
969
}
970

    
971
static uint32_t intel_hda_reg_read(IntelHDAState *d, const IntelHDAReg *reg,
972
                                   uint32_t rmask)
973
{
974
    uint32_t *addr, ret;
975

    
976
    if (!reg) {
977
        return 0;
978
    }
979

    
980
    if (reg->rhandler) {
981
        reg->rhandler(d, reg);
982
    }
983

    
984
    if (reg->offset == 0) {
985
        /* constant read-only register */
986
        ret = reg->reset;
987
    } else {
988
        addr = intel_hda_reg_addr(d, reg);
989
        ret = *addr;
990
        if (reg->shift) {
991
            ret >>= reg->shift;
992
        }
993
        ret &= rmask;
994
    }
995
    if (d->debug) {
996
        time_t now = time(NULL);
997
        if (!d->last_write && d->last_reg == reg && d->last_val == ret) {
998
            d->repeat_count++;
999
            if (d->last_sec != now) {
1000
                dprint(d, 2, "previous register op repeated %d times\n", d->repeat_count);
1001
                d->last_sec = now;
1002
                d->repeat_count = 0;
1003
            }
1004
        } else {
1005
            if (d->repeat_count) {
1006
                dprint(d, 2, "previous register op repeated %d times\n", d->repeat_count);
1007
            }
1008
            dprint(d, 2, "read  %-16s: 0x%x (%x)\n", reg->name, ret, rmask);
1009
            d->last_write = 0;
1010
            d->last_reg   = reg;
1011
            d->last_val   = ret;
1012
            d->last_sec   = now;
1013
            d->repeat_count = 0;
1014
        }
1015
    }
1016
    return ret;
1017
}
1018

    
1019
static void intel_hda_regs_reset(IntelHDAState *d)
1020
{
1021
    uint32_t *addr;
1022
    int i;
1023

    
1024
    for (i = 0; i < sizeof(regtab)/sizeof(regtab[0]); i++) {
1025
        if (regtab[i].name == NULL) {
1026
            continue;
1027
        }
1028
        if (regtab[i].offset == 0) {
1029
            continue;
1030
        }
1031
        addr = intel_hda_reg_addr(d, regtab + i);
1032
        *addr = regtab[i].reset;
1033
    }
1034
}
1035

    
1036
/* --------------------------------------------------------------------- */
1037

    
1038
static void intel_hda_mmio_writeb(void *opaque, hwaddr addr, uint32_t val)
1039
{
1040
    IntelHDAState *d = opaque;
1041
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1042

    
1043
    intel_hda_reg_write(d, reg, val, 0xff);
1044
}
1045

    
1046
static void intel_hda_mmio_writew(void *opaque, hwaddr addr, uint32_t val)
1047
{
1048
    IntelHDAState *d = opaque;
1049
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1050

    
1051
    intel_hda_reg_write(d, reg, val, 0xffff);
1052
}
1053

    
1054
static void intel_hda_mmio_writel(void *opaque, hwaddr addr, uint32_t val)
1055
{
1056
    IntelHDAState *d = opaque;
1057
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1058

    
1059
    intel_hda_reg_write(d, reg, val, 0xffffffff);
1060
}
1061

    
1062
static uint32_t intel_hda_mmio_readb(void *opaque, hwaddr addr)
1063
{
1064
    IntelHDAState *d = opaque;
1065
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1066

    
1067
    return intel_hda_reg_read(d, reg, 0xff);
1068
}
1069

    
1070
static uint32_t intel_hda_mmio_readw(void *opaque, hwaddr addr)
1071
{
1072
    IntelHDAState *d = opaque;
1073
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1074

    
1075
    return intel_hda_reg_read(d, reg, 0xffff);
1076
}
1077

    
1078
static uint32_t intel_hda_mmio_readl(void *opaque, hwaddr addr)
1079
{
1080
    IntelHDAState *d = opaque;
1081
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1082

    
1083
    return intel_hda_reg_read(d, reg, 0xffffffff);
1084
}
1085

    
1086
static const MemoryRegionOps intel_hda_mmio_ops = {
1087
    .old_mmio = {
1088
        .read = {
1089
            intel_hda_mmio_readb,
1090
            intel_hda_mmio_readw,
1091
            intel_hda_mmio_readl,
1092
        },
1093
        .write = {
1094
            intel_hda_mmio_writeb,
1095
            intel_hda_mmio_writew,
1096
            intel_hda_mmio_writel,
1097
        },
1098
    },
1099
    .endianness = DEVICE_NATIVE_ENDIAN,
1100
};
1101

    
1102
/* --------------------------------------------------------------------- */
1103

    
1104
static void intel_hda_reset(DeviceState *dev)
1105
{
1106
    BusChild *kid;
1107
    IntelHDAState *d = DO_UPCAST(IntelHDAState, pci.qdev, dev);
1108
    HDACodecDevice *cdev;
1109

    
1110
    intel_hda_regs_reset(d);
1111
    d->wall_base_ns = qemu_get_clock_ns(vm_clock);
1112

    
1113
    /* reset codecs */
1114
    QTAILQ_FOREACH(kid, &d->codecs.qbus.children, sibling) {
1115
        DeviceState *qdev = kid->child;
1116
        cdev = DO_UPCAST(HDACodecDevice, qdev, qdev);
1117
        device_reset(DEVICE(cdev));
1118
        d->state_sts |= (1 << cdev->cad);
1119
    }
1120
    intel_hda_update_irq(d);
1121
}
1122

    
1123
static int intel_hda_init(PCIDevice *pci)
1124
{
1125
    IntelHDAState *d = DO_UPCAST(IntelHDAState, pci, pci);
1126
    uint8_t *conf = d->pci.config;
1127

    
1128
    d->name = object_get_typename(OBJECT(d));
1129

    
1130
    pci_config_set_interrupt_pin(conf, 1);
1131

    
1132
    /* HDCTL off 0x40 bit 0 selects signaling mode (1-HDA, 0 - Ac97) 18.1.19 */
1133
    conf[0x40] = 0x01;
1134

    
1135
    memory_region_init_io(&d->mmio, &intel_hda_mmio_ops, d,
1136
                          "intel-hda", 0x4000);
1137
    pci_register_bar(&d->pci, 0, 0, &d->mmio);
1138
    if (d->msi) {
1139
        msi_init(&d->pci, 0x50, 1, true, false);
1140
    }
1141

    
1142
    hda_codec_bus_init(&d->pci.qdev, &d->codecs,
1143
                       intel_hda_response, intel_hda_xfer);
1144

    
1145
    return 0;
1146
}
1147

    
1148
static void intel_hda_exit(PCIDevice *pci)
1149
{
1150
    IntelHDAState *d = DO_UPCAST(IntelHDAState, pci, pci);
1151

    
1152
    msi_uninit(&d->pci);
1153
    memory_region_destroy(&d->mmio);
1154
}
1155

    
1156
static int intel_hda_post_load(void *opaque, int version)
1157
{
1158
    IntelHDAState* d = opaque;
1159
    int i;
1160

    
1161
    dprint(d, 1, "%s\n", __FUNCTION__);
1162
    for (i = 0; i < ARRAY_SIZE(d->st); i++) {
1163
        if (d->st[i].ctl & 0x02) {
1164
            intel_hda_parse_bdl(d, &d->st[i]);
1165
        }
1166
    }
1167
    intel_hda_update_irq(d);
1168
    return 0;
1169
}
1170

    
1171
static const VMStateDescription vmstate_intel_hda_stream = {
1172
    .name = "intel-hda-stream",
1173
    .version_id = 1,
1174
    .fields = (VMStateField []) {
1175
        VMSTATE_UINT32(ctl, IntelHDAStream),
1176
        VMSTATE_UINT32(lpib, IntelHDAStream),
1177
        VMSTATE_UINT32(cbl, IntelHDAStream),
1178
        VMSTATE_UINT32(lvi, IntelHDAStream),
1179
        VMSTATE_UINT32(fmt, IntelHDAStream),
1180
        VMSTATE_UINT32(bdlp_lbase, IntelHDAStream),
1181
        VMSTATE_UINT32(bdlp_ubase, IntelHDAStream),
1182
        VMSTATE_END_OF_LIST()
1183
    }
1184
};
1185

    
1186
static const VMStateDescription vmstate_intel_hda = {
1187
    .name = "intel-hda",
1188
    .version_id = 1,
1189
    .post_load = intel_hda_post_load,
1190
    .fields = (VMStateField []) {
1191
        VMSTATE_PCI_DEVICE(pci, IntelHDAState),
1192

    
1193
        /* registers */
1194
        VMSTATE_UINT32(g_ctl, IntelHDAState),
1195
        VMSTATE_UINT32(wake_en, IntelHDAState),
1196
        VMSTATE_UINT32(state_sts, IntelHDAState),
1197
        VMSTATE_UINT32(int_ctl, IntelHDAState),
1198
        VMSTATE_UINT32(int_sts, IntelHDAState),
1199
        VMSTATE_UINT32(wall_clk, IntelHDAState),
1200
        VMSTATE_UINT32(corb_lbase, IntelHDAState),
1201
        VMSTATE_UINT32(corb_ubase, IntelHDAState),
1202
        VMSTATE_UINT32(corb_rp, IntelHDAState),
1203
        VMSTATE_UINT32(corb_wp, IntelHDAState),
1204
        VMSTATE_UINT32(corb_ctl, IntelHDAState),
1205
        VMSTATE_UINT32(corb_sts, IntelHDAState),
1206
        VMSTATE_UINT32(corb_size, IntelHDAState),
1207
        VMSTATE_UINT32(rirb_lbase, IntelHDAState),
1208
        VMSTATE_UINT32(rirb_ubase, IntelHDAState),
1209
        VMSTATE_UINT32(rirb_wp, IntelHDAState),
1210
        VMSTATE_UINT32(rirb_cnt, IntelHDAState),
1211
        VMSTATE_UINT32(rirb_ctl, IntelHDAState),
1212
        VMSTATE_UINT32(rirb_sts, IntelHDAState),
1213
        VMSTATE_UINT32(rirb_size, IntelHDAState),
1214
        VMSTATE_UINT32(dp_lbase, IntelHDAState),
1215
        VMSTATE_UINT32(dp_ubase, IntelHDAState),
1216
        VMSTATE_UINT32(icw, IntelHDAState),
1217
        VMSTATE_UINT32(irr, IntelHDAState),
1218
        VMSTATE_UINT32(ics, IntelHDAState),
1219
        VMSTATE_STRUCT_ARRAY(st, IntelHDAState, 8, 0,
1220
                             vmstate_intel_hda_stream,
1221
                             IntelHDAStream),
1222

    
1223
        /* additional state info */
1224
        VMSTATE_UINT32(rirb_count, IntelHDAState),
1225
        VMSTATE_INT64(wall_base_ns, IntelHDAState),
1226

    
1227
        VMSTATE_END_OF_LIST()
1228
    }
1229
};
1230

    
1231
static Property intel_hda_properties[] = {
1232
    DEFINE_PROP_UINT32("debug", IntelHDAState, debug, 0),
1233
    DEFINE_PROP_UINT32("msi", IntelHDAState, msi, 1),
1234
    DEFINE_PROP_END_OF_LIST(),
1235
};
1236

    
1237
static void intel_hda_class_init(ObjectClass *klass, void *data)
1238
{
1239
    DeviceClass *dc = DEVICE_CLASS(klass);
1240
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1241

    
1242
    k->init = intel_hda_init;
1243
    k->exit = intel_hda_exit;
1244
    k->vendor_id = PCI_VENDOR_ID_INTEL;
1245
    k->class_id = PCI_CLASS_MULTIMEDIA_HD_AUDIO;
1246
    dc->reset = intel_hda_reset;
1247
    dc->vmsd = &vmstate_intel_hda;
1248
    dc->props = intel_hda_properties;
1249
}
1250

    
1251
static void intel_hda_class_init_ich6(ObjectClass *klass, void *data)
1252
{
1253
    DeviceClass *dc = DEVICE_CLASS(klass);
1254
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1255

    
1256
    k->device_id = 0x2668;
1257
    k->revision = 1;
1258
    dc->desc = "Intel HD Audio Controller (ich6)";
1259
}
1260

    
1261
static void intel_hda_class_init_ich9(ObjectClass *klass, void *data)
1262
{
1263
    DeviceClass *dc = DEVICE_CLASS(klass);
1264
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1265

    
1266
    k->device_id = 0x293e;
1267
    k->revision = 3;
1268
    dc->desc = "Intel HD Audio Controller (ich9)";
1269
}
1270

    
1271
static const TypeInfo intel_hda_info = {
1272
    .name          = TYPE_INTEL_HDA_GENERIC,
1273
    .parent        = TYPE_PCI_DEVICE,
1274
    .instance_size = sizeof(IntelHDAState),
1275
    .class_init    = intel_hda_class_init,
1276
    .abstract      = true,
1277
};
1278

    
1279
static const TypeInfo intel_hda_info_ich6 = {
1280
    .name          = "intel-hda",
1281
    .parent        = TYPE_INTEL_HDA_GENERIC,
1282
    .class_init    = intel_hda_class_init_ich6,
1283
};
1284

    
1285
static const TypeInfo intel_hda_info_ich9 = {
1286
    .name          = "ich9-intel-hda",
1287
    .parent        = TYPE_INTEL_HDA_GENERIC,
1288
    .class_init    = intel_hda_class_init_ich9,
1289
};
1290

    
1291
static void hda_codec_device_class_init(ObjectClass *klass, void *data)
1292
{
1293
    DeviceClass *k = DEVICE_CLASS(klass);
1294
    k->init = hda_codec_dev_init;
1295
    k->exit = hda_codec_dev_exit;
1296
    k->bus_type = TYPE_HDA_BUS;
1297
    k->props = hda_props;
1298
}
1299

    
1300
static const TypeInfo hda_codec_device_type_info = {
1301
    .name = TYPE_HDA_CODEC_DEVICE,
1302
    .parent = TYPE_DEVICE,
1303
    .instance_size = sizeof(HDACodecDevice),
1304
    .abstract = true,
1305
    .class_size = sizeof(HDACodecDeviceClass),
1306
    .class_init = hda_codec_device_class_init,
1307
};
1308

    
1309
/*
1310
 * create intel hda controller with codec attached to it,
1311
 * so '-soundhw hda' works.
1312
 */
1313
static int intel_hda_and_codec_init(PCIBus *bus)
1314
{
1315
    PCIDevice *controller;
1316
    BusState *hdabus;
1317
    DeviceState *codec;
1318

    
1319
    controller = pci_create_simple(bus, -1, "intel-hda");
1320
    hdabus = QLIST_FIRST(&controller->qdev.child_bus);
1321
    codec = qdev_create(hdabus, "hda-duplex");
1322
    qdev_init_nofail(codec);
1323
    return 0;
1324
}
1325

    
1326
static void intel_hda_register_types(void)
1327
{
1328
    type_register_static(&hda_codec_bus_info);
1329
    type_register_static(&intel_hda_info);
1330
    type_register_static(&intel_hda_info_ich6);
1331
    type_register_static(&intel_hda_info_ich9);
1332
    type_register_static(&hda_codec_device_type_info);
1333
    pci_register_soundhw("hda", "Intel HD Audio", intel_hda_and_codec_init);
1334
}
1335

    
1336
type_init(intel_hda_register_types)