Statistics
| Branch: | Revision:

root / hw / dma.c @ 0986ac3b

History | View | Annotate | Download (13.9 kB)

1 27503323 bellard
/*
2 27503323 bellard
 * QEMU DMA emulation
3 85571bc7 bellard
 *
4 85571bc7 bellard
 * Copyright (c) 2003-2004 Vassili Karpov (malc)
5 85571bc7 bellard
 *
6 27503323 bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 27503323 bellard
 * of this software and associated documentation files (the "Software"), to deal
8 27503323 bellard
 * in the Software without restriction, including without limitation the rights
9 27503323 bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 27503323 bellard
 * copies of the Software, and to permit persons to whom the Software is
11 27503323 bellard
 * furnished to do so, subject to the following conditions:
12 27503323 bellard
 *
13 27503323 bellard
 * The above copyright notice and this permission notice shall be included in
14 27503323 bellard
 * all copies or substantial portions of the Software.
15 27503323 bellard
 *
16 27503323 bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 27503323 bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 27503323 bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 27503323 bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 27503323 bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 27503323 bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 27503323 bellard
 * THE SOFTWARE.
23 27503323 bellard
 */
24 16d17fdb bellard
#include "vl.h"
25 27503323 bellard
26 85571bc7 bellard
/* #define DEBUG_DMA */
27 7ebb5e41 bellard
28 85571bc7 bellard
#define dolog(...) fprintf (stderr, "dma: " __VA_ARGS__)
29 27503323 bellard
#ifdef DEBUG_DMA
30 27503323 bellard
#define lwarn(...) fprintf (stderr, "dma: " __VA_ARGS__)
31 27503323 bellard
#define linfo(...) fprintf (stderr, "dma: " __VA_ARGS__)
32 27503323 bellard
#define ldebug(...) fprintf (stderr, "dma: " __VA_ARGS__)
33 27503323 bellard
#else
34 27503323 bellard
#define lwarn(...)
35 27503323 bellard
#define linfo(...)
36 27503323 bellard
#define ldebug(...)
37 27503323 bellard
#endif
38 27503323 bellard
39 27503323 bellard
#define LENOFA(a) ((int) (sizeof(a)/sizeof(a[0])))
40 27503323 bellard
41 27503323 bellard
struct dma_regs {
42 27503323 bellard
    int now[2];
43 27503323 bellard
    uint16_t base[2];
44 27503323 bellard
    uint8_t mode;
45 27503323 bellard
    uint8_t page;
46 b0bda528 bellard
    uint8_t pageh;
47 27503323 bellard
    uint8_t dack;
48 27503323 bellard
    uint8_t eop;
49 16f62432 bellard
    DMA_transfer_handler transfer_handler;
50 16f62432 bellard
    void *opaque;
51 27503323 bellard
};
52 27503323 bellard
53 27503323 bellard
#define ADDR 0
54 27503323 bellard
#define COUNT 1
55 27503323 bellard
56 27503323 bellard
static struct dma_cont {
57 27503323 bellard
    uint8_t status;
58 27503323 bellard
    uint8_t command;
59 27503323 bellard
    uint8_t mask;
60 27503323 bellard
    uint8_t flip_flop;
61 9eb153f1 bellard
    int dshift;
62 27503323 bellard
    struct dma_regs regs[4];
63 27503323 bellard
} dma_controllers[2];
64 27503323 bellard
65 27503323 bellard
enum {
66 e875c40a bellard
    CMD_MEMORY_TO_MEMORY = 0x01,
67 e875c40a bellard
    CMD_FIXED_ADDRESS    = 0x02,
68 e875c40a bellard
    CMD_BLOCK_CONTROLLER = 0x04,
69 e875c40a bellard
    CMD_COMPRESSED_TIME  = 0x08,
70 e875c40a bellard
    CMD_CYCLIC_PRIORITY  = 0x10,
71 e875c40a bellard
    CMD_EXTENDED_WRITE   = 0x20,
72 e875c40a bellard
    CMD_LOW_DREQ         = 0x40,
73 e875c40a bellard
    CMD_LOW_DACK         = 0x80,
74 e875c40a bellard
    CMD_NOT_SUPPORTED    = CMD_MEMORY_TO_MEMORY | CMD_FIXED_ADDRESS
75 e875c40a bellard
    | CMD_COMPRESSED_TIME | CMD_CYCLIC_PRIORITY | CMD_EXTENDED_WRITE
76 e875c40a bellard
    | CMD_LOW_DREQ | CMD_LOW_DACK
77 27503323 bellard
78 27503323 bellard
};
79 27503323 bellard
80 9eb153f1 bellard
static int channels[8] = {-1, 2, 3, 1, -1, -1, -1, 0};
81 9eb153f1 bellard
82 7d977de7 bellard
static void write_page (void *opaque, uint32_t nport, uint32_t data)
83 27503323 bellard
{
84 9eb153f1 bellard
    struct dma_cont *d = opaque;
85 27503323 bellard
    int ichan;
86 27503323 bellard
87 9eb153f1 bellard
    ichan = channels[nport & 7];
88 27503323 bellard
    if (-1 == ichan) {
89 85571bc7 bellard
        dolog ("invalid channel %#x %#x\n", nport, data);
90 27503323 bellard
        return;
91 27503323 bellard
    }
92 9eb153f1 bellard
    d->regs[ichan].page = data;
93 9eb153f1 bellard
}
94 9eb153f1 bellard
95 b0bda528 bellard
static void write_pageh (void *opaque, uint32_t nport, uint32_t data)
96 9eb153f1 bellard
{
97 9eb153f1 bellard
    struct dma_cont *d = opaque;
98 9eb153f1 bellard
    int ichan;
99 27503323 bellard
100 9eb153f1 bellard
    ichan = channels[nport & 7];
101 b0bda528 bellard
    if (-1 == ichan) {
102 85571bc7 bellard
        dolog ("invalid channel %#x %#x\n", nport, data);
103 b0bda528 bellard
        return;
104 b0bda528 bellard
    }
105 b0bda528 bellard
    d->regs[ichan].pageh = data;
106 b0bda528 bellard
}
107 9eb153f1 bellard
108 b0bda528 bellard
static uint32_t read_page (void *opaque, uint32_t nport)
109 b0bda528 bellard
{
110 b0bda528 bellard
    struct dma_cont *d = opaque;
111 b0bda528 bellard
    int ichan;
112 b0bda528 bellard
113 b0bda528 bellard
    ichan = channels[nport & 7];
114 9eb153f1 bellard
    if (-1 == ichan) {
115 85571bc7 bellard
        dolog ("invalid channel read %#x\n", nport);
116 9eb153f1 bellard
        return 0;
117 9eb153f1 bellard
    }
118 9eb153f1 bellard
    return d->regs[ichan].page;
119 27503323 bellard
}
120 27503323 bellard
121 b0bda528 bellard
static uint32_t read_pageh (void *opaque, uint32_t nport)
122 b0bda528 bellard
{
123 b0bda528 bellard
    struct dma_cont *d = opaque;
124 b0bda528 bellard
    int ichan;
125 b0bda528 bellard
126 b0bda528 bellard
    ichan = channels[nport & 7];
127 b0bda528 bellard
    if (-1 == ichan) {
128 85571bc7 bellard
        dolog ("invalid channel read %#x\n", nport);
129 b0bda528 bellard
        return 0;
130 b0bda528 bellard
    }
131 b0bda528 bellard
    return d->regs[ichan].pageh;
132 b0bda528 bellard
}
133 b0bda528 bellard
134 9eb153f1 bellard
static inline void init_chan (struct dma_cont *d, int ichan)
135 27503323 bellard
{
136 27503323 bellard
    struct dma_regs *r;
137 27503323 bellard
138 9eb153f1 bellard
    r = d->regs + ichan;
139 85571bc7 bellard
    r->now[ADDR] = r->base[ADDR] << d->dshift;
140 27503323 bellard
    r->now[COUNT] = 0;
141 27503323 bellard
}
142 27503323 bellard
143 9eb153f1 bellard
static inline int getff (struct dma_cont *d)
144 27503323 bellard
{
145 27503323 bellard
    int ff;
146 27503323 bellard
147 9eb153f1 bellard
    ff = d->flip_flop;
148 9eb153f1 bellard
    d->flip_flop = !ff;
149 27503323 bellard
    return ff;
150 27503323 bellard
}
151 27503323 bellard
152 7d977de7 bellard
static uint32_t read_chan (void *opaque, uint32_t nport)
153 27503323 bellard
{
154 9eb153f1 bellard
    struct dma_cont *d = opaque;
155 85571bc7 bellard
    int ichan, nreg, iport, ff, val, dir;
156 27503323 bellard
    struct dma_regs *r;
157 27503323 bellard
158 9eb153f1 bellard
    iport = (nport >> d->dshift) & 0x0f;
159 9eb153f1 bellard
    ichan = iport >> 1;
160 9eb153f1 bellard
    nreg = iport & 1;
161 9eb153f1 bellard
    r = d->regs + ichan;
162 27503323 bellard
163 85571bc7 bellard
    dir = ((r->mode >> 5) & 1) ? -1 : 1;
164 9eb153f1 bellard
    ff = getff (d);
165 27503323 bellard
    if (nreg)
166 9eb153f1 bellard
        val = (r->base[COUNT] << d->dshift) - r->now[COUNT];
167 27503323 bellard
    else
168 85571bc7 bellard
        val = r->now[ADDR] + r->now[COUNT] * dir;
169 27503323 bellard
170 85571bc7 bellard
    ldebug ("read_chan %#x -> %d\n", iport, val);
171 9eb153f1 bellard
    return (val >> (d->dshift + (ff << 3))) & 0xff;
172 27503323 bellard
}
173 27503323 bellard
174 7d977de7 bellard
static void write_chan (void *opaque, uint32_t nport, uint32_t data)
175 27503323 bellard
{
176 9eb153f1 bellard
    struct dma_cont *d = opaque;
177 9eb153f1 bellard
    int iport, ichan, nreg;
178 27503323 bellard
    struct dma_regs *r;
179 27503323 bellard
180 9eb153f1 bellard
    iport = (nport >> d->dshift) & 0x0f;
181 9eb153f1 bellard
    ichan = iport >> 1;
182 9eb153f1 bellard
    nreg = iport & 1;
183 9eb153f1 bellard
    r = d->regs + ichan;
184 9eb153f1 bellard
    if (getff (d)) {
185 3504fe17 bellard
        r->base[nreg] = (r->base[nreg] & 0xff) | ((data << 8) & 0xff00);
186 9eb153f1 bellard
        init_chan (d, ichan);
187 3504fe17 bellard
    } else {
188 3504fe17 bellard
        r->base[nreg] = (r->base[nreg] & 0xff00) | (data & 0xff);
189 27503323 bellard
    }
190 27503323 bellard
}
191 27503323 bellard
192 7d977de7 bellard
static void write_cont (void *opaque, uint32_t nport, uint32_t data)
193 27503323 bellard
{
194 9eb153f1 bellard
    struct dma_cont *d = opaque;
195 85571bc7 bellard
    int iport, ichan = 0;
196 27503323 bellard
197 9eb153f1 bellard
    iport = (nport >> d->dshift) & 0x0f;
198 27503323 bellard
    switch (iport) {
199 85571bc7 bellard
    case 0x08:                  /* command */
200 df475d18 bellard
        if ((data != 0) && (data & CMD_NOT_SUPPORTED)) {
201 85571bc7 bellard
            dolog ("command %#x not supported\n", data);
202 df475d18 bellard
            return;
203 27503323 bellard
        }
204 27503323 bellard
        d->command = data;
205 27503323 bellard
        break;
206 27503323 bellard
207 85571bc7 bellard
    case 0x09:
208 27503323 bellard
        ichan = data & 3;
209 27503323 bellard
        if (data & 4) {
210 27503323 bellard
            d->status |= 1 << (ichan + 4);
211 27503323 bellard
        }
212 27503323 bellard
        else {
213 27503323 bellard
            d->status &= ~(1 << (ichan + 4));
214 27503323 bellard
        }
215 27503323 bellard
        d->status &= ~(1 << ichan);
216 27503323 bellard
        break;
217 27503323 bellard
218 85571bc7 bellard
    case 0x0a:                  /* single mask */
219 27503323 bellard
        if (data & 4)
220 27503323 bellard
            d->mask |= 1 << (data & 3);
221 27503323 bellard
        else
222 27503323 bellard
            d->mask &= ~(1 << (data & 3));
223 27503323 bellard
        break;
224 27503323 bellard
225 85571bc7 bellard
    case 0x0b:                  /* mode */
226 27503323 bellard
        {
227 16d17fdb bellard
            ichan = data & 3;
228 16d17fdb bellard
#ifdef DEBUG_DMA
229 85571bc7 bellard
            {
230 85571bc7 bellard
                int op, ai, dir, opmode;
231 e875c40a bellard
                op = (data >> 2) & 3;
232 e875c40a bellard
                ai = (data >> 4) & 1;
233 e875c40a bellard
                dir = (data >> 5) & 1;
234 e875c40a bellard
                opmode = (data >> 6) & 3;
235 27503323 bellard
236 e875c40a bellard
                linfo ("ichan %d, op %d, ai %d, dir %d, opmode %d\n",
237 e875c40a bellard
                       ichan, op, ai, dir, opmode);
238 85571bc7 bellard
            }
239 27503323 bellard
#endif
240 27503323 bellard
            d->regs[ichan].mode = data;
241 27503323 bellard
            break;
242 27503323 bellard
        }
243 27503323 bellard
244 85571bc7 bellard
    case 0x0c:                  /* clear flip flop */
245 27503323 bellard
        d->flip_flop = 0;
246 27503323 bellard
        break;
247 27503323 bellard
248 85571bc7 bellard
    case 0x0d:                  /* reset */
249 27503323 bellard
        d->flip_flop = 0;
250 27503323 bellard
        d->mask = ~0;
251 27503323 bellard
        d->status = 0;
252 27503323 bellard
        d->command = 0;
253 27503323 bellard
        break;
254 27503323 bellard
255 85571bc7 bellard
    case 0x0e:                  /* clear mask for all channels */
256 27503323 bellard
        d->mask = 0;
257 27503323 bellard
        break;
258 27503323 bellard
259 85571bc7 bellard
    case 0x0f:                  /* write mask for all channels */
260 27503323 bellard
        d->mask = data;
261 27503323 bellard
        break;
262 27503323 bellard
263 27503323 bellard
    default:
264 85571bc7 bellard
        dolog ("unknown iport %#x\n", iport);
265 df475d18 bellard
        break;
266 27503323 bellard
    }
267 27503323 bellard
268 16d17fdb bellard
#ifdef DEBUG_DMA
269 27503323 bellard
    if (0xc != iport) {
270 85571bc7 bellard
        linfo ("write_cont: nport %#06x, ichan % 2d, val %#06x\n",
271 9eb153f1 bellard
               nport, ichan, data);
272 27503323 bellard
    }
273 27503323 bellard
#endif
274 27503323 bellard
}
275 27503323 bellard
276 9eb153f1 bellard
static uint32_t read_cont (void *opaque, uint32_t nport)
277 9eb153f1 bellard
{
278 9eb153f1 bellard
    struct dma_cont *d = opaque;
279 9eb153f1 bellard
    int iport, val;
280 85571bc7 bellard
281 9eb153f1 bellard
    iport = (nport >> d->dshift) & 0x0f;
282 9eb153f1 bellard
    switch (iport) {
283 85571bc7 bellard
    case 0x08:                  /* status */
284 9eb153f1 bellard
        val = d->status;
285 9eb153f1 bellard
        d->status &= 0xf0;
286 9eb153f1 bellard
        break;
287 85571bc7 bellard
    case 0x0f:                  /* mask */
288 9eb153f1 bellard
        val = d->mask;
289 9eb153f1 bellard
        break;
290 9eb153f1 bellard
    default:
291 9eb153f1 bellard
        val = 0;
292 9eb153f1 bellard
        break;
293 9eb153f1 bellard
    }
294 85571bc7 bellard
295 85571bc7 bellard
    ldebug ("read_cont: nport %#06x, iport %#04x val %#x\n", nport, iport, val);
296 9eb153f1 bellard
    return val;
297 9eb153f1 bellard
}
298 9eb153f1 bellard
299 27503323 bellard
int DMA_get_channel_mode (int nchan)
300 27503323 bellard
{
301 27503323 bellard
    return dma_controllers[nchan > 3].regs[nchan & 3].mode;
302 27503323 bellard
}
303 27503323 bellard
304 27503323 bellard
void DMA_hold_DREQ (int nchan)
305 27503323 bellard
{
306 27503323 bellard
    int ncont, ichan;
307 27503323 bellard
308 27503323 bellard
    ncont = nchan > 3;
309 27503323 bellard
    ichan = nchan & 3;
310 27503323 bellard
    linfo ("held cont=%d chan=%d\n", ncont, ichan);
311 27503323 bellard
    dma_controllers[ncont].status |= 1 << (ichan + 4);
312 27503323 bellard
}
313 27503323 bellard
314 27503323 bellard
void DMA_release_DREQ (int nchan)
315 27503323 bellard
{
316 27503323 bellard
    int ncont, ichan;
317 27503323 bellard
318 27503323 bellard
    ncont = nchan > 3;
319 27503323 bellard
    ichan = nchan & 3;
320 27503323 bellard
    linfo ("released cont=%d chan=%d\n", ncont, ichan);
321 27503323 bellard
    dma_controllers[ncont].status &= ~(1 << (ichan + 4));
322 27503323 bellard
}
323 27503323 bellard
324 27503323 bellard
static void channel_run (int ncont, int ichan)
325 27503323 bellard
{
326 27503323 bellard
    int n;
327 85571bc7 bellard
    struct dma_regs *r = &dma_controllers[ncont].regs[ichan];
328 85571bc7 bellard
#ifdef DEBUG_DMA
329 85571bc7 bellard
    int dir, opmode;
330 27503323 bellard
331 85571bc7 bellard
    dir = (r->mode >> 5) & 1;
332 85571bc7 bellard
    opmode = (r->mode >> 6) & 3;
333 27503323 bellard
334 85571bc7 bellard
    if (dir) {
335 85571bc7 bellard
        dolog ("DMA in address decrement mode\n");
336 85571bc7 bellard
    }
337 85571bc7 bellard
    if (opmode != 1) {
338 85571bc7 bellard
        dolog ("DMA not in single mode select %#x\n", opmode);
339 85571bc7 bellard
    }
340 85571bc7 bellard
#endif
341 27503323 bellard
342 85571bc7 bellard
    r = dma_controllers[ncont].regs + ichan;
343 85571bc7 bellard
    n = r->transfer_handler (r->opaque, ichan + (ncont << 2),
344 85571bc7 bellard
                             r->now[COUNT], (r->base[COUNT] + 1) << ncont);
345 85571bc7 bellard
    r->now[COUNT] = n;
346 85571bc7 bellard
    ldebug ("dma_pos %d size %d\n", n, (r->base[COUNT] + 1) << ncont);
347 27503323 bellard
}
348 27503323 bellard
349 27503323 bellard
void DMA_run (void)
350 27503323 bellard
{
351 27503323 bellard
    struct dma_cont *d;
352 27503323 bellard
    int icont, ichan;
353 27503323 bellard
354 27503323 bellard
    d = dma_controllers;
355 27503323 bellard
356 27503323 bellard
    for (icont = 0; icont < 2; icont++, d++) {
357 27503323 bellard
        for (ichan = 0; ichan < 4; ichan++) {
358 27503323 bellard
            int mask;
359 27503323 bellard
360 27503323 bellard
            mask = 1 << ichan;
361 27503323 bellard
362 27503323 bellard
            if ((0 == (d->mask & mask)) && (0 != (d->status & (mask << 4))))
363 27503323 bellard
                channel_run (icont, ichan);
364 27503323 bellard
        }
365 27503323 bellard
    }
366 27503323 bellard
}
367 27503323 bellard
368 27503323 bellard
void DMA_register_channel (int nchan,
369 85571bc7 bellard
                           DMA_transfer_handler transfer_handler,
370 16f62432 bellard
                           void *opaque)
371 27503323 bellard
{
372 27503323 bellard
    struct dma_regs *r;
373 27503323 bellard
    int ichan, ncont;
374 27503323 bellard
375 27503323 bellard
    ncont = nchan > 3;
376 27503323 bellard
    ichan = nchan & 3;
377 27503323 bellard
378 27503323 bellard
    r = dma_controllers[ncont].regs + ichan;
379 16f62432 bellard
    r->transfer_handler = transfer_handler;
380 16f62432 bellard
    r->opaque = opaque;
381 16f62432 bellard
}
382 16f62432 bellard
383 85571bc7 bellard
int DMA_read_memory (int nchan, void *buf, int pos, int len)
384 85571bc7 bellard
{
385 85571bc7 bellard
    struct dma_regs *r = &dma_controllers[nchan > 3].regs[nchan & 3];
386 85571bc7 bellard
    target_ulong addr = ((r->pageh & 0x7f) << 24) | (r->page << 16) | r->now[ADDR];
387 85571bc7 bellard
388 85571bc7 bellard
    if (r->mode & 0x20) {
389 85571bc7 bellard
        int i;
390 85571bc7 bellard
        uint8_t *p = buf;
391 85571bc7 bellard
392 85571bc7 bellard
        cpu_physical_memory_read (addr - pos - len, buf, len);
393 85571bc7 bellard
        /* What about 16bit transfers? */
394 85571bc7 bellard
        for (i = 0; i < len >> 1; i++) {
395 85571bc7 bellard
            uint8_t b = p[len - i - 1];
396 85571bc7 bellard
            p[i] = b;
397 85571bc7 bellard
        }
398 85571bc7 bellard
    }
399 85571bc7 bellard
    else
400 85571bc7 bellard
        cpu_physical_memory_read (addr + pos, buf, len);
401 85571bc7 bellard
402 85571bc7 bellard
    return len;
403 85571bc7 bellard
}
404 85571bc7 bellard
405 85571bc7 bellard
int DMA_write_memory (int nchan, void *buf, int pos, int len)
406 85571bc7 bellard
{
407 85571bc7 bellard
    struct dma_regs *r = &dma_controllers[nchan > 3].regs[nchan & 3];
408 85571bc7 bellard
    target_ulong addr = ((r->pageh & 0x7f) << 24) | (r->page << 16) | r->now[ADDR];
409 85571bc7 bellard
410 85571bc7 bellard
    if (r->mode & 0x20) {
411 85571bc7 bellard
        int i;
412 85571bc7 bellard
        uint8_t *p = buf;
413 85571bc7 bellard
414 85571bc7 bellard
        cpu_physical_memory_write (addr - pos - len, buf, len);
415 85571bc7 bellard
        /* What about 16bit transfers? */
416 85571bc7 bellard
        for (i = 0; i < len; i++) {
417 85571bc7 bellard
            uint8_t b = p[len - i - 1];
418 85571bc7 bellard
            p[i] = b;
419 85571bc7 bellard
        }
420 85571bc7 bellard
    }
421 85571bc7 bellard
    else
422 85571bc7 bellard
        cpu_physical_memory_write (addr + pos, buf, len);
423 85571bc7 bellard
424 85571bc7 bellard
    return len;
425 85571bc7 bellard
}
426 85571bc7 bellard
427 16f62432 bellard
/* request the emulator to transfer a new DMA memory block ASAP */
428 16f62432 bellard
void DMA_schedule(int nchan)
429 16f62432 bellard
{
430 c68ea704 bellard
    CPUState *env = cpu_single_env;
431 c68ea704 bellard
    if (env)
432 c68ea704 bellard
        cpu_interrupt(env, CPU_INTERRUPT_EXIT);
433 27503323 bellard
}
434 27503323 bellard
435 d7d02e3c bellard
static void dma_reset(void *opaque)
436 d7d02e3c bellard
{
437 d7d02e3c bellard
    struct dma_cont *d = opaque;
438 d7d02e3c bellard
    write_cont (d, (0x0d << d->dshift), 0);
439 d7d02e3c bellard
}
440 d7d02e3c bellard
441 9eb153f1 bellard
/* dshift = 0: 8 bit DMA, 1 = 16 bit DMA */
442 85571bc7 bellard
static void dma_init2(struct dma_cont *d, int base, int dshift,
443 b0bda528 bellard
                      int page_base, int pageh_base)
444 27503323 bellard
{
445 9eb153f1 bellard
    const static int page_port_list[] = { 0x1, 0x2, 0x3, 0x7 };
446 27503323 bellard
    int i;
447 27503323 bellard
448 9eb153f1 bellard
    d->dshift = dshift;
449 27503323 bellard
    for (i = 0; i < 8; i++) {
450 9eb153f1 bellard
        register_ioport_write (base + (i << dshift), 1, 1, write_chan, d);
451 9eb153f1 bellard
        register_ioport_read (base + (i << dshift), 1, 1, read_chan, d);
452 27503323 bellard
    }
453 27503323 bellard
    for (i = 0; i < LENOFA (page_port_list); i++) {
454 85571bc7 bellard
        register_ioport_write (page_base + page_port_list[i], 1, 1,
455 9eb153f1 bellard
                               write_page, d);
456 85571bc7 bellard
        register_ioport_read (page_base + page_port_list[i], 1, 1,
457 9eb153f1 bellard
                              read_page, d);
458 b0bda528 bellard
        if (pageh_base >= 0) {
459 85571bc7 bellard
            register_ioport_write (pageh_base + page_port_list[i], 1, 1,
460 b0bda528 bellard
                                   write_pageh, d);
461 85571bc7 bellard
            register_ioport_read (pageh_base + page_port_list[i], 1, 1,
462 b0bda528 bellard
                                  read_pageh, d);
463 b0bda528 bellard
        }
464 27503323 bellard
    }
465 27503323 bellard
    for (i = 0; i < 8; i++) {
466 85571bc7 bellard
        register_ioport_write (base + ((i + 8) << dshift), 1, 1,
467 9eb153f1 bellard
                               write_cont, d);
468 85571bc7 bellard
        register_ioport_read (base + ((i + 8) << dshift), 1, 1,
469 9eb153f1 bellard
                              read_cont, d);
470 27503323 bellard
    }
471 d7d02e3c bellard
    qemu_register_reset(dma_reset, d);
472 d7d02e3c bellard
    dma_reset(d);
473 9eb153f1 bellard
}
474 27503323 bellard
475 85571bc7 bellard
static void dma_save (QEMUFile *f, void *opaque)
476 85571bc7 bellard
{
477 85571bc7 bellard
    struct dma_cont *d = opaque;
478 85571bc7 bellard
    int i;
479 85571bc7 bellard
480 85571bc7 bellard
    /* qemu_put_8s (f, &d->status); */
481 85571bc7 bellard
    qemu_put_8s (f, &d->command);
482 85571bc7 bellard
    qemu_put_8s (f, &d->mask);
483 85571bc7 bellard
    qemu_put_8s (f, &d->flip_flop);
484 85571bc7 bellard
    qemu_put_be32s (f, &d->dshift);
485 85571bc7 bellard
486 85571bc7 bellard
    for (i = 0; i < 4; ++i) {
487 85571bc7 bellard
        struct dma_regs *r = &d->regs[i];
488 85571bc7 bellard
        qemu_put_be32s (f, &r->now[0]);
489 85571bc7 bellard
        qemu_put_be32s (f, &r->now[1]);
490 85571bc7 bellard
        qemu_put_be16s (f, &r->base[0]);
491 85571bc7 bellard
        qemu_put_be16s (f, &r->base[1]);
492 85571bc7 bellard
        qemu_put_8s (f, &r->mode);
493 85571bc7 bellard
        qemu_put_8s (f, &r->page);
494 85571bc7 bellard
        qemu_put_8s (f, &r->pageh);
495 85571bc7 bellard
        qemu_put_8s (f, &r->dack);
496 85571bc7 bellard
        qemu_put_8s (f, &r->eop);
497 85571bc7 bellard
    }
498 85571bc7 bellard
}
499 85571bc7 bellard
500 85571bc7 bellard
static int dma_load (QEMUFile *f, void *opaque, int version_id)
501 85571bc7 bellard
{
502 85571bc7 bellard
    struct dma_cont *d = opaque;
503 85571bc7 bellard
    int i;
504 85571bc7 bellard
505 85571bc7 bellard
    if (version_id != 1)
506 85571bc7 bellard
        return -EINVAL;
507 85571bc7 bellard
508 85571bc7 bellard
    /* qemu_get_8s (f, &d->status); */
509 85571bc7 bellard
    qemu_get_8s (f, &d->command);
510 85571bc7 bellard
    qemu_get_8s (f, &d->mask);
511 85571bc7 bellard
    qemu_get_8s (f, &d->flip_flop);
512 85571bc7 bellard
    qemu_get_be32s (f, &d->dshift);
513 85571bc7 bellard
514 85571bc7 bellard
    for (i = 0; i < 4; ++i) {
515 85571bc7 bellard
        struct dma_regs *r = &d->regs[i];
516 85571bc7 bellard
        qemu_get_be32s (f, &r->now[0]);
517 85571bc7 bellard
        qemu_get_be32s (f, &r->now[1]);
518 85571bc7 bellard
        qemu_get_be16s (f, &r->base[0]);
519 85571bc7 bellard
        qemu_get_be16s (f, &r->base[1]);
520 85571bc7 bellard
        qemu_get_8s (f, &r->mode);
521 85571bc7 bellard
        qemu_get_8s (f, &r->page);
522 85571bc7 bellard
        qemu_get_8s (f, &r->pageh);
523 85571bc7 bellard
        qemu_get_8s (f, &r->dack);
524 85571bc7 bellard
        qemu_get_8s (f, &r->eop);
525 85571bc7 bellard
    }
526 85571bc7 bellard
    return 0;
527 85571bc7 bellard
}
528 85571bc7 bellard
529 b0bda528 bellard
void DMA_init (int high_page_enable)
530 9eb153f1 bellard
{
531 85571bc7 bellard
    dma_init2(&dma_controllers[0], 0x00, 0, 0x80,
532 b0bda528 bellard
              high_page_enable ? 0x480 : -1);
533 b0bda528 bellard
    dma_init2(&dma_controllers[1], 0xc0, 1, 0x88,
534 b0bda528 bellard
              high_page_enable ? 0x488 : -1);
535 85571bc7 bellard
    register_savevm ("dma", 0, 1, dma_save, dma_load, &dma_controllers[0]);
536 85571bc7 bellard
    register_savevm ("dma", 1, 1, dma_save, dma_load, &dma_controllers[1]);
537 27503323 bellard
}