Statistics
| Branch: | Revision:

root / hw / usb-ohci.c @ 0986ac3b

History | View | Annotate | Download (31.9 kB)

1 0d92ed30 pbrook
/*
2 0d92ed30 pbrook
 * QEMU USB OHCI Emulation
3 0d92ed30 pbrook
 * Copyright (c) 2004 Gianni Tedesco
4 0d92ed30 pbrook
 * Copyright (c) 2006 CodeSourcery
5 0d92ed30 pbrook
 *
6 0d92ed30 pbrook
 * This library is free software; you can redistribute it and/or
7 0d92ed30 pbrook
 * modify it under the terms of the GNU Lesser General Public
8 0d92ed30 pbrook
 * License as published by the Free Software Foundation; either
9 0d92ed30 pbrook
 * version 2 of the License, or (at your option) any later version.
10 0d92ed30 pbrook
 *
11 0d92ed30 pbrook
 * This library is distributed in the hope that it will be useful,
12 0d92ed30 pbrook
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 0d92ed30 pbrook
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 0d92ed30 pbrook
 * Lesser General Public License for more details.
15 0d92ed30 pbrook
 *
16 0d92ed30 pbrook
 * You should have received a copy of the GNU Lesser General Public
17 0d92ed30 pbrook
 * License along with this library; if not, write to the Free Software
18 0d92ed30 pbrook
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 0d92ed30 pbrook
 *
20 0d92ed30 pbrook
 * TODO:
21 0d92ed30 pbrook
 *  o Isochronous transfers
22 0d92ed30 pbrook
 *  o Allocate bandwidth in frames properly
23 0d92ed30 pbrook
 *  o Disable timers when nothing needs to be done, or remove timer usage
24 0d92ed30 pbrook
 *    all together.
25 0d92ed30 pbrook
 *  o Handle unrecoverable errors properly
26 0d92ed30 pbrook
 *  o BIOS work to boot from USB storage
27 0d92ed30 pbrook
*/
28 0d92ed30 pbrook
29 0d92ed30 pbrook
#include "vl.h"
30 0d92ed30 pbrook
31 0d92ed30 pbrook
//#define DEBUG_OHCI
32 0d92ed30 pbrook
/* Dump packet contents.  */
33 0d92ed30 pbrook
//#define DEBUG_PACKET
34 0d92ed30 pbrook
/* This causes frames to occur 1000x slower */
35 0d92ed30 pbrook
//#define OHCI_TIME_WARP 1
36 0d92ed30 pbrook
37 0d92ed30 pbrook
#ifdef DEBUG_OHCI
38 0d92ed30 pbrook
#define dprintf printf
39 0d92ed30 pbrook
#else
40 0d92ed30 pbrook
#define dprintf(...)
41 0d92ed30 pbrook
#endif
42 0d92ed30 pbrook
43 0d92ed30 pbrook
/* Number of Downstream Ports on the root hub.  */
44 0d92ed30 pbrook
45 0d92ed30 pbrook
#define OHCI_MAX_PORTS 15
46 0d92ed30 pbrook
47 0d92ed30 pbrook
static int64_t usb_frame_time;
48 0d92ed30 pbrook
static int64_t usb_bit_time;
49 0d92ed30 pbrook
50 0d92ed30 pbrook
typedef struct OHCIPort {
51 0d92ed30 pbrook
    USBPort port;
52 0d92ed30 pbrook
    uint32_t ctrl;
53 0d92ed30 pbrook
} OHCIPort;
54 0d92ed30 pbrook
55 0d92ed30 pbrook
typedef struct {
56 0d92ed30 pbrook
    struct PCIDevice pci_dev;
57 0d92ed30 pbrook
    target_phys_addr_t mem_base;
58 0d92ed30 pbrook
    int mem;
59 0d92ed30 pbrook
    int num_ports;
60 0d92ed30 pbrook
61 0d92ed30 pbrook
    QEMUTimer *eof_timer;
62 0d92ed30 pbrook
    int64_t sof_time;
63 0d92ed30 pbrook
64 0d92ed30 pbrook
    /* OHCI state */
65 0d92ed30 pbrook
    /* Control partition */
66 0d92ed30 pbrook
    uint32_t ctl, status;
67 0d92ed30 pbrook
    uint32_t intr_status;
68 0d92ed30 pbrook
    uint32_t intr;
69 0d92ed30 pbrook
70 0d92ed30 pbrook
    /* memory pointer partition */
71 0d92ed30 pbrook
    uint32_t hcca;
72 0d92ed30 pbrook
    uint32_t ctrl_head, ctrl_cur;
73 0d92ed30 pbrook
    uint32_t bulk_head, bulk_cur;
74 0d92ed30 pbrook
    uint32_t per_cur;
75 0d92ed30 pbrook
    uint32_t done;
76 0d92ed30 pbrook
    int done_count;
77 0d92ed30 pbrook
78 0d92ed30 pbrook
    /* Frame counter partition */
79 0d92ed30 pbrook
    uint32_t fsmps:15;
80 0d92ed30 pbrook
    uint32_t fit:1;
81 0d92ed30 pbrook
    uint32_t fi:14;
82 0d92ed30 pbrook
    uint32_t frt:1;
83 0d92ed30 pbrook
    uint16_t frame_number;
84 0d92ed30 pbrook
    uint16_t padding;
85 0d92ed30 pbrook
    uint32_t pstart;
86 0d92ed30 pbrook
    uint32_t lst;
87 0d92ed30 pbrook
88 0d92ed30 pbrook
    /* Root Hub partition */
89 0d92ed30 pbrook
    uint32_t rhdesc_a, rhdesc_b;
90 0d92ed30 pbrook
    uint32_t rhstatus;
91 0d92ed30 pbrook
    OHCIPort rhport[OHCI_MAX_PORTS];
92 0d92ed30 pbrook
} OHCIState;
93 0d92ed30 pbrook
94 0d92ed30 pbrook
/* Host Controller Communications Area */
95 0d92ed30 pbrook
struct ohci_hcca {
96 0d92ed30 pbrook
    uint32_t intr[32];
97 0d92ed30 pbrook
    uint16_t frame, pad;
98 0d92ed30 pbrook
    uint32_t done;
99 0d92ed30 pbrook
};
100 0d92ed30 pbrook
101 0d92ed30 pbrook
/* Bitfields for the first word of an Endpoint Desciptor.  */
102 0d92ed30 pbrook
#define OHCI_ED_FA_SHIFT  0
103 0d92ed30 pbrook
#define OHCI_ED_FA_MASK   (0x7f<<OHCI_ED_FA_SHIFT)
104 0d92ed30 pbrook
#define OHCI_ED_EN_SHIFT  7
105 0d92ed30 pbrook
#define OHCI_ED_EN_MASK   (0xf<<OHCI_ED_EN_SHIFT)
106 0d92ed30 pbrook
#define OHCI_ED_D_SHIFT   11
107 0d92ed30 pbrook
#define OHCI_ED_D_MASK    (3<<OHCI_ED_D_SHIFT)
108 0d92ed30 pbrook
#define OHCI_ED_S         (1<<13)
109 0d92ed30 pbrook
#define OHCI_ED_K         (1<<14)
110 0d92ed30 pbrook
#define OHCI_ED_F         (1<<15)
111 0d92ed30 pbrook
#define OHCI_ED_MPS_SHIFT 7
112 0d92ed30 pbrook
#define OHCI_ED_MPS_MASK  (0xf<<OHCI_ED_FA_SHIFT)
113 0d92ed30 pbrook
114 0d92ed30 pbrook
/* Flags in the head field of an Endpoint Desciptor.  */
115 0d92ed30 pbrook
#define OHCI_ED_H         1
116 0d92ed30 pbrook
#define OHCI_ED_C         2
117 0d92ed30 pbrook
118 0d92ed30 pbrook
/* Bitfields for the first word of a Transfer Desciptor.  */
119 0d92ed30 pbrook
#define OHCI_TD_R         (1<<18)
120 0d92ed30 pbrook
#define OHCI_TD_DP_SHIFT  19
121 0d92ed30 pbrook
#define OHCI_TD_DP_MASK   (3<<OHCI_TD_DP_SHIFT)
122 0d92ed30 pbrook
#define OHCI_TD_DI_SHIFT  21
123 0d92ed30 pbrook
#define OHCI_TD_DI_MASK   (7<<OHCI_TD_DI_SHIFT)
124 0d92ed30 pbrook
#define OHCI_TD_T0        (1<<24)
125 0d92ed30 pbrook
#define OHCI_TD_T1        (1<<24)
126 0d92ed30 pbrook
#define OHCI_TD_EC_SHIFT  26
127 0d92ed30 pbrook
#define OHCI_TD_EC_MASK   (3<<OHCI_TD_EC_SHIFT)
128 0d92ed30 pbrook
#define OHCI_TD_CC_SHIFT  28
129 0d92ed30 pbrook
#define OHCI_TD_CC_MASK   (0xf<<OHCI_TD_CC_SHIFT)
130 0d92ed30 pbrook
131 0d92ed30 pbrook
#define OHCI_DPTR_MASK    0xfffffff0
132 0d92ed30 pbrook
133 0d92ed30 pbrook
#define OHCI_BM(val, field) \
134 0d92ed30 pbrook
  (((val) & OHCI_##field##_MASK) >> OHCI_##field##_SHIFT)
135 0d92ed30 pbrook
136 0d92ed30 pbrook
#define OHCI_SET_BM(val, field, newval) do { \
137 0d92ed30 pbrook
    val &= ~OHCI_##field##_MASK; \
138 0d92ed30 pbrook
    val |= ((newval) << OHCI_##field##_SHIFT) & OHCI_##field##_MASK; \
139 0d92ed30 pbrook
    } while(0)
140 0d92ed30 pbrook
141 0d92ed30 pbrook
/* endpoint descriptor */
142 0d92ed30 pbrook
struct ohci_ed {
143 0d92ed30 pbrook
    uint32_t flags;
144 0d92ed30 pbrook
    uint32_t tail;
145 0d92ed30 pbrook
    uint32_t head;
146 0d92ed30 pbrook
    uint32_t next;
147 0d92ed30 pbrook
};
148 0d92ed30 pbrook
149 0d92ed30 pbrook
/* General transfer descriptor */
150 0d92ed30 pbrook
struct ohci_td {
151 0d92ed30 pbrook
    uint32_t flags;
152 0d92ed30 pbrook
    uint32_t cbp;
153 0d92ed30 pbrook
    uint32_t next;
154 0d92ed30 pbrook
    uint32_t be;
155 0d92ed30 pbrook
};
156 0d92ed30 pbrook
157 0d92ed30 pbrook
#define USB_HZ                      12000000
158 0d92ed30 pbrook
159 0d92ed30 pbrook
/* OHCI Local stuff */
160 0d92ed30 pbrook
#define OHCI_CTL_CBSR         ((1<<0)|(1<<1))
161 0d92ed30 pbrook
#define OHCI_CTL_PLE          (1<<2)
162 0d92ed30 pbrook
#define OHCI_CTL_IE           (1<<3)
163 0d92ed30 pbrook
#define OHCI_CTL_CLE          (1<<4)
164 0d92ed30 pbrook
#define OHCI_CTL_BLE          (1<<5)
165 0d92ed30 pbrook
#define OHCI_CTL_HCFS         ((1<<6)|(1<<7))
166 0d92ed30 pbrook
#define  OHCI_USB_RESET       0x00
167 0d92ed30 pbrook
#define  OHCI_USB_RESUME      0x40
168 0d92ed30 pbrook
#define  OHCI_USB_OPERATIONAL 0x80
169 0d92ed30 pbrook
#define  OHCI_USB_SUSPEND     0xc0
170 0d92ed30 pbrook
#define OHCI_CTL_IR           (1<<8)
171 0d92ed30 pbrook
#define OHCI_CTL_RWC          (1<<9)
172 0d92ed30 pbrook
#define OHCI_CTL_RWE          (1<<10)
173 0d92ed30 pbrook
174 0d92ed30 pbrook
#define OHCI_STATUS_HCR       (1<<0)
175 0d92ed30 pbrook
#define OHCI_STATUS_CLF       (1<<1)
176 0d92ed30 pbrook
#define OHCI_STATUS_BLF       (1<<2)
177 0d92ed30 pbrook
#define OHCI_STATUS_OCR       (1<<3)
178 0d92ed30 pbrook
#define OHCI_STATUS_SOC       ((1<<6)|(1<<7))
179 0d92ed30 pbrook
180 0d92ed30 pbrook
#define OHCI_INTR_SO          (1<<0) /* Scheduling overrun */
181 0d92ed30 pbrook
#define OHCI_INTR_WD          (1<<1) /* HcDoneHead writeback */
182 0d92ed30 pbrook
#define OHCI_INTR_SF          (1<<2) /* Start of frame */
183 0d92ed30 pbrook
#define OHCI_INTR_RD          (1<<3) /* Resume detect */
184 0d92ed30 pbrook
#define OHCI_INTR_UE          (1<<4) /* Unrecoverable error */
185 0d92ed30 pbrook
#define OHCI_INTR_FNO         (1<<5) /* Frame number overflow */
186 0d92ed30 pbrook
#define OHCI_INTR_RHSC        (1<<6) /* Root hub status change */
187 0d92ed30 pbrook
#define OHCI_INTR_OC          (1<<30) /* Ownership change */
188 0d92ed30 pbrook
#define OHCI_INTR_MIE         (1<<31) /* Master Interrupt Enable */
189 0d92ed30 pbrook
190 0d92ed30 pbrook
#define OHCI_HCCA_SIZE        0x100
191 0d92ed30 pbrook
#define OHCI_HCCA_MASK        0xffffff00
192 0d92ed30 pbrook
193 0d92ed30 pbrook
#define OHCI_EDPTR_MASK       0xfffffff0
194 0d92ed30 pbrook
195 0d92ed30 pbrook
#define OHCI_FMI_FI           0x00003fff
196 0d92ed30 pbrook
#define OHCI_FMI_FSMPS        0xffff0000
197 0d92ed30 pbrook
#define OHCI_FMI_FIT          0x80000000
198 0d92ed30 pbrook
199 0d92ed30 pbrook
#define OHCI_FR_RT            (1<<31)
200 0d92ed30 pbrook
201 0d92ed30 pbrook
#define OHCI_LS_THRESH        0x628
202 0d92ed30 pbrook
203 0d92ed30 pbrook
#define OHCI_RHA_RW_MASK      0x00000000 /* Mask of supported features.  */
204 0d92ed30 pbrook
#define OHCI_RHA_PSM          (1<<8)
205 0d92ed30 pbrook
#define OHCI_RHA_NPS          (1<<9)
206 0d92ed30 pbrook
#define OHCI_RHA_DT           (1<<10)
207 0d92ed30 pbrook
#define OHCI_RHA_OCPM         (1<<11)
208 0d92ed30 pbrook
#define OHCI_RHA_NOCP         (1<<12)
209 0d92ed30 pbrook
#define OHCI_RHA_POTPGT_MASK  0xff000000
210 0d92ed30 pbrook
211 0d92ed30 pbrook
#define OHCI_RHS_LPS          (1<<0)
212 0d92ed30 pbrook
#define OHCI_RHS_OCI          (1<<1)
213 0d92ed30 pbrook
#define OHCI_RHS_DRWE         (1<<15)
214 0d92ed30 pbrook
#define OHCI_RHS_LPSC         (1<<16)
215 0d92ed30 pbrook
#define OHCI_RHS_OCIC         (1<<17)
216 0d92ed30 pbrook
#define OHCI_RHS_CRWE         (1<<31)
217 0d92ed30 pbrook
218 0d92ed30 pbrook
#define OHCI_PORT_CCS         (1<<0)
219 0d92ed30 pbrook
#define OHCI_PORT_PES         (1<<1)
220 0d92ed30 pbrook
#define OHCI_PORT_PSS         (1<<2)
221 0d92ed30 pbrook
#define OHCI_PORT_POCI        (1<<3)
222 0d92ed30 pbrook
#define OHCI_PORT_PRS         (1<<4)
223 0d92ed30 pbrook
#define OHCI_PORT_PPS         (1<<8)
224 0d92ed30 pbrook
#define OHCI_PORT_LSDA        (1<<9)
225 0d92ed30 pbrook
#define OHCI_PORT_CSC         (1<<16)
226 0d92ed30 pbrook
#define OHCI_PORT_PESC        (1<<17)
227 0d92ed30 pbrook
#define OHCI_PORT_PSSC        (1<<18)
228 0d92ed30 pbrook
#define OHCI_PORT_OCIC        (1<<19)
229 0d92ed30 pbrook
#define OHCI_PORT_PRSC        (1<<20)
230 0d92ed30 pbrook
#define OHCI_PORT_WTC         (OHCI_PORT_CSC|OHCI_PORT_PESC|OHCI_PORT_PSSC \
231 0d92ed30 pbrook
                               |OHCI_PORT_OCIC|OHCI_PORT_PRSC)
232 0d92ed30 pbrook
233 0d92ed30 pbrook
#define OHCI_TD_DIR_SETUP     0x0
234 0d92ed30 pbrook
#define OHCI_TD_DIR_OUT       0x1
235 0d92ed30 pbrook
#define OHCI_TD_DIR_IN        0x2
236 0d92ed30 pbrook
#define OHCI_TD_DIR_RESERVED  0x3
237 0d92ed30 pbrook
238 0d92ed30 pbrook
#define OHCI_CC_NOERROR             0x0
239 0d92ed30 pbrook
#define OHCI_CC_CRC                 0x1
240 0d92ed30 pbrook
#define OHCI_CC_BITSTUFFING         0x2
241 0d92ed30 pbrook
#define OHCI_CC_DATATOGGLEMISMATCH  0x3
242 0d92ed30 pbrook
#define OHCI_CC_STALL               0x4
243 0d92ed30 pbrook
#define OHCI_CC_DEVICENOTRESPONDING 0x5
244 0d92ed30 pbrook
#define OHCI_CC_PIDCHECKFAILURE     0x6
245 0d92ed30 pbrook
#define OHCI_CC_UNDEXPETEDPID       0x7
246 0d92ed30 pbrook
#define OHCI_CC_DATAOVERRUN         0x8
247 0d92ed30 pbrook
#define OHCI_CC_DATAUNDERRUN        0x9
248 0d92ed30 pbrook
#define OHCI_CC_BUFFEROVERRUN       0xc
249 0d92ed30 pbrook
#define OHCI_CC_BUFFERUNDERRUN      0xd
250 0d92ed30 pbrook
251 61064870 pbrook
/* Update IRQ levels */
252 61064870 pbrook
static inline void ohci_intr_update(OHCIState *ohci)
253 61064870 pbrook
{
254 61064870 pbrook
    int level = 0;
255 61064870 pbrook
256 61064870 pbrook
    if ((ohci->intr & OHCI_INTR_MIE) &&
257 61064870 pbrook
        (ohci->intr_status & ohci->intr))
258 61064870 pbrook
        level = 1;
259 61064870 pbrook
260 61064870 pbrook
    pci_set_irq(&ohci->pci_dev, 0, level);
261 61064870 pbrook
}
262 61064870 pbrook
263 61064870 pbrook
/* Set an interrupt */
264 61064870 pbrook
static inline void ohci_set_interrupt(OHCIState *ohci, uint32_t intr)
265 61064870 pbrook
{
266 61064870 pbrook
    ohci->intr_status |= intr;
267 61064870 pbrook
    ohci_intr_update(ohci);
268 61064870 pbrook
}
269 61064870 pbrook
270 61064870 pbrook
/* Attach or detach a device on a root hub port.  */
271 0d92ed30 pbrook
static void ohci_attach(USBPort *port1, USBDevice *dev)
272 0d92ed30 pbrook
{
273 0d92ed30 pbrook
    OHCIState *s = port1->opaque;
274 0d92ed30 pbrook
    OHCIPort *port = &s->rhport[port1->index];
275 61064870 pbrook
    uint32_t old_state = port->ctrl;
276 0d92ed30 pbrook
277 0d92ed30 pbrook
    if (dev) {
278 0d92ed30 pbrook
        if (port->port.dev) {
279 0d92ed30 pbrook
            usb_attach(port1, NULL);
280 0d92ed30 pbrook
        }
281 0d92ed30 pbrook
        /* set connect status */
282 61064870 pbrook
        port->ctrl |= OHCI_PORT_CCS | OHCI_PORT_CSC;
283 61064870 pbrook
284 0d92ed30 pbrook
        /* update speed */
285 0d92ed30 pbrook
        if (dev->speed == USB_SPEED_LOW)
286 0d92ed30 pbrook
            port->ctrl |= OHCI_PORT_LSDA;
287 0d92ed30 pbrook
        else
288 0d92ed30 pbrook
            port->ctrl &= ~OHCI_PORT_LSDA;
289 0d92ed30 pbrook
        port->port.dev = dev;
290 0d92ed30 pbrook
        /* send the attach message */
291 0d92ed30 pbrook
        dev->handle_packet(dev, 
292 0d92ed30 pbrook
                           USB_MSG_ATTACH, 0, 0, NULL, 0);
293 0d92ed30 pbrook
        dprintf("usb-ohci: Attached port %d\n", port1->index);
294 0d92ed30 pbrook
    } else {
295 0d92ed30 pbrook
        /* set connect status */
296 61064870 pbrook
        if (port->ctrl & OHCI_PORT_CCS) {
297 61064870 pbrook
            port->ctrl &= ~OHCI_PORT_CCS;
298 61064870 pbrook
            port->ctrl |= OHCI_PORT_CSC;
299 0d92ed30 pbrook
        }
300 0d92ed30 pbrook
        /* disable port */
301 0d92ed30 pbrook
        if (port->ctrl & OHCI_PORT_PES) {
302 0d92ed30 pbrook
            port->ctrl &= ~OHCI_PORT_PES;
303 0d92ed30 pbrook
            port->ctrl |= OHCI_PORT_PESC;
304 0d92ed30 pbrook
        }
305 0d92ed30 pbrook
        dev = port->port.dev;
306 0d92ed30 pbrook
        if (dev) {
307 0d92ed30 pbrook
            /* send the detach message */
308 0d92ed30 pbrook
            dev->handle_packet(dev, 
309 0d92ed30 pbrook
                               USB_MSG_DETACH, 0, 0, NULL, 0);
310 0d92ed30 pbrook
        }
311 0d92ed30 pbrook
        port->port.dev = NULL;
312 0d92ed30 pbrook
        dprintf("usb-ohci: Detached port %d\n", port1->index);
313 0d92ed30 pbrook
    }
314 61064870 pbrook
315 61064870 pbrook
    if (old_state != port->ctrl)
316 61064870 pbrook
        ohci_set_interrupt(s, OHCI_INTR_RHSC);
317 0d92ed30 pbrook
}
318 0d92ed30 pbrook
319 0d92ed30 pbrook
/* Reset the controller */
320 0d92ed30 pbrook
static void ohci_reset(OHCIState *ohci)
321 0d92ed30 pbrook
{
322 0d92ed30 pbrook
    OHCIPort *port;
323 0d92ed30 pbrook
    int i;
324 0d92ed30 pbrook
325 0d92ed30 pbrook
    ohci->ctl = 0;
326 0d92ed30 pbrook
    ohci->status = 0;
327 0d92ed30 pbrook
    ohci->intr_status = 0;
328 0d92ed30 pbrook
    ohci->intr = OHCI_INTR_MIE;
329 0d92ed30 pbrook
330 0d92ed30 pbrook
    ohci->hcca = 0;
331 0d92ed30 pbrook
    ohci->ctrl_head = ohci->ctrl_cur = 0;
332 0d92ed30 pbrook
    ohci->bulk_head = ohci->bulk_cur = 0;
333 0d92ed30 pbrook
    ohci->per_cur = 0;
334 0d92ed30 pbrook
    ohci->done = 0;
335 0d92ed30 pbrook
    ohci->done_count = 7;
336 0d92ed30 pbrook
337 0d92ed30 pbrook
    /* FSMPS is marked TBD in OCHI 1.0, what gives ffs?
338 0d92ed30 pbrook
     * I took the value linux sets ...
339 0d92ed30 pbrook
     */
340 0d92ed30 pbrook
    ohci->fsmps = 0x2778;
341 0d92ed30 pbrook
    ohci->fi = 0x2edf;
342 0d92ed30 pbrook
    ohci->fit = 0;
343 0d92ed30 pbrook
    ohci->frt = 0;
344 0d92ed30 pbrook
    ohci->frame_number = 0;
345 0d92ed30 pbrook
    ohci->pstart = 0;
346 0d92ed30 pbrook
    ohci->lst = OHCI_LS_THRESH;
347 0d92ed30 pbrook
348 0d92ed30 pbrook
    ohci->rhdesc_a = OHCI_RHA_NPS | ohci->num_ports;
349 0d92ed30 pbrook
    ohci->rhdesc_b = 0x0; /* Impl. specific */
350 0d92ed30 pbrook
    ohci->rhstatus = 0;
351 0d92ed30 pbrook
352 0d92ed30 pbrook
    for (i = 0; i < ohci->num_ports; i++)
353 0d92ed30 pbrook
      {
354 0d92ed30 pbrook
        port = &ohci->rhport[i];
355 0d92ed30 pbrook
        port->ctrl = 0;
356 0d92ed30 pbrook
        if (port->port.dev)
357 0d92ed30 pbrook
            ohci_attach(&port->port, port->port.dev);
358 0d92ed30 pbrook
      }
359 0d92ed30 pbrook
    dprintf("usb-ohci: Reset %s\n", ohci->pci_dev.name);
360 0d92ed30 pbrook
}
361 0d92ed30 pbrook
362 0d92ed30 pbrook
/* Get an array of dwords from main memory */
363 0d92ed30 pbrook
static inline int get_dwords(uint32_t addr, uint32_t *buf, int num)
364 0d92ed30 pbrook
{
365 0d92ed30 pbrook
    int i;
366 0d92ed30 pbrook
367 0d92ed30 pbrook
    for (i = 0; i < num; i++, buf++, addr += sizeof(*buf)) {
368 0d92ed30 pbrook
        cpu_physical_memory_rw(addr, (uint8_t *)buf, sizeof(*buf), 0);
369 0d92ed30 pbrook
        *buf = le32_to_cpu(*buf);
370 0d92ed30 pbrook
    }
371 0d92ed30 pbrook
372 0d92ed30 pbrook
    return 1;
373 0d92ed30 pbrook
}
374 0d92ed30 pbrook
375 0d92ed30 pbrook
/* Put an array of dwords in to main memory */
376 0d92ed30 pbrook
static inline int put_dwords(uint32_t addr, uint32_t *buf, int num)
377 0d92ed30 pbrook
{
378 0d92ed30 pbrook
    int i;
379 0d92ed30 pbrook
380 0d92ed30 pbrook
    for (i = 0; i < num; i++, buf++, addr += sizeof(*buf)) {
381 0d92ed30 pbrook
        uint32_t tmp = cpu_to_le32(*buf);
382 0d92ed30 pbrook
        cpu_physical_memory_rw(addr, (uint8_t *)&tmp, sizeof(tmp), 1);
383 0d92ed30 pbrook
    }
384 0d92ed30 pbrook
385 0d92ed30 pbrook
    return 1;
386 0d92ed30 pbrook
}
387 0d92ed30 pbrook
388 0d92ed30 pbrook
static inline int ohci_read_ed(uint32_t addr, struct ohci_ed *ed)
389 0d92ed30 pbrook
{
390 0d92ed30 pbrook
    return get_dwords(addr, (uint32_t *)ed, sizeof(*ed) >> 2);
391 0d92ed30 pbrook
}
392 0d92ed30 pbrook
393 0d92ed30 pbrook
static inline int ohci_read_td(uint32_t addr, struct ohci_td *td)
394 0d92ed30 pbrook
{
395 0d92ed30 pbrook
    return get_dwords(addr, (uint32_t *)td, sizeof(*td) >> 2);
396 0d92ed30 pbrook
}
397 0d92ed30 pbrook
398 0d92ed30 pbrook
static inline int ohci_put_ed(uint32_t addr, struct ohci_ed *ed)
399 0d92ed30 pbrook
{
400 0d92ed30 pbrook
    return put_dwords(addr, (uint32_t *)ed, sizeof(*ed) >> 2);
401 0d92ed30 pbrook
}
402 0d92ed30 pbrook
403 0d92ed30 pbrook
static inline int ohci_put_td(uint32_t addr, struct ohci_td *td)
404 0d92ed30 pbrook
{
405 0d92ed30 pbrook
    return put_dwords(addr, (uint32_t *)td, sizeof(*td) >> 2);
406 0d92ed30 pbrook
}
407 0d92ed30 pbrook
408 0d92ed30 pbrook
/* Read/Write the contents of a TD from/to main memory.  */
409 0d92ed30 pbrook
static void ohci_copy_td(struct ohci_td *td, uint8_t *buf, int len, int write)
410 0d92ed30 pbrook
{
411 0d92ed30 pbrook
    uint32_t ptr;
412 0d92ed30 pbrook
    uint32_t n;
413 0d92ed30 pbrook
414 0d92ed30 pbrook
    ptr = td->cbp;
415 0d92ed30 pbrook
    n = 0x1000 - (ptr & 0xfff);
416 0d92ed30 pbrook
    if (n > len)
417 0d92ed30 pbrook
        n = len;
418 0d92ed30 pbrook
    cpu_physical_memory_rw(ptr, buf, n, write);
419 0d92ed30 pbrook
    if (n == len)
420 0d92ed30 pbrook
        return;
421 0d92ed30 pbrook
    ptr = td->be & ~0xfffu;
422 e6f3e5e0 pbrook
    buf += n;
423 0d92ed30 pbrook
    cpu_physical_memory_rw(ptr, buf, len - n, write);
424 0d92ed30 pbrook
}
425 0d92ed30 pbrook
426 0d92ed30 pbrook
/* Service a transport descriptor.
427 0d92ed30 pbrook
   Returns nonzero to terminate processing of this endpoint.  */
428 0d92ed30 pbrook
429 0d92ed30 pbrook
static int ohci_service_td(OHCIState *ohci, struct ohci_ed *ed)
430 0d92ed30 pbrook
{
431 0d92ed30 pbrook
    int dir;
432 0d92ed30 pbrook
    size_t len = 0;
433 0d92ed30 pbrook
    uint8_t buf[8192];
434 0d92ed30 pbrook
    char *str = NULL;
435 0d92ed30 pbrook
    int pid;
436 0d92ed30 pbrook
    int ret;
437 0d92ed30 pbrook
    int i;
438 0d92ed30 pbrook
    USBDevice *dev;
439 0d92ed30 pbrook
    struct ohci_td td;
440 0d92ed30 pbrook
    uint32_t addr;
441 0d92ed30 pbrook
    int flag_r;
442 0d92ed30 pbrook
443 0d92ed30 pbrook
    addr = ed->head & OHCI_DPTR_MASK;
444 0d92ed30 pbrook
    if (!ohci_read_td(addr, &td)) {
445 0d92ed30 pbrook
        fprintf(stderr, "usb-ohci: TD read error at %x\n", addr);
446 0d92ed30 pbrook
        return 0;
447 0d92ed30 pbrook
    }
448 0d92ed30 pbrook
449 0d92ed30 pbrook
    dir = OHCI_BM(ed->flags, ED_D);
450 0d92ed30 pbrook
    switch (dir) {
451 0d92ed30 pbrook
    case OHCI_TD_DIR_OUT:
452 0d92ed30 pbrook
    case OHCI_TD_DIR_IN:
453 0d92ed30 pbrook
        /* Same value.  */
454 0d92ed30 pbrook
        break;
455 0d92ed30 pbrook
    default:
456 0d92ed30 pbrook
        dir = OHCI_BM(td.flags, TD_DP);
457 0d92ed30 pbrook
        break;
458 0d92ed30 pbrook
    }
459 0d92ed30 pbrook
460 0d92ed30 pbrook
    switch (dir) {
461 0d92ed30 pbrook
    case OHCI_TD_DIR_IN:
462 0d92ed30 pbrook
        str = "in";
463 0d92ed30 pbrook
        pid = USB_TOKEN_IN;
464 0d92ed30 pbrook
        break;
465 0d92ed30 pbrook
    case OHCI_TD_DIR_OUT:
466 0d92ed30 pbrook
        str = "out";
467 0d92ed30 pbrook
        pid = USB_TOKEN_OUT;
468 0d92ed30 pbrook
        break;
469 0d92ed30 pbrook
    case OHCI_TD_DIR_SETUP:
470 0d92ed30 pbrook
        str = "setup";
471 0d92ed30 pbrook
        pid = USB_TOKEN_SETUP;
472 0d92ed30 pbrook
        break;
473 0d92ed30 pbrook
    default:
474 0d92ed30 pbrook
        fprintf(stderr, "usb-ohci: Bad direction\n");
475 0d92ed30 pbrook
        return 1;
476 0d92ed30 pbrook
    }
477 0d92ed30 pbrook
    if (td.cbp && td.be) {
478 e6f3e5e0 pbrook
        if ((td.cbp & 0xfffff000) != (td.be & 0xfffff000)) {
479 e6f3e5e0 pbrook
            len = (td.be & 0xfff) + 0x1001 - (td.cbp & 0xfff);
480 e6f3e5e0 pbrook
        } else {
481 e6f3e5e0 pbrook
            len = (td.be - td.cbp) + 1;
482 e6f3e5e0 pbrook
        }
483 e6f3e5e0 pbrook
484 0d92ed30 pbrook
        if (len && dir != OHCI_TD_DIR_IN) {
485 0d92ed30 pbrook
            ohci_copy_td(&td, buf, len, 0);
486 0d92ed30 pbrook
        }
487 0d92ed30 pbrook
    }
488 0d92ed30 pbrook
489 0d92ed30 pbrook
    flag_r = (td.flags & OHCI_TD_R) != 0;
490 0d92ed30 pbrook
#ifdef DEBUG_PACKET
491 0d92ed30 pbrook
    dprintf(" TD @ 0x%.8x %u bytes %s r=%d cbp=0x%.8x be=0x%.8x\n",
492 0d92ed30 pbrook
            addr, len, str, flag_r, td.cbp, td.be);
493 0d92ed30 pbrook
494 0d92ed30 pbrook
    if (len >= 0 && dir != OHCI_TD_DIR_IN) {
495 0d92ed30 pbrook
        dprintf("  data:");
496 0d92ed30 pbrook
        for (i = 0; i < len; i++)
497 0d92ed30 pbrook
            printf(" %.2x", buf[i]);
498 0d92ed30 pbrook
        dprintf("\n");
499 0d92ed30 pbrook
    }
500 0d92ed30 pbrook
#endif
501 0d92ed30 pbrook
    ret = USB_RET_NODEV;
502 0d92ed30 pbrook
    for (i = 0; i < ohci->num_ports; i++) {
503 0d92ed30 pbrook
        dev = ohci->rhport[i].port.dev;
504 0d92ed30 pbrook
        if ((ohci->rhport[i].ctrl & OHCI_PORT_PES) == 0)
505 0d92ed30 pbrook
            continue;
506 0d92ed30 pbrook
507 0d92ed30 pbrook
        ret = dev->handle_packet(dev, pid, OHCI_BM(ed->flags, ED_FA),
508 0d92ed30 pbrook
                                 OHCI_BM(ed->flags, ED_EN), buf, len);
509 0d92ed30 pbrook
        if (ret != USB_RET_NODEV)
510 0d92ed30 pbrook
            break;
511 0d92ed30 pbrook
    }
512 0d92ed30 pbrook
#ifdef DEBUG_PACKET
513 0d92ed30 pbrook
    dprintf("ret=%d\n", ret);
514 0d92ed30 pbrook
#endif
515 0d92ed30 pbrook
    if (ret >= 0) {
516 0d92ed30 pbrook
        if (dir == OHCI_TD_DIR_IN) {
517 0d92ed30 pbrook
            ohci_copy_td(&td, buf, ret, 1);
518 0d92ed30 pbrook
#ifdef DEBUG_PACKET
519 0d92ed30 pbrook
            dprintf("  data:");
520 0d92ed30 pbrook
            for (i = 0; i < ret; i++)
521 0d92ed30 pbrook
                printf(" %.2x", buf[i]);
522 0d92ed30 pbrook
            dprintf("\n");
523 0d92ed30 pbrook
#endif
524 0d92ed30 pbrook
        } else {
525 0d92ed30 pbrook
            ret = len;
526 0d92ed30 pbrook
        }
527 0d92ed30 pbrook
    }
528 0d92ed30 pbrook
529 0d92ed30 pbrook
    /* Writeback */
530 0d92ed30 pbrook
    if (ret == len || (dir == OHCI_TD_DIR_IN && ret >= 0 && flag_r)) {
531 0d92ed30 pbrook
        /* Transmission succeeded.  */
532 0d92ed30 pbrook
        if (ret == len) {
533 0d92ed30 pbrook
            td.cbp = 0;
534 0d92ed30 pbrook
        } else {
535 0d92ed30 pbrook
            td.cbp += ret;
536 0d92ed30 pbrook
            if ((td.cbp & 0xfff) + ret > 0xfff) {
537 0d92ed30 pbrook
                td.cbp &= 0xfff;
538 0d92ed30 pbrook
                td.cbp |= td.be & ~0xfff;
539 0d92ed30 pbrook
            }
540 0d92ed30 pbrook
        }
541 0d92ed30 pbrook
        td.flags |= OHCI_TD_T1;
542 0d92ed30 pbrook
        td.flags ^= OHCI_TD_T0;
543 0d92ed30 pbrook
        OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_NOERROR);
544 0d92ed30 pbrook
        OHCI_SET_BM(td.flags, TD_EC, 0);
545 0d92ed30 pbrook
546 0d92ed30 pbrook
        ed->head &= ~OHCI_ED_C;
547 0d92ed30 pbrook
        if (td.flags & OHCI_TD_T0)
548 0d92ed30 pbrook
            ed->head |= OHCI_ED_C;
549 0d92ed30 pbrook
    } else {
550 0d92ed30 pbrook
        if (ret >= 0) {
551 0d92ed30 pbrook
            dprintf("usb-ohci: Underrun\n");
552 0d92ed30 pbrook
            OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_DATAUNDERRUN);
553 0d92ed30 pbrook
        } else {
554 0d92ed30 pbrook
            switch (ret) {
555 0d92ed30 pbrook
            case USB_RET_NODEV:
556 0d92ed30 pbrook
                OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_DEVICENOTRESPONDING);
557 0d92ed30 pbrook
            case USB_RET_NAK:
558 0d92ed30 pbrook
                dprintf("usb-ohci: got NAK\n");
559 0d92ed30 pbrook
                return 1;
560 0d92ed30 pbrook
            case USB_RET_STALL:
561 0d92ed30 pbrook
                dprintf("usb-ohci: got STALL\n");
562 0d92ed30 pbrook
                OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_STALL);
563 0d92ed30 pbrook
                break;
564 0d92ed30 pbrook
            case USB_RET_BABBLE:
565 0d92ed30 pbrook
                dprintf("usb-ohci: got BABBLE\n");
566 0d92ed30 pbrook
                OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_DATAOVERRUN);
567 0d92ed30 pbrook
                break;
568 0d92ed30 pbrook
            default:
569 0d92ed30 pbrook
                fprintf(stderr, "usb-ohci: Bad device response %d\n", ret);
570 0d92ed30 pbrook
                OHCI_SET_BM(td.flags, TD_CC, OHCI_CC_UNDEXPETEDPID);
571 0d92ed30 pbrook
                OHCI_SET_BM(td.flags, TD_EC, 3);
572 0d92ed30 pbrook
                break;
573 0d92ed30 pbrook
            }
574 0d92ed30 pbrook
        }
575 0d92ed30 pbrook
        ed->head |= OHCI_ED_H;
576 0d92ed30 pbrook
    }
577 0d92ed30 pbrook
578 0d92ed30 pbrook
    /* Retire this TD */
579 0d92ed30 pbrook
    ed->head &= ~OHCI_DPTR_MASK;
580 0d92ed30 pbrook
    ed->head |= td.next & OHCI_DPTR_MASK;
581 0d92ed30 pbrook
    td.next = ohci->done;
582 0d92ed30 pbrook
    ohci->done = addr;
583 0d92ed30 pbrook
    i = OHCI_BM(td.flags, TD_DI);
584 0d92ed30 pbrook
    if (i < ohci->done_count)
585 0d92ed30 pbrook
        ohci->done_count = i;
586 0d92ed30 pbrook
    ohci_put_td(addr, &td);
587 0d92ed30 pbrook
    return OHCI_BM(td.flags, TD_CC) != OHCI_CC_NOERROR;
588 0d92ed30 pbrook
}
589 0d92ed30 pbrook
590 0d92ed30 pbrook
/* Service an endpoint list.  Returns nonzero if active TD were found.  */
591 0d92ed30 pbrook
static int ohci_service_ed_list(OHCIState *ohci, uint32_t head)
592 0d92ed30 pbrook
{
593 0d92ed30 pbrook
    struct ohci_ed ed;
594 0d92ed30 pbrook
    uint32_t next_ed;
595 0d92ed30 pbrook
    uint32_t cur;
596 0d92ed30 pbrook
    int active;
597 0d92ed30 pbrook
598 0d92ed30 pbrook
    active = 0;
599 0d92ed30 pbrook
600 0d92ed30 pbrook
    if (head == 0)
601 0d92ed30 pbrook
        return 0;
602 0d92ed30 pbrook
603 0d92ed30 pbrook
    for (cur = head; cur; cur = next_ed) {
604 0d92ed30 pbrook
        if (!ohci_read_ed(cur, &ed)) {
605 0d92ed30 pbrook
            fprintf(stderr, "usb-ohci: ED read error at %x\n", cur);
606 0d92ed30 pbrook
            return 0;
607 0d92ed30 pbrook
        }
608 0d92ed30 pbrook
609 0d92ed30 pbrook
        next_ed = ed.next & OHCI_DPTR_MASK;
610 0d92ed30 pbrook
611 0d92ed30 pbrook
        if ((ed.head & OHCI_ED_H) || (ed.flags & OHCI_ED_K))
612 0d92ed30 pbrook
            continue;
613 0d92ed30 pbrook
614 0d92ed30 pbrook
        /* Skip isochronous endpoints.  */
615 0d92ed30 pbrook
        if (ed.flags & OHCI_ED_F)
616 0d92ed30 pbrook
          continue;
617 0d92ed30 pbrook
618 0d92ed30 pbrook
        while ((ed.head & OHCI_DPTR_MASK) != ed.tail) {
619 0d92ed30 pbrook
#ifdef DEBUG_PACKET
620 0d92ed30 pbrook
            dprintf("ED @ 0x%.8x fa=%u en=%u d=%u s=%u k=%u f=%u mps=%u "
621 0d92ed30 pbrook
                    "h=%u c=%u\n  head=0x%.8x tailp=0x%.8x next=0x%.8x\n", cur,
622 0d92ed30 pbrook
                    OHCI_BM(ed.flags, ED_FA), OHCI_BM(ed.flags, ED_EN),
623 0d92ed30 pbrook
                    OHCI_BM(ed.flags, ED_D), (ed.flags & OHCI_ED_S)!= 0,
624 0d92ed30 pbrook
                    (ed.flags & OHCI_ED_K) != 0, (ed.flags & OHCI_ED_F) != 0,
625 0d92ed30 pbrook
                    OHCI_BM(ed.flags, ED_MPS), (ed.head & OHCI_ED_H) != 0,
626 0d92ed30 pbrook
                    (ed.head & OHCI_ED_C) != 0, ed.head & OHCI_DPTR_MASK,
627 0d92ed30 pbrook
                    ed.tail & OHCI_DPTR_MASK, ed.next & OHCI_DPTR_MASK);
628 0d92ed30 pbrook
#endif
629 0d92ed30 pbrook
            active = 1;
630 0d92ed30 pbrook
631 0d92ed30 pbrook
            if (ohci_service_td(ohci, &ed))
632 0d92ed30 pbrook
                break;
633 0d92ed30 pbrook
        }
634 0d92ed30 pbrook
635 0d92ed30 pbrook
        ohci_put_ed(cur, &ed);
636 0d92ed30 pbrook
    }
637 0d92ed30 pbrook
638 0d92ed30 pbrook
    return active;
639 0d92ed30 pbrook
}
640 0d92ed30 pbrook
641 0d92ed30 pbrook
/* Generate a SOF event, and set a timer for EOF */
642 0d92ed30 pbrook
static void ohci_sof(OHCIState *ohci)
643 0d92ed30 pbrook
{
644 0d92ed30 pbrook
    ohci->sof_time = qemu_get_clock(vm_clock);
645 0d92ed30 pbrook
    qemu_mod_timer(ohci->eof_timer, ohci->sof_time + usb_frame_time);
646 0d92ed30 pbrook
    ohci_set_interrupt(ohci, OHCI_INTR_SF);
647 0d92ed30 pbrook
}
648 0d92ed30 pbrook
649 0d92ed30 pbrook
/* Do frame processing on frame boundary */
650 0d92ed30 pbrook
static void ohci_frame_boundary(void *opaque)
651 0d92ed30 pbrook
{
652 0d92ed30 pbrook
    OHCIState *ohci = opaque;
653 0d92ed30 pbrook
    struct ohci_hcca hcca;
654 0d92ed30 pbrook
655 0d92ed30 pbrook
    cpu_physical_memory_rw(ohci->hcca, (uint8_t *)&hcca, sizeof(hcca), 0);
656 0d92ed30 pbrook
657 0d92ed30 pbrook
    /* Process all the lists at the end of the frame */
658 0d92ed30 pbrook
    if (ohci->ctl & OHCI_CTL_PLE) {
659 0d92ed30 pbrook
        int n;
660 0d92ed30 pbrook
661 0d92ed30 pbrook
        n = ohci->frame_number & 0x1f;
662 0d92ed30 pbrook
        ohci_service_ed_list(ohci, le32_to_cpu(hcca.intr[n]));
663 0d92ed30 pbrook
    }
664 0d92ed30 pbrook
    if ((ohci->ctl & OHCI_CTL_CLE) && (ohci->status & OHCI_STATUS_CLF)) {
665 0d92ed30 pbrook
        if (ohci->ctrl_cur && ohci->ctrl_cur != ohci->ctrl_head)
666 0d92ed30 pbrook
          dprintf("usb-ohci: head %x, cur %x\n", ohci->ctrl_head, ohci->ctrl_cur);
667 0d92ed30 pbrook
        if (!ohci_service_ed_list(ohci, ohci->ctrl_head)) {
668 0d92ed30 pbrook
            ohci->ctrl_cur = 0;
669 0d92ed30 pbrook
            ohci->status &= ~OHCI_STATUS_CLF;
670 0d92ed30 pbrook
        }
671 0d92ed30 pbrook
    }
672 0d92ed30 pbrook
673 0d92ed30 pbrook
    if ((ohci->ctl & OHCI_CTL_BLE) && (ohci->status & OHCI_STATUS_BLF)) {
674 0d92ed30 pbrook
        if (!ohci_service_ed_list(ohci, ohci->bulk_head)) {
675 0d92ed30 pbrook
            ohci->bulk_cur = 0;
676 0d92ed30 pbrook
            ohci->status &= ~OHCI_STATUS_BLF;
677 0d92ed30 pbrook
        }
678 0d92ed30 pbrook
    }
679 0d92ed30 pbrook
680 0d92ed30 pbrook
    /* Frame boundary, so do EOF stuf here */
681 0d92ed30 pbrook
    ohci->frt = ohci->fit;
682 0d92ed30 pbrook
683 0d92ed30 pbrook
    /* XXX: endianness */
684 0d92ed30 pbrook
    ohci->frame_number = (ohci->frame_number + 1) & 0xffff;
685 0d92ed30 pbrook
    hcca.frame = cpu_to_le32(ohci->frame_number);
686 0d92ed30 pbrook
687 0d92ed30 pbrook
    if (ohci->done_count == 0 && !(ohci->intr_status & OHCI_INTR_WD)) {
688 0d92ed30 pbrook
        if (!ohci->done)
689 0d92ed30 pbrook
            abort();
690 0d92ed30 pbrook
        if (ohci->intr & ohci->intr_status)
691 0d92ed30 pbrook
            ohci->done |= 1;
692 0d92ed30 pbrook
        hcca.done = cpu_to_le32(ohci->done);
693 0d92ed30 pbrook
        ohci->done = 0;
694 0d92ed30 pbrook
        ohci->done_count = 7;
695 0d92ed30 pbrook
        ohci_set_interrupt(ohci, OHCI_INTR_WD);
696 0d92ed30 pbrook
    }
697 0d92ed30 pbrook
698 0d92ed30 pbrook
    if (ohci->done_count != 7 && ohci->done_count != 0)
699 0d92ed30 pbrook
        ohci->done_count--;
700 0d92ed30 pbrook
701 0d92ed30 pbrook
    /* Do SOF stuff here */
702 0d92ed30 pbrook
    ohci_sof(ohci);
703 0d92ed30 pbrook
704 0d92ed30 pbrook
    /* Writeback HCCA */
705 0d92ed30 pbrook
    cpu_physical_memory_rw(ohci->hcca, (uint8_t *)&hcca, sizeof(hcca), 1);
706 0d92ed30 pbrook
}
707 0d92ed30 pbrook
708 0d92ed30 pbrook
/* Start sending SOF tokens across the USB bus, lists are processed in
709 0d92ed30 pbrook
 * next frame
710 0d92ed30 pbrook
 */
711 0d92ed30 pbrook
static int ohci_bus_start(OHCIState *ohci)
712 0d92ed30 pbrook
{
713 0d92ed30 pbrook
    ohci->eof_timer = qemu_new_timer(vm_clock,
714 0d92ed30 pbrook
                    ohci_frame_boundary,
715 0d92ed30 pbrook
                    ohci);
716 0d92ed30 pbrook
717 0d92ed30 pbrook
    if (ohci->eof_timer == NULL) {
718 0d92ed30 pbrook
        fprintf(stderr, "usb-ohci: %s: qemu_new_timer failed\n",
719 0d92ed30 pbrook
            ohci->pci_dev.name);
720 0d92ed30 pbrook
        /* TODO: Signal unrecoverable error */
721 0d92ed30 pbrook
        return 0;
722 0d92ed30 pbrook
    }
723 0d92ed30 pbrook
724 0d92ed30 pbrook
    dprintf("usb-ohci: %s: USB Operational\n", ohci->pci_dev.name);
725 0d92ed30 pbrook
726 0d92ed30 pbrook
    ohci_sof(ohci);
727 0d92ed30 pbrook
728 0d92ed30 pbrook
    return 1;
729 0d92ed30 pbrook
}
730 0d92ed30 pbrook
731 0d92ed30 pbrook
/* Stop sending SOF tokens on the bus */
732 0d92ed30 pbrook
static void ohci_bus_stop(OHCIState *ohci)
733 0d92ed30 pbrook
{
734 0d92ed30 pbrook
    if (ohci->eof_timer)
735 0d92ed30 pbrook
        qemu_del_timer(ohci->eof_timer);
736 0d92ed30 pbrook
}
737 0d92ed30 pbrook
738 0d92ed30 pbrook
/* Sets a flag in a port status register but only set it if the port is
739 0d92ed30 pbrook
 * connected, if not set ConnectStatusChange flag. If flag is enabled
740 0d92ed30 pbrook
 * return 1.
741 0d92ed30 pbrook
 */
742 0d92ed30 pbrook
static int ohci_port_set_if_connected(OHCIState *ohci, int i, uint32_t val)
743 0d92ed30 pbrook
{
744 0d92ed30 pbrook
    int ret = 1;
745 0d92ed30 pbrook
746 0d92ed30 pbrook
    /* writing a 0 has no effect */
747 0d92ed30 pbrook
    if (val == 0)
748 0d92ed30 pbrook
        return 0;
749 0d92ed30 pbrook
750 0d92ed30 pbrook
    /* If CurrentConnectStatus is cleared we set
751 0d92ed30 pbrook
     * ConnectStatusChange
752 0d92ed30 pbrook
     */
753 0d92ed30 pbrook
    if (!(ohci->rhport[i].ctrl & OHCI_PORT_CCS)) {
754 0d92ed30 pbrook
        ohci->rhport[i].ctrl |= OHCI_PORT_CSC;
755 0d92ed30 pbrook
        if (ohci->rhstatus & OHCI_RHS_DRWE) {
756 0d92ed30 pbrook
            /* TODO: CSC is a wakeup event */
757 0d92ed30 pbrook
        }
758 0d92ed30 pbrook
        return 0;
759 0d92ed30 pbrook
    }
760 0d92ed30 pbrook
761 0d92ed30 pbrook
    if (ohci->rhport[i].ctrl & val)
762 0d92ed30 pbrook
        ret = 0;
763 0d92ed30 pbrook
764 0d92ed30 pbrook
    /* set the bit */
765 0d92ed30 pbrook
    ohci->rhport[i].ctrl |= val;
766 0d92ed30 pbrook
767 0d92ed30 pbrook
    return ret;
768 0d92ed30 pbrook
}
769 0d92ed30 pbrook
770 0d92ed30 pbrook
/* Set the frame interval - frame interval toggle is manipulated by the hcd only */
771 0d92ed30 pbrook
static void ohci_set_frame_interval(OHCIState *ohci, uint16_t val)
772 0d92ed30 pbrook
{
773 0d92ed30 pbrook
    val &= OHCI_FMI_FI;
774 0d92ed30 pbrook
775 0d92ed30 pbrook
    if (val != ohci->fi) {
776 0d92ed30 pbrook
        dprintf("usb-ohci: %s: FrameInterval = 0x%x (%u)\n",
777 0d92ed30 pbrook
            ohci->pci_dev.name, ohci->fi, ohci->fi);
778 0d92ed30 pbrook
    }
779 0d92ed30 pbrook
780 0d92ed30 pbrook
    ohci->fi = val;
781 0d92ed30 pbrook
}
782 0d92ed30 pbrook
783 0d92ed30 pbrook
static void ohci_port_power(OHCIState *ohci, int i, int p)
784 0d92ed30 pbrook
{
785 0d92ed30 pbrook
    if (p) {
786 0d92ed30 pbrook
        ohci->rhport[i].ctrl |= OHCI_PORT_PPS;
787 0d92ed30 pbrook
    } else {
788 0d92ed30 pbrook
        ohci->rhport[i].ctrl &= ~(OHCI_PORT_PPS|
789 0d92ed30 pbrook
                    OHCI_PORT_CCS|
790 0d92ed30 pbrook
                    OHCI_PORT_PSS|
791 0d92ed30 pbrook
                    OHCI_PORT_PRS);
792 0d92ed30 pbrook
    }
793 0d92ed30 pbrook
}
794 0d92ed30 pbrook
795 0d92ed30 pbrook
/* Set HcControlRegister */
796 0d92ed30 pbrook
static void ohci_set_ctl(OHCIState *ohci, uint32_t val)
797 0d92ed30 pbrook
{
798 0d92ed30 pbrook
    uint32_t old_state;
799 0d92ed30 pbrook
    uint32_t new_state;
800 0d92ed30 pbrook
801 0d92ed30 pbrook
    old_state = ohci->ctl & OHCI_CTL_HCFS;
802 0d92ed30 pbrook
    ohci->ctl = val;
803 0d92ed30 pbrook
    new_state = ohci->ctl & OHCI_CTL_HCFS;
804 0d92ed30 pbrook
805 0d92ed30 pbrook
    /* no state change */
806 0d92ed30 pbrook
    if (old_state == new_state)
807 0d92ed30 pbrook
        return;
808 0d92ed30 pbrook
809 0d92ed30 pbrook
    switch (new_state) {
810 0d92ed30 pbrook
    case OHCI_USB_OPERATIONAL:
811 0d92ed30 pbrook
        ohci_bus_start(ohci);
812 0d92ed30 pbrook
        break;
813 0d92ed30 pbrook
    case OHCI_USB_SUSPEND:
814 0d92ed30 pbrook
        ohci_bus_stop(ohci);
815 0d92ed30 pbrook
        dprintf("usb-ohci: %s: USB Suspended\n", ohci->pci_dev.name);
816 0d92ed30 pbrook
        break;
817 0d92ed30 pbrook
    case OHCI_USB_RESUME:
818 0d92ed30 pbrook
        dprintf("usb-ohci: %s: USB Resume\n", ohci->pci_dev.name);
819 0d92ed30 pbrook
        break;
820 0d92ed30 pbrook
    case OHCI_USB_RESET:
821 0d92ed30 pbrook
        dprintf("usb-ohci: %s: USB Reset\n", ohci->pci_dev.name);
822 0d92ed30 pbrook
        break;
823 0d92ed30 pbrook
    }
824 0d92ed30 pbrook
}
825 0d92ed30 pbrook
826 0d92ed30 pbrook
static uint32_t ohci_get_frame_remaining(OHCIState *ohci)
827 0d92ed30 pbrook
{
828 0d92ed30 pbrook
    uint16_t fr;
829 0d92ed30 pbrook
    int64_t tks;
830 0d92ed30 pbrook
831 0d92ed30 pbrook
    if ((ohci->ctl & OHCI_CTL_HCFS) != OHCI_USB_OPERATIONAL)
832 0d92ed30 pbrook
        return (ohci->frt << 31);
833 0d92ed30 pbrook
834 0d92ed30 pbrook
    /* Being in USB operational state guarnatees sof_time was
835 0d92ed30 pbrook
     * set already.
836 0d92ed30 pbrook
     */
837 0d92ed30 pbrook
    tks = qemu_get_clock(vm_clock) - ohci->sof_time;
838 0d92ed30 pbrook
839 0d92ed30 pbrook
    /* avoid muldiv if possible */
840 0d92ed30 pbrook
    if (tks >= usb_frame_time)
841 0d92ed30 pbrook
        return (ohci->frt << 31);
842 0d92ed30 pbrook
843 0d92ed30 pbrook
    tks = muldiv64(1, tks, usb_bit_time);
844 0d92ed30 pbrook
    fr = (uint16_t)(ohci->fi - tks);
845 0d92ed30 pbrook
846 0d92ed30 pbrook
    return (ohci->frt << 31) | fr;
847 0d92ed30 pbrook
}
848 0d92ed30 pbrook
849 0d92ed30 pbrook
850 0d92ed30 pbrook
/* Set root hub status */
851 0d92ed30 pbrook
static void ohci_set_hub_status(OHCIState *ohci, uint32_t val)
852 0d92ed30 pbrook
{
853 0d92ed30 pbrook
    uint32_t old_state;
854 0d92ed30 pbrook
855 0d92ed30 pbrook
    old_state = ohci->rhstatus;
856 0d92ed30 pbrook
857 0d92ed30 pbrook
    /* write 1 to clear OCIC */
858 0d92ed30 pbrook
    if (val & OHCI_RHS_OCIC)
859 0d92ed30 pbrook
        ohci->rhstatus &= ~OHCI_RHS_OCIC;
860 0d92ed30 pbrook
861 0d92ed30 pbrook
    if (val & OHCI_RHS_LPS) {
862 0d92ed30 pbrook
        int i;
863 0d92ed30 pbrook
864 0d92ed30 pbrook
        for (i = 0; i < ohci->num_ports; i++)
865 0d92ed30 pbrook
            ohci_port_power(ohci, i, 0);
866 0d92ed30 pbrook
        dprintf("usb-ohci: powered down all ports\n");
867 0d92ed30 pbrook
    }
868 0d92ed30 pbrook
869 0d92ed30 pbrook
    if (val & OHCI_RHS_LPSC) {
870 0d92ed30 pbrook
        int i;
871 0d92ed30 pbrook
872 0d92ed30 pbrook
        for (i = 0; i < ohci->num_ports; i++)
873 0d92ed30 pbrook
            ohci_port_power(ohci, i, 1);
874 0d92ed30 pbrook
        dprintf("usb-ohci: powered up all ports\n");
875 0d92ed30 pbrook
    }
876 0d92ed30 pbrook
877 0d92ed30 pbrook
    if (val & OHCI_RHS_DRWE)
878 0d92ed30 pbrook
        ohci->rhstatus |= OHCI_RHS_DRWE;
879 0d92ed30 pbrook
880 0d92ed30 pbrook
    if (val & OHCI_RHS_CRWE)
881 0d92ed30 pbrook
        ohci->rhstatus &= ~OHCI_RHS_DRWE;
882 0d92ed30 pbrook
883 0d92ed30 pbrook
    if (old_state != ohci->rhstatus)
884 0d92ed30 pbrook
        ohci_set_interrupt(ohci, OHCI_INTR_RHSC);
885 0d92ed30 pbrook
}
886 0d92ed30 pbrook
887 0d92ed30 pbrook
/* Set root hub port status */
888 0d92ed30 pbrook
static void ohci_port_set_status(OHCIState *ohci, int portnum, uint32_t val)
889 0d92ed30 pbrook
{
890 0d92ed30 pbrook
    uint32_t old_state;
891 0d92ed30 pbrook
    OHCIPort *port;
892 0d92ed30 pbrook
893 0d92ed30 pbrook
    port = &ohci->rhport[portnum];
894 0d92ed30 pbrook
    old_state = port->ctrl;
895 0d92ed30 pbrook
896 0d92ed30 pbrook
    /* Write to clear CSC, PESC, PSSC, OCIC, PRSC */
897 0d92ed30 pbrook
    if (val & OHCI_PORT_WTC)
898 0d92ed30 pbrook
        port->ctrl &= ~(val & OHCI_PORT_WTC);
899 0d92ed30 pbrook
900 0d92ed30 pbrook
    if (val & OHCI_PORT_CCS)
901 0d92ed30 pbrook
        port->ctrl &= ~OHCI_PORT_PES;
902 0d92ed30 pbrook
903 0d92ed30 pbrook
    ohci_port_set_if_connected(ohci, portnum, val & OHCI_PORT_PES);
904 0d92ed30 pbrook
905 0d92ed30 pbrook
    if (ohci_port_set_if_connected(ohci, portnum, val & OHCI_PORT_PSS))
906 0d92ed30 pbrook
        dprintf("usb-ohci: port %d: SUSPEND\n", portnum);
907 0d92ed30 pbrook
908 0d92ed30 pbrook
    if (ohci_port_set_if_connected(ohci, portnum, val & OHCI_PORT_PRS)) {
909 0d92ed30 pbrook
        dprintf("usb-ohci: port %d: RESET\n", portnum);
910 0d92ed30 pbrook
        port->port.dev->handle_packet(port->port.dev, USB_MSG_RESET,
911 0d92ed30 pbrook
                                      0, 0, NULL, 0);
912 0d92ed30 pbrook
        port->ctrl &= ~OHCI_PORT_PRS;
913 0d92ed30 pbrook
        /* ??? Should this also set OHCI_PORT_PESC.  */
914 0d92ed30 pbrook
        port->ctrl |= OHCI_PORT_PES | OHCI_PORT_PRSC;
915 0d92ed30 pbrook
    }
916 0d92ed30 pbrook
917 0d92ed30 pbrook
    /* Invert order here to ensure in ambiguous case, device is
918 0d92ed30 pbrook
     * powered up...
919 0d92ed30 pbrook
     */
920 0d92ed30 pbrook
    if (val & OHCI_PORT_LSDA)
921 0d92ed30 pbrook
        ohci_port_power(ohci, portnum, 0);
922 0d92ed30 pbrook
    if (val & OHCI_PORT_PPS)
923 0d92ed30 pbrook
        ohci_port_power(ohci, portnum, 1);
924 0d92ed30 pbrook
925 0d92ed30 pbrook
    if (old_state != port->ctrl)
926 0d92ed30 pbrook
        ohci_set_interrupt(ohci, OHCI_INTR_RHSC);
927 0d92ed30 pbrook
928 0d92ed30 pbrook
    return;
929 0d92ed30 pbrook
}
930 0d92ed30 pbrook
931 0d92ed30 pbrook
static uint32_t ohci_mem_read(void *ptr, target_phys_addr_t addr)
932 0d92ed30 pbrook
{
933 0d92ed30 pbrook
    OHCIState *ohci = ptr;
934 0d92ed30 pbrook
935 0d92ed30 pbrook
    addr -= ohci->mem_base;
936 0d92ed30 pbrook
937 0d92ed30 pbrook
    /* Only aligned reads are allowed on OHCI */
938 0d92ed30 pbrook
    if (addr & 3) {
939 0d92ed30 pbrook
        fprintf(stderr, "usb-ohci: Mis-aligned read\n");
940 0d92ed30 pbrook
        return 0xffffffff;
941 0d92ed30 pbrook
    }
942 0d92ed30 pbrook
943 0d92ed30 pbrook
    if (addr >= 0x54 && addr < 0x54 + ohci->num_ports * 4) {
944 0d92ed30 pbrook
        /* HcRhPortStatus */
945 0d92ed30 pbrook
        return ohci->rhport[(addr - 0x54) >> 2].ctrl | OHCI_PORT_PPS;
946 0d92ed30 pbrook
    }
947 0d92ed30 pbrook
948 0d92ed30 pbrook
    switch (addr >> 2) {
949 0d92ed30 pbrook
    case 0: /* HcRevision */
950 0d92ed30 pbrook
        return 0x10;
951 0d92ed30 pbrook
952 0d92ed30 pbrook
    case 1: /* HcControl */
953 0d92ed30 pbrook
        return ohci->ctl;
954 0d92ed30 pbrook
955 0d92ed30 pbrook
    case 2: /* HcCommandStatus */
956 0d92ed30 pbrook
        return ohci->status;
957 0d92ed30 pbrook
958 0d92ed30 pbrook
    case 3: /* HcInterruptStatus */
959 0d92ed30 pbrook
        return ohci->intr_status;
960 0d92ed30 pbrook
961 0d92ed30 pbrook
    case 4: /* HcInterruptEnable */
962 0d92ed30 pbrook
    case 5: /* HcInterruptDisable */
963 0d92ed30 pbrook
        return ohci->intr;
964 0d92ed30 pbrook
965 0d92ed30 pbrook
    case 6: /* HcHCCA */
966 0d92ed30 pbrook
        return ohci->hcca;
967 0d92ed30 pbrook
968 0d92ed30 pbrook
    case 7: /* HcPeriodCurrentED */
969 0d92ed30 pbrook
        return ohci->per_cur;
970 0d92ed30 pbrook
971 0d92ed30 pbrook
    case 8: /* HcControlHeadED */
972 0d92ed30 pbrook
        return ohci->ctrl_head;
973 0d92ed30 pbrook
974 0d92ed30 pbrook
    case 9: /* HcControlCurrentED */
975 0d92ed30 pbrook
        return ohci->ctrl_cur;
976 0d92ed30 pbrook
977 0d92ed30 pbrook
    case 10: /* HcBulkHeadED */
978 0d92ed30 pbrook
        return ohci->bulk_head;
979 0d92ed30 pbrook
980 0d92ed30 pbrook
    case 11: /* HcBulkCurrentED */
981 0d92ed30 pbrook
        return ohci->bulk_cur;
982 0d92ed30 pbrook
983 0d92ed30 pbrook
    case 12: /* HcDoneHead */
984 0d92ed30 pbrook
        return ohci->done;
985 0d92ed30 pbrook
986 0d92ed30 pbrook
    case 13: /* HcFmInterval */
987 0d92ed30 pbrook
        return (ohci->fit << 31) | (ohci->fsmps << 16) | (ohci->fi);
988 0d92ed30 pbrook
989 0d92ed30 pbrook
    case 14: /* HcFmRemaining */
990 0d92ed30 pbrook
        return ohci_get_frame_remaining(ohci);
991 0d92ed30 pbrook
992 0d92ed30 pbrook
    case 15: /* HcFmNumber */
993 0d92ed30 pbrook
        return ohci->frame_number;
994 0d92ed30 pbrook
995 0d92ed30 pbrook
    case 16: /* HcPeriodicStart */
996 0d92ed30 pbrook
        return ohci->pstart;
997 0d92ed30 pbrook
998 0d92ed30 pbrook
    case 17: /* HcLSThreshold */
999 0d92ed30 pbrook
        return ohci->lst;
1000 0d92ed30 pbrook
1001 0d92ed30 pbrook
    case 18: /* HcRhDescriptorA */
1002 0d92ed30 pbrook
        return ohci->rhdesc_a;
1003 0d92ed30 pbrook
1004 0d92ed30 pbrook
    case 19: /* HcRhDescriptorB */
1005 0d92ed30 pbrook
        return ohci->rhdesc_b;
1006 0d92ed30 pbrook
1007 0d92ed30 pbrook
    case 20: /* HcRhStatus */
1008 0d92ed30 pbrook
        return ohci->rhstatus;
1009 0d92ed30 pbrook
1010 0d92ed30 pbrook
    default:
1011 0d92ed30 pbrook
        fprintf(stderr, "ohci_read: Bad offset %x\n", (int)addr);
1012 0d92ed30 pbrook
        return 0xffffffff;
1013 0d92ed30 pbrook
    }
1014 0d92ed30 pbrook
}
1015 0d92ed30 pbrook
1016 0d92ed30 pbrook
static void ohci_mem_write(void *ptr, target_phys_addr_t addr, uint32_t val)
1017 0d92ed30 pbrook
{
1018 0d92ed30 pbrook
    OHCIState *ohci = ptr;
1019 0d92ed30 pbrook
1020 0d92ed30 pbrook
    addr -= ohci->mem_base;
1021 0d92ed30 pbrook
1022 0d92ed30 pbrook
    /* Only aligned reads are allowed on OHCI */
1023 0d92ed30 pbrook
    if (addr & 3) {
1024 0d92ed30 pbrook
        fprintf(stderr, "usb-ohci: Mis-aligned write\n");
1025 0d92ed30 pbrook
        return;
1026 0d92ed30 pbrook
    }
1027 0d92ed30 pbrook
1028 0d92ed30 pbrook
    if (addr >= 0x54 && addr < 0x54 + ohci->num_ports * 4) {
1029 0d92ed30 pbrook
        /* HcRhPortStatus */
1030 0d92ed30 pbrook
        ohci_port_set_status(ohci, (addr - 0x54) >> 2, val);
1031 0d92ed30 pbrook
        return;
1032 0d92ed30 pbrook
    }
1033 0d92ed30 pbrook
1034 0d92ed30 pbrook
    switch (addr >> 2) {
1035 0d92ed30 pbrook
    case 1: /* HcControl */
1036 0d92ed30 pbrook
        ohci_set_ctl(ohci, val);
1037 0d92ed30 pbrook
        break;
1038 0d92ed30 pbrook
1039 0d92ed30 pbrook
    case 2: /* HcCommandStatus */
1040 0d92ed30 pbrook
        /* SOC is read-only */
1041 0d92ed30 pbrook
        val = (val & ~OHCI_STATUS_SOC);
1042 0d92ed30 pbrook
1043 0d92ed30 pbrook
        /* Bits written as '0' remain unchanged in the register */
1044 0d92ed30 pbrook
        ohci->status |= val;
1045 0d92ed30 pbrook
1046 0d92ed30 pbrook
        if (ohci->status & OHCI_STATUS_HCR)
1047 0d92ed30 pbrook
            ohci_reset(ohci);
1048 0d92ed30 pbrook
        break;
1049 0d92ed30 pbrook
1050 0d92ed30 pbrook
    case 3: /* HcInterruptStatus */
1051 0d92ed30 pbrook
        ohci->intr_status &= ~val;
1052 0d92ed30 pbrook
        ohci_intr_update(ohci);
1053 0d92ed30 pbrook
        break;
1054 0d92ed30 pbrook
1055 0d92ed30 pbrook
    case 4: /* HcInterruptEnable */
1056 0d92ed30 pbrook
        ohci->intr |= val;
1057 0d92ed30 pbrook
        ohci_intr_update(ohci);
1058 0d92ed30 pbrook
        break;
1059 0d92ed30 pbrook
1060 0d92ed30 pbrook
    case 5: /* HcInterruptDisable */
1061 0d92ed30 pbrook
        ohci->intr &= ~val;
1062 0d92ed30 pbrook
        ohci_intr_update(ohci);
1063 0d92ed30 pbrook
        break;
1064 0d92ed30 pbrook
1065 0d92ed30 pbrook
    case 6: /* HcHCCA */
1066 0d92ed30 pbrook
        ohci->hcca = val & OHCI_HCCA_MASK;
1067 0d92ed30 pbrook
        break;
1068 0d92ed30 pbrook
1069 0d92ed30 pbrook
    case 8: /* HcControlHeadED */
1070 0d92ed30 pbrook
        ohci->ctrl_head = val & OHCI_EDPTR_MASK;
1071 0d92ed30 pbrook
        break;
1072 0d92ed30 pbrook
1073 0d92ed30 pbrook
    case 9: /* HcControlCurrentED */
1074 0d92ed30 pbrook
        ohci->ctrl_cur = val & OHCI_EDPTR_MASK;
1075 0d92ed30 pbrook
        break;
1076 0d92ed30 pbrook
1077 0d92ed30 pbrook
    case 10: /* HcBulkHeadED */
1078 0d92ed30 pbrook
        ohci->bulk_head = val & OHCI_EDPTR_MASK;
1079 0d92ed30 pbrook
        break;
1080 0d92ed30 pbrook
1081 0d92ed30 pbrook
    case 11: /* HcBulkCurrentED */
1082 0d92ed30 pbrook
        ohci->bulk_cur = val & OHCI_EDPTR_MASK;
1083 0d92ed30 pbrook
        break;
1084 0d92ed30 pbrook
1085 0d92ed30 pbrook
    case 13: /* HcFmInterval */
1086 0d92ed30 pbrook
        ohci->fsmps = (val & OHCI_FMI_FSMPS) >> 16;
1087 0d92ed30 pbrook
        ohci->fit = (val & OHCI_FMI_FIT) >> 31;
1088 0d92ed30 pbrook
        ohci_set_frame_interval(ohci, val);
1089 0d92ed30 pbrook
        break;
1090 0d92ed30 pbrook
1091 0d92ed30 pbrook
    case 16: /* HcPeriodicStart */
1092 0d92ed30 pbrook
        ohci->pstart = val & 0xffff;
1093 0d92ed30 pbrook
        break;
1094 0d92ed30 pbrook
1095 0d92ed30 pbrook
    case 17: /* HcLSThreshold */
1096 0d92ed30 pbrook
        ohci->lst = val & 0xffff;
1097 0d92ed30 pbrook
        break;
1098 0d92ed30 pbrook
1099 0d92ed30 pbrook
    case 18: /* HcRhDescriptorA */
1100 0d92ed30 pbrook
        ohci->rhdesc_a &= ~OHCI_RHA_RW_MASK;
1101 0d92ed30 pbrook
        ohci->rhdesc_a |= val & OHCI_RHA_RW_MASK;
1102 0d92ed30 pbrook
        break;
1103 0d92ed30 pbrook
1104 0d92ed30 pbrook
    case 19: /* HcRhDescriptorB */
1105 0d92ed30 pbrook
        break;
1106 0d92ed30 pbrook
1107 0d92ed30 pbrook
    case 20: /* HcRhStatus */
1108 0d92ed30 pbrook
        ohci_set_hub_status(ohci, val);
1109 0d92ed30 pbrook
        break;
1110 0d92ed30 pbrook
1111 0d92ed30 pbrook
    default:
1112 0d92ed30 pbrook
        fprintf(stderr, "ohci_write: Bad offset %x\n", (int)addr);
1113 0d92ed30 pbrook
        break;
1114 0d92ed30 pbrook
    }
1115 0d92ed30 pbrook
}
1116 0d92ed30 pbrook
1117 0d92ed30 pbrook
/* Only dword reads are defined on OHCI register space */
1118 0d92ed30 pbrook
static CPUReadMemoryFunc *ohci_readfn[3]={
1119 0d92ed30 pbrook
    ohci_mem_read,
1120 0d92ed30 pbrook
    ohci_mem_read,
1121 0d92ed30 pbrook
    ohci_mem_read
1122 0d92ed30 pbrook
};
1123 0d92ed30 pbrook
1124 0d92ed30 pbrook
/* Only dword writes are defined on OHCI register space */
1125 0d92ed30 pbrook
static CPUWriteMemoryFunc *ohci_writefn[3]={
1126 0d92ed30 pbrook
    ohci_mem_write,
1127 0d92ed30 pbrook
    ohci_mem_write,
1128 0d92ed30 pbrook
    ohci_mem_write
1129 0d92ed30 pbrook
};
1130 0d92ed30 pbrook
1131 0d92ed30 pbrook
static void ohci_mapfunc(PCIDevice *pci_dev, int i,
1132 0d92ed30 pbrook
            uint32_t addr, uint32_t size, int type)
1133 0d92ed30 pbrook
{
1134 0d92ed30 pbrook
    OHCIState *ohci = (OHCIState *)pci_dev;
1135 0d92ed30 pbrook
    ohci->mem_base = addr;
1136 0d92ed30 pbrook
    cpu_register_physical_memory(addr, size, ohci->mem);
1137 0d92ed30 pbrook
}
1138 0d92ed30 pbrook
1139 0d92ed30 pbrook
void usb_ohci_init(struct PCIBus *bus, int num_ports, int devfn)
1140 0d92ed30 pbrook
{
1141 0d92ed30 pbrook
    OHCIState *ohci;
1142 0d92ed30 pbrook
    int vid = 0x106b;
1143 0d92ed30 pbrook
    int did = 0x003f;
1144 0d92ed30 pbrook
    int i;
1145 0d92ed30 pbrook
1146 0d92ed30 pbrook
1147 0d92ed30 pbrook
    if (usb_frame_time == 0) {
1148 0d92ed30 pbrook
#if OHCI_TIME_WARP
1149 0d92ed30 pbrook
        usb_frame_time = ticks_per_sec;
1150 0d92ed30 pbrook
        usb_bit_time = muldiv64(1, ticks_per_sec, USB_HZ/1000);
1151 0d92ed30 pbrook
#else
1152 0d92ed30 pbrook
        usb_frame_time = muldiv64(1, ticks_per_sec, 1000);
1153 0d92ed30 pbrook
        if (ticks_per_sec >= USB_HZ) {
1154 0d92ed30 pbrook
            usb_bit_time = muldiv64(1, ticks_per_sec, USB_HZ);
1155 0d92ed30 pbrook
        } else {
1156 0d92ed30 pbrook
            usb_bit_time = 1;
1157 0d92ed30 pbrook
        }
1158 0d92ed30 pbrook
#endif
1159 0d92ed30 pbrook
        dprintf("usb-ohci: usb_bit_time=%lli usb_frame_time=%lli\n",
1160 0d92ed30 pbrook
                usb_frame_time, usb_bit_time);
1161 0d92ed30 pbrook
    }
1162 0d92ed30 pbrook
1163 0d92ed30 pbrook
    ohci = (OHCIState *)pci_register_device(bus, "OHCI USB", sizeof(*ohci),
1164 0d92ed30 pbrook
                                            devfn, NULL, NULL);
1165 0d92ed30 pbrook
    if (ohci == NULL) {
1166 0d92ed30 pbrook
        fprintf(stderr, "usb-ohci: Failed to register PCI device\n");
1167 0d92ed30 pbrook
        return;
1168 0d92ed30 pbrook
    }
1169 0d92ed30 pbrook
1170 0d92ed30 pbrook
    ohci->pci_dev.config[0x00] = vid & 0xff;
1171 0d92ed30 pbrook
    ohci->pci_dev.config[0x01] = (vid >> 8) & 0xff;
1172 0d92ed30 pbrook
    ohci->pci_dev.config[0x02] = did & 0xff;
1173 0d92ed30 pbrook
    ohci->pci_dev.config[0x03] = (did >> 8) & 0xff;
1174 0d92ed30 pbrook
    ohci->pci_dev.config[0x09] = 0x10; /* OHCI */
1175 0d92ed30 pbrook
    ohci->pci_dev.config[0x0a] = 0x3;
1176 0d92ed30 pbrook
    ohci->pci_dev.config[0x0b] = 0xc;
1177 0d92ed30 pbrook
    ohci->pci_dev.config[0x3d] = 0x01; /* interrupt pin 1 */
1178 0d92ed30 pbrook
1179 0d92ed30 pbrook
    ohci->mem = cpu_register_io_memory(0, ohci_readfn, ohci_writefn, ohci);
1180 0d92ed30 pbrook
1181 0d92ed30 pbrook
    pci_register_io_region((struct PCIDevice *)ohci, 0, 256,
1182 0d92ed30 pbrook
                           PCI_ADDRESS_SPACE_MEM, ohci_mapfunc);
1183 0d92ed30 pbrook
1184 0d92ed30 pbrook
    ohci->num_ports = num_ports;
1185 0d92ed30 pbrook
    for (i = 0; i < num_ports; i++) {
1186 0d92ed30 pbrook
        qemu_register_usb_port(&ohci->rhport[i].port, ohci, i, ohci_attach);
1187 0d92ed30 pbrook
    }
1188 0d92ed30 pbrook
1189 0d92ed30 pbrook
    ohci_reset(ohci);
1190 0d92ed30 pbrook
}