Statistics
| Branch: | Revision:

root / hw / pl080.c @ 09b26c5e

History | View | Annotate | Download (8.9 kB)

1 cdbdb648 pbrook
/* 
2 cdbdb648 pbrook
 * Arm PrimeCell PL080 DMA controller
3 cdbdb648 pbrook
 *
4 cdbdb648 pbrook
 * Copyright (c) 2006 CodeSourcery.
5 cdbdb648 pbrook
 * Written by Paul Brook
6 cdbdb648 pbrook
 *
7 cdbdb648 pbrook
 * This code is licenced under the GPL.
8 cdbdb648 pbrook
 */
9 cdbdb648 pbrook
10 cdbdb648 pbrook
#include "vl.h"
11 cdbdb648 pbrook
12 cdbdb648 pbrook
#define PL080_NUM_CHANNELS 8
13 cdbdb648 pbrook
#define PL080_CONF_E    0x1
14 cdbdb648 pbrook
#define PL080_CONF_M1   0x2
15 cdbdb648 pbrook
#define PL080_CONF_M2   0x4
16 cdbdb648 pbrook
17 cdbdb648 pbrook
#define PL080_CCONF_H   0x40000
18 cdbdb648 pbrook
#define PL080_CCONF_A   0x20000
19 cdbdb648 pbrook
#define PL080_CCONF_L   0x10000
20 cdbdb648 pbrook
#define PL080_CCONF_ITC 0x08000
21 cdbdb648 pbrook
#define PL080_CCONF_IE  0x04000
22 cdbdb648 pbrook
#define PL080_CCONF_E   0x00001
23 cdbdb648 pbrook
24 cdbdb648 pbrook
#define PL080_CCTRL_I   0x80000000
25 cdbdb648 pbrook
#define PL080_CCTRL_DI  0x08000000
26 cdbdb648 pbrook
#define PL080_CCTRL_SI  0x04000000
27 cdbdb648 pbrook
#define PL080_CCTRL_D   0x02000000
28 cdbdb648 pbrook
#define PL080_CCTRL_S   0x01000000
29 cdbdb648 pbrook
30 cdbdb648 pbrook
typedef struct {
31 cdbdb648 pbrook
    uint32_t src;
32 cdbdb648 pbrook
    uint32_t dest;
33 cdbdb648 pbrook
    uint32_t lli;
34 cdbdb648 pbrook
    uint32_t ctrl;
35 cdbdb648 pbrook
    uint32_t conf;
36 cdbdb648 pbrook
} pl080_channel;
37 cdbdb648 pbrook
38 cdbdb648 pbrook
typedef struct {
39 cdbdb648 pbrook
    uint32_t base;
40 cdbdb648 pbrook
    uint8_t tc_int;
41 cdbdb648 pbrook
    uint8_t tc_mask;
42 cdbdb648 pbrook
    uint8_t err_int;
43 cdbdb648 pbrook
    uint8_t err_mask;
44 cdbdb648 pbrook
    uint32_t conf;
45 cdbdb648 pbrook
    uint32_t sync;
46 cdbdb648 pbrook
    uint32_t req_single;
47 cdbdb648 pbrook
    uint32_t req_burst;
48 cdbdb648 pbrook
    pl080_channel chan[PL080_NUM_CHANNELS];
49 cdbdb648 pbrook
    /* Flag to avoid recursive DMA invocations.  */
50 cdbdb648 pbrook
    int running;
51 cdbdb648 pbrook
    void *pic;
52 cdbdb648 pbrook
    int irq;
53 cdbdb648 pbrook
} pl080_state;
54 cdbdb648 pbrook
55 cdbdb648 pbrook
static const unsigned char pl080_id[] =
56 cdbdb648 pbrook
{ 0x80, 0x10, 0x04, 0x0a, 0x0d, 0xf0, 0x05, 0xb1 };
57 cdbdb648 pbrook
58 cdbdb648 pbrook
static void pl080_update(pl080_state *s)
59 cdbdb648 pbrook
{
60 cdbdb648 pbrook
    if ((s->tc_int & s->tc_mask)
61 cdbdb648 pbrook
            || (s->err_int & s->err_mask))
62 cdbdb648 pbrook
        pic_set_irq_new(s->pic, s->irq, 1);
63 cdbdb648 pbrook
    else
64 cdbdb648 pbrook
        pic_set_irq_new(s->pic, s->irq, 1);
65 cdbdb648 pbrook
}
66 cdbdb648 pbrook
67 cdbdb648 pbrook
static void pl080_run(pl080_state *s)
68 cdbdb648 pbrook
{
69 cdbdb648 pbrook
    int c;
70 cdbdb648 pbrook
    int flow;
71 cdbdb648 pbrook
    pl080_channel *ch;
72 cdbdb648 pbrook
    int swidth;
73 cdbdb648 pbrook
    int dwidth;
74 cdbdb648 pbrook
    int xsize;
75 cdbdb648 pbrook
    int n;
76 cdbdb648 pbrook
    int src_id;
77 cdbdb648 pbrook
    int dest_id;
78 cdbdb648 pbrook
    int size;
79 cdbdb648 pbrook
    char buff[4];
80 cdbdb648 pbrook
    uint32_t req;
81 cdbdb648 pbrook
82 cdbdb648 pbrook
    s->tc_mask = 0;
83 cdbdb648 pbrook
    for (c = 0; c < PL080_NUM_CHANNELS; c++) {
84 cdbdb648 pbrook
        if (s->chan[c].conf & PL080_CCONF_ITC)
85 cdbdb648 pbrook
            s->tc_mask |= 1 << c;
86 cdbdb648 pbrook
        if (s->chan[c].conf & PL080_CCONF_IE)
87 cdbdb648 pbrook
            s->err_mask |= 1 << c;
88 cdbdb648 pbrook
    }
89 cdbdb648 pbrook
90 cdbdb648 pbrook
    if ((s->conf & PL080_CONF_E) == 0)
91 cdbdb648 pbrook
        return;
92 cdbdb648 pbrook
93 cdbdb648 pbrook
cpu_abort(cpu_single_env, "DMA active\n");
94 cdbdb648 pbrook
    /* If we are already in the middle of a DMA operation then indicate that
95 cdbdb648 pbrook
       there may be new DMA requests and return immediately.  */
96 cdbdb648 pbrook
    if (s->running) {
97 cdbdb648 pbrook
        s->running++;
98 cdbdb648 pbrook
        return;
99 cdbdb648 pbrook
    }
100 cdbdb648 pbrook
    s->running = 1;
101 cdbdb648 pbrook
    while (s->running) {
102 cdbdb648 pbrook
        for (c = 0; c < PL080_NUM_CHANNELS; c++) {
103 cdbdb648 pbrook
            ch = &s->chan[c];
104 cdbdb648 pbrook
again:
105 cdbdb648 pbrook
            /* Test if thiws channel has any pending DMA requests.  */
106 cdbdb648 pbrook
            if ((ch->conf & (PL080_CCONF_H | PL080_CCONF_E))
107 cdbdb648 pbrook
                    != PL080_CCONF_E)
108 cdbdb648 pbrook
                continue;
109 cdbdb648 pbrook
            flow = (ch->conf >> 11) & 7;
110 cdbdb648 pbrook
            if (flow >= 4) {
111 cdbdb648 pbrook
                cpu_abort(cpu_single_env, 
112 cdbdb648 pbrook
                    "pl080_run: Peripheral flow control not implemented\n");
113 cdbdb648 pbrook
            }
114 cdbdb648 pbrook
            src_id = (ch->conf >> 1) & 0x1f;
115 cdbdb648 pbrook
            dest_id = (ch->conf >> 6) & 0x1f;
116 cdbdb648 pbrook
            size = ch->ctrl & 0xfff;
117 cdbdb648 pbrook
            req = s->req_single | s->req_burst;
118 cdbdb648 pbrook
            switch (flow) {
119 cdbdb648 pbrook
            case 0:
120 cdbdb648 pbrook
                break;
121 cdbdb648 pbrook
            case 1:
122 cdbdb648 pbrook
                if ((req & (1u << dest_id)) == 0)
123 cdbdb648 pbrook
                    size = 0;
124 cdbdb648 pbrook
                break;
125 cdbdb648 pbrook
            case 2:
126 cdbdb648 pbrook
                if ((req & (1u << src_id)) == 0)
127 cdbdb648 pbrook
                    size = 0;
128 cdbdb648 pbrook
                break;
129 cdbdb648 pbrook
            case 3:
130 cdbdb648 pbrook
                if ((req & (1u << src_id)) == 0
131 cdbdb648 pbrook
                        || (req & (1u << dest_id)) == 0)
132 cdbdb648 pbrook
                    size = 0;
133 cdbdb648 pbrook
                break;
134 cdbdb648 pbrook
            }
135 cdbdb648 pbrook
            if (!size)
136 cdbdb648 pbrook
                continue;
137 cdbdb648 pbrook
138 cdbdb648 pbrook
            /* Transfer one element.  */
139 cdbdb648 pbrook
            /* ??? Should transfer multiple elements for a burst request.  */
140 cdbdb648 pbrook
            /* ??? Unclear what the proper behavior is when source and
141 cdbdb648 pbrook
               destination widths are different.  */
142 cdbdb648 pbrook
            swidth = 1 << ((ch->ctrl >> 18) & 7);
143 cdbdb648 pbrook
            dwidth = 1 << ((ch->ctrl >> 21) & 7);
144 cdbdb648 pbrook
            for (n = 0; n < dwidth; n+= swidth) {
145 cdbdb648 pbrook
                cpu_physical_memory_read(ch->src, buff + n, swidth);
146 cdbdb648 pbrook
                if (ch->ctrl & PL080_CCTRL_SI)
147 cdbdb648 pbrook
                    ch->src += swidth;
148 cdbdb648 pbrook
            }
149 cdbdb648 pbrook
            xsize = (dwidth < swidth) ? swidth : dwidth;
150 cdbdb648 pbrook
            /* ??? This may pad the value incorrectly for dwidth < 32.  */
151 cdbdb648 pbrook
            for (n = 0; n < xsize; n += dwidth) {
152 cdbdb648 pbrook
                cpu_physical_memory_write(ch->dest + n, buff + n, dwidth);
153 cdbdb648 pbrook
                if (ch->ctrl & PL080_CCTRL_DI)
154 cdbdb648 pbrook
                    ch->dest += swidth;
155 cdbdb648 pbrook
            }
156 cdbdb648 pbrook
157 cdbdb648 pbrook
            size--;
158 cdbdb648 pbrook
            ch->ctrl = (ch->ctrl & 0xfffff000) | size;
159 cdbdb648 pbrook
            if (size == 0) {
160 cdbdb648 pbrook
                /* Transfer complete.  */
161 cdbdb648 pbrook
                if (ch->lli) {
162 cdbdb648 pbrook
                    ch->src = ldl_phys(ch->lli);
163 cdbdb648 pbrook
                    ch->dest = ldl_phys(ch->lli + 4);
164 cdbdb648 pbrook
                    ch->ctrl = ldl_phys(ch->lli + 12);
165 cdbdb648 pbrook
                    ch->lli = ldl_phys(ch->lli + 8);
166 cdbdb648 pbrook
                } else {
167 cdbdb648 pbrook
                    ch->conf &= ~PL080_CCONF_E;
168 cdbdb648 pbrook
                }
169 cdbdb648 pbrook
                if (ch->ctrl & PL080_CCTRL_I) {
170 cdbdb648 pbrook
                    s->tc_int |= 1 << c;
171 cdbdb648 pbrook
                }
172 cdbdb648 pbrook
            }
173 cdbdb648 pbrook
            goto again;
174 cdbdb648 pbrook
        }
175 cdbdb648 pbrook
        if (--s->running)
176 cdbdb648 pbrook
            s->running = 1;
177 cdbdb648 pbrook
    }
178 cdbdb648 pbrook
}
179 cdbdb648 pbrook
180 cdbdb648 pbrook
static uint32_t pl080_read(void *opaque, target_phys_addr_t offset)
181 cdbdb648 pbrook
{
182 cdbdb648 pbrook
    pl080_state *s = (pl080_state *)opaque;
183 cdbdb648 pbrook
    uint32_t i;
184 cdbdb648 pbrook
    uint32_t mask;
185 cdbdb648 pbrook
186 cdbdb648 pbrook
    offset -= s->base;
187 cdbdb648 pbrook
    if (offset >= 0xfe0 && offset < 0x1000) {
188 cdbdb648 pbrook
        return pl080_id[(offset - 0xfe0) >> 2];
189 cdbdb648 pbrook
    }
190 cdbdb648 pbrook
    if (offset >= 0x100 && offset < 0x200) {
191 cdbdb648 pbrook
        i = (offset & 0xe0) >> 5;
192 cdbdb648 pbrook
        switch (offset >> 2) {
193 cdbdb648 pbrook
        case 0: /* SrcAddr */
194 cdbdb648 pbrook
            return s->chan[i].src;
195 cdbdb648 pbrook
        case 1: /* DestAddr */
196 cdbdb648 pbrook
            return s->chan[i].dest;
197 cdbdb648 pbrook
        case 2: /* LLI */
198 cdbdb648 pbrook
            return s->chan[i].lli;
199 cdbdb648 pbrook
        case 3: /* Control */
200 cdbdb648 pbrook
            return s->chan[i].ctrl;
201 cdbdb648 pbrook
        case 4: /* Configuration */
202 cdbdb648 pbrook
            return s->chan[i].conf;
203 cdbdb648 pbrook
        default:
204 cdbdb648 pbrook
            goto bad_offset;
205 cdbdb648 pbrook
        }
206 cdbdb648 pbrook
    }
207 cdbdb648 pbrook
    switch (offset >> 2) {
208 cdbdb648 pbrook
    case 0: /* IntStatus */
209 cdbdb648 pbrook
        return (s->tc_int & s->tc_mask) | (s->err_int & s->err_mask);
210 cdbdb648 pbrook
    case 1: /* IntTCStatus */
211 cdbdb648 pbrook
        return (s->tc_int & s->tc_mask);
212 cdbdb648 pbrook
    case 3: /* IntErrorStatus */
213 cdbdb648 pbrook
        return (s->err_int & s->err_mask);
214 cdbdb648 pbrook
    case 5: /* RawIntTCStatus */
215 cdbdb648 pbrook
        return s->tc_int;
216 cdbdb648 pbrook
    case 6: /* RawIntErrorStatus */
217 cdbdb648 pbrook
        return s->err_int;
218 cdbdb648 pbrook
    case 7: /* EnbldChns */
219 cdbdb648 pbrook
        mask = 0;
220 cdbdb648 pbrook
        for (i = 0; i < PL080_NUM_CHANNELS; i++) {
221 cdbdb648 pbrook
            if (s->chan[i].conf & PL080_CCONF_E)
222 cdbdb648 pbrook
                mask |= 1 << i;
223 cdbdb648 pbrook
        }
224 cdbdb648 pbrook
        return mask;
225 cdbdb648 pbrook
    case 8: /* SoftBReq */
226 cdbdb648 pbrook
    case 9: /* SoftSReq */
227 cdbdb648 pbrook
    case 10: /* SoftLBReq */
228 cdbdb648 pbrook
    case 11: /* SoftLSReq */
229 cdbdb648 pbrook
        /* ??? Implement these. */
230 cdbdb648 pbrook
        return 0;
231 cdbdb648 pbrook
    case 12: /* Configuration */
232 cdbdb648 pbrook
        return s->conf;
233 cdbdb648 pbrook
    case 13: /* Sync */
234 cdbdb648 pbrook
        return s->sync;
235 cdbdb648 pbrook
    default:
236 cdbdb648 pbrook
    bad_offset:
237 cdbdb648 pbrook
        cpu_abort(cpu_single_env, "pl080_read: Bad offset %x\n", offset);
238 cdbdb648 pbrook
        return 0;
239 cdbdb648 pbrook
    }
240 cdbdb648 pbrook
}
241 cdbdb648 pbrook
242 cdbdb648 pbrook
static void pl080_write(void *opaque, target_phys_addr_t offset,
243 cdbdb648 pbrook
                          uint32_t value)
244 cdbdb648 pbrook
{
245 cdbdb648 pbrook
    pl080_state *s = (pl080_state *)opaque;
246 cdbdb648 pbrook
    int i;
247 cdbdb648 pbrook
248 cdbdb648 pbrook
    offset -= s->base;
249 cdbdb648 pbrook
    if (offset >= 0x100 && offset < 0x200) {
250 cdbdb648 pbrook
        i = (offset & 0xe0) >> 5;
251 cdbdb648 pbrook
        switch (offset >> 2) {
252 cdbdb648 pbrook
        case 0: /* SrcAddr */
253 cdbdb648 pbrook
            s->chan[i].src = value;
254 cdbdb648 pbrook
            break;
255 cdbdb648 pbrook
        case 1: /* DestAddr */
256 cdbdb648 pbrook
            s->chan[i].dest = value;
257 cdbdb648 pbrook
            break;
258 cdbdb648 pbrook
        case 2: /* LLI */
259 cdbdb648 pbrook
            s->chan[i].lli = value;
260 cdbdb648 pbrook
            break;
261 cdbdb648 pbrook
        case 3: /* Control */
262 cdbdb648 pbrook
            s->chan[i].ctrl = value;
263 cdbdb648 pbrook
            break;
264 cdbdb648 pbrook
        case 4: /* Configuration */
265 cdbdb648 pbrook
            s->chan[i].conf = value;
266 cdbdb648 pbrook
            pl080_run(s);
267 cdbdb648 pbrook
            break;
268 cdbdb648 pbrook
        }
269 cdbdb648 pbrook
    }
270 cdbdb648 pbrook
    switch (offset >> 2) {
271 cdbdb648 pbrook
    case 2: /* IntTCClear */
272 cdbdb648 pbrook
        s->tc_int &= ~value;
273 cdbdb648 pbrook
        break;
274 cdbdb648 pbrook
    case 4: /* IntErrorClear */
275 cdbdb648 pbrook
        s->err_int &= ~value;
276 cdbdb648 pbrook
        break;
277 cdbdb648 pbrook
    case 8: /* SoftBReq */
278 cdbdb648 pbrook
    case 9: /* SoftSReq */
279 cdbdb648 pbrook
    case 10: /* SoftLBReq */
280 cdbdb648 pbrook
    case 11: /* SoftLSReq */
281 cdbdb648 pbrook
        /* ??? Implement these.  */
282 cdbdb648 pbrook
        cpu_abort(cpu_single_env, "pl080_write: Soft DMA not implemented\n");
283 cdbdb648 pbrook
        break;
284 cdbdb648 pbrook
    case 12: /* Configuration */
285 cdbdb648 pbrook
        s->conf = value;
286 cdbdb648 pbrook
        if (s->conf & (PL080_CONF_M1 | PL080_CONF_M1)) {
287 cdbdb648 pbrook
            cpu_abort(cpu_single_env,
288 cdbdb648 pbrook
                      "pl080_write: Big-endian DMA not implemented\n");
289 cdbdb648 pbrook
        }
290 cdbdb648 pbrook
        pl080_run(s);
291 cdbdb648 pbrook
        break;
292 cdbdb648 pbrook
    case 13: /* Sync */
293 cdbdb648 pbrook
        s->sync = value;
294 cdbdb648 pbrook
        break;
295 cdbdb648 pbrook
    default:
296 cdbdb648 pbrook
        cpu_abort(cpu_single_env, "pl080_write: Bad offset %x\n", offset);
297 cdbdb648 pbrook
    }
298 cdbdb648 pbrook
    pl080_update(s);
299 cdbdb648 pbrook
}
300 cdbdb648 pbrook
301 cdbdb648 pbrook
static CPUReadMemoryFunc *pl080_readfn[] = {
302 cdbdb648 pbrook
   pl080_read,
303 cdbdb648 pbrook
   pl080_read,
304 cdbdb648 pbrook
   pl080_read
305 cdbdb648 pbrook
};
306 cdbdb648 pbrook
307 cdbdb648 pbrook
static CPUWriteMemoryFunc *pl080_writefn[] = {
308 cdbdb648 pbrook
   pl080_write,
309 cdbdb648 pbrook
   pl080_write,
310 cdbdb648 pbrook
   pl080_write
311 cdbdb648 pbrook
};
312 cdbdb648 pbrook
313 cdbdb648 pbrook
void *pl080_init(uint32_t base, void *pic, int irq)
314 cdbdb648 pbrook
{
315 cdbdb648 pbrook
    int iomemtype;
316 cdbdb648 pbrook
    pl080_state *s;
317 cdbdb648 pbrook
318 cdbdb648 pbrook
    s = (pl080_state *)qemu_mallocz(sizeof(pl080_state));
319 cdbdb648 pbrook
    iomemtype = cpu_register_io_memory(0, pl080_readfn,
320 cdbdb648 pbrook
                                       pl080_writefn, s);
321 cdbdb648 pbrook
    cpu_register_physical_memory(base, 0x00000fff, iomemtype);
322 cdbdb648 pbrook
    s->base = base;
323 cdbdb648 pbrook
    s->pic = pic;
324 cdbdb648 pbrook
    s->irq = irq;
325 cdbdb648 pbrook
    /* ??? Save/restore.  */
326 cdbdb648 pbrook
    return s;
327 cdbdb648 pbrook
}