Statistics
| Branch: | Revision:

root / hw / sun4u.c @ 09b26c5e

History | View | Annotate | Download (10.9 kB)

1 3475187d bellard
/*
2 3475187d bellard
 * QEMU Sun4u System Emulator
3 3475187d bellard
 * 
4 3475187d bellard
 * Copyright (c) 2005 Fabrice Bellard
5 3475187d bellard
 * 
6 3475187d bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 3475187d bellard
 * of this software and associated documentation files (the "Software"), to deal
8 3475187d bellard
 * in the Software without restriction, including without limitation the rights
9 3475187d bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 3475187d bellard
 * copies of the Software, and to permit persons to whom the Software is
11 3475187d bellard
 * furnished to do so, subject to the following conditions:
12 3475187d bellard
 *
13 3475187d bellard
 * The above copyright notice and this permission notice shall be included in
14 3475187d bellard
 * all copies or substantial portions of the Software.
15 3475187d bellard
 *
16 3475187d bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 3475187d bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 3475187d bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 3475187d bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 3475187d bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 3475187d bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 3475187d bellard
 * THE SOFTWARE.
23 3475187d bellard
 */
24 3475187d bellard
#include "vl.h"
25 83469015 bellard
#include "m48t59.h"
26 3475187d bellard
27 83469015 bellard
#define KERNEL_LOAD_ADDR     0x00404000
28 83469015 bellard
#define CMDLINE_ADDR         0x003ff000
29 83469015 bellard
#define INITRD_LOAD_ADDR     0x00300000
30 83469015 bellard
#define PROM_ADDR             0x1fff0000000ULL
31 83469015 bellard
#define APB_SPECIAL_BASE     0x1fe00000000ULL
32 83469015 bellard
#define APB_MEM_BASE             0x1ff00000000ULL
33 83469015 bellard
#define VGA_BASE             (APB_MEM_BASE + 0x400000ULL)
34 3475187d bellard
#define PROM_FILENAMEB             "proll-sparc64.bin"
35 3475187d bellard
#define PROM_FILENAMEE             "proll-sparc64.elf"
36 83469015 bellard
#define NVRAM_SIZE           0x2000
37 3475187d bellard
38 3475187d bellard
/* TSC handling */
39 3475187d bellard
40 3475187d bellard
uint64_t cpu_get_tsc()
41 3475187d bellard
{
42 3475187d bellard
    return qemu_get_clock(vm_clock);
43 3475187d bellard
}
44 3475187d bellard
45 3475187d bellard
int DMA_get_channel_mode (int nchan)
46 3475187d bellard
{
47 3475187d bellard
    return 0;
48 3475187d bellard
}
49 3475187d bellard
int DMA_read_memory (int nchan, void *buf, int pos, int size)
50 3475187d bellard
{
51 3475187d bellard
    return 0;
52 3475187d bellard
}
53 3475187d bellard
int DMA_write_memory (int nchan, void *buf, int pos, int size)
54 3475187d bellard
{
55 3475187d bellard
    return 0;
56 3475187d bellard
}
57 3475187d bellard
void DMA_hold_DREQ (int nchan) {}
58 3475187d bellard
void DMA_release_DREQ (int nchan) {}
59 3475187d bellard
void DMA_schedule(int nchan) {}
60 3475187d bellard
void DMA_run (void) {}
61 3475187d bellard
void DMA_init (int high_page_enable) {}
62 3475187d bellard
void DMA_register_channel (int nchan,
63 3475187d bellard
                           DMA_transfer_handler transfer_handler,
64 3475187d bellard
                           void *opaque)
65 3475187d bellard
{
66 3475187d bellard
}
67 3475187d bellard
68 83469015 bellard
/* NVRAM helpers */
69 83469015 bellard
void NVRAM_set_byte (m48t59_t *nvram, uint32_t addr, uint8_t value)
70 3475187d bellard
{
71 819385c5 bellard
    m48t59_write(nvram, addr, value);
72 3475187d bellard
}
73 3475187d bellard
74 83469015 bellard
uint8_t NVRAM_get_byte (m48t59_t *nvram, uint32_t addr)
75 3475187d bellard
{
76 819385c5 bellard
    return m48t59_read(nvram, addr);
77 3475187d bellard
}
78 3475187d bellard
79 83469015 bellard
void NVRAM_set_word (m48t59_t *nvram, uint32_t addr, uint16_t value)
80 83469015 bellard
{
81 819385c5 bellard
    m48t59_write(nvram, addr, value >> 8);
82 819385c5 bellard
    m48t59_write(nvram, addr + 1, value & 0xFF);
83 83469015 bellard
}
84 83469015 bellard
85 83469015 bellard
uint16_t NVRAM_get_word (m48t59_t *nvram, uint32_t addr)
86 83469015 bellard
{
87 83469015 bellard
    uint16_t tmp;
88 83469015 bellard
89 819385c5 bellard
    tmp = m48t59_read(nvram, addr) << 8;
90 819385c5 bellard
    tmp |= m48t59_read(nvram, addr + 1);
91 83469015 bellard
92 83469015 bellard
    return tmp;
93 83469015 bellard
}
94 83469015 bellard
95 83469015 bellard
void NVRAM_set_lword (m48t59_t *nvram, uint32_t addr, uint32_t value)
96 83469015 bellard
{
97 819385c5 bellard
    m48t59_write(nvram, addr, value >> 24);
98 819385c5 bellard
    m48t59_write(nvram, addr + 1, (value >> 16) & 0xFF);
99 819385c5 bellard
    m48t59_write(nvram, addr + 2, (value >> 8) & 0xFF);
100 819385c5 bellard
    m48t59_write(nvram, addr + 3, value & 0xFF);
101 83469015 bellard
}
102 83469015 bellard
103 83469015 bellard
uint32_t NVRAM_get_lword (m48t59_t *nvram, uint32_t addr)
104 83469015 bellard
{
105 83469015 bellard
    uint32_t tmp;
106 83469015 bellard
107 819385c5 bellard
    tmp = m48t59_read(nvram, addr) << 24;
108 819385c5 bellard
    tmp |= m48t59_read(nvram, addr + 1) << 16;
109 819385c5 bellard
    tmp |= m48t59_read(nvram, addr + 2) << 8;
110 819385c5 bellard
    tmp |= m48t59_read(nvram, addr + 3);
111 83469015 bellard
112 83469015 bellard
    return tmp;
113 83469015 bellard
}
114 83469015 bellard
115 83469015 bellard
void NVRAM_set_string (m48t59_t *nvram, uint32_t addr,
116 3475187d bellard
                       const unsigned char *str, uint32_t max)
117 3475187d bellard
{
118 83469015 bellard
    int i;
119 3475187d bellard
120 3475187d bellard
    for (i = 0; i < max && str[i] != '\0'; i++) {
121 819385c5 bellard
        m48t59_write(nvram, addr + i, str[i]);
122 3475187d bellard
    }
123 819385c5 bellard
    m48t59_write(nvram, addr + max - 1, '\0');
124 3475187d bellard
}
125 3475187d bellard
126 83469015 bellard
int NVRAM_get_string (m48t59_t *nvram, uint8_t *dst, uint16_t addr, int max)
127 83469015 bellard
{
128 83469015 bellard
    int i;
129 83469015 bellard
130 83469015 bellard
    memset(dst, 0, max);
131 83469015 bellard
    for (i = 0; i < max; i++) {
132 83469015 bellard
        dst[i] = NVRAM_get_byte(nvram, addr + i);
133 83469015 bellard
        if (dst[i] == '\0')
134 83469015 bellard
            break;
135 83469015 bellard
    }
136 83469015 bellard
137 83469015 bellard
    return i;
138 83469015 bellard
}
139 83469015 bellard
140 83469015 bellard
static uint16_t NVRAM_crc_update (uint16_t prev, uint16_t value)
141 83469015 bellard
{
142 83469015 bellard
    uint16_t tmp;
143 83469015 bellard
    uint16_t pd, pd1, pd2;
144 83469015 bellard
145 83469015 bellard
    tmp = prev >> 8;
146 83469015 bellard
    pd = prev ^ value;
147 83469015 bellard
    pd1 = pd & 0x000F;
148 83469015 bellard
    pd2 = ((pd >> 4) & 0x000F) ^ pd1;
149 83469015 bellard
    tmp ^= (pd1 << 3) | (pd1 << 8);
150 83469015 bellard
    tmp ^= pd2 | (pd2 << 7) | (pd2 << 12);
151 83469015 bellard
152 83469015 bellard
    return tmp;
153 83469015 bellard
}
154 83469015 bellard
155 83469015 bellard
uint16_t NVRAM_compute_crc (m48t59_t *nvram, uint32_t start, uint32_t count)
156 83469015 bellard
{
157 83469015 bellard
    uint32_t i;
158 83469015 bellard
    uint16_t crc = 0xFFFF;
159 83469015 bellard
    int odd;
160 83469015 bellard
161 83469015 bellard
    odd = count & 1;
162 83469015 bellard
    count &= ~1;
163 83469015 bellard
    for (i = 0; i != count; i++) {
164 83469015 bellard
        crc = NVRAM_crc_update(crc, NVRAM_get_word(nvram, start + i));
165 83469015 bellard
    }
166 83469015 bellard
    if (odd) {
167 83469015 bellard
        crc = NVRAM_crc_update(crc, NVRAM_get_byte(nvram, start + i) << 8);
168 83469015 bellard
    }
169 83469015 bellard
170 83469015 bellard
    return crc;
171 83469015 bellard
}
172 3475187d bellard
173 3475187d bellard
extern int nographic;
174 3475187d bellard
175 83469015 bellard
int sun4u_NVRAM_set_params (m48t59_t *nvram, uint16_t NVRAM_size,
176 83469015 bellard
                          const unsigned char *arch,
177 83469015 bellard
                          uint32_t RAM_size, int boot_device,
178 83469015 bellard
                          uint32_t kernel_image, uint32_t kernel_size,
179 83469015 bellard
                          const char *cmdline,
180 83469015 bellard
                          uint32_t initrd_image, uint32_t initrd_size,
181 83469015 bellard
                          uint32_t NVRAM_image,
182 83469015 bellard
                          int width, int height, int depth)
183 83469015 bellard
{
184 83469015 bellard
    uint16_t crc;
185 83469015 bellard
186 83469015 bellard
    /* Set parameters for Open Hack'Ware BIOS */
187 83469015 bellard
    NVRAM_set_string(nvram, 0x00, "QEMU_BIOS", 16);
188 83469015 bellard
    NVRAM_set_lword(nvram,  0x10, 0x00000002); /* structure v2 */
189 83469015 bellard
    NVRAM_set_word(nvram,   0x14, NVRAM_size);
190 83469015 bellard
    NVRAM_set_string(nvram, 0x20, arch, 16);
191 83469015 bellard
    NVRAM_set_byte(nvram,   0x2f, nographic & 0xff);
192 83469015 bellard
    NVRAM_set_lword(nvram,  0x30, RAM_size);
193 83469015 bellard
    NVRAM_set_byte(nvram,   0x34, boot_device);
194 83469015 bellard
    NVRAM_set_lword(nvram,  0x38, kernel_image);
195 83469015 bellard
    NVRAM_set_lword(nvram,  0x3C, kernel_size);
196 3475187d bellard
    if (cmdline) {
197 83469015 bellard
        /* XXX: put the cmdline in NVRAM too ? */
198 83469015 bellard
        strcpy(phys_ram_base + CMDLINE_ADDR, cmdline);
199 83469015 bellard
        NVRAM_set_lword(nvram,  0x40, CMDLINE_ADDR);
200 83469015 bellard
        NVRAM_set_lword(nvram,  0x44, strlen(cmdline));
201 83469015 bellard
    } else {
202 83469015 bellard
        NVRAM_set_lword(nvram,  0x40, 0);
203 83469015 bellard
        NVRAM_set_lword(nvram,  0x44, 0);
204 3475187d bellard
    }
205 83469015 bellard
    NVRAM_set_lword(nvram,  0x48, initrd_image);
206 83469015 bellard
    NVRAM_set_lword(nvram,  0x4C, initrd_size);
207 83469015 bellard
    NVRAM_set_lword(nvram,  0x50, NVRAM_image);
208 83469015 bellard
209 83469015 bellard
    NVRAM_set_word(nvram,   0x54, width);
210 83469015 bellard
    NVRAM_set_word(nvram,   0x56, height);
211 83469015 bellard
    NVRAM_set_word(nvram,   0x58, depth);
212 83469015 bellard
    crc = NVRAM_compute_crc(nvram, 0x00, 0xF8);
213 83469015 bellard
    NVRAM_set_word(nvram,  0xFC, crc);
214 83469015 bellard
215 83469015 bellard
    return 0;
216 3475187d bellard
}
217 3475187d bellard
218 3475187d bellard
void pic_info()
219 3475187d bellard
{
220 3475187d bellard
}
221 3475187d bellard
222 3475187d bellard
void irq_info()
223 3475187d bellard
{
224 3475187d bellard
}
225 3475187d bellard
226 3475187d bellard
void pic_set_irq(int irq, int level)
227 3475187d bellard
{
228 3475187d bellard
}
229 3475187d bellard
230 83469015 bellard
void pic_set_irq_new(void *opaque, int irq, int level)
231 3475187d bellard
{
232 3475187d bellard
}
233 3475187d bellard
234 83469015 bellard
void qemu_system_powerdown(void)
235 3475187d bellard
{
236 3475187d bellard
}
237 3475187d bellard
238 c68ea704 bellard
static void main_cpu_reset(void *opaque)
239 c68ea704 bellard
{
240 c68ea704 bellard
    CPUState *env = opaque;
241 c68ea704 bellard
    cpu_reset(env);
242 c68ea704 bellard
}
243 c68ea704 bellard
244 83469015 bellard
static const int ide_iobase[2] = { 0x1f0, 0x170 };
245 83469015 bellard
static const int ide_iobase2[2] = { 0x3f6, 0x376 };
246 83469015 bellard
static const int ide_irq[2] = { 14, 15 };
247 3475187d bellard
248 83469015 bellard
static const int serial_io[MAX_SERIAL_PORTS] = { 0x3f8, 0x2f8, 0x3e8, 0x2e8 };
249 83469015 bellard
static const int serial_irq[MAX_SERIAL_PORTS] = { 4, 3, 4, 3 };
250 83469015 bellard
251 83469015 bellard
static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
252 83469015 bellard
static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
253 83469015 bellard
254 83469015 bellard
static fdctrl_t *floppy_controller;
255 3475187d bellard
256 3475187d bellard
/* Sun4u hardware initialisation */
257 3475187d bellard
static void sun4u_init(int ram_size, int vga_ram_size, int boot_device,
258 3475187d bellard
             DisplayState *ds, const char **fd_filename, int snapshot,
259 3475187d bellard
             const char *kernel_filename, const char *kernel_cmdline,
260 3475187d bellard
             const char *initrd_filename)
261 3475187d bellard
{
262 c68ea704 bellard
    CPUState *env;
263 3475187d bellard
    char buf[1024];
264 83469015 bellard
    m48t59_t *nvram;
265 3475187d bellard
    int ret, linux_boot;
266 3475187d bellard
    unsigned int i;
267 83469015 bellard
    long prom_offset, initrd_size, kernel_size;
268 83469015 bellard
    PCIBus *pci_bus;
269 3475187d bellard
270 3475187d bellard
    linux_boot = (kernel_filename != NULL);
271 3475187d bellard
272 c68ea704 bellard
    env = cpu_init();
273 c68ea704 bellard
    register_savevm("cpu", 0, 3, cpu_save, cpu_load, env);
274 c68ea704 bellard
    qemu_register_reset(main_cpu_reset, env);
275 c68ea704 bellard
276 3475187d bellard
    /* allocate RAM */
277 3475187d bellard
    cpu_register_physical_memory(0, ram_size, 0);
278 3475187d bellard
279 83469015 bellard
    prom_offset = ram_size + vga_ram_size;
280 3475187d bellard
281 3475187d bellard
    snprintf(buf, sizeof(buf), "%s/%s", bios_dir, PROM_FILENAMEE);
282 3475187d bellard
    ret = load_elf(buf, phys_ram_base + prom_offset);
283 3475187d bellard
    if (ret < 0) {
284 3475187d bellard
        snprintf(buf, sizeof(buf), "%s/%s", bios_dir, PROM_FILENAMEB);
285 3475187d bellard
        ret = load_image(buf, phys_ram_base + prom_offset);
286 3475187d bellard
    }
287 3475187d bellard
    if (ret < 0) {
288 3475187d bellard
        fprintf(stderr, "qemu: could not load prom '%s'\n", 
289 3475187d bellard
                buf);
290 3475187d bellard
        exit(1);
291 3475187d bellard
    }
292 3475187d bellard
    cpu_register_physical_memory(PROM_ADDR, (ret + TARGET_PAGE_SIZE) & TARGET_PAGE_MASK, 
293 3475187d bellard
                                 prom_offset | IO_MEM_ROM);
294 3475187d bellard
295 3475187d bellard
    kernel_size = 0;
296 83469015 bellard
    initrd_size = 0;
297 3475187d bellard
    if (linux_boot) {
298 3475187d bellard
        kernel_size = load_elf(kernel_filename, phys_ram_base + KERNEL_LOAD_ADDR);
299 3475187d bellard
        if (kernel_size < 0)
300 3475187d bellard
            kernel_size = load_aout(kernel_filename, phys_ram_base + KERNEL_LOAD_ADDR);
301 3475187d bellard
        if (kernel_size < 0)
302 3475187d bellard
            kernel_size = load_image(kernel_filename, phys_ram_base + KERNEL_LOAD_ADDR);
303 3475187d bellard
        if (kernel_size < 0) {
304 3475187d bellard
            fprintf(stderr, "qemu: could not load kernel '%s'\n", 
305 3475187d bellard
                    kernel_filename);
306 3475187d bellard
            exit(1);
307 3475187d bellard
        }
308 3475187d bellard
309 3475187d bellard
        /* load initrd */
310 3475187d bellard
        if (initrd_filename) {
311 3475187d bellard
            initrd_size = load_image(initrd_filename, phys_ram_base + INITRD_LOAD_ADDR);
312 3475187d bellard
            if (initrd_size < 0) {
313 3475187d bellard
                fprintf(stderr, "qemu: could not load initial ram disk '%s'\n", 
314 3475187d bellard
                        initrd_filename);
315 3475187d bellard
                exit(1);
316 3475187d bellard
            }
317 3475187d bellard
        }
318 3475187d bellard
        if (initrd_size > 0) {
319 3475187d bellard
            for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
320 3475187d bellard
                if (ldl_raw(phys_ram_base + KERNEL_LOAD_ADDR + i)
321 3475187d bellard
                    == 0x48647253) { // HdrS
322 3475187d bellard
                    stl_raw(phys_ram_base + KERNEL_LOAD_ADDR + i + 16, INITRD_LOAD_ADDR);
323 3475187d bellard
                    stl_raw(phys_ram_base + KERNEL_LOAD_ADDR + i + 20, initrd_size);
324 3475187d bellard
                    break;
325 3475187d bellard
                }
326 3475187d bellard
            }
327 3475187d bellard
        }
328 3475187d bellard
    }
329 83469015 bellard
    pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE);
330 83469015 bellard
    isa_mem_base = VGA_BASE;
331 83469015 bellard
    vga_initialize(pci_bus, ds, phys_ram_base + ram_size, ram_size, 
332 83469015 bellard
                   vga_ram_size, 0, 0);
333 83469015 bellard
    cpu_register_physical_memory(VGA_BASE, vga_ram_size, ram_size);
334 83469015 bellard
    //pci_cirrus_vga_init(pci_bus, ds, phys_ram_base + ram_size, ram_size, vga_ram_size);
335 83469015 bellard
336 83469015 bellard
    for(i = 0; i < MAX_SERIAL_PORTS; i++) {
337 83469015 bellard
        if (serial_hds[i]) {
338 e5d13e2f bellard
            serial_init(&pic_set_irq_new, NULL,
339 e5d13e2f bellard
                        serial_io[i], serial_irq[i], serial_hds[i]);
340 83469015 bellard
        }
341 83469015 bellard
    }
342 83469015 bellard
343 83469015 bellard
    for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
344 83469015 bellard
        if (parallel_hds[i]) {
345 83469015 bellard
            parallel_init(parallel_io[i], parallel_irq[i], parallel_hds[i]);
346 83469015 bellard
        }
347 83469015 bellard
    }
348 83469015 bellard
349 83469015 bellard
    for(i = 0; i < nb_nics; i++) {
350 a41b2ff2 pbrook
        if (!nd_table[i].model)
351 a41b2ff2 pbrook
            nd_table[i].model = "ne2k_pci";
352 a41b2ff2 pbrook
        pci_nic_init(pci_bus, &nd_table[i]);
353 83469015 bellard
    }
354 83469015 bellard
355 83469015 bellard
    pci_cmd646_ide_init(pci_bus, bs_table, 1);
356 83469015 bellard
    kbd_init();
357 83469015 bellard
    floppy_controller = fdctrl_init(6, 2, 0, 0x3f0, fd_table);
358 819385c5 bellard
    nvram = m48t59_init(8, 0, 0x0074, NVRAM_SIZE, 59);
359 83469015 bellard
    sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", ram_size, boot_device,
360 83469015 bellard
                         KERNEL_LOAD_ADDR, kernel_size,
361 83469015 bellard
                         kernel_cmdline,
362 83469015 bellard
                         INITRD_LOAD_ADDR, initrd_size,
363 83469015 bellard
                         /* XXX: need an option to load a NVRAM image */
364 83469015 bellard
                         0,
365 83469015 bellard
                         graphic_width, graphic_height, graphic_depth);
366 83469015 bellard
367 3475187d bellard
}
368 3475187d bellard
369 3475187d bellard
QEMUMachine sun4u_machine = {
370 3475187d bellard
    "sun4u",
371 3475187d bellard
    "Sun4u platform",
372 3475187d bellard
    sun4u_init,
373 3475187d bellard
};