Statistics
| Branch: | Revision:

root / hw / lsi53c895a.c @ 11257187

History | View | Annotate | Download (64.8 kB)

1 5fafdf24 ths
/*
2 7d8406be pbrook
 * QEMU LSI53C895A SCSI Host Bus Adapter emulation
3 7d8406be pbrook
 *
4 7d8406be pbrook
 * Copyright (c) 2006 CodeSourcery.
5 7d8406be pbrook
 * Written by Paul Brook
6 7d8406be pbrook
 *
7 7d8406be pbrook
 * This code is licenced under the LGPL.
8 7d8406be pbrook
 */
9 7d8406be pbrook
10 7d8406be pbrook
/* ??? Need to check if the {read,write}[wl] routines work properly on
11 7d8406be pbrook
   big-endian targets.  */
12 7d8406be pbrook
13 a15fdf86 Laszlo Ast
#include <assert.h>
14 777aec7a Nolan
15 87ecb68b pbrook
#include "hw.h"
16 87ecb68b pbrook
#include "pci.h"
17 43b443b6 Gerd Hoffmann
#include "scsi.h"
18 b0a7b120 aliguori
#include "block_int.h"
19 7d8406be pbrook
20 7d8406be pbrook
//#define DEBUG_LSI
21 7d8406be pbrook
//#define DEBUG_LSI_REG
22 7d8406be pbrook
23 7d8406be pbrook
#ifdef DEBUG_LSI
24 001faf32 Blue Swirl
#define DPRINTF(fmt, ...) \
25 001faf32 Blue Swirl
do { printf("lsi_scsi: " fmt , ## __VA_ARGS__); } while (0)
26 001faf32 Blue Swirl
#define BADF(fmt, ...) \
27 001faf32 Blue Swirl
do { fprintf(stderr, "lsi_scsi: error: " fmt , ## __VA_ARGS__); exit(1);} while (0)
28 7d8406be pbrook
#else
29 001faf32 Blue Swirl
#define DPRINTF(fmt, ...) do {} while(0)
30 001faf32 Blue Swirl
#define BADF(fmt, ...) \
31 001faf32 Blue Swirl
do { fprintf(stderr, "lsi_scsi: error: " fmt , ## __VA_ARGS__);} while (0)
32 7d8406be pbrook
#endif
33 7d8406be pbrook
34 18e08a55 Michael S. Tsirkin
#define LSI_MAX_DEVS 7
35 18e08a55 Michael S. Tsirkin
36 7d8406be pbrook
#define LSI_SCNTL0_TRG    0x01
37 7d8406be pbrook
#define LSI_SCNTL0_AAP    0x02
38 7d8406be pbrook
#define LSI_SCNTL0_EPC    0x08
39 7d8406be pbrook
#define LSI_SCNTL0_WATN   0x10
40 7d8406be pbrook
#define LSI_SCNTL0_START  0x20
41 7d8406be pbrook
42 7d8406be pbrook
#define LSI_SCNTL1_SST    0x01
43 7d8406be pbrook
#define LSI_SCNTL1_IARB   0x02
44 7d8406be pbrook
#define LSI_SCNTL1_AESP   0x04
45 7d8406be pbrook
#define LSI_SCNTL1_RST    0x08
46 7d8406be pbrook
#define LSI_SCNTL1_CON    0x10
47 7d8406be pbrook
#define LSI_SCNTL1_DHP    0x20
48 7d8406be pbrook
#define LSI_SCNTL1_ADB    0x40
49 7d8406be pbrook
#define LSI_SCNTL1_EXC    0x80
50 7d8406be pbrook
51 7d8406be pbrook
#define LSI_SCNTL2_WSR    0x01
52 7d8406be pbrook
#define LSI_SCNTL2_VUE0   0x02
53 7d8406be pbrook
#define LSI_SCNTL2_VUE1   0x04
54 7d8406be pbrook
#define LSI_SCNTL2_WSS    0x08
55 7d8406be pbrook
#define LSI_SCNTL2_SLPHBEN 0x10
56 7d8406be pbrook
#define LSI_SCNTL2_SLPMD  0x20
57 7d8406be pbrook
#define LSI_SCNTL2_CHM    0x40
58 7d8406be pbrook
#define LSI_SCNTL2_SDU    0x80
59 7d8406be pbrook
60 7d8406be pbrook
#define LSI_ISTAT0_DIP    0x01
61 7d8406be pbrook
#define LSI_ISTAT0_SIP    0x02
62 7d8406be pbrook
#define LSI_ISTAT0_INTF   0x04
63 7d8406be pbrook
#define LSI_ISTAT0_CON    0x08
64 7d8406be pbrook
#define LSI_ISTAT0_SEM    0x10
65 7d8406be pbrook
#define LSI_ISTAT0_SIGP   0x20
66 7d8406be pbrook
#define LSI_ISTAT0_SRST   0x40
67 7d8406be pbrook
#define LSI_ISTAT0_ABRT   0x80
68 7d8406be pbrook
69 7d8406be pbrook
#define LSI_ISTAT1_SI     0x01
70 7d8406be pbrook
#define LSI_ISTAT1_SRUN   0x02
71 7d8406be pbrook
#define LSI_ISTAT1_FLSH   0x04
72 7d8406be pbrook
73 7d8406be pbrook
#define LSI_SSTAT0_SDP0   0x01
74 7d8406be pbrook
#define LSI_SSTAT0_RST    0x02
75 7d8406be pbrook
#define LSI_SSTAT0_WOA    0x04
76 7d8406be pbrook
#define LSI_SSTAT0_LOA    0x08
77 7d8406be pbrook
#define LSI_SSTAT0_AIP    0x10
78 7d8406be pbrook
#define LSI_SSTAT0_OLF    0x20
79 7d8406be pbrook
#define LSI_SSTAT0_ORF    0x40
80 7d8406be pbrook
#define LSI_SSTAT0_ILF    0x80
81 7d8406be pbrook
82 7d8406be pbrook
#define LSI_SIST0_PAR     0x01
83 7d8406be pbrook
#define LSI_SIST0_RST     0x02
84 7d8406be pbrook
#define LSI_SIST0_UDC     0x04
85 7d8406be pbrook
#define LSI_SIST0_SGE     0x08
86 7d8406be pbrook
#define LSI_SIST0_RSL     0x10
87 7d8406be pbrook
#define LSI_SIST0_SEL     0x20
88 7d8406be pbrook
#define LSI_SIST0_CMP     0x40
89 7d8406be pbrook
#define LSI_SIST0_MA      0x80
90 7d8406be pbrook
91 7d8406be pbrook
#define LSI_SIST1_HTH     0x01
92 7d8406be pbrook
#define LSI_SIST1_GEN     0x02
93 7d8406be pbrook
#define LSI_SIST1_STO     0x04
94 7d8406be pbrook
#define LSI_SIST1_SBMC    0x10
95 7d8406be pbrook
96 7d8406be pbrook
#define LSI_SOCL_IO       0x01
97 7d8406be pbrook
#define LSI_SOCL_CD       0x02
98 7d8406be pbrook
#define LSI_SOCL_MSG      0x04
99 7d8406be pbrook
#define LSI_SOCL_ATN      0x08
100 7d8406be pbrook
#define LSI_SOCL_SEL      0x10
101 7d8406be pbrook
#define LSI_SOCL_BSY      0x20
102 7d8406be pbrook
#define LSI_SOCL_ACK      0x40
103 7d8406be pbrook
#define LSI_SOCL_REQ      0x80
104 7d8406be pbrook
105 7d8406be pbrook
#define LSI_DSTAT_IID     0x01
106 7d8406be pbrook
#define LSI_DSTAT_SIR     0x04
107 7d8406be pbrook
#define LSI_DSTAT_SSI     0x08
108 7d8406be pbrook
#define LSI_DSTAT_ABRT    0x10
109 7d8406be pbrook
#define LSI_DSTAT_BF      0x20
110 7d8406be pbrook
#define LSI_DSTAT_MDPE    0x40
111 7d8406be pbrook
#define LSI_DSTAT_DFE     0x80
112 7d8406be pbrook
113 7d8406be pbrook
#define LSI_DCNTL_COM     0x01
114 7d8406be pbrook
#define LSI_DCNTL_IRQD    0x02
115 7d8406be pbrook
#define LSI_DCNTL_STD     0x04
116 7d8406be pbrook
#define LSI_DCNTL_IRQM    0x08
117 7d8406be pbrook
#define LSI_DCNTL_SSM     0x10
118 7d8406be pbrook
#define LSI_DCNTL_PFEN    0x20
119 7d8406be pbrook
#define LSI_DCNTL_PFF     0x40
120 7d8406be pbrook
#define LSI_DCNTL_CLSE    0x80
121 7d8406be pbrook
122 7d8406be pbrook
#define LSI_DMODE_MAN     0x01
123 7d8406be pbrook
#define LSI_DMODE_BOF     0x02
124 7d8406be pbrook
#define LSI_DMODE_ERMP    0x04
125 7d8406be pbrook
#define LSI_DMODE_ERL     0x08
126 7d8406be pbrook
#define LSI_DMODE_DIOM    0x10
127 7d8406be pbrook
#define LSI_DMODE_SIOM    0x20
128 7d8406be pbrook
129 7d8406be pbrook
#define LSI_CTEST2_DACK   0x01
130 7d8406be pbrook
#define LSI_CTEST2_DREQ   0x02
131 7d8406be pbrook
#define LSI_CTEST2_TEOP   0x04
132 7d8406be pbrook
#define LSI_CTEST2_PCICIE 0x08
133 7d8406be pbrook
#define LSI_CTEST2_CM     0x10
134 7d8406be pbrook
#define LSI_CTEST2_CIO    0x20
135 7d8406be pbrook
#define LSI_CTEST2_SIGP   0x40
136 7d8406be pbrook
#define LSI_CTEST2_DDIR   0x80
137 7d8406be pbrook
138 7d8406be pbrook
#define LSI_CTEST5_BL2    0x04
139 7d8406be pbrook
#define LSI_CTEST5_DDIR   0x08
140 7d8406be pbrook
#define LSI_CTEST5_MASR   0x10
141 7d8406be pbrook
#define LSI_CTEST5_DFSN   0x20
142 7d8406be pbrook
#define LSI_CTEST5_BBCK   0x40
143 7d8406be pbrook
#define LSI_CTEST5_ADCK   0x80
144 7d8406be pbrook
145 7d8406be pbrook
#define LSI_CCNTL0_DILS   0x01
146 7d8406be pbrook
#define LSI_CCNTL0_DISFC  0x10
147 7d8406be pbrook
#define LSI_CCNTL0_ENNDJ  0x20
148 7d8406be pbrook
#define LSI_CCNTL0_PMJCTL 0x40
149 7d8406be pbrook
#define LSI_CCNTL0_ENPMJ  0x80
150 7d8406be pbrook
151 b25cf589 aliguori
#define LSI_CCNTL1_EN64DBMV  0x01
152 b25cf589 aliguori
#define LSI_CCNTL1_EN64TIBMV 0x02
153 b25cf589 aliguori
#define LSI_CCNTL1_64TIMOD   0x04
154 b25cf589 aliguori
#define LSI_CCNTL1_DDAC      0x08
155 b25cf589 aliguori
#define LSI_CCNTL1_ZMOD      0x80
156 b25cf589 aliguori
157 e560125e Laszlo Ast
/* Enable Response to Reselection */
158 e560125e Laszlo Ast
#define LSI_SCID_RRE      0x60
159 e560125e Laszlo Ast
160 b25cf589 aliguori
#define LSI_CCNTL1_40BIT (LSI_CCNTL1_EN64TIBMV|LSI_CCNTL1_64TIMOD)
161 b25cf589 aliguori
162 7d8406be pbrook
#define PHASE_DO          0
163 7d8406be pbrook
#define PHASE_DI          1
164 7d8406be pbrook
#define PHASE_CMD         2
165 7d8406be pbrook
#define PHASE_ST          3
166 7d8406be pbrook
#define PHASE_MO          6
167 7d8406be pbrook
#define PHASE_MI          7
168 7d8406be pbrook
#define PHASE_MASK        7
169 7d8406be pbrook
170 a917d384 pbrook
/* Maximum length of MSG IN data.  */
171 a917d384 pbrook
#define LSI_MAX_MSGIN_LEN 8
172 a917d384 pbrook
173 a917d384 pbrook
/* Flag set if this is a tagged command.  */
174 a917d384 pbrook
#define LSI_TAG_VALID     (1 << 16)
175 a917d384 pbrook
176 042ec49d Gerd Hoffmann
typedef struct lsi_request {
177 a917d384 pbrook
    uint32_t tag;
178 b96a0da0 Gerd Hoffmann
    uint32_t dma_len;
179 b96a0da0 Gerd Hoffmann
    uint8_t *dma_buf;
180 a917d384 pbrook
    uint32_t pending;
181 a917d384 pbrook
    int out;
182 042ec49d Gerd Hoffmann
    QTAILQ_ENTRY(lsi_request) next;
183 042ec49d Gerd Hoffmann
} lsi_request;
184 4d611c9a pbrook
185 7d8406be pbrook
typedef struct {
186 f305261f Juan Quintela
    PCIDevice dev;
187 7d8406be pbrook
    int mmio_io_addr;
188 7d8406be pbrook
    int ram_io_addr;
189 7d8406be pbrook
    uint32_t script_ram_base;
190 7d8406be pbrook
191 7d8406be pbrook
    int carry; /* ??? Should this be an a visible register somewhere?  */
192 2f172849 Hannes Reinecke
    int status;
193 a917d384 pbrook
    /* Action to take at the end of a MSG IN phase.
194 a15fdf86 Laszlo Ast
       0 = COMMAND, 1 = disconnect, 2 = DATA OUT, 3 = DATA IN.  */
195 a917d384 pbrook
    int msg_action;
196 a917d384 pbrook
    int msg_len;
197 a917d384 pbrook
    uint8_t msg[LSI_MAX_MSGIN_LEN];
198 4d611c9a pbrook
    /* 0 if SCRIPTS are running or stopped.
199 4d611c9a pbrook
     * 1 if a Wait Reselect instruction has been issued.
200 a917d384 pbrook
     * 2 if processing DMA from lsi_execute_script.
201 a917d384 pbrook
     * 3 if a DMA operation is in progress.  */
202 7d8406be pbrook
    int waiting;
203 ca9c39fa Gerd Hoffmann
    SCSIBus bus;
204 7d8406be pbrook
    int current_lun;
205 a917d384 pbrook
    /* The tag is a combination of the device ID and the SCSI tag.  */
206 af12ac98 Gerd Hoffmann
    uint32_t select_tag;
207 8ccc2ace ths
    int command_complete;
208 042ec49d Gerd Hoffmann
    QTAILQ_HEAD(, lsi_request) queue;
209 af12ac98 Gerd Hoffmann
    lsi_request *current;
210 7d8406be pbrook
211 7d8406be pbrook
    uint32_t dsa;
212 7d8406be pbrook
    uint32_t temp;
213 7d8406be pbrook
    uint32_t dnad;
214 7d8406be pbrook
    uint32_t dbc;
215 7d8406be pbrook
    uint8_t istat0;
216 7d8406be pbrook
    uint8_t istat1;
217 7d8406be pbrook
    uint8_t dcmd;
218 7d8406be pbrook
    uint8_t dstat;
219 7d8406be pbrook
    uint8_t dien;
220 7d8406be pbrook
    uint8_t sist0;
221 7d8406be pbrook
    uint8_t sist1;
222 7d8406be pbrook
    uint8_t sien0;
223 7d8406be pbrook
    uint8_t sien1;
224 7d8406be pbrook
    uint8_t mbox0;
225 7d8406be pbrook
    uint8_t mbox1;
226 7d8406be pbrook
    uint8_t dfifo;
227 9167a69a balrog
    uint8_t ctest2;
228 7d8406be pbrook
    uint8_t ctest3;
229 7d8406be pbrook
    uint8_t ctest4;
230 7d8406be pbrook
    uint8_t ctest5;
231 7d8406be pbrook
    uint8_t ccntl0;
232 7d8406be pbrook
    uint8_t ccntl1;
233 7d8406be pbrook
    uint32_t dsp;
234 7d8406be pbrook
    uint32_t dsps;
235 7d8406be pbrook
    uint8_t dmode;
236 7d8406be pbrook
    uint8_t dcntl;
237 7d8406be pbrook
    uint8_t scntl0;
238 7d8406be pbrook
    uint8_t scntl1;
239 7d8406be pbrook
    uint8_t scntl2;
240 7d8406be pbrook
    uint8_t scntl3;
241 7d8406be pbrook
    uint8_t sstat0;
242 7d8406be pbrook
    uint8_t sstat1;
243 7d8406be pbrook
    uint8_t scid;
244 7d8406be pbrook
    uint8_t sxfer;
245 7d8406be pbrook
    uint8_t socl;
246 7d8406be pbrook
    uint8_t sdid;
247 a917d384 pbrook
    uint8_t ssid;
248 7d8406be pbrook
    uint8_t sfbr;
249 7d8406be pbrook
    uint8_t stest1;
250 7d8406be pbrook
    uint8_t stest2;
251 7d8406be pbrook
    uint8_t stest3;
252 a917d384 pbrook
    uint8_t sidl;
253 7d8406be pbrook
    uint8_t stime0;
254 7d8406be pbrook
    uint8_t respid0;
255 7d8406be pbrook
    uint8_t respid1;
256 7d8406be pbrook
    uint32_t mmrs;
257 7d8406be pbrook
    uint32_t mmws;
258 7d8406be pbrook
    uint32_t sfs;
259 7d8406be pbrook
    uint32_t drs;
260 7d8406be pbrook
    uint32_t sbms;
261 ab57d967 aliguori
    uint32_t dbms;
262 7d8406be pbrook
    uint32_t dnad64;
263 7d8406be pbrook
    uint32_t pmjad1;
264 7d8406be pbrook
    uint32_t pmjad2;
265 7d8406be pbrook
    uint32_t rbc;
266 7d8406be pbrook
    uint32_t ua;
267 7d8406be pbrook
    uint32_t ia;
268 7d8406be pbrook
    uint32_t sbc;
269 7d8406be pbrook
    uint32_t csbc;
270 dcfb9014 ths
    uint32_t scratch[18]; /* SCRATCHA-SCRATCHR */
271 bd8ee11a Sebastian Herbszt
    uint8_t sbr;
272 7d8406be pbrook
273 7d8406be pbrook
    /* Script ram is stored as 32-bit words in host byteorder.  */
274 7d8406be pbrook
    uint32_t script_ram[2048];
275 7d8406be pbrook
} LSIState;
276 7d8406be pbrook
277 e560125e Laszlo Ast
static inline int lsi_irq_on_rsl(LSIState *s)
278 e560125e Laszlo Ast
{
279 e560125e Laszlo Ast
    return (s->sien0 & LSI_SIST0_RSL) && (s->scid & LSI_SCID_RRE);
280 e560125e Laszlo Ast
}
281 e560125e Laszlo Ast
282 7d8406be pbrook
static void lsi_soft_reset(LSIState *s)
283 7d8406be pbrook
{
284 51336214 Jan Kiszka
    lsi_request *p;
285 51336214 Jan Kiszka
286 7d8406be pbrook
    DPRINTF("Reset\n");
287 7d8406be pbrook
    s->carry = 0;
288 7d8406be pbrook
289 d43ba0af Jan Kiszka
    s->msg_action = 0;
290 d43ba0af Jan Kiszka
    s->msg_len = 0;
291 7d8406be pbrook
    s->waiting = 0;
292 7d8406be pbrook
    s->dsa = 0;
293 7d8406be pbrook
    s->dnad = 0;
294 7d8406be pbrook
    s->dbc = 0;
295 7d8406be pbrook
    s->temp = 0;
296 7d8406be pbrook
    memset(s->scratch, 0, sizeof(s->scratch));
297 7d8406be pbrook
    s->istat0 = 0;
298 7d8406be pbrook
    s->istat1 = 0;
299 12aa6dd6 Jan Kiszka
    s->dcmd = 0x40;
300 12aa6dd6 Jan Kiszka
    s->dstat = LSI_DSTAT_DFE;
301 7d8406be pbrook
    s->dien = 0;
302 7d8406be pbrook
    s->sist0 = 0;
303 7d8406be pbrook
    s->sist1 = 0;
304 7d8406be pbrook
    s->sien0 = 0;
305 7d8406be pbrook
    s->sien1 = 0;
306 7d8406be pbrook
    s->mbox0 = 0;
307 7d8406be pbrook
    s->mbox1 = 0;
308 7d8406be pbrook
    s->dfifo = 0;
309 12aa6dd6 Jan Kiszka
    s->ctest2 = LSI_CTEST2_DACK;
310 7d8406be pbrook
    s->ctest3 = 0;
311 7d8406be pbrook
    s->ctest4 = 0;
312 7d8406be pbrook
    s->ctest5 = 0;
313 7d8406be pbrook
    s->ccntl0 = 0;
314 7d8406be pbrook
    s->ccntl1 = 0;
315 7d8406be pbrook
    s->dsp = 0;
316 7d8406be pbrook
    s->dsps = 0;
317 7d8406be pbrook
    s->dmode = 0;
318 7d8406be pbrook
    s->dcntl = 0;
319 7d8406be pbrook
    s->scntl0 = 0xc0;
320 7d8406be pbrook
    s->scntl1 = 0;
321 7d8406be pbrook
    s->scntl2 = 0;
322 7d8406be pbrook
    s->scntl3 = 0;
323 7d8406be pbrook
    s->sstat0 = 0;
324 7d8406be pbrook
    s->sstat1 = 0;
325 7d8406be pbrook
    s->scid = 7;
326 7d8406be pbrook
    s->sxfer = 0;
327 7d8406be pbrook
    s->socl = 0;
328 12aa6dd6 Jan Kiszka
    s->sdid = 0;
329 12aa6dd6 Jan Kiszka
    s->ssid = 0;
330 7d8406be pbrook
    s->stest1 = 0;
331 7d8406be pbrook
    s->stest2 = 0;
332 7d8406be pbrook
    s->stest3 = 0;
333 a917d384 pbrook
    s->sidl = 0;
334 7d8406be pbrook
    s->stime0 = 0;
335 7d8406be pbrook
    s->respid0 = 0x80;
336 7d8406be pbrook
    s->respid1 = 0;
337 7d8406be pbrook
    s->mmrs = 0;
338 7d8406be pbrook
    s->mmws = 0;
339 7d8406be pbrook
    s->sfs = 0;
340 7d8406be pbrook
    s->drs = 0;
341 7d8406be pbrook
    s->sbms = 0;
342 ab57d967 aliguori
    s->dbms = 0;
343 7d8406be pbrook
    s->dnad64 = 0;
344 7d8406be pbrook
    s->pmjad1 = 0;
345 7d8406be pbrook
    s->pmjad2 = 0;
346 7d8406be pbrook
    s->rbc = 0;
347 7d8406be pbrook
    s->ua = 0;
348 7d8406be pbrook
    s->ia = 0;
349 7d8406be pbrook
    s->sbc = 0;
350 7d8406be pbrook
    s->csbc = 0;
351 bd8ee11a Sebastian Herbszt
    s->sbr = 0;
352 51336214 Jan Kiszka
    while (!QTAILQ_EMPTY(&s->queue)) {
353 51336214 Jan Kiszka
        p = QTAILQ_FIRST(&s->queue);
354 51336214 Jan Kiszka
        QTAILQ_REMOVE(&s->queue, p, next);
355 51336214 Jan Kiszka
        qemu_free(p);
356 51336214 Jan Kiszka
    }
357 51336214 Jan Kiszka
    if (s->current) {
358 51336214 Jan Kiszka
        qemu_free(s->current);
359 51336214 Jan Kiszka
        s->current = NULL;
360 51336214 Jan Kiszka
    }
361 7d8406be pbrook
}
362 7d8406be pbrook
363 b25cf589 aliguori
static int lsi_dma_40bit(LSIState *s)
364 b25cf589 aliguori
{
365 b25cf589 aliguori
    if ((s->ccntl1 & LSI_CCNTL1_40BIT) == LSI_CCNTL1_40BIT)
366 b25cf589 aliguori
        return 1;
367 b25cf589 aliguori
    return 0;
368 b25cf589 aliguori
}
369 b25cf589 aliguori
370 dd8edf01 aliguori
static int lsi_dma_ti64bit(LSIState *s)
371 dd8edf01 aliguori
{
372 dd8edf01 aliguori
    if ((s->ccntl1 & LSI_CCNTL1_EN64TIBMV) == LSI_CCNTL1_EN64TIBMV)
373 dd8edf01 aliguori
        return 1;
374 dd8edf01 aliguori
    return 0;
375 dd8edf01 aliguori
}
376 dd8edf01 aliguori
377 dd8edf01 aliguori
static int lsi_dma_64bit(LSIState *s)
378 dd8edf01 aliguori
{
379 dd8edf01 aliguori
    if ((s->ccntl1 & LSI_CCNTL1_EN64DBMV) == LSI_CCNTL1_EN64DBMV)
380 dd8edf01 aliguori
        return 1;
381 dd8edf01 aliguori
    return 0;
382 dd8edf01 aliguori
}
383 dd8edf01 aliguori
384 7d8406be pbrook
static uint8_t lsi_reg_readb(LSIState *s, int offset);
385 7d8406be pbrook
static void lsi_reg_writeb(LSIState *s, int offset, uint8_t val);
386 4d611c9a pbrook
static void lsi_execute_script(LSIState *s);
387 aa4d32c4 Gerd Hoffmann
static void lsi_reselect(LSIState *s, lsi_request *p);
388 7d8406be pbrook
389 7d8406be pbrook
static inline uint32_t read_dword(LSIState *s, uint32_t addr)
390 7d8406be pbrook
{
391 7d8406be pbrook
    uint32_t buf;
392 7d8406be pbrook
393 7d8406be pbrook
    /* Optimize reading from SCRIPTS RAM.  */
394 7d8406be pbrook
    if ((addr & 0xffffe000) == s->script_ram_base) {
395 7d8406be pbrook
        return s->script_ram[(addr & 0x1fff) >> 2];
396 7d8406be pbrook
    }
397 7d8406be pbrook
    cpu_physical_memory_read(addr, (uint8_t *)&buf, 4);
398 7d8406be pbrook
    return cpu_to_le32(buf);
399 7d8406be pbrook
}
400 7d8406be pbrook
401 7d8406be pbrook
static void lsi_stop_script(LSIState *s)
402 7d8406be pbrook
{
403 7d8406be pbrook
    s->istat1 &= ~LSI_ISTAT1_SRUN;
404 7d8406be pbrook
}
405 7d8406be pbrook
406 7d8406be pbrook
static void lsi_update_irq(LSIState *s)
407 7d8406be pbrook
{
408 7d8406be pbrook
    int level;
409 7d8406be pbrook
    static int last_level;
410 042ec49d Gerd Hoffmann
    lsi_request *p;
411 7d8406be pbrook
412 7d8406be pbrook
    /* It's unclear whether the DIP/SIP bits should be cleared when the
413 7d8406be pbrook
       Interrupt Status Registers are cleared or when istat0 is read.
414 7d8406be pbrook
       We currently do the formwer, which seems to work.  */
415 7d8406be pbrook
    level = 0;
416 7d8406be pbrook
    if (s->dstat) {
417 7d8406be pbrook
        if (s->dstat & s->dien)
418 7d8406be pbrook
            level = 1;
419 7d8406be pbrook
        s->istat0 |= LSI_ISTAT0_DIP;
420 7d8406be pbrook
    } else {
421 7d8406be pbrook
        s->istat0 &= ~LSI_ISTAT0_DIP;
422 7d8406be pbrook
    }
423 7d8406be pbrook
424 7d8406be pbrook
    if (s->sist0 || s->sist1) {
425 7d8406be pbrook
        if ((s->sist0 & s->sien0) || (s->sist1 & s->sien1))
426 7d8406be pbrook
            level = 1;
427 7d8406be pbrook
        s->istat0 |= LSI_ISTAT0_SIP;
428 7d8406be pbrook
    } else {
429 7d8406be pbrook
        s->istat0 &= ~LSI_ISTAT0_SIP;
430 7d8406be pbrook
    }
431 7d8406be pbrook
    if (s->istat0 & LSI_ISTAT0_INTF)
432 7d8406be pbrook
        level = 1;
433 7d8406be pbrook
434 7d8406be pbrook
    if (level != last_level) {
435 7d8406be pbrook
        DPRINTF("Update IRQ level %d dstat %02x sist %02x%02x\n",
436 7d8406be pbrook
                level, s->dstat, s->sist1, s->sist0);
437 7d8406be pbrook
        last_level = level;
438 7d8406be pbrook
    }
439 f305261f Juan Quintela
    qemu_set_irq(s->dev.irq[0], level);
440 e560125e Laszlo Ast
441 e560125e Laszlo Ast
    if (!level && lsi_irq_on_rsl(s) && !(s->scntl1 & LSI_SCNTL1_CON)) {
442 e560125e Laszlo Ast
        DPRINTF("Handled IRQs & disconnected, looking for pending "
443 e560125e Laszlo Ast
                "processes\n");
444 042ec49d Gerd Hoffmann
        QTAILQ_FOREACH(p, &s->queue, next) {
445 042ec49d Gerd Hoffmann
            if (p->pending) {
446 aa4d32c4 Gerd Hoffmann
                lsi_reselect(s, p);
447 e560125e Laszlo Ast
                break;
448 e560125e Laszlo Ast
            }
449 e560125e Laszlo Ast
        }
450 e560125e Laszlo Ast
    }
451 7d8406be pbrook
}
452 7d8406be pbrook
453 7d8406be pbrook
/* Stop SCRIPTS execution and raise a SCSI interrupt.  */
454 7d8406be pbrook
static void lsi_script_scsi_interrupt(LSIState *s, int stat0, int stat1)
455 7d8406be pbrook
{
456 7d8406be pbrook
    uint32_t mask0;
457 7d8406be pbrook
    uint32_t mask1;
458 7d8406be pbrook
459 7d8406be pbrook
    DPRINTF("SCSI Interrupt 0x%02x%02x prev 0x%02x%02x\n",
460 7d8406be pbrook
            stat1, stat0, s->sist1, s->sist0);
461 7d8406be pbrook
    s->sist0 |= stat0;
462 7d8406be pbrook
    s->sist1 |= stat1;
463 7d8406be pbrook
    /* Stop processor on fatal or unmasked interrupt.  As a special hack
464 7d8406be pbrook
       we don't stop processing when raising STO.  Instead continue
465 7d8406be pbrook
       execution and stop at the next insn that accesses the SCSI bus.  */
466 7d8406be pbrook
    mask0 = s->sien0 | ~(LSI_SIST0_CMP | LSI_SIST0_SEL | LSI_SIST0_RSL);
467 7d8406be pbrook
    mask1 = s->sien1 | ~(LSI_SIST1_GEN | LSI_SIST1_HTH);
468 7d8406be pbrook
    mask1 &= ~LSI_SIST1_STO;
469 7d8406be pbrook
    if (s->sist0 & mask0 || s->sist1 & mask1) {
470 7d8406be pbrook
        lsi_stop_script(s);
471 7d8406be pbrook
    }
472 7d8406be pbrook
    lsi_update_irq(s);
473 7d8406be pbrook
}
474 7d8406be pbrook
475 7d8406be pbrook
/* Stop SCRIPTS execution and raise a DMA interrupt.  */
476 7d8406be pbrook
static void lsi_script_dma_interrupt(LSIState *s, int stat)
477 7d8406be pbrook
{
478 7d8406be pbrook
    DPRINTF("DMA Interrupt 0x%x prev 0x%x\n", stat, s->dstat);
479 7d8406be pbrook
    s->dstat |= stat;
480 7d8406be pbrook
    lsi_update_irq(s);
481 7d8406be pbrook
    lsi_stop_script(s);
482 7d8406be pbrook
}
483 7d8406be pbrook
484 7d8406be pbrook
static inline void lsi_set_phase(LSIState *s, int phase)
485 7d8406be pbrook
{
486 7d8406be pbrook
    s->sstat1 = (s->sstat1 & ~PHASE_MASK) | phase;
487 7d8406be pbrook
}
488 7d8406be pbrook
489 7d8406be pbrook
static void lsi_bad_phase(LSIState *s, int out, int new_phase)
490 7d8406be pbrook
{
491 7d8406be pbrook
    /* Trigger a phase mismatch.  */
492 7d8406be pbrook
    if (s->ccntl0 & LSI_CCNTL0_ENPMJ) {
493 d1d74664 Paolo Bonzini
        if ((s->ccntl0 & LSI_CCNTL0_PMJCTL)) {
494 d1d74664 Paolo Bonzini
            s->dsp = out ? s->pmjad1 : s->pmjad2;
495 7d8406be pbrook
        } else {
496 d1d74664 Paolo Bonzini
            s->dsp = (s->scntl2 & LSI_SCNTL2_WSR ? s->pmjad2 : s->pmjad1);
497 7d8406be pbrook
        }
498 7d8406be pbrook
        DPRINTF("Data phase mismatch jump to %08x\n", s->dsp);
499 7d8406be pbrook
    } else {
500 7d8406be pbrook
        DPRINTF("Phase mismatch interrupt\n");
501 7d8406be pbrook
        lsi_script_scsi_interrupt(s, LSI_SIST0_MA, 0);
502 7d8406be pbrook
        lsi_stop_script(s);
503 7d8406be pbrook
    }
504 7d8406be pbrook
    lsi_set_phase(s, new_phase);
505 7d8406be pbrook
}
506 7d8406be pbrook
507 a917d384 pbrook
508 a917d384 pbrook
/* Resume SCRIPTS execution after a DMA operation.  */
509 a917d384 pbrook
static void lsi_resume_script(LSIState *s)
510 a917d384 pbrook
{
511 a917d384 pbrook
    if (s->waiting != 2) {
512 a917d384 pbrook
        s->waiting = 0;
513 a917d384 pbrook
        lsi_execute_script(s);
514 a917d384 pbrook
    } else {
515 a917d384 pbrook
        s->waiting = 0;
516 a917d384 pbrook
    }
517 a917d384 pbrook
}
518 a917d384 pbrook
519 64d56409 Jan Kiszka
static void lsi_disconnect(LSIState *s)
520 64d56409 Jan Kiszka
{
521 64d56409 Jan Kiszka
    s->scntl1 &= ~LSI_SCNTL1_CON;
522 64d56409 Jan Kiszka
    s->sstat1 &= ~PHASE_MASK;
523 64d56409 Jan Kiszka
}
524 64d56409 Jan Kiszka
525 64d56409 Jan Kiszka
static void lsi_bad_selection(LSIState *s, uint32_t id)
526 64d56409 Jan Kiszka
{
527 64d56409 Jan Kiszka
    DPRINTF("Selected absent target %d\n", id);
528 64d56409 Jan Kiszka
    lsi_script_scsi_interrupt(s, 0, LSI_SIST1_STO);
529 64d56409 Jan Kiszka
    lsi_disconnect(s);
530 64d56409 Jan Kiszka
}
531 64d56409 Jan Kiszka
532 4d611c9a pbrook
/* Initiate a SCSI layer data transfer.  */
533 7d8406be pbrook
static void lsi_do_dma(LSIState *s, int out)
534 7d8406be pbrook
{
535 64d56409 Jan Kiszka
    uint32_t count, id;
536 c227f099 Anthony Liguori
    target_phys_addr_t addr;
537 64d56409 Jan Kiszka
    SCSIDevice *dev;
538 7d8406be pbrook
539 b96a0da0 Gerd Hoffmann
    assert(s->current);
540 b96a0da0 Gerd Hoffmann
    if (!s->current->dma_len) {
541 a917d384 pbrook
        /* Wait until data is available.  */
542 a917d384 pbrook
        DPRINTF("DMA no data available\n");
543 a917d384 pbrook
        return;
544 7d8406be pbrook
    }
545 7d8406be pbrook
546 259d5577 Jan Kiszka
    id = (s->current->tag >> 8) & 0xf;
547 64d56409 Jan Kiszka
    dev = s->bus.devs[id];
548 64d56409 Jan Kiszka
    if (!dev) {
549 64d56409 Jan Kiszka
        lsi_bad_selection(s, id);
550 64d56409 Jan Kiszka
        return;
551 64d56409 Jan Kiszka
    }
552 64d56409 Jan Kiszka
553 a917d384 pbrook
    count = s->dbc;
554 b96a0da0 Gerd Hoffmann
    if (count > s->current->dma_len)
555 b96a0da0 Gerd Hoffmann
        count = s->current->dma_len;
556 a917d384 pbrook
557 a917d384 pbrook
    addr = s->dnad;
558 dd8edf01 aliguori
    /* both 40 and Table Indirect 64-bit DMAs store upper bits in dnad64 */
559 dd8edf01 aliguori
    if (lsi_dma_40bit(s) || lsi_dma_ti64bit(s))
560 b25cf589 aliguori
        addr |= ((uint64_t)s->dnad64 << 32);
561 dd8edf01 aliguori
    else if (s->dbms)
562 dd8edf01 aliguori
        addr |= ((uint64_t)s->dbms << 32);
563 b25cf589 aliguori
    else if (s->sbms)
564 b25cf589 aliguori
        addr |= ((uint64_t)s->sbms << 32);
565 b25cf589 aliguori
566 3adae656 aliguori
    DPRINTF("DMA addr=0x" TARGET_FMT_plx " len=%d\n", addr, count);
567 7d8406be pbrook
    s->csbc += count;
568 a917d384 pbrook
    s->dnad += count;
569 a917d384 pbrook
    s->dbc -= count;
570 a917d384 pbrook
571 b96a0da0 Gerd Hoffmann
    if (s->current->dma_buf == NULL) {
572 64d56409 Jan Kiszka
        s->current->dma_buf = dev->info->get_buf(dev, s->current->tag);
573 a917d384 pbrook
    }
574 7d8406be pbrook
575 7d8406be pbrook
    /* ??? Set SFBR to first data byte.  */
576 a917d384 pbrook
    if (out) {
577 b96a0da0 Gerd Hoffmann
        cpu_physical_memory_read(addr, s->current->dma_buf, count);
578 a917d384 pbrook
    } else {
579 b96a0da0 Gerd Hoffmann
        cpu_physical_memory_write(addr, s->current->dma_buf, count);
580 a917d384 pbrook
    }
581 b96a0da0 Gerd Hoffmann
    s->current->dma_len -= count;
582 b96a0da0 Gerd Hoffmann
    if (s->current->dma_len == 0) {
583 b96a0da0 Gerd Hoffmann
        s->current->dma_buf = NULL;
584 a917d384 pbrook
        if (out) {
585 a917d384 pbrook
            /* Write the data.  */
586 64d56409 Jan Kiszka
            dev->info->write_data(dev, s->current->tag);
587 a917d384 pbrook
        } else {
588 a917d384 pbrook
            /* Request any remaining data.  */
589 64d56409 Jan Kiszka
            dev->info->read_data(dev, s->current->tag);
590 a917d384 pbrook
        }
591 a917d384 pbrook
    } else {
592 b96a0da0 Gerd Hoffmann
        s->current->dma_buf += count;
593 a917d384 pbrook
        lsi_resume_script(s);
594 a917d384 pbrook
    }
595 a917d384 pbrook
}
596 a917d384 pbrook
597 a917d384 pbrook
598 a917d384 pbrook
/* Add a command to the queue.  */
599 a917d384 pbrook
static void lsi_queue_command(LSIState *s)
600 a917d384 pbrook
{
601 af12ac98 Gerd Hoffmann
    lsi_request *p = s->current;
602 a917d384 pbrook
603 aa2b1e89 Bernhard Kohl
    DPRINTF("Queueing tag=0x%x\n", p->tag);
604 af12ac98 Gerd Hoffmann
    assert(s->current != NULL);
605 b96a0da0 Gerd Hoffmann
    assert(s->current->dma_len == 0);
606 af12ac98 Gerd Hoffmann
    QTAILQ_INSERT_TAIL(&s->queue, s->current, next);
607 af12ac98 Gerd Hoffmann
    s->current = NULL;
608 af12ac98 Gerd Hoffmann
609 a917d384 pbrook
    p->pending = 0;
610 a917d384 pbrook
    p->out = (s->sstat1 & PHASE_MASK) == PHASE_DO;
611 a917d384 pbrook
}
612 a917d384 pbrook
613 a917d384 pbrook
/* Queue a byte for a MSG IN phase.  */
614 a917d384 pbrook
static void lsi_add_msg_byte(LSIState *s, uint8_t data)
615 a917d384 pbrook
{
616 a917d384 pbrook
    if (s->msg_len >= LSI_MAX_MSGIN_LEN) {
617 a917d384 pbrook
        BADF("MSG IN data too long\n");
618 4d611c9a pbrook
    } else {
619 a917d384 pbrook
        DPRINTF("MSG IN 0x%02x\n", data);
620 a917d384 pbrook
        s->msg[s->msg_len++] = data;
621 7d8406be pbrook
    }
622 a917d384 pbrook
}
623 a917d384 pbrook
624 a917d384 pbrook
/* Perform reselection to continue a command.  */
625 aa4d32c4 Gerd Hoffmann
static void lsi_reselect(LSIState *s, lsi_request *p)
626 a917d384 pbrook
{
627 a917d384 pbrook
    int id;
628 a917d384 pbrook
629 af12ac98 Gerd Hoffmann
    assert(s->current == NULL);
630 af12ac98 Gerd Hoffmann
    QTAILQ_REMOVE(&s->queue, p, next);
631 af12ac98 Gerd Hoffmann
    s->current = p;
632 af12ac98 Gerd Hoffmann
633 aa4d32c4 Gerd Hoffmann
    id = (p->tag >> 8) & 0xf;
634 a917d384 pbrook
    s->ssid = id | 0x80;
635 cc9f28bc Laszlo Ast
    /* LSI53C700 Family Compatibility, see LSI53C895A 4-73 */
636 f6dc18df Blue Swirl
    if (!(s->dcntl & LSI_DCNTL_COM)) {
637 cc9f28bc Laszlo Ast
        s->sfbr = 1 << (id & 0x7);
638 cc9f28bc Laszlo Ast
    }
639 a917d384 pbrook
    DPRINTF("Reselected target %d\n", id);
640 a917d384 pbrook
    s->scntl1 |= LSI_SCNTL1_CON;
641 a917d384 pbrook
    lsi_set_phase(s, PHASE_MI);
642 a917d384 pbrook
    s->msg_action = p->out ? 2 : 3;
643 b96a0da0 Gerd Hoffmann
    s->current->dma_len = p->pending;
644 a917d384 pbrook
    lsi_add_msg_byte(s, 0x80);
645 af12ac98 Gerd Hoffmann
    if (s->current->tag & LSI_TAG_VALID) {
646 a917d384 pbrook
        lsi_add_msg_byte(s, 0x20);
647 aa4d32c4 Gerd Hoffmann
        lsi_add_msg_byte(s, p->tag & 0xff);
648 a917d384 pbrook
    }
649 a917d384 pbrook
650 e560125e Laszlo Ast
    if (lsi_irq_on_rsl(s)) {
651 e560125e Laszlo Ast
        lsi_script_scsi_interrupt(s, LSI_SIST0_RSL, 0);
652 e560125e Laszlo Ast
    }
653 a917d384 pbrook
}
654 a917d384 pbrook
655 11257187 Paolo Bonzini
static lsi_request *lsi_find_by_tag(LSIState *s, uint32_t tag)
656 a917d384 pbrook
{
657 042ec49d Gerd Hoffmann
    lsi_request *p;
658 042ec49d Gerd Hoffmann
659 042ec49d Gerd Hoffmann
    QTAILQ_FOREACH(p, &s->queue, next) {
660 a917d384 pbrook
        if (p->tag == tag) {
661 11257187 Paolo Bonzini
            return p;
662 a917d384 pbrook
        }
663 a917d384 pbrook
    }
664 11257187 Paolo Bonzini
665 11257187 Paolo Bonzini
    return NULL;
666 11257187 Paolo Bonzini
}
667 11257187 Paolo Bonzini
668 11257187 Paolo Bonzini
/* Record that data is available for a queued command.  Returns zero if
669 11257187 Paolo Bonzini
   the device was reselected, nonzero if the IO is deferred.  */
670 11257187 Paolo Bonzini
static int lsi_queue_tag(LSIState *s, uint32_t tag, uint32_t arg)
671 11257187 Paolo Bonzini
{
672 11257187 Paolo Bonzini
    lsi_request *p;
673 11257187 Paolo Bonzini
674 11257187 Paolo Bonzini
    p = lsi_find_by_tag(s, tag);
675 11257187 Paolo Bonzini
    if (!p) {
676 11257187 Paolo Bonzini
        BADF("IO with unknown tag %d\n", tag);
677 11257187 Paolo Bonzini
        return 1;
678 11257187 Paolo Bonzini
    }
679 11257187 Paolo Bonzini
680 11257187 Paolo Bonzini
    if (p->pending) {
681 11257187 Paolo Bonzini
        BADF("Multiple IO pending for tag %d\n", tag);
682 11257187 Paolo Bonzini
    }
683 11257187 Paolo Bonzini
    p->pending = arg;
684 11257187 Paolo Bonzini
    /* Reselect if waiting for it, or if reselection triggers an IRQ
685 11257187 Paolo Bonzini
       and the bus is free.
686 11257187 Paolo Bonzini
       Since no interrupt stacking is implemented in the emulation, it
687 11257187 Paolo Bonzini
       is also required that there are no pending interrupts waiting
688 11257187 Paolo Bonzini
       for service from the device driver. */
689 11257187 Paolo Bonzini
    if (s->waiting == 1 ||
690 11257187 Paolo Bonzini
        (lsi_irq_on_rsl(s) && !(s->scntl1 & LSI_SCNTL1_CON) &&
691 11257187 Paolo Bonzini
         !(s->istat0 & (LSI_ISTAT0_SIP | LSI_ISTAT0_DIP)))) {
692 11257187 Paolo Bonzini
        /* Reselect device.  */
693 11257187 Paolo Bonzini
        lsi_reselect(s, p);
694 11257187 Paolo Bonzini
        return 0;
695 11257187 Paolo Bonzini
    } else {
696 11257187 Paolo Bonzini
        DPRINTF("Queueing IO tag=0x%x\n", tag);
697 11257187 Paolo Bonzini
        p->pending = arg;
698 11257187 Paolo Bonzini
        return 1;
699 11257187 Paolo Bonzini
    }
700 7d8406be pbrook
}
701 7d8406be pbrook
702 4d611c9a pbrook
/* Callback to indicate that the SCSI layer has completed a transfer.  */
703 d52affa7 Gerd Hoffmann
static void lsi_command_complete(SCSIBus *bus, int reason, uint32_t tag,
704 a917d384 pbrook
                                 uint32_t arg)
705 4d611c9a pbrook
{
706 d52affa7 Gerd Hoffmann
    LSIState *s = DO_UPCAST(LSIState, dev.qdev, bus->qbus.parent);
707 4d611c9a pbrook
    int out;
708 4d611c9a pbrook
709 a917d384 pbrook
    out = (s->sstat1 & PHASE_MASK) == PHASE_DO;
710 4d611c9a pbrook
    if (reason == SCSI_REASON_DONE) {
711 2f172849 Hannes Reinecke
        DPRINTF("Command complete status=%d\n", (int)arg);
712 2f172849 Hannes Reinecke
        s->status = arg;
713 8ccc2ace ths
        s->command_complete = 2;
714 a917d384 pbrook
        if (s->waiting && s->dbc != 0) {
715 a917d384 pbrook
            /* Raise phase mismatch for short transfers.  */
716 a917d384 pbrook
            lsi_bad_phase(s, out, PHASE_ST);
717 a917d384 pbrook
        } else {
718 a917d384 pbrook
            lsi_set_phase(s, PHASE_ST);
719 a917d384 pbrook
        }
720 af12ac98 Gerd Hoffmann
721 af12ac98 Gerd Hoffmann
        qemu_free(s->current);
722 af12ac98 Gerd Hoffmann
        s->current = NULL;
723 af12ac98 Gerd Hoffmann
724 a917d384 pbrook
        lsi_resume_script(s);
725 a917d384 pbrook
        return;
726 4d611c9a pbrook
    }
727 4d611c9a pbrook
728 6ac08101 Gerd Hoffmann
    if (s->waiting == 1 || !s->current || tag != s->current->tag ||
729 e560125e Laszlo Ast
        (lsi_irq_on_rsl(s) && !(s->scntl1 & LSI_SCNTL1_CON))) {
730 a917d384 pbrook
        if (lsi_queue_tag(s, tag, arg))
731 a917d384 pbrook
            return;
732 a917d384 pbrook
    }
733 e560125e Laszlo Ast
734 e560125e Laszlo Ast
    /* host adapter (re)connected */
735 a917d384 pbrook
    DPRINTF("Data ready tag=0x%x len=%d\n", tag, arg);
736 b96a0da0 Gerd Hoffmann
    s->current->dma_len = arg;
737 8ccc2ace ths
    s->command_complete = 1;
738 a917d384 pbrook
    if (!s->waiting)
739 a917d384 pbrook
        return;
740 a917d384 pbrook
    if (s->waiting == 1 || s->dbc == 0) {
741 a917d384 pbrook
        lsi_resume_script(s);
742 a917d384 pbrook
    } else {
743 4d611c9a pbrook
        lsi_do_dma(s, out);
744 4d611c9a pbrook
    }
745 4d611c9a pbrook
}
746 7d8406be pbrook
747 7d8406be pbrook
static void lsi_do_command(LSIState *s)
748 7d8406be pbrook
{
749 64d56409 Jan Kiszka
    SCSIDevice *dev;
750 7d8406be pbrook
    uint8_t buf[16];
751 64d56409 Jan Kiszka
    uint32_t id;
752 7d8406be pbrook
    int n;
753 7d8406be pbrook
754 7d8406be pbrook
    DPRINTF("Send command len=%d\n", s->dbc);
755 7d8406be pbrook
    if (s->dbc > 16)
756 7d8406be pbrook
        s->dbc = 16;
757 7d8406be pbrook
    cpu_physical_memory_read(s->dnad, buf, s->dbc);
758 7d8406be pbrook
    s->sfbr = buf[0];
759 8ccc2ace ths
    s->command_complete = 0;
760 af12ac98 Gerd Hoffmann
761 259d5577 Jan Kiszka
    id = (s->select_tag >> 8) & 0xf;
762 64d56409 Jan Kiszka
    dev = s->bus.devs[id];
763 64d56409 Jan Kiszka
    if (!dev) {
764 64d56409 Jan Kiszka
        lsi_bad_selection(s, id);
765 64d56409 Jan Kiszka
        return;
766 64d56409 Jan Kiszka
    }
767 64d56409 Jan Kiszka
768 af12ac98 Gerd Hoffmann
    assert(s->current == NULL);
769 af12ac98 Gerd Hoffmann
    s->current = qemu_mallocz(sizeof(lsi_request));
770 af12ac98 Gerd Hoffmann
    s->current->tag = s->select_tag;
771 af12ac98 Gerd Hoffmann
772 64d56409 Jan Kiszka
    n = dev->info->send_command(dev, s->current->tag, buf, s->current_lun);
773 7d8406be pbrook
    if (n > 0) {
774 7d8406be pbrook
        lsi_set_phase(s, PHASE_DI);
775 64d56409 Jan Kiszka
        dev->info->read_data(dev, s->current->tag);
776 7d8406be pbrook
    } else if (n < 0) {
777 7d8406be pbrook
        lsi_set_phase(s, PHASE_DO);
778 64d56409 Jan Kiszka
        dev->info->write_data(dev, s->current->tag);
779 a917d384 pbrook
    }
780 8ccc2ace ths
781 8ccc2ace ths
    if (!s->command_complete) {
782 8ccc2ace ths
        if (n) {
783 8ccc2ace ths
            /* Command did not complete immediately so disconnect.  */
784 8ccc2ace ths
            lsi_add_msg_byte(s, 2); /* SAVE DATA POINTER */
785 8ccc2ace ths
            lsi_add_msg_byte(s, 4); /* DISCONNECT */
786 8ccc2ace ths
            /* wait data */
787 8ccc2ace ths
            lsi_set_phase(s, PHASE_MI);
788 8ccc2ace ths
            s->msg_action = 1;
789 8ccc2ace ths
            lsi_queue_command(s);
790 8ccc2ace ths
        } else {
791 8ccc2ace ths
            /* wait command complete */
792 8ccc2ace ths
            lsi_set_phase(s, PHASE_DI);
793 8ccc2ace ths
        }
794 7d8406be pbrook
    }
795 7d8406be pbrook
}
796 7d8406be pbrook
797 7d8406be pbrook
static void lsi_do_status(LSIState *s)
798 7d8406be pbrook
{
799 2f172849 Hannes Reinecke
    uint8_t status;
800 2f172849 Hannes Reinecke
    DPRINTF("Get status len=%d status=%d\n", s->dbc, s->status);
801 7d8406be pbrook
    if (s->dbc != 1)
802 7d8406be pbrook
        BADF("Bad Status move\n");
803 7d8406be pbrook
    s->dbc = 1;
804 2f172849 Hannes Reinecke
    status = s->status;
805 2f172849 Hannes Reinecke
    s->sfbr = status;
806 2f172849 Hannes Reinecke
    cpu_physical_memory_write(s->dnad, &status, 1);
807 7d8406be pbrook
    lsi_set_phase(s, PHASE_MI);
808 a917d384 pbrook
    s->msg_action = 1;
809 a917d384 pbrook
    lsi_add_msg_byte(s, 0); /* COMMAND COMPLETE */
810 7d8406be pbrook
}
811 7d8406be pbrook
812 7d8406be pbrook
static void lsi_do_msgin(LSIState *s)
813 7d8406be pbrook
{
814 a917d384 pbrook
    int len;
815 a917d384 pbrook
    DPRINTF("Message in len=%d/%d\n", s->dbc, s->msg_len);
816 a917d384 pbrook
    s->sfbr = s->msg[0];
817 a917d384 pbrook
    len = s->msg_len;
818 a917d384 pbrook
    if (len > s->dbc)
819 a917d384 pbrook
        len = s->dbc;
820 a917d384 pbrook
    cpu_physical_memory_write(s->dnad, s->msg, len);
821 a917d384 pbrook
    /* Linux drivers rely on the last byte being in the SIDL.  */
822 a917d384 pbrook
    s->sidl = s->msg[len - 1];
823 a917d384 pbrook
    s->msg_len -= len;
824 a917d384 pbrook
    if (s->msg_len) {
825 a917d384 pbrook
        memmove(s->msg, s->msg + len, s->msg_len);
826 7d8406be pbrook
    } else {
827 7d8406be pbrook
        /* ??? Check if ATN (not yet implemented) is asserted and maybe
828 7d8406be pbrook
           switch to PHASE_MO.  */
829 a917d384 pbrook
        switch (s->msg_action) {
830 a917d384 pbrook
        case 0:
831 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
832 a917d384 pbrook
            break;
833 a917d384 pbrook
        case 1:
834 a917d384 pbrook
            lsi_disconnect(s);
835 a917d384 pbrook
            break;
836 a917d384 pbrook
        case 2:
837 a917d384 pbrook
            lsi_set_phase(s, PHASE_DO);
838 a917d384 pbrook
            break;
839 a917d384 pbrook
        case 3:
840 a917d384 pbrook
            lsi_set_phase(s, PHASE_DI);
841 a917d384 pbrook
            break;
842 a917d384 pbrook
        default:
843 a917d384 pbrook
            abort();
844 a917d384 pbrook
        }
845 7d8406be pbrook
    }
846 7d8406be pbrook
}
847 7d8406be pbrook
848 a917d384 pbrook
/* Read the next byte during a MSGOUT phase.  */
849 a917d384 pbrook
static uint8_t lsi_get_msgbyte(LSIState *s)
850 a917d384 pbrook
{
851 a917d384 pbrook
    uint8_t data;
852 a917d384 pbrook
    cpu_physical_memory_read(s->dnad, &data, 1);
853 a917d384 pbrook
    s->dnad++;
854 a917d384 pbrook
    s->dbc--;
855 a917d384 pbrook
    return data;
856 a917d384 pbrook
}
857 a917d384 pbrook
858 444dd39b Stefan Hajnoczi
/* Skip the next n bytes during a MSGOUT phase. */
859 444dd39b Stefan Hajnoczi
static void lsi_skip_msgbytes(LSIState *s, unsigned int n)
860 444dd39b Stefan Hajnoczi
{
861 444dd39b Stefan Hajnoczi
    s->dnad += n;
862 444dd39b Stefan Hajnoczi
    s->dbc  -= n;
863 444dd39b Stefan Hajnoczi
}
864 444dd39b Stefan Hajnoczi
865 7d8406be pbrook
static void lsi_do_msgout(LSIState *s)
866 7d8406be pbrook
{
867 7d8406be pbrook
    uint8_t msg;
868 a917d384 pbrook
    int len;
869 508240c0 Bernhard Kohl
    uint32_t current_tag;
870 508240c0 Bernhard Kohl
    SCSIDevice *current_dev;
871 508240c0 Bernhard Kohl
    lsi_request *p, *p_next;
872 508240c0 Bernhard Kohl
    int id;
873 508240c0 Bernhard Kohl
874 508240c0 Bernhard Kohl
    if (s->current) {
875 508240c0 Bernhard Kohl
        current_tag = s->current->tag;
876 508240c0 Bernhard Kohl
    } else {
877 508240c0 Bernhard Kohl
        current_tag = s->select_tag;
878 508240c0 Bernhard Kohl
    }
879 508240c0 Bernhard Kohl
    id = (current_tag >> 8) & 0xf;
880 508240c0 Bernhard Kohl
    current_dev = s->bus.devs[id];
881 7d8406be pbrook
882 7d8406be pbrook
    DPRINTF("MSG out len=%d\n", s->dbc);
883 a917d384 pbrook
    while (s->dbc) {
884 a917d384 pbrook
        msg = lsi_get_msgbyte(s);
885 a917d384 pbrook
        s->sfbr = msg;
886 a917d384 pbrook
887 a917d384 pbrook
        switch (msg) {
888 77203ea0 Laszlo Ast
        case 0x04:
889 a917d384 pbrook
            DPRINTF("MSG: Disconnect\n");
890 a917d384 pbrook
            lsi_disconnect(s);
891 a917d384 pbrook
            break;
892 a917d384 pbrook
        case 0x08:
893 a917d384 pbrook
            DPRINTF("MSG: No Operation\n");
894 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
895 a917d384 pbrook
            break;
896 a917d384 pbrook
        case 0x01:
897 a917d384 pbrook
            len = lsi_get_msgbyte(s);
898 a917d384 pbrook
            msg = lsi_get_msgbyte(s);
899 f3f5b867 Blue Swirl
            (void)len; /* avoid a warning about unused variable*/
900 a917d384 pbrook
            DPRINTF("Extended message 0x%x (len %d)\n", msg, len);
901 a917d384 pbrook
            switch (msg) {
902 a917d384 pbrook
            case 1:
903 a917d384 pbrook
                DPRINTF("SDTR (ignored)\n");
904 444dd39b Stefan Hajnoczi
                lsi_skip_msgbytes(s, 2);
905 a917d384 pbrook
                break;
906 a917d384 pbrook
            case 3:
907 a917d384 pbrook
                DPRINTF("WDTR (ignored)\n");
908 444dd39b Stefan Hajnoczi
                lsi_skip_msgbytes(s, 1);
909 a917d384 pbrook
                break;
910 a917d384 pbrook
            default:
911 a917d384 pbrook
                goto bad;
912 a917d384 pbrook
            }
913 a917d384 pbrook
            break;
914 a917d384 pbrook
        case 0x20: /* SIMPLE queue */
915 af12ac98 Gerd Hoffmann
            s->select_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
916 aa2b1e89 Bernhard Kohl
            DPRINTF("SIMPLE queue tag=0x%x\n", s->select_tag & 0xff);
917 a917d384 pbrook
            break;
918 a917d384 pbrook
        case 0x21: /* HEAD of queue */
919 a917d384 pbrook
            BADF("HEAD queue not implemented\n");
920 af12ac98 Gerd Hoffmann
            s->select_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
921 a917d384 pbrook
            break;
922 a917d384 pbrook
        case 0x22: /* ORDERED queue */
923 a917d384 pbrook
            BADF("ORDERED queue not implemented\n");
924 af12ac98 Gerd Hoffmann
            s->select_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
925 a917d384 pbrook
            break;
926 508240c0 Bernhard Kohl
        case 0x0d:
927 508240c0 Bernhard Kohl
            /* The ABORT TAG message clears the current I/O process only. */
928 508240c0 Bernhard Kohl
            DPRINTF("MSG: ABORT TAG tag=0x%x\n", current_tag);
929 508240c0 Bernhard Kohl
            current_dev->info->cancel_io(current_dev, current_tag);
930 508240c0 Bernhard Kohl
            lsi_disconnect(s);
931 508240c0 Bernhard Kohl
            break;
932 508240c0 Bernhard Kohl
        case 0x06:
933 508240c0 Bernhard Kohl
        case 0x0e:
934 508240c0 Bernhard Kohl
        case 0x0c:
935 508240c0 Bernhard Kohl
            /* The ABORT message clears all I/O processes for the selecting
936 508240c0 Bernhard Kohl
               initiator on the specified logical unit of the target. */
937 508240c0 Bernhard Kohl
            if (msg == 0x06) {
938 508240c0 Bernhard Kohl
                DPRINTF("MSG: ABORT tag=0x%x\n", current_tag);
939 508240c0 Bernhard Kohl
            }
940 508240c0 Bernhard Kohl
            /* The CLEAR QUEUE message clears all I/O processes for all
941 508240c0 Bernhard Kohl
               initiators on the specified logical unit of the target. */
942 508240c0 Bernhard Kohl
            if (msg == 0x0e) {
943 508240c0 Bernhard Kohl
                DPRINTF("MSG: CLEAR QUEUE tag=0x%x\n", current_tag);
944 508240c0 Bernhard Kohl
            }
945 508240c0 Bernhard Kohl
            /* The BUS DEVICE RESET message clears all I/O processes for all
946 508240c0 Bernhard Kohl
               initiators on all logical units of the target. */
947 508240c0 Bernhard Kohl
            if (msg == 0x0c) {
948 508240c0 Bernhard Kohl
                DPRINTF("MSG: BUS DEVICE RESET tag=0x%x\n", current_tag);
949 508240c0 Bernhard Kohl
            }
950 508240c0 Bernhard Kohl
951 508240c0 Bernhard Kohl
            /* clear the current I/O process */
952 508240c0 Bernhard Kohl
            current_dev->info->cancel_io(current_dev, current_tag);
953 508240c0 Bernhard Kohl
954 508240c0 Bernhard Kohl
            /* As the current implemented devices scsi_disk and scsi_generic
955 508240c0 Bernhard Kohl
               only support one LUN, we don't need to keep track of LUNs.
956 508240c0 Bernhard Kohl
               Clearing I/O processes for other initiators could be possible
957 508240c0 Bernhard Kohl
               for scsi_generic by sending a SG_SCSI_RESET to the /dev/sgX
958 508240c0 Bernhard Kohl
               device, but this is currently not implemented (and seems not
959 508240c0 Bernhard Kohl
               to be really necessary). So let's simply clear all queued
960 508240c0 Bernhard Kohl
               commands for the current device: */
961 508240c0 Bernhard Kohl
            id = current_tag & 0x0000ff00;
962 508240c0 Bernhard Kohl
            QTAILQ_FOREACH_SAFE(p, &s->queue, next, p_next) {
963 508240c0 Bernhard Kohl
                if ((p->tag & 0x0000ff00) == id) {
964 508240c0 Bernhard Kohl
                    current_dev->info->cancel_io(current_dev, p->tag);
965 508240c0 Bernhard Kohl
                    QTAILQ_REMOVE(&s->queue, p, next);
966 508240c0 Bernhard Kohl
                }
967 508240c0 Bernhard Kohl
            }
968 508240c0 Bernhard Kohl
969 508240c0 Bernhard Kohl
            lsi_disconnect(s);
970 508240c0 Bernhard Kohl
            break;
971 a917d384 pbrook
        default:
972 a917d384 pbrook
            if ((msg & 0x80) == 0) {
973 a917d384 pbrook
                goto bad;
974 a917d384 pbrook
            }
975 a917d384 pbrook
            s->current_lun = msg & 7;
976 a917d384 pbrook
            DPRINTF("Select LUN %d\n", s->current_lun);
977 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
978 a917d384 pbrook
            break;
979 a917d384 pbrook
        }
980 7d8406be pbrook
    }
981 a917d384 pbrook
    return;
982 a917d384 pbrook
bad:
983 a917d384 pbrook
    BADF("Unimplemented message 0x%02x\n", msg);
984 a917d384 pbrook
    lsi_set_phase(s, PHASE_MI);
985 a917d384 pbrook
    lsi_add_msg_byte(s, 7); /* MESSAGE REJECT */
986 a917d384 pbrook
    s->msg_action = 0;
987 7d8406be pbrook
}
988 7d8406be pbrook
989 7d8406be pbrook
/* Sign extend a 24-bit value.  */
990 7d8406be pbrook
static inline int32_t sxt24(int32_t n)
991 7d8406be pbrook
{
992 7d8406be pbrook
    return (n << 8) >> 8;
993 7d8406be pbrook
}
994 7d8406be pbrook
995 e20a8dff Blue Swirl
#define LSI_BUF_SIZE 4096
996 7d8406be pbrook
static void lsi_memcpy(LSIState *s, uint32_t dest, uint32_t src, int count)
997 7d8406be pbrook
{
998 7d8406be pbrook
    int n;
999 e20a8dff Blue Swirl
    uint8_t buf[LSI_BUF_SIZE];
1000 7d8406be pbrook
1001 7d8406be pbrook
    DPRINTF("memcpy dest 0x%08x src 0x%08x count %d\n", dest, src, count);
1002 7d8406be pbrook
    while (count) {
1003 e20a8dff Blue Swirl
        n = (count > LSI_BUF_SIZE) ? LSI_BUF_SIZE : count;
1004 7d8406be pbrook
        cpu_physical_memory_read(src, buf, n);
1005 7d8406be pbrook
        cpu_physical_memory_write(dest, buf, n);
1006 7d8406be pbrook
        src += n;
1007 7d8406be pbrook
        dest += n;
1008 7d8406be pbrook
        count -= n;
1009 7d8406be pbrook
    }
1010 7d8406be pbrook
}
1011 7d8406be pbrook
1012 a917d384 pbrook
static void lsi_wait_reselect(LSIState *s)
1013 a917d384 pbrook
{
1014 042ec49d Gerd Hoffmann
    lsi_request *p;
1015 042ec49d Gerd Hoffmann
1016 a917d384 pbrook
    DPRINTF("Wait Reselect\n");
1017 042ec49d Gerd Hoffmann
1018 042ec49d Gerd Hoffmann
    QTAILQ_FOREACH(p, &s->queue, next) {
1019 042ec49d Gerd Hoffmann
        if (p->pending) {
1020 aa4d32c4 Gerd Hoffmann
            lsi_reselect(s, p);
1021 a917d384 pbrook
            break;
1022 a917d384 pbrook
        }
1023 a917d384 pbrook
    }
1024 b96a0da0 Gerd Hoffmann
    if (s->current == NULL) {
1025 a917d384 pbrook
        s->waiting = 1;
1026 a917d384 pbrook
    }
1027 a917d384 pbrook
}
1028 a917d384 pbrook
1029 7d8406be pbrook
static void lsi_execute_script(LSIState *s)
1030 7d8406be pbrook
{
1031 7d8406be pbrook
    uint32_t insn;
1032 b25cf589 aliguori
    uint32_t addr, addr_high;
1033 7d8406be pbrook
    int opcode;
1034 ee4d919f aliguori
    int insn_processed = 0;
1035 7d8406be pbrook
1036 7d8406be pbrook
    s->istat1 |= LSI_ISTAT1_SRUN;
1037 7d8406be pbrook
again:
1038 ee4d919f aliguori
    insn_processed++;
1039 7d8406be pbrook
    insn = read_dword(s, s->dsp);
1040 02b373ad balrog
    if (!insn) {
1041 02b373ad balrog
        /* If we receive an empty opcode increment the DSP by 4 bytes
1042 02b373ad balrog
           instead of 8 and execute the next opcode at that location */
1043 02b373ad balrog
        s->dsp += 4;
1044 02b373ad balrog
        goto again;
1045 02b373ad balrog
    }
1046 7d8406be pbrook
    addr = read_dword(s, s->dsp + 4);
1047 b25cf589 aliguori
    addr_high = 0;
1048 7d8406be pbrook
    DPRINTF("SCRIPTS dsp=%08x opcode %08x arg %08x\n", s->dsp, insn, addr);
1049 7d8406be pbrook
    s->dsps = addr;
1050 7d8406be pbrook
    s->dcmd = insn >> 24;
1051 7d8406be pbrook
    s->dsp += 8;
1052 7d8406be pbrook
    switch (insn >> 30) {
1053 7d8406be pbrook
    case 0: /* Block move.  */
1054 7d8406be pbrook
        if (s->sist1 & LSI_SIST1_STO) {
1055 7d8406be pbrook
            DPRINTF("Delayed select timeout\n");
1056 7d8406be pbrook
            lsi_stop_script(s);
1057 7d8406be pbrook
            break;
1058 7d8406be pbrook
        }
1059 7d8406be pbrook
        s->dbc = insn & 0xffffff;
1060 7d8406be pbrook
        s->rbc = s->dbc;
1061 dd8edf01 aliguori
        /* ??? Set ESA.  */
1062 dd8edf01 aliguori
        s->ia = s->dsp - 8;
1063 7d8406be pbrook
        if (insn & (1 << 29)) {
1064 7d8406be pbrook
            /* Indirect addressing.  */
1065 7d8406be pbrook
            addr = read_dword(s, addr);
1066 7d8406be pbrook
        } else if (insn & (1 << 28)) {
1067 7d8406be pbrook
            uint32_t buf[2];
1068 7d8406be pbrook
            int32_t offset;
1069 7d8406be pbrook
            /* Table indirect addressing.  */
1070 dd8edf01 aliguori
1071 dd8edf01 aliguori
            /* 32-bit Table indirect */
1072 7d8406be pbrook
            offset = sxt24(addr);
1073 7d8406be pbrook
            cpu_physical_memory_read(s->dsa + offset, (uint8_t *)buf, 8);
1074 b25cf589 aliguori
            /* byte count is stored in bits 0:23 only */
1075 b25cf589 aliguori
            s->dbc = cpu_to_le32(buf[0]) & 0xffffff;
1076 7faa239c ths
            s->rbc = s->dbc;
1077 7d8406be pbrook
            addr = cpu_to_le32(buf[1]);
1078 b25cf589 aliguori
1079 b25cf589 aliguori
            /* 40-bit DMA, upper addr bits [39:32] stored in first DWORD of
1080 b25cf589 aliguori
             * table, bits [31:24] */
1081 b25cf589 aliguori
            if (lsi_dma_40bit(s))
1082 b25cf589 aliguori
                addr_high = cpu_to_le32(buf[0]) >> 24;
1083 dd8edf01 aliguori
            else if (lsi_dma_ti64bit(s)) {
1084 dd8edf01 aliguori
                int selector = (cpu_to_le32(buf[0]) >> 24) & 0x1f;
1085 dd8edf01 aliguori
                switch (selector) {
1086 dd8edf01 aliguori
                case 0 ... 0x0f:
1087 dd8edf01 aliguori
                    /* offset index into scratch registers since
1088 dd8edf01 aliguori
                     * TI64 mode can use registers C to R */
1089 dd8edf01 aliguori
                    addr_high = s->scratch[2 + selector];
1090 dd8edf01 aliguori
                    break;
1091 dd8edf01 aliguori
                case 0x10:
1092 dd8edf01 aliguori
                    addr_high = s->mmrs;
1093 dd8edf01 aliguori
                    break;
1094 dd8edf01 aliguori
                case 0x11:
1095 dd8edf01 aliguori
                    addr_high = s->mmws;
1096 dd8edf01 aliguori
                    break;
1097 dd8edf01 aliguori
                case 0x12:
1098 dd8edf01 aliguori
                    addr_high = s->sfs;
1099 dd8edf01 aliguori
                    break;
1100 dd8edf01 aliguori
                case 0x13:
1101 dd8edf01 aliguori
                    addr_high = s->drs;
1102 dd8edf01 aliguori
                    break;
1103 dd8edf01 aliguori
                case 0x14:
1104 dd8edf01 aliguori
                    addr_high = s->sbms;
1105 dd8edf01 aliguori
                    break;
1106 dd8edf01 aliguori
                case 0x15:
1107 dd8edf01 aliguori
                    addr_high = s->dbms;
1108 dd8edf01 aliguori
                    break;
1109 dd8edf01 aliguori
                default:
1110 dd8edf01 aliguori
                    BADF("Illegal selector specified (0x%x > 0x15)"
1111 dd8edf01 aliguori
                         " for 64-bit DMA block move", selector);
1112 dd8edf01 aliguori
                    break;
1113 dd8edf01 aliguori
                }
1114 dd8edf01 aliguori
            }
1115 dd8edf01 aliguori
        } else if (lsi_dma_64bit(s)) {
1116 dd8edf01 aliguori
            /* fetch a 3rd dword if 64-bit direct move is enabled and
1117 dd8edf01 aliguori
               only if we're not doing table indirect or indirect addressing */
1118 dd8edf01 aliguori
            s->dbms = read_dword(s, s->dsp);
1119 dd8edf01 aliguori
            s->dsp += 4;
1120 dd8edf01 aliguori
            s->ia = s->dsp - 12;
1121 7d8406be pbrook
        }
1122 7d8406be pbrook
        if ((s->sstat1 & PHASE_MASK) != ((insn >> 24) & 7)) {
1123 7d8406be pbrook
            DPRINTF("Wrong phase got %d expected %d\n",
1124 7d8406be pbrook
                    s->sstat1 & PHASE_MASK, (insn >> 24) & 7);
1125 7d8406be pbrook
            lsi_script_scsi_interrupt(s, LSI_SIST0_MA, 0);
1126 7d8406be pbrook
            break;
1127 7d8406be pbrook
        }
1128 7d8406be pbrook
        s->dnad = addr;
1129 b25cf589 aliguori
        s->dnad64 = addr_high;
1130 7d8406be pbrook
        switch (s->sstat1 & 0x7) {
1131 7d8406be pbrook
        case PHASE_DO:
1132 a917d384 pbrook
            s->waiting = 2;
1133 7d8406be pbrook
            lsi_do_dma(s, 1);
1134 a917d384 pbrook
            if (s->waiting)
1135 a917d384 pbrook
                s->waiting = 3;
1136 7d8406be pbrook
            break;
1137 7d8406be pbrook
        case PHASE_DI:
1138 a917d384 pbrook
            s->waiting = 2;
1139 7d8406be pbrook
            lsi_do_dma(s, 0);
1140 a917d384 pbrook
            if (s->waiting)
1141 a917d384 pbrook
                s->waiting = 3;
1142 7d8406be pbrook
            break;
1143 7d8406be pbrook
        case PHASE_CMD:
1144 7d8406be pbrook
            lsi_do_command(s);
1145 7d8406be pbrook
            break;
1146 7d8406be pbrook
        case PHASE_ST:
1147 7d8406be pbrook
            lsi_do_status(s);
1148 7d8406be pbrook
            break;
1149 7d8406be pbrook
        case PHASE_MO:
1150 7d8406be pbrook
            lsi_do_msgout(s);
1151 7d8406be pbrook
            break;
1152 7d8406be pbrook
        case PHASE_MI:
1153 7d8406be pbrook
            lsi_do_msgin(s);
1154 7d8406be pbrook
            break;
1155 7d8406be pbrook
        default:
1156 7d8406be pbrook
            BADF("Unimplemented phase %d\n", s->sstat1 & PHASE_MASK);
1157 7d8406be pbrook
            exit(1);
1158 7d8406be pbrook
        }
1159 7d8406be pbrook
        s->dfifo = s->dbc & 0xff;
1160 7d8406be pbrook
        s->ctest5 = (s->ctest5 & 0xfc) | ((s->dbc >> 8) & 3);
1161 7d8406be pbrook
        s->sbc = s->dbc;
1162 7d8406be pbrook
        s->rbc -= s->dbc;
1163 7d8406be pbrook
        s->ua = addr + s->dbc;
1164 7d8406be pbrook
        break;
1165 7d8406be pbrook
1166 7d8406be pbrook
    case 1: /* IO or Read/Write instruction.  */
1167 7d8406be pbrook
        opcode = (insn >> 27) & 7;
1168 7d8406be pbrook
        if (opcode < 5) {
1169 7d8406be pbrook
            uint32_t id;
1170 7d8406be pbrook
1171 7d8406be pbrook
            if (insn & (1 << 25)) {
1172 7d8406be pbrook
                id = read_dword(s, s->dsa + sxt24(insn));
1173 7d8406be pbrook
            } else {
1174 07a1bea8 Laszlo Ast
                id = insn;
1175 7d8406be pbrook
            }
1176 7d8406be pbrook
            id = (id >> 16) & 0xf;
1177 7d8406be pbrook
            if (insn & (1 << 26)) {
1178 7d8406be pbrook
                addr = s->dsp + sxt24(addr);
1179 7d8406be pbrook
            }
1180 7d8406be pbrook
            s->dnad = addr;
1181 7d8406be pbrook
            switch (opcode) {
1182 7d8406be pbrook
            case 0: /* Select */
1183 a917d384 pbrook
                s->sdid = id;
1184 38f5b2b8 Laszlo Ast
                if (s->scntl1 & LSI_SCNTL1_CON) {
1185 38f5b2b8 Laszlo Ast
                    DPRINTF("Already reselected, jumping to alternative address\n");
1186 38f5b2b8 Laszlo Ast
                    s->dsp = s->dnad;
1187 a917d384 pbrook
                    break;
1188 a917d384 pbrook
                }
1189 7d8406be pbrook
                s->sstat0 |= LSI_SSTAT0_WOA;
1190 7d8406be pbrook
                s->scntl1 &= ~LSI_SCNTL1_IARB;
1191 ca9c39fa Gerd Hoffmann
                if (id >= LSI_MAX_DEVS || !s->bus.devs[id]) {
1192 64d56409 Jan Kiszka
                    lsi_bad_selection(s, id);
1193 7d8406be pbrook
                    break;
1194 7d8406be pbrook
                }
1195 7d8406be pbrook
                DPRINTF("Selected target %d%s\n",
1196 7d8406be pbrook
                        id, insn & (1 << 3) ? " ATN" : "");
1197 7d8406be pbrook
                /* ??? Linux drivers compain when this is set.  Maybe
1198 7d8406be pbrook
                   it only applies in low-level mode (unimplemented).
1199 7d8406be pbrook
                lsi_script_scsi_interrupt(s, LSI_SIST0_CMP, 0); */
1200 af12ac98 Gerd Hoffmann
                s->select_tag = id << 8;
1201 7d8406be pbrook
                s->scntl1 |= LSI_SCNTL1_CON;
1202 7d8406be pbrook
                if (insn & (1 << 3)) {
1203 7d8406be pbrook
                    s->socl |= LSI_SOCL_ATN;
1204 7d8406be pbrook
                }
1205 7d8406be pbrook
                lsi_set_phase(s, PHASE_MO);
1206 7d8406be pbrook
                break;
1207 7d8406be pbrook
            case 1: /* Disconnect */
1208 a15fdf86 Laszlo Ast
                DPRINTF("Wait Disconnect\n");
1209 7d8406be pbrook
                s->scntl1 &= ~LSI_SCNTL1_CON;
1210 7d8406be pbrook
                break;
1211 7d8406be pbrook
            case 2: /* Wait Reselect */
1212 e560125e Laszlo Ast
                if (!lsi_irq_on_rsl(s)) {
1213 e560125e Laszlo Ast
                    lsi_wait_reselect(s);
1214 e560125e Laszlo Ast
                }
1215 7d8406be pbrook
                break;
1216 7d8406be pbrook
            case 3: /* Set */
1217 7d8406be pbrook
                DPRINTF("Set%s%s%s%s\n",
1218 7d8406be pbrook
                        insn & (1 << 3) ? " ATN" : "",
1219 7d8406be pbrook
                        insn & (1 << 6) ? " ACK" : "",
1220 7d8406be pbrook
                        insn & (1 << 9) ? " TM" : "",
1221 7d8406be pbrook
                        insn & (1 << 10) ? " CC" : "");
1222 7d8406be pbrook
                if (insn & (1 << 3)) {
1223 7d8406be pbrook
                    s->socl |= LSI_SOCL_ATN;
1224 7d8406be pbrook
                    lsi_set_phase(s, PHASE_MO);
1225 7d8406be pbrook
                }
1226 7d8406be pbrook
                if (insn & (1 << 9)) {
1227 7d8406be pbrook
                    BADF("Target mode not implemented\n");
1228 7d8406be pbrook
                    exit(1);
1229 7d8406be pbrook
                }
1230 7d8406be pbrook
                if (insn & (1 << 10))
1231 7d8406be pbrook
                    s->carry = 1;
1232 7d8406be pbrook
                break;
1233 7d8406be pbrook
            case 4: /* Clear */
1234 7d8406be pbrook
                DPRINTF("Clear%s%s%s%s\n",
1235 7d8406be pbrook
                        insn & (1 << 3) ? " ATN" : "",
1236 7d8406be pbrook
                        insn & (1 << 6) ? " ACK" : "",
1237 7d8406be pbrook
                        insn & (1 << 9) ? " TM" : "",
1238 7d8406be pbrook
                        insn & (1 << 10) ? " CC" : "");
1239 7d8406be pbrook
                if (insn & (1 << 3)) {
1240 7d8406be pbrook
                    s->socl &= ~LSI_SOCL_ATN;
1241 7d8406be pbrook
                }
1242 7d8406be pbrook
                if (insn & (1 << 10))
1243 7d8406be pbrook
                    s->carry = 0;
1244 7d8406be pbrook
                break;
1245 7d8406be pbrook
            }
1246 7d8406be pbrook
        } else {
1247 7d8406be pbrook
            uint8_t op0;
1248 7d8406be pbrook
            uint8_t op1;
1249 7d8406be pbrook
            uint8_t data8;
1250 7d8406be pbrook
            int reg;
1251 7d8406be pbrook
            int operator;
1252 7d8406be pbrook
#ifdef DEBUG_LSI
1253 7d8406be pbrook
            static const char *opcode_names[3] =
1254 7d8406be pbrook
                {"Write", "Read", "Read-Modify-Write"};
1255 7d8406be pbrook
            static const char *operator_names[8] =
1256 7d8406be pbrook
                {"MOV", "SHL", "OR", "XOR", "AND", "SHR", "ADD", "ADC"};
1257 7d8406be pbrook
#endif
1258 7d8406be pbrook
1259 7d8406be pbrook
            reg = ((insn >> 16) & 0x7f) | (insn & 0x80);
1260 7d8406be pbrook
            data8 = (insn >> 8) & 0xff;
1261 7d8406be pbrook
            opcode = (insn >> 27) & 7;
1262 7d8406be pbrook
            operator = (insn >> 24) & 7;
1263 a917d384 pbrook
            DPRINTF("%s reg 0x%x %s data8=0x%02x sfbr=0x%02x%s\n",
1264 7d8406be pbrook
                    opcode_names[opcode - 5], reg,
1265 a917d384 pbrook
                    operator_names[operator], data8, s->sfbr,
1266 7d8406be pbrook
                    (insn & (1 << 23)) ? " SFBR" : "");
1267 7d8406be pbrook
            op0 = op1 = 0;
1268 7d8406be pbrook
            switch (opcode) {
1269 7d8406be pbrook
            case 5: /* From SFBR */
1270 7d8406be pbrook
                op0 = s->sfbr;
1271 7d8406be pbrook
                op1 = data8;
1272 7d8406be pbrook
                break;
1273 7d8406be pbrook
            case 6: /* To SFBR */
1274 7d8406be pbrook
                if (operator)
1275 7d8406be pbrook
                    op0 = lsi_reg_readb(s, reg);
1276 7d8406be pbrook
                op1 = data8;
1277 7d8406be pbrook
                break;
1278 7d8406be pbrook
            case 7: /* Read-modify-write */
1279 7d8406be pbrook
                if (operator)
1280 7d8406be pbrook
                    op0 = lsi_reg_readb(s, reg);
1281 7d8406be pbrook
                if (insn & (1 << 23)) {
1282 7d8406be pbrook
                    op1 = s->sfbr;
1283 7d8406be pbrook
                } else {
1284 7d8406be pbrook
                    op1 = data8;
1285 7d8406be pbrook
                }
1286 7d8406be pbrook
                break;
1287 7d8406be pbrook
            }
1288 7d8406be pbrook
1289 7d8406be pbrook
            switch (operator) {
1290 7d8406be pbrook
            case 0: /* move */
1291 7d8406be pbrook
                op0 = op1;
1292 7d8406be pbrook
                break;
1293 7d8406be pbrook
            case 1: /* Shift left */
1294 7d8406be pbrook
                op1 = op0 >> 7;
1295 7d8406be pbrook
                op0 = (op0 << 1) | s->carry;
1296 7d8406be pbrook
                s->carry = op1;
1297 7d8406be pbrook
                break;
1298 7d8406be pbrook
            case 2: /* OR */
1299 7d8406be pbrook
                op0 |= op1;
1300 7d8406be pbrook
                break;
1301 7d8406be pbrook
            case 3: /* XOR */
1302 dcfb9014 ths
                op0 ^= op1;
1303 7d8406be pbrook
                break;
1304 7d8406be pbrook
            case 4: /* AND */
1305 7d8406be pbrook
                op0 &= op1;
1306 7d8406be pbrook
                break;
1307 7d8406be pbrook
            case 5: /* SHR */
1308 7d8406be pbrook
                op1 = op0 & 1;
1309 7d8406be pbrook
                op0 = (op0 >> 1) | (s->carry << 7);
1310 687fa640 ths
                s->carry = op1;
1311 7d8406be pbrook
                break;
1312 7d8406be pbrook
            case 6: /* ADD */
1313 7d8406be pbrook
                op0 += op1;
1314 7d8406be pbrook
                s->carry = op0 < op1;
1315 7d8406be pbrook
                break;
1316 7d8406be pbrook
            case 7: /* ADC */
1317 7d8406be pbrook
                op0 += op1 + s->carry;
1318 7d8406be pbrook
                if (s->carry)
1319 7d8406be pbrook
                    s->carry = op0 <= op1;
1320 7d8406be pbrook
                else
1321 7d8406be pbrook
                    s->carry = op0 < op1;
1322 7d8406be pbrook
                break;
1323 7d8406be pbrook
            }
1324 7d8406be pbrook
1325 7d8406be pbrook
            switch (opcode) {
1326 7d8406be pbrook
            case 5: /* From SFBR */
1327 7d8406be pbrook
            case 7: /* Read-modify-write */
1328 7d8406be pbrook
                lsi_reg_writeb(s, reg, op0);
1329 7d8406be pbrook
                break;
1330 7d8406be pbrook
            case 6: /* To SFBR */
1331 7d8406be pbrook
                s->sfbr = op0;
1332 7d8406be pbrook
                break;
1333 7d8406be pbrook
            }
1334 7d8406be pbrook
        }
1335 7d8406be pbrook
        break;
1336 7d8406be pbrook
1337 7d8406be pbrook
    case 2: /* Transfer Control.  */
1338 7d8406be pbrook
        {
1339 7d8406be pbrook
            int cond;
1340 7d8406be pbrook
            int jmp;
1341 7d8406be pbrook
1342 7d8406be pbrook
            if ((insn & 0x002e0000) == 0) {
1343 7d8406be pbrook
                DPRINTF("NOP\n");
1344 7d8406be pbrook
                break;
1345 7d8406be pbrook
            }
1346 7d8406be pbrook
            if (s->sist1 & LSI_SIST1_STO) {
1347 7d8406be pbrook
                DPRINTF("Delayed select timeout\n");
1348 7d8406be pbrook
                lsi_stop_script(s);
1349 7d8406be pbrook
                break;
1350 7d8406be pbrook
            }
1351 7d8406be pbrook
            cond = jmp = (insn & (1 << 19)) != 0;
1352 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 21))) {
1353 7d8406be pbrook
                DPRINTF("Compare carry %d\n", s->carry == jmp);
1354 7d8406be pbrook
                cond = s->carry != 0;
1355 7d8406be pbrook
            }
1356 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 17))) {
1357 7d8406be pbrook
                DPRINTF("Compare phase %d %c= %d\n",
1358 7d8406be pbrook
                        (s->sstat1 & PHASE_MASK),
1359 7d8406be pbrook
                        jmp ? '=' : '!',
1360 7d8406be pbrook
                        ((insn >> 24) & 7));
1361 7d8406be pbrook
                cond = (s->sstat1 & PHASE_MASK) == ((insn >> 24) & 7);
1362 7d8406be pbrook
            }
1363 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 18))) {
1364 7d8406be pbrook
                uint8_t mask;
1365 7d8406be pbrook
1366 7d8406be pbrook
                mask = (~insn >> 8) & 0xff;
1367 7d8406be pbrook
                DPRINTF("Compare data 0x%x & 0x%x %c= 0x%x\n",
1368 7d8406be pbrook
                        s->sfbr, mask, jmp ? '=' : '!', insn & mask);
1369 7d8406be pbrook
                cond = (s->sfbr & mask) == (insn & mask);
1370 7d8406be pbrook
            }
1371 7d8406be pbrook
            if (cond == jmp) {
1372 7d8406be pbrook
                if (insn & (1 << 23)) {
1373 7d8406be pbrook
                    /* Relative address.  */
1374 7d8406be pbrook
                    addr = s->dsp + sxt24(addr);
1375 7d8406be pbrook
                }
1376 7d8406be pbrook
                switch ((insn >> 27) & 7) {
1377 7d8406be pbrook
                case 0: /* Jump */
1378 7d8406be pbrook
                    DPRINTF("Jump to 0x%08x\n", addr);
1379 7d8406be pbrook
                    s->dsp = addr;
1380 7d8406be pbrook
                    break;
1381 7d8406be pbrook
                case 1: /* Call */
1382 7d8406be pbrook
                    DPRINTF("Call 0x%08x\n", addr);
1383 7d8406be pbrook
                    s->temp = s->dsp;
1384 7d8406be pbrook
                    s->dsp = addr;
1385 7d8406be pbrook
                    break;
1386 7d8406be pbrook
                case 2: /* Return */
1387 7d8406be pbrook
                    DPRINTF("Return to 0x%08x\n", s->temp);
1388 7d8406be pbrook
                    s->dsp = s->temp;
1389 7d8406be pbrook
                    break;
1390 7d8406be pbrook
                case 3: /* Interrupt */
1391 7d8406be pbrook
                    DPRINTF("Interrupt 0x%08x\n", s->dsps);
1392 7d8406be pbrook
                    if ((insn & (1 << 20)) != 0) {
1393 7d8406be pbrook
                        s->istat0 |= LSI_ISTAT0_INTF;
1394 7d8406be pbrook
                        lsi_update_irq(s);
1395 7d8406be pbrook
                    } else {
1396 7d8406be pbrook
                        lsi_script_dma_interrupt(s, LSI_DSTAT_SIR);
1397 7d8406be pbrook
                    }
1398 7d8406be pbrook
                    break;
1399 7d8406be pbrook
                default:
1400 7d8406be pbrook
                    DPRINTF("Illegal transfer control\n");
1401 7d8406be pbrook
                    lsi_script_dma_interrupt(s, LSI_DSTAT_IID);
1402 7d8406be pbrook
                    break;
1403 7d8406be pbrook
                }
1404 7d8406be pbrook
            } else {
1405 7d8406be pbrook
                DPRINTF("Control condition failed\n");
1406 7d8406be pbrook
            }
1407 7d8406be pbrook
        }
1408 7d8406be pbrook
        break;
1409 7d8406be pbrook
1410 7d8406be pbrook
    case 3:
1411 7d8406be pbrook
        if ((insn & (1 << 29)) == 0) {
1412 7d8406be pbrook
            /* Memory move.  */
1413 7d8406be pbrook
            uint32_t dest;
1414 7d8406be pbrook
            /* ??? The docs imply the destination address is loaded into
1415 7d8406be pbrook
               the TEMP register.  However the Linux drivers rely on
1416 7d8406be pbrook
               the value being presrved.  */
1417 7d8406be pbrook
            dest = read_dword(s, s->dsp);
1418 7d8406be pbrook
            s->dsp += 4;
1419 7d8406be pbrook
            lsi_memcpy(s, dest, addr, insn & 0xffffff);
1420 7d8406be pbrook
        } else {
1421 7d8406be pbrook
            uint8_t data[7];
1422 7d8406be pbrook
            int reg;
1423 7d8406be pbrook
            int n;
1424 7d8406be pbrook
            int i;
1425 7d8406be pbrook
1426 7d8406be pbrook
            if (insn & (1 << 28)) {
1427 7d8406be pbrook
                addr = s->dsa + sxt24(addr);
1428 7d8406be pbrook
            }
1429 7d8406be pbrook
            n = (insn & 7);
1430 7d8406be pbrook
            reg = (insn >> 16) & 0xff;
1431 7d8406be pbrook
            if (insn & (1 << 24)) {
1432 7d8406be pbrook
                cpu_physical_memory_read(addr, data, n);
1433 a917d384 pbrook
                DPRINTF("Load reg 0x%x size %d addr 0x%08x = %08x\n", reg, n,
1434 a917d384 pbrook
                        addr, *(int *)data);
1435 7d8406be pbrook
                for (i = 0; i < n; i++) {
1436 7d8406be pbrook
                    lsi_reg_writeb(s, reg + i, data[i]);
1437 7d8406be pbrook
                }
1438 7d8406be pbrook
            } else {
1439 7d8406be pbrook
                DPRINTF("Store reg 0x%x size %d addr 0x%08x\n", reg, n, addr);
1440 7d8406be pbrook
                for (i = 0; i < n; i++) {
1441 7d8406be pbrook
                    data[i] = lsi_reg_readb(s, reg + i);
1442 7d8406be pbrook
                }
1443 7d8406be pbrook
                cpu_physical_memory_write(addr, data, n);
1444 7d8406be pbrook
            }
1445 7d8406be pbrook
        }
1446 7d8406be pbrook
    }
1447 ee4d919f aliguori
    if (insn_processed > 10000 && !s->waiting) {
1448 64c68080 pbrook
        /* Some windows drivers make the device spin waiting for a memory
1449 64c68080 pbrook
           location to change.  If we have been executed a lot of code then
1450 64c68080 pbrook
           assume this is the case and force an unexpected device disconnect.
1451 64c68080 pbrook
           This is apparently sufficient to beat the drivers into submission.
1452 64c68080 pbrook
         */
1453 ee4d919f aliguori
        if (!(s->sien0 & LSI_SIST0_UDC))
1454 ee4d919f aliguori
            fprintf(stderr, "inf. loop with UDC masked\n");
1455 ee4d919f aliguori
        lsi_script_scsi_interrupt(s, LSI_SIST0_UDC, 0);
1456 ee4d919f aliguori
        lsi_disconnect(s);
1457 ee4d919f aliguori
    } else if (s->istat1 & LSI_ISTAT1_SRUN && !s->waiting) {
1458 7d8406be pbrook
        if (s->dcntl & LSI_DCNTL_SSM) {
1459 7d8406be pbrook
            lsi_script_dma_interrupt(s, LSI_DSTAT_SSI);
1460 7d8406be pbrook
        } else {
1461 7d8406be pbrook
            goto again;
1462 7d8406be pbrook
        }
1463 7d8406be pbrook
    }
1464 7d8406be pbrook
    DPRINTF("SCRIPTS execution stopped\n");
1465 7d8406be pbrook
}
1466 7d8406be pbrook
1467 7d8406be pbrook
static uint8_t lsi_reg_readb(LSIState *s, int offset)
1468 7d8406be pbrook
{
1469 7d8406be pbrook
    uint8_t tmp;
1470 75f76531 aurel32
#define CASE_GET_REG24(name, addr) \
1471 75f76531 aurel32
    case addr: return s->name & 0xff; \
1472 75f76531 aurel32
    case addr + 1: return (s->name >> 8) & 0xff; \
1473 75f76531 aurel32
    case addr + 2: return (s->name >> 16) & 0xff;
1474 75f76531 aurel32
1475 7d8406be pbrook
#define CASE_GET_REG32(name, addr) \
1476 7d8406be pbrook
    case addr: return s->name & 0xff; \
1477 7d8406be pbrook
    case addr + 1: return (s->name >> 8) & 0xff; \
1478 7d8406be pbrook
    case addr + 2: return (s->name >> 16) & 0xff; \
1479 7d8406be pbrook
    case addr + 3: return (s->name >> 24) & 0xff;
1480 7d8406be pbrook
1481 7d8406be pbrook
#ifdef DEBUG_LSI_REG
1482 7d8406be pbrook
    DPRINTF("Read reg %x\n", offset);
1483 7d8406be pbrook
#endif
1484 7d8406be pbrook
    switch (offset) {
1485 7d8406be pbrook
    case 0x00: /* SCNTL0 */
1486 7d8406be pbrook
        return s->scntl0;
1487 7d8406be pbrook
    case 0x01: /* SCNTL1 */
1488 7d8406be pbrook
        return s->scntl1;
1489 7d8406be pbrook
    case 0x02: /* SCNTL2 */
1490 7d8406be pbrook
        return s->scntl2;
1491 7d8406be pbrook
    case 0x03: /* SCNTL3 */
1492 7d8406be pbrook
        return s->scntl3;
1493 7d8406be pbrook
    case 0x04: /* SCID */
1494 7d8406be pbrook
        return s->scid;
1495 7d8406be pbrook
    case 0x05: /* SXFER */
1496 7d8406be pbrook
        return s->sxfer;
1497 7d8406be pbrook
    case 0x06: /* SDID */
1498 7d8406be pbrook
        return s->sdid;
1499 7d8406be pbrook
    case 0x07: /* GPREG0 */
1500 7d8406be pbrook
        return 0x7f;
1501 985a03b0 ths
    case 0x08: /* Revision ID */
1502 985a03b0 ths
        return 0x00;
1503 a917d384 pbrook
    case 0xa: /* SSID */
1504 a917d384 pbrook
        return s->ssid;
1505 7d8406be pbrook
    case 0xb: /* SBCL */
1506 7d8406be pbrook
        /* ??? This is not correct. However it's (hopefully) only
1507 7d8406be pbrook
           used for diagnostics, so should be ok.  */
1508 7d8406be pbrook
        return 0;
1509 7d8406be pbrook
    case 0xc: /* DSTAT */
1510 7d8406be pbrook
        tmp = s->dstat | 0x80;
1511 7d8406be pbrook
        if ((s->istat0 & LSI_ISTAT0_INTF) == 0)
1512 7d8406be pbrook
            s->dstat = 0;
1513 7d8406be pbrook
        lsi_update_irq(s);
1514 7d8406be pbrook
        return tmp;
1515 7d8406be pbrook
    case 0x0d: /* SSTAT0 */
1516 7d8406be pbrook
        return s->sstat0;
1517 7d8406be pbrook
    case 0x0e: /* SSTAT1 */
1518 7d8406be pbrook
        return s->sstat1;
1519 7d8406be pbrook
    case 0x0f: /* SSTAT2 */
1520 7d8406be pbrook
        return s->scntl1 & LSI_SCNTL1_CON ? 0 : 2;
1521 7d8406be pbrook
    CASE_GET_REG32(dsa, 0x10)
1522 7d8406be pbrook
    case 0x14: /* ISTAT0 */
1523 7d8406be pbrook
        return s->istat0;
1524 ecabe8cc aliguori
    case 0x15: /* ISTAT1 */
1525 ecabe8cc aliguori
        return s->istat1;
1526 7d8406be pbrook
    case 0x16: /* MBOX0 */
1527 7d8406be pbrook
        return s->mbox0;
1528 7d8406be pbrook
    case 0x17: /* MBOX1 */
1529 7d8406be pbrook
        return s->mbox1;
1530 7d8406be pbrook
    case 0x18: /* CTEST0 */
1531 7d8406be pbrook
        return 0xff;
1532 7d8406be pbrook
    case 0x19: /* CTEST1 */
1533 7d8406be pbrook
        return 0;
1534 7d8406be pbrook
    case 0x1a: /* CTEST2 */
1535 9167a69a balrog
        tmp = s->ctest2 | LSI_CTEST2_DACK | LSI_CTEST2_CM;
1536 7d8406be pbrook
        if (s->istat0 & LSI_ISTAT0_SIGP) {
1537 7d8406be pbrook
            s->istat0 &= ~LSI_ISTAT0_SIGP;
1538 7d8406be pbrook
            tmp |= LSI_CTEST2_SIGP;
1539 7d8406be pbrook
        }
1540 7d8406be pbrook
        return tmp;
1541 7d8406be pbrook
    case 0x1b: /* CTEST3 */
1542 7d8406be pbrook
        return s->ctest3;
1543 7d8406be pbrook
    CASE_GET_REG32(temp, 0x1c)
1544 7d8406be pbrook
    case 0x20: /* DFIFO */
1545 7d8406be pbrook
        return 0;
1546 7d8406be pbrook
    case 0x21: /* CTEST4 */
1547 7d8406be pbrook
        return s->ctest4;
1548 7d8406be pbrook
    case 0x22: /* CTEST5 */
1549 7d8406be pbrook
        return s->ctest5;
1550 985a03b0 ths
    case 0x23: /* CTEST6 */
1551 985a03b0 ths
         return 0;
1552 75f76531 aurel32
    CASE_GET_REG24(dbc, 0x24)
1553 7d8406be pbrook
    case 0x27: /* DCMD */
1554 7d8406be pbrook
        return s->dcmd;
1555 4b9a2d6d Sebastian Herbszt
    CASE_GET_REG32(dnad, 0x28)
1556 7d8406be pbrook
    CASE_GET_REG32(dsp, 0x2c)
1557 7d8406be pbrook
    CASE_GET_REG32(dsps, 0x30)
1558 7d8406be pbrook
    CASE_GET_REG32(scratch[0], 0x34)
1559 7d8406be pbrook
    case 0x38: /* DMODE */
1560 7d8406be pbrook
        return s->dmode;
1561 7d8406be pbrook
    case 0x39: /* DIEN */
1562 7d8406be pbrook
        return s->dien;
1563 bd8ee11a Sebastian Herbszt
    case 0x3a: /* SBR */
1564 bd8ee11a Sebastian Herbszt
        return s->sbr;
1565 7d8406be pbrook
    case 0x3b: /* DCNTL */
1566 7d8406be pbrook
        return s->dcntl;
1567 7d8406be pbrook
    case 0x40: /* SIEN0 */
1568 7d8406be pbrook
        return s->sien0;
1569 7d8406be pbrook
    case 0x41: /* SIEN1 */
1570 7d8406be pbrook
        return s->sien1;
1571 7d8406be pbrook
    case 0x42: /* SIST0 */
1572 7d8406be pbrook
        tmp = s->sist0;
1573 7d8406be pbrook
        s->sist0 = 0;
1574 7d8406be pbrook
        lsi_update_irq(s);
1575 7d8406be pbrook
        return tmp;
1576 7d8406be pbrook
    case 0x43: /* SIST1 */
1577 7d8406be pbrook
        tmp = s->sist1;
1578 7d8406be pbrook
        s->sist1 = 0;
1579 7d8406be pbrook
        lsi_update_irq(s);
1580 7d8406be pbrook
        return tmp;
1581 9167a69a balrog
    case 0x46: /* MACNTL */
1582 9167a69a balrog
        return 0x0f;
1583 7d8406be pbrook
    case 0x47: /* GPCNTL0 */
1584 7d8406be pbrook
        return 0x0f;
1585 7d8406be pbrook
    case 0x48: /* STIME0 */
1586 7d8406be pbrook
        return s->stime0;
1587 7d8406be pbrook
    case 0x4a: /* RESPID0 */
1588 7d8406be pbrook
        return s->respid0;
1589 7d8406be pbrook
    case 0x4b: /* RESPID1 */
1590 7d8406be pbrook
        return s->respid1;
1591 7d8406be pbrook
    case 0x4d: /* STEST1 */
1592 7d8406be pbrook
        return s->stest1;
1593 7d8406be pbrook
    case 0x4e: /* STEST2 */
1594 7d8406be pbrook
        return s->stest2;
1595 7d8406be pbrook
    case 0x4f: /* STEST3 */
1596 7d8406be pbrook
        return s->stest3;
1597 a917d384 pbrook
    case 0x50: /* SIDL */
1598 a917d384 pbrook
        /* This is needed by the linux drivers.  We currently only update it
1599 a917d384 pbrook
           during the MSG IN phase.  */
1600 a917d384 pbrook
        return s->sidl;
1601 7d8406be pbrook
    case 0x52: /* STEST4 */
1602 7d8406be pbrook
        return 0xe0;
1603 7d8406be pbrook
    case 0x56: /* CCNTL0 */
1604 7d8406be pbrook
        return s->ccntl0;
1605 7d8406be pbrook
    case 0x57: /* CCNTL1 */
1606 7d8406be pbrook
        return s->ccntl1;
1607 a917d384 pbrook
    case 0x58: /* SBDL */
1608 a917d384 pbrook
        /* Some drivers peek at the data bus during the MSG IN phase.  */
1609 a917d384 pbrook
        if ((s->sstat1 & PHASE_MASK) == PHASE_MI)
1610 a917d384 pbrook
            return s->msg[0];
1611 a917d384 pbrook
        return 0;
1612 a917d384 pbrook
    case 0x59: /* SBDL high */
1613 7d8406be pbrook
        return 0;
1614 7d8406be pbrook
    CASE_GET_REG32(mmrs, 0xa0)
1615 7d8406be pbrook
    CASE_GET_REG32(mmws, 0xa4)
1616 7d8406be pbrook
    CASE_GET_REG32(sfs, 0xa8)
1617 7d8406be pbrook
    CASE_GET_REG32(drs, 0xac)
1618 7d8406be pbrook
    CASE_GET_REG32(sbms, 0xb0)
1619 ab57d967 aliguori
    CASE_GET_REG32(dbms, 0xb4)
1620 7d8406be pbrook
    CASE_GET_REG32(dnad64, 0xb8)
1621 7d8406be pbrook
    CASE_GET_REG32(pmjad1, 0xc0)
1622 7d8406be pbrook
    CASE_GET_REG32(pmjad2, 0xc4)
1623 7d8406be pbrook
    CASE_GET_REG32(rbc, 0xc8)
1624 7d8406be pbrook
    CASE_GET_REG32(ua, 0xcc)
1625 7d8406be pbrook
    CASE_GET_REG32(ia, 0xd4)
1626 7d8406be pbrook
    CASE_GET_REG32(sbc, 0xd8)
1627 7d8406be pbrook
    CASE_GET_REG32(csbc, 0xdc)
1628 7d8406be pbrook
    }
1629 7d8406be pbrook
    if (offset >= 0x5c && offset < 0xa0) {
1630 7d8406be pbrook
        int n;
1631 7d8406be pbrook
        int shift;
1632 7d8406be pbrook
        n = (offset - 0x58) >> 2;
1633 7d8406be pbrook
        shift = (offset & 3) * 8;
1634 7d8406be pbrook
        return (s->scratch[n] >> shift) & 0xff;
1635 7d8406be pbrook
    }
1636 7d8406be pbrook
    BADF("readb 0x%x\n", offset);
1637 7d8406be pbrook
    exit(1);
1638 75f76531 aurel32
#undef CASE_GET_REG24
1639 7d8406be pbrook
#undef CASE_GET_REG32
1640 7d8406be pbrook
}
1641 7d8406be pbrook
1642 7d8406be pbrook
static void lsi_reg_writeb(LSIState *s, int offset, uint8_t val)
1643 7d8406be pbrook
{
1644 49c47daa Sebastian Herbszt
#define CASE_SET_REG24(name, addr) \
1645 49c47daa Sebastian Herbszt
    case addr    : s->name &= 0xffffff00; s->name |= val;       break; \
1646 49c47daa Sebastian Herbszt
    case addr + 1: s->name &= 0xffff00ff; s->name |= val << 8;  break; \
1647 49c47daa Sebastian Herbszt
    case addr + 2: s->name &= 0xff00ffff; s->name |= val << 16; break;
1648 49c47daa Sebastian Herbszt
1649 7d8406be pbrook
#define CASE_SET_REG32(name, addr) \
1650 7d8406be pbrook
    case addr    : s->name &= 0xffffff00; s->name |= val;       break; \
1651 7d8406be pbrook
    case addr + 1: s->name &= 0xffff00ff; s->name |= val << 8;  break; \
1652 7d8406be pbrook
    case addr + 2: s->name &= 0xff00ffff; s->name |= val << 16; break; \
1653 7d8406be pbrook
    case addr + 3: s->name &= 0x00ffffff; s->name |= val << 24; break;
1654 7d8406be pbrook
1655 7d8406be pbrook
#ifdef DEBUG_LSI_REG
1656 7d8406be pbrook
    DPRINTF("Write reg %x = %02x\n", offset, val);
1657 7d8406be pbrook
#endif
1658 7d8406be pbrook
    switch (offset) {
1659 7d8406be pbrook
    case 0x00: /* SCNTL0 */
1660 7d8406be pbrook
        s->scntl0 = val;
1661 7d8406be pbrook
        if (val & LSI_SCNTL0_START) {
1662 7d8406be pbrook
            BADF("Start sequence not implemented\n");
1663 7d8406be pbrook
        }
1664 7d8406be pbrook
        break;
1665 7d8406be pbrook
    case 0x01: /* SCNTL1 */
1666 7d8406be pbrook
        s->scntl1 = val & ~LSI_SCNTL1_SST;
1667 7d8406be pbrook
        if (val & LSI_SCNTL1_IARB) {
1668 7d8406be pbrook
            BADF("Immediate Arbritration not implemented\n");
1669 7d8406be pbrook
        }
1670 7d8406be pbrook
        if (val & LSI_SCNTL1_RST) {
1671 680a34ee Jan Kiszka
            if (!(s->sstat0 & LSI_SSTAT0_RST)) {
1672 680a34ee Jan Kiszka
                DeviceState *dev;
1673 680a34ee Jan Kiszka
                int id;
1674 680a34ee Jan Kiszka
1675 680a34ee Jan Kiszka
                for (id = 0; id < s->bus.ndev; id++) {
1676 680a34ee Jan Kiszka
                    if (s->bus.devs[id]) {
1677 680a34ee Jan Kiszka
                        dev = &s->bus.devs[id]->qdev;
1678 680a34ee Jan Kiszka
                        dev->info->reset(dev);
1679 680a34ee Jan Kiszka
                    }
1680 680a34ee Jan Kiszka
                }
1681 680a34ee Jan Kiszka
                s->sstat0 |= LSI_SSTAT0_RST;
1682 680a34ee Jan Kiszka
                lsi_script_scsi_interrupt(s, LSI_SIST0_RST, 0);
1683 680a34ee Jan Kiszka
            }
1684 7d8406be pbrook
        } else {
1685 7d8406be pbrook
            s->sstat0 &= ~LSI_SSTAT0_RST;
1686 7d8406be pbrook
        }
1687 7d8406be pbrook
        break;
1688 7d8406be pbrook
    case 0x02: /* SCNTL2 */
1689 7d8406be pbrook
        val &= ~(LSI_SCNTL2_WSR | LSI_SCNTL2_WSS);
1690 3d834c78 ths
        s->scntl2 = val;
1691 7d8406be pbrook
        break;
1692 7d8406be pbrook
    case 0x03: /* SCNTL3 */
1693 7d8406be pbrook
        s->scntl3 = val;
1694 7d8406be pbrook
        break;
1695 7d8406be pbrook
    case 0x04: /* SCID */
1696 7d8406be pbrook
        s->scid = val;
1697 7d8406be pbrook
        break;
1698 7d8406be pbrook
    case 0x05: /* SXFER */
1699 7d8406be pbrook
        s->sxfer = val;
1700 7d8406be pbrook
        break;
1701 a917d384 pbrook
    case 0x06: /* SDID */
1702 a917d384 pbrook
        if ((val & 0xf) != (s->ssid & 0xf))
1703 a917d384 pbrook
            BADF("Destination ID does not match SSID\n");
1704 a917d384 pbrook
        s->sdid = val & 0xf;
1705 a917d384 pbrook
        break;
1706 7d8406be pbrook
    case 0x07: /* GPREG0 */
1707 7d8406be pbrook
        break;
1708 a917d384 pbrook
    case 0x08: /* SFBR */
1709 a917d384 pbrook
        /* The CPU is not allowed to write to this register.  However the
1710 a917d384 pbrook
           SCRIPTS register move instructions are.  */
1711 a917d384 pbrook
        s->sfbr = val;
1712 a917d384 pbrook
        break;
1713 a15fdf86 Laszlo Ast
    case 0x0a: case 0x0b:
1714 9167a69a balrog
        /* Openserver writes to these readonly registers on startup */
1715 a15fdf86 Laszlo Ast
        return;
1716 7d8406be pbrook
    case 0x0c: case 0x0d: case 0x0e: case 0x0f:
1717 7d8406be pbrook
        /* Linux writes to these readonly registers on startup.  */
1718 7d8406be pbrook
        return;
1719 7d8406be pbrook
    CASE_SET_REG32(dsa, 0x10)
1720 7d8406be pbrook
    case 0x14: /* ISTAT0 */
1721 7d8406be pbrook
        s->istat0 = (s->istat0 & 0x0f) | (val & 0xf0);
1722 7d8406be pbrook
        if (val & LSI_ISTAT0_ABRT) {
1723 7d8406be pbrook
            lsi_script_dma_interrupt(s, LSI_DSTAT_ABRT);
1724 7d8406be pbrook
        }
1725 7d8406be pbrook
        if (val & LSI_ISTAT0_INTF) {
1726 7d8406be pbrook
            s->istat0 &= ~LSI_ISTAT0_INTF;
1727 7d8406be pbrook
            lsi_update_irq(s);
1728 7d8406be pbrook
        }
1729 4d611c9a pbrook
        if (s->waiting == 1 && val & LSI_ISTAT0_SIGP) {
1730 7d8406be pbrook
            DPRINTF("Woken by SIGP\n");
1731 7d8406be pbrook
            s->waiting = 0;
1732 7d8406be pbrook
            s->dsp = s->dnad;
1733 7d8406be pbrook
            lsi_execute_script(s);
1734 7d8406be pbrook
        }
1735 7d8406be pbrook
        if (val & LSI_ISTAT0_SRST) {
1736 7d8406be pbrook
            lsi_soft_reset(s);
1737 7d8406be pbrook
        }
1738 92d88ecb ths
        break;
1739 7d8406be pbrook
    case 0x16: /* MBOX0 */
1740 7d8406be pbrook
        s->mbox0 = val;
1741 92d88ecb ths
        break;
1742 7d8406be pbrook
    case 0x17: /* MBOX1 */
1743 7d8406be pbrook
        s->mbox1 = val;
1744 92d88ecb ths
        break;
1745 9167a69a balrog
    case 0x1a: /* CTEST2 */
1746 9167a69a balrog
        s->ctest2 = val & LSI_CTEST2_PCICIE;
1747 9167a69a balrog
        break;
1748 7d8406be pbrook
    case 0x1b: /* CTEST3 */
1749 7d8406be pbrook
        s->ctest3 = val & 0x0f;
1750 7d8406be pbrook
        break;
1751 7d8406be pbrook
    CASE_SET_REG32(temp, 0x1c)
1752 7d8406be pbrook
    case 0x21: /* CTEST4 */
1753 7d8406be pbrook
        if (val & 7) {
1754 7d8406be pbrook
           BADF("Unimplemented CTEST4-FBL 0x%x\n", val);
1755 7d8406be pbrook
        }
1756 7d8406be pbrook
        s->ctest4 = val;
1757 7d8406be pbrook
        break;
1758 7d8406be pbrook
    case 0x22: /* CTEST5 */
1759 7d8406be pbrook
        if (val & (LSI_CTEST5_ADCK | LSI_CTEST5_BBCK)) {
1760 7d8406be pbrook
            BADF("CTEST5 DMA increment not implemented\n");
1761 7d8406be pbrook
        }
1762 7d8406be pbrook
        s->ctest5 = val;
1763 7d8406be pbrook
        break;
1764 49c47daa Sebastian Herbszt
    CASE_SET_REG24(dbc, 0x24)
1765 4b9a2d6d Sebastian Herbszt
    CASE_SET_REG32(dnad, 0x28)
1766 3d834c78 ths
    case 0x2c: /* DSP[0:7] */
1767 7d8406be pbrook
        s->dsp &= 0xffffff00;
1768 7d8406be pbrook
        s->dsp |= val;
1769 7d8406be pbrook
        break;
1770 3d834c78 ths
    case 0x2d: /* DSP[8:15] */
1771 7d8406be pbrook
        s->dsp &= 0xffff00ff;
1772 7d8406be pbrook
        s->dsp |= val << 8;
1773 7d8406be pbrook
        break;
1774 3d834c78 ths
    case 0x2e: /* DSP[16:23] */
1775 7d8406be pbrook
        s->dsp &= 0xff00ffff;
1776 7d8406be pbrook
        s->dsp |= val << 16;
1777 7d8406be pbrook
        break;
1778 3d834c78 ths
    case 0x2f: /* DSP[24:31] */
1779 7d8406be pbrook
        s->dsp &= 0x00ffffff;
1780 7d8406be pbrook
        s->dsp |= val << 24;
1781 7d8406be pbrook
        if ((s->dmode & LSI_DMODE_MAN) == 0
1782 7d8406be pbrook
            && (s->istat1 & LSI_ISTAT1_SRUN) == 0)
1783 7d8406be pbrook
            lsi_execute_script(s);
1784 7d8406be pbrook
        break;
1785 7d8406be pbrook
    CASE_SET_REG32(dsps, 0x30)
1786 7d8406be pbrook
    CASE_SET_REG32(scratch[0], 0x34)
1787 7d8406be pbrook
    case 0x38: /* DMODE */
1788 7d8406be pbrook
        if (val & (LSI_DMODE_SIOM | LSI_DMODE_DIOM)) {
1789 7d8406be pbrook
            BADF("IO mappings not implemented\n");
1790 7d8406be pbrook
        }
1791 7d8406be pbrook
        s->dmode = val;
1792 7d8406be pbrook
        break;
1793 7d8406be pbrook
    case 0x39: /* DIEN */
1794 7d8406be pbrook
        s->dien = val;
1795 7d8406be pbrook
        lsi_update_irq(s);
1796 7d8406be pbrook
        break;
1797 bd8ee11a Sebastian Herbszt
    case 0x3a: /* SBR */
1798 bd8ee11a Sebastian Herbszt
        s->sbr = val;
1799 bd8ee11a Sebastian Herbszt
        break;
1800 7d8406be pbrook
    case 0x3b: /* DCNTL */
1801 7d8406be pbrook
        s->dcntl = val & ~(LSI_DCNTL_PFF | LSI_DCNTL_STD);
1802 7d8406be pbrook
        if ((val & LSI_DCNTL_STD) && (s->istat1 & LSI_ISTAT1_SRUN) == 0)
1803 7d8406be pbrook
            lsi_execute_script(s);
1804 7d8406be pbrook
        break;
1805 7d8406be pbrook
    case 0x40: /* SIEN0 */
1806 7d8406be pbrook
        s->sien0 = val;
1807 7d8406be pbrook
        lsi_update_irq(s);
1808 7d8406be pbrook
        break;
1809 7d8406be pbrook
    case 0x41: /* SIEN1 */
1810 7d8406be pbrook
        s->sien1 = val;
1811 7d8406be pbrook
        lsi_update_irq(s);
1812 7d8406be pbrook
        break;
1813 7d8406be pbrook
    case 0x47: /* GPCNTL0 */
1814 7d8406be pbrook
        break;
1815 7d8406be pbrook
    case 0x48: /* STIME0 */
1816 7d8406be pbrook
        s->stime0 = val;
1817 7d8406be pbrook
        break;
1818 7d8406be pbrook
    case 0x49: /* STIME1 */
1819 7d8406be pbrook
        if (val & 0xf) {
1820 7d8406be pbrook
            DPRINTF("General purpose timer not implemented\n");
1821 7d8406be pbrook
            /* ??? Raising the interrupt immediately seems to be sufficient
1822 7d8406be pbrook
               to keep the FreeBSD driver happy.  */
1823 7d8406be pbrook
            lsi_script_scsi_interrupt(s, 0, LSI_SIST1_GEN);
1824 7d8406be pbrook
        }
1825 7d8406be pbrook
        break;
1826 7d8406be pbrook
    case 0x4a: /* RESPID0 */
1827 7d8406be pbrook
        s->respid0 = val;
1828 7d8406be pbrook
        break;
1829 7d8406be pbrook
    case 0x4b: /* RESPID1 */
1830 7d8406be pbrook
        s->respid1 = val;
1831 7d8406be pbrook
        break;
1832 7d8406be pbrook
    case 0x4d: /* STEST1 */
1833 7d8406be pbrook
        s->stest1 = val;
1834 7d8406be pbrook
        break;
1835 7d8406be pbrook
    case 0x4e: /* STEST2 */
1836 7d8406be pbrook
        if (val & 1) {
1837 7d8406be pbrook
            BADF("Low level mode not implemented\n");
1838 7d8406be pbrook
        }
1839 7d8406be pbrook
        s->stest2 = val;
1840 7d8406be pbrook
        break;
1841 7d8406be pbrook
    case 0x4f: /* STEST3 */
1842 7d8406be pbrook
        if (val & 0x41) {
1843 7d8406be pbrook
            BADF("SCSI FIFO test mode not implemented\n");
1844 7d8406be pbrook
        }
1845 7d8406be pbrook
        s->stest3 = val;
1846 7d8406be pbrook
        break;
1847 7d8406be pbrook
    case 0x56: /* CCNTL0 */
1848 7d8406be pbrook
        s->ccntl0 = val;
1849 7d8406be pbrook
        break;
1850 7d8406be pbrook
    case 0x57: /* CCNTL1 */
1851 7d8406be pbrook
        s->ccntl1 = val;
1852 7d8406be pbrook
        break;
1853 7d8406be pbrook
    CASE_SET_REG32(mmrs, 0xa0)
1854 7d8406be pbrook
    CASE_SET_REG32(mmws, 0xa4)
1855 7d8406be pbrook
    CASE_SET_REG32(sfs, 0xa8)
1856 7d8406be pbrook
    CASE_SET_REG32(drs, 0xac)
1857 7d8406be pbrook
    CASE_SET_REG32(sbms, 0xb0)
1858 ab57d967 aliguori
    CASE_SET_REG32(dbms, 0xb4)
1859 7d8406be pbrook
    CASE_SET_REG32(dnad64, 0xb8)
1860 7d8406be pbrook
    CASE_SET_REG32(pmjad1, 0xc0)
1861 7d8406be pbrook
    CASE_SET_REG32(pmjad2, 0xc4)
1862 7d8406be pbrook
    CASE_SET_REG32(rbc, 0xc8)
1863 7d8406be pbrook
    CASE_SET_REG32(ua, 0xcc)
1864 7d8406be pbrook
    CASE_SET_REG32(ia, 0xd4)
1865 7d8406be pbrook
    CASE_SET_REG32(sbc, 0xd8)
1866 7d8406be pbrook
    CASE_SET_REG32(csbc, 0xdc)
1867 7d8406be pbrook
    default:
1868 7d8406be pbrook
        if (offset >= 0x5c && offset < 0xa0) {
1869 7d8406be pbrook
            int n;
1870 7d8406be pbrook
            int shift;
1871 7d8406be pbrook
            n = (offset - 0x58) >> 2;
1872 7d8406be pbrook
            shift = (offset & 3) * 8;
1873 7d8406be pbrook
            s->scratch[n] &= ~(0xff << shift);
1874 7d8406be pbrook
            s->scratch[n] |= (val & 0xff) << shift;
1875 7d8406be pbrook
        } else {
1876 7d8406be pbrook
            BADF("Unhandled writeb 0x%x = 0x%x\n", offset, val);
1877 7d8406be pbrook
        }
1878 7d8406be pbrook
    }
1879 49c47daa Sebastian Herbszt
#undef CASE_SET_REG24
1880 7d8406be pbrook
#undef CASE_SET_REG32
1881 7d8406be pbrook
}
1882 7d8406be pbrook
1883 c227f099 Anthony Liguori
static void lsi_mmio_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
1884 7d8406be pbrook
{
1885 eb40f984 Juan Quintela
    LSIState *s = opaque;
1886 7d8406be pbrook
1887 7d8406be pbrook
    lsi_reg_writeb(s, addr & 0xff, val);
1888 7d8406be pbrook
}
1889 7d8406be pbrook
1890 c227f099 Anthony Liguori
static void lsi_mmio_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
1891 7d8406be pbrook
{
1892 eb40f984 Juan Quintela
    LSIState *s = opaque;
1893 7d8406be pbrook
1894 7d8406be pbrook
    addr &= 0xff;
1895 7d8406be pbrook
    lsi_reg_writeb(s, addr, val & 0xff);
1896 7d8406be pbrook
    lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
1897 7d8406be pbrook
}
1898 7d8406be pbrook
1899 c227f099 Anthony Liguori
static void lsi_mmio_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
1900 7d8406be pbrook
{
1901 eb40f984 Juan Quintela
    LSIState *s = opaque;
1902 7d8406be pbrook
1903 7d8406be pbrook
    addr &= 0xff;
1904 7d8406be pbrook
    lsi_reg_writeb(s, addr, val & 0xff);
1905 7d8406be pbrook
    lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
1906 7d8406be pbrook
    lsi_reg_writeb(s, addr + 2, (val >> 16) & 0xff);
1907 7d8406be pbrook
    lsi_reg_writeb(s, addr + 3, (val >> 24) & 0xff);
1908 7d8406be pbrook
}
1909 7d8406be pbrook
1910 c227f099 Anthony Liguori
static uint32_t lsi_mmio_readb(void *opaque, target_phys_addr_t addr)
1911 7d8406be pbrook
{
1912 eb40f984 Juan Quintela
    LSIState *s = opaque;
1913 7d8406be pbrook
1914 7d8406be pbrook
    return lsi_reg_readb(s, addr & 0xff);
1915 7d8406be pbrook
}
1916 7d8406be pbrook
1917 c227f099 Anthony Liguori
static uint32_t lsi_mmio_readw(void *opaque, target_phys_addr_t addr)
1918 7d8406be pbrook
{
1919 eb40f984 Juan Quintela
    LSIState *s = opaque;
1920 7d8406be pbrook
    uint32_t val;
1921 7d8406be pbrook
1922 7d8406be pbrook
    addr &= 0xff;
1923 7d8406be pbrook
    val = lsi_reg_readb(s, addr);
1924 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 1) << 8;
1925 7d8406be pbrook
    return val;
1926 7d8406be pbrook
}
1927 7d8406be pbrook
1928 c227f099 Anthony Liguori
static uint32_t lsi_mmio_readl(void *opaque, target_phys_addr_t addr)
1929 7d8406be pbrook
{
1930 eb40f984 Juan Quintela
    LSIState *s = opaque;
1931 7d8406be pbrook
    uint32_t val;
1932 7d8406be pbrook
    addr &= 0xff;
1933 7d8406be pbrook
    val = lsi_reg_readb(s, addr);
1934 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 1) << 8;
1935 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 2) << 16;
1936 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 3) << 24;
1937 7d8406be pbrook
    return val;
1938 7d8406be pbrook
}
1939 7d8406be pbrook
1940 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const lsi_mmio_readfn[3] = {
1941 7d8406be pbrook
    lsi_mmio_readb,
1942 7d8406be pbrook
    lsi_mmio_readw,
1943 7d8406be pbrook
    lsi_mmio_readl,
1944 7d8406be pbrook
};
1945 7d8406be pbrook
1946 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const lsi_mmio_writefn[3] = {
1947 7d8406be pbrook
    lsi_mmio_writeb,
1948 7d8406be pbrook
    lsi_mmio_writew,
1949 7d8406be pbrook
    lsi_mmio_writel,
1950 7d8406be pbrook
};
1951 7d8406be pbrook
1952 c227f099 Anthony Liguori
static void lsi_ram_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
1953 7d8406be pbrook
{
1954 eb40f984 Juan Quintela
    LSIState *s = opaque;
1955 7d8406be pbrook
    uint32_t newval;
1956 7d8406be pbrook
    int shift;
1957 7d8406be pbrook
1958 7d8406be pbrook
    addr &= 0x1fff;
1959 7d8406be pbrook
    newval = s->script_ram[addr >> 2];
1960 7d8406be pbrook
    shift = (addr & 3) * 8;
1961 7d8406be pbrook
    newval &= ~(0xff << shift);
1962 7d8406be pbrook
    newval |= val << shift;
1963 7d8406be pbrook
    s->script_ram[addr >> 2] = newval;
1964 7d8406be pbrook
}
1965 7d8406be pbrook
1966 c227f099 Anthony Liguori
static void lsi_ram_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
1967 7d8406be pbrook
{
1968 eb40f984 Juan Quintela
    LSIState *s = opaque;
1969 7d8406be pbrook
    uint32_t newval;
1970 7d8406be pbrook
1971 7d8406be pbrook
    addr &= 0x1fff;
1972 7d8406be pbrook
    newval = s->script_ram[addr >> 2];
1973 7d8406be pbrook
    if (addr & 2) {
1974 7d8406be pbrook
        newval = (newval & 0xffff) | (val << 16);
1975 7d8406be pbrook
    } else {
1976 7d8406be pbrook
        newval = (newval & 0xffff0000) | val;
1977 7d8406be pbrook
    }
1978 7d8406be pbrook
    s->script_ram[addr >> 2] = newval;
1979 7d8406be pbrook
}
1980 7d8406be pbrook
1981 7d8406be pbrook
1982 c227f099 Anthony Liguori
static void lsi_ram_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
1983 7d8406be pbrook
{
1984 eb40f984 Juan Quintela
    LSIState *s = opaque;
1985 7d8406be pbrook
1986 7d8406be pbrook
    addr &= 0x1fff;
1987 7d8406be pbrook
    s->script_ram[addr >> 2] = val;
1988 7d8406be pbrook
}
1989 7d8406be pbrook
1990 c227f099 Anthony Liguori
static uint32_t lsi_ram_readb(void *opaque, target_phys_addr_t addr)
1991 7d8406be pbrook
{
1992 eb40f984 Juan Quintela
    LSIState *s = opaque;
1993 7d8406be pbrook
    uint32_t val;
1994 7d8406be pbrook
1995 7d8406be pbrook
    addr &= 0x1fff;
1996 7d8406be pbrook
    val = s->script_ram[addr >> 2];
1997 7d8406be pbrook
    val >>= (addr & 3) * 8;
1998 7d8406be pbrook
    return val & 0xff;
1999 7d8406be pbrook
}
2000 7d8406be pbrook
2001 c227f099 Anthony Liguori
static uint32_t lsi_ram_readw(void *opaque, target_phys_addr_t addr)
2002 7d8406be pbrook
{
2003 eb40f984 Juan Quintela
    LSIState *s = opaque;
2004 7d8406be pbrook
    uint32_t val;
2005 7d8406be pbrook
2006 7d8406be pbrook
    addr &= 0x1fff;
2007 7d8406be pbrook
    val = s->script_ram[addr >> 2];
2008 7d8406be pbrook
    if (addr & 2)
2009 7d8406be pbrook
        val >>= 16;
2010 3bd4be3a Aurelien Jarno
    return val;
2011 7d8406be pbrook
}
2012 7d8406be pbrook
2013 c227f099 Anthony Liguori
static uint32_t lsi_ram_readl(void *opaque, target_phys_addr_t addr)
2014 7d8406be pbrook
{
2015 eb40f984 Juan Quintela
    LSIState *s = opaque;
2016 7d8406be pbrook
2017 7d8406be pbrook
    addr &= 0x1fff;
2018 3bd4be3a Aurelien Jarno
    return s->script_ram[addr >> 2];
2019 7d8406be pbrook
}
2020 7d8406be pbrook
2021 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const lsi_ram_readfn[3] = {
2022 7d8406be pbrook
    lsi_ram_readb,
2023 7d8406be pbrook
    lsi_ram_readw,
2024 7d8406be pbrook
    lsi_ram_readl,
2025 7d8406be pbrook
};
2026 7d8406be pbrook
2027 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const lsi_ram_writefn[3] = {
2028 7d8406be pbrook
    lsi_ram_writeb,
2029 7d8406be pbrook
    lsi_ram_writew,
2030 7d8406be pbrook
    lsi_ram_writel,
2031 7d8406be pbrook
};
2032 7d8406be pbrook
2033 7d8406be pbrook
static uint32_t lsi_io_readb(void *opaque, uint32_t addr)
2034 7d8406be pbrook
{
2035 eb40f984 Juan Quintela
    LSIState *s = opaque;
2036 7d8406be pbrook
    return lsi_reg_readb(s, addr & 0xff);
2037 7d8406be pbrook
}
2038 7d8406be pbrook
2039 7d8406be pbrook
static uint32_t lsi_io_readw(void *opaque, uint32_t addr)
2040 7d8406be pbrook
{
2041 eb40f984 Juan Quintela
    LSIState *s = opaque;
2042 7d8406be pbrook
    uint32_t val;
2043 7d8406be pbrook
    addr &= 0xff;
2044 7d8406be pbrook
    val = lsi_reg_readb(s, addr);
2045 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 1) << 8;
2046 7d8406be pbrook
    return val;
2047 7d8406be pbrook
}
2048 7d8406be pbrook
2049 7d8406be pbrook
static uint32_t lsi_io_readl(void *opaque, uint32_t addr)
2050 7d8406be pbrook
{
2051 eb40f984 Juan Quintela
    LSIState *s = opaque;
2052 7d8406be pbrook
    uint32_t val;
2053 7d8406be pbrook
    addr &= 0xff;
2054 7d8406be pbrook
    val = lsi_reg_readb(s, addr);
2055 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 1) << 8;
2056 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 2) << 16;
2057 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 3) << 24;
2058 7d8406be pbrook
    return val;
2059 7d8406be pbrook
}
2060 7d8406be pbrook
2061 7d8406be pbrook
static void lsi_io_writeb(void *opaque, uint32_t addr, uint32_t val)
2062 7d8406be pbrook
{
2063 eb40f984 Juan Quintela
    LSIState *s = opaque;
2064 7d8406be pbrook
    lsi_reg_writeb(s, addr & 0xff, val);
2065 7d8406be pbrook
}
2066 7d8406be pbrook
2067 7d8406be pbrook
static void lsi_io_writew(void *opaque, uint32_t addr, uint32_t val)
2068 7d8406be pbrook
{
2069 eb40f984 Juan Quintela
    LSIState *s = opaque;
2070 7d8406be pbrook
    addr &= 0xff;
2071 7d8406be pbrook
    lsi_reg_writeb(s, addr, val & 0xff);
2072 7d8406be pbrook
    lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
2073 7d8406be pbrook
}
2074 7d8406be pbrook
2075 7d8406be pbrook
static void lsi_io_writel(void *opaque, uint32_t addr, uint32_t val)
2076 7d8406be pbrook
{
2077 eb40f984 Juan Quintela
    LSIState *s = opaque;
2078 7d8406be pbrook
    addr &= 0xff;
2079 7d8406be pbrook
    lsi_reg_writeb(s, addr, val & 0xff);
2080 7d8406be pbrook
    lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
2081 7d8406be pbrook
    lsi_reg_writeb(s, addr + 2, (val >> 16) & 0xff);
2082 dcfb9014 ths
    lsi_reg_writeb(s, addr + 3, (val >> 24) & 0xff);
2083 7d8406be pbrook
}
2084 7d8406be pbrook
2085 5fafdf24 ths
static void lsi_io_mapfunc(PCIDevice *pci_dev, int region_num,
2086 6e355d90 Isaku Yamahata
                           pcibus_t addr, pcibus_t size, int type)
2087 7d8406be pbrook
{
2088 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, pci_dev);
2089 7d8406be pbrook
2090 b4b2f054 Ryan Harper
    DPRINTF("Mapping IO at %08"FMT_PCIBUS"\n", addr);
2091 7d8406be pbrook
2092 7d8406be pbrook
    register_ioport_write(addr, 256, 1, lsi_io_writeb, s);
2093 7d8406be pbrook
    register_ioport_read(addr, 256, 1, lsi_io_readb, s);
2094 7d8406be pbrook
    register_ioport_write(addr, 256, 2, lsi_io_writew, s);
2095 7d8406be pbrook
    register_ioport_read(addr, 256, 2, lsi_io_readw, s);
2096 7d8406be pbrook
    register_ioport_write(addr, 256, 4, lsi_io_writel, s);
2097 7d8406be pbrook
    register_ioport_read(addr, 256, 4, lsi_io_readl, s);
2098 7d8406be pbrook
}
2099 7d8406be pbrook
2100 5fafdf24 ths
static void lsi_ram_mapfunc(PCIDevice *pci_dev, int region_num,
2101 6e355d90 Isaku Yamahata
                            pcibus_t addr, pcibus_t size, int type)
2102 7d8406be pbrook
{
2103 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, pci_dev);
2104 7d8406be pbrook
2105 b4b2f054 Ryan Harper
    DPRINTF("Mapping ram at %08"FMT_PCIBUS"\n", addr);
2106 7d8406be pbrook
    s->script_ram_base = addr;
2107 7d8406be pbrook
    cpu_register_physical_memory(addr + 0, 0x2000, s->ram_io_addr);
2108 7d8406be pbrook
}
2109 7d8406be pbrook
2110 54eefd72 Jan Kiszka
static void lsi_scsi_reset(DeviceState *dev)
2111 54eefd72 Jan Kiszka
{
2112 54eefd72 Jan Kiszka
    LSIState *s = DO_UPCAST(LSIState, dev.qdev, dev);
2113 54eefd72 Jan Kiszka
2114 54eefd72 Jan Kiszka
    lsi_soft_reset(s);
2115 54eefd72 Jan Kiszka
}
2116 54eefd72 Jan Kiszka
2117 4a1b0f1c Juan Quintela
static void lsi_pre_save(void *opaque)
2118 777aec7a Nolan
{
2119 777aec7a Nolan
    LSIState *s = opaque;
2120 777aec7a Nolan
2121 b96a0da0 Gerd Hoffmann
    if (s->current) {
2122 b96a0da0 Gerd Hoffmann
        assert(s->current->dma_buf == NULL);
2123 b96a0da0 Gerd Hoffmann
        assert(s->current->dma_len == 0);
2124 b96a0da0 Gerd Hoffmann
    }
2125 042ec49d Gerd Hoffmann
    assert(QTAILQ_EMPTY(&s->queue));
2126 777aec7a Nolan
}
2127 777aec7a Nolan
2128 4a1b0f1c Juan Quintela
static const VMStateDescription vmstate_lsi_scsi = {
2129 4a1b0f1c Juan Quintela
    .name = "lsiscsi",
2130 4a1b0f1c Juan Quintela
    .version_id = 0,
2131 4a1b0f1c Juan Quintela
    .minimum_version_id = 0,
2132 4a1b0f1c Juan Quintela
    .minimum_version_id_old = 0,
2133 4a1b0f1c Juan Quintela
    .pre_save = lsi_pre_save,
2134 4a1b0f1c Juan Quintela
    .fields      = (VMStateField []) {
2135 4a1b0f1c Juan Quintela
        VMSTATE_PCI_DEVICE(dev, LSIState),
2136 4a1b0f1c Juan Quintela
2137 4a1b0f1c Juan Quintela
        VMSTATE_INT32(carry, LSIState),
2138 2f172849 Hannes Reinecke
        VMSTATE_INT32(status, LSIState),
2139 4a1b0f1c Juan Quintela
        VMSTATE_INT32(msg_action, LSIState),
2140 4a1b0f1c Juan Quintela
        VMSTATE_INT32(msg_len, LSIState),
2141 4a1b0f1c Juan Quintela
        VMSTATE_BUFFER(msg, LSIState),
2142 4a1b0f1c Juan Quintela
        VMSTATE_INT32(waiting, LSIState),
2143 4a1b0f1c Juan Quintela
2144 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dsa, LSIState),
2145 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(temp, LSIState),
2146 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dnad, LSIState),
2147 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dbc, LSIState),
2148 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(istat0, LSIState),
2149 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(istat1, LSIState),
2150 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dcmd, LSIState),
2151 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dstat, LSIState),
2152 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dien, LSIState),
2153 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sist0, LSIState),
2154 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sist1, LSIState),
2155 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sien0, LSIState),
2156 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sien1, LSIState),
2157 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(mbox0, LSIState),
2158 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(mbox1, LSIState),
2159 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dfifo, LSIState),
2160 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest2, LSIState),
2161 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest3, LSIState),
2162 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest4, LSIState),
2163 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest5, LSIState),
2164 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ccntl0, LSIState),
2165 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ccntl1, LSIState),
2166 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dsp, LSIState),
2167 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dsps, LSIState),
2168 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dmode, LSIState),
2169 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dcntl, LSIState),
2170 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl0, LSIState),
2171 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl1, LSIState),
2172 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl2, LSIState),
2173 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl3, LSIState),
2174 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sstat0, LSIState),
2175 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sstat1, LSIState),
2176 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scid, LSIState),
2177 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sxfer, LSIState),
2178 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(socl, LSIState),
2179 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sdid, LSIState),
2180 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ssid, LSIState),
2181 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sfbr, LSIState),
2182 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stest1, LSIState),
2183 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stest2, LSIState),
2184 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stest3, LSIState),
2185 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sidl, LSIState),
2186 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stime0, LSIState),
2187 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(respid0, LSIState),
2188 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(respid1, LSIState),
2189 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(mmrs, LSIState),
2190 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(mmws, LSIState),
2191 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(sfs, LSIState),
2192 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(drs, LSIState),
2193 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(sbms, LSIState),
2194 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dbms, LSIState),
2195 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dnad64, LSIState),
2196 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(pmjad1, LSIState),
2197 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(pmjad2, LSIState),
2198 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(rbc, LSIState),
2199 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(ua, LSIState),
2200 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(ia, LSIState),
2201 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(sbc, LSIState),
2202 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(csbc, LSIState),
2203 4a1b0f1c Juan Quintela
        VMSTATE_BUFFER_UNSAFE(scratch, LSIState, 0, 18 * sizeof(uint32_t)),
2204 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sbr, LSIState),
2205 4a1b0f1c Juan Quintela
2206 4a1b0f1c Juan Quintela
        VMSTATE_BUFFER_UNSAFE(script_ram, LSIState, 0, 2048 * sizeof(uint32_t)),
2207 4a1b0f1c Juan Quintela
        VMSTATE_END_OF_LIST()
2208 777aec7a Nolan
    }
2209 4a1b0f1c Juan Quintela
};
2210 777aec7a Nolan
2211 4b09be85 aliguori
static int lsi_scsi_uninit(PCIDevice *d)
2212 4b09be85 aliguori
{
2213 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, d);
2214 4b09be85 aliguori
2215 4b09be85 aliguori
    cpu_unregister_io_memory(s->mmio_io_addr);
2216 4b09be85 aliguori
    cpu_unregister_io_memory(s->ram_io_addr);
2217 4b09be85 aliguori
2218 4b09be85 aliguori
    return 0;
2219 4b09be85 aliguori
}
2220 4b09be85 aliguori
2221 cfdc1bb0 Paolo Bonzini
static const struct SCSIBusOps lsi_scsi_ops = {
2222 cfdc1bb0 Paolo Bonzini
    .complete = lsi_command_complete
2223 cfdc1bb0 Paolo Bonzini
};
2224 cfdc1bb0 Paolo Bonzini
2225 81a322d4 Gerd Hoffmann
static int lsi_scsi_init(PCIDevice *dev)
2226 7d8406be pbrook
{
2227 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, dev);
2228 deb54399 aliguori
    uint8_t *pci_conf;
2229 7d8406be pbrook
2230 f305261f Juan Quintela
    pci_conf = s->dev.config;
2231 deb54399 aliguori
2232 9167a69a balrog
    /* PCI Vendor ID (word) */
2233 deb54399 aliguori
    pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_LSI_LOGIC);
2234 9167a69a balrog
    /* PCI device ID (word) */
2235 deb54399 aliguori
    pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_LSI_53C895A);
2236 9167a69a balrog
    /* PCI base class code */
2237 173a543b blueswir1
    pci_config_set_class(pci_conf, PCI_CLASS_STORAGE_SCSI);
2238 9167a69a balrog
    /* PCI subsystem ID */
2239 5845f0e5 Michael S. Tsirkin
    pci_conf[PCI_SUBSYSTEM_ID] = 0x00;
2240 5845f0e5 Michael S. Tsirkin
    pci_conf[PCI_SUBSYSTEM_ID + 1] = 0x10;
2241 9167a69a balrog
    /* PCI latency timer = 255 */
2242 5845f0e5 Michael S. Tsirkin
    pci_conf[PCI_LATENCY_TIMER] = 0xff;
2243 5845f0e5 Michael S. Tsirkin
    /* TODO: RST# value should be 0 */
2244 9167a69a balrog
    /* Interrupt pin 1 */
2245 5845f0e5 Michael S. Tsirkin
    pci_conf[PCI_INTERRUPT_PIN] = 0x01;
2246 7d8406be pbrook
2247 1eed09cb Avi Kivity
    s->mmio_io_addr = cpu_register_io_memory(lsi_mmio_readfn,
2248 2507c12a Alexander Graf
                                             lsi_mmio_writefn, s,
2249 2507c12a Alexander Graf
                                             DEVICE_NATIVE_ENDIAN);
2250 1eed09cb Avi Kivity
    s->ram_io_addr = cpu_register_io_memory(lsi_ram_readfn,
2251 2507c12a Alexander Graf
                                            lsi_ram_writefn, s,
2252 2507c12a Alexander Graf
                                            DEVICE_NATIVE_ENDIAN);
2253 7d8406be pbrook
2254 b90c73cf Stefan Weil
    pci_register_bar(&s->dev, 0, 256,
2255 0392a017 Isaku Yamahata
                           PCI_BASE_ADDRESS_SPACE_IO, lsi_io_mapfunc);
2256 f32dd06b Avi Kivity
    pci_register_bar_simple(&s->dev, 1, 0x400, 0, s->mmio_io_addr);
2257 b90c73cf Stefan Weil
    pci_register_bar(&s->dev, 2, 0x2000,
2258 0392a017 Isaku Yamahata
                           PCI_BASE_ADDRESS_SPACE_MEMORY, lsi_ram_mapfunc);
2259 042ec49d Gerd Hoffmann
    QTAILQ_INIT(&s->queue);
2260 7d8406be pbrook
2261 cfdc1bb0 Paolo Bonzini
    scsi_bus_new(&s->bus, &dev->qdev, 1, LSI_MAX_DEVS, &lsi_scsi_ops);
2262 5b684b5a Gerd Hoffmann
    if (!dev->qdev.hotplugged) {
2263 fa66b909 Markus Armbruster
        return scsi_bus_legacy_handle_cmdline(&s->bus);
2264 5b684b5a Gerd Hoffmann
    }
2265 81a322d4 Gerd Hoffmann
    return 0;
2266 7d8406be pbrook
}
2267 9be5dafe Paul Brook
2268 0aab0d3a Gerd Hoffmann
static PCIDeviceInfo lsi_info = {
2269 d52affa7 Gerd Hoffmann
    .qdev.name  = "lsi53c895a",
2270 d52affa7 Gerd Hoffmann
    .qdev.alias = "lsi",
2271 d52affa7 Gerd Hoffmann
    .qdev.size  = sizeof(LSIState),
2272 54eefd72 Jan Kiszka
    .qdev.reset = lsi_scsi_reset,
2273 be73cfe2 Juan Quintela
    .qdev.vmsd  = &vmstate_lsi_scsi,
2274 d52affa7 Gerd Hoffmann
    .init       = lsi_scsi_init,
2275 e3936fa5 Gerd Hoffmann
    .exit       = lsi_scsi_uninit,
2276 0aab0d3a Gerd Hoffmann
};
2277 0aab0d3a Gerd Hoffmann
2278 9be5dafe Paul Brook
static void lsi53c895a_register_devices(void)
2279 9be5dafe Paul Brook
{
2280 0aab0d3a Gerd Hoffmann
    pci_qdev_register(&lsi_info);
2281 9be5dafe Paul Brook
}
2282 9be5dafe Paul Brook
2283 9be5dafe Paul Brook
device_init(lsi53c895a_register_devices);