Statistics
| Branch: | Revision:

root / hw / intel-hda.c @ 17786d52

History | View | Annotate | Download (38.9 kB)

1 d61a4ce8 Gerd Hoffmann
/*
2 d61a4ce8 Gerd Hoffmann
 * Copyright (C) 2010 Red Hat, Inc.
3 d61a4ce8 Gerd Hoffmann
 *
4 d61a4ce8 Gerd Hoffmann
 * written by Gerd Hoffmann <kraxel@redhat.com>
5 d61a4ce8 Gerd Hoffmann
 *
6 d61a4ce8 Gerd Hoffmann
 * This program is free software; you can redistribute it and/or
7 d61a4ce8 Gerd Hoffmann
 * modify it under the terms of the GNU General Public License as
8 d61a4ce8 Gerd Hoffmann
 * published by the Free Software Foundation; either version 2 or
9 d61a4ce8 Gerd Hoffmann
 * (at your option) version 3 of the License.
10 d61a4ce8 Gerd Hoffmann
 *
11 d61a4ce8 Gerd Hoffmann
 * This program is distributed in the hope that it will be useful,
12 d61a4ce8 Gerd Hoffmann
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 d61a4ce8 Gerd Hoffmann
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14 d61a4ce8 Gerd Hoffmann
 * GNU General Public License for more details.
15 d61a4ce8 Gerd Hoffmann
 *
16 d61a4ce8 Gerd Hoffmann
 * You should have received a copy of the GNU General Public License
17 d61a4ce8 Gerd Hoffmann
 * along with this program; if not, see <http://www.gnu.org/licenses/>.
18 d61a4ce8 Gerd Hoffmann
 */
19 d61a4ce8 Gerd Hoffmann
20 d61a4ce8 Gerd Hoffmann
#include "hw.h"
21 d61a4ce8 Gerd Hoffmann
#include "pci.h"
22 17786d52 Gerd Hoffmann
#include "msi.h"
23 d61a4ce8 Gerd Hoffmann
#include "qemu-timer.h"
24 d61a4ce8 Gerd Hoffmann
#include "audiodev.h"
25 d61a4ce8 Gerd Hoffmann
#include "intel-hda.h"
26 d61a4ce8 Gerd Hoffmann
#include "intel-hda-defs.h"
27 d61a4ce8 Gerd Hoffmann
28 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
29 d61a4ce8 Gerd Hoffmann
/* hda bus                                                               */
30 d61a4ce8 Gerd Hoffmann
31 d61a4ce8 Gerd Hoffmann
static struct BusInfo hda_codec_bus_info = {
32 d61a4ce8 Gerd Hoffmann
    .name      = "HDA",
33 d61a4ce8 Gerd Hoffmann
    .size      = sizeof(HDACodecBus),
34 d61a4ce8 Gerd Hoffmann
    .props     = (Property[]) {
35 d61a4ce8 Gerd Hoffmann
        DEFINE_PROP_UINT32("cad", HDACodecDevice, cad, -1),
36 d61a4ce8 Gerd Hoffmann
        DEFINE_PROP_END_OF_LIST()
37 d61a4ce8 Gerd Hoffmann
    }
38 d61a4ce8 Gerd Hoffmann
};
39 d61a4ce8 Gerd Hoffmann
40 d61a4ce8 Gerd Hoffmann
void hda_codec_bus_init(DeviceState *dev, HDACodecBus *bus,
41 d61a4ce8 Gerd Hoffmann
                        hda_codec_response_func response,
42 d61a4ce8 Gerd Hoffmann
                        hda_codec_xfer_func xfer)
43 d61a4ce8 Gerd Hoffmann
{
44 d61a4ce8 Gerd Hoffmann
    qbus_create_inplace(&bus->qbus, &hda_codec_bus_info, dev, NULL);
45 d61a4ce8 Gerd Hoffmann
    bus->response = response;
46 d61a4ce8 Gerd Hoffmann
    bus->xfer = xfer;
47 d61a4ce8 Gerd Hoffmann
}
48 d61a4ce8 Gerd Hoffmann
49 d61a4ce8 Gerd Hoffmann
static int hda_codec_dev_init(DeviceState *qdev, DeviceInfo *base)
50 d61a4ce8 Gerd Hoffmann
{
51 d61a4ce8 Gerd Hoffmann
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, qdev->parent_bus);
52 d61a4ce8 Gerd Hoffmann
    HDACodecDevice *dev = DO_UPCAST(HDACodecDevice, qdev, qdev);
53 d61a4ce8 Gerd Hoffmann
    HDACodecDeviceInfo *info = DO_UPCAST(HDACodecDeviceInfo, qdev, base);
54 d61a4ce8 Gerd Hoffmann
55 d61a4ce8 Gerd Hoffmann
    dev->info = info;
56 d61a4ce8 Gerd Hoffmann
    if (dev->cad == -1) {
57 d61a4ce8 Gerd Hoffmann
        dev->cad = bus->next_cad;
58 d61a4ce8 Gerd Hoffmann
    }
59 d61a4ce8 Gerd Hoffmann
    if (dev->cad > 15)
60 d61a4ce8 Gerd Hoffmann
        return -1;
61 d61a4ce8 Gerd Hoffmann
    bus->next_cad = dev->cad + 1;
62 d61a4ce8 Gerd Hoffmann
    return info->init(dev);
63 d61a4ce8 Gerd Hoffmann
}
64 d61a4ce8 Gerd Hoffmann
65 dc4b9240 Gerd Hoffmann
static int hda_codec_dev_exit(DeviceState *qdev)
66 dc4b9240 Gerd Hoffmann
{
67 dc4b9240 Gerd Hoffmann
    HDACodecDevice *dev = DO_UPCAST(HDACodecDevice, qdev, qdev);
68 dc4b9240 Gerd Hoffmann
69 dc4b9240 Gerd Hoffmann
    if (dev->info->exit) {
70 dc4b9240 Gerd Hoffmann
        dev->info->exit(dev);
71 dc4b9240 Gerd Hoffmann
    }
72 dc4b9240 Gerd Hoffmann
    return 0;
73 dc4b9240 Gerd Hoffmann
}
74 dc4b9240 Gerd Hoffmann
75 d61a4ce8 Gerd Hoffmann
void hda_codec_register(HDACodecDeviceInfo *info)
76 d61a4ce8 Gerd Hoffmann
{
77 d61a4ce8 Gerd Hoffmann
    info->qdev.init = hda_codec_dev_init;
78 dc4b9240 Gerd Hoffmann
    info->qdev.exit = hda_codec_dev_exit;
79 d61a4ce8 Gerd Hoffmann
    info->qdev.bus_info = &hda_codec_bus_info;
80 d61a4ce8 Gerd Hoffmann
    qdev_register(&info->qdev);
81 d61a4ce8 Gerd Hoffmann
}
82 d61a4ce8 Gerd Hoffmann
83 d61a4ce8 Gerd Hoffmann
HDACodecDevice *hda_codec_find(HDACodecBus *bus, uint32_t cad)
84 d61a4ce8 Gerd Hoffmann
{
85 d61a4ce8 Gerd Hoffmann
    DeviceState *qdev;
86 d61a4ce8 Gerd Hoffmann
    HDACodecDevice *cdev;
87 d61a4ce8 Gerd Hoffmann
88 d61a4ce8 Gerd Hoffmann
    QLIST_FOREACH(qdev, &bus->qbus.children, sibling) {
89 d61a4ce8 Gerd Hoffmann
        cdev = DO_UPCAST(HDACodecDevice, qdev, qdev);
90 d61a4ce8 Gerd Hoffmann
        if (cdev->cad == cad) {
91 d61a4ce8 Gerd Hoffmann
            return cdev;
92 d61a4ce8 Gerd Hoffmann
        }
93 d61a4ce8 Gerd Hoffmann
    }
94 d61a4ce8 Gerd Hoffmann
    return NULL;
95 d61a4ce8 Gerd Hoffmann
}
96 d61a4ce8 Gerd Hoffmann
97 d61a4ce8 Gerd Hoffmann
void hda_codec_response(HDACodecDevice *dev, bool solicited, uint32_t response)
98 d61a4ce8 Gerd Hoffmann
{
99 d61a4ce8 Gerd Hoffmann
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, dev->qdev.parent_bus);
100 d61a4ce8 Gerd Hoffmann
    bus->response(dev, solicited, response);
101 d61a4ce8 Gerd Hoffmann
}
102 d61a4ce8 Gerd Hoffmann
103 d61a4ce8 Gerd Hoffmann
bool hda_codec_xfer(HDACodecDevice *dev, uint32_t stnr, bool output,
104 d61a4ce8 Gerd Hoffmann
                    uint8_t *buf, uint32_t len)
105 d61a4ce8 Gerd Hoffmann
{
106 d61a4ce8 Gerd Hoffmann
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, dev->qdev.parent_bus);
107 d61a4ce8 Gerd Hoffmann
    return bus->xfer(dev, stnr, output, buf, len);
108 d61a4ce8 Gerd Hoffmann
}
109 d61a4ce8 Gerd Hoffmann
110 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
111 d61a4ce8 Gerd Hoffmann
/* intel hda emulation                                                   */
112 d61a4ce8 Gerd Hoffmann
113 d61a4ce8 Gerd Hoffmann
typedef struct IntelHDAStream IntelHDAStream;
114 d61a4ce8 Gerd Hoffmann
typedef struct IntelHDAState IntelHDAState;
115 d61a4ce8 Gerd Hoffmann
typedef struct IntelHDAReg IntelHDAReg;
116 d61a4ce8 Gerd Hoffmann
117 d61a4ce8 Gerd Hoffmann
typedef struct bpl {
118 d61a4ce8 Gerd Hoffmann
    uint64_t addr;
119 d61a4ce8 Gerd Hoffmann
    uint32_t len;
120 d61a4ce8 Gerd Hoffmann
    uint32_t flags;
121 d61a4ce8 Gerd Hoffmann
} bpl;
122 d61a4ce8 Gerd Hoffmann
123 d61a4ce8 Gerd Hoffmann
struct IntelHDAStream {
124 d61a4ce8 Gerd Hoffmann
    /* registers */
125 d61a4ce8 Gerd Hoffmann
    uint32_t ctl;
126 d61a4ce8 Gerd Hoffmann
    uint32_t lpib;
127 d61a4ce8 Gerd Hoffmann
    uint32_t cbl;
128 d61a4ce8 Gerd Hoffmann
    uint32_t lvi;
129 d61a4ce8 Gerd Hoffmann
    uint32_t fmt;
130 d61a4ce8 Gerd Hoffmann
    uint32_t bdlp_lbase;
131 d61a4ce8 Gerd Hoffmann
    uint32_t bdlp_ubase;
132 d61a4ce8 Gerd Hoffmann
133 d61a4ce8 Gerd Hoffmann
    /* state */
134 d61a4ce8 Gerd Hoffmann
    bpl      *bpl;
135 d61a4ce8 Gerd Hoffmann
    uint32_t bentries;
136 d61a4ce8 Gerd Hoffmann
    uint32_t bsize, be, bp;
137 d61a4ce8 Gerd Hoffmann
};
138 d61a4ce8 Gerd Hoffmann
139 d61a4ce8 Gerd Hoffmann
struct IntelHDAState {
140 d61a4ce8 Gerd Hoffmann
    PCIDevice pci;
141 d61a4ce8 Gerd Hoffmann
    const char *name;
142 d61a4ce8 Gerd Hoffmann
    HDACodecBus codecs;
143 d61a4ce8 Gerd Hoffmann
144 d61a4ce8 Gerd Hoffmann
    /* registers */
145 d61a4ce8 Gerd Hoffmann
    uint32_t g_ctl;
146 d61a4ce8 Gerd Hoffmann
    uint32_t wake_en;
147 d61a4ce8 Gerd Hoffmann
    uint32_t state_sts;
148 d61a4ce8 Gerd Hoffmann
    uint32_t int_ctl;
149 d61a4ce8 Gerd Hoffmann
    uint32_t int_sts;
150 d61a4ce8 Gerd Hoffmann
    uint32_t wall_clk;
151 d61a4ce8 Gerd Hoffmann
152 d61a4ce8 Gerd Hoffmann
    uint32_t corb_lbase;
153 d61a4ce8 Gerd Hoffmann
    uint32_t corb_ubase;
154 d61a4ce8 Gerd Hoffmann
    uint32_t corb_rp;
155 d61a4ce8 Gerd Hoffmann
    uint32_t corb_wp;
156 d61a4ce8 Gerd Hoffmann
    uint32_t corb_ctl;
157 d61a4ce8 Gerd Hoffmann
    uint32_t corb_sts;
158 d61a4ce8 Gerd Hoffmann
    uint32_t corb_size;
159 d61a4ce8 Gerd Hoffmann
160 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_lbase;
161 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_ubase;
162 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_wp;
163 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_cnt;
164 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_ctl;
165 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_sts;
166 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_size;
167 d61a4ce8 Gerd Hoffmann
168 d61a4ce8 Gerd Hoffmann
    uint32_t dp_lbase;
169 d61a4ce8 Gerd Hoffmann
    uint32_t dp_ubase;
170 d61a4ce8 Gerd Hoffmann
171 d61a4ce8 Gerd Hoffmann
    uint32_t icw;
172 d61a4ce8 Gerd Hoffmann
    uint32_t irr;
173 d61a4ce8 Gerd Hoffmann
    uint32_t ics;
174 d61a4ce8 Gerd Hoffmann
175 d61a4ce8 Gerd Hoffmann
    /* streams */
176 d61a4ce8 Gerd Hoffmann
    IntelHDAStream st[8];
177 d61a4ce8 Gerd Hoffmann
178 d61a4ce8 Gerd Hoffmann
    /* state */
179 d61a4ce8 Gerd Hoffmann
    int mmio_addr;
180 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_count;
181 d61a4ce8 Gerd Hoffmann
    int64_t wall_base_ns;
182 d61a4ce8 Gerd Hoffmann
183 d61a4ce8 Gerd Hoffmann
    /* debug logging */
184 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *last_reg;
185 d61a4ce8 Gerd Hoffmann
    uint32_t last_val;
186 d61a4ce8 Gerd Hoffmann
    uint32_t last_write;
187 d61a4ce8 Gerd Hoffmann
    uint32_t last_sec;
188 d61a4ce8 Gerd Hoffmann
    uint32_t repeat_count;
189 d61a4ce8 Gerd Hoffmann
190 d61a4ce8 Gerd Hoffmann
    /* properties */
191 d61a4ce8 Gerd Hoffmann
    uint32_t debug;
192 17786d52 Gerd Hoffmann
    uint32_t msi;
193 d61a4ce8 Gerd Hoffmann
};
194 d61a4ce8 Gerd Hoffmann
195 d61a4ce8 Gerd Hoffmann
struct IntelHDAReg {
196 d61a4ce8 Gerd Hoffmann
    const char *name;      /* register name */
197 d61a4ce8 Gerd Hoffmann
    uint32_t   size;       /* size in bytes */
198 d61a4ce8 Gerd Hoffmann
    uint32_t   reset;      /* reset value */
199 d61a4ce8 Gerd Hoffmann
    uint32_t   wmask;      /* write mask */
200 d61a4ce8 Gerd Hoffmann
    uint32_t   wclear;     /* write 1 to clear bits */
201 d61a4ce8 Gerd Hoffmann
    uint32_t   offset;     /* location in IntelHDAState */
202 d61a4ce8 Gerd Hoffmann
    uint32_t   shift;      /* byte access entries for dwords */
203 d61a4ce8 Gerd Hoffmann
    uint32_t   stream;
204 d61a4ce8 Gerd Hoffmann
    void       (*whandler)(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old);
205 d61a4ce8 Gerd Hoffmann
    void       (*rhandler)(IntelHDAState *d, const IntelHDAReg *reg);
206 d61a4ce8 Gerd Hoffmann
};
207 d61a4ce8 Gerd Hoffmann
208 d61a4ce8 Gerd Hoffmann
static void intel_hda_reset(DeviceState *dev);
209 d61a4ce8 Gerd Hoffmann
210 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
211 d61a4ce8 Gerd Hoffmann
212 d61a4ce8 Gerd Hoffmann
static target_phys_addr_t intel_hda_addr(uint32_t lbase, uint32_t ubase)
213 d61a4ce8 Gerd Hoffmann
{
214 d61a4ce8 Gerd Hoffmann
    target_phys_addr_t addr;
215 d61a4ce8 Gerd Hoffmann
216 d61a4ce8 Gerd Hoffmann
#if TARGET_PHYS_ADDR_BITS == 32
217 d61a4ce8 Gerd Hoffmann
    addr = lbase;
218 d61a4ce8 Gerd Hoffmann
#else
219 d61a4ce8 Gerd Hoffmann
    addr = ubase;
220 d61a4ce8 Gerd Hoffmann
    addr <<= 32;
221 d61a4ce8 Gerd Hoffmann
    addr |= lbase;
222 d61a4ce8 Gerd Hoffmann
#endif
223 d61a4ce8 Gerd Hoffmann
    return addr;
224 d61a4ce8 Gerd Hoffmann
}
225 d61a4ce8 Gerd Hoffmann
226 d61a4ce8 Gerd Hoffmann
static void stl_phys_le(target_phys_addr_t addr, uint32_t value)
227 d61a4ce8 Gerd Hoffmann
{
228 d61a4ce8 Gerd Hoffmann
    uint32_t value_le = cpu_to_le32(value);
229 d61a4ce8 Gerd Hoffmann
    cpu_physical_memory_write(addr, (uint8_t*)(&value_le), sizeof(value_le));
230 d61a4ce8 Gerd Hoffmann
}
231 d61a4ce8 Gerd Hoffmann
232 d61a4ce8 Gerd Hoffmann
static uint32_t ldl_phys_le(target_phys_addr_t addr)
233 d61a4ce8 Gerd Hoffmann
{
234 d61a4ce8 Gerd Hoffmann
    uint32_t value_le;
235 d61a4ce8 Gerd Hoffmann
    cpu_physical_memory_read(addr, (uint8_t*)(&value_le), sizeof(value_le));
236 d61a4ce8 Gerd Hoffmann
    return le32_to_cpu(value_le);
237 d61a4ce8 Gerd Hoffmann
}
238 d61a4ce8 Gerd Hoffmann
239 d61a4ce8 Gerd Hoffmann
static void intel_hda_update_int_sts(IntelHDAState *d)
240 d61a4ce8 Gerd Hoffmann
{
241 d61a4ce8 Gerd Hoffmann
    uint32_t sts = 0;
242 d61a4ce8 Gerd Hoffmann
    uint32_t i;
243 d61a4ce8 Gerd Hoffmann
244 d61a4ce8 Gerd Hoffmann
    /* update controller status */
245 d61a4ce8 Gerd Hoffmann
    if (d->rirb_sts & ICH6_RBSTS_IRQ) {
246 d61a4ce8 Gerd Hoffmann
        sts |= (1 << 30);
247 d61a4ce8 Gerd Hoffmann
    }
248 d61a4ce8 Gerd Hoffmann
    if (d->rirb_sts & ICH6_RBSTS_OVERRUN) {
249 d61a4ce8 Gerd Hoffmann
        sts |= (1 << 30);
250 d61a4ce8 Gerd Hoffmann
    }
251 af93485c Franรงois Revol
    if (d->state_sts & d->wake_en) {
252 d61a4ce8 Gerd Hoffmann
        sts |= (1 << 30);
253 d61a4ce8 Gerd Hoffmann
    }
254 d61a4ce8 Gerd Hoffmann
255 d61a4ce8 Gerd Hoffmann
    /* update stream status */
256 d61a4ce8 Gerd Hoffmann
    for (i = 0; i < 8; i++) {
257 d61a4ce8 Gerd Hoffmann
        /* buffer completion interrupt */
258 d61a4ce8 Gerd Hoffmann
        if (d->st[i].ctl & (1 << 26)) {
259 d61a4ce8 Gerd Hoffmann
            sts |= (1 << i);
260 d61a4ce8 Gerd Hoffmann
        }
261 d61a4ce8 Gerd Hoffmann
    }
262 d61a4ce8 Gerd Hoffmann
263 d61a4ce8 Gerd Hoffmann
    /* update global status */
264 d61a4ce8 Gerd Hoffmann
    if (sts & d->int_ctl) {
265 d61a4ce8 Gerd Hoffmann
        sts |= (1 << 31);
266 d61a4ce8 Gerd Hoffmann
    }
267 d61a4ce8 Gerd Hoffmann
268 d61a4ce8 Gerd Hoffmann
    d->int_sts = sts;
269 d61a4ce8 Gerd Hoffmann
}
270 d61a4ce8 Gerd Hoffmann
271 d61a4ce8 Gerd Hoffmann
static void intel_hda_update_irq(IntelHDAState *d)
272 d61a4ce8 Gerd Hoffmann
{
273 17786d52 Gerd Hoffmann
    int msi = d->msi && msi_enabled(&d->pci);
274 d61a4ce8 Gerd Hoffmann
    int level;
275 d61a4ce8 Gerd Hoffmann
276 d61a4ce8 Gerd Hoffmann
    intel_hda_update_int_sts(d);
277 d61a4ce8 Gerd Hoffmann
    if (d->int_sts & (1 << 31) && d->int_ctl & (1 << 31)) {
278 d61a4ce8 Gerd Hoffmann
        level = 1;
279 d61a4ce8 Gerd Hoffmann
    } else {
280 d61a4ce8 Gerd Hoffmann
        level = 0;
281 d61a4ce8 Gerd Hoffmann
    }
282 17786d52 Gerd Hoffmann
    dprint(d, 2, "%s: level %d [%s]\n", __FUNCTION__,
283 17786d52 Gerd Hoffmann
           level, msi ? "msi" : "intx");
284 17786d52 Gerd Hoffmann
    if (msi) {
285 17786d52 Gerd Hoffmann
        if (level) {
286 17786d52 Gerd Hoffmann
            msi_notify(&d->pci, 0);
287 17786d52 Gerd Hoffmann
        }
288 17786d52 Gerd Hoffmann
    } else {
289 17786d52 Gerd Hoffmann
        qemu_set_irq(d->pci.irq[0], level);
290 17786d52 Gerd Hoffmann
    }
291 d61a4ce8 Gerd Hoffmann
}
292 d61a4ce8 Gerd Hoffmann
293 d61a4ce8 Gerd Hoffmann
static int intel_hda_send_command(IntelHDAState *d, uint32_t verb)
294 d61a4ce8 Gerd Hoffmann
{
295 d61a4ce8 Gerd Hoffmann
    uint32_t cad, nid, data;
296 d61a4ce8 Gerd Hoffmann
    HDACodecDevice *codec;
297 d61a4ce8 Gerd Hoffmann
298 d61a4ce8 Gerd Hoffmann
    cad = (verb >> 28) & 0x0f;
299 d61a4ce8 Gerd Hoffmann
    if (verb & (1 << 27)) {
300 d61a4ce8 Gerd Hoffmann
        /* indirect node addressing, not specified in HDA 1.0 */
301 d61a4ce8 Gerd Hoffmann
        dprint(d, 1, "%s: indirect node addressing (guest bug?)\n", __FUNCTION__);
302 d61a4ce8 Gerd Hoffmann
        return -1;
303 d61a4ce8 Gerd Hoffmann
    }
304 d61a4ce8 Gerd Hoffmann
    nid = (verb >> 20) & 0x7f;
305 d61a4ce8 Gerd Hoffmann
    data = verb & 0xfffff;
306 d61a4ce8 Gerd Hoffmann
307 d61a4ce8 Gerd Hoffmann
    codec = hda_codec_find(&d->codecs, cad);
308 d61a4ce8 Gerd Hoffmann
    if (codec == NULL) {
309 d61a4ce8 Gerd Hoffmann
        dprint(d, 1, "%s: addressed non-existing codec\n", __FUNCTION__);
310 d61a4ce8 Gerd Hoffmann
        return -1;
311 d61a4ce8 Gerd Hoffmann
    }
312 d61a4ce8 Gerd Hoffmann
    codec->info->command(codec, nid, data);
313 d61a4ce8 Gerd Hoffmann
    return 0;
314 d61a4ce8 Gerd Hoffmann
}
315 d61a4ce8 Gerd Hoffmann
316 d61a4ce8 Gerd Hoffmann
static void intel_hda_corb_run(IntelHDAState *d)
317 d61a4ce8 Gerd Hoffmann
{
318 d61a4ce8 Gerd Hoffmann
    target_phys_addr_t addr;
319 d61a4ce8 Gerd Hoffmann
    uint32_t rp, verb;
320 d61a4ce8 Gerd Hoffmann
321 d61a4ce8 Gerd Hoffmann
    if (d->ics & ICH6_IRS_BUSY) {
322 d61a4ce8 Gerd Hoffmann
        dprint(d, 2, "%s: [icw] verb 0x%08x\n", __FUNCTION__, d->icw);
323 d61a4ce8 Gerd Hoffmann
        intel_hda_send_command(d, d->icw);
324 d61a4ce8 Gerd Hoffmann
        return;
325 d61a4ce8 Gerd Hoffmann
    }
326 d61a4ce8 Gerd Hoffmann
327 d61a4ce8 Gerd Hoffmann
    for (;;) {
328 d61a4ce8 Gerd Hoffmann
        if (!(d->corb_ctl & ICH6_CORBCTL_RUN)) {
329 d61a4ce8 Gerd Hoffmann
            dprint(d, 2, "%s: !run\n", __FUNCTION__);
330 d61a4ce8 Gerd Hoffmann
            return;
331 d61a4ce8 Gerd Hoffmann
        }
332 d61a4ce8 Gerd Hoffmann
        if ((d->corb_rp & 0xff) == d->corb_wp) {
333 d61a4ce8 Gerd Hoffmann
            dprint(d, 2, "%s: corb ring empty\n", __FUNCTION__);
334 d61a4ce8 Gerd Hoffmann
            return;
335 d61a4ce8 Gerd Hoffmann
        }
336 d61a4ce8 Gerd Hoffmann
        if (d->rirb_count == d->rirb_cnt) {
337 d61a4ce8 Gerd Hoffmann
            dprint(d, 2, "%s: rirb count reached\n", __FUNCTION__);
338 d61a4ce8 Gerd Hoffmann
            return;
339 d61a4ce8 Gerd Hoffmann
        }
340 d61a4ce8 Gerd Hoffmann
341 d61a4ce8 Gerd Hoffmann
        rp = (d->corb_rp + 1) & 0xff;
342 d61a4ce8 Gerd Hoffmann
        addr = intel_hda_addr(d->corb_lbase, d->corb_ubase);
343 d61a4ce8 Gerd Hoffmann
        verb = ldl_phys_le(addr + 4*rp);
344 d61a4ce8 Gerd Hoffmann
        d->corb_rp = rp;
345 d61a4ce8 Gerd Hoffmann
346 d61a4ce8 Gerd Hoffmann
        dprint(d, 2, "%s: [rp 0x%x] verb 0x%08x\n", __FUNCTION__, rp, verb);
347 d61a4ce8 Gerd Hoffmann
        intel_hda_send_command(d, verb);
348 d61a4ce8 Gerd Hoffmann
    }
349 d61a4ce8 Gerd Hoffmann
}
350 d61a4ce8 Gerd Hoffmann
351 d61a4ce8 Gerd Hoffmann
static void intel_hda_response(HDACodecDevice *dev, bool solicited, uint32_t response)
352 d61a4ce8 Gerd Hoffmann
{
353 d61a4ce8 Gerd Hoffmann
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, dev->qdev.parent_bus);
354 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = container_of(bus, IntelHDAState, codecs);
355 d61a4ce8 Gerd Hoffmann
    target_phys_addr_t addr;
356 d61a4ce8 Gerd Hoffmann
    uint32_t wp, ex;
357 d61a4ce8 Gerd Hoffmann
358 d61a4ce8 Gerd Hoffmann
    if (d->ics & ICH6_IRS_BUSY) {
359 d61a4ce8 Gerd Hoffmann
        dprint(d, 2, "%s: [irr] response 0x%x, cad 0x%x\n",
360 d61a4ce8 Gerd Hoffmann
               __FUNCTION__, response, dev->cad);
361 d61a4ce8 Gerd Hoffmann
        d->irr = response;
362 d61a4ce8 Gerd Hoffmann
        d->ics &= ~(ICH6_IRS_BUSY | 0xf0);
363 d61a4ce8 Gerd Hoffmann
        d->ics |= (ICH6_IRS_VALID | (dev->cad << 4));
364 d61a4ce8 Gerd Hoffmann
        return;
365 d61a4ce8 Gerd Hoffmann
    }
366 d61a4ce8 Gerd Hoffmann
367 d61a4ce8 Gerd Hoffmann
    if (!(d->rirb_ctl & ICH6_RBCTL_DMA_EN)) {
368 d61a4ce8 Gerd Hoffmann
        dprint(d, 1, "%s: rirb dma disabled, drop codec response\n", __FUNCTION__);
369 d61a4ce8 Gerd Hoffmann
        return;
370 d61a4ce8 Gerd Hoffmann
    }
371 d61a4ce8 Gerd Hoffmann
372 d61a4ce8 Gerd Hoffmann
    ex = (solicited ? 0 : (1 << 4)) | dev->cad;
373 d61a4ce8 Gerd Hoffmann
    wp = (d->rirb_wp + 1) & 0xff;
374 d61a4ce8 Gerd Hoffmann
    addr = intel_hda_addr(d->rirb_lbase, d->rirb_ubase);
375 d61a4ce8 Gerd Hoffmann
    stl_phys_le(addr + 8*wp, response);
376 d61a4ce8 Gerd Hoffmann
    stl_phys_le(addr + 8*wp + 4, ex);
377 d61a4ce8 Gerd Hoffmann
    d->rirb_wp = wp;
378 d61a4ce8 Gerd Hoffmann
379 d61a4ce8 Gerd Hoffmann
    dprint(d, 2, "%s: [wp 0x%x] response 0x%x, extra 0x%x\n",
380 d61a4ce8 Gerd Hoffmann
           __FUNCTION__, wp, response, ex);
381 d61a4ce8 Gerd Hoffmann
382 d61a4ce8 Gerd Hoffmann
    d->rirb_count++;
383 d61a4ce8 Gerd Hoffmann
    if (d->rirb_count == d->rirb_cnt) {
384 d61a4ce8 Gerd Hoffmann
        dprint(d, 2, "%s: rirb count reached (%d)\n", __FUNCTION__, d->rirb_count);
385 d61a4ce8 Gerd Hoffmann
        if (d->rirb_ctl & ICH6_RBCTL_IRQ_EN) {
386 d61a4ce8 Gerd Hoffmann
            d->rirb_sts |= ICH6_RBSTS_IRQ;
387 d61a4ce8 Gerd Hoffmann
            intel_hda_update_irq(d);
388 d61a4ce8 Gerd Hoffmann
        }
389 d61a4ce8 Gerd Hoffmann
    } else if ((d->corb_rp & 0xff) == d->corb_wp) {
390 d61a4ce8 Gerd Hoffmann
        dprint(d, 2, "%s: corb ring empty (%d/%d)\n", __FUNCTION__,
391 d61a4ce8 Gerd Hoffmann
               d->rirb_count, d->rirb_cnt);
392 d61a4ce8 Gerd Hoffmann
        if (d->rirb_ctl & ICH6_RBCTL_IRQ_EN) {
393 d61a4ce8 Gerd Hoffmann
            d->rirb_sts |= ICH6_RBSTS_IRQ;
394 d61a4ce8 Gerd Hoffmann
            intel_hda_update_irq(d);
395 d61a4ce8 Gerd Hoffmann
        }
396 d61a4ce8 Gerd Hoffmann
    }
397 d61a4ce8 Gerd Hoffmann
}
398 d61a4ce8 Gerd Hoffmann
399 d61a4ce8 Gerd Hoffmann
static bool intel_hda_xfer(HDACodecDevice *dev, uint32_t stnr, bool output,
400 d61a4ce8 Gerd Hoffmann
                           uint8_t *buf, uint32_t len)
401 d61a4ce8 Gerd Hoffmann
{
402 d61a4ce8 Gerd Hoffmann
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, dev->qdev.parent_bus);
403 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = container_of(bus, IntelHDAState, codecs);
404 d61a4ce8 Gerd Hoffmann
    IntelHDAStream *st = NULL;
405 d61a4ce8 Gerd Hoffmann
    target_phys_addr_t addr;
406 d61a4ce8 Gerd Hoffmann
    uint32_t s, copy, left;
407 d61a4ce8 Gerd Hoffmann
    bool irq = false;
408 d61a4ce8 Gerd Hoffmann
409 d61a4ce8 Gerd Hoffmann
    for (s = 0; s < ARRAY_SIZE(d->st); s++) {
410 d61a4ce8 Gerd Hoffmann
        if (stnr == ((d->st[s].ctl >> 20) & 0x0f)) {
411 d61a4ce8 Gerd Hoffmann
            st = d->st + s;
412 d61a4ce8 Gerd Hoffmann
            break;
413 d61a4ce8 Gerd Hoffmann
        }
414 d61a4ce8 Gerd Hoffmann
    }
415 d61a4ce8 Gerd Hoffmann
    if (st == NULL) {
416 d61a4ce8 Gerd Hoffmann
        return false;
417 d61a4ce8 Gerd Hoffmann
    }
418 d61a4ce8 Gerd Hoffmann
    if (st->bpl == NULL) {
419 d61a4ce8 Gerd Hoffmann
        return false;
420 d61a4ce8 Gerd Hoffmann
    }
421 d61a4ce8 Gerd Hoffmann
    if (st->ctl & (1 << 26)) {
422 d61a4ce8 Gerd Hoffmann
        /*
423 d61a4ce8 Gerd Hoffmann
         * Wait with the next DMA xfer until the guest
424 d61a4ce8 Gerd Hoffmann
         * has acked the buffer completion interrupt
425 d61a4ce8 Gerd Hoffmann
         */
426 d61a4ce8 Gerd Hoffmann
        return false;
427 d61a4ce8 Gerd Hoffmann
    }
428 d61a4ce8 Gerd Hoffmann
429 d61a4ce8 Gerd Hoffmann
    left = len;
430 d61a4ce8 Gerd Hoffmann
    while (left > 0) {
431 d61a4ce8 Gerd Hoffmann
        copy = left;
432 d61a4ce8 Gerd Hoffmann
        if (copy > st->bsize - st->lpib)
433 d61a4ce8 Gerd Hoffmann
            copy = st->bsize - st->lpib;
434 d61a4ce8 Gerd Hoffmann
        if (copy > st->bpl[st->be].len - st->bp)
435 d61a4ce8 Gerd Hoffmann
            copy = st->bpl[st->be].len - st->bp;
436 d61a4ce8 Gerd Hoffmann
437 d61a4ce8 Gerd Hoffmann
        dprint(d, 3, "dma: entry %d, pos %d/%d, copy %d\n",
438 d61a4ce8 Gerd Hoffmann
               st->be, st->bp, st->bpl[st->be].len, copy);
439 d61a4ce8 Gerd Hoffmann
440 d61a4ce8 Gerd Hoffmann
        cpu_physical_memory_rw(st->bpl[st->be].addr + st->bp,
441 d61a4ce8 Gerd Hoffmann
                               buf, copy, !output);
442 d61a4ce8 Gerd Hoffmann
        st->lpib += copy;
443 d61a4ce8 Gerd Hoffmann
        st->bp += copy;
444 d61a4ce8 Gerd Hoffmann
        buf += copy;
445 d61a4ce8 Gerd Hoffmann
        left -= copy;
446 d61a4ce8 Gerd Hoffmann
447 d61a4ce8 Gerd Hoffmann
        if (st->bpl[st->be].len == st->bp) {
448 d61a4ce8 Gerd Hoffmann
            /* bpl entry filled */
449 d61a4ce8 Gerd Hoffmann
            if (st->bpl[st->be].flags & 0x01) {
450 d61a4ce8 Gerd Hoffmann
                irq = true;
451 d61a4ce8 Gerd Hoffmann
            }
452 d61a4ce8 Gerd Hoffmann
            st->bp = 0;
453 d61a4ce8 Gerd Hoffmann
            st->be++;
454 d61a4ce8 Gerd Hoffmann
            if (st->be == st->bentries) {
455 d61a4ce8 Gerd Hoffmann
                /* bpl wrap around */
456 d61a4ce8 Gerd Hoffmann
                st->be = 0;
457 d61a4ce8 Gerd Hoffmann
                st->lpib = 0;
458 d61a4ce8 Gerd Hoffmann
            }
459 d61a4ce8 Gerd Hoffmann
        }
460 d61a4ce8 Gerd Hoffmann
    }
461 d61a4ce8 Gerd Hoffmann
    if (d->dp_lbase & 0x01) {
462 d61a4ce8 Gerd Hoffmann
        addr = intel_hda_addr(d->dp_lbase & ~0x01, d->dp_ubase);
463 d61a4ce8 Gerd Hoffmann
        stl_phys_le(addr + 8*s, st->lpib);
464 d61a4ce8 Gerd Hoffmann
    }
465 d61a4ce8 Gerd Hoffmann
    dprint(d, 3, "dma: --\n");
466 d61a4ce8 Gerd Hoffmann
467 d61a4ce8 Gerd Hoffmann
    if (irq) {
468 d61a4ce8 Gerd Hoffmann
        st->ctl |= (1 << 26); /* buffer completion interrupt */
469 d61a4ce8 Gerd Hoffmann
        intel_hda_update_irq(d);
470 d61a4ce8 Gerd Hoffmann
    }
471 d61a4ce8 Gerd Hoffmann
    return true;
472 d61a4ce8 Gerd Hoffmann
}
473 d61a4ce8 Gerd Hoffmann
474 d61a4ce8 Gerd Hoffmann
static void intel_hda_parse_bdl(IntelHDAState *d, IntelHDAStream *st)
475 d61a4ce8 Gerd Hoffmann
{
476 d61a4ce8 Gerd Hoffmann
    target_phys_addr_t addr;
477 d61a4ce8 Gerd Hoffmann
    uint8_t buf[16];
478 d61a4ce8 Gerd Hoffmann
    uint32_t i;
479 d61a4ce8 Gerd Hoffmann
480 d61a4ce8 Gerd Hoffmann
    addr = intel_hda_addr(st->bdlp_lbase, st->bdlp_ubase);
481 d61a4ce8 Gerd Hoffmann
    st->bentries = st->lvi +1;
482 d61a4ce8 Gerd Hoffmann
    qemu_free(st->bpl);
483 d61a4ce8 Gerd Hoffmann
    st->bpl = qemu_malloc(sizeof(bpl) * st->bentries);
484 d61a4ce8 Gerd Hoffmann
    for (i = 0; i < st->bentries; i++, addr += 16) {
485 d61a4ce8 Gerd Hoffmann
        cpu_physical_memory_read(addr, buf, 16);
486 d61a4ce8 Gerd Hoffmann
        st->bpl[i].addr  = le64_to_cpu(*(uint64_t *)buf);
487 d61a4ce8 Gerd Hoffmann
        st->bpl[i].len   = le32_to_cpu(*(uint32_t *)(buf + 8));
488 d61a4ce8 Gerd Hoffmann
        st->bpl[i].flags = le32_to_cpu(*(uint32_t *)(buf + 12));
489 d61a4ce8 Gerd Hoffmann
        dprint(d, 1, "bdl/%d: 0x%" PRIx64 " +0x%x, 0x%x\n",
490 d61a4ce8 Gerd Hoffmann
               i, st->bpl[i].addr, st->bpl[i].len, st->bpl[i].flags);
491 d61a4ce8 Gerd Hoffmann
    }
492 d61a4ce8 Gerd Hoffmann
493 d61a4ce8 Gerd Hoffmann
    st->bsize = st->cbl;
494 d61a4ce8 Gerd Hoffmann
    st->lpib  = 0;
495 d61a4ce8 Gerd Hoffmann
    st->be    = 0;
496 d61a4ce8 Gerd Hoffmann
    st->bp    = 0;
497 d61a4ce8 Gerd Hoffmann
}
498 d61a4ce8 Gerd Hoffmann
499 d61a4ce8 Gerd Hoffmann
static void intel_hda_notify_codecs(IntelHDAState *d, uint32_t stream, bool running)
500 d61a4ce8 Gerd Hoffmann
{
501 d61a4ce8 Gerd Hoffmann
    DeviceState *qdev;
502 d61a4ce8 Gerd Hoffmann
    HDACodecDevice *cdev;
503 d61a4ce8 Gerd Hoffmann
504 d61a4ce8 Gerd Hoffmann
    QLIST_FOREACH(qdev, &d->codecs.qbus.children, sibling) {
505 d61a4ce8 Gerd Hoffmann
        cdev = DO_UPCAST(HDACodecDevice, qdev, qdev);
506 d61a4ce8 Gerd Hoffmann
        if (cdev->info->stream) {
507 d61a4ce8 Gerd Hoffmann
            cdev->info->stream(cdev, stream, running);
508 d61a4ce8 Gerd Hoffmann
        }
509 d61a4ce8 Gerd Hoffmann
    }
510 d61a4ce8 Gerd Hoffmann
}
511 d61a4ce8 Gerd Hoffmann
512 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
513 d61a4ce8 Gerd Hoffmann
514 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_g_ctl(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
515 d61a4ce8 Gerd Hoffmann
{
516 d61a4ce8 Gerd Hoffmann
    if ((d->g_ctl & ICH6_GCTL_RESET) == 0) {
517 d61a4ce8 Gerd Hoffmann
        intel_hda_reset(&d->pci.qdev);
518 d61a4ce8 Gerd Hoffmann
    }
519 d61a4ce8 Gerd Hoffmann
}
520 d61a4ce8 Gerd Hoffmann
521 6a0d02f5 Gerd Hoffmann
static void intel_hda_set_wake_en(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
522 6a0d02f5 Gerd Hoffmann
{
523 6a0d02f5 Gerd Hoffmann
    intel_hda_update_irq(d);
524 6a0d02f5 Gerd Hoffmann
}
525 6a0d02f5 Gerd Hoffmann
526 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_state_sts(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
527 d61a4ce8 Gerd Hoffmann
{
528 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
529 d61a4ce8 Gerd Hoffmann
}
530 d61a4ce8 Gerd Hoffmann
531 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_int_ctl(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
532 d61a4ce8 Gerd Hoffmann
{
533 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
534 d61a4ce8 Gerd Hoffmann
}
535 d61a4ce8 Gerd Hoffmann
536 d61a4ce8 Gerd Hoffmann
static void intel_hda_get_wall_clk(IntelHDAState *d, const IntelHDAReg *reg)
537 d61a4ce8 Gerd Hoffmann
{
538 d61a4ce8 Gerd Hoffmann
    int64_t ns;
539 d61a4ce8 Gerd Hoffmann
540 d61a4ce8 Gerd Hoffmann
    ns = qemu_get_clock_ns(vm_clock) - d->wall_base_ns;
541 d61a4ce8 Gerd Hoffmann
    d->wall_clk = (uint32_t)(ns * 24 / 1000);  /* 24 MHz */
542 d61a4ce8 Gerd Hoffmann
}
543 d61a4ce8 Gerd Hoffmann
544 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_corb_wp(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
545 d61a4ce8 Gerd Hoffmann
{
546 d61a4ce8 Gerd Hoffmann
    intel_hda_corb_run(d);
547 d61a4ce8 Gerd Hoffmann
}
548 d61a4ce8 Gerd Hoffmann
549 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_corb_ctl(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
550 d61a4ce8 Gerd Hoffmann
{
551 d61a4ce8 Gerd Hoffmann
    intel_hda_corb_run(d);
552 d61a4ce8 Gerd Hoffmann
}
553 d61a4ce8 Gerd Hoffmann
554 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_rirb_wp(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
555 d61a4ce8 Gerd Hoffmann
{
556 d61a4ce8 Gerd Hoffmann
    if (d->rirb_wp & ICH6_RIRBWP_RST) {
557 d61a4ce8 Gerd Hoffmann
        d->rirb_wp = 0;
558 d61a4ce8 Gerd Hoffmann
    }
559 d61a4ce8 Gerd Hoffmann
}
560 d61a4ce8 Gerd Hoffmann
561 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_rirb_sts(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
562 d61a4ce8 Gerd Hoffmann
{
563 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
564 d61a4ce8 Gerd Hoffmann
565 d61a4ce8 Gerd Hoffmann
    if ((old & ICH6_RBSTS_IRQ) && !(d->rirb_sts & ICH6_RBSTS_IRQ)) {
566 d61a4ce8 Gerd Hoffmann
        /* cleared ICH6_RBSTS_IRQ */
567 d61a4ce8 Gerd Hoffmann
        d->rirb_count = 0;
568 d61a4ce8 Gerd Hoffmann
        intel_hda_corb_run(d);
569 d61a4ce8 Gerd Hoffmann
    }
570 d61a4ce8 Gerd Hoffmann
}
571 d61a4ce8 Gerd Hoffmann
572 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_ics(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
573 d61a4ce8 Gerd Hoffmann
{
574 d61a4ce8 Gerd Hoffmann
    if (d->ics & ICH6_IRS_BUSY) {
575 d61a4ce8 Gerd Hoffmann
        intel_hda_corb_run(d);
576 d61a4ce8 Gerd Hoffmann
    }
577 d61a4ce8 Gerd Hoffmann
}
578 d61a4ce8 Gerd Hoffmann
579 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_st_ctl(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
580 d61a4ce8 Gerd Hoffmann
{
581 d61a4ce8 Gerd Hoffmann
    IntelHDAStream *st = d->st + reg->stream;
582 d61a4ce8 Gerd Hoffmann
583 d61a4ce8 Gerd Hoffmann
    if (st->ctl & 0x01) {
584 d61a4ce8 Gerd Hoffmann
        /* reset */
585 d61a4ce8 Gerd Hoffmann
        dprint(d, 1, "st #%d: reset\n", reg->stream);
586 d61a4ce8 Gerd Hoffmann
        st->ctl = 0;
587 d61a4ce8 Gerd Hoffmann
    }
588 d61a4ce8 Gerd Hoffmann
    if ((st->ctl & 0x02) != (old & 0x02)) {
589 d61a4ce8 Gerd Hoffmann
        uint32_t stnr = (st->ctl >> 20) & 0x0f;
590 d61a4ce8 Gerd Hoffmann
        /* run bit flipped */
591 d61a4ce8 Gerd Hoffmann
        if (st->ctl & 0x02) {
592 d61a4ce8 Gerd Hoffmann
            /* start */
593 d61a4ce8 Gerd Hoffmann
            dprint(d, 1, "st #%d: start %d (ring buf %d bytes)\n",
594 d61a4ce8 Gerd Hoffmann
                   reg->stream, stnr, st->cbl);
595 d61a4ce8 Gerd Hoffmann
            intel_hda_parse_bdl(d, st);
596 d61a4ce8 Gerd Hoffmann
            intel_hda_notify_codecs(d, stnr, true);
597 d61a4ce8 Gerd Hoffmann
        } else {
598 d61a4ce8 Gerd Hoffmann
            /* stop */
599 d61a4ce8 Gerd Hoffmann
            dprint(d, 1, "st #%d: stop %d\n", reg->stream, stnr);
600 d61a4ce8 Gerd Hoffmann
            intel_hda_notify_codecs(d, stnr, false);
601 d61a4ce8 Gerd Hoffmann
        }
602 d61a4ce8 Gerd Hoffmann
    }
603 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
604 d61a4ce8 Gerd Hoffmann
}
605 d61a4ce8 Gerd Hoffmann
606 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
607 d61a4ce8 Gerd Hoffmann
608 d61a4ce8 Gerd Hoffmann
#define ST_REG(_n, _o) (0x80 + (_n) * 0x20 + (_o))
609 d61a4ce8 Gerd Hoffmann
610 d61a4ce8 Gerd Hoffmann
static const struct IntelHDAReg regtab[] = {
611 d61a4ce8 Gerd Hoffmann
    /* global */
612 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_GCAP ] = {
613 d61a4ce8 Gerd Hoffmann
        .name     = "GCAP",
614 d61a4ce8 Gerd Hoffmann
        .size     = 2,
615 d61a4ce8 Gerd Hoffmann
        .reset    = 0x4401,
616 d61a4ce8 Gerd Hoffmann
    },
617 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_VMIN ] = {
618 d61a4ce8 Gerd Hoffmann
        .name     = "VMIN",
619 d61a4ce8 Gerd Hoffmann
        .size     = 1,
620 d61a4ce8 Gerd Hoffmann
    },
621 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_VMAJ ] = {
622 d61a4ce8 Gerd Hoffmann
        .name     = "VMAJ",
623 d61a4ce8 Gerd Hoffmann
        .size     = 1,
624 d61a4ce8 Gerd Hoffmann
        .reset    = 1,
625 d61a4ce8 Gerd Hoffmann
    },
626 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_OUTPAY ] = {
627 d61a4ce8 Gerd Hoffmann
        .name     = "OUTPAY",
628 d61a4ce8 Gerd Hoffmann
        .size     = 2,
629 d61a4ce8 Gerd Hoffmann
        .reset    = 0x3c,
630 d61a4ce8 Gerd Hoffmann
    },
631 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_INPAY ] = {
632 d61a4ce8 Gerd Hoffmann
        .name     = "INPAY",
633 d61a4ce8 Gerd Hoffmann
        .size     = 2,
634 d61a4ce8 Gerd Hoffmann
        .reset    = 0x1d,
635 d61a4ce8 Gerd Hoffmann
    },
636 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_GCTL ] = {
637 d61a4ce8 Gerd Hoffmann
        .name     = "GCTL",
638 d61a4ce8 Gerd Hoffmann
        .size     = 4,
639 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x0103,
640 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, g_ctl),
641 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_g_ctl,
642 d61a4ce8 Gerd Hoffmann
    },
643 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_WAKEEN ] = {
644 d61a4ce8 Gerd Hoffmann
        .name     = "WAKEEN",
645 d61a4ce8 Gerd Hoffmann
        .size     = 2,
646 af93485c Franรงois Revol
        .wmask    = 0x3fff,
647 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, wake_en),
648 6a0d02f5 Gerd Hoffmann
        .whandler = intel_hda_set_wake_en,
649 d61a4ce8 Gerd Hoffmann
    },
650 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_STATESTS ] = {
651 d61a4ce8 Gerd Hoffmann
        .name     = "STATESTS",
652 d61a4ce8 Gerd Hoffmann
        .size     = 2,
653 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x3fff,
654 d61a4ce8 Gerd Hoffmann
        .wclear   = 0x3fff,
655 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, state_sts),
656 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_state_sts,
657 d61a4ce8 Gerd Hoffmann
    },
658 d61a4ce8 Gerd Hoffmann
659 d61a4ce8 Gerd Hoffmann
    /* interrupts */
660 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_INTCTL ] = {
661 d61a4ce8 Gerd Hoffmann
        .name     = "INTCTL",
662 d61a4ce8 Gerd Hoffmann
        .size     = 4,
663 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xc00000ff,
664 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, int_ctl),
665 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_int_ctl,
666 d61a4ce8 Gerd Hoffmann
    },
667 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_INTSTS ] = {
668 d61a4ce8 Gerd Hoffmann
        .name     = "INTSTS",
669 d61a4ce8 Gerd Hoffmann
        .size     = 4,
670 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xc00000ff,
671 d61a4ce8 Gerd Hoffmann
        .wclear   = 0xc00000ff,
672 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, int_sts),
673 d61a4ce8 Gerd Hoffmann
    },
674 d61a4ce8 Gerd Hoffmann
675 d61a4ce8 Gerd Hoffmann
    /* misc */
676 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_WALLCLK ] = {
677 d61a4ce8 Gerd Hoffmann
        .name     = "WALLCLK",
678 d61a4ce8 Gerd Hoffmann
        .size     = 4,
679 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, wall_clk),
680 d61a4ce8 Gerd Hoffmann
        .rhandler = intel_hda_get_wall_clk,
681 d61a4ce8 Gerd Hoffmann
    },
682 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_WALLCLK + 0x2000 ] = {
683 d61a4ce8 Gerd Hoffmann
        .name     = "WALLCLK(alias)",
684 d61a4ce8 Gerd Hoffmann
        .size     = 4,
685 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, wall_clk),
686 d61a4ce8 Gerd Hoffmann
        .rhandler = intel_hda_get_wall_clk,
687 d61a4ce8 Gerd Hoffmann
    },
688 d61a4ce8 Gerd Hoffmann
689 d61a4ce8 Gerd Hoffmann
    /* dma engine */
690 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBLBASE ] = {
691 d61a4ce8 Gerd Hoffmann
        .name     = "CORBLBASE",
692 d61a4ce8 Gerd Hoffmann
        .size     = 4,
693 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffff80,
694 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_lbase),
695 d61a4ce8 Gerd Hoffmann
    },
696 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBUBASE ] = {
697 d61a4ce8 Gerd Hoffmann
        .name     = "CORBUBASE",
698 d61a4ce8 Gerd Hoffmann
        .size     = 4,
699 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,
700 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_ubase),
701 d61a4ce8 Gerd Hoffmann
    },
702 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBWP ] = {
703 d61a4ce8 Gerd Hoffmann
        .name     = "CORBWP",
704 d61a4ce8 Gerd Hoffmann
        .size     = 2,
705 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xff,
706 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_wp),
707 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_corb_wp,
708 d61a4ce8 Gerd Hoffmann
    },
709 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBRP ] = {
710 d61a4ce8 Gerd Hoffmann
        .name     = "CORBRP",
711 d61a4ce8 Gerd Hoffmann
        .size     = 2,
712 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x80ff,
713 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_rp),
714 d61a4ce8 Gerd Hoffmann
    },
715 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBCTL ] = {
716 d61a4ce8 Gerd Hoffmann
        .name     = "CORBCTL",
717 d61a4ce8 Gerd Hoffmann
        .size     = 1,
718 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x03,
719 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_ctl),
720 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_corb_ctl,
721 d61a4ce8 Gerd Hoffmann
    },
722 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBSTS ] = {
723 d61a4ce8 Gerd Hoffmann
        .name     = "CORBSTS",
724 d61a4ce8 Gerd Hoffmann
        .size     = 1,
725 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x01,
726 d61a4ce8 Gerd Hoffmann
        .wclear   = 0x01,
727 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_sts),
728 d61a4ce8 Gerd Hoffmann
    },
729 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBSIZE ] = {
730 d61a4ce8 Gerd Hoffmann
        .name     = "CORBSIZE",
731 d61a4ce8 Gerd Hoffmann
        .size     = 1,
732 d61a4ce8 Gerd Hoffmann
        .reset    = 0x42,
733 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_size),
734 d61a4ce8 Gerd Hoffmann
    },
735 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBLBASE ] = {
736 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBLBASE",
737 d61a4ce8 Gerd Hoffmann
        .size     = 4,
738 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffff80,
739 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_lbase),
740 d61a4ce8 Gerd Hoffmann
    },
741 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBUBASE ] = {
742 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBUBASE",
743 d61a4ce8 Gerd Hoffmann
        .size     = 4,
744 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,
745 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_ubase),
746 d61a4ce8 Gerd Hoffmann
    },
747 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBWP ] = {
748 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBWP",
749 d61a4ce8 Gerd Hoffmann
        .size     = 2,
750 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x8000,
751 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_wp),
752 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_rirb_wp,
753 d61a4ce8 Gerd Hoffmann
    },
754 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RINTCNT ] = {
755 d61a4ce8 Gerd Hoffmann
        .name     = "RINTCNT",
756 d61a4ce8 Gerd Hoffmann
        .size     = 2,
757 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xff,
758 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_cnt),
759 d61a4ce8 Gerd Hoffmann
    },
760 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBCTL ] = {
761 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBCTL",
762 d61a4ce8 Gerd Hoffmann
        .size     = 1,
763 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x07,
764 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_ctl),
765 d61a4ce8 Gerd Hoffmann
    },
766 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBSTS ] = {
767 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBSTS",
768 d61a4ce8 Gerd Hoffmann
        .size     = 1,
769 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x05,
770 d61a4ce8 Gerd Hoffmann
        .wclear   = 0x05,
771 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_sts),
772 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_rirb_sts,
773 d61a4ce8 Gerd Hoffmann
    },
774 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBSIZE ] = {
775 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBSIZE",
776 d61a4ce8 Gerd Hoffmann
        .size     = 1,
777 d61a4ce8 Gerd Hoffmann
        .reset    = 0x42,
778 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_size),
779 d61a4ce8 Gerd Hoffmann
    },
780 d61a4ce8 Gerd Hoffmann
781 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_DPLBASE ] = {
782 d61a4ce8 Gerd Hoffmann
        .name     = "DPLBASE",
783 d61a4ce8 Gerd Hoffmann
        .size     = 4,
784 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffff81,
785 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, dp_lbase),
786 d61a4ce8 Gerd Hoffmann
    },
787 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_DPUBASE ] = {
788 d61a4ce8 Gerd Hoffmann
        .name     = "DPUBASE",
789 d61a4ce8 Gerd Hoffmann
        .size     = 4,
790 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,
791 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, dp_ubase),
792 d61a4ce8 Gerd Hoffmann
    },
793 d61a4ce8 Gerd Hoffmann
794 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_IC ] = {
795 d61a4ce8 Gerd Hoffmann
        .name     = "ICW",
796 d61a4ce8 Gerd Hoffmann
        .size     = 4,
797 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,
798 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, icw),
799 d61a4ce8 Gerd Hoffmann
    },
800 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_IR ] = {
801 d61a4ce8 Gerd Hoffmann
        .name     = "IRR",
802 d61a4ce8 Gerd Hoffmann
        .size     = 4,
803 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, irr),
804 d61a4ce8 Gerd Hoffmann
    },
805 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_IRS ] = {
806 d61a4ce8 Gerd Hoffmann
        .name     = "ICS",
807 d61a4ce8 Gerd Hoffmann
        .size     = 2,
808 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x0003,
809 d61a4ce8 Gerd Hoffmann
        .wclear   = 0x0002,
810 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, ics),
811 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_ics,
812 d61a4ce8 Gerd Hoffmann
    },
813 d61a4ce8 Gerd Hoffmann
814 d61a4ce8 Gerd Hoffmann
#define HDA_STREAM(_t, _i)                                            \
815 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_CTL) ] = {                               \
816 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
817 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " CTL",                          \
818 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
819 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x1cff001f,                                       \
820 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].ctl),              \
821 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_st_ctl,                             \
822 d61a4ce8 Gerd Hoffmann
    },                                                                \
823 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_CTL) + 2] = {                            \
824 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
825 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " CTL(stnr)",                    \
826 d61a4ce8 Gerd Hoffmann
        .size     = 1,                                                \
827 d61a4ce8 Gerd Hoffmann
        .shift    = 16,                                               \
828 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x00ff0000,                                       \
829 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].ctl),              \
830 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_st_ctl,                             \
831 d61a4ce8 Gerd Hoffmann
    },                                                                \
832 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_STS)] = {                                \
833 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
834 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " CTL(sts)",                     \
835 d61a4ce8 Gerd Hoffmann
        .size     = 1,                                                \
836 d61a4ce8 Gerd Hoffmann
        .shift    = 24,                                               \
837 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x1c000000,                                       \
838 d61a4ce8 Gerd Hoffmann
        .wclear   = 0x1c000000,                                       \
839 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].ctl),              \
840 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_st_ctl,                             \
841 d61a4ce8 Gerd Hoffmann
    },                                                                \
842 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_LPIB) ] = {                              \
843 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
844 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " LPIB",                         \
845 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
846 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].lpib),             \
847 d61a4ce8 Gerd Hoffmann
    },                                                                \
848 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_LPIB) + 0x2000 ] = {                     \
849 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
850 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " LPIB(alias)",                  \
851 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
852 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].lpib),             \
853 d61a4ce8 Gerd Hoffmann
    },                                                                \
854 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_CBL) ] = {                               \
855 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
856 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " CBL",                          \
857 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
858 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,                                       \
859 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].cbl),              \
860 d61a4ce8 Gerd Hoffmann
    },                                                                \
861 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_LVI) ] = {                               \
862 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
863 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " LVI",                          \
864 d61a4ce8 Gerd Hoffmann
        .size     = 2,                                                \
865 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x00ff,                                           \
866 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].lvi),              \
867 d61a4ce8 Gerd Hoffmann
    },                                                                \
868 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_FIFOSIZE) ] = {                          \
869 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
870 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " FIFOS",                        \
871 d61a4ce8 Gerd Hoffmann
        .size     = 2,                                                \
872 d61a4ce8 Gerd Hoffmann
        .reset    = HDA_BUFFER_SIZE,                                  \
873 d61a4ce8 Gerd Hoffmann
    },                                                                \
874 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_FORMAT) ] = {                            \
875 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
876 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " FMT",                          \
877 d61a4ce8 Gerd Hoffmann
        .size     = 2,                                                \
878 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x7f7f,                                           \
879 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].fmt),              \
880 d61a4ce8 Gerd Hoffmann
    },                                                                \
881 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_BDLPL) ] = {                             \
882 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
883 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " BDLPL",                        \
884 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
885 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffff80,                                       \
886 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].bdlp_lbase),       \
887 d61a4ce8 Gerd Hoffmann
    },                                                                \
888 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_BDLPU) ] = {                             \
889 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
890 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " BDLPU",                        \
891 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
892 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,                                       \
893 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].bdlp_ubase),       \
894 d61a4ce8 Gerd Hoffmann
    },                                                                \
895 d61a4ce8 Gerd Hoffmann
896 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("IN", 0)
897 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("IN", 1)
898 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("IN", 2)
899 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("IN", 3)
900 d61a4ce8 Gerd Hoffmann
901 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("OUT", 4)
902 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("OUT", 5)
903 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("OUT", 6)
904 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("OUT", 7)
905 d61a4ce8 Gerd Hoffmann
906 d61a4ce8 Gerd Hoffmann
};
907 d61a4ce8 Gerd Hoffmann
908 d61a4ce8 Gerd Hoffmann
static const IntelHDAReg *intel_hda_reg_find(IntelHDAState *d, target_phys_addr_t addr)
909 d61a4ce8 Gerd Hoffmann
{
910 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg;
911 d61a4ce8 Gerd Hoffmann
912 d61a4ce8 Gerd Hoffmann
    if (addr >= sizeof(regtab)/sizeof(regtab[0])) {
913 d61a4ce8 Gerd Hoffmann
        goto noreg;
914 d61a4ce8 Gerd Hoffmann
    }
915 d61a4ce8 Gerd Hoffmann
    reg = regtab+addr;
916 d61a4ce8 Gerd Hoffmann
    if (reg->name == NULL) {
917 d61a4ce8 Gerd Hoffmann
        goto noreg;
918 d61a4ce8 Gerd Hoffmann
    }
919 d61a4ce8 Gerd Hoffmann
    return reg;
920 d61a4ce8 Gerd Hoffmann
921 d61a4ce8 Gerd Hoffmann
noreg:
922 d61a4ce8 Gerd Hoffmann
    dprint(d, 1, "unknown register, addr 0x%x\n", (int) addr);
923 d61a4ce8 Gerd Hoffmann
    return NULL;
924 d61a4ce8 Gerd Hoffmann
}
925 d61a4ce8 Gerd Hoffmann
926 d61a4ce8 Gerd Hoffmann
static uint32_t *intel_hda_reg_addr(IntelHDAState *d, const IntelHDAReg *reg)
927 d61a4ce8 Gerd Hoffmann
{
928 d61a4ce8 Gerd Hoffmann
    uint8_t *addr = (void*)d;
929 d61a4ce8 Gerd Hoffmann
930 d61a4ce8 Gerd Hoffmann
    addr += reg->offset;
931 d61a4ce8 Gerd Hoffmann
    return (uint32_t*)addr;
932 d61a4ce8 Gerd Hoffmann
}
933 d61a4ce8 Gerd Hoffmann
934 d61a4ce8 Gerd Hoffmann
static void intel_hda_reg_write(IntelHDAState *d, const IntelHDAReg *reg, uint32_t val,
935 d61a4ce8 Gerd Hoffmann
                                uint32_t wmask)
936 d61a4ce8 Gerd Hoffmann
{
937 d61a4ce8 Gerd Hoffmann
    uint32_t *addr;
938 d61a4ce8 Gerd Hoffmann
    uint32_t old;
939 d61a4ce8 Gerd Hoffmann
940 d61a4ce8 Gerd Hoffmann
    if (!reg) {
941 d61a4ce8 Gerd Hoffmann
        return;
942 d61a4ce8 Gerd Hoffmann
    }
943 d61a4ce8 Gerd Hoffmann
944 d61a4ce8 Gerd Hoffmann
    if (d->debug) {
945 d61a4ce8 Gerd Hoffmann
        time_t now = time(NULL);
946 d61a4ce8 Gerd Hoffmann
        if (d->last_write && d->last_reg == reg && d->last_val == val) {
947 d61a4ce8 Gerd Hoffmann
            d->repeat_count++;
948 d61a4ce8 Gerd Hoffmann
            if (d->last_sec != now) {
949 d61a4ce8 Gerd Hoffmann
                dprint(d, 2, "previous register op repeated %d times\n", d->repeat_count);
950 d61a4ce8 Gerd Hoffmann
                d->last_sec = now;
951 d61a4ce8 Gerd Hoffmann
                d->repeat_count = 0;
952 d61a4ce8 Gerd Hoffmann
            }
953 d61a4ce8 Gerd Hoffmann
        } else {
954 d61a4ce8 Gerd Hoffmann
            if (d->repeat_count) {
955 d61a4ce8 Gerd Hoffmann
                dprint(d, 2, "previous register op repeated %d times\n", d->repeat_count);
956 d61a4ce8 Gerd Hoffmann
            }
957 d61a4ce8 Gerd Hoffmann
            dprint(d, 2, "write %-16s: 0x%x (%x)\n", reg->name, val, wmask);
958 d61a4ce8 Gerd Hoffmann
            d->last_write = 1;
959 d61a4ce8 Gerd Hoffmann
            d->last_reg   = reg;
960 d61a4ce8 Gerd Hoffmann
            d->last_val   = val;
961 d61a4ce8 Gerd Hoffmann
            d->last_sec   = now;
962 d61a4ce8 Gerd Hoffmann
            d->repeat_count = 0;
963 d61a4ce8 Gerd Hoffmann
        }
964 d61a4ce8 Gerd Hoffmann
    }
965 d61a4ce8 Gerd Hoffmann
    assert(reg->offset != 0);
966 d61a4ce8 Gerd Hoffmann
967 d61a4ce8 Gerd Hoffmann
    addr = intel_hda_reg_addr(d, reg);
968 d61a4ce8 Gerd Hoffmann
    old = *addr;
969 d61a4ce8 Gerd Hoffmann
970 d61a4ce8 Gerd Hoffmann
    if (reg->shift) {
971 d61a4ce8 Gerd Hoffmann
        val <<= reg->shift;
972 d61a4ce8 Gerd Hoffmann
        wmask <<= reg->shift;
973 d61a4ce8 Gerd Hoffmann
    }
974 d61a4ce8 Gerd Hoffmann
    wmask &= reg->wmask;
975 d61a4ce8 Gerd Hoffmann
    *addr &= ~wmask;
976 d61a4ce8 Gerd Hoffmann
    *addr |= wmask & val;
977 d61a4ce8 Gerd Hoffmann
    *addr &= ~(val & reg->wclear);
978 d61a4ce8 Gerd Hoffmann
979 d61a4ce8 Gerd Hoffmann
    if (reg->whandler) {
980 d61a4ce8 Gerd Hoffmann
        reg->whandler(d, reg, old);
981 d61a4ce8 Gerd Hoffmann
    }
982 d61a4ce8 Gerd Hoffmann
}
983 d61a4ce8 Gerd Hoffmann
984 d61a4ce8 Gerd Hoffmann
static uint32_t intel_hda_reg_read(IntelHDAState *d, const IntelHDAReg *reg,
985 d61a4ce8 Gerd Hoffmann
                                   uint32_t rmask)
986 d61a4ce8 Gerd Hoffmann
{
987 d61a4ce8 Gerd Hoffmann
    uint32_t *addr, ret;
988 d61a4ce8 Gerd Hoffmann
989 d61a4ce8 Gerd Hoffmann
    if (!reg) {
990 d61a4ce8 Gerd Hoffmann
        return 0;
991 d61a4ce8 Gerd Hoffmann
    }
992 d61a4ce8 Gerd Hoffmann
993 d61a4ce8 Gerd Hoffmann
    if (reg->rhandler) {
994 d61a4ce8 Gerd Hoffmann
        reg->rhandler(d, reg);
995 d61a4ce8 Gerd Hoffmann
    }
996 d61a4ce8 Gerd Hoffmann
997 d61a4ce8 Gerd Hoffmann
    if (reg->offset == 0) {
998 d61a4ce8 Gerd Hoffmann
        /* constant read-only register */
999 d61a4ce8 Gerd Hoffmann
        ret = reg->reset;
1000 d61a4ce8 Gerd Hoffmann
    } else {
1001 d61a4ce8 Gerd Hoffmann
        addr = intel_hda_reg_addr(d, reg);
1002 d61a4ce8 Gerd Hoffmann
        ret = *addr;
1003 d61a4ce8 Gerd Hoffmann
        if (reg->shift) {
1004 d61a4ce8 Gerd Hoffmann
            ret >>= reg->shift;
1005 d61a4ce8 Gerd Hoffmann
        }
1006 d61a4ce8 Gerd Hoffmann
        ret &= rmask;
1007 d61a4ce8 Gerd Hoffmann
    }
1008 d61a4ce8 Gerd Hoffmann
    if (d->debug) {
1009 d61a4ce8 Gerd Hoffmann
        time_t now = time(NULL);
1010 d61a4ce8 Gerd Hoffmann
        if (!d->last_write && d->last_reg == reg && d->last_val == ret) {
1011 d61a4ce8 Gerd Hoffmann
            d->repeat_count++;
1012 d61a4ce8 Gerd Hoffmann
            if (d->last_sec != now) {
1013 d61a4ce8 Gerd Hoffmann
                dprint(d, 2, "previous register op repeated %d times\n", d->repeat_count);
1014 d61a4ce8 Gerd Hoffmann
                d->last_sec = now;
1015 d61a4ce8 Gerd Hoffmann
                d->repeat_count = 0;
1016 d61a4ce8 Gerd Hoffmann
            }
1017 d61a4ce8 Gerd Hoffmann
        } else {
1018 d61a4ce8 Gerd Hoffmann
            if (d->repeat_count) {
1019 d61a4ce8 Gerd Hoffmann
                dprint(d, 2, "previous register op repeated %d times\n", d->repeat_count);
1020 d61a4ce8 Gerd Hoffmann
            }
1021 d61a4ce8 Gerd Hoffmann
            dprint(d, 2, "read  %-16s: 0x%x (%x)\n", reg->name, ret, rmask);
1022 d61a4ce8 Gerd Hoffmann
            d->last_write = 0;
1023 d61a4ce8 Gerd Hoffmann
            d->last_reg   = reg;
1024 d61a4ce8 Gerd Hoffmann
            d->last_val   = ret;
1025 d61a4ce8 Gerd Hoffmann
            d->last_sec   = now;
1026 d61a4ce8 Gerd Hoffmann
            d->repeat_count = 0;
1027 d61a4ce8 Gerd Hoffmann
        }
1028 d61a4ce8 Gerd Hoffmann
    }
1029 d61a4ce8 Gerd Hoffmann
    return ret;
1030 d61a4ce8 Gerd Hoffmann
}
1031 d61a4ce8 Gerd Hoffmann
1032 d61a4ce8 Gerd Hoffmann
static void intel_hda_regs_reset(IntelHDAState *d)
1033 d61a4ce8 Gerd Hoffmann
{
1034 d61a4ce8 Gerd Hoffmann
    uint32_t *addr;
1035 d61a4ce8 Gerd Hoffmann
    int i;
1036 d61a4ce8 Gerd Hoffmann
1037 d61a4ce8 Gerd Hoffmann
    for (i = 0; i < sizeof(regtab)/sizeof(regtab[0]); i++) {
1038 d61a4ce8 Gerd Hoffmann
        if (regtab[i].name == NULL) {
1039 d61a4ce8 Gerd Hoffmann
            continue;
1040 d61a4ce8 Gerd Hoffmann
        }
1041 d61a4ce8 Gerd Hoffmann
        if (regtab[i].offset == 0) {
1042 d61a4ce8 Gerd Hoffmann
            continue;
1043 d61a4ce8 Gerd Hoffmann
        }
1044 d61a4ce8 Gerd Hoffmann
        addr = intel_hda_reg_addr(d, regtab + i);
1045 d61a4ce8 Gerd Hoffmann
        *addr = regtab[i].reset;
1046 d61a4ce8 Gerd Hoffmann
    }
1047 d61a4ce8 Gerd Hoffmann
}
1048 d61a4ce8 Gerd Hoffmann
1049 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
1050 d61a4ce8 Gerd Hoffmann
1051 d61a4ce8 Gerd Hoffmann
static void intel_hda_mmio_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
1052 d61a4ce8 Gerd Hoffmann
{
1053 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1054 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1055 d61a4ce8 Gerd Hoffmann
1056 d61a4ce8 Gerd Hoffmann
    intel_hda_reg_write(d, reg, val, 0xff);
1057 d61a4ce8 Gerd Hoffmann
}
1058 d61a4ce8 Gerd Hoffmann
1059 d61a4ce8 Gerd Hoffmann
static void intel_hda_mmio_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
1060 d61a4ce8 Gerd Hoffmann
{
1061 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1062 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1063 d61a4ce8 Gerd Hoffmann
1064 d61a4ce8 Gerd Hoffmann
    intel_hda_reg_write(d, reg, val, 0xffff);
1065 d61a4ce8 Gerd Hoffmann
}
1066 d61a4ce8 Gerd Hoffmann
1067 d61a4ce8 Gerd Hoffmann
static void intel_hda_mmio_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
1068 d61a4ce8 Gerd Hoffmann
{
1069 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1070 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1071 d61a4ce8 Gerd Hoffmann
1072 d61a4ce8 Gerd Hoffmann
    intel_hda_reg_write(d, reg, val, 0xffffffff);
1073 d61a4ce8 Gerd Hoffmann
}
1074 d61a4ce8 Gerd Hoffmann
1075 d61a4ce8 Gerd Hoffmann
static uint32_t intel_hda_mmio_readb(void *opaque, target_phys_addr_t addr)
1076 d61a4ce8 Gerd Hoffmann
{
1077 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1078 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1079 d61a4ce8 Gerd Hoffmann
1080 d61a4ce8 Gerd Hoffmann
    return intel_hda_reg_read(d, reg, 0xff);
1081 d61a4ce8 Gerd Hoffmann
}
1082 d61a4ce8 Gerd Hoffmann
1083 d61a4ce8 Gerd Hoffmann
static uint32_t intel_hda_mmio_readw(void *opaque, target_phys_addr_t addr)
1084 d61a4ce8 Gerd Hoffmann
{
1085 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1086 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1087 d61a4ce8 Gerd Hoffmann
1088 d61a4ce8 Gerd Hoffmann
    return intel_hda_reg_read(d, reg, 0xffff);
1089 d61a4ce8 Gerd Hoffmann
}
1090 d61a4ce8 Gerd Hoffmann
1091 d61a4ce8 Gerd Hoffmann
static uint32_t intel_hda_mmio_readl(void *opaque, target_phys_addr_t addr)
1092 d61a4ce8 Gerd Hoffmann
{
1093 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1094 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1095 d61a4ce8 Gerd Hoffmann
1096 d61a4ce8 Gerd Hoffmann
    return intel_hda_reg_read(d, reg, 0xffffffff);
1097 d61a4ce8 Gerd Hoffmann
}
1098 d61a4ce8 Gerd Hoffmann
1099 d61a4ce8 Gerd Hoffmann
static CPUReadMemoryFunc * const intel_hda_mmio_read[3] = {
1100 d61a4ce8 Gerd Hoffmann
    intel_hda_mmio_readb,
1101 d61a4ce8 Gerd Hoffmann
    intel_hda_mmio_readw,
1102 d61a4ce8 Gerd Hoffmann
    intel_hda_mmio_readl,
1103 d61a4ce8 Gerd Hoffmann
};
1104 d61a4ce8 Gerd Hoffmann
1105 d61a4ce8 Gerd Hoffmann
static CPUWriteMemoryFunc * const intel_hda_mmio_write[3] = {
1106 d61a4ce8 Gerd Hoffmann
    intel_hda_mmio_writeb,
1107 d61a4ce8 Gerd Hoffmann
    intel_hda_mmio_writew,
1108 d61a4ce8 Gerd Hoffmann
    intel_hda_mmio_writel,
1109 d61a4ce8 Gerd Hoffmann
};
1110 d61a4ce8 Gerd Hoffmann
1111 d61a4ce8 Gerd Hoffmann
static void intel_hda_map(PCIDevice *pci, int region_num,
1112 d61a4ce8 Gerd Hoffmann
                          pcibus_t addr, pcibus_t size, int type)
1113 d61a4ce8 Gerd Hoffmann
{
1114 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = DO_UPCAST(IntelHDAState, pci, pci);
1115 d61a4ce8 Gerd Hoffmann
1116 d61a4ce8 Gerd Hoffmann
    cpu_register_physical_memory(addr, 0x4000, d->mmio_addr);
1117 d61a4ce8 Gerd Hoffmann
}
1118 d61a4ce8 Gerd Hoffmann
1119 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
1120 d61a4ce8 Gerd Hoffmann
1121 d61a4ce8 Gerd Hoffmann
static void intel_hda_reset(DeviceState *dev)
1122 d61a4ce8 Gerd Hoffmann
{
1123 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = DO_UPCAST(IntelHDAState, pci.qdev, dev);
1124 d61a4ce8 Gerd Hoffmann
    DeviceState *qdev;
1125 d61a4ce8 Gerd Hoffmann
    HDACodecDevice *cdev;
1126 d61a4ce8 Gerd Hoffmann
1127 d61a4ce8 Gerd Hoffmann
    intel_hda_regs_reset(d);
1128 d61a4ce8 Gerd Hoffmann
    d->wall_base_ns = qemu_get_clock(vm_clock);
1129 d61a4ce8 Gerd Hoffmann
1130 d61a4ce8 Gerd Hoffmann
    /* reset codecs */
1131 d61a4ce8 Gerd Hoffmann
    QLIST_FOREACH(qdev, &d->codecs.qbus.children, sibling) {
1132 d61a4ce8 Gerd Hoffmann
        cdev = DO_UPCAST(HDACodecDevice, qdev, qdev);
1133 d61a4ce8 Gerd Hoffmann
        if (qdev->info->reset) {
1134 d61a4ce8 Gerd Hoffmann
            qdev->info->reset(qdev);
1135 d61a4ce8 Gerd Hoffmann
        }
1136 d61a4ce8 Gerd Hoffmann
        d->state_sts |= (1 << cdev->cad);
1137 d61a4ce8 Gerd Hoffmann
    }
1138 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
1139 d61a4ce8 Gerd Hoffmann
}
1140 d61a4ce8 Gerd Hoffmann
1141 d61a4ce8 Gerd Hoffmann
static int intel_hda_init(PCIDevice *pci)
1142 d61a4ce8 Gerd Hoffmann
{
1143 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = DO_UPCAST(IntelHDAState, pci, pci);
1144 d61a4ce8 Gerd Hoffmann
    uint8_t *conf = d->pci.config;
1145 d61a4ce8 Gerd Hoffmann
1146 d61a4ce8 Gerd Hoffmann
    d->name = d->pci.qdev.info->name;
1147 d61a4ce8 Gerd Hoffmann
1148 d61a4ce8 Gerd Hoffmann
    pci_config_set_vendor_id(conf, PCI_VENDOR_ID_INTEL);
1149 d61a4ce8 Gerd Hoffmann
    pci_config_set_device_id(conf, 0x2668);
1150 d61a4ce8 Gerd Hoffmann
    pci_config_set_revision(conf, 1);
1151 d61a4ce8 Gerd Hoffmann
    pci_config_set_class(conf, PCI_CLASS_MULTIMEDIA_HD_AUDIO);
1152 d61a4ce8 Gerd Hoffmann
    pci_config_set_interrupt_pin(conf, 1);
1153 d61a4ce8 Gerd Hoffmann
1154 d61a4ce8 Gerd Hoffmann
    /* HDCTL off 0x40 bit 0 selects signaling mode (1-HDA, 0 - Ac97) 18.1.19 */
1155 d61a4ce8 Gerd Hoffmann
    conf[0x40] = 0x01;
1156 d61a4ce8 Gerd Hoffmann
1157 d61a4ce8 Gerd Hoffmann
    d->mmio_addr = cpu_register_io_memory(intel_hda_mmio_read,
1158 d61a4ce8 Gerd Hoffmann
                                          intel_hda_mmio_write, d);
1159 d61a4ce8 Gerd Hoffmann
    pci_register_bar(&d->pci, 0, 0x4000, PCI_BASE_ADDRESS_SPACE_MEMORY,
1160 d61a4ce8 Gerd Hoffmann
                     intel_hda_map);
1161 17786d52 Gerd Hoffmann
    if (d->msi) {
1162 17786d52 Gerd Hoffmann
        msi_init(&d->pci, 0x50, 1, true, false);
1163 17786d52 Gerd Hoffmann
    }
1164 d61a4ce8 Gerd Hoffmann
1165 d61a4ce8 Gerd Hoffmann
    hda_codec_bus_init(&d->pci.qdev, &d->codecs,
1166 d61a4ce8 Gerd Hoffmann
                       intel_hda_response, intel_hda_xfer);
1167 d61a4ce8 Gerd Hoffmann
1168 d61a4ce8 Gerd Hoffmann
    return 0;
1169 d61a4ce8 Gerd Hoffmann
}
1170 d61a4ce8 Gerd Hoffmann
1171 dc4b9240 Gerd Hoffmann
static int intel_hda_exit(PCIDevice *pci)
1172 dc4b9240 Gerd Hoffmann
{
1173 dc4b9240 Gerd Hoffmann
    IntelHDAState *d = DO_UPCAST(IntelHDAState, pci, pci);
1174 dc4b9240 Gerd Hoffmann
1175 17786d52 Gerd Hoffmann
    if (d->msi) {
1176 17786d52 Gerd Hoffmann
        msi_uninit(&d->pci);
1177 17786d52 Gerd Hoffmann
    }
1178 dc4b9240 Gerd Hoffmann
    cpu_unregister_io_memory(d->mmio_addr);
1179 dc4b9240 Gerd Hoffmann
    return 0;
1180 dc4b9240 Gerd Hoffmann
}
1181 dc4b9240 Gerd Hoffmann
1182 17786d52 Gerd Hoffmann
static void intel_hda_write_config(PCIDevice *pci, uint32_t addr,
1183 17786d52 Gerd Hoffmann
                                   uint32_t val, int len)
1184 17786d52 Gerd Hoffmann
{
1185 17786d52 Gerd Hoffmann
    IntelHDAState *d = DO_UPCAST(IntelHDAState, pci, pci);
1186 17786d52 Gerd Hoffmann
1187 17786d52 Gerd Hoffmann
    pci_default_write_config(pci, addr, val, len);
1188 17786d52 Gerd Hoffmann
    if (d->msi) {
1189 17786d52 Gerd Hoffmann
        msi_write_config(pci, addr, val, len);
1190 17786d52 Gerd Hoffmann
    }
1191 17786d52 Gerd Hoffmann
}
1192 17786d52 Gerd Hoffmann
1193 d61a4ce8 Gerd Hoffmann
static int intel_hda_post_load(void *opaque, int version)
1194 d61a4ce8 Gerd Hoffmann
{
1195 d61a4ce8 Gerd Hoffmann
    IntelHDAState* d = opaque;
1196 d61a4ce8 Gerd Hoffmann
    int i;
1197 d61a4ce8 Gerd Hoffmann
1198 d61a4ce8 Gerd Hoffmann
    dprint(d, 1, "%s\n", __FUNCTION__);
1199 d61a4ce8 Gerd Hoffmann
    for (i = 0; i < ARRAY_SIZE(d->st); i++) {
1200 d61a4ce8 Gerd Hoffmann
        if (d->st[i].ctl & 0x02) {
1201 d61a4ce8 Gerd Hoffmann
            intel_hda_parse_bdl(d, &d->st[i]);
1202 d61a4ce8 Gerd Hoffmann
        }
1203 d61a4ce8 Gerd Hoffmann
    }
1204 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
1205 d61a4ce8 Gerd Hoffmann
    return 0;
1206 d61a4ce8 Gerd Hoffmann
}
1207 d61a4ce8 Gerd Hoffmann
1208 d61a4ce8 Gerd Hoffmann
static const VMStateDescription vmstate_intel_hda_stream = {
1209 d61a4ce8 Gerd Hoffmann
    .name = "intel-hda-stream",
1210 d61a4ce8 Gerd Hoffmann
    .version_id = 1,
1211 d61a4ce8 Gerd Hoffmann
    .fields = (VMStateField []) {
1212 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(ctl, IntelHDAStream),
1213 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(lpib, IntelHDAStream),
1214 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(cbl, IntelHDAStream),
1215 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(lvi, IntelHDAStream),
1216 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(fmt, IntelHDAStream),
1217 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(bdlp_lbase, IntelHDAStream),
1218 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(bdlp_ubase, IntelHDAStream),
1219 d61a4ce8 Gerd Hoffmann
        VMSTATE_END_OF_LIST()
1220 d61a4ce8 Gerd Hoffmann
    }
1221 d61a4ce8 Gerd Hoffmann
};
1222 d61a4ce8 Gerd Hoffmann
1223 d61a4ce8 Gerd Hoffmann
static const VMStateDescription vmstate_intel_hda = {
1224 d61a4ce8 Gerd Hoffmann
    .name = "intel-hda",
1225 d61a4ce8 Gerd Hoffmann
    .version_id = 1,
1226 d61a4ce8 Gerd Hoffmann
    .post_load = intel_hda_post_load,
1227 d61a4ce8 Gerd Hoffmann
    .fields = (VMStateField []) {
1228 d61a4ce8 Gerd Hoffmann
        VMSTATE_PCI_DEVICE(pci, IntelHDAState),
1229 d61a4ce8 Gerd Hoffmann
1230 d61a4ce8 Gerd Hoffmann
        /* registers */
1231 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(g_ctl, IntelHDAState),
1232 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(wake_en, IntelHDAState),
1233 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(state_sts, IntelHDAState),
1234 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(int_ctl, IntelHDAState),
1235 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(int_sts, IntelHDAState),
1236 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(wall_clk, IntelHDAState),
1237 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_lbase, IntelHDAState),
1238 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_ubase, IntelHDAState),
1239 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_rp, IntelHDAState),
1240 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_wp, IntelHDAState),
1241 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_ctl, IntelHDAState),
1242 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_sts, IntelHDAState),
1243 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_size, IntelHDAState),
1244 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_lbase, IntelHDAState),
1245 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_ubase, IntelHDAState),
1246 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_wp, IntelHDAState),
1247 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_cnt, IntelHDAState),
1248 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_ctl, IntelHDAState),
1249 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_sts, IntelHDAState),
1250 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_size, IntelHDAState),
1251 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(dp_lbase, IntelHDAState),
1252 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(dp_ubase, IntelHDAState),
1253 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(icw, IntelHDAState),
1254 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(irr, IntelHDAState),
1255 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(ics, IntelHDAState),
1256 d61a4ce8 Gerd Hoffmann
        VMSTATE_STRUCT_ARRAY(st, IntelHDAState, 8, 0,
1257 d61a4ce8 Gerd Hoffmann
                             vmstate_intel_hda_stream,
1258 d61a4ce8 Gerd Hoffmann
                             IntelHDAStream),
1259 d61a4ce8 Gerd Hoffmann
1260 d61a4ce8 Gerd Hoffmann
        /* additional state info */
1261 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_count, IntelHDAState),
1262 d61a4ce8 Gerd Hoffmann
        VMSTATE_INT64(wall_base_ns, IntelHDAState),
1263 d61a4ce8 Gerd Hoffmann
1264 d61a4ce8 Gerd Hoffmann
        VMSTATE_END_OF_LIST()
1265 d61a4ce8 Gerd Hoffmann
    }
1266 d61a4ce8 Gerd Hoffmann
};
1267 d61a4ce8 Gerd Hoffmann
1268 d61a4ce8 Gerd Hoffmann
static PCIDeviceInfo intel_hda_info = {
1269 d61a4ce8 Gerd Hoffmann
    .qdev.name    = "intel-hda",
1270 d61a4ce8 Gerd Hoffmann
    .qdev.desc    = "Intel HD Audio Controller",
1271 d61a4ce8 Gerd Hoffmann
    .qdev.size    = sizeof(IntelHDAState),
1272 d61a4ce8 Gerd Hoffmann
    .qdev.vmsd    = &vmstate_intel_hda,
1273 d61a4ce8 Gerd Hoffmann
    .qdev.reset   = intel_hda_reset,
1274 d61a4ce8 Gerd Hoffmann
    .init         = intel_hda_init,
1275 dc4b9240 Gerd Hoffmann
    .exit         = intel_hda_exit,
1276 17786d52 Gerd Hoffmann
    .config_write = intel_hda_write_config,
1277 d61a4ce8 Gerd Hoffmann
    .qdev.props   = (Property[]) {
1278 d61a4ce8 Gerd Hoffmann
        DEFINE_PROP_UINT32("debug", IntelHDAState, debug, 0),
1279 17786d52 Gerd Hoffmann
        DEFINE_PROP_UINT32("msi", IntelHDAState, msi, 1),
1280 d61a4ce8 Gerd Hoffmann
        DEFINE_PROP_END_OF_LIST(),
1281 d61a4ce8 Gerd Hoffmann
    }
1282 d61a4ce8 Gerd Hoffmann
};
1283 d61a4ce8 Gerd Hoffmann
1284 d61a4ce8 Gerd Hoffmann
static void intel_hda_register(void)
1285 d61a4ce8 Gerd Hoffmann
{
1286 d61a4ce8 Gerd Hoffmann
    pci_qdev_register(&intel_hda_info);
1287 d61a4ce8 Gerd Hoffmann
}
1288 d61a4ce8 Gerd Hoffmann
device_init(intel_hda_register);
1289 d61a4ce8 Gerd Hoffmann
1290 d61a4ce8 Gerd Hoffmann
/*
1291 d61a4ce8 Gerd Hoffmann
 * create intel hda controller with codec attached to it,
1292 d61a4ce8 Gerd Hoffmann
 * so '-soundhw hda' works.
1293 d61a4ce8 Gerd Hoffmann
 */
1294 d61a4ce8 Gerd Hoffmann
int intel_hda_and_codec_init(PCIBus *bus)
1295 d61a4ce8 Gerd Hoffmann
{
1296 d61a4ce8 Gerd Hoffmann
    PCIDevice *controller;
1297 d61a4ce8 Gerd Hoffmann
    BusState *hdabus;
1298 d61a4ce8 Gerd Hoffmann
    DeviceState *codec;
1299 d61a4ce8 Gerd Hoffmann
1300 d61a4ce8 Gerd Hoffmann
    controller = pci_create_simple(bus, -1, "intel-hda");
1301 d61a4ce8 Gerd Hoffmann
    hdabus = QLIST_FIRST(&controller->qdev.child_bus);
1302 d61a4ce8 Gerd Hoffmann
    codec = qdev_create(hdabus, "hda-duplex");
1303 d61a4ce8 Gerd Hoffmann
    qdev_init_nofail(codec);
1304 d61a4ce8 Gerd Hoffmann
    return 0;
1305 d61a4ce8 Gerd Hoffmann
}