Statistics
| Branch: | Revision:

root / hw / pci_bridge.c @ 17786d52

History | View | Annotate | Download (9.1 kB)

1 783753fd Isaku Yamahata
/*
2 783753fd Isaku Yamahata
 * QEMU PCI bus manager
3 783753fd Isaku Yamahata
 *
4 783753fd Isaku Yamahata
 * Copyright (c) 2004 Fabrice Bellard
5 783753fd Isaku Yamahata
 *
6 783753fd Isaku Yamahata
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 783753fd Isaku Yamahata
 * of this software and associated documentation files (the "Software"), to dea
8 783753fd Isaku Yamahata

9 783753fd Isaku Yamahata
 * in the Software without restriction, including without limitation the rights
10 783753fd Isaku Yamahata
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 783753fd Isaku Yamahata
 * copies of the Software, and to permit persons to whom the Software is
12 783753fd Isaku Yamahata
 * furnished to do so, subject to the following conditions:
13 783753fd Isaku Yamahata
 *
14 783753fd Isaku Yamahata
 * The above copyright notice and this permission notice shall be included in
15 783753fd Isaku Yamahata
 * all copies or substantial portions of the Software.
16 783753fd Isaku Yamahata
 *
17 783753fd Isaku Yamahata
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 783753fd Isaku Yamahata
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 783753fd Isaku Yamahata
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 783753fd Isaku Yamahata
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 783753fd Isaku Yamahata
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM
22 783753fd Isaku Yamahata

23 783753fd Isaku Yamahata
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 783753fd Isaku Yamahata
 * THE SOFTWARE.
25 783753fd Isaku Yamahata
 */
26 783753fd Isaku Yamahata
/*
27 783753fd Isaku Yamahata
 * split out from pci.c
28 783753fd Isaku Yamahata
 * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp>
29 783753fd Isaku Yamahata
 *                    VA Linux Systems Japan K.K.
30 783753fd Isaku Yamahata
 */
31 783753fd Isaku Yamahata
32 783753fd Isaku Yamahata
#include "pci_bridge.h"
33 783753fd Isaku Yamahata
#include "pci_internals.h"
34 5afb9869 Blue Swirl
#include "range.h"
35 783753fd Isaku Yamahata
36 f4c817e0 Isaku Yamahata
/* PCI bridge subsystem vendor ID helper functions */
37 f4c817e0 Isaku Yamahata
#define PCI_SSVID_SIZEOF        8
38 f4c817e0 Isaku Yamahata
#define PCI_SSVID_SVID          4
39 f4c817e0 Isaku Yamahata
#define PCI_SSVID_SSID          6
40 f4c817e0 Isaku Yamahata
41 f4c817e0 Isaku Yamahata
int pci_bridge_ssvid_init(PCIDevice *dev, uint8_t offset,
42 f4c817e0 Isaku Yamahata
                          uint16_t svid, uint16_t ssid)
43 f4c817e0 Isaku Yamahata
{
44 f4c817e0 Isaku Yamahata
    int pos;
45 f4c817e0 Isaku Yamahata
    pos = pci_add_capability(dev, PCI_CAP_ID_SSVID, offset, PCI_SSVID_SIZEOF);
46 f4c817e0 Isaku Yamahata
    if (pos < 0) {
47 f4c817e0 Isaku Yamahata
        return pos;
48 f4c817e0 Isaku Yamahata
    }
49 f4c817e0 Isaku Yamahata
50 f4c817e0 Isaku Yamahata
    pci_set_word(dev->config + pos + PCI_SSVID_SVID, svid);
51 f4c817e0 Isaku Yamahata
    pci_set_word(dev->config + pos + PCI_SSVID_SSID, ssid);
52 f4c817e0 Isaku Yamahata
    return pos;
53 f4c817e0 Isaku Yamahata
}
54 f4c817e0 Isaku Yamahata
55 68f79994 Isaku Yamahata
/* Accessor function to get parent bridge device from pci bus. */
56 783753fd Isaku Yamahata
PCIDevice *pci_bridge_get_device(PCIBus *bus)
57 783753fd Isaku Yamahata
{
58 783753fd Isaku Yamahata
    return bus->parent_dev;
59 783753fd Isaku Yamahata
}
60 783753fd Isaku Yamahata
61 68f79994 Isaku Yamahata
/* Accessor function to get secondary bus from pci-to-pci bridge device */
62 68f79994 Isaku Yamahata
PCIBus *pci_bridge_get_sec_bus(PCIBridge *br)
63 68f79994 Isaku Yamahata
{
64 68f79994 Isaku Yamahata
    return &br->sec_bus;
65 68f79994 Isaku Yamahata
}
66 68f79994 Isaku Yamahata
67 68f79994 Isaku Yamahata
static uint32_t pci_config_get_io_base(const PCIDevice *d,
68 783753fd Isaku Yamahata
                                       uint32_t base, uint32_t base_upper16)
69 783753fd Isaku Yamahata
{
70 783753fd Isaku Yamahata
    uint32_t val;
71 783753fd Isaku Yamahata
72 783753fd Isaku Yamahata
    val = ((uint32_t)d->config[base] & PCI_IO_RANGE_MASK) << 8;
73 783753fd Isaku Yamahata
    if (d->config[base] & PCI_IO_RANGE_TYPE_32) {
74 783753fd Isaku Yamahata
        val |= (uint32_t)pci_get_word(d->config + base_upper16) << 16;
75 783753fd Isaku Yamahata
    }
76 783753fd Isaku Yamahata
    return val;
77 783753fd Isaku Yamahata
}
78 783753fd Isaku Yamahata
79 68f79994 Isaku Yamahata
static pcibus_t pci_config_get_memory_base(const PCIDevice *d, uint32_t base)
80 783753fd Isaku Yamahata
{
81 783753fd Isaku Yamahata
    return ((pcibus_t)pci_get_word(d->config + base) & PCI_MEMORY_RANGE_MASK)
82 783753fd Isaku Yamahata
        << 16;
83 783753fd Isaku Yamahata
}
84 783753fd Isaku Yamahata
85 68f79994 Isaku Yamahata
static pcibus_t pci_config_get_pref_base(const PCIDevice *d,
86 783753fd Isaku Yamahata
                                         uint32_t base, uint32_t upper)
87 783753fd Isaku Yamahata
{
88 783753fd Isaku Yamahata
    pcibus_t tmp;
89 783753fd Isaku Yamahata
    pcibus_t val;
90 783753fd Isaku Yamahata
91 783753fd Isaku Yamahata
    tmp = (pcibus_t)pci_get_word(d->config + base);
92 783753fd Isaku Yamahata
    val = (tmp & PCI_PREF_RANGE_MASK) << 16;
93 783753fd Isaku Yamahata
    if (tmp & PCI_PREF_RANGE_TYPE_64) {
94 783753fd Isaku Yamahata
        val |= (pcibus_t)pci_get_long(d->config + upper) << 32;
95 783753fd Isaku Yamahata
    }
96 783753fd Isaku Yamahata
    return val;
97 783753fd Isaku Yamahata
}
98 783753fd Isaku Yamahata
99 68f79994 Isaku Yamahata
/* accessor function to get bridge filtering base address */
100 68f79994 Isaku Yamahata
pcibus_t pci_bridge_get_base(const PCIDevice *bridge, uint8_t type)
101 783753fd Isaku Yamahata
{
102 783753fd Isaku Yamahata
    pcibus_t base;
103 783753fd Isaku Yamahata
    if (type & PCI_BASE_ADDRESS_SPACE_IO) {
104 783753fd Isaku Yamahata
        base = pci_config_get_io_base(bridge,
105 783753fd Isaku Yamahata
                                      PCI_IO_BASE, PCI_IO_BASE_UPPER16);
106 783753fd Isaku Yamahata
    } else {
107 783753fd Isaku Yamahata
        if (type & PCI_BASE_ADDRESS_MEM_PREFETCH) {
108 783753fd Isaku Yamahata
            base = pci_config_get_pref_base(
109 783753fd Isaku Yamahata
                bridge, PCI_PREF_MEMORY_BASE, PCI_PREF_BASE_UPPER32);
110 783753fd Isaku Yamahata
        } else {
111 783753fd Isaku Yamahata
            base = pci_config_get_memory_base(bridge, PCI_MEMORY_BASE);
112 783753fd Isaku Yamahata
        }
113 783753fd Isaku Yamahata
    }
114 783753fd Isaku Yamahata
115 783753fd Isaku Yamahata
    return base;
116 783753fd Isaku Yamahata
}
117 783753fd Isaku Yamahata
118 68f79994 Isaku Yamahata
/* accessor funciton to get bridge filtering limit */
119 68f79994 Isaku Yamahata
pcibus_t pci_bridge_get_limit(const PCIDevice *bridge, uint8_t type)
120 783753fd Isaku Yamahata
{
121 783753fd Isaku Yamahata
    pcibus_t limit;
122 783753fd Isaku Yamahata
    if (type & PCI_BASE_ADDRESS_SPACE_IO) {
123 783753fd Isaku Yamahata
        limit = pci_config_get_io_base(bridge,
124 783753fd Isaku Yamahata
                                      PCI_IO_LIMIT, PCI_IO_LIMIT_UPPER16);
125 783753fd Isaku Yamahata
        limit |= 0xfff;         /* PCI bridge spec 3.2.5.6. */
126 783753fd Isaku Yamahata
    } else {
127 783753fd Isaku Yamahata
        if (type & PCI_BASE_ADDRESS_MEM_PREFETCH) {
128 783753fd Isaku Yamahata
            limit = pci_config_get_pref_base(
129 783753fd Isaku Yamahata
                bridge, PCI_PREF_MEMORY_LIMIT, PCI_PREF_LIMIT_UPPER32);
130 783753fd Isaku Yamahata
        } else {
131 783753fd Isaku Yamahata
            limit = pci_config_get_memory_base(bridge, PCI_MEMORY_LIMIT);
132 783753fd Isaku Yamahata
        }
133 783753fd Isaku Yamahata
        limit |= 0xfffff;       /* PCI bridge spec 3.2.5.{1, 8}. */
134 783753fd Isaku Yamahata
    }
135 783753fd Isaku Yamahata
    return limit;
136 783753fd Isaku Yamahata
}
137 783753fd Isaku Yamahata
138 68f79994 Isaku Yamahata
/* default write_config function for PCI-to-PCI bridge */
139 68f79994 Isaku Yamahata
void pci_bridge_write_config(PCIDevice *d,
140 783753fd Isaku Yamahata
                             uint32_t address, uint32_t val, int len)
141 783753fd Isaku Yamahata
{
142 783753fd Isaku Yamahata
    pci_default_write_config(d, address, val, len);
143 783753fd Isaku Yamahata
144 783753fd Isaku Yamahata
    if (/* io base/limit */
145 783753fd Isaku Yamahata
        ranges_overlap(address, len, PCI_IO_BASE, 2) ||
146 783753fd Isaku Yamahata
147 783753fd Isaku Yamahata
        /* memory base/limit, prefetchable base/limit and
148 783753fd Isaku Yamahata
           io base/limit upper 16 */
149 783753fd Isaku Yamahata
        ranges_overlap(address, len, PCI_MEMORY_BASE, 20)) {
150 783753fd Isaku Yamahata
        PCIBridge *s = container_of(d, PCIBridge, dev);
151 7e98e3af Isaku Yamahata
        pci_bridge_update_mappings(&s->sec_bus);
152 783753fd Isaku Yamahata
    }
153 783753fd Isaku Yamahata
}
154 783753fd Isaku Yamahata
155 0208def1 Isaku Yamahata
void pci_bridge_disable_base_limit(PCIDevice *dev)
156 0208def1 Isaku Yamahata
{
157 0208def1 Isaku Yamahata
    uint8_t *conf = dev->config;
158 0208def1 Isaku Yamahata
159 0208def1 Isaku Yamahata
    pci_byte_test_and_set_mask(conf + PCI_IO_BASE,
160 0208def1 Isaku Yamahata
                               PCI_IO_RANGE_MASK & 0xff);
161 0208def1 Isaku Yamahata
    pci_byte_test_and_clear_mask(conf + PCI_IO_LIMIT,
162 0208def1 Isaku Yamahata
                                 PCI_IO_RANGE_MASK & 0xff);
163 0208def1 Isaku Yamahata
    pci_word_test_and_set_mask(conf + PCI_MEMORY_BASE,
164 0208def1 Isaku Yamahata
                               PCI_MEMORY_RANGE_MASK & 0xffff);
165 0208def1 Isaku Yamahata
    pci_word_test_and_clear_mask(conf + PCI_MEMORY_LIMIT,
166 0208def1 Isaku Yamahata
                                 PCI_MEMORY_RANGE_MASK & 0xffff);
167 0208def1 Isaku Yamahata
    pci_word_test_and_set_mask(conf + PCI_PREF_MEMORY_BASE,
168 0208def1 Isaku Yamahata
                               PCI_PREF_RANGE_MASK & 0xffff);
169 0208def1 Isaku Yamahata
    pci_word_test_and_clear_mask(conf + PCI_PREF_MEMORY_LIMIT,
170 0208def1 Isaku Yamahata
                                 PCI_PREF_RANGE_MASK & 0xffff);
171 0208def1 Isaku Yamahata
    pci_set_word(conf + PCI_PREF_BASE_UPPER32, 0);
172 0208def1 Isaku Yamahata
    pci_set_word(conf + PCI_PREF_LIMIT_UPPER32, 0);
173 0208def1 Isaku Yamahata
}
174 0208def1 Isaku Yamahata
175 68f79994 Isaku Yamahata
/* reset bridge specific configuration registers */
176 68f79994 Isaku Yamahata
void pci_bridge_reset_reg(PCIDevice *dev)
177 68f79994 Isaku Yamahata
{
178 68f79994 Isaku Yamahata
    uint8_t *conf = dev->config;
179 68f79994 Isaku Yamahata
180 68f79994 Isaku Yamahata
    conf[PCI_PRIMARY_BUS] = 0;
181 68f79994 Isaku Yamahata
    conf[PCI_SECONDARY_BUS] = 0;
182 68f79994 Isaku Yamahata
    conf[PCI_SUBORDINATE_BUS] = 0;
183 68f79994 Isaku Yamahata
    conf[PCI_SEC_LATENCY_TIMER] = 0;
184 68f79994 Isaku Yamahata
185 0208def1 Isaku Yamahata
    /*
186 0208def1 Isaku Yamahata
     * the default values for base/limit registers aren't specified
187 0208def1 Isaku Yamahata
     * in the PCI-to-PCI-bridge spec. So we don't thouch them here.
188 0208def1 Isaku Yamahata
     * Each implementation can override it.
189 0208def1 Isaku Yamahata
     * typical implementation does
190 0208def1 Isaku Yamahata
     * zero base/limit registers or
191 0208def1 Isaku Yamahata
     * disable forwarding: pci_bridge_disable_base_limit()
192 0208def1 Isaku Yamahata
     * If disable forwarding is wanted, call pci_bridge_disable_base_limit()
193 0208def1 Isaku Yamahata
     * after this function.
194 0208def1 Isaku Yamahata
     */
195 0208def1 Isaku Yamahata
    pci_byte_test_and_clear_mask(conf + PCI_IO_BASE,
196 0208def1 Isaku Yamahata
                                 PCI_IO_RANGE_MASK & 0xff);
197 0208def1 Isaku Yamahata
    pci_byte_test_and_clear_mask(conf + PCI_IO_LIMIT,
198 0208def1 Isaku Yamahata
                                 PCI_IO_RANGE_MASK & 0xff);
199 0208def1 Isaku Yamahata
    pci_word_test_and_clear_mask(conf + PCI_MEMORY_BASE,
200 0208def1 Isaku Yamahata
                                 PCI_MEMORY_RANGE_MASK & 0xffff);
201 0208def1 Isaku Yamahata
    pci_word_test_and_clear_mask(conf + PCI_MEMORY_LIMIT,
202 0208def1 Isaku Yamahata
                                 PCI_MEMORY_RANGE_MASK & 0xffff);
203 0208def1 Isaku Yamahata
    pci_word_test_and_clear_mask(conf + PCI_PREF_MEMORY_BASE,
204 0208def1 Isaku Yamahata
                                 PCI_PREF_RANGE_MASK & 0xffff);
205 0208def1 Isaku Yamahata
    pci_word_test_and_clear_mask(conf + PCI_PREF_MEMORY_LIMIT,
206 0208def1 Isaku Yamahata
                                 PCI_PREF_RANGE_MASK & 0xffff);
207 68f79994 Isaku Yamahata
    pci_set_word(conf + PCI_PREF_BASE_UPPER32, 0);
208 68f79994 Isaku Yamahata
    pci_set_word(conf + PCI_PREF_LIMIT_UPPER32, 0);
209 68f79994 Isaku Yamahata
210 68f79994 Isaku Yamahata
    pci_set_word(conf + PCI_BRIDGE_CONTROL, 0);
211 68f79994 Isaku Yamahata
}
212 68f79994 Isaku Yamahata
213 68f79994 Isaku Yamahata
/* default reset function for PCI-to-PCI bridge */
214 68f79994 Isaku Yamahata
void pci_bridge_reset(DeviceState *qdev)
215 783753fd Isaku Yamahata
{
216 68f79994 Isaku Yamahata
    PCIDevice *dev = DO_UPCAST(PCIDevice, qdev, qdev);
217 68f79994 Isaku Yamahata
    pci_bridge_reset_reg(dev);
218 68f79994 Isaku Yamahata
}
219 783753fd Isaku Yamahata
220 68f79994 Isaku Yamahata
/* default qdev initialization function for PCI-to-PCI bridge */
221 68f79994 Isaku Yamahata
int pci_bridge_initfn(PCIDevice *dev)
222 68f79994 Isaku Yamahata
{
223 68f79994 Isaku Yamahata
    PCIBus *parent = dev->bus;
224 68f79994 Isaku Yamahata
    PCIBridge *br = DO_UPCAST(PCIBridge, dev, dev);
225 68f79994 Isaku Yamahata
    PCIBus *sec_bus = &br->sec_bus;
226 783753fd Isaku Yamahata
227 783753fd Isaku Yamahata
    pci_set_word(dev->config + PCI_STATUS,
228 783753fd Isaku Yamahata
                 PCI_STATUS_66MHZ | PCI_STATUS_FAST_BACK);
229 783753fd Isaku Yamahata
    pci_config_set_class(dev->config, PCI_CLASS_BRIDGE_PCI);
230 783753fd Isaku Yamahata
    dev->config[PCI_HEADER_TYPE] =
231 783753fd Isaku Yamahata
        (dev->config[PCI_HEADER_TYPE] & PCI_HEADER_TYPE_MULTI_FUNCTION) |
232 783753fd Isaku Yamahata
        PCI_HEADER_TYPE_BRIDGE;
233 783753fd Isaku Yamahata
    pci_set_word(dev->config + PCI_SEC_STATUS,
234 783753fd Isaku Yamahata
                 PCI_STATUS_66MHZ | PCI_STATUS_FAST_BACK);
235 68f79994 Isaku Yamahata
236 68f79994 Isaku Yamahata
    qbus_create_inplace(&sec_bus->qbus, &pci_bus_info, &dev->qdev,
237 68f79994 Isaku Yamahata
                        br->bus_name);
238 68f79994 Isaku Yamahata
    sec_bus->parent_dev = dev;
239 68f79994 Isaku Yamahata
    sec_bus->map_irq = br->map_irq;
240 68f79994 Isaku Yamahata
241 68f79994 Isaku Yamahata
    QLIST_INIT(&sec_bus->child);
242 68f79994 Isaku Yamahata
    QLIST_INSERT_HEAD(&parent->child, sec_bus, sibling);
243 783753fd Isaku Yamahata
    return 0;
244 783753fd Isaku Yamahata
}
245 783753fd Isaku Yamahata
246 68f79994 Isaku Yamahata
/* default qdev clean up function for PCI-to-PCI bridge */
247 68f79994 Isaku Yamahata
int pci_bridge_exitfn(PCIDevice *pci_dev)
248 783753fd Isaku Yamahata
{
249 783753fd Isaku Yamahata
    PCIBridge *s = DO_UPCAST(PCIBridge, dev, pci_dev);
250 51a92333 Isaku Yamahata
    assert(QLIST_EMPTY(&s->sec_bus.child));
251 51a92333 Isaku Yamahata
    QLIST_REMOVE(&s->sec_bus, sibling);
252 68f79994 Isaku Yamahata
    /* qbus_free() is called automatically by qdev_free() */
253 783753fd Isaku Yamahata
    return 0;
254 783753fd Isaku Yamahata
}
255 783753fd Isaku Yamahata
256 68f79994 Isaku Yamahata
/*
257 68f79994 Isaku Yamahata
 * before qdev initialization(qdev_init()), this function sets bus_name and
258 68f79994 Isaku Yamahata
 * map_irq callback which are necessry for pci_bridge_initfn() to
259 68f79994 Isaku Yamahata
 * initialize bus.
260 68f79994 Isaku Yamahata
 */
261 68f79994 Isaku Yamahata
void pci_bridge_map_irq(PCIBridge *br, const char* bus_name,
262 68f79994 Isaku Yamahata
                        pci_map_irq_fn map_irq)
263 783753fd Isaku Yamahata
{
264 68f79994 Isaku Yamahata
    br->map_irq = map_irq;
265 68f79994 Isaku Yamahata
    br->bus_name = bus_name;
266 783753fd Isaku Yamahata
}