Statistics
| Branch: | Revision:

root / target-ppc / cpu.h @ 1ad2134f

History | View | Annotate | Download (67.3 kB)

1 79aceca5 bellard
/*
2 3fc6c082 bellard
 *  PowerPC emulation cpu definitions for qemu.
3 5fafdf24 ths
 *
4 76a66253 j_mayer
 *  Copyright (c) 2003-2007 Jocelyn Mayer
5 79aceca5 bellard
 *
6 79aceca5 bellard
 * This library is free software; you can redistribute it and/or
7 79aceca5 bellard
 * modify it under the terms of the GNU Lesser General Public
8 79aceca5 bellard
 * License as published by the Free Software Foundation; either
9 79aceca5 bellard
 * version 2 of the License, or (at your option) any later version.
10 79aceca5 bellard
 *
11 79aceca5 bellard
 * This library is distributed in the hope that it will be useful,
12 79aceca5 bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 79aceca5 bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 79aceca5 bellard
 * Lesser General Public License for more details.
15 79aceca5 bellard
 *
16 79aceca5 bellard
 * You should have received a copy of the GNU Lesser General Public
17 79aceca5 bellard
 * License along with this library; if not, write to the Free Software
18 fad6cb1a aurel32
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA  02110-1301 USA
19 79aceca5 bellard
 */
20 79aceca5 bellard
#if !defined (__CPU_PPC_H__)
21 79aceca5 bellard
#define __CPU_PPC_H__
22 79aceca5 bellard
23 3fc6c082 bellard
#include "config.h"
24 de270b3c j_mayer
#include <inttypes.h>
25 3fc6c082 bellard
26 a4f30719 j_mayer
//#define PPC_EMULATE_32BITS_HYPV
27 a4f30719 j_mayer
28 76a66253 j_mayer
#if defined (TARGET_PPC64)
29 3cd7d1dd j_mayer
/* PowerPC 64 definitions */
30 d9d7210c j_mayer
#define TARGET_LONG_BITS 64
31 35cdaad6 j_mayer
#define TARGET_PAGE_BITS 12
32 3cd7d1dd j_mayer
33 3cd7d1dd j_mayer
#else /* defined (TARGET_PPC64) */
34 3cd7d1dd j_mayer
/* PowerPC 32 definitions */
35 d9d7210c j_mayer
#define TARGET_LONG_BITS 32
36 3cd7d1dd j_mayer
37 3cd7d1dd j_mayer
#if defined(TARGET_PPCEMB)
38 3cd7d1dd j_mayer
/* Specific definitions for PowerPC embedded */
39 3cd7d1dd j_mayer
/* BookE have 36 bits physical address space */
40 3cd7d1dd j_mayer
#if defined(CONFIG_USER_ONLY)
41 3cd7d1dd j_mayer
/* It looks like a lot of Linux programs assume page size
42 3cd7d1dd j_mayer
 * is 4kB long. This is evil, but we have to deal with it...
43 3cd7d1dd j_mayer
 */
44 35cdaad6 j_mayer
#define TARGET_PAGE_BITS 12
45 3cd7d1dd j_mayer
#else /* defined(CONFIG_USER_ONLY) */
46 3cd7d1dd j_mayer
/* Pages can be 1 kB small */
47 3cd7d1dd j_mayer
#define TARGET_PAGE_BITS 10
48 3cd7d1dd j_mayer
#endif /* defined(CONFIG_USER_ONLY) */
49 3cd7d1dd j_mayer
#else /* defined(TARGET_PPCEMB) */
50 3cd7d1dd j_mayer
/* "standard" PowerPC 32 definitions */
51 3cd7d1dd j_mayer
#define TARGET_PAGE_BITS 12
52 3cd7d1dd j_mayer
#endif /* defined(TARGET_PPCEMB) */
53 3cd7d1dd j_mayer
54 3cd7d1dd j_mayer
#endif /* defined (TARGET_PPC64) */
55 3cf1e035 bellard
56 c2764719 pbrook
#define CPUState struct CPUPPCState
57 c2764719 pbrook
58 79aceca5 bellard
#include "cpu-defs.h"
59 79aceca5 bellard
60 6b542af7 j_mayer
#define REGX "%016" PRIx64
61 e96efcfc j_mayer
#define ADDRX TARGET_FMT_lx
62 e96efcfc j_mayer
#define PADDRX TARGET_FMT_plx
63 e96efcfc j_mayer
64 79aceca5 bellard
#include <setjmp.h>
65 79aceca5 bellard
66 4ecc3190 bellard
#include "softfloat.h"
67 4ecc3190 bellard
68 1fddef4b bellard
#define TARGET_HAS_ICE 1
69 1fddef4b bellard
70 7f70c937 blueswir1
#if defined (TARGET_PPC64)
71 76a66253 j_mayer
#define ELF_MACHINE     EM_PPC64
72 76a66253 j_mayer
#else
73 76a66253 j_mayer
#define ELF_MACHINE     EM_PPC
74 76a66253 j_mayer
#endif
75 9042c0e2 ths
76 3fc6c082 bellard
/*****************************************************************************/
77 a750fc0b j_mayer
/* MMU model                                                                 */
78 7820dbf3 j_mayer
typedef enum powerpc_mmu_t powerpc_mmu_t;
79 7820dbf3 j_mayer
enum powerpc_mmu_t {
80 add78955 j_mayer
    POWERPC_MMU_UNKNOWN    = 0x00000000,
81 a750fc0b j_mayer
    /* Standard 32 bits PowerPC MMU                            */
82 add78955 j_mayer
    POWERPC_MMU_32B        = 0x00000001,
83 a750fc0b j_mayer
    /* PowerPC 6xx MMU with software TLB                       */
84 add78955 j_mayer
    POWERPC_MMU_SOFT_6xx   = 0x00000002,
85 a750fc0b j_mayer
    /* PowerPC 74xx MMU with software TLB                      */
86 add78955 j_mayer
    POWERPC_MMU_SOFT_74xx  = 0x00000003,
87 a750fc0b j_mayer
    /* PowerPC 4xx MMU with software TLB                       */
88 add78955 j_mayer
    POWERPC_MMU_SOFT_4xx   = 0x00000004,
89 a750fc0b j_mayer
    /* PowerPC 4xx MMU with software TLB and zones protections */
90 add78955 j_mayer
    POWERPC_MMU_SOFT_4xx_Z = 0x00000005,
91 b4095fed j_mayer
    /* PowerPC MMU in real mode only                           */
92 add78955 j_mayer
    POWERPC_MMU_REAL       = 0x00000006,
93 b4095fed j_mayer
    /* Freescale MPC8xx MMU model                              */
94 add78955 j_mayer
    POWERPC_MMU_MPC8xx     = 0x00000007,
95 a750fc0b j_mayer
    /* BookE MMU model                                         */
96 add78955 j_mayer
    POWERPC_MMU_BOOKE      = 0x00000008,
97 a750fc0b j_mayer
    /* BookE FSL MMU model                                     */
98 add78955 j_mayer
    POWERPC_MMU_BOOKE_FSL  = 0x00000009,
99 faadf50e j_mayer
    /* PowerPC 601 MMU model (specific BATs format)            */
100 add78955 j_mayer
    POWERPC_MMU_601        = 0x0000000A,
101 00af685f j_mayer
#if defined(TARGET_PPC64)
102 add78955 j_mayer
#define POWERPC_MMU_64       0x00010000
103 12de9a39 j_mayer
    /* 64 bits PowerPC MMU                                     */
104 add78955 j_mayer
    POWERPC_MMU_64B        = POWERPC_MMU_64 | 0x00000001,
105 add78955 j_mayer
    /* 620 variant (no segment exceptions)                     */
106 add78955 j_mayer
    POWERPC_MMU_620        = POWERPC_MMU_64 | 0x00000002,
107 00af685f j_mayer
#endif /* defined(TARGET_PPC64) */
108 3fc6c082 bellard
};
109 3fc6c082 bellard
110 3fc6c082 bellard
/*****************************************************************************/
111 a750fc0b j_mayer
/* Exception model                                                           */
112 7820dbf3 j_mayer
typedef enum powerpc_excp_t powerpc_excp_t;
113 7820dbf3 j_mayer
enum powerpc_excp_t {
114 a750fc0b j_mayer
    POWERPC_EXCP_UNKNOWN   = 0,
115 3fc6c082 bellard
    /* Standard PowerPC exception model */
116 a750fc0b j_mayer
    POWERPC_EXCP_STD,
117 2662a059 j_mayer
    /* PowerPC 40x exception model      */
118 a750fc0b j_mayer
    POWERPC_EXCP_40x,
119 2662a059 j_mayer
    /* PowerPC 601 exception model      */
120 a750fc0b j_mayer
    POWERPC_EXCP_601,
121 2662a059 j_mayer
    /* PowerPC 602 exception model      */
122 a750fc0b j_mayer
    POWERPC_EXCP_602,
123 2662a059 j_mayer
    /* PowerPC 603 exception model      */
124 a750fc0b j_mayer
    POWERPC_EXCP_603,
125 a750fc0b j_mayer
    /* PowerPC 603e exception model     */
126 a750fc0b j_mayer
    POWERPC_EXCP_603E,
127 a750fc0b j_mayer
    /* PowerPC G2 exception model       */
128 a750fc0b j_mayer
    POWERPC_EXCP_G2,
129 2662a059 j_mayer
    /* PowerPC 604 exception model      */
130 a750fc0b j_mayer
    POWERPC_EXCP_604,
131 2662a059 j_mayer
    /* PowerPC 7x0 exception model      */
132 a750fc0b j_mayer
    POWERPC_EXCP_7x0,
133 2662a059 j_mayer
    /* PowerPC 7x5 exception model      */
134 a750fc0b j_mayer
    POWERPC_EXCP_7x5,
135 2662a059 j_mayer
    /* PowerPC 74xx exception model     */
136 a750fc0b j_mayer
    POWERPC_EXCP_74xx,
137 2662a059 j_mayer
    /* BookE exception model            */
138 a750fc0b j_mayer
    POWERPC_EXCP_BOOKE,
139 00af685f j_mayer
#if defined(TARGET_PPC64)
140 00af685f j_mayer
    /* PowerPC 970 exception model      */
141 00af685f j_mayer
    POWERPC_EXCP_970,
142 00af685f j_mayer
#endif /* defined(TARGET_PPC64) */
143 a750fc0b j_mayer
};
144 a750fc0b j_mayer
145 a750fc0b j_mayer
/*****************************************************************************/
146 e1833e1f j_mayer
/* Exception vectors definitions                                             */
147 e1833e1f j_mayer
enum {
148 e1833e1f j_mayer
    POWERPC_EXCP_NONE    = -1,
149 e1833e1f j_mayer
    /* The 64 first entries are used by the PowerPC embedded specification   */
150 e1833e1f j_mayer
    POWERPC_EXCP_CRITICAL = 0,  /* Critical input                            */
151 e1833e1f j_mayer
    POWERPC_EXCP_MCHECK   = 1,  /* Machine check exception                   */
152 e1833e1f j_mayer
    POWERPC_EXCP_DSI      = 2,  /* Data storage exception                    */
153 e1833e1f j_mayer
    POWERPC_EXCP_ISI      = 3,  /* Instruction storage exception             */
154 e1833e1f j_mayer
    POWERPC_EXCP_EXTERNAL = 4,  /* External input                            */
155 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN    = 5,  /* Alignment exception                       */
156 e1833e1f j_mayer
    POWERPC_EXCP_PROGRAM  = 6,  /* Program exception                         */
157 e1833e1f j_mayer
    POWERPC_EXCP_FPU      = 7,  /* Floating-point unavailable exception      */
158 e1833e1f j_mayer
    POWERPC_EXCP_SYSCALL  = 8,  /* System call exception                     */
159 e1833e1f j_mayer
    POWERPC_EXCP_APU      = 9,  /* Auxiliary processor unavailable           */
160 e1833e1f j_mayer
    POWERPC_EXCP_DECR     = 10, /* Decrementer exception                     */
161 e1833e1f j_mayer
    POWERPC_EXCP_FIT      = 11, /* Fixed-interval timer interrupt            */
162 e1833e1f j_mayer
    POWERPC_EXCP_WDT      = 12, /* Watchdog timer interrupt                  */
163 b4095fed j_mayer
    POWERPC_EXCP_DTLB     = 13, /* Data TLB miss                             */
164 b4095fed j_mayer
    POWERPC_EXCP_ITLB     = 14, /* Instruction TLB miss                      */
165 e1833e1f j_mayer
    POWERPC_EXCP_DEBUG    = 15, /* Debug interrupt                           */
166 e1833e1f j_mayer
    /* Vectors 16 to 31 are reserved                                         */
167 e1833e1f j_mayer
    POWERPC_EXCP_SPEU     = 32, /* SPE/embedded floating-point unavailable   */
168 e1833e1f j_mayer
    POWERPC_EXCP_EFPDI    = 33, /* Embedded floating-point data interrupt    */
169 e1833e1f j_mayer
    POWERPC_EXCP_EFPRI    = 34, /* Embedded floating-point round interrupt   */
170 e1833e1f j_mayer
    POWERPC_EXCP_EPERFM   = 35, /* Embedded performance monitor interrupt    */
171 e1833e1f j_mayer
    POWERPC_EXCP_DOORI    = 36, /* Embedded doorbell interrupt               */
172 e1833e1f j_mayer
    POWERPC_EXCP_DOORCI   = 37, /* Embedded doorbell critical interrupt      */
173 e1833e1f j_mayer
    /* Vectors 38 to 63 are reserved                                         */
174 e1833e1f j_mayer
    /* Exceptions defined in the PowerPC server specification                */
175 e1833e1f j_mayer
    POWERPC_EXCP_RESET    = 64, /* System reset exception                    */
176 e1833e1f j_mayer
    POWERPC_EXCP_DSEG     = 65, /* Data segment exception                    */
177 e1833e1f j_mayer
    POWERPC_EXCP_ISEG     = 66, /* Instruction segment exception             */
178 e1833e1f j_mayer
    POWERPC_EXCP_HDECR    = 67, /* Hypervisor decrementer exception          */
179 e1833e1f j_mayer
    POWERPC_EXCP_TRACE    = 68, /* Trace exception                           */
180 e1833e1f j_mayer
    POWERPC_EXCP_HDSI     = 69, /* Hypervisor data storage exception         */
181 e1833e1f j_mayer
    POWERPC_EXCP_HISI     = 70, /* Hypervisor instruction storage exception  */
182 e1833e1f j_mayer
    POWERPC_EXCP_HDSEG    = 71, /* Hypervisor data segment exception         */
183 e1833e1f j_mayer
    POWERPC_EXCP_HISEG    = 72, /* Hypervisor instruction segment exception  */
184 e1833e1f j_mayer
    POWERPC_EXCP_VPU      = 73, /* Vector unavailable exception              */
185 e1833e1f j_mayer
    /* 40x specific exceptions                                               */
186 e1833e1f j_mayer
    POWERPC_EXCP_PIT      = 74, /* Programmable interval timer interrupt     */
187 e1833e1f j_mayer
    /* 601 specific exceptions                                               */
188 e1833e1f j_mayer
    POWERPC_EXCP_IO       = 75, /* IO error exception                        */
189 e1833e1f j_mayer
    POWERPC_EXCP_RUNM     = 76, /* Run mode exception                        */
190 e1833e1f j_mayer
    /* 602 specific exceptions                                               */
191 e1833e1f j_mayer
    POWERPC_EXCP_EMUL     = 77, /* Emulation trap exception                  */
192 e1833e1f j_mayer
    /* 602/603 specific exceptions                                           */
193 b4095fed j_mayer
    POWERPC_EXCP_IFTLB    = 78, /* Instruction fetch TLB miss                */
194 e1833e1f j_mayer
    POWERPC_EXCP_DLTLB    = 79, /* Data load TLB miss                        */
195 e1833e1f j_mayer
    POWERPC_EXCP_DSTLB    = 80, /* Data store TLB miss                       */
196 e1833e1f j_mayer
    /* Exceptions available on most PowerPC                                  */
197 e1833e1f j_mayer
    POWERPC_EXCP_FPA      = 81, /* Floating-point assist exception           */
198 b4095fed j_mayer
    POWERPC_EXCP_DABR     = 82, /* Data address breakpoint                   */
199 b4095fed j_mayer
    POWERPC_EXCP_IABR     = 83, /* Instruction address breakpoint            */
200 b4095fed j_mayer
    POWERPC_EXCP_SMI      = 84, /* System management interrupt               */
201 b4095fed j_mayer
    POWERPC_EXCP_PERFM    = 85, /* Embedded performance monitor interrupt    */
202 e1833e1f j_mayer
    /* 7xx/74xx specific exceptions                                          */
203 b4095fed j_mayer
    POWERPC_EXCP_THERM    = 86, /* Thermal interrupt                         */
204 e1833e1f j_mayer
    /* 74xx specific exceptions                                              */
205 b4095fed j_mayer
    POWERPC_EXCP_VPUA     = 87, /* Vector assist exception                   */
206 e1833e1f j_mayer
    /* 970FX specific exceptions                                             */
207 b4095fed j_mayer
    POWERPC_EXCP_SOFTP    = 88, /* Soft patch exception                      */
208 b4095fed j_mayer
    POWERPC_EXCP_MAINT    = 89, /* Maintenance exception                     */
209 b4095fed j_mayer
    /* Freescale embeded cores specific exceptions                           */
210 b4095fed j_mayer
    POWERPC_EXCP_MEXTBR   = 90, /* Maskable external breakpoint              */
211 b4095fed j_mayer
    POWERPC_EXCP_NMEXTBR  = 91, /* Non maskable external breakpoint          */
212 b4095fed j_mayer
    POWERPC_EXCP_ITLBE    = 92, /* Instruction TLB error                     */
213 b4095fed j_mayer
    POWERPC_EXCP_DTLBE    = 93, /* Data TLB error                            */
214 e1833e1f j_mayer
    /* EOL                                                                   */
215 e1833e1f j_mayer
    POWERPC_EXCP_NB       = 96,
216 e1833e1f j_mayer
    /* Qemu exceptions: used internally during code translation              */
217 e1833e1f j_mayer
    POWERPC_EXCP_STOP         = 0x200, /* stop translation                   */
218 e1833e1f j_mayer
    POWERPC_EXCP_BRANCH       = 0x201, /* branch instruction                 */
219 e1833e1f j_mayer
    /* Qemu exceptions: special cases we want to stop translation            */
220 e1833e1f j_mayer
    POWERPC_EXCP_SYNC         = 0x202, /* context synchronizing instruction  */
221 e1833e1f j_mayer
    POWERPC_EXCP_SYSCALL_USER = 0x203, /* System call in user mode only      */
222 e1833e1f j_mayer
};
223 e1833e1f j_mayer
224 e1833e1f j_mayer
/* Exceptions error codes                                                    */
225 e1833e1f j_mayer
enum {
226 e1833e1f j_mayer
    /* Exception subtypes for POWERPC_EXCP_ALIGN                             */
227 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_FP      = 0x01,  /* FP alignment exception            */
228 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_LST     = 0x02,  /* Unaligned mult/extern load/store  */
229 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_LE      = 0x03,  /* Multiple little-endian access     */
230 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_PROT    = 0x04,  /* Access cross protection boundary  */
231 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_BAT     = 0x05,  /* Access cross a BAT/seg boundary   */
232 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_CACHE   = 0x06,  /* Impossible dcbz access            */
233 e1833e1f j_mayer
    /* Exception subtypes for POWERPC_EXCP_PROGRAM                           */
234 e1833e1f j_mayer
    /* FP exceptions                                                         */
235 e1833e1f j_mayer
    POWERPC_EXCP_FP            = 0x10,
236 e1833e1f j_mayer
    POWERPC_EXCP_FP_OX         = 0x01,  /* FP overflow                       */
237 e1833e1f j_mayer
    POWERPC_EXCP_FP_UX         = 0x02,  /* FP underflow                      */
238 e1833e1f j_mayer
    POWERPC_EXCP_FP_ZX         = 0x03,  /* FP divide by zero                 */
239 e1833e1f j_mayer
    POWERPC_EXCP_FP_XX         = 0x04,  /* FP inexact                        */
240 7c58044c j_mayer
    POWERPC_EXCP_FP_VXSNAN     = 0x05,  /* FP invalid SNaN op                */
241 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXISI      = 0x06,  /* FP invalid infinite subtraction   */
242 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXIDI      = 0x07,  /* FP invalid infinite divide        */
243 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXZDZ      = 0x08,  /* FP invalid zero divide            */
244 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXIMZ      = 0x09,  /* FP invalid infinite * zero        */
245 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXVC       = 0x0A,  /* FP invalid compare                */
246 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXSOFT     = 0x0B,  /* FP invalid operation              */
247 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXSQRT     = 0x0C,  /* FP invalid square root            */
248 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXCVI      = 0x0D,  /* FP invalid integer conversion     */
249 e1833e1f j_mayer
    /* Invalid instruction                                                   */
250 e1833e1f j_mayer
    POWERPC_EXCP_INVAL         = 0x20,
251 e1833e1f j_mayer
    POWERPC_EXCP_INVAL_INVAL   = 0x01,  /* Invalid instruction               */
252 e1833e1f j_mayer
    POWERPC_EXCP_INVAL_LSWX    = 0x02,  /* Invalid lswx instruction          */
253 e1833e1f j_mayer
    POWERPC_EXCP_INVAL_SPR     = 0x03,  /* Invalid SPR access                */
254 e1833e1f j_mayer
    POWERPC_EXCP_INVAL_FP      = 0x04,  /* Unimplemented mandatory fp instr  */
255 e1833e1f j_mayer
    /* Privileged instruction                                                */
256 e1833e1f j_mayer
    POWERPC_EXCP_PRIV          = 0x30,
257 e1833e1f j_mayer
    POWERPC_EXCP_PRIV_OPC      = 0x01,  /* Privileged operation exception    */
258 e1833e1f j_mayer
    POWERPC_EXCP_PRIV_REG      = 0x02,  /* Privileged register exception     */
259 e1833e1f j_mayer
    /* Trap                                                                  */
260 e1833e1f j_mayer
    POWERPC_EXCP_TRAP          = 0x40,
261 e1833e1f j_mayer
};
262 e1833e1f j_mayer
263 e1833e1f j_mayer
/*****************************************************************************/
264 a750fc0b j_mayer
/* Input pins model                                                          */
265 7820dbf3 j_mayer
typedef enum powerpc_input_t powerpc_input_t;
266 7820dbf3 j_mayer
enum powerpc_input_t {
267 a750fc0b j_mayer
    PPC_FLAGS_INPUT_UNKNOWN = 0,
268 2662a059 j_mayer
    /* PowerPC 6xx bus                  */
269 a750fc0b j_mayer
    PPC_FLAGS_INPUT_6xx,
270 2662a059 j_mayer
    /* BookE bus                        */
271 a750fc0b j_mayer
    PPC_FLAGS_INPUT_BookE,
272 a750fc0b j_mayer
    /* PowerPC 405 bus                  */
273 a750fc0b j_mayer
    PPC_FLAGS_INPUT_405,
274 2662a059 j_mayer
    /* PowerPC 970 bus                  */
275 a750fc0b j_mayer
    PPC_FLAGS_INPUT_970,
276 a750fc0b j_mayer
    /* PowerPC 401 bus                  */
277 a750fc0b j_mayer
    PPC_FLAGS_INPUT_401,
278 b4095fed j_mayer
    /* Freescale RCPU bus               */
279 b4095fed j_mayer
    PPC_FLAGS_INPUT_RCPU,
280 3fc6c082 bellard
};
281 3fc6c082 bellard
282 a750fc0b j_mayer
#define PPC_INPUT(env) (env->bus_model)
283 3fc6c082 bellard
284 be147d08 j_mayer
/*****************************************************************************/
285 3fc6c082 bellard
typedef struct ppc_def_t ppc_def_t;
286 a750fc0b j_mayer
typedef struct opc_handler_t opc_handler_t;
287 79aceca5 bellard
288 3fc6c082 bellard
/*****************************************************************************/
289 3fc6c082 bellard
/* Types used to describe some PowerPC registers */
290 3fc6c082 bellard
typedef struct CPUPPCState CPUPPCState;
291 9fddaa0c bellard
typedef struct ppc_tb_t ppc_tb_t;
292 3fc6c082 bellard
typedef struct ppc_spr_t ppc_spr_t;
293 3fc6c082 bellard
typedef struct ppc_dcr_t ppc_dcr_t;
294 a9d9eb8f j_mayer
typedef union ppc_avr_t ppc_avr_t;
295 1d0a48fb j_mayer
typedef union ppc_tlb_t ppc_tlb_t;
296 76a66253 j_mayer
297 3fc6c082 bellard
/* SPR access micro-ops generations callbacks */
298 3fc6c082 bellard
struct ppc_spr_t {
299 45d827d2 aurel32
    void (*uea_read)(void *opaque, int gpr_num, int spr_num);
300 45d827d2 aurel32
    void (*uea_write)(void *opaque, int spr_num, int gpr_num);
301 76a66253 j_mayer
#if !defined(CONFIG_USER_ONLY)
302 45d827d2 aurel32
    void (*oea_read)(void *opaque, int gpr_num, int spr_num);
303 45d827d2 aurel32
    void (*oea_write)(void *opaque, int spr_num, int gpr_num);
304 45d827d2 aurel32
    void (*hea_read)(void *opaque, int gpr_num, int spr_num);
305 45d827d2 aurel32
    void (*hea_write)(void *opaque, int spr_num, int gpr_num);
306 be147d08 j_mayer
#endif
307 b55266b5 blueswir1
    const char *name;
308 3fc6c082 bellard
};
309 3fc6c082 bellard
310 3fc6c082 bellard
/* Altivec registers (128 bits) */
311 a9d9eb8f j_mayer
union ppc_avr_t {
312 0f6fbcbc aurel32
    float32 f[4];
313 a9d9eb8f j_mayer
    uint8_t u8[16];
314 a9d9eb8f j_mayer
    uint16_t u16[8];
315 a9d9eb8f j_mayer
    uint32_t u32[4];
316 ab5f265d aurel32
    int8_t s8[16];
317 ab5f265d aurel32
    int16_t s16[8];
318 ab5f265d aurel32
    int32_t s32[4];
319 a9d9eb8f j_mayer
    uint64_t u64[2];
320 3fc6c082 bellard
};
321 9fddaa0c bellard
322 3fc6c082 bellard
/* Software TLB cache */
323 1d0a48fb j_mayer
typedef struct ppc6xx_tlb_t ppc6xx_tlb_t;
324 1d0a48fb j_mayer
struct ppc6xx_tlb_t {
325 76a66253 j_mayer
    target_ulong pte0;
326 76a66253 j_mayer
    target_ulong pte1;
327 76a66253 j_mayer
    target_ulong EPN;
328 1d0a48fb j_mayer
};
329 1d0a48fb j_mayer
330 1d0a48fb j_mayer
typedef struct ppcemb_tlb_t ppcemb_tlb_t;
331 1d0a48fb j_mayer
struct ppcemb_tlb_t {
332 c55e9aef j_mayer
    target_phys_addr_t RPN;
333 1d0a48fb j_mayer
    target_ulong EPN;
334 76a66253 j_mayer
    target_ulong PID;
335 c55e9aef j_mayer
    target_ulong size;
336 c55e9aef j_mayer
    uint32_t prot;
337 c55e9aef j_mayer
    uint32_t attr; /* Storage attributes */
338 1d0a48fb j_mayer
};
339 1d0a48fb j_mayer
340 1d0a48fb j_mayer
union ppc_tlb_t {
341 1d0a48fb j_mayer
    ppc6xx_tlb_t tlb6;
342 1d0a48fb j_mayer
    ppcemb_tlb_t tlbe;
343 3fc6c082 bellard
};
344 3fc6c082 bellard
345 8eee0af9 blueswir1
typedef struct ppc_slb_t ppc_slb_t;
346 8eee0af9 blueswir1
struct ppc_slb_t {
347 8eee0af9 blueswir1
    uint64_t tmp64;
348 8eee0af9 blueswir1
    uint32_t tmp;
349 8eee0af9 blueswir1
};
350 8eee0af9 blueswir1
351 3fc6c082 bellard
/*****************************************************************************/
352 3fc6c082 bellard
/* Machine state register bits definition                                    */
353 76a66253 j_mayer
#define MSR_SF   63 /* Sixty-four-bit mode                            hflags */
354 bd928eba j_mayer
#define MSR_TAG  62 /* Tag-active mode (POWERx ?)                            */
355 3fc6c082 bellard
#define MSR_ISF  61 /* Sixty-four-bit interrupt mode on 630                  */
356 a4f30719 j_mayer
#define MSR_SHV  60 /* hypervisor state                               hflags */
357 363be49c j_mayer
#define MSR_CM   31 /* Computation mode for BookE                     hflags */
358 363be49c j_mayer
#define MSR_ICM  30 /* Interrupt computation mode for BookE                  */
359 a4f30719 j_mayer
#define MSR_THV  29 /* hypervisor state for 32 bits PowerPC           hflags */
360 363be49c j_mayer
#define MSR_UCLE 26 /* User-mode cache lock enable for BookE                 */
361 d26bfc9a j_mayer
#define MSR_VR   25 /* altivec available                            x hflags */
362 d26bfc9a j_mayer
#define MSR_SPE  25 /* SPE enable for BookE                         x hflags */
363 76a66253 j_mayer
#define MSR_AP   23 /* Access privilege state on 602                  hflags */
364 76a66253 j_mayer
#define MSR_SA   22 /* Supervisor access mode on 602                  hflags */
365 3fc6c082 bellard
#define MSR_KEY  19 /* key bit on 603e                                       */
366 25ba3a68 j_mayer
#define MSR_POW  18 /* Power management                                      */
367 d26bfc9a j_mayer
#define MSR_TGPR 17 /* TGPR usage on 602/603                        x        */
368 d26bfc9a j_mayer
#define MSR_CE   17 /* Critical interrupt enable on embedded PowerPC x       */
369 3fc6c082 bellard
#define MSR_ILE  16 /* Interrupt little-endian mode                          */
370 3fc6c082 bellard
#define MSR_EE   15 /* External interrupt enable                             */
371 76a66253 j_mayer
#define MSR_PR   14 /* Problem state                                  hflags */
372 76a66253 j_mayer
#define MSR_FP   13 /* Floating point available                       hflags */
373 3fc6c082 bellard
#define MSR_ME   12 /* Machine check interrupt enable                        */
374 76a66253 j_mayer
#define MSR_FE0  11 /* Floating point exception mode 0                hflags */
375 d26bfc9a j_mayer
#define MSR_SE   10 /* Single-step trace enable                     x hflags */
376 d26bfc9a j_mayer
#define MSR_DWE  10 /* Debug wait enable on 405                     x        */
377 d26bfc9a j_mayer
#define MSR_UBLE 10 /* User BTB lock enable on e500                 x        */
378 d26bfc9a j_mayer
#define MSR_BE   9  /* Branch trace enable                          x hflags */
379 d26bfc9a j_mayer
#define MSR_DE   9  /* Debug interrupts enable on embedded PowerPC  x        */
380 76a66253 j_mayer
#define MSR_FE1  8  /* Floating point exception mode 1                hflags */
381 3fc6c082 bellard
#define MSR_AL   7  /* AL bit on POWER                                       */
382 0411a972 j_mayer
#define MSR_EP   6  /* Exception prefix on 601                               */
383 3fc6c082 bellard
#define MSR_IR   5  /* Instruction relocate                                  */
384 3fc6c082 bellard
#define MSR_DR   4  /* Data relocate                                         */
385 25ba3a68 j_mayer
#define MSR_PE   3  /* Protection enable on 403                              */
386 d26bfc9a j_mayer
#define MSR_PX   2  /* Protection exclusive on 403                  x        */
387 d26bfc9a j_mayer
#define MSR_PMM  2  /* Performance monitor mark on POWER            x        */
388 d26bfc9a j_mayer
#define MSR_RI   1  /* Recoverable interrupt                        1        */
389 d26bfc9a j_mayer
#define MSR_LE   0  /* Little-endian mode                           1 hflags */
390 0411a972 j_mayer
391 0411a972 j_mayer
#define msr_sf   ((env->msr >> MSR_SF)   & 1)
392 0411a972 j_mayer
#define msr_isf  ((env->msr >> MSR_ISF)  & 1)
393 a4f30719 j_mayer
#define msr_shv  ((env->msr >> MSR_SHV)  & 1)
394 0411a972 j_mayer
#define msr_cm   ((env->msr >> MSR_CM)   & 1)
395 0411a972 j_mayer
#define msr_icm  ((env->msr >> MSR_ICM)  & 1)
396 a4f30719 j_mayer
#define msr_thv  ((env->msr >> MSR_THV)  & 1)
397 0411a972 j_mayer
#define msr_ucle ((env->msr >> MSR_UCLE) & 1)
398 0411a972 j_mayer
#define msr_vr   ((env->msr >> MSR_VR)   & 1)
399 f9320410 aurel32
#define msr_spe  ((env->msr >> MSR_SPE)  & 1)
400 0411a972 j_mayer
#define msr_ap   ((env->msr >> MSR_AP)   & 1)
401 0411a972 j_mayer
#define msr_sa   ((env->msr >> MSR_SA)   & 1)
402 0411a972 j_mayer
#define msr_key  ((env->msr >> MSR_KEY)  & 1)
403 0411a972 j_mayer
#define msr_pow  ((env->msr >> MSR_POW)  & 1)
404 0411a972 j_mayer
#define msr_tgpr ((env->msr >> MSR_TGPR) & 1)
405 0411a972 j_mayer
#define msr_ce   ((env->msr >> MSR_CE)   & 1)
406 0411a972 j_mayer
#define msr_ile  ((env->msr >> MSR_ILE)  & 1)
407 0411a972 j_mayer
#define msr_ee   ((env->msr >> MSR_EE)   & 1)
408 0411a972 j_mayer
#define msr_pr   ((env->msr >> MSR_PR)   & 1)
409 0411a972 j_mayer
#define msr_fp   ((env->msr >> MSR_FP)   & 1)
410 0411a972 j_mayer
#define msr_me   ((env->msr >> MSR_ME)   & 1)
411 0411a972 j_mayer
#define msr_fe0  ((env->msr >> MSR_FE0)  & 1)
412 0411a972 j_mayer
#define msr_se   ((env->msr >> MSR_SE)   & 1)
413 0411a972 j_mayer
#define msr_dwe  ((env->msr >> MSR_DWE)  & 1)
414 0411a972 j_mayer
#define msr_uble ((env->msr >> MSR_UBLE) & 1)
415 0411a972 j_mayer
#define msr_be   ((env->msr >> MSR_BE)   & 1)
416 0411a972 j_mayer
#define msr_de   ((env->msr >> MSR_DE)   & 1)
417 0411a972 j_mayer
#define msr_fe1  ((env->msr >> MSR_FE1)  & 1)
418 0411a972 j_mayer
#define msr_al   ((env->msr >> MSR_AL)   & 1)
419 0411a972 j_mayer
#define msr_ep   ((env->msr >> MSR_EP)   & 1)
420 0411a972 j_mayer
#define msr_ir   ((env->msr >> MSR_IR)   & 1)
421 0411a972 j_mayer
#define msr_dr   ((env->msr >> MSR_DR)   & 1)
422 0411a972 j_mayer
#define msr_pe   ((env->msr >> MSR_PE)   & 1)
423 0411a972 j_mayer
#define msr_px   ((env->msr >> MSR_PX)   & 1)
424 0411a972 j_mayer
#define msr_pmm  ((env->msr >> MSR_PMM)  & 1)
425 0411a972 j_mayer
#define msr_ri   ((env->msr >> MSR_RI)   & 1)
426 0411a972 j_mayer
#define msr_le   ((env->msr >> MSR_LE)   & 1)
427 a4f30719 j_mayer
/* Hypervisor bit is more specific */
428 a4f30719 j_mayer
#if defined(TARGET_PPC64)
429 a4f30719 j_mayer
#define MSR_HVB (1ULL << MSR_SHV)
430 a4f30719 j_mayer
#define msr_hv  msr_shv
431 a4f30719 j_mayer
#else
432 a4f30719 j_mayer
#if defined(PPC_EMULATE_32BITS_HYPV)
433 a4f30719 j_mayer
#define MSR_HVB (1ULL << MSR_THV)
434 a4f30719 j_mayer
#define msr_hv  msr_thv
435 a4f30719 j_mayer
#else
436 a4f30719 j_mayer
#define MSR_HVB (0ULL)
437 a4f30719 j_mayer
#define msr_hv  (0)
438 a4f30719 j_mayer
#endif
439 a4f30719 j_mayer
#endif
440 79aceca5 bellard
441 d26bfc9a j_mayer
enum {
442 4018bae9 j_mayer
    POWERPC_FLAG_NONE     = 0x00000000,
443 d26bfc9a j_mayer
    /* Flag for MSR bit 25 signification (VRE/SPE)                           */
444 4018bae9 j_mayer
    POWERPC_FLAG_SPE      = 0x00000001,
445 4018bae9 j_mayer
    POWERPC_FLAG_VRE      = 0x00000002,
446 d26bfc9a j_mayer
    /* Flag for MSR bit 17 signification (TGPR/CE)                           */
447 4018bae9 j_mayer
    POWERPC_FLAG_TGPR     = 0x00000004,
448 4018bae9 j_mayer
    POWERPC_FLAG_CE       = 0x00000008,
449 d26bfc9a j_mayer
    /* Flag for MSR bit 10 signification (SE/DWE/UBLE)                       */
450 4018bae9 j_mayer
    POWERPC_FLAG_SE       = 0x00000010,
451 4018bae9 j_mayer
    POWERPC_FLAG_DWE      = 0x00000020,
452 4018bae9 j_mayer
    POWERPC_FLAG_UBLE     = 0x00000040,
453 d26bfc9a j_mayer
    /* Flag for MSR bit 9 signification (BE/DE)                              */
454 4018bae9 j_mayer
    POWERPC_FLAG_BE       = 0x00000080,
455 4018bae9 j_mayer
    POWERPC_FLAG_DE       = 0x00000100,
456 a4f30719 j_mayer
    /* Flag for MSR bit 2 signification (PX/PMM)                             */
457 4018bae9 j_mayer
    POWERPC_FLAG_PX       = 0x00000200,
458 4018bae9 j_mayer
    POWERPC_FLAG_PMM      = 0x00000400,
459 4018bae9 j_mayer
    /* Flag for special features                                             */
460 4018bae9 j_mayer
    /* Decrementer clock: RTC clock (POWER, 601) or bus clock                */
461 4018bae9 j_mayer
    POWERPC_FLAG_RTC_CLK  = 0x00010000,
462 4018bae9 j_mayer
    POWERPC_FLAG_BUS_CLK  = 0x00020000,
463 d26bfc9a j_mayer
};
464 d26bfc9a j_mayer
465 7c58044c j_mayer
/*****************************************************************************/
466 7c58044c j_mayer
/* Floating point status and control register                                */
467 7c58044c j_mayer
#define FPSCR_FX     31 /* Floating-point exception summary                  */
468 7c58044c j_mayer
#define FPSCR_FEX    30 /* Floating-point enabled exception summary          */
469 7c58044c j_mayer
#define FPSCR_VX     29 /* Floating-point invalid operation exception summ.  */
470 7c58044c j_mayer
#define FPSCR_OX     28 /* Floating-point overflow exception                 */
471 7c58044c j_mayer
#define FPSCR_UX     27 /* Floating-point underflow exception                */
472 7c58044c j_mayer
#define FPSCR_ZX     26 /* Floating-point zero divide exception              */
473 7c58044c j_mayer
#define FPSCR_XX     25 /* Floating-point inexact exception                  */
474 7c58044c j_mayer
#define FPSCR_VXSNAN 24 /* Floating-point invalid operation exception (sNan) */
475 7c58044c j_mayer
#define FPSCR_VXISI  23 /* Floating-point invalid operation exception (inf)  */
476 7c58044c j_mayer
#define FPSCR_VXIDI  22 /* Floating-point invalid operation exception (inf)  */
477 7c58044c j_mayer
#define FPSCR_VXZDZ  21 /* Floating-point invalid operation exception (zero) */
478 7c58044c j_mayer
#define FPSCR_VXIMZ  20 /* Floating-point invalid operation exception (inf)  */
479 7c58044c j_mayer
#define FPSCR_VXVC   19 /* Floating-point invalid operation exception (comp) */
480 7c58044c j_mayer
#define FPSCR_FR     18 /* Floating-point fraction rounded                   */
481 7c58044c j_mayer
#define FPSCR_FI     17 /* Floating-point fraction inexact                   */
482 7c58044c j_mayer
#define FPSCR_C      16 /* Floating-point result class descriptor            */
483 7c58044c j_mayer
#define FPSCR_FL     15 /* Floating-point less than or negative              */
484 7c58044c j_mayer
#define FPSCR_FG     14 /* Floating-point greater than or negative           */
485 7c58044c j_mayer
#define FPSCR_FE     13 /* Floating-point equal or zero                      */
486 7c58044c j_mayer
#define FPSCR_FU     12 /* Floating-point unordered or NaN                   */
487 7c58044c j_mayer
#define FPSCR_FPCC   12 /* Floating-point condition code                     */
488 7c58044c j_mayer
#define FPSCR_FPRF   12 /* Floating-point result flags                       */
489 7c58044c j_mayer
#define FPSCR_VXSOFT 10 /* Floating-point invalid operation exception (soft) */
490 7c58044c j_mayer
#define FPSCR_VXSQRT 9  /* Floating-point invalid operation exception (sqrt) */
491 7c58044c j_mayer
#define FPSCR_VXCVI  8  /* Floating-point invalid operation exception (int)  */
492 7c58044c j_mayer
#define FPSCR_VE     7  /* Floating-point invalid operation exception enable */
493 7c58044c j_mayer
#define FPSCR_OE     6  /* Floating-point overflow exception enable          */
494 7c58044c j_mayer
#define FPSCR_UE     5  /* Floating-point undeflow exception enable          */
495 7c58044c j_mayer
#define FPSCR_ZE     4  /* Floating-point zero divide exception enable       */
496 7c58044c j_mayer
#define FPSCR_XE     3  /* Floating-point inexact exception enable           */
497 7c58044c j_mayer
#define FPSCR_NI     2  /* Floating-point non-IEEE mode                      */
498 7c58044c j_mayer
#define FPSCR_RN1    1
499 7c58044c j_mayer
#define FPSCR_RN     0  /* Floating-point rounding control                   */
500 7c58044c j_mayer
#define fpscr_fex    (((env->fpscr) >> FPSCR_FEX)    & 0x1)
501 7c58044c j_mayer
#define fpscr_vx     (((env->fpscr) >> FPSCR_VX)     & 0x1)
502 7c58044c j_mayer
#define fpscr_ox     (((env->fpscr) >> FPSCR_OX)     & 0x1)
503 7c58044c j_mayer
#define fpscr_ux     (((env->fpscr) >> FPSCR_UX)     & 0x1)
504 7c58044c j_mayer
#define fpscr_zx     (((env->fpscr) >> FPSCR_ZX)     & 0x1)
505 7c58044c j_mayer
#define fpscr_xx     (((env->fpscr) >> FPSCR_XX)     & 0x1)
506 7c58044c j_mayer
#define fpscr_vxsnan (((env->fpscr) >> FPSCR_VXSNAN) & 0x1)
507 7c58044c j_mayer
#define fpscr_vxisi  (((env->fpscr) >> FPSCR_VXISI)  & 0x1)
508 7c58044c j_mayer
#define fpscr_vxidi  (((env->fpscr) >> FPSCR_VXIDI)  & 0x1)
509 7c58044c j_mayer
#define fpscr_vxzdz  (((env->fpscr) >> FPSCR_VXZDZ)  & 0x1)
510 7c58044c j_mayer
#define fpscr_vximz  (((env->fpscr) >> FPSCR_VXIMZ)  & 0x1)
511 7c58044c j_mayer
#define fpscr_vxvc   (((env->fpscr) >> FPSCR_VXVC)   & 0x1)
512 7c58044c j_mayer
#define fpscr_fpcc   (((env->fpscr) >> FPSCR_FPCC)   & 0xF)
513 7c58044c j_mayer
#define fpscr_vxsoft (((env->fpscr) >> FPSCR_VXSOFT) & 0x1)
514 7c58044c j_mayer
#define fpscr_vxsqrt (((env->fpscr) >> FPSCR_VXSQRT) & 0x1)
515 7c58044c j_mayer
#define fpscr_vxcvi  (((env->fpscr) >> FPSCR_VXCVI)  & 0x1)
516 7c58044c j_mayer
#define fpscr_ve     (((env->fpscr) >> FPSCR_VE)     & 0x1)
517 7c58044c j_mayer
#define fpscr_oe     (((env->fpscr) >> FPSCR_OE)     & 0x1)
518 7c58044c j_mayer
#define fpscr_ue     (((env->fpscr) >> FPSCR_UE)     & 0x1)
519 7c58044c j_mayer
#define fpscr_ze     (((env->fpscr) >> FPSCR_ZE)     & 0x1)
520 7c58044c j_mayer
#define fpscr_xe     (((env->fpscr) >> FPSCR_XE)     & 0x1)
521 7c58044c j_mayer
#define fpscr_ni     (((env->fpscr) >> FPSCR_NI)     & 0x1)
522 7c58044c j_mayer
#define fpscr_rn     (((env->fpscr) >> FPSCR_RN)     & 0x3)
523 7c58044c j_mayer
/* Invalid operation exception summary */
524 7c58044c j_mayer
#define fpscr_ix ((env->fpscr) & ((1 << FPSCR_VXSNAN) | (1 << FPSCR_VXISI)  | \
525 7c58044c j_mayer
                                  (1 << FPSCR_VXIDI)  | (1 << FPSCR_VXZDZ)  | \
526 7c58044c j_mayer
                                  (1 << FPSCR_VXIMZ)  | (1 << FPSCR_VXVC)   | \
527 7c58044c j_mayer
                                  (1 << FPSCR_VXSOFT) | (1 << FPSCR_VXSQRT) | \
528 7c58044c j_mayer
                                  (1 << FPSCR_VXCVI)))
529 7c58044c j_mayer
/* exception summary */
530 7c58044c j_mayer
#define fpscr_ex  (((env->fpscr) >> FPSCR_XX) & 0x1F)
531 7c58044c j_mayer
/* enabled exception summary */
532 7c58044c j_mayer
#define fpscr_eex (((env->fpscr) >> FPSCR_XX) & ((env->fpscr) >> FPSCR_XE) &  \
533 7c58044c j_mayer
                   0x1F)
534 7c58044c j_mayer
535 7c58044c j_mayer
/*****************************************************************************/
536 6fa724a3 aurel32
/* Vector status and control register */
537 6fa724a3 aurel32
#define VSCR_NJ                16 /* Vector non-java */
538 6fa724a3 aurel32
#define VSCR_SAT        0 /* Vector saturation */
539 6fa724a3 aurel32
#define vscr_nj                (((env->vscr) >> VSCR_NJ)        & 0x1)
540 6fa724a3 aurel32
#define vscr_sat        (((env->vscr) >> VSCR_SAT)        & 0x1)
541 6fa724a3 aurel32
542 6fa724a3 aurel32
/*****************************************************************************/
543 7c58044c j_mayer
/* The whole PowerPC CPU context */
544 6ebbf390 j_mayer
#define NB_MMU_MODES 3
545 6ebbf390 j_mayer
546 3fc6c082 bellard
struct CPUPPCState {
547 3fc6c082 bellard
    /* First are the most commonly used resources
548 3fc6c082 bellard
     * during translated code execution
549 3fc6c082 bellard
     */
550 79aceca5 bellard
    /* general purpose registers */
551 bd7d9a6d aurel32
    target_ulong gpr[32];
552 65d6c0f3 j_mayer
#if !defined(TARGET_PPC64)
553 3cd7d1dd j_mayer
    /* Storage for GPR MSB, used by the SPE extension */
554 bd7d9a6d aurel32
    target_ulong gprh[32];
555 3cd7d1dd j_mayer
#endif
556 3fc6c082 bellard
    /* LR */
557 3fc6c082 bellard
    target_ulong lr;
558 3fc6c082 bellard
    /* CTR */
559 3fc6c082 bellard
    target_ulong ctr;
560 3fc6c082 bellard
    /* condition register */
561 47e4661c aurel32
    uint32_t crf[8];
562 79aceca5 bellard
    /* XER */
563 3d7b417e aurel32
    target_ulong xer;
564 79aceca5 bellard
    /* Reservation address */
565 3fc6c082 bellard
    target_ulong reserve;
566 3fc6c082 bellard
567 3fc6c082 bellard
    /* Those ones are used in supervisor mode only */
568 79aceca5 bellard
    /* machine state register */
569 0411a972 j_mayer
    target_ulong msr;
570 3fc6c082 bellard
    /* temporary general purpose registers */
571 bd7d9a6d aurel32
    target_ulong tgpr[4]; /* Used to speed-up TLB assist handlers */
572 3fc6c082 bellard
573 3fc6c082 bellard
    /* Floating point execution context */
574 4ecc3190 bellard
    float_status fp_status;
575 3fc6c082 bellard
    /* floating point registers */
576 3fc6c082 bellard
    float64 fpr[32];
577 3fc6c082 bellard
    /* floating point status and control register */
578 7c58044c j_mayer
    uint32_t fpscr;
579 4ecc3190 bellard
580 a316d335 bellard
    CPU_COMMON
581 a316d335 bellard
582 ac9eb073 bellard
    int access_type; /* when a memory exception occurs, the access
583 ac9eb073 bellard
                        type is stored here */
584 a541f297 bellard
585 f2e63a42 j_mayer
    /* MMU context - only relevant for full system emulation */
586 f2e63a42 j_mayer
#if !defined(CONFIG_USER_ONLY)
587 f2e63a42 j_mayer
#if defined(TARGET_PPC64)
588 3fc6c082 bellard
    /* Address space register */
589 3fc6c082 bellard
    target_ulong asr;
590 f2e63a42 j_mayer
    /* PowerPC 64 SLB area */
591 8eee0af9 blueswir1
    ppc_slb_t slb[64];
592 f2e63a42 j_mayer
    int slb_nr;
593 f2e63a42 j_mayer
#endif
594 3fc6c082 bellard
    /* segment registers */
595 3fc6c082 bellard
    target_ulong sdr1;
596 74d37793 aurel32
    target_ulong sr[32];
597 3fc6c082 bellard
    /* BATs */
598 3fc6c082 bellard
    int nb_BATs;
599 3fc6c082 bellard
    target_ulong DBAT[2][8];
600 3fc6c082 bellard
    target_ulong IBAT[2][8];
601 f2e63a42 j_mayer
    /* PowerPC TLB registers (for 4xx and 60x software driven TLBs) */
602 f2e63a42 j_mayer
    int nb_tlb;      /* Total number of TLB                                  */
603 f2e63a42 j_mayer
    int tlb_per_way; /* Speed-up helper: used to avoid divisions at run time */
604 f2e63a42 j_mayer
    int nb_ways;     /* Number of ways in the TLB set                        */
605 f2e63a42 j_mayer
    int last_way;    /* Last used way used to allocate TLB in a LRU way      */
606 f2e63a42 j_mayer
    int id_tlbs;     /* If 1, MMU has separated TLBs for instructions & data */
607 f2e63a42 j_mayer
    int nb_pids;     /* Number of available PID registers                    */
608 f2e63a42 j_mayer
    ppc_tlb_t *tlb;  /* TLB is optional. Allocate them only if needed        */
609 f2e63a42 j_mayer
    /* 403 dedicated access protection registers */
610 f2e63a42 j_mayer
    target_ulong pb[4];
611 f2e63a42 j_mayer
#endif
612 9fddaa0c bellard
613 3fc6c082 bellard
    /* Other registers */
614 3fc6c082 bellard
    /* Special purpose registers */
615 3fc6c082 bellard
    target_ulong spr[1024];
616 f2e63a42 j_mayer
    ppc_spr_t spr_cb[1024];
617 3fc6c082 bellard
    /* Altivec registers */
618 3fc6c082 bellard
    ppc_avr_t avr[32];
619 3fc6c082 bellard
    uint32_t vscr;
620 d9bce9d9 j_mayer
    /* SPE registers */
621 2231ef10 aurel32
    uint64_t spe_acc;
622 d9bce9d9 j_mayer
    uint32_t spe_fscr;
623 fbd265b6 aurel32
    /* SPE and Altivec can share a status since they will never be used
624 fbd265b6 aurel32
     * simultaneously */
625 fbd265b6 aurel32
    float_status vec_status;
626 3fc6c082 bellard
627 3fc6c082 bellard
    /* Internal devices resources */
628 9fddaa0c bellard
    /* Time base and decrementer */
629 9fddaa0c bellard
    ppc_tb_t *tb_env;
630 3fc6c082 bellard
    /* Device control registers */
631 3fc6c082 bellard
    ppc_dcr_t *dcr_env;
632 3fc6c082 bellard
633 d63001d1 j_mayer
    int dcache_line_size;
634 d63001d1 j_mayer
    int icache_line_size;
635 d63001d1 j_mayer
636 3fc6c082 bellard
    /* Those resources are used during exception processing */
637 3fc6c082 bellard
    /* CPU model definition */
638 a750fc0b j_mayer
    target_ulong msr_mask;
639 7820dbf3 j_mayer
    powerpc_mmu_t mmu_model;
640 7820dbf3 j_mayer
    powerpc_excp_t excp_model;
641 7820dbf3 j_mayer
    powerpc_input_t bus_model;
642 237c0af0 j_mayer
    int bfd_mach;
643 3fc6c082 bellard
    uint32_t flags;
644 c29b735c Nathan Froyd
    uint64_t insns_flags;
645 3fc6c082 bellard
646 3fc6c082 bellard
    int error_code;
647 47103572 j_mayer
    uint32_t pending_interrupts;
648 e9df014c j_mayer
#if !defined(CONFIG_USER_ONLY)
649 e9df014c j_mayer
    /* This is the IRQ controller, which is implementation dependant
650 e9df014c j_mayer
     * and only relevant when emulating a complete machine.
651 e9df014c j_mayer
     */
652 e9df014c j_mayer
    uint32_t irq_input_state;
653 e9df014c j_mayer
    void **irq_inputs;
654 e1833e1f j_mayer
    /* Exception vectors */
655 e1833e1f j_mayer
    target_ulong excp_vectors[POWERPC_EXCP_NB];
656 e1833e1f j_mayer
    target_ulong excp_prefix;
657 fc1c67bc Blue Swirl
    target_ulong hreset_excp_prefix;
658 e1833e1f j_mayer
    target_ulong ivor_mask;
659 e1833e1f j_mayer
    target_ulong ivpr_mask;
660 d63001d1 j_mayer
    target_ulong hreset_vector;
661 e9df014c j_mayer
#endif
662 3fc6c082 bellard
663 3fc6c082 bellard
    /* Those resources are used only during code translation */
664 3fc6c082 bellard
    /* Next instruction pointer */
665 3fc6c082 bellard
    target_ulong nip;
666 f2e63a42 j_mayer
667 3fc6c082 bellard
    /* opcode handlers */
668 3fc6c082 bellard
    opc_handler_t *opcodes[0x40];
669 3fc6c082 bellard
670 3fc6c082 bellard
    /* Those resources are used only in Qemu core */
671 056401ea j_mayer
    target_ulong hflags;      /* hflags is a MSR & HFLAGS_MASK         */
672 056401ea j_mayer
    target_ulong hflags_nmsr; /* specific hflags, not comming from MSR */
673 6ebbf390 j_mayer
    int mmu_idx;         /* precomputed MMU index to speed up mem accesses */
674 3fc6c082 bellard
675 9fddaa0c bellard
    /* Power management */
676 9fddaa0c bellard
    int power_mode;
677 cd346349 j_mayer
    int (*check_pow)(CPUPPCState *env);
678 a541f297 bellard
679 6d506e6d bellard
    /* temporary hack to handle OSI calls (only used if non NULL) */
680 6d506e6d bellard
    int (*osi_call)(struct CPUPPCState *env);
681 3fc6c082 bellard
};
682 79aceca5 bellard
683 76a66253 j_mayer
/* Context used internally during MMU translations */
684 76a66253 j_mayer
typedef struct mmu_ctx_t mmu_ctx_t;
685 76a66253 j_mayer
struct mmu_ctx_t {
686 76a66253 j_mayer
    target_phys_addr_t raddr;      /* Real address              */
687 5b5aba4f blueswir1
    target_phys_addr_t eaddr;      /* Effective address         */
688 76a66253 j_mayer
    int prot;                      /* Protection bits           */
689 76a66253 j_mayer
    target_phys_addr_t pg_addr[2]; /* PTE tables base addresses */
690 76a66253 j_mayer
    target_ulong ptem;             /* Virtual segment ID | API  */
691 76a66253 j_mayer
    int key;                       /* Access key                */
692 b227a8e9 j_mayer
    int nx;                        /* Non-execute area          */
693 76a66253 j_mayer
};
694 76a66253 j_mayer
695 3fc6c082 bellard
/*****************************************************************************/
696 aaed909a bellard
CPUPPCState *cpu_ppc_init (const char *cpu_model);
697 2e70f6ef pbrook
void ppc_translate_init(void);
698 36081602 j_mayer
int cpu_ppc_exec (CPUPPCState *s);
699 36081602 j_mayer
void cpu_ppc_close (CPUPPCState *s);
700 79aceca5 bellard
/* you can call this signal handler from your SIGBUS and SIGSEGV
701 79aceca5 bellard
   signal handlers to inform the virtual CPU of exceptions. non zero
702 79aceca5 bellard
   is returned if the signal was handled by the virtual CPU.  */
703 36081602 j_mayer
int cpu_ppc_signal_handler (int host_signum, void *pinfo,
704 36081602 j_mayer
                            void *puc);
705 93220573 aurel32
int cpu_ppc_handle_mmu_fault (CPUPPCState *env, target_ulong address, int rw,
706 93220573 aurel32
                              int mmu_idx, int is_softmmu);
707 93220573 aurel32
int get_physical_address (CPUPPCState *env, mmu_ctx_t *ctx, target_ulong vaddr,
708 93220573 aurel32
                          int rw, int access_type);
709 a541f297 bellard
void do_interrupt (CPUPPCState *env);
710 e9df014c j_mayer
void ppc_hw_interrupt (CPUPPCState *env);
711 a541f297 bellard
712 93220573 aurel32
void cpu_dump_rfi (target_ulong RA, target_ulong msr);
713 a541f297 bellard
714 76a66253 j_mayer
#if !defined(CONFIG_USER_ONLY)
715 93220573 aurel32
void ppc6xx_tlb_store (CPUPPCState *env, target_ulong EPN, int way, int is_code,
716 93220573 aurel32
                       target_ulong pte0, target_ulong pte1);
717 45d827d2 aurel32
void ppc_store_ibatu (CPUPPCState *env, int nr, target_ulong value);
718 45d827d2 aurel32
void ppc_store_ibatl (CPUPPCState *env, int nr, target_ulong value);
719 45d827d2 aurel32
void ppc_store_dbatu (CPUPPCState *env, int nr, target_ulong value);
720 45d827d2 aurel32
void ppc_store_dbatl (CPUPPCState *env, int nr, target_ulong value);
721 45d827d2 aurel32
void ppc_store_ibatu_601 (CPUPPCState *env, int nr, target_ulong value);
722 45d827d2 aurel32
void ppc_store_ibatl_601 (CPUPPCState *env, int nr, target_ulong value);
723 45d827d2 aurel32
void ppc_store_sdr1 (CPUPPCState *env, target_ulong value);
724 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
725 d9bce9d9 j_mayer
void ppc_store_asr (CPUPPCState *env, target_ulong value);
726 12de9a39 j_mayer
target_ulong ppc_load_slb (CPUPPCState *env, int slb_nr);
727 f6b868fc blueswir1
target_ulong ppc_load_sr (CPUPPCState *env, int sr_nr);
728 f6b868fc blueswir1
void ppc_store_slb (CPUPPCState *env, target_ulong rb, target_ulong rs);
729 12de9a39 j_mayer
#endif /* defined(TARGET_PPC64) */
730 45d827d2 aurel32
void ppc_store_sr (CPUPPCState *env, int srnum, target_ulong value);
731 12de9a39 j_mayer
#endif /* !defined(CONFIG_USER_ONLY) */
732 0411a972 j_mayer
void ppc_store_msr (CPUPPCState *env, target_ulong value);
733 3fc6c082 bellard
734 0a032cbe j_mayer
void cpu_ppc_reset (void *opaque);
735 a541f297 bellard
736 3fc6c082 bellard
void ppc_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
737 aaed909a bellard
738 b55266b5 blueswir1
const ppc_def_t *cpu_ppc_find_by_name (const char *name);
739 aaed909a bellard
int cpu_ppc_register_internal (CPUPPCState *env, const ppc_def_t *def);
740 85c4adf6 bellard
741 9fddaa0c bellard
/* Time-base and decrementer management */
742 9fddaa0c bellard
#ifndef NO_CPU_IO_DEFS
743 9fddaa0c bellard
uint32_t cpu_ppc_load_tbl (CPUPPCState *env);
744 9fddaa0c bellard
uint32_t cpu_ppc_load_tbu (CPUPPCState *env);
745 9fddaa0c bellard
void cpu_ppc_store_tbu (CPUPPCState *env, uint32_t value);
746 9fddaa0c bellard
void cpu_ppc_store_tbl (CPUPPCState *env, uint32_t value);
747 a062e36c j_mayer
uint32_t cpu_ppc_load_atbl (CPUPPCState *env);
748 a062e36c j_mayer
uint32_t cpu_ppc_load_atbu (CPUPPCState *env);
749 a062e36c j_mayer
void cpu_ppc_store_atbl (CPUPPCState *env, uint32_t value);
750 a062e36c j_mayer
void cpu_ppc_store_atbu (CPUPPCState *env, uint32_t value);
751 9fddaa0c bellard
uint32_t cpu_ppc_load_decr (CPUPPCState *env);
752 9fddaa0c bellard
void cpu_ppc_store_decr (CPUPPCState *env, uint32_t value);
753 58a7d328 j_mayer
uint32_t cpu_ppc_load_hdecr (CPUPPCState *env);
754 58a7d328 j_mayer
void cpu_ppc_store_hdecr (CPUPPCState *env, uint32_t value);
755 58a7d328 j_mayer
uint64_t cpu_ppc_load_purr (CPUPPCState *env);
756 58a7d328 j_mayer
void cpu_ppc_store_purr (CPUPPCState *env, uint64_t value);
757 d9bce9d9 j_mayer
uint32_t cpu_ppc601_load_rtcl (CPUPPCState *env);
758 d9bce9d9 j_mayer
uint32_t cpu_ppc601_load_rtcu (CPUPPCState *env);
759 d9bce9d9 j_mayer
#if !defined(CONFIG_USER_ONLY)
760 d9bce9d9 j_mayer
void cpu_ppc601_store_rtcl (CPUPPCState *env, uint32_t value);
761 d9bce9d9 j_mayer
void cpu_ppc601_store_rtcu (CPUPPCState *env, uint32_t value);
762 d9bce9d9 j_mayer
target_ulong load_40x_pit (CPUPPCState *env);
763 d9bce9d9 j_mayer
void store_40x_pit (CPUPPCState *env, target_ulong val);
764 8ecc7913 j_mayer
void store_40x_dbcr0 (CPUPPCState *env, uint32_t val);
765 c294fc58 j_mayer
void store_40x_sler (CPUPPCState *env, uint32_t val);
766 d9bce9d9 j_mayer
void store_booke_tcr (CPUPPCState *env, target_ulong val);
767 d9bce9d9 j_mayer
void store_booke_tsr (CPUPPCState *env, target_ulong val);
768 0a032cbe j_mayer
void ppc_tlb_invalidate_all (CPUPPCState *env);
769 daf4f96e j_mayer
void ppc_tlb_invalidate_one (CPUPPCState *env, target_ulong addr);
770 daf4f96e j_mayer
#if defined(TARGET_PPC64)
771 daf4f96e j_mayer
void ppc_slb_invalidate_all (CPUPPCState *env);
772 daf4f96e j_mayer
void ppc_slb_invalidate_one (CPUPPCState *env, uint64_t T0);
773 daf4f96e j_mayer
#endif
774 36081602 j_mayer
int ppcemb_tlb_search (CPUPPCState *env, target_ulong address, uint32_t pid);
775 d9bce9d9 j_mayer
#endif
776 9fddaa0c bellard
#endif
777 79aceca5 bellard
778 6b542af7 j_mayer
static always_inline uint64_t ppc_dump_gpr (CPUPPCState *env, int gprn)
779 6b542af7 j_mayer
{
780 6b542af7 j_mayer
    uint64_t gprv;
781 6b542af7 j_mayer
782 6b542af7 j_mayer
    gprv = env->gpr[gprn];
783 6b542af7 j_mayer
#if !defined(TARGET_PPC64)
784 6b542af7 j_mayer
    if (env->flags & POWERPC_FLAG_SPE) {
785 6b542af7 j_mayer
        /* If the CPU implements the SPE extension, we have to get the
786 6b542af7 j_mayer
         * high bits of the GPR from the gprh storage area
787 6b542af7 j_mayer
         */
788 6b542af7 j_mayer
        gprv &= 0xFFFFFFFFULL;
789 6b542af7 j_mayer
        gprv |= (uint64_t)env->gprh[gprn] << 32;
790 6b542af7 j_mayer
    }
791 6b542af7 j_mayer
#endif
792 6b542af7 j_mayer
793 6b542af7 j_mayer
    return gprv;
794 6b542af7 j_mayer
}
795 6b542af7 j_mayer
796 2e719ba3 j_mayer
/* Device control registers */
797 2e719ba3 j_mayer
int ppc_dcr_read (ppc_dcr_t *dcr_env, int dcrn, target_ulong *valp);
798 2e719ba3 j_mayer
int ppc_dcr_write (ppc_dcr_t *dcr_env, int dcrn, target_ulong val);
799 2e719ba3 j_mayer
800 9467d44c ths
#define cpu_init cpu_ppc_init
801 9467d44c ths
#define cpu_exec cpu_ppc_exec
802 9467d44c ths
#define cpu_gen_code cpu_ppc_gen_code
803 9467d44c ths
#define cpu_signal_handler cpu_ppc_signal_handler
804 c732abe2 j_mayer
#define cpu_list ppc_cpu_list
805 9467d44c ths
806 fc1c67bc Blue Swirl
#define CPU_SAVE_VERSION 4
807 b3c7724c pbrook
808 6ebbf390 j_mayer
/* MMU modes definitions */
809 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _user
810 6ebbf390 j_mayer
#define MMU_MODE1_SUFFIX _kernel
811 6ebbf390 j_mayer
#define MMU_MODE2_SUFFIX _hypv
812 6ebbf390 j_mayer
#define MMU_USER_IDX 0
813 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
814 6ebbf390 j_mayer
{
815 6ebbf390 j_mayer
    return env->mmu_idx;
816 6ebbf390 j_mayer
}
817 6ebbf390 j_mayer
818 6e68e076 pbrook
#if defined(CONFIG_USER_ONLY)
819 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
820 6e68e076 pbrook
{
821 6e68e076 pbrook
    int i;
822 f8ed7070 pbrook
    if (newsp)
823 6e68e076 pbrook
        env->gpr[1] = newsp;
824 6e68e076 pbrook
    for (i = 7; i < 32; i++)
825 6e68e076 pbrook
        env->gpr[i] = 0;
826 6e68e076 pbrook
}
827 6e68e076 pbrook
#endif
828 6e68e076 pbrook
829 79aceca5 bellard
#include "cpu-all.h"
830 622ed360 aliguori
#include "exec-all.h"
831 79aceca5 bellard
832 3fc6c082 bellard
/*****************************************************************************/
833 e1571908 aurel32
/* CRF definitions */
834 57951c27 aurel32
#define CRF_LT        3
835 57951c27 aurel32
#define CRF_GT        2
836 57951c27 aurel32
#define CRF_EQ        1
837 57951c27 aurel32
#define CRF_SO        0
838 57951c27 aurel32
#define CRF_CH        (1 << 4)
839 57951c27 aurel32
#define CRF_CL        (1 << 3)
840 57951c27 aurel32
#define CRF_CH_OR_CL  (1 << 2)
841 57951c27 aurel32
#define CRF_CH_AND_CL (1 << 1)
842 e1571908 aurel32
843 e1571908 aurel32
/* XER definitions */
844 3d7b417e aurel32
#define XER_SO  31
845 3d7b417e aurel32
#define XER_OV  30
846 3d7b417e aurel32
#define XER_CA  29
847 3d7b417e aurel32
#define XER_CMP  8
848 3d7b417e aurel32
#define XER_BC   0
849 3d7b417e aurel32
#define xer_so  ((env->xer >> XER_SO)  &    1)
850 3d7b417e aurel32
#define xer_ov  ((env->xer >> XER_OV)  &    1)
851 3d7b417e aurel32
#define xer_ca  ((env->xer >> XER_CA)  &    1)
852 3d7b417e aurel32
#define xer_cmp ((env->xer >> XER_CMP) & 0xFF)
853 3d7b417e aurel32
#define xer_bc  ((env->xer >> XER_BC)  & 0x7F)
854 79aceca5 bellard
855 3fc6c082 bellard
/* SPR definitions */
856 80d11f44 j_mayer
#define SPR_MQ                (0x000)
857 80d11f44 j_mayer
#define SPR_XER               (0x001)
858 80d11f44 j_mayer
#define SPR_601_VRTCU         (0x004)
859 80d11f44 j_mayer
#define SPR_601_VRTCL         (0x005)
860 80d11f44 j_mayer
#define SPR_601_UDECR         (0x006)
861 80d11f44 j_mayer
#define SPR_LR                (0x008)
862 80d11f44 j_mayer
#define SPR_CTR               (0x009)
863 80d11f44 j_mayer
#define SPR_DSISR             (0x012)
864 80d11f44 j_mayer
#define SPR_DAR               (0x013) /* DAE for PowerPC 601 */
865 80d11f44 j_mayer
#define SPR_601_RTCU          (0x014)
866 80d11f44 j_mayer
#define SPR_601_RTCL          (0x015)
867 80d11f44 j_mayer
#define SPR_DECR              (0x016)
868 80d11f44 j_mayer
#define SPR_SDR1              (0x019)
869 80d11f44 j_mayer
#define SPR_SRR0              (0x01A)
870 80d11f44 j_mayer
#define SPR_SRR1              (0x01B)
871 80d11f44 j_mayer
#define SPR_AMR               (0x01D)
872 80d11f44 j_mayer
#define SPR_BOOKE_PID         (0x030)
873 80d11f44 j_mayer
#define SPR_BOOKE_DECAR       (0x036)
874 80d11f44 j_mayer
#define SPR_BOOKE_CSRR0       (0x03A)
875 80d11f44 j_mayer
#define SPR_BOOKE_CSRR1       (0x03B)
876 80d11f44 j_mayer
#define SPR_BOOKE_DEAR        (0x03D)
877 80d11f44 j_mayer
#define SPR_BOOKE_ESR         (0x03E)
878 80d11f44 j_mayer
#define SPR_BOOKE_IVPR        (0x03F)
879 80d11f44 j_mayer
#define SPR_MPC_EIE           (0x050)
880 80d11f44 j_mayer
#define SPR_MPC_EID           (0x051)
881 80d11f44 j_mayer
#define SPR_MPC_NRI           (0x052)
882 80d11f44 j_mayer
#define SPR_CTRL              (0x088)
883 80d11f44 j_mayer
#define SPR_MPC_CMPA          (0x090)
884 80d11f44 j_mayer
#define SPR_MPC_CMPB          (0x091)
885 80d11f44 j_mayer
#define SPR_MPC_CMPC          (0x092)
886 80d11f44 j_mayer
#define SPR_MPC_CMPD          (0x093)
887 80d11f44 j_mayer
#define SPR_MPC_ECR           (0x094)
888 80d11f44 j_mayer
#define SPR_MPC_DER           (0x095)
889 80d11f44 j_mayer
#define SPR_MPC_COUNTA        (0x096)
890 80d11f44 j_mayer
#define SPR_MPC_COUNTB        (0x097)
891 80d11f44 j_mayer
#define SPR_UCTRL             (0x098)
892 80d11f44 j_mayer
#define SPR_MPC_CMPE          (0x098)
893 80d11f44 j_mayer
#define SPR_MPC_CMPF          (0x099)
894 80d11f44 j_mayer
#define SPR_MPC_CMPG          (0x09A)
895 80d11f44 j_mayer
#define SPR_MPC_CMPH          (0x09B)
896 80d11f44 j_mayer
#define SPR_MPC_LCTRL1        (0x09C)
897 80d11f44 j_mayer
#define SPR_MPC_LCTRL2        (0x09D)
898 80d11f44 j_mayer
#define SPR_MPC_ICTRL         (0x09E)
899 80d11f44 j_mayer
#define SPR_MPC_BAR           (0x09F)
900 80d11f44 j_mayer
#define SPR_VRSAVE            (0x100)
901 80d11f44 j_mayer
#define SPR_USPRG0            (0x100)
902 80d11f44 j_mayer
#define SPR_USPRG1            (0x101)
903 80d11f44 j_mayer
#define SPR_USPRG2            (0x102)
904 80d11f44 j_mayer
#define SPR_USPRG3            (0x103)
905 80d11f44 j_mayer
#define SPR_USPRG4            (0x104)
906 80d11f44 j_mayer
#define SPR_USPRG5            (0x105)
907 80d11f44 j_mayer
#define SPR_USPRG6            (0x106)
908 80d11f44 j_mayer
#define SPR_USPRG7            (0x107)
909 80d11f44 j_mayer
#define SPR_VTBL              (0x10C)
910 80d11f44 j_mayer
#define SPR_VTBU              (0x10D)
911 80d11f44 j_mayer
#define SPR_SPRG0             (0x110)
912 80d11f44 j_mayer
#define SPR_SPRG1             (0x111)
913 80d11f44 j_mayer
#define SPR_SPRG2             (0x112)
914 80d11f44 j_mayer
#define SPR_SPRG3             (0x113)
915 80d11f44 j_mayer
#define SPR_SPRG4             (0x114)
916 80d11f44 j_mayer
#define SPR_SCOMC             (0x114)
917 80d11f44 j_mayer
#define SPR_SPRG5             (0x115)
918 80d11f44 j_mayer
#define SPR_SCOMD             (0x115)
919 80d11f44 j_mayer
#define SPR_SPRG6             (0x116)
920 80d11f44 j_mayer
#define SPR_SPRG7             (0x117)
921 80d11f44 j_mayer
#define SPR_ASR               (0x118)
922 80d11f44 j_mayer
#define SPR_EAR               (0x11A)
923 80d11f44 j_mayer
#define SPR_TBL               (0x11C)
924 80d11f44 j_mayer
#define SPR_TBU               (0x11D)
925 80d11f44 j_mayer
#define SPR_TBU40             (0x11E)
926 80d11f44 j_mayer
#define SPR_SVR               (0x11E)
927 80d11f44 j_mayer
#define SPR_BOOKE_PIR         (0x11E)
928 80d11f44 j_mayer
#define SPR_PVR               (0x11F)
929 80d11f44 j_mayer
#define SPR_HSPRG0            (0x130)
930 80d11f44 j_mayer
#define SPR_BOOKE_DBSR        (0x130)
931 80d11f44 j_mayer
#define SPR_HSPRG1            (0x131)
932 80d11f44 j_mayer
#define SPR_HDSISR            (0x132)
933 80d11f44 j_mayer
#define SPR_HDAR              (0x133)
934 80d11f44 j_mayer
#define SPR_BOOKE_DBCR0       (0x134)
935 80d11f44 j_mayer
#define SPR_IBCR              (0x135)
936 80d11f44 j_mayer
#define SPR_PURR              (0x135)
937 80d11f44 j_mayer
#define SPR_BOOKE_DBCR1       (0x135)
938 80d11f44 j_mayer
#define SPR_DBCR              (0x136)
939 80d11f44 j_mayer
#define SPR_HDEC              (0x136)
940 80d11f44 j_mayer
#define SPR_BOOKE_DBCR2       (0x136)
941 80d11f44 j_mayer
#define SPR_HIOR              (0x137)
942 80d11f44 j_mayer
#define SPR_MBAR              (0x137)
943 80d11f44 j_mayer
#define SPR_RMOR              (0x138)
944 80d11f44 j_mayer
#define SPR_BOOKE_IAC1        (0x138)
945 80d11f44 j_mayer
#define SPR_HRMOR             (0x139)
946 80d11f44 j_mayer
#define SPR_BOOKE_IAC2        (0x139)
947 80d11f44 j_mayer
#define SPR_HSRR0             (0x13A)
948 80d11f44 j_mayer
#define SPR_BOOKE_IAC3        (0x13A)
949 80d11f44 j_mayer
#define SPR_HSRR1             (0x13B)
950 80d11f44 j_mayer
#define SPR_BOOKE_IAC4        (0x13B)
951 80d11f44 j_mayer
#define SPR_LPCR              (0x13C)
952 80d11f44 j_mayer
#define SPR_BOOKE_DAC1        (0x13C)
953 80d11f44 j_mayer
#define SPR_LPIDR             (0x13D)
954 80d11f44 j_mayer
#define SPR_DABR2             (0x13D)
955 80d11f44 j_mayer
#define SPR_BOOKE_DAC2        (0x13D)
956 80d11f44 j_mayer
#define SPR_BOOKE_DVC1        (0x13E)
957 80d11f44 j_mayer
#define SPR_BOOKE_DVC2        (0x13F)
958 80d11f44 j_mayer
#define SPR_BOOKE_TSR         (0x150)
959 80d11f44 j_mayer
#define SPR_BOOKE_TCR         (0x154)
960 80d11f44 j_mayer
#define SPR_BOOKE_IVOR0       (0x190)
961 80d11f44 j_mayer
#define SPR_BOOKE_IVOR1       (0x191)
962 80d11f44 j_mayer
#define SPR_BOOKE_IVOR2       (0x192)
963 80d11f44 j_mayer
#define SPR_BOOKE_IVOR3       (0x193)
964 80d11f44 j_mayer
#define SPR_BOOKE_IVOR4       (0x194)
965 80d11f44 j_mayer
#define SPR_BOOKE_IVOR5       (0x195)
966 80d11f44 j_mayer
#define SPR_BOOKE_IVOR6       (0x196)
967 80d11f44 j_mayer
#define SPR_BOOKE_IVOR7       (0x197)
968 80d11f44 j_mayer
#define SPR_BOOKE_IVOR8       (0x198)
969 80d11f44 j_mayer
#define SPR_BOOKE_IVOR9       (0x199)
970 80d11f44 j_mayer
#define SPR_BOOKE_IVOR10      (0x19A)
971 80d11f44 j_mayer
#define SPR_BOOKE_IVOR11      (0x19B)
972 80d11f44 j_mayer
#define SPR_BOOKE_IVOR12      (0x19C)
973 80d11f44 j_mayer
#define SPR_BOOKE_IVOR13      (0x19D)
974 80d11f44 j_mayer
#define SPR_BOOKE_IVOR14      (0x19E)
975 80d11f44 j_mayer
#define SPR_BOOKE_IVOR15      (0x19F)
976 80d11f44 j_mayer
#define SPR_BOOKE_SPEFSCR     (0x200)
977 80d11f44 j_mayer
#define SPR_Exxx_BBEAR        (0x201)
978 80d11f44 j_mayer
#define SPR_Exxx_BBTAR        (0x202)
979 80d11f44 j_mayer
#define SPR_Exxx_L1CFG0       (0x203)
980 80d11f44 j_mayer
#define SPR_Exxx_NPIDR        (0x205)
981 80d11f44 j_mayer
#define SPR_ATBL              (0x20E)
982 80d11f44 j_mayer
#define SPR_ATBU              (0x20F)
983 80d11f44 j_mayer
#define SPR_IBAT0U            (0x210)
984 80d11f44 j_mayer
#define SPR_BOOKE_IVOR32      (0x210)
985 80d11f44 j_mayer
#define SPR_RCPU_MI_GRA       (0x210)
986 80d11f44 j_mayer
#define SPR_IBAT0L            (0x211)
987 80d11f44 j_mayer
#define SPR_BOOKE_IVOR33      (0x211)
988 80d11f44 j_mayer
#define SPR_IBAT1U            (0x212)
989 80d11f44 j_mayer
#define SPR_BOOKE_IVOR34      (0x212)
990 80d11f44 j_mayer
#define SPR_IBAT1L            (0x213)
991 80d11f44 j_mayer
#define SPR_BOOKE_IVOR35      (0x213)
992 80d11f44 j_mayer
#define SPR_IBAT2U            (0x214)
993 80d11f44 j_mayer
#define SPR_BOOKE_IVOR36      (0x214)
994 80d11f44 j_mayer
#define SPR_IBAT2L            (0x215)
995 80d11f44 j_mayer
#define SPR_BOOKE_IVOR37      (0x215)
996 80d11f44 j_mayer
#define SPR_IBAT3U            (0x216)
997 80d11f44 j_mayer
#define SPR_IBAT3L            (0x217)
998 80d11f44 j_mayer
#define SPR_DBAT0U            (0x218)
999 80d11f44 j_mayer
#define SPR_RCPU_L2U_GRA      (0x218)
1000 80d11f44 j_mayer
#define SPR_DBAT0L            (0x219)
1001 80d11f44 j_mayer
#define SPR_DBAT1U            (0x21A)
1002 80d11f44 j_mayer
#define SPR_DBAT1L            (0x21B)
1003 80d11f44 j_mayer
#define SPR_DBAT2U            (0x21C)
1004 80d11f44 j_mayer
#define SPR_DBAT2L            (0x21D)
1005 80d11f44 j_mayer
#define SPR_DBAT3U            (0x21E)
1006 80d11f44 j_mayer
#define SPR_DBAT3L            (0x21F)
1007 80d11f44 j_mayer
#define SPR_IBAT4U            (0x230)
1008 80d11f44 j_mayer
#define SPR_RPCU_BBCMCR       (0x230)
1009 80d11f44 j_mayer
#define SPR_MPC_IC_CST        (0x230)
1010 80d11f44 j_mayer
#define SPR_Exxx_CTXCR        (0x230)
1011 80d11f44 j_mayer
#define SPR_IBAT4L            (0x231)
1012 80d11f44 j_mayer
#define SPR_MPC_IC_ADR        (0x231)
1013 80d11f44 j_mayer
#define SPR_Exxx_DBCR3        (0x231)
1014 80d11f44 j_mayer
#define SPR_IBAT5U            (0x232)
1015 80d11f44 j_mayer
#define SPR_MPC_IC_DAT        (0x232)
1016 80d11f44 j_mayer
#define SPR_Exxx_DBCNT        (0x232)
1017 80d11f44 j_mayer
#define SPR_IBAT5L            (0x233)
1018 80d11f44 j_mayer
#define SPR_IBAT6U            (0x234)
1019 80d11f44 j_mayer
#define SPR_IBAT6L            (0x235)
1020 80d11f44 j_mayer
#define SPR_IBAT7U            (0x236)
1021 80d11f44 j_mayer
#define SPR_IBAT7L            (0x237)
1022 80d11f44 j_mayer
#define SPR_DBAT4U            (0x238)
1023 80d11f44 j_mayer
#define SPR_RCPU_L2U_MCR      (0x238)
1024 80d11f44 j_mayer
#define SPR_MPC_DC_CST        (0x238)
1025 80d11f44 j_mayer
#define SPR_Exxx_ALTCTXCR     (0x238)
1026 80d11f44 j_mayer
#define SPR_DBAT4L            (0x239)
1027 80d11f44 j_mayer
#define SPR_MPC_DC_ADR        (0x239)
1028 80d11f44 j_mayer
#define SPR_DBAT5U            (0x23A)
1029 80d11f44 j_mayer
#define SPR_BOOKE_MCSRR0      (0x23A)
1030 80d11f44 j_mayer
#define SPR_MPC_DC_DAT        (0x23A)
1031 80d11f44 j_mayer
#define SPR_DBAT5L            (0x23B)
1032 80d11f44 j_mayer
#define SPR_BOOKE_MCSRR1      (0x23B)
1033 80d11f44 j_mayer
#define SPR_DBAT6U            (0x23C)
1034 80d11f44 j_mayer
#define SPR_BOOKE_MCSR        (0x23C)
1035 80d11f44 j_mayer
#define SPR_DBAT6L            (0x23D)
1036 80d11f44 j_mayer
#define SPR_Exxx_MCAR         (0x23D)
1037 80d11f44 j_mayer
#define SPR_DBAT7U            (0x23E)
1038 80d11f44 j_mayer
#define SPR_BOOKE_DSRR0       (0x23E)
1039 80d11f44 j_mayer
#define SPR_DBAT7L            (0x23F)
1040 80d11f44 j_mayer
#define SPR_BOOKE_DSRR1       (0x23F)
1041 80d11f44 j_mayer
#define SPR_BOOKE_SPRG8       (0x25C)
1042 80d11f44 j_mayer
#define SPR_BOOKE_SPRG9       (0x25D)
1043 80d11f44 j_mayer
#define SPR_BOOKE_MAS0        (0x270)
1044 80d11f44 j_mayer
#define SPR_BOOKE_MAS1        (0x271)
1045 80d11f44 j_mayer
#define SPR_BOOKE_MAS2        (0x272)
1046 80d11f44 j_mayer
#define SPR_BOOKE_MAS3        (0x273)
1047 80d11f44 j_mayer
#define SPR_BOOKE_MAS4        (0x274)
1048 80d11f44 j_mayer
#define SPR_BOOKE_MAS5        (0x275)
1049 80d11f44 j_mayer
#define SPR_BOOKE_MAS6        (0x276)
1050 80d11f44 j_mayer
#define SPR_BOOKE_PID1        (0x279)
1051 80d11f44 j_mayer
#define SPR_BOOKE_PID2        (0x27A)
1052 80d11f44 j_mayer
#define SPR_MPC_DPDR          (0x280)
1053 80d11f44 j_mayer
#define SPR_MPC_IMMR          (0x288)
1054 80d11f44 j_mayer
#define SPR_BOOKE_TLB0CFG     (0x2B0)
1055 80d11f44 j_mayer
#define SPR_BOOKE_TLB1CFG     (0x2B1)
1056 80d11f44 j_mayer
#define SPR_BOOKE_TLB2CFG     (0x2B2)
1057 80d11f44 j_mayer
#define SPR_BOOKE_TLB3CFG     (0x2B3)
1058 80d11f44 j_mayer
#define SPR_BOOKE_EPR         (0x2BE)
1059 80d11f44 j_mayer
#define SPR_PERF0             (0x300)
1060 80d11f44 j_mayer
#define SPR_RCPU_MI_RBA0      (0x300)
1061 80d11f44 j_mayer
#define SPR_MPC_MI_CTR        (0x300)
1062 80d11f44 j_mayer
#define SPR_PERF1             (0x301)
1063 80d11f44 j_mayer
#define SPR_RCPU_MI_RBA1      (0x301)
1064 80d11f44 j_mayer
#define SPR_PERF2             (0x302)
1065 80d11f44 j_mayer
#define SPR_RCPU_MI_RBA2      (0x302)
1066 80d11f44 j_mayer
#define SPR_MPC_MI_AP         (0x302)
1067 80d11f44 j_mayer
#define SPR_PERF3             (0x303)
1068 082c6681 j_mayer
#define SPR_620_PMC1R         (0x303)
1069 80d11f44 j_mayer
#define SPR_RCPU_MI_RBA3      (0x303)
1070 80d11f44 j_mayer
#define SPR_MPC_MI_EPN        (0x303)
1071 80d11f44 j_mayer
#define SPR_PERF4             (0x304)
1072 082c6681 j_mayer
#define SPR_620_PMC2R         (0x304)
1073 80d11f44 j_mayer
#define SPR_PERF5             (0x305)
1074 80d11f44 j_mayer
#define SPR_MPC_MI_TWC        (0x305)
1075 80d11f44 j_mayer
#define SPR_PERF6             (0x306)
1076 80d11f44 j_mayer
#define SPR_MPC_MI_RPN        (0x306)
1077 80d11f44 j_mayer
#define SPR_PERF7             (0x307)
1078 80d11f44 j_mayer
#define SPR_PERF8             (0x308)
1079 80d11f44 j_mayer
#define SPR_RCPU_L2U_RBA0     (0x308)
1080 80d11f44 j_mayer
#define SPR_MPC_MD_CTR        (0x308)
1081 80d11f44 j_mayer
#define SPR_PERF9             (0x309)
1082 80d11f44 j_mayer
#define SPR_RCPU_L2U_RBA1     (0x309)
1083 80d11f44 j_mayer
#define SPR_MPC_MD_CASID      (0x309)
1084 80d11f44 j_mayer
#define SPR_PERFA             (0x30A)
1085 80d11f44 j_mayer
#define SPR_RCPU_L2U_RBA2     (0x30A)
1086 80d11f44 j_mayer
#define SPR_MPC_MD_AP         (0x30A)
1087 80d11f44 j_mayer
#define SPR_PERFB             (0x30B)
1088 082c6681 j_mayer
#define SPR_620_MMCR0R        (0x30B)
1089 80d11f44 j_mayer
#define SPR_RCPU_L2U_RBA3     (0x30B)
1090 80d11f44 j_mayer
#define SPR_MPC_MD_EPN        (0x30B)
1091 80d11f44 j_mayer
#define SPR_PERFC             (0x30C)
1092 80d11f44 j_mayer
#define SPR_MPC_MD_TWB        (0x30C)
1093 80d11f44 j_mayer
#define SPR_PERFD             (0x30D)
1094 80d11f44 j_mayer
#define SPR_MPC_MD_TWC        (0x30D)
1095 80d11f44 j_mayer
#define SPR_PERFE             (0x30E)
1096 80d11f44 j_mayer
#define SPR_MPC_MD_RPN        (0x30E)
1097 80d11f44 j_mayer
#define SPR_PERFF             (0x30F)
1098 80d11f44 j_mayer
#define SPR_MPC_MD_TW         (0x30F)
1099 80d11f44 j_mayer
#define SPR_UPERF0            (0x310)
1100 80d11f44 j_mayer
#define SPR_UPERF1            (0x311)
1101 80d11f44 j_mayer
#define SPR_UPERF2            (0x312)
1102 80d11f44 j_mayer
#define SPR_UPERF3            (0x313)
1103 082c6681 j_mayer
#define SPR_620_PMC1W         (0x313)
1104 80d11f44 j_mayer
#define SPR_UPERF4            (0x314)
1105 082c6681 j_mayer
#define SPR_620_PMC2W         (0x314)
1106 80d11f44 j_mayer
#define SPR_UPERF5            (0x315)
1107 80d11f44 j_mayer
#define SPR_UPERF6            (0x316)
1108 80d11f44 j_mayer
#define SPR_UPERF7            (0x317)
1109 80d11f44 j_mayer
#define SPR_UPERF8            (0x318)
1110 80d11f44 j_mayer
#define SPR_UPERF9            (0x319)
1111 80d11f44 j_mayer
#define SPR_UPERFA            (0x31A)
1112 80d11f44 j_mayer
#define SPR_UPERFB            (0x31B)
1113 082c6681 j_mayer
#define SPR_620_MMCR0W        (0x31B)
1114 80d11f44 j_mayer
#define SPR_UPERFC            (0x31C)
1115 80d11f44 j_mayer
#define SPR_UPERFD            (0x31D)
1116 80d11f44 j_mayer
#define SPR_UPERFE            (0x31E)
1117 80d11f44 j_mayer
#define SPR_UPERFF            (0x31F)
1118 80d11f44 j_mayer
#define SPR_RCPU_MI_RA0       (0x320)
1119 80d11f44 j_mayer
#define SPR_MPC_MI_DBCAM      (0x320)
1120 80d11f44 j_mayer
#define SPR_RCPU_MI_RA1       (0x321)
1121 80d11f44 j_mayer
#define SPR_MPC_MI_DBRAM0     (0x321)
1122 80d11f44 j_mayer
#define SPR_RCPU_MI_RA2       (0x322)
1123 80d11f44 j_mayer
#define SPR_MPC_MI_DBRAM1     (0x322)
1124 80d11f44 j_mayer
#define SPR_RCPU_MI_RA3       (0x323)
1125 80d11f44 j_mayer
#define SPR_RCPU_L2U_RA0      (0x328)
1126 80d11f44 j_mayer
#define SPR_MPC_MD_DBCAM      (0x328)
1127 80d11f44 j_mayer
#define SPR_RCPU_L2U_RA1      (0x329)
1128 80d11f44 j_mayer
#define SPR_MPC_MD_DBRAM0     (0x329)
1129 80d11f44 j_mayer
#define SPR_RCPU_L2U_RA2      (0x32A)
1130 80d11f44 j_mayer
#define SPR_MPC_MD_DBRAM1     (0x32A)
1131 80d11f44 j_mayer
#define SPR_RCPU_L2U_RA3      (0x32B)
1132 80d11f44 j_mayer
#define SPR_440_INV0          (0x370)
1133 80d11f44 j_mayer
#define SPR_440_INV1          (0x371)
1134 80d11f44 j_mayer
#define SPR_440_INV2          (0x372)
1135 80d11f44 j_mayer
#define SPR_440_INV3          (0x373)
1136 80d11f44 j_mayer
#define SPR_440_ITV0          (0x374)
1137 80d11f44 j_mayer
#define SPR_440_ITV1          (0x375)
1138 80d11f44 j_mayer
#define SPR_440_ITV2          (0x376)
1139 80d11f44 j_mayer
#define SPR_440_ITV3          (0x377)
1140 80d11f44 j_mayer
#define SPR_440_CCR1          (0x378)
1141 80d11f44 j_mayer
#define SPR_DCRIPR            (0x37B)
1142 80d11f44 j_mayer
#define SPR_PPR               (0x380)
1143 bd928eba j_mayer
#define SPR_750_GQR0          (0x390)
1144 80d11f44 j_mayer
#define SPR_440_DNV0          (0x390)
1145 bd928eba j_mayer
#define SPR_750_GQR1          (0x391)
1146 80d11f44 j_mayer
#define SPR_440_DNV1          (0x391)
1147 bd928eba j_mayer
#define SPR_750_GQR2          (0x392)
1148 80d11f44 j_mayer
#define SPR_440_DNV2          (0x392)
1149 bd928eba j_mayer
#define SPR_750_GQR3          (0x393)
1150 80d11f44 j_mayer
#define SPR_440_DNV3          (0x393)
1151 bd928eba j_mayer
#define SPR_750_GQR4          (0x394)
1152 80d11f44 j_mayer
#define SPR_440_DTV0          (0x394)
1153 bd928eba j_mayer
#define SPR_750_GQR5          (0x395)
1154 80d11f44 j_mayer
#define SPR_440_DTV1          (0x395)
1155 bd928eba j_mayer
#define SPR_750_GQR6          (0x396)
1156 80d11f44 j_mayer
#define SPR_440_DTV2          (0x396)
1157 bd928eba j_mayer
#define SPR_750_GQR7          (0x397)
1158 80d11f44 j_mayer
#define SPR_440_DTV3          (0x397)
1159 bd928eba j_mayer
#define SPR_750_THRM4         (0x398)
1160 bd928eba j_mayer
#define SPR_750CL_HID2        (0x398)
1161 80d11f44 j_mayer
#define SPR_440_DVLIM         (0x398)
1162 bd928eba j_mayer
#define SPR_750_WPAR          (0x399)
1163 80d11f44 j_mayer
#define SPR_440_IVLIM         (0x399)
1164 bd928eba j_mayer
#define SPR_750_DMAU          (0x39A)
1165 bd928eba j_mayer
#define SPR_750_DMAL          (0x39B)
1166 80d11f44 j_mayer
#define SPR_440_RSTCFG        (0x39B)
1167 80d11f44 j_mayer
#define SPR_BOOKE_DCDBTRL     (0x39C)
1168 80d11f44 j_mayer
#define SPR_BOOKE_DCDBTRH     (0x39D)
1169 80d11f44 j_mayer
#define SPR_BOOKE_ICDBTRL     (0x39E)
1170 80d11f44 j_mayer
#define SPR_BOOKE_ICDBTRH     (0x39F)
1171 80d11f44 j_mayer
#define SPR_UMMCR2            (0x3A0)
1172 80d11f44 j_mayer
#define SPR_UPMC5             (0x3A1)
1173 80d11f44 j_mayer
#define SPR_UPMC6             (0x3A2)
1174 80d11f44 j_mayer
#define SPR_UBAMR             (0x3A7)
1175 80d11f44 j_mayer
#define SPR_UMMCR0            (0x3A8)
1176 80d11f44 j_mayer
#define SPR_UPMC1             (0x3A9)
1177 80d11f44 j_mayer
#define SPR_UPMC2             (0x3AA)
1178 80d11f44 j_mayer
#define SPR_USIAR             (0x3AB)
1179 80d11f44 j_mayer
#define SPR_UMMCR1            (0x3AC)
1180 80d11f44 j_mayer
#define SPR_UPMC3             (0x3AD)
1181 80d11f44 j_mayer
#define SPR_UPMC4             (0x3AE)
1182 80d11f44 j_mayer
#define SPR_USDA              (0x3AF)
1183 80d11f44 j_mayer
#define SPR_40x_ZPR           (0x3B0)
1184 80d11f44 j_mayer
#define SPR_BOOKE_MAS7        (0x3B0)
1185 80d11f44 j_mayer
#define SPR_620_PMR0          (0x3B0)
1186 80d11f44 j_mayer
#define SPR_MMCR2             (0x3B0)
1187 80d11f44 j_mayer
#define SPR_PMC5              (0x3B1)
1188 80d11f44 j_mayer
#define SPR_40x_PID           (0x3B1)
1189 80d11f44 j_mayer
#define SPR_620_PMR1          (0x3B1)
1190 80d11f44 j_mayer
#define SPR_PMC6              (0x3B2)
1191 80d11f44 j_mayer
#define SPR_440_MMUCR         (0x3B2)
1192 80d11f44 j_mayer
#define SPR_620_PMR2          (0x3B2)
1193 80d11f44 j_mayer
#define SPR_4xx_CCR0          (0x3B3)
1194 80d11f44 j_mayer
#define SPR_BOOKE_EPLC        (0x3B3)
1195 80d11f44 j_mayer
#define SPR_620_PMR3          (0x3B3)
1196 80d11f44 j_mayer
#define SPR_405_IAC3          (0x3B4)
1197 80d11f44 j_mayer
#define SPR_BOOKE_EPSC        (0x3B4)
1198 80d11f44 j_mayer
#define SPR_620_PMR4          (0x3B4)
1199 80d11f44 j_mayer
#define SPR_405_IAC4          (0x3B5)
1200 80d11f44 j_mayer
#define SPR_620_PMR5          (0x3B5)
1201 80d11f44 j_mayer
#define SPR_405_DVC1          (0x3B6)
1202 80d11f44 j_mayer
#define SPR_620_PMR6          (0x3B6)
1203 80d11f44 j_mayer
#define SPR_405_DVC2          (0x3B7)
1204 80d11f44 j_mayer
#define SPR_620_PMR7          (0x3B7)
1205 80d11f44 j_mayer
#define SPR_BAMR              (0x3B7)
1206 80d11f44 j_mayer
#define SPR_MMCR0             (0x3B8)
1207 80d11f44 j_mayer
#define SPR_620_PMR8          (0x3B8)
1208 80d11f44 j_mayer
#define SPR_PMC1              (0x3B9)
1209 80d11f44 j_mayer
#define SPR_40x_SGR           (0x3B9)
1210 80d11f44 j_mayer
#define SPR_620_PMR9          (0x3B9)
1211 80d11f44 j_mayer
#define SPR_PMC2              (0x3BA)
1212 80d11f44 j_mayer
#define SPR_40x_DCWR          (0x3BA)
1213 80d11f44 j_mayer
#define SPR_620_PMRA          (0x3BA)
1214 80d11f44 j_mayer
#define SPR_SIAR              (0x3BB)
1215 80d11f44 j_mayer
#define SPR_405_SLER          (0x3BB)
1216 80d11f44 j_mayer
#define SPR_620_PMRB          (0x3BB)
1217 80d11f44 j_mayer
#define SPR_MMCR1             (0x3BC)
1218 80d11f44 j_mayer
#define SPR_405_SU0R          (0x3BC)
1219 80d11f44 j_mayer
#define SPR_620_PMRC          (0x3BC)
1220 80d11f44 j_mayer
#define SPR_401_SKR           (0x3BC)
1221 80d11f44 j_mayer
#define SPR_PMC3              (0x3BD)
1222 80d11f44 j_mayer
#define SPR_405_DBCR1         (0x3BD)
1223 80d11f44 j_mayer
#define SPR_620_PMRD          (0x3BD)
1224 80d11f44 j_mayer
#define SPR_PMC4              (0x3BE)
1225 80d11f44 j_mayer
#define SPR_620_PMRE          (0x3BE)
1226 80d11f44 j_mayer
#define SPR_SDA               (0x3BF)
1227 80d11f44 j_mayer
#define SPR_620_PMRF          (0x3BF)
1228 80d11f44 j_mayer
#define SPR_403_VTBL          (0x3CC)
1229 80d11f44 j_mayer
#define SPR_403_VTBU          (0x3CD)
1230 80d11f44 j_mayer
#define SPR_DMISS             (0x3D0)
1231 80d11f44 j_mayer
#define SPR_DCMP              (0x3D1)
1232 80d11f44 j_mayer
#define SPR_HASH1             (0x3D2)
1233 80d11f44 j_mayer
#define SPR_HASH2             (0x3D3)
1234 80d11f44 j_mayer
#define SPR_BOOKE_ICDBDR      (0x3D3)
1235 80d11f44 j_mayer
#define SPR_TLBMISS           (0x3D4)
1236 80d11f44 j_mayer
#define SPR_IMISS             (0x3D4)
1237 80d11f44 j_mayer
#define SPR_40x_ESR           (0x3D4)
1238 80d11f44 j_mayer
#define SPR_PTEHI             (0x3D5)
1239 80d11f44 j_mayer
#define SPR_ICMP              (0x3D5)
1240 80d11f44 j_mayer
#define SPR_40x_DEAR          (0x3D5)
1241 80d11f44 j_mayer
#define SPR_PTELO             (0x3D6)
1242 80d11f44 j_mayer
#define SPR_RPA               (0x3D6)
1243 80d11f44 j_mayer
#define SPR_40x_EVPR          (0x3D6)
1244 80d11f44 j_mayer
#define SPR_L3PM              (0x3D7)
1245 80d11f44 j_mayer
#define SPR_403_CDBCR         (0x3D7)
1246 4e777442 j_mayer
#define SPR_L3ITCR0           (0x3D8)
1247 80d11f44 j_mayer
#define SPR_TCR               (0x3D8)
1248 80d11f44 j_mayer
#define SPR_40x_TSR           (0x3D8)
1249 80d11f44 j_mayer
#define SPR_IBR               (0x3DA)
1250 80d11f44 j_mayer
#define SPR_40x_TCR           (0x3DA)
1251 80d11f44 j_mayer
#define SPR_ESASRR            (0x3DB)
1252 80d11f44 j_mayer
#define SPR_40x_PIT           (0x3DB)
1253 80d11f44 j_mayer
#define SPR_403_TBL           (0x3DC)
1254 80d11f44 j_mayer
#define SPR_403_TBU           (0x3DD)
1255 80d11f44 j_mayer
#define SPR_SEBR              (0x3DE)
1256 80d11f44 j_mayer
#define SPR_40x_SRR2          (0x3DE)
1257 80d11f44 j_mayer
#define SPR_SER               (0x3DF)
1258 80d11f44 j_mayer
#define SPR_40x_SRR3          (0x3DF)
1259 4e777442 j_mayer
#define SPR_L3OHCR            (0x3E8)
1260 80d11f44 j_mayer
#define SPR_L3ITCR1           (0x3E9)
1261 80d11f44 j_mayer
#define SPR_L3ITCR2           (0x3EA)
1262 80d11f44 j_mayer
#define SPR_L3ITCR3           (0x3EB)
1263 80d11f44 j_mayer
#define SPR_HID0              (0x3F0)
1264 80d11f44 j_mayer
#define SPR_40x_DBSR          (0x3F0)
1265 80d11f44 j_mayer
#define SPR_HID1              (0x3F1)
1266 80d11f44 j_mayer
#define SPR_IABR              (0x3F2)
1267 80d11f44 j_mayer
#define SPR_40x_DBCR0         (0x3F2)
1268 80d11f44 j_mayer
#define SPR_601_HID2          (0x3F2)
1269 80d11f44 j_mayer
#define SPR_Exxx_L1CSR0       (0x3F2)
1270 80d11f44 j_mayer
#define SPR_ICTRL             (0x3F3)
1271 80d11f44 j_mayer
#define SPR_HID2              (0x3F3)
1272 bd928eba j_mayer
#define SPR_750CL_HID4        (0x3F3)
1273 80d11f44 j_mayer
#define SPR_Exxx_L1CSR1       (0x3F3)
1274 80d11f44 j_mayer
#define SPR_440_DBDR          (0x3F3)
1275 80d11f44 j_mayer
#define SPR_LDSTDB            (0x3F4)
1276 bd928eba j_mayer
#define SPR_750_TDCL          (0x3F4)
1277 80d11f44 j_mayer
#define SPR_40x_IAC1          (0x3F4)
1278 80d11f44 j_mayer
#define SPR_MMUCSR0           (0x3F4)
1279 80d11f44 j_mayer
#define SPR_DABR              (0x3F5)
1280 3fc6c082 bellard
#define DABR_MASK (~(target_ulong)0x7)
1281 80d11f44 j_mayer
#define SPR_Exxx_BUCSR        (0x3F5)
1282 80d11f44 j_mayer
#define SPR_40x_IAC2          (0x3F5)
1283 80d11f44 j_mayer
#define SPR_601_HID5          (0x3F5)
1284 80d11f44 j_mayer
#define SPR_40x_DAC1          (0x3F6)
1285 80d11f44 j_mayer
#define SPR_MSSCR0            (0x3F6)
1286 80d11f44 j_mayer
#define SPR_970_HID5          (0x3F6)
1287 80d11f44 j_mayer
#define SPR_MSSSR0            (0x3F7)
1288 4e777442 j_mayer
#define SPR_MSSCR1            (0x3F7)
1289 80d11f44 j_mayer
#define SPR_DABRX             (0x3F7)
1290 80d11f44 j_mayer
#define SPR_40x_DAC2          (0x3F7)
1291 80d11f44 j_mayer
#define SPR_MMUCFG            (0x3F7)
1292 80d11f44 j_mayer
#define SPR_LDSTCR            (0x3F8)
1293 80d11f44 j_mayer
#define SPR_L2PMCR            (0x3F8)
1294 bd928eba j_mayer
#define SPR_750FX_HID2        (0x3F8)
1295 082c6681 j_mayer
#define SPR_620_BUSCSR        (0x3F8)
1296 80d11f44 j_mayer
#define SPR_Exxx_L1FINV0      (0x3F8)
1297 80d11f44 j_mayer
#define SPR_L2CR              (0x3F9)
1298 082c6681 j_mayer
#define SPR_620_L2CR          (0x3F9)
1299 80d11f44 j_mayer
#define SPR_L3CR              (0x3FA)
1300 bd928eba j_mayer
#define SPR_750_TDCH          (0x3FA)
1301 80d11f44 j_mayer
#define SPR_IABR2             (0x3FA)
1302 80d11f44 j_mayer
#define SPR_40x_DCCR          (0x3FA)
1303 082c6681 j_mayer
#define SPR_620_L2SR          (0x3FA)
1304 80d11f44 j_mayer
#define SPR_ICTC              (0x3FB)
1305 80d11f44 j_mayer
#define SPR_40x_ICCR          (0x3FB)
1306 80d11f44 j_mayer
#define SPR_THRM1             (0x3FC)
1307 80d11f44 j_mayer
#define SPR_403_PBL1          (0x3FC)
1308 80d11f44 j_mayer
#define SPR_SP                (0x3FD)
1309 80d11f44 j_mayer
#define SPR_THRM2             (0x3FD)
1310 80d11f44 j_mayer
#define SPR_403_PBU1          (0x3FD)
1311 80d11f44 j_mayer
#define SPR_604_HID13         (0x3FD)
1312 80d11f44 j_mayer
#define SPR_LT                (0x3FE)
1313 80d11f44 j_mayer
#define SPR_THRM3             (0x3FE)
1314 80d11f44 j_mayer
#define SPR_RCPU_FPECR        (0x3FE)
1315 80d11f44 j_mayer
#define SPR_403_PBL2          (0x3FE)
1316 80d11f44 j_mayer
#define SPR_PIR               (0x3FF)
1317 80d11f44 j_mayer
#define SPR_403_PBU2          (0x3FF)
1318 80d11f44 j_mayer
#define SPR_601_HID15         (0x3FF)
1319 80d11f44 j_mayer
#define SPR_604_HID15         (0x3FF)
1320 80d11f44 j_mayer
#define SPR_E500_SVR          (0x3FF)
1321 79aceca5 bellard
1322 76a66253 j_mayer
/*****************************************************************************/
1323 c29b735c Nathan Froyd
/* PowerPC Instructions types definitions                                    */
1324 c29b735c Nathan Froyd
enum {
1325 c29b735c Nathan Froyd
    PPC_NONE           = 0x0000000000000000ULL,
1326 c29b735c Nathan Froyd
    /* PowerPC base instructions set                                         */
1327 c29b735c Nathan Froyd
    PPC_INSNS_BASE     = 0x0000000000000001ULL,
1328 c29b735c Nathan Froyd
    /*   integer operations instructions                                     */
1329 c29b735c Nathan Froyd
#define PPC_INTEGER PPC_INSNS_BASE
1330 c29b735c Nathan Froyd
    /*   flow control instructions                                           */
1331 c29b735c Nathan Froyd
#define PPC_FLOW    PPC_INSNS_BASE
1332 c29b735c Nathan Froyd
    /*   virtual memory instructions                                         */
1333 c29b735c Nathan Froyd
#define PPC_MEM     PPC_INSNS_BASE
1334 c29b735c Nathan Froyd
    /*   ld/st with reservation instructions                                 */
1335 c29b735c Nathan Froyd
#define PPC_RES     PPC_INSNS_BASE
1336 c29b735c Nathan Froyd
    /*   spr/msr access instructions                                         */
1337 c29b735c Nathan Froyd
#define PPC_MISC    PPC_INSNS_BASE
1338 c29b735c Nathan Froyd
    /* Deprecated instruction sets                                           */
1339 c29b735c Nathan Froyd
    /*   Original POWER instruction set                                      */
1340 c29b735c Nathan Froyd
    PPC_POWER          = 0x0000000000000002ULL,
1341 c29b735c Nathan Froyd
    /*   POWER2 instruction set extension                                    */
1342 c29b735c Nathan Froyd
    PPC_POWER2         = 0x0000000000000004ULL,
1343 c29b735c Nathan Froyd
    /*   Power RTC support                                                   */
1344 c29b735c Nathan Froyd
    PPC_POWER_RTC      = 0x0000000000000008ULL,
1345 c29b735c Nathan Froyd
    /*   Power-to-PowerPC bridge (601)                                       */
1346 c29b735c Nathan Froyd
    PPC_POWER_BR       = 0x0000000000000010ULL,
1347 c29b735c Nathan Froyd
    /* 64 bits PowerPC instruction set                                       */
1348 c29b735c Nathan Froyd
    PPC_64B            = 0x0000000000000020ULL,
1349 c29b735c Nathan Froyd
    /*   New 64 bits extensions (PowerPC 2.0x)                               */
1350 c29b735c Nathan Froyd
    PPC_64BX           = 0x0000000000000040ULL,
1351 c29b735c Nathan Froyd
    /*   64 bits hypervisor extensions                                       */
1352 c29b735c Nathan Froyd
    PPC_64H            = 0x0000000000000080ULL,
1353 c29b735c Nathan Froyd
    /*   New wait instruction (PowerPC 2.0x)                                 */
1354 c29b735c Nathan Froyd
    PPC_WAIT           = 0x0000000000000100ULL,
1355 c29b735c Nathan Froyd
    /*   Time base mftb instruction                                          */
1356 c29b735c Nathan Froyd
    PPC_MFTB           = 0x0000000000000200ULL,
1357 c29b735c Nathan Froyd
1358 c29b735c Nathan Froyd
    /* Fixed-point unit extensions                                           */
1359 c29b735c Nathan Froyd
    /*   PowerPC 602 specific                                                */
1360 c29b735c Nathan Froyd
    PPC_602_SPEC       = 0x0000000000000400ULL,
1361 c29b735c Nathan Froyd
    /*   isel instruction                                                    */
1362 c29b735c Nathan Froyd
    PPC_ISEL           = 0x0000000000000800ULL,
1363 c29b735c Nathan Froyd
    /*   popcntb instruction                                                 */
1364 c29b735c Nathan Froyd
    PPC_POPCNTB        = 0x0000000000001000ULL,
1365 c29b735c Nathan Froyd
    /*   string load / store                                                 */
1366 c29b735c Nathan Froyd
    PPC_STRING         = 0x0000000000002000ULL,
1367 c29b735c Nathan Froyd
1368 c29b735c Nathan Froyd
    /* Floating-point unit extensions                                        */
1369 c29b735c Nathan Froyd
    /*   Optional floating point instructions                                */
1370 c29b735c Nathan Froyd
    PPC_FLOAT          = 0x0000000000010000ULL,
1371 c29b735c Nathan Froyd
    /* New floating-point extensions (PowerPC 2.0x)                          */
1372 c29b735c Nathan Froyd
    PPC_FLOAT_EXT      = 0x0000000000020000ULL,
1373 c29b735c Nathan Froyd
    PPC_FLOAT_FSQRT    = 0x0000000000040000ULL,
1374 c29b735c Nathan Froyd
    PPC_FLOAT_FRES     = 0x0000000000080000ULL,
1375 c29b735c Nathan Froyd
    PPC_FLOAT_FRSQRTE  = 0x0000000000100000ULL,
1376 c29b735c Nathan Froyd
    PPC_FLOAT_FRSQRTES = 0x0000000000200000ULL,
1377 c29b735c Nathan Froyd
    PPC_FLOAT_FSEL     = 0x0000000000400000ULL,
1378 c29b735c Nathan Froyd
    PPC_FLOAT_STFIWX   = 0x0000000000800000ULL,
1379 c29b735c Nathan Froyd
1380 c29b735c Nathan Froyd
    /* Vector/SIMD extensions                                                */
1381 c29b735c Nathan Froyd
    /*   Altivec support                                                     */
1382 c29b735c Nathan Froyd
    PPC_ALTIVEC        = 0x0000000001000000ULL,
1383 c29b735c Nathan Froyd
    /*   PowerPC 2.03 SPE extension                                          */
1384 c29b735c Nathan Froyd
    PPC_SPE            = 0x0000000002000000ULL,
1385 c29b735c Nathan Froyd
    /*   PowerPC 2.03 SPE single-precision floating-point extension          */
1386 c29b735c Nathan Froyd
    PPC_SPE_SINGLE     = 0x0000000004000000ULL,
1387 c29b735c Nathan Froyd
    /*   PowerPC 2.03 SPE double-precision floating-point extension          */
1388 c29b735c Nathan Froyd
    PPC_SPE_DOUBLE     = 0x0000000008000000ULL,
1389 c29b735c Nathan Froyd
1390 c29b735c Nathan Froyd
    /* Optional memory control instructions                                  */
1391 c29b735c Nathan Froyd
    PPC_MEM_TLBIA      = 0x0000000010000000ULL,
1392 c29b735c Nathan Froyd
    PPC_MEM_TLBIE      = 0x0000000020000000ULL,
1393 c29b735c Nathan Froyd
    PPC_MEM_TLBSYNC    = 0x0000000040000000ULL,
1394 c29b735c Nathan Froyd
    /*   sync instruction                                                    */
1395 c29b735c Nathan Froyd
    PPC_MEM_SYNC       = 0x0000000080000000ULL,
1396 c29b735c Nathan Froyd
    /*   eieio instruction                                                   */
1397 c29b735c Nathan Froyd
    PPC_MEM_EIEIO      = 0x0000000100000000ULL,
1398 c29b735c Nathan Froyd
1399 c29b735c Nathan Froyd
    /* Cache control instructions                                            */
1400 c29b735c Nathan Froyd
    PPC_CACHE          = 0x0000000200000000ULL,
1401 c29b735c Nathan Froyd
    /*   icbi instruction                                                    */
1402 c29b735c Nathan Froyd
    PPC_CACHE_ICBI     = 0x0000000400000000ULL,
1403 c29b735c Nathan Froyd
    /*   dcbz instruction with fixed cache line size                         */
1404 c29b735c Nathan Froyd
    PPC_CACHE_DCBZ     = 0x0000000800000000ULL,
1405 c29b735c Nathan Froyd
    /*   dcbz instruction with tunable cache line size                       */
1406 c29b735c Nathan Froyd
    PPC_CACHE_DCBZT    = 0x0000001000000000ULL,
1407 c29b735c Nathan Froyd
    /*   dcba instruction                                                    */
1408 c29b735c Nathan Froyd
    PPC_CACHE_DCBA     = 0x0000002000000000ULL,
1409 c29b735c Nathan Froyd
    /*   Freescale cache locking instructions                                */
1410 c29b735c Nathan Froyd
    PPC_CACHE_LOCK     = 0x0000004000000000ULL,
1411 c29b735c Nathan Froyd
1412 c29b735c Nathan Froyd
    /* MMU related extensions                                                */
1413 c29b735c Nathan Froyd
    /*   external control instructions                                       */
1414 c29b735c Nathan Froyd
    PPC_EXTERN         = 0x0000010000000000ULL,
1415 c29b735c Nathan Froyd
    /*   segment register access instructions                                */
1416 c29b735c Nathan Froyd
    PPC_SEGMENT        = 0x0000020000000000ULL,
1417 c29b735c Nathan Froyd
    /*   PowerPC 6xx TLB management instructions                             */
1418 c29b735c Nathan Froyd
    PPC_6xx_TLB        = 0x0000040000000000ULL,
1419 c29b735c Nathan Froyd
    /* PowerPC 74xx TLB management instructions                              */
1420 c29b735c Nathan Froyd
    PPC_74xx_TLB       = 0x0000080000000000ULL,
1421 c29b735c Nathan Froyd
    /*   PowerPC 40x TLB management instructions                             */
1422 c29b735c Nathan Froyd
    PPC_40x_TLB        = 0x0000100000000000ULL,
1423 c29b735c Nathan Froyd
    /*   segment register access instructions for PowerPC 64 "bridge"        */
1424 c29b735c Nathan Froyd
    PPC_SEGMENT_64B    = 0x0000200000000000ULL,
1425 c29b735c Nathan Froyd
    /*   SLB management                                                      */
1426 c29b735c Nathan Froyd
    PPC_SLBI           = 0x0000400000000000ULL,
1427 c29b735c Nathan Froyd
1428 c29b735c Nathan Froyd
    /* Embedded PowerPC dedicated instructions                               */
1429 c29b735c Nathan Froyd
    PPC_WRTEE          = 0x0001000000000000ULL,
1430 c29b735c Nathan Froyd
    /* PowerPC 40x exception model                                           */
1431 c29b735c Nathan Froyd
    PPC_40x_EXCP       = 0x0002000000000000ULL,
1432 c29b735c Nathan Froyd
    /* PowerPC 405 Mac instructions                                          */
1433 c29b735c Nathan Froyd
    PPC_405_MAC        = 0x0004000000000000ULL,
1434 c29b735c Nathan Froyd
    /* PowerPC 440 specific instructions                                     */
1435 c29b735c Nathan Froyd
    PPC_440_SPEC       = 0x0008000000000000ULL,
1436 c29b735c Nathan Froyd
    /* BookE (embedded) PowerPC specification                                */
1437 c29b735c Nathan Froyd
    PPC_BOOKE          = 0x0010000000000000ULL,
1438 c29b735c Nathan Froyd
    /* mfapidi instruction                                                   */
1439 c29b735c Nathan Froyd
    PPC_MFAPIDI        = 0x0020000000000000ULL,
1440 c29b735c Nathan Froyd
    /* tlbiva instruction                                                    */
1441 c29b735c Nathan Froyd
    PPC_TLBIVA         = 0x0040000000000000ULL,
1442 c29b735c Nathan Froyd
    /* tlbivax instruction                                                   */
1443 c29b735c Nathan Froyd
    PPC_TLBIVAX        = 0x0080000000000000ULL,
1444 c29b735c Nathan Froyd
    /* PowerPC 4xx dedicated instructions                                    */
1445 c29b735c Nathan Froyd
    PPC_4xx_COMMON     = 0x0100000000000000ULL,
1446 c29b735c Nathan Froyd
    /* PowerPC 40x ibct instructions                                         */
1447 c29b735c Nathan Froyd
    PPC_40x_ICBT       = 0x0200000000000000ULL,
1448 c29b735c Nathan Froyd
    /* rfmci is not implemented in all BookE PowerPC                         */
1449 c29b735c Nathan Froyd
    PPC_RFMCI          = 0x0400000000000000ULL,
1450 c29b735c Nathan Froyd
    /* rfdi instruction                                                      */
1451 c29b735c Nathan Froyd
    PPC_RFDI           = 0x0800000000000000ULL,
1452 c29b735c Nathan Froyd
    /* DCR accesses                                                          */
1453 c29b735c Nathan Froyd
    PPC_DCR            = 0x1000000000000000ULL,
1454 c29b735c Nathan Froyd
    /* DCR extended accesse                                                  */
1455 c29b735c Nathan Froyd
    PPC_DCRX           = 0x2000000000000000ULL,
1456 c29b735c Nathan Froyd
    /* user-mode DCR access, implemented in PowerPC 460                      */
1457 c29b735c Nathan Froyd
    PPC_DCRUX          = 0x4000000000000000ULL,
1458 c29b735c Nathan Froyd
};
1459 c29b735c Nathan Froyd
1460 c29b735c Nathan Froyd
/*****************************************************************************/
1461 9a64fbe4 bellard
/* Memory access type :
1462 9a64fbe4 bellard
 * may be needed for precise access rights control and precise exceptions.
1463 9a64fbe4 bellard
 */
1464 79aceca5 bellard
enum {
1465 9a64fbe4 bellard
    /* 1 bit to define user level / supervisor access */
1466 9a64fbe4 bellard
    ACCESS_USER  = 0x00,
1467 9a64fbe4 bellard
    ACCESS_SUPER = 0x01,
1468 9a64fbe4 bellard
    /* Type of instruction that generated the access */
1469 9a64fbe4 bellard
    ACCESS_CODE  = 0x10, /* Code fetch access                */
1470 9a64fbe4 bellard
    ACCESS_INT   = 0x20, /* Integer load/store access        */
1471 9a64fbe4 bellard
    ACCESS_FLOAT = 0x30, /* floating point load/store access */
1472 9a64fbe4 bellard
    ACCESS_RES   = 0x40, /* load/store with reservation      */
1473 9a64fbe4 bellard
    ACCESS_EXT   = 0x50, /* external access                  */
1474 9a64fbe4 bellard
    ACCESS_CACHE = 0x60, /* Cache manipulation               */
1475 9a64fbe4 bellard
};
1476 9a64fbe4 bellard
1477 47103572 j_mayer
/* Hardware interruption sources:
1478 47103572 j_mayer
 * all those exception can be raised simulteaneously
1479 47103572 j_mayer
 */
1480 e9df014c j_mayer
/* Input pins definitions */
1481 e9df014c j_mayer
enum {
1482 e9df014c j_mayer
    /* 6xx bus input pins */
1483 24be5ae3 j_mayer
    PPC6xx_INPUT_HRESET     = 0,
1484 24be5ae3 j_mayer
    PPC6xx_INPUT_SRESET     = 1,
1485 24be5ae3 j_mayer
    PPC6xx_INPUT_CKSTP_IN   = 2,
1486 24be5ae3 j_mayer
    PPC6xx_INPUT_MCP        = 3,
1487 24be5ae3 j_mayer
    PPC6xx_INPUT_SMI        = 4,
1488 24be5ae3 j_mayer
    PPC6xx_INPUT_INT        = 5,
1489 d68f1306 j_mayer
    PPC6xx_INPUT_TBEN       = 6,
1490 d68f1306 j_mayer
    PPC6xx_INPUT_WAKEUP     = 7,
1491 d68f1306 j_mayer
    PPC6xx_INPUT_NB,
1492 24be5ae3 j_mayer
};
1493 24be5ae3 j_mayer
1494 24be5ae3 j_mayer
enum {
1495 e9df014c j_mayer
    /* Embedded PowerPC input pins */
1496 24be5ae3 j_mayer
    PPCBookE_INPUT_HRESET     = 0,
1497 24be5ae3 j_mayer
    PPCBookE_INPUT_SRESET     = 1,
1498 24be5ae3 j_mayer
    PPCBookE_INPUT_CKSTP_IN   = 2,
1499 24be5ae3 j_mayer
    PPCBookE_INPUT_MCP        = 3,
1500 24be5ae3 j_mayer
    PPCBookE_INPUT_SMI        = 4,
1501 24be5ae3 j_mayer
    PPCBookE_INPUT_INT        = 5,
1502 24be5ae3 j_mayer
    PPCBookE_INPUT_CINT       = 6,
1503 d68f1306 j_mayer
    PPCBookE_INPUT_NB,
1504 24be5ae3 j_mayer
};
1505 24be5ae3 j_mayer
1506 24be5ae3 j_mayer
enum {
1507 9fdc60bf aurel32
    /* PowerPC E500 input pins */
1508 9fdc60bf aurel32
    PPCE500_INPUT_RESET_CORE = 0,
1509 9fdc60bf aurel32
    PPCE500_INPUT_MCK        = 1,
1510 9fdc60bf aurel32
    PPCE500_INPUT_CINT       = 3,
1511 9fdc60bf aurel32
    PPCE500_INPUT_INT        = 4,
1512 9fdc60bf aurel32
    PPCE500_INPUT_DEBUG      = 6,
1513 9fdc60bf aurel32
    PPCE500_INPUT_NB,
1514 9fdc60bf aurel32
};
1515 9fdc60bf aurel32
1516 9fdc60bf aurel32
enum {
1517 4e290a0b j_mayer
    /* PowerPC 40x input pins */
1518 4e290a0b j_mayer
    PPC40x_INPUT_RESET_CORE = 0,
1519 4e290a0b j_mayer
    PPC40x_INPUT_RESET_CHIP = 1,
1520 4e290a0b j_mayer
    PPC40x_INPUT_RESET_SYS  = 2,
1521 4e290a0b j_mayer
    PPC40x_INPUT_CINT       = 3,
1522 4e290a0b j_mayer
    PPC40x_INPUT_INT        = 4,
1523 4e290a0b j_mayer
    PPC40x_INPUT_HALT       = 5,
1524 4e290a0b j_mayer
    PPC40x_INPUT_DEBUG      = 6,
1525 4e290a0b j_mayer
    PPC40x_INPUT_NB,
1526 e9df014c j_mayer
};
1527 e9df014c j_mayer
1528 b4095fed j_mayer
enum {
1529 b4095fed j_mayer
    /* RCPU input pins */
1530 b4095fed j_mayer
    PPCRCPU_INPUT_PORESET   = 0,
1531 b4095fed j_mayer
    PPCRCPU_INPUT_HRESET    = 1,
1532 b4095fed j_mayer
    PPCRCPU_INPUT_SRESET    = 2,
1533 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ0      = 3,
1534 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ1      = 4,
1535 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ2      = 5,
1536 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ3      = 6,
1537 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ4      = 7,
1538 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ5      = 8,
1539 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ6      = 9,
1540 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ7      = 10,
1541 b4095fed j_mayer
    PPCRCPU_INPUT_NB,
1542 b4095fed j_mayer
};
1543 b4095fed j_mayer
1544 00af685f j_mayer
#if defined(TARGET_PPC64)
1545 d0dfae6e j_mayer
enum {
1546 d0dfae6e j_mayer
    /* PowerPC 970 input pins */
1547 d0dfae6e j_mayer
    PPC970_INPUT_HRESET     = 0,
1548 d0dfae6e j_mayer
    PPC970_INPUT_SRESET     = 1,
1549 d0dfae6e j_mayer
    PPC970_INPUT_CKSTP      = 2,
1550 d0dfae6e j_mayer
    PPC970_INPUT_TBEN       = 3,
1551 d0dfae6e j_mayer
    PPC970_INPUT_MCP        = 4,
1552 d0dfae6e j_mayer
    PPC970_INPUT_INT        = 5,
1553 d0dfae6e j_mayer
    PPC970_INPUT_THINT      = 6,
1554 7b62a955 j_mayer
    PPC970_INPUT_NB,
1555 d0dfae6e j_mayer
};
1556 00af685f j_mayer
#endif
1557 d0dfae6e j_mayer
1558 e9df014c j_mayer
/* Hardware exceptions definitions */
1559 47103572 j_mayer
enum {
1560 e9df014c j_mayer
    /* External hardware exception sources */
1561 e1833e1f j_mayer
    PPC_INTERRUPT_RESET     = 0,  /* Reset exception                      */
1562 d68f1306 j_mayer
    PPC_INTERRUPT_WAKEUP,         /* Wakeup exception                     */
1563 d68f1306 j_mayer
    PPC_INTERRUPT_MCK,            /* Machine check exception              */
1564 d68f1306 j_mayer
    PPC_INTERRUPT_EXT,            /* External interrupt                   */
1565 d68f1306 j_mayer
    PPC_INTERRUPT_SMI,            /* System management interrupt          */
1566 d68f1306 j_mayer
    PPC_INTERRUPT_CEXT,           /* Critical external interrupt          */
1567 d68f1306 j_mayer
    PPC_INTERRUPT_DEBUG,          /* External debug exception             */
1568 d68f1306 j_mayer
    PPC_INTERRUPT_THERM,          /* Thermal exception                    */
1569 e9df014c j_mayer
    /* Internal hardware exception sources */
1570 d68f1306 j_mayer
    PPC_INTERRUPT_DECR,           /* Decrementer exception                */
1571 d68f1306 j_mayer
    PPC_INTERRUPT_HDECR,          /* Hypervisor decrementer exception     */
1572 d68f1306 j_mayer
    PPC_INTERRUPT_PIT,            /* Programmable inteval timer interrupt */
1573 d68f1306 j_mayer
    PPC_INTERRUPT_FIT,            /* Fixed interval timer interrupt       */
1574 d68f1306 j_mayer
    PPC_INTERRUPT_WDT,            /* Watchdog timer interrupt             */
1575 d68f1306 j_mayer
    PPC_INTERRUPT_CDOORBELL,      /* Critical doorbell interrupt          */
1576 d68f1306 j_mayer
    PPC_INTERRUPT_DOORBELL,       /* Doorbell interrupt                   */
1577 d68f1306 j_mayer
    PPC_INTERRUPT_PERFM,          /* Performance monitor interrupt        */
1578 47103572 j_mayer
};
1579 47103572 j_mayer
1580 9a64fbe4 bellard
/*****************************************************************************/
1581 9a64fbe4 bellard
1582 622ed360 aliguori
static inline void cpu_pc_from_tb(CPUState *env, TranslationBlock *tb)
1583 622ed360 aliguori
{
1584 622ed360 aliguori
    env->nip = tb->pc;
1585 622ed360 aliguori
}
1586 622ed360 aliguori
1587 6b917547 aliguori
static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
1588 6b917547 aliguori
                                        target_ulong *cs_base, int *flags)
1589 6b917547 aliguori
{
1590 6b917547 aliguori
    *pc = env->nip;
1591 6b917547 aliguori
    *cs_base = 0;
1592 6b917547 aliguori
    *flags = env->hflags;
1593 6b917547 aliguori
}
1594 6b917547 aliguori
1595 79aceca5 bellard
#endif /* !defined (__CPU_PPC_H__) */