Statistics
| Branch: | Revision:

root / target-sparc / cpu.h @ 1b2e93c1

History | View | Annotate | Download (8.6 kB)

1
#ifndef CPU_SPARC_H
2
#define CPU_SPARC_H
3

    
4
#include "config.h"
5

    
6
#if !defined(TARGET_SPARC64)
7
#define TARGET_LONG_BITS 32
8
#define TARGET_FPREGS 32
9
#define TARGET_PAGE_BITS 12 /* 4k */
10
#else
11
#define TARGET_LONG_BITS 64
12
#define TARGET_FPREGS 64
13
#define TARGET_PAGE_BITS 12 /* XXX */
14
#endif
15

    
16
#include "cpu-defs.h"
17

    
18
#include "softfloat.h"
19

    
20
#define TARGET_HAS_ICE 1
21

    
22
#if !defined(TARGET_SPARC64)
23
#define ELF_MACHINE        EM_SPARC
24
#else
25
#define ELF_MACHINE        EM_SPARCV9
26
#endif
27

    
28
/*#define EXCP_INTERRUPT 0x100*/
29

    
30
/* trap definitions */
31
#ifndef TARGET_SPARC64
32
#define TT_TFAULT   0x01
33
#define TT_ILL_INSN 0x02
34
#define TT_PRIV_INSN 0x03
35
#define TT_NFPU_INSN 0x04
36
#define TT_WIN_OVF  0x05
37
#define TT_WIN_UNF  0x06 
38
#define TT_UNALIGNED 0x07
39
#define TT_FP_EXCP  0x08
40
#define TT_DFAULT   0x09
41
#define TT_TOVF     0x0a
42
#define TT_EXTINT   0x10
43
#define TT_CODE_ACCESS 0x21
44
#define TT_DATA_ACCESS 0x29
45
#define TT_DIV_ZERO 0x2a
46
#define TT_NCP_INSN 0x24
47
#define TT_TRAP     0x80
48
#else
49
#define TT_TFAULT   0x08
50
#define TT_TMISS    0x09
51
#define TT_CODE_ACCESS 0x0a
52
#define TT_ILL_INSN 0x10
53
#define TT_PRIV_INSN 0x11
54
#define TT_NFPU_INSN 0x20
55
#define TT_FP_EXCP  0x21
56
#define TT_TOVF     0x23
57
#define TT_CLRWIN   0x24
58
#define TT_DIV_ZERO 0x28
59
#define TT_DFAULT   0x30
60
#define TT_DMISS    0x31
61
#define TT_DATA_ACCESS 0x32
62
#define TT_DPROT    0x33
63
#define TT_UNALIGNED 0x34
64
#define TT_PRIV_ACT 0x37
65
#define TT_EXTINT   0x40
66
#define TT_SPILL    0x80
67
#define TT_FILL     0xc0
68
#define TT_WOTHER   0x10
69
#define TT_TRAP     0x100
70
#endif
71

    
72
#define PSR_NEG   (1<<23)
73
#define PSR_ZERO  (1<<22)
74
#define PSR_OVF   (1<<21)
75
#define PSR_CARRY (1<<20)
76
#define PSR_ICC   (PSR_NEG|PSR_ZERO|PSR_OVF|PSR_CARRY)
77
#define PSR_EF    (1<<12)
78
#define PSR_PIL   0xf00
79
#define PSR_S     (1<<7)
80
#define PSR_PS    (1<<6)
81
#define PSR_ET    (1<<5)
82
#define PSR_CWP   0x1f
83

    
84
/* Trap base register */
85
#define TBR_BASE_MASK 0xfffff000
86

    
87
#if defined(TARGET_SPARC64)
88
#define PS_IG    (1<<11)
89
#define PS_MG    (1<<10)
90
#define PS_RED   (1<<5)
91
#define PS_PEF   (1<<4)
92
#define PS_AM    (1<<3)
93
#define PS_PRIV  (1<<2)
94
#define PS_IE    (1<<1)
95
#define PS_AG    (1<<0)
96

    
97
#define FPRS_FEF (1<<2)
98
#endif
99

    
100
/* Fcc */
101
#define FSR_RD1        (1<<31)
102
#define FSR_RD0        (1<<30)
103
#define FSR_RD_MASK    (FSR_RD1 | FSR_RD0)
104
#define FSR_RD_NEAREST 0
105
#define FSR_RD_ZERO    FSR_RD0
106
#define FSR_RD_POS     FSR_RD1
107
#define FSR_RD_NEG     (FSR_RD1 | FSR_RD0)
108

    
109
#define FSR_NVM   (1<<27)
110
#define FSR_OFM   (1<<26)
111
#define FSR_UFM   (1<<25)
112
#define FSR_DZM   (1<<24)
113
#define FSR_NXM   (1<<23)
114
#define FSR_TEM_MASK (FSR_NVM | FSR_OFM | FSR_UFM | FSR_DZM | FSR_NXM)
115

    
116
#define FSR_NVA   (1<<9)
117
#define FSR_OFA   (1<<8)
118
#define FSR_UFA   (1<<7)
119
#define FSR_DZA   (1<<6)
120
#define FSR_NXA   (1<<5)
121
#define FSR_AEXC_MASK (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
122

    
123
#define FSR_NVC   (1<<4)
124
#define FSR_OFC   (1<<3)
125
#define FSR_UFC   (1<<2)
126
#define FSR_DZC   (1<<1)
127
#define FSR_NXC   (1<<0)
128
#define FSR_CEXC_MASK (FSR_NVC | FSR_OFC | FSR_UFC | FSR_DZC | FSR_NXC)
129

    
130
#define FSR_FTT2   (1<<16)
131
#define FSR_FTT1   (1<<15)
132
#define FSR_FTT0   (1<<14)
133
#define FSR_FTT_MASK (FSR_FTT2 | FSR_FTT1 | FSR_FTT0)
134
#define FSR_FTT_IEEE_EXCP (1 << 14)
135
#define FSR_FTT_UNIMPFPOP (3 << 14)
136
#define FSR_FTT_SEQ_ERROR (4 << 14)
137
#define FSR_FTT_INVAL_FPR (6 << 14)
138

    
139
#define FSR_FCC1  (1<<11)
140
#define FSR_FCC0  (1<<10)
141

    
142
/* MMU */
143
#define MMU_E          (1<<0)
144
#define MMU_NF          (1<<1)
145

    
146
#define PTE_ENTRYTYPE_MASK 3
147
#define PTE_ACCESS_MASK    0x1c
148
#define PTE_ACCESS_SHIFT   2
149
#define PTE_PPN_SHIFT      7
150
#define PTE_ADDR_MASK      0xffffff00
151

    
152
#define PG_ACCESSED_BIT        5
153
#define PG_MODIFIED_BIT        6
154
#define PG_CACHE_BIT    7
155

    
156
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
157
#define PG_MODIFIED_MASK (1 << PG_MODIFIED_BIT)
158
#define PG_CACHE_MASK    (1 << PG_CACHE_BIT)
159

    
160
/* 2 <= NWINDOWS <= 32. In QEMU it must also be a power of two. */
161
#define NWINDOWS  8
162

    
163
typedef struct sparc_def_t sparc_def_t;
164

    
165
typedef struct CPUSPARCState {
166
    target_ulong gregs[8]; /* general registers */
167
    target_ulong *regwptr; /* pointer to current register window */
168
    float32 fpr[TARGET_FPREGS];  /* floating point registers */
169
    target_ulong pc;       /* program counter */
170
    target_ulong npc;      /* next program counter */
171
    target_ulong y;        /* multiply/divide register */
172
    uint32_t psr;      /* processor state register */
173
    target_ulong fsr;      /* FPU state register */
174
    uint32_t cwp;      /* index of current register window (extracted
175
                          from PSR) */
176
    uint32_t wim;      /* window invalid mask */
177
    target_ulong tbr;  /* trap base register */
178
    int      psrs;     /* supervisor mode (extracted from PSR) */
179
    int      psrps;    /* previous supervisor mode */
180
    int      psret;    /* enable traps */
181
    uint32_t psrpil;   /* interrupt level */
182
    int      psref;    /* enable fpu */
183
    target_ulong version;
184
    jmp_buf  jmp_env;
185
    int user_mode_only;
186
    int exception_index;
187
    int interrupt_index;
188
    int interrupt_request;
189
    int halted;
190
    /* NOTE: we allow 8 more registers to handle wrapping */
191
    target_ulong regbase[NWINDOWS * 16 + 8];
192

    
193
    CPU_COMMON
194

    
195
    /* MMU regs */
196
#if defined(TARGET_SPARC64)
197
    uint64_t lsu;
198
#define DMMU_E 0x8
199
#define IMMU_E 0x4
200
    uint64_t immuregs[16];
201
    uint64_t dmmuregs[16];
202
    uint64_t itlb_tag[64];
203
    uint64_t itlb_tte[64];
204
    uint64_t dtlb_tag[64];
205
    uint64_t dtlb_tte[64];
206
#else
207
    uint32_t mmuregs[16];
208
#endif
209
    /* temporary float registers */
210
    float32 ft0, ft1;
211
    float64 dt0, dt1;
212
    float_status fp_status;
213
#if defined(TARGET_SPARC64)
214
#define MAXTL 4
215
    uint64_t t0, t1, t2;
216
    uint64_t tpc[MAXTL];
217
    uint64_t tnpc[MAXTL];
218
    uint64_t tstate[MAXTL];
219
    uint32_t tt[MAXTL];
220
    uint32_t xcc;                /* Extended integer condition codes */
221
    uint32_t asi;
222
    uint32_t pstate;
223
    uint32_t tl;
224
    uint32_t cansave, canrestore, otherwin, wstate, cleanwin;
225
    uint64_t agregs[8]; /* alternate general registers */
226
    uint64_t bgregs[8]; /* backup for normal global registers */
227
    uint64_t igregs[8]; /* interrupt general registers */
228
    uint64_t mgregs[8]; /* mmu general registers */
229
    uint64_t fprs;
230
    uint64_t tick_cmpr, stick_cmpr;
231
    void *tick, *stick;
232
    uint64_t gsr;
233
    uint32_t gl; // UA2005
234
    /* UA 2005 hyperprivileged registers */
235
    uint64_t hpstate, htstate[MAXTL], hintp, htba, hver, hstick_cmpr, ssr;
236
    void *hstick; // UA 2005
237
#endif
238
#if !defined(TARGET_SPARC64) && !defined(reg_T2)
239
    target_ulong t2;
240
#endif
241
} CPUSPARCState;
242
#if defined(TARGET_SPARC64)
243
#define GET_FSR32(env) (env->fsr & 0xcfc1ffff)
244
#define PUT_FSR32(env, val) do { uint32_t _tmp = val;                        \
245
        env->fsr = (_tmp & 0xcfc1c3ff) | (env->fsr & 0x3f00000000ULL);        \
246
    } while (0)
247
#define GET_FSR64(env) (env->fsr & 0x3fcfc1ffffULL)
248
#define PUT_FSR64(env, val) do { uint64_t _tmp = val;        \
249
        env->fsr = _tmp & 0x3fcfc1c3ffULL;                \
250
    } while (0)
251
#else
252
#define GET_FSR32(env) (env->fsr)
253
#define PUT_FSR32(env, val) do { uint32_t _tmp = val;                   \
254
        env->fsr = (_tmp & 0xcfc1dfff) | (env->fsr & 0x000e0000);       \
255
    } while (0)
256
#endif
257

    
258
CPUSPARCState *cpu_sparc_init(void);
259
int cpu_sparc_exec(CPUSPARCState *s);
260
int cpu_sparc_close(CPUSPARCState *s);
261
int sparc_find_by_name (const unsigned char *name, const sparc_def_t **def);
262
void sparc_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt,
263
                                                 ...));
264
int cpu_sparc_register (CPUSPARCState *env, const sparc_def_t *def);
265

    
266
#define GET_PSR(env) (env->version | (env->psr & PSR_ICC) |             \
267
                      (env->psref? PSR_EF : 0) |                        \
268
                      (env->psrpil << 8) |                                \
269
                      (env->psrs? PSR_S : 0) |                                \
270
                      (env->psrps? PSR_PS : 0) |                        \
271
                      (env->psret? PSR_ET : 0) | env->cwp)
272

    
273
#ifndef NO_CPU_IO_DEFS
274
void cpu_set_cwp(CPUSPARCState *env1, int new_cwp);
275
#endif
276

    
277
#define PUT_PSR(env, val) do { int _tmp = val;                                \
278
        env->psr = _tmp & PSR_ICC;                                        \
279
        env->psref = (_tmp & PSR_EF)? 1 : 0;                                \
280
        env->psrpil = (_tmp & PSR_PIL) >> 8;                                \
281
        env->psrs = (_tmp & PSR_S)? 1 : 0;                                \
282
        env->psrps = (_tmp & PSR_PS)? 1 : 0;                                \
283
        env->psret = (_tmp & PSR_ET)? 1 : 0;                                \
284
        cpu_set_cwp(env, _tmp & PSR_CWP);                               \
285
    } while (0)
286

    
287
#ifdef TARGET_SPARC64
288
#define GET_CCR(env) ((env->xcc << 4) | (env->psr & PSR_ICC))
289
#define PUT_CCR(env, val) do { int _tmp = val;                                \
290
        env->xcc = _tmp >> 4;                                                \
291
        env->psr = (_tmp & 0xf) << 20;                                        \
292
    } while (0)
293
#endif
294

    
295
int cpu_sparc_signal_handler(int host_signum, void *pinfo, void *puc);
296
void raise_exception(int tt);
297
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
298
                          int is_asi);
299
void do_tick_set_count(void *opaque, uint64_t count);
300
uint64_t do_tick_get_count(void *opaque);
301
void do_tick_set_limit(void *opaque, uint64_t limit);
302

    
303
#include "cpu-all.h"
304

    
305
#endif