Statistics
| Branch: | Revision:

root / hw / omap1.c @ 22ed1d34

History | View | Annotate | Download (132.1 kB)

1 c3d2689d balrog
/*
2 c3d2689d balrog
 * TI OMAP processors emulation.
3 c3d2689d balrog
 *
4 b4e3104b balrog
 * Copyright (C) 2006-2008 Andrzej Zaborowski  <balrog@zabor.org>
5 c3d2689d balrog
 *
6 c3d2689d balrog
 * This program is free software; you can redistribute it and/or
7 c3d2689d balrog
 * modify it under the terms of the GNU General Public License as
8 827df9f3 balrog
 * published by the Free Software Foundation; either version 2 or
9 827df9f3 balrog
 * (at your option) version 3 of the License.
10 c3d2689d balrog
 *
11 c3d2689d balrog
 * This program is distributed in the hope that it will be useful,
12 c3d2689d balrog
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 c3d2689d balrog
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14 c3d2689d balrog
 * GNU General Public License for more details.
15 c3d2689d balrog
 *
16 fad6cb1a aurel32
 * You should have received a copy of the GNU General Public License along
17 8167ee88 Blue Swirl
 * with this program; if not, see <http://www.gnu.org/licenses/>.
18 c3d2689d balrog
 */
19 87ecb68b pbrook
#include "hw.h"
20 87ecb68b pbrook
#include "arm-misc.h"
21 87ecb68b pbrook
#include "omap.h"
22 87ecb68b pbrook
#include "sysemu.h"
23 87ecb68b pbrook
#include "qemu-timer.h"
24 827df9f3 balrog
#include "qemu-char.h"
25 afbb5194 balrog
#include "soc_dma.h"
26 87ecb68b pbrook
/* We use pc-style serial ports.  */
27 87ecb68b pbrook
#include "pc.h"
28 c3d2689d balrog
29 827df9f3 balrog
/* Should signal the TCMI/GPMC */
30 c227f099 Anthony Liguori
uint32_t omap_badwidth_read8(void *opaque, target_phys_addr_t addr)
31 66450b15 balrog
{
32 02645926 balrog
    uint8_t ret;
33 02645926 balrog
34 66450b15 balrog
    OMAP_8B_REG(addr);
35 b854bc19 balrog
    cpu_physical_memory_read(addr, (void *) &ret, 1);
36 02645926 balrog
    return ret;
37 66450b15 balrog
}
38 66450b15 balrog
39 c227f099 Anthony Liguori
void omap_badwidth_write8(void *opaque, target_phys_addr_t addr,
40 66450b15 balrog
                uint32_t value)
41 66450b15 balrog
{
42 b854bc19 balrog
    uint8_t val8 = value;
43 b854bc19 balrog
44 66450b15 balrog
    OMAP_8B_REG(addr);
45 b854bc19 balrog
    cpu_physical_memory_write(addr, (void *) &val8, 1);
46 66450b15 balrog
}
47 66450b15 balrog
48 c227f099 Anthony Liguori
uint32_t omap_badwidth_read16(void *opaque, target_phys_addr_t addr)
49 c3d2689d balrog
{
50 b854bc19 balrog
    uint16_t ret;
51 b854bc19 balrog
52 c3d2689d balrog
    OMAP_16B_REG(addr);
53 b854bc19 balrog
    cpu_physical_memory_read(addr, (void *) &ret, 2);
54 b854bc19 balrog
    return ret;
55 c3d2689d balrog
}
56 c3d2689d balrog
57 c227f099 Anthony Liguori
void omap_badwidth_write16(void *opaque, target_phys_addr_t addr,
58 c3d2689d balrog
                uint32_t value)
59 c3d2689d balrog
{
60 b854bc19 balrog
    uint16_t val16 = value;
61 b854bc19 balrog
62 c3d2689d balrog
    OMAP_16B_REG(addr);
63 b854bc19 balrog
    cpu_physical_memory_write(addr, (void *) &val16, 2);
64 c3d2689d balrog
}
65 c3d2689d balrog
66 c227f099 Anthony Liguori
uint32_t omap_badwidth_read32(void *opaque, target_phys_addr_t addr)
67 c3d2689d balrog
{
68 b854bc19 balrog
    uint32_t ret;
69 b854bc19 balrog
70 c3d2689d balrog
    OMAP_32B_REG(addr);
71 b854bc19 balrog
    cpu_physical_memory_read(addr, (void *) &ret, 4);
72 b854bc19 balrog
    return ret;
73 c3d2689d balrog
}
74 c3d2689d balrog
75 c227f099 Anthony Liguori
void omap_badwidth_write32(void *opaque, target_phys_addr_t addr,
76 c3d2689d balrog
                uint32_t value)
77 c3d2689d balrog
{
78 c3d2689d balrog
    OMAP_32B_REG(addr);
79 b854bc19 balrog
    cpu_physical_memory_write(addr, (void *) &value, 4);
80 c3d2689d balrog
}
81 c3d2689d balrog
82 c3d2689d balrog
/* Interrupt Handlers */
83 106627d0 balrog
struct omap_intr_handler_bank_s {
84 c3d2689d balrog
    uint32_t irqs;
85 106627d0 balrog
    uint32_t inputs;
86 c3d2689d balrog
    uint32_t mask;
87 c3d2689d balrog
    uint32_t fiq;
88 106627d0 balrog
    uint32_t sens_edge;
89 827df9f3 balrog
    uint32_t swi;
90 106627d0 balrog
    unsigned char priority[32];
91 c3d2689d balrog
};
92 c3d2689d balrog
93 106627d0 balrog
struct omap_intr_handler_s {
94 106627d0 balrog
    qemu_irq *pins;
95 106627d0 balrog
    qemu_irq parent_intr[2];
96 106627d0 balrog
    unsigned char nbanks;
97 827df9f3 balrog
    int level_only;
98 c3d2689d balrog
99 106627d0 balrog
    /* state */
100 106627d0 balrog
    uint32_t new_agr[2];
101 106627d0 balrog
    int sir_intr[2];
102 827df9f3 balrog
    int autoidle;
103 827df9f3 balrog
    uint32_t mask;
104 827df9f3 balrog
    struct omap_intr_handler_bank_s bank[];
105 106627d0 balrog
};
106 c3d2689d balrog
107 106627d0 balrog
static void omap_inth_sir_update(struct omap_intr_handler_s *s, int is_fiq)
108 106627d0 balrog
{
109 106627d0 balrog
    int i, j, sir_intr, p_intr, p, f;
110 106627d0 balrog
    uint32_t level;
111 106627d0 balrog
    sir_intr = 0;
112 106627d0 balrog
    p_intr = 255;
113 106627d0 balrog
114 106627d0 balrog
    /* Find the interrupt line with the highest dynamic priority.
115 106627d0 balrog
     * Note: 0 denotes the hightest priority.
116 106627d0 balrog
     * If all interrupts have the same priority, the default order is IRQ_N,
117 106627d0 balrog
     * IRQ_N-1,...,IRQ_0. */
118 106627d0 balrog
    for (j = 0; j < s->nbanks; ++j) {
119 827df9f3 balrog
        level = s->bank[j].irqs & ~s->bank[j].mask &
120 827df9f3 balrog
                (is_fiq ? s->bank[j].fiq : ~s->bank[j].fiq);
121 106627d0 balrog
        for (f = ffs(level), i = f - 1, level >>= f - 1; f; i += f,
122 106627d0 balrog
                        level >>= f) {
123 827df9f3 balrog
            p = s->bank[j].priority[i];
124 106627d0 balrog
            if (p <= p_intr) {
125 106627d0 balrog
                p_intr = p;
126 106627d0 balrog
                sir_intr = 32 * j + i;
127 106627d0 balrog
            }
128 106627d0 balrog
            f = ffs(level >> 1);
129 106627d0 balrog
        }
130 cfa0b71d balrog
    }
131 106627d0 balrog
    s->sir_intr[is_fiq] = sir_intr;
132 c3d2689d balrog
}
133 c3d2689d balrog
134 106627d0 balrog
static inline void omap_inth_update(struct omap_intr_handler_s *s, int is_fiq)
135 c3d2689d balrog
{
136 106627d0 balrog
    int i;
137 106627d0 balrog
    uint32_t has_intr = 0;
138 c3d2689d balrog
139 106627d0 balrog
    for (i = 0; i < s->nbanks; ++i)
140 827df9f3 balrog
        has_intr |= s->bank[i].irqs & ~s->bank[i].mask &
141 827df9f3 balrog
                (is_fiq ? s->bank[i].fiq : ~s->bank[i].fiq);
142 c3d2689d balrog
143 827df9f3 balrog
    if (s->new_agr[is_fiq] & has_intr & s->mask) {
144 106627d0 balrog
        s->new_agr[is_fiq] = 0;
145 106627d0 balrog
        omap_inth_sir_update(s, is_fiq);
146 106627d0 balrog
        qemu_set_irq(s->parent_intr[is_fiq], 1);
147 c3d2689d balrog
    }
148 c3d2689d balrog
}
149 c3d2689d balrog
150 c3d2689d balrog
#define INT_FALLING_EDGE        0
151 c3d2689d balrog
#define INT_LOW_LEVEL                1
152 c3d2689d balrog
153 c3d2689d balrog
static void omap_set_intr(void *opaque, int irq, int req)
154 c3d2689d balrog
{
155 c3d2689d balrog
    struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque;
156 c3d2689d balrog
    uint32_t rise;
157 c3d2689d balrog
158 827df9f3 balrog
    struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5];
159 106627d0 balrog
    int n = irq & 31;
160 106627d0 balrog
161 c3d2689d balrog
    if (req) {
162 106627d0 balrog
        rise = ~bank->irqs & (1 << n);
163 106627d0 balrog
        if (~bank->sens_edge & (1 << n))
164 827df9f3 balrog
            rise &= ~bank->inputs;
165 106627d0 balrog
166 106627d0 balrog
        bank->inputs |= (1 << n);
167 106627d0 balrog
        if (rise) {
168 106627d0 balrog
            bank->irqs |= rise;
169 106627d0 balrog
            omap_inth_update(ih, 0);
170 106627d0 balrog
            omap_inth_update(ih, 1);
171 106627d0 balrog
        }
172 c3d2689d balrog
    } else {
173 106627d0 balrog
        rise = bank->sens_edge & bank->irqs & (1 << n);
174 106627d0 balrog
        bank->irqs &= ~rise;
175 106627d0 balrog
        bank->inputs &= ~(1 << n);
176 c3d2689d balrog
    }
177 c3d2689d balrog
}
178 c3d2689d balrog
179 827df9f3 balrog
/* Simplified version with no edge detection */
180 827df9f3 balrog
static void omap_set_intr_noedge(void *opaque, int irq, int req)
181 827df9f3 balrog
{
182 827df9f3 balrog
    struct omap_intr_handler_s *ih = (struct omap_intr_handler_s *) opaque;
183 827df9f3 balrog
    uint32_t rise;
184 827df9f3 balrog
185 827df9f3 balrog
    struct omap_intr_handler_bank_s *bank = &ih->bank[irq >> 5];
186 827df9f3 balrog
    int n = irq & 31;
187 827df9f3 balrog
188 827df9f3 balrog
    if (req) {
189 827df9f3 balrog
        rise = ~bank->inputs & (1 << n);
190 827df9f3 balrog
        if (rise) {
191 827df9f3 balrog
            bank->irqs |= bank->inputs |= rise;
192 827df9f3 balrog
            omap_inth_update(ih, 0);
193 827df9f3 balrog
            omap_inth_update(ih, 1);
194 827df9f3 balrog
        }
195 827df9f3 balrog
    } else
196 827df9f3 balrog
        bank->irqs = (bank->inputs &= ~(1 << n)) | bank->swi;
197 827df9f3 balrog
}
198 827df9f3 balrog
199 c227f099 Anthony Liguori
static uint32_t omap_inth_read(void *opaque, target_phys_addr_t addr)
200 c3d2689d balrog
{
201 c3d2689d balrog
    struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque;
202 8da3ff18 pbrook
    int i, offset = addr;
203 106627d0 balrog
    int bank_no = offset >> 8;
204 106627d0 balrog
    int line_no;
205 827df9f3 balrog
    struct omap_intr_handler_bank_s *bank = &s->bank[bank_no];
206 106627d0 balrog
    offset &= 0xff;
207 c3d2689d balrog
208 c3d2689d balrog
    switch (offset) {
209 c3d2689d balrog
    case 0x00:        /* ITR */
210 106627d0 balrog
        return bank->irqs;
211 c3d2689d balrog
212 c3d2689d balrog
    case 0x04:        /* MIR */
213 106627d0 balrog
        return bank->mask;
214 c3d2689d balrog
215 c3d2689d balrog
    case 0x10:        /* SIR_IRQ_CODE */
216 106627d0 balrog
    case 0x14:  /* SIR_FIQ_CODE */
217 106627d0 balrog
        if (bank_no != 0)
218 106627d0 balrog
            break;
219 106627d0 balrog
        line_no = s->sir_intr[(offset - 0x10) >> 2];
220 827df9f3 balrog
        bank = &s->bank[line_no >> 5];
221 106627d0 balrog
        i = line_no & 31;
222 106627d0 balrog
        if (((bank->sens_edge >> i) & 1) == INT_FALLING_EDGE)
223 106627d0 balrog
            bank->irqs &= ~(1 << i);
224 f2df5260 balrog
        return line_no;
225 c3d2689d balrog
226 c3d2689d balrog
    case 0x18:        /* CONTROL_REG */
227 106627d0 balrog
        if (bank_no != 0)
228 106627d0 balrog
            break;
229 c3d2689d balrog
        return 0;
230 c3d2689d balrog
231 c3d2689d balrog
    case 0x1c:        /* ILR0 */
232 c3d2689d balrog
    case 0x20:        /* ILR1 */
233 c3d2689d balrog
    case 0x24:        /* ILR2 */
234 c3d2689d balrog
    case 0x28:        /* ILR3 */
235 c3d2689d balrog
    case 0x2c:        /* ILR4 */
236 c3d2689d balrog
    case 0x30:        /* ILR5 */
237 c3d2689d balrog
    case 0x34:        /* ILR6 */
238 c3d2689d balrog
    case 0x38:        /* ILR7 */
239 c3d2689d balrog
    case 0x3c:        /* ILR8 */
240 c3d2689d balrog
    case 0x40:        /* ILR9 */
241 c3d2689d balrog
    case 0x44:        /* ILR10 */
242 c3d2689d balrog
    case 0x48:        /* ILR11 */
243 c3d2689d balrog
    case 0x4c:        /* ILR12 */
244 c3d2689d balrog
    case 0x50:        /* ILR13 */
245 c3d2689d balrog
    case 0x54:        /* ILR14 */
246 c3d2689d balrog
    case 0x58:        /* ILR15 */
247 c3d2689d balrog
    case 0x5c:        /* ILR16 */
248 c3d2689d balrog
    case 0x60:        /* ILR17 */
249 c3d2689d balrog
    case 0x64:        /* ILR18 */
250 c3d2689d balrog
    case 0x68:        /* ILR19 */
251 c3d2689d balrog
    case 0x6c:        /* ILR20 */
252 c3d2689d balrog
    case 0x70:        /* ILR21 */
253 c3d2689d balrog
    case 0x74:        /* ILR22 */
254 c3d2689d balrog
    case 0x78:        /* ILR23 */
255 c3d2689d balrog
    case 0x7c:        /* ILR24 */
256 c3d2689d balrog
    case 0x80:        /* ILR25 */
257 c3d2689d balrog
    case 0x84:        /* ILR26 */
258 c3d2689d balrog
    case 0x88:        /* ILR27 */
259 c3d2689d balrog
    case 0x8c:        /* ILR28 */
260 c3d2689d balrog
    case 0x90:        /* ILR29 */
261 c3d2689d balrog
    case 0x94:        /* ILR30 */
262 c3d2689d balrog
    case 0x98:        /* ILR31 */
263 c3d2689d balrog
        i = (offset - 0x1c) >> 2;
264 106627d0 balrog
        return (bank->priority[i] << 2) |
265 106627d0 balrog
                (((bank->sens_edge >> i) & 1) << 1) |
266 106627d0 balrog
                ((bank->fiq >> i) & 1);
267 c3d2689d balrog
268 c3d2689d balrog
    case 0x9c:        /* ISR */
269 c3d2689d balrog
        return 0x00000000;
270 c3d2689d balrog
271 c3d2689d balrog
    }
272 106627d0 balrog
    OMAP_BAD_REG(addr);
273 c3d2689d balrog
    return 0;
274 c3d2689d balrog
}
275 c3d2689d balrog
276 c227f099 Anthony Liguori
static void omap_inth_write(void *opaque, target_phys_addr_t addr,
277 c3d2689d balrog
                uint32_t value)
278 c3d2689d balrog
{
279 c3d2689d balrog
    struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque;
280 8da3ff18 pbrook
    int i, offset = addr;
281 106627d0 balrog
    int bank_no = offset >> 8;
282 827df9f3 balrog
    struct omap_intr_handler_bank_s *bank = &s->bank[bank_no];
283 106627d0 balrog
    offset &= 0xff;
284 c3d2689d balrog
285 c3d2689d balrog
    switch (offset) {
286 c3d2689d balrog
    case 0x00:        /* ITR */
287 106627d0 balrog
        /* Important: ignore the clearing if the IRQ is level-triggered and
288 106627d0 balrog
           the input bit is 1 */
289 106627d0 balrog
        bank->irqs &= value | (bank->inputs & bank->sens_edge);
290 c3d2689d balrog
        return;
291 c3d2689d balrog
292 c3d2689d balrog
    case 0x04:        /* MIR */
293 106627d0 balrog
        bank->mask = value;
294 106627d0 balrog
        omap_inth_update(s, 0);
295 106627d0 balrog
        omap_inth_update(s, 1);
296 c3d2689d balrog
        return;
297 c3d2689d balrog
298 c3d2689d balrog
    case 0x10:        /* SIR_IRQ_CODE */
299 c3d2689d balrog
    case 0x14:        /* SIR_FIQ_CODE */
300 c3d2689d balrog
        OMAP_RO_REG(addr);
301 c3d2689d balrog
        break;
302 c3d2689d balrog
303 c3d2689d balrog
    case 0x18:        /* CONTROL_REG */
304 106627d0 balrog
        if (bank_no != 0)
305 106627d0 balrog
            break;
306 106627d0 balrog
        if (value & 2) {
307 106627d0 balrog
            qemu_set_irq(s->parent_intr[1], 0);
308 106627d0 balrog
            s->new_agr[1] = ~0;
309 106627d0 balrog
            omap_inth_update(s, 1);
310 106627d0 balrog
        }
311 106627d0 balrog
        if (value & 1) {
312 106627d0 balrog
            qemu_set_irq(s->parent_intr[0], 0);
313 106627d0 balrog
            s->new_agr[0] = ~0;
314 106627d0 balrog
            omap_inth_update(s, 0);
315 106627d0 balrog
        }
316 c3d2689d balrog
        return;
317 c3d2689d balrog
318 c3d2689d balrog
    case 0x1c:        /* ILR0 */
319 c3d2689d balrog
    case 0x20:        /* ILR1 */
320 c3d2689d balrog
    case 0x24:        /* ILR2 */
321 c3d2689d balrog
    case 0x28:        /* ILR3 */
322 c3d2689d balrog
    case 0x2c:        /* ILR4 */
323 c3d2689d balrog
    case 0x30:        /* ILR5 */
324 c3d2689d balrog
    case 0x34:        /* ILR6 */
325 c3d2689d balrog
    case 0x38:        /* ILR7 */
326 c3d2689d balrog
    case 0x3c:        /* ILR8 */
327 c3d2689d balrog
    case 0x40:        /* ILR9 */
328 c3d2689d balrog
    case 0x44:        /* ILR10 */
329 c3d2689d balrog
    case 0x48:        /* ILR11 */
330 c3d2689d balrog
    case 0x4c:        /* ILR12 */
331 c3d2689d balrog
    case 0x50:        /* ILR13 */
332 c3d2689d balrog
    case 0x54:        /* ILR14 */
333 c3d2689d balrog
    case 0x58:        /* ILR15 */
334 c3d2689d balrog
    case 0x5c:        /* ILR16 */
335 c3d2689d balrog
    case 0x60:        /* ILR17 */
336 c3d2689d balrog
    case 0x64:        /* ILR18 */
337 c3d2689d balrog
    case 0x68:        /* ILR19 */
338 c3d2689d balrog
    case 0x6c:        /* ILR20 */
339 c3d2689d balrog
    case 0x70:        /* ILR21 */
340 c3d2689d balrog
    case 0x74:        /* ILR22 */
341 c3d2689d balrog
    case 0x78:        /* ILR23 */
342 c3d2689d balrog
    case 0x7c:        /* ILR24 */
343 c3d2689d balrog
    case 0x80:        /* ILR25 */
344 c3d2689d balrog
    case 0x84:        /* ILR26 */
345 c3d2689d balrog
    case 0x88:        /* ILR27 */
346 c3d2689d balrog
    case 0x8c:        /* ILR28 */
347 c3d2689d balrog
    case 0x90:        /* ILR29 */
348 c3d2689d balrog
    case 0x94:        /* ILR30 */
349 c3d2689d balrog
    case 0x98:        /* ILR31 */
350 c3d2689d balrog
        i = (offset - 0x1c) >> 2;
351 106627d0 balrog
        bank->priority[i] = (value >> 2) & 0x1f;
352 106627d0 balrog
        bank->sens_edge &= ~(1 << i);
353 106627d0 balrog
        bank->sens_edge |= ((value >> 1) & 1) << i;
354 106627d0 balrog
        bank->fiq &= ~(1 << i);
355 106627d0 balrog
        bank->fiq |= (value & 1) << i;
356 c3d2689d balrog
        return;
357 c3d2689d balrog
358 c3d2689d balrog
    case 0x9c:        /* ISR */
359 c3d2689d balrog
        for (i = 0; i < 32; i ++)
360 c3d2689d balrog
            if (value & (1 << i)) {
361 106627d0 balrog
                omap_set_intr(s, 32 * bank_no + i, 1);
362 c3d2689d balrog
                return;
363 c3d2689d balrog
            }
364 c3d2689d balrog
        return;
365 c3d2689d balrog
    }
366 106627d0 balrog
    OMAP_BAD_REG(addr);
367 c3d2689d balrog
}
368 c3d2689d balrog
369 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_inth_readfn[] = {
370 c3d2689d balrog
    omap_badwidth_read32,
371 c3d2689d balrog
    omap_badwidth_read32,
372 c3d2689d balrog
    omap_inth_read,
373 c3d2689d balrog
};
374 c3d2689d balrog
375 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_inth_writefn[] = {
376 c3d2689d balrog
    omap_inth_write,
377 c3d2689d balrog
    omap_inth_write,
378 c3d2689d balrog
    omap_inth_write,
379 c3d2689d balrog
};
380 c3d2689d balrog
381 106627d0 balrog
void omap_inth_reset(struct omap_intr_handler_s *s)
382 c3d2689d balrog
{
383 106627d0 balrog
    int i;
384 106627d0 balrog
385 106627d0 balrog
    for (i = 0; i < s->nbanks; ++i){
386 827df9f3 balrog
        s->bank[i].irqs = 0x00000000;
387 827df9f3 balrog
        s->bank[i].mask = 0xffffffff;
388 827df9f3 balrog
        s->bank[i].sens_edge = 0x00000000;
389 827df9f3 balrog
        s->bank[i].fiq = 0x00000000;
390 827df9f3 balrog
        s->bank[i].inputs = 0x00000000;
391 827df9f3 balrog
        s->bank[i].swi = 0x00000000;
392 827df9f3 balrog
        memset(s->bank[i].priority, 0, sizeof(s->bank[i].priority));
393 827df9f3 balrog
394 827df9f3 balrog
        if (s->level_only)
395 827df9f3 balrog
            s->bank[i].sens_edge = 0xffffffff;
396 106627d0 balrog
    }
397 c3d2689d balrog
398 106627d0 balrog
    s->new_agr[0] = ~0;
399 106627d0 balrog
    s->new_agr[1] = ~0;
400 106627d0 balrog
    s->sir_intr[0] = 0;
401 106627d0 balrog
    s->sir_intr[1] = 0;
402 827df9f3 balrog
    s->autoidle = 0;
403 827df9f3 balrog
    s->mask = ~0;
404 106627d0 balrog
405 106627d0 balrog
    qemu_set_irq(s->parent_intr[0], 0);
406 106627d0 balrog
    qemu_set_irq(s->parent_intr[1], 0);
407 c3d2689d balrog
}
408 c3d2689d balrog
409 c227f099 Anthony Liguori
struct omap_intr_handler_s *omap_inth_init(target_phys_addr_t base,
410 827df9f3 balrog
                unsigned long size, unsigned char nbanks, qemu_irq **pins,
411 106627d0 balrog
                qemu_irq parent_irq, qemu_irq parent_fiq, omap_clk clk)
412 c3d2689d balrog
{
413 c3d2689d balrog
    int iomemtype;
414 c3d2689d balrog
    struct omap_intr_handler_s *s = (struct omap_intr_handler_s *)
415 106627d0 balrog
            qemu_mallocz(sizeof(struct omap_intr_handler_s) +
416 106627d0 balrog
                            sizeof(struct omap_intr_handler_bank_s) * nbanks);
417 c3d2689d balrog
418 106627d0 balrog
    s->parent_intr[0] = parent_irq;
419 106627d0 balrog
    s->parent_intr[1] = parent_fiq;
420 106627d0 balrog
    s->nbanks = nbanks;
421 106627d0 balrog
    s->pins = qemu_allocate_irqs(omap_set_intr, s, nbanks * 32);
422 827df9f3 balrog
    if (pins)
423 827df9f3 balrog
        *pins = s->pins;
424 106627d0 balrog
425 c3d2689d balrog
    omap_inth_reset(s);
426 c3d2689d balrog
427 1eed09cb Avi Kivity
    iomemtype = cpu_register_io_memory(omap_inth_readfn,
428 c3d2689d balrog
                    omap_inth_writefn, s);
429 8da3ff18 pbrook
    cpu_register_physical_memory(base, size, iomemtype);
430 c3d2689d balrog
431 c3d2689d balrog
    return s;
432 c3d2689d balrog
}
433 c3d2689d balrog
434 c227f099 Anthony Liguori
static uint32_t omap2_inth_read(void *opaque, target_phys_addr_t addr)
435 827df9f3 balrog
{
436 827df9f3 balrog
    struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque;
437 8da3ff18 pbrook
    int offset = addr;
438 827df9f3 balrog
    int bank_no, line_no;
439 b9d38e95 Blue Swirl
    struct omap_intr_handler_bank_s *bank = NULL;
440 827df9f3 balrog
441 827df9f3 balrog
    if ((offset & 0xf80) == 0x80) {
442 827df9f3 balrog
        bank_no = (offset & 0x60) >> 5;
443 827df9f3 balrog
        if (bank_no < s->nbanks) {
444 827df9f3 balrog
            offset &= ~0x60;
445 827df9f3 balrog
            bank = &s->bank[bank_no];
446 827df9f3 balrog
        }
447 827df9f3 balrog
    }
448 827df9f3 balrog
449 827df9f3 balrog
    switch (offset) {
450 827df9f3 balrog
    case 0x00:        /* INTC_REVISION */
451 827df9f3 balrog
        return 0x21;
452 827df9f3 balrog
453 827df9f3 balrog
    case 0x10:        /* INTC_SYSCONFIG */
454 827df9f3 balrog
        return (s->autoidle >> 2) & 1;
455 827df9f3 balrog
456 827df9f3 balrog
    case 0x14:        /* INTC_SYSSTATUS */
457 827df9f3 balrog
        return 1;                                                /* RESETDONE */
458 827df9f3 balrog
459 827df9f3 balrog
    case 0x40:        /* INTC_SIR_IRQ */
460 827df9f3 balrog
        return s->sir_intr[0];
461 827df9f3 balrog
462 827df9f3 balrog
    case 0x44:        /* INTC_SIR_FIQ */
463 827df9f3 balrog
        return s->sir_intr[1];
464 827df9f3 balrog
465 827df9f3 balrog
    case 0x48:        /* INTC_CONTROL */
466 827df9f3 balrog
        return (!s->mask) << 2;                                        /* GLOBALMASK */
467 827df9f3 balrog
468 827df9f3 balrog
    case 0x4c:        /* INTC_PROTECTION */
469 827df9f3 balrog
        return 0;
470 827df9f3 balrog
471 827df9f3 balrog
    case 0x50:        /* INTC_IDLE */
472 827df9f3 balrog
        return s->autoidle & 3;
473 827df9f3 balrog
474 827df9f3 balrog
    /* Per-bank registers */
475 827df9f3 balrog
    case 0x80:        /* INTC_ITR */
476 827df9f3 balrog
        return bank->inputs;
477 827df9f3 balrog
478 827df9f3 balrog
    case 0x84:        /* INTC_MIR */
479 827df9f3 balrog
        return bank->mask;
480 827df9f3 balrog
481 827df9f3 balrog
    case 0x88:        /* INTC_MIR_CLEAR */
482 827df9f3 balrog
    case 0x8c:        /* INTC_MIR_SET */
483 827df9f3 balrog
        return 0;
484 827df9f3 balrog
485 827df9f3 balrog
    case 0x90:        /* INTC_ISR_SET */
486 827df9f3 balrog
        return bank->swi;
487 827df9f3 balrog
488 827df9f3 balrog
    case 0x94:        /* INTC_ISR_CLEAR */
489 827df9f3 balrog
        return 0;
490 827df9f3 balrog
491 827df9f3 balrog
    case 0x98:        /* INTC_PENDING_IRQ */
492 827df9f3 balrog
        return bank->irqs & ~bank->mask & ~bank->fiq;
493 827df9f3 balrog
494 827df9f3 balrog
    case 0x9c:        /* INTC_PENDING_FIQ */
495 827df9f3 balrog
        return bank->irqs & ~bank->mask & bank->fiq;
496 827df9f3 balrog
497 827df9f3 balrog
    /* Per-line registers */
498 827df9f3 balrog
    case 0x100 ... 0x300:        /* INTC_ILR */
499 827df9f3 balrog
        bank_no = (offset - 0x100) >> 7;
500 827df9f3 balrog
        if (bank_no > s->nbanks)
501 827df9f3 balrog
            break;
502 827df9f3 balrog
        bank = &s->bank[bank_no];
503 827df9f3 balrog
        line_no = (offset & 0x7f) >> 2;
504 827df9f3 balrog
        return (bank->priority[line_no] << 2) |
505 827df9f3 balrog
                ((bank->fiq >> line_no) & 1);
506 827df9f3 balrog
    }
507 827df9f3 balrog
    OMAP_BAD_REG(addr);
508 827df9f3 balrog
    return 0;
509 827df9f3 balrog
}
510 827df9f3 balrog
511 c227f099 Anthony Liguori
static void omap2_inth_write(void *opaque, target_phys_addr_t addr,
512 827df9f3 balrog
                uint32_t value)
513 827df9f3 balrog
{
514 827df9f3 balrog
    struct omap_intr_handler_s *s = (struct omap_intr_handler_s *) opaque;
515 8da3ff18 pbrook
    int offset = addr;
516 827df9f3 balrog
    int bank_no, line_no;
517 b9d38e95 Blue Swirl
    struct omap_intr_handler_bank_s *bank = NULL;
518 827df9f3 balrog
519 827df9f3 balrog
    if ((offset & 0xf80) == 0x80) {
520 827df9f3 balrog
        bank_no = (offset & 0x60) >> 5;
521 827df9f3 balrog
        if (bank_no < s->nbanks) {
522 827df9f3 balrog
            offset &= ~0x60;
523 827df9f3 balrog
            bank = &s->bank[bank_no];
524 827df9f3 balrog
        }
525 827df9f3 balrog
    }
526 827df9f3 balrog
527 827df9f3 balrog
    switch (offset) {
528 827df9f3 balrog
    case 0x10:        /* INTC_SYSCONFIG */
529 827df9f3 balrog
        s->autoidle &= 4;
530 827df9f3 balrog
        s->autoidle |= (value & 1) << 2;
531 827df9f3 balrog
        if (value & 2)                                                /* SOFTRESET */
532 827df9f3 balrog
            omap_inth_reset(s);
533 827df9f3 balrog
        return;
534 827df9f3 balrog
535 827df9f3 balrog
    case 0x48:        /* INTC_CONTROL */
536 827df9f3 balrog
        s->mask = (value & 4) ? 0 : ~0;                                /* GLOBALMASK */
537 827df9f3 balrog
        if (value & 2) {                                        /* NEWFIQAGR */
538 827df9f3 balrog
            qemu_set_irq(s->parent_intr[1], 0);
539 827df9f3 balrog
            s->new_agr[1] = ~0;
540 827df9f3 balrog
            omap_inth_update(s, 1);
541 827df9f3 balrog
        }
542 827df9f3 balrog
        if (value & 1) {                                        /* NEWIRQAGR */
543 827df9f3 balrog
            qemu_set_irq(s->parent_intr[0], 0);
544 827df9f3 balrog
            s->new_agr[0] = ~0;
545 827df9f3 balrog
            omap_inth_update(s, 0);
546 827df9f3 balrog
        }
547 827df9f3 balrog
        return;
548 827df9f3 balrog
549 827df9f3 balrog
    case 0x4c:        /* INTC_PROTECTION */
550 827df9f3 balrog
        /* TODO: Make a bitmap (or sizeof(char)map) of access privileges
551 827df9f3 balrog
         * for every register, see Chapter 3 and 4 for privileged mode.  */
552 827df9f3 balrog
        if (value & 1)
553 827df9f3 balrog
            fprintf(stderr, "%s: protection mode enable attempt\n",
554 827df9f3 balrog
                            __FUNCTION__);
555 827df9f3 balrog
        return;
556 827df9f3 balrog
557 827df9f3 balrog
    case 0x50:        /* INTC_IDLE */
558 827df9f3 balrog
        s->autoidle &= ~3;
559 827df9f3 balrog
        s->autoidle |= value & 3;
560 827df9f3 balrog
        return;
561 827df9f3 balrog
562 827df9f3 balrog
    /* Per-bank registers */
563 827df9f3 balrog
    case 0x84:        /* INTC_MIR */
564 827df9f3 balrog
        bank->mask = value;
565 827df9f3 balrog
        omap_inth_update(s, 0);
566 827df9f3 balrog
        omap_inth_update(s, 1);
567 827df9f3 balrog
        return;
568 827df9f3 balrog
569 827df9f3 balrog
    case 0x88:        /* INTC_MIR_CLEAR */
570 827df9f3 balrog
        bank->mask &= ~value;
571 827df9f3 balrog
        omap_inth_update(s, 0);
572 827df9f3 balrog
        omap_inth_update(s, 1);
573 827df9f3 balrog
        return;
574 827df9f3 balrog
575 827df9f3 balrog
    case 0x8c:        /* INTC_MIR_SET */
576 827df9f3 balrog
        bank->mask |= value;
577 827df9f3 balrog
        return;
578 827df9f3 balrog
579 827df9f3 balrog
    case 0x90:        /* INTC_ISR_SET */
580 827df9f3 balrog
        bank->irqs |= bank->swi |= value;
581 827df9f3 balrog
        omap_inth_update(s, 0);
582 827df9f3 balrog
        omap_inth_update(s, 1);
583 827df9f3 balrog
        return;
584 827df9f3 balrog
585 827df9f3 balrog
    case 0x94:        /* INTC_ISR_CLEAR */
586 827df9f3 balrog
        bank->swi &= ~value;
587 827df9f3 balrog
        bank->irqs = bank->swi & bank->inputs;
588 827df9f3 balrog
        return;
589 827df9f3 balrog
590 827df9f3 balrog
    /* Per-line registers */
591 827df9f3 balrog
    case 0x100 ... 0x300:        /* INTC_ILR */
592 827df9f3 balrog
        bank_no = (offset - 0x100) >> 7;
593 827df9f3 balrog
        if (bank_no > s->nbanks)
594 827df9f3 balrog
            break;
595 827df9f3 balrog
        bank = &s->bank[bank_no];
596 827df9f3 balrog
        line_no = (offset & 0x7f) >> 2;
597 827df9f3 balrog
        bank->priority[line_no] = (value >> 2) & 0x3f;
598 827df9f3 balrog
        bank->fiq &= ~(1 << line_no);
599 827df9f3 balrog
        bank->fiq |= (value & 1) << line_no;
600 827df9f3 balrog
        return;
601 827df9f3 balrog
602 827df9f3 balrog
    case 0x00:        /* INTC_REVISION */
603 827df9f3 balrog
    case 0x14:        /* INTC_SYSSTATUS */
604 827df9f3 balrog
    case 0x40:        /* INTC_SIR_IRQ */
605 827df9f3 balrog
    case 0x44:        /* INTC_SIR_FIQ */
606 827df9f3 balrog
    case 0x80:        /* INTC_ITR */
607 827df9f3 balrog
    case 0x98:        /* INTC_PENDING_IRQ */
608 827df9f3 balrog
    case 0x9c:        /* INTC_PENDING_FIQ */
609 827df9f3 balrog
        OMAP_RO_REG(addr);
610 827df9f3 balrog
        return;
611 827df9f3 balrog
    }
612 827df9f3 balrog
    OMAP_BAD_REG(addr);
613 827df9f3 balrog
}
614 827df9f3 balrog
615 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap2_inth_readfn[] = {
616 827df9f3 balrog
    omap_badwidth_read32,
617 827df9f3 balrog
    omap_badwidth_read32,
618 827df9f3 balrog
    omap2_inth_read,
619 827df9f3 balrog
};
620 827df9f3 balrog
621 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap2_inth_writefn[] = {
622 827df9f3 balrog
    omap2_inth_write,
623 827df9f3 balrog
    omap2_inth_write,
624 827df9f3 balrog
    omap2_inth_write,
625 827df9f3 balrog
};
626 827df9f3 balrog
627 c227f099 Anthony Liguori
struct omap_intr_handler_s *omap2_inth_init(target_phys_addr_t base,
628 827df9f3 balrog
                int size, int nbanks, qemu_irq **pins,
629 827df9f3 balrog
                qemu_irq parent_irq, qemu_irq parent_fiq,
630 827df9f3 balrog
                omap_clk fclk, omap_clk iclk)
631 827df9f3 balrog
{
632 827df9f3 balrog
    int iomemtype;
633 827df9f3 balrog
    struct omap_intr_handler_s *s = (struct omap_intr_handler_s *)
634 827df9f3 balrog
            qemu_mallocz(sizeof(struct omap_intr_handler_s) +
635 827df9f3 balrog
                            sizeof(struct omap_intr_handler_bank_s) * nbanks);
636 827df9f3 balrog
637 827df9f3 balrog
    s->parent_intr[0] = parent_irq;
638 827df9f3 balrog
    s->parent_intr[1] = parent_fiq;
639 827df9f3 balrog
    s->nbanks = nbanks;
640 827df9f3 balrog
    s->level_only = 1;
641 827df9f3 balrog
    s->pins = qemu_allocate_irqs(omap_set_intr_noedge, s, nbanks * 32);
642 827df9f3 balrog
    if (pins)
643 827df9f3 balrog
        *pins = s->pins;
644 827df9f3 balrog
645 827df9f3 balrog
    omap_inth_reset(s);
646 827df9f3 balrog
647 1eed09cb Avi Kivity
    iomemtype = cpu_register_io_memory(omap2_inth_readfn,
648 827df9f3 balrog
                    omap2_inth_writefn, s);
649 8da3ff18 pbrook
    cpu_register_physical_memory(base, size, iomemtype);
650 827df9f3 balrog
651 827df9f3 balrog
    return s;
652 827df9f3 balrog
}
653 827df9f3 balrog
654 c3d2689d balrog
/* MPU OS timers */
655 c3d2689d balrog
struct omap_mpu_timer_s {
656 c3d2689d balrog
    qemu_irq irq;
657 c3d2689d balrog
    omap_clk clk;
658 c3d2689d balrog
    uint32_t val;
659 c3d2689d balrog
    int64_t time;
660 c3d2689d balrog
    QEMUTimer *timer;
661 e856f2ad balrog
    QEMUBH *tick;
662 c3d2689d balrog
    int64_t rate;
663 c3d2689d balrog
    int it_ena;
664 c3d2689d balrog
665 c3d2689d balrog
    int enable;
666 c3d2689d balrog
    int ptv;
667 c3d2689d balrog
    int ar;
668 c3d2689d balrog
    int st;
669 c3d2689d balrog
    uint32_t reset_val;
670 c3d2689d balrog
};
671 c3d2689d balrog
672 c3d2689d balrog
static inline uint32_t omap_timer_read(struct omap_mpu_timer_s *timer)
673 c3d2689d balrog
{
674 c3d2689d balrog
    uint64_t distance = qemu_get_clock(vm_clock) - timer->time;
675 c3d2689d balrog
676 c3d2689d balrog
    if (timer->st && timer->enable && timer->rate)
677 c3d2689d balrog
        return timer->val - muldiv64(distance >> (timer->ptv + 1),
678 6ee093c9 Juan Quintela
                                     timer->rate, get_ticks_per_sec());
679 c3d2689d balrog
    else
680 c3d2689d balrog
        return timer->val;
681 c3d2689d balrog
}
682 c3d2689d balrog
683 c3d2689d balrog
static inline void omap_timer_sync(struct omap_mpu_timer_s *timer)
684 c3d2689d balrog
{
685 c3d2689d balrog
    timer->val = omap_timer_read(timer);
686 c3d2689d balrog
    timer->time = qemu_get_clock(vm_clock);
687 c3d2689d balrog
}
688 c3d2689d balrog
689 c3d2689d balrog
static inline void omap_timer_update(struct omap_mpu_timer_s *timer)
690 c3d2689d balrog
{
691 c3d2689d balrog
    int64_t expires;
692 c3d2689d balrog
693 c3d2689d balrog
    if (timer->enable && timer->st && timer->rate) {
694 c3d2689d balrog
        timer->val = timer->reset_val;        /* Should skip this on clk enable */
695 b8b137d6 balrog
        expires = muldiv64((uint64_t) timer->val << (timer->ptv + 1),
696 6ee093c9 Juan Quintela
                           get_ticks_per_sec(), timer->rate);
697 b854bc19 balrog
698 b854bc19 balrog
        /* If timer expiry would be sooner than in about 1 ms and
699 b854bc19 balrog
         * auto-reload isn't set, then fire immediately.  This is a hack
700 b854bc19 balrog
         * to make systems like PalmOS run in acceptable time.  PalmOS
701 b854bc19 balrog
         * sets the interval to a very low value and polls the status bit
702 b854bc19 balrog
         * in a busy loop when it wants to sleep just a couple of CPU
703 b854bc19 balrog
         * ticks.  */
704 6ee093c9 Juan Quintela
        if (expires > (get_ticks_per_sec() >> 10) || timer->ar)
705 b854bc19 balrog
            qemu_mod_timer(timer->timer, timer->time + expires);
706 e856f2ad balrog
        else
707 e856f2ad balrog
            qemu_bh_schedule(timer->tick);
708 c3d2689d balrog
    } else
709 c3d2689d balrog
        qemu_del_timer(timer->timer);
710 c3d2689d balrog
}
711 c3d2689d balrog
712 e856f2ad balrog
static void omap_timer_fire(void *opaque)
713 c3d2689d balrog
{
714 e856f2ad balrog
    struct omap_mpu_timer_s *timer = opaque;
715 c3d2689d balrog
716 c3d2689d balrog
    if (!timer->ar) {
717 c3d2689d balrog
        timer->val = 0;
718 c3d2689d balrog
        timer->st = 0;
719 c3d2689d balrog
    }
720 c3d2689d balrog
721 c3d2689d balrog
    if (timer->it_ena)
722 106627d0 balrog
        /* Edge-triggered irq */
723 106627d0 balrog
        qemu_irq_pulse(timer->irq);
724 e856f2ad balrog
}
725 e856f2ad balrog
726 e856f2ad balrog
static void omap_timer_tick(void *opaque)
727 e856f2ad balrog
{
728 e856f2ad balrog
    struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque;
729 e856f2ad balrog
730 e856f2ad balrog
    omap_timer_sync(timer);
731 e856f2ad balrog
    omap_timer_fire(timer);
732 c3d2689d balrog
    omap_timer_update(timer);
733 c3d2689d balrog
}
734 c3d2689d balrog
735 c3d2689d balrog
static void omap_timer_clk_update(void *opaque, int line, int on)
736 c3d2689d balrog
{
737 c3d2689d balrog
    struct omap_mpu_timer_s *timer = (struct omap_mpu_timer_s *) opaque;
738 c3d2689d balrog
739 c3d2689d balrog
    omap_timer_sync(timer);
740 c3d2689d balrog
    timer->rate = on ? omap_clk_getrate(timer->clk) : 0;
741 c3d2689d balrog
    omap_timer_update(timer);
742 c3d2689d balrog
}
743 c3d2689d balrog
744 c3d2689d balrog
static void omap_timer_clk_setup(struct omap_mpu_timer_s *timer)
745 c3d2689d balrog
{
746 c3d2689d balrog
    omap_clk_adduser(timer->clk,
747 c3d2689d balrog
                    qemu_allocate_irqs(omap_timer_clk_update, timer, 1)[0]);
748 c3d2689d balrog
    timer->rate = omap_clk_getrate(timer->clk);
749 c3d2689d balrog
}
750 c3d2689d balrog
751 c227f099 Anthony Liguori
static uint32_t omap_mpu_timer_read(void *opaque, target_phys_addr_t addr)
752 c3d2689d balrog
{
753 c3d2689d balrog
    struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque;
754 c3d2689d balrog
755 8da3ff18 pbrook
    switch (addr) {
756 c3d2689d balrog
    case 0x00:        /* CNTL_TIMER */
757 c3d2689d balrog
        return (s->enable << 5) | (s->ptv << 2) | (s->ar << 1) | s->st;
758 c3d2689d balrog
759 c3d2689d balrog
    case 0x04:        /* LOAD_TIM */
760 c3d2689d balrog
        break;
761 c3d2689d balrog
762 c3d2689d balrog
    case 0x08:        /* READ_TIM */
763 c3d2689d balrog
        return omap_timer_read(s);
764 c3d2689d balrog
    }
765 c3d2689d balrog
766 c3d2689d balrog
    OMAP_BAD_REG(addr);
767 c3d2689d balrog
    return 0;
768 c3d2689d balrog
}
769 c3d2689d balrog
770 c227f099 Anthony Liguori
static void omap_mpu_timer_write(void *opaque, target_phys_addr_t addr,
771 c3d2689d balrog
                uint32_t value)
772 c3d2689d balrog
{
773 c3d2689d balrog
    struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *) opaque;
774 c3d2689d balrog
775 8da3ff18 pbrook
    switch (addr) {
776 c3d2689d balrog
    case 0x00:        /* CNTL_TIMER */
777 c3d2689d balrog
        omap_timer_sync(s);
778 c3d2689d balrog
        s->enable = (value >> 5) & 1;
779 c3d2689d balrog
        s->ptv = (value >> 2) & 7;
780 c3d2689d balrog
        s->ar = (value >> 1) & 1;
781 c3d2689d balrog
        s->st = value & 1;
782 c3d2689d balrog
        omap_timer_update(s);
783 c3d2689d balrog
        return;
784 c3d2689d balrog
785 c3d2689d balrog
    case 0x04:        /* LOAD_TIM */
786 c3d2689d balrog
        s->reset_val = value;
787 c3d2689d balrog
        return;
788 c3d2689d balrog
789 c3d2689d balrog
    case 0x08:        /* READ_TIM */
790 c3d2689d balrog
        OMAP_RO_REG(addr);
791 c3d2689d balrog
        break;
792 c3d2689d balrog
793 c3d2689d balrog
    default:
794 c3d2689d balrog
        OMAP_BAD_REG(addr);
795 c3d2689d balrog
    }
796 c3d2689d balrog
}
797 c3d2689d balrog
798 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_mpu_timer_readfn[] = {
799 c3d2689d balrog
    omap_badwidth_read32,
800 c3d2689d balrog
    omap_badwidth_read32,
801 c3d2689d balrog
    omap_mpu_timer_read,
802 c3d2689d balrog
};
803 c3d2689d balrog
804 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_mpu_timer_writefn[] = {
805 c3d2689d balrog
    omap_badwidth_write32,
806 c3d2689d balrog
    omap_badwidth_write32,
807 c3d2689d balrog
    omap_mpu_timer_write,
808 c3d2689d balrog
};
809 c3d2689d balrog
810 c3d2689d balrog
static void omap_mpu_timer_reset(struct omap_mpu_timer_s *s)
811 c3d2689d balrog
{
812 c3d2689d balrog
    qemu_del_timer(s->timer);
813 c3d2689d balrog
    s->enable = 0;
814 c3d2689d balrog
    s->reset_val = 31337;
815 c3d2689d balrog
    s->val = 0;
816 c3d2689d balrog
    s->ptv = 0;
817 c3d2689d balrog
    s->ar = 0;
818 c3d2689d balrog
    s->st = 0;
819 c3d2689d balrog
    s->it_ena = 1;
820 c3d2689d balrog
}
821 c3d2689d balrog
822 c227f099 Anthony Liguori
struct omap_mpu_timer_s *omap_mpu_timer_init(target_phys_addr_t base,
823 c3d2689d balrog
                qemu_irq irq, omap_clk clk)
824 c3d2689d balrog
{
825 c3d2689d balrog
    int iomemtype;
826 c3d2689d balrog
    struct omap_mpu_timer_s *s = (struct omap_mpu_timer_s *)
827 c3d2689d balrog
            qemu_mallocz(sizeof(struct omap_mpu_timer_s));
828 c3d2689d balrog
829 c3d2689d balrog
    s->irq = irq;
830 c3d2689d balrog
    s->clk = clk;
831 c3d2689d balrog
    s->timer = qemu_new_timer(vm_clock, omap_timer_tick, s);
832 e856f2ad balrog
    s->tick = qemu_bh_new(omap_timer_fire, s);
833 c3d2689d balrog
    omap_mpu_timer_reset(s);
834 c3d2689d balrog
    omap_timer_clk_setup(s);
835 c3d2689d balrog
836 1eed09cb Avi Kivity
    iomemtype = cpu_register_io_memory(omap_mpu_timer_readfn,
837 c3d2689d balrog
                    omap_mpu_timer_writefn, s);
838 8da3ff18 pbrook
    cpu_register_physical_memory(base, 0x100, iomemtype);
839 c3d2689d balrog
840 c3d2689d balrog
    return s;
841 c3d2689d balrog
}
842 c3d2689d balrog
843 c3d2689d balrog
/* Watchdog timer */
844 c3d2689d balrog
struct omap_watchdog_timer_s {
845 c3d2689d balrog
    struct omap_mpu_timer_s timer;
846 c3d2689d balrog
    uint8_t last_wr;
847 c3d2689d balrog
    int mode;
848 c3d2689d balrog
    int free;
849 c3d2689d balrog
    int reset;
850 c3d2689d balrog
};
851 c3d2689d balrog
852 c227f099 Anthony Liguori
static uint32_t omap_wd_timer_read(void *opaque, target_phys_addr_t addr)
853 c3d2689d balrog
{
854 c3d2689d balrog
    struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque;
855 c3d2689d balrog
856 8da3ff18 pbrook
    switch (addr) {
857 c3d2689d balrog
    case 0x00:        /* CNTL_TIMER */
858 c3d2689d balrog
        return (s->timer.ptv << 9) | (s->timer.ar << 8) |
859 c3d2689d balrog
                (s->timer.st << 7) | (s->free << 1);
860 c3d2689d balrog
861 c3d2689d balrog
    case 0x04:        /* READ_TIMER */
862 c3d2689d balrog
        return omap_timer_read(&s->timer);
863 c3d2689d balrog
864 c3d2689d balrog
    case 0x08:        /* TIMER_MODE */
865 c3d2689d balrog
        return s->mode << 15;
866 c3d2689d balrog
    }
867 c3d2689d balrog
868 c3d2689d balrog
    OMAP_BAD_REG(addr);
869 c3d2689d balrog
    return 0;
870 c3d2689d balrog
}
871 c3d2689d balrog
872 c227f099 Anthony Liguori
static void omap_wd_timer_write(void *opaque, target_phys_addr_t addr,
873 c3d2689d balrog
                uint32_t value)
874 c3d2689d balrog
{
875 c3d2689d balrog
    struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *) opaque;
876 c3d2689d balrog
877 8da3ff18 pbrook
    switch (addr) {
878 c3d2689d balrog
    case 0x00:        /* CNTL_TIMER */
879 c3d2689d balrog
        omap_timer_sync(&s->timer);
880 c3d2689d balrog
        s->timer.ptv = (value >> 9) & 7;
881 c3d2689d balrog
        s->timer.ar = (value >> 8) & 1;
882 c3d2689d balrog
        s->timer.st = (value >> 7) & 1;
883 c3d2689d balrog
        s->free = (value >> 1) & 1;
884 c3d2689d balrog
        omap_timer_update(&s->timer);
885 c3d2689d balrog
        break;
886 c3d2689d balrog
887 c3d2689d balrog
    case 0x04:        /* LOAD_TIMER */
888 c3d2689d balrog
        s->timer.reset_val = value & 0xffff;
889 c3d2689d balrog
        break;
890 c3d2689d balrog
891 c3d2689d balrog
    case 0x08:        /* TIMER_MODE */
892 c3d2689d balrog
        if (!s->mode && ((value >> 15) & 1))
893 c3d2689d balrog
            omap_clk_get(s->timer.clk);
894 c3d2689d balrog
        s->mode |= (value >> 15) & 1;
895 c3d2689d balrog
        if (s->last_wr == 0xf5) {
896 c3d2689d balrog
            if ((value & 0xff) == 0xa0) {
897 d8f699cb balrog
                if (s->mode) {
898 d8f699cb balrog
                    s->mode = 0;
899 d8f699cb balrog
                    omap_clk_put(s->timer.clk);
900 d8f699cb balrog
                }
901 c3d2689d balrog
            } else {
902 c3d2689d balrog
                /* XXX: on T|E hardware somehow this has no effect,
903 c3d2689d balrog
                 * on Zire 71 it works as specified.  */
904 c3d2689d balrog
                s->reset = 1;
905 c3d2689d balrog
                qemu_system_reset_request();
906 c3d2689d balrog
            }
907 c3d2689d balrog
        }
908 c3d2689d balrog
        s->last_wr = value & 0xff;
909 c3d2689d balrog
        break;
910 c3d2689d balrog
911 c3d2689d balrog
    default:
912 c3d2689d balrog
        OMAP_BAD_REG(addr);
913 c3d2689d balrog
    }
914 c3d2689d balrog
}
915 c3d2689d balrog
916 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_wd_timer_readfn[] = {
917 c3d2689d balrog
    omap_badwidth_read16,
918 c3d2689d balrog
    omap_wd_timer_read,
919 c3d2689d balrog
    omap_badwidth_read16,
920 c3d2689d balrog
};
921 c3d2689d balrog
922 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_wd_timer_writefn[] = {
923 c3d2689d balrog
    omap_badwidth_write16,
924 c3d2689d balrog
    omap_wd_timer_write,
925 c3d2689d balrog
    omap_badwidth_write16,
926 c3d2689d balrog
};
927 c3d2689d balrog
928 c3d2689d balrog
static void omap_wd_timer_reset(struct omap_watchdog_timer_s *s)
929 c3d2689d balrog
{
930 c3d2689d balrog
    qemu_del_timer(s->timer.timer);
931 c3d2689d balrog
    if (!s->mode)
932 c3d2689d balrog
        omap_clk_get(s->timer.clk);
933 c3d2689d balrog
    s->mode = 1;
934 c3d2689d balrog
    s->free = 1;
935 c3d2689d balrog
    s->reset = 0;
936 c3d2689d balrog
    s->timer.enable = 1;
937 c3d2689d balrog
    s->timer.it_ena = 1;
938 c3d2689d balrog
    s->timer.reset_val = 0xffff;
939 c3d2689d balrog
    s->timer.val = 0;
940 c3d2689d balrog
    s->timer.st = 0;
941 c3d2689d balrog
    s->timer.ptv = 0;
942 c3d2689d balrog
    s->timer.ar = 0;
943 c3d2689d balrog
    omap_timer_update(&s->timer);
944 c3d2689d balrog
}
945 c3d2689d balrog
946 c227f099 Anthony Liguori
struct omap_watchdog_timer_s *omap_wd_timer_init(target_phys_addr_t base,
947 c3d2689d balrog
                qemu_irq irq, omap_clk clk)
948 c3d2689d balrog
{
949 c3d2689d balrog
    int iomemtype;
950 c3d2689d balrog
    struct omap_watchdog_timer_s *s = (struct omap_watchdog_timer_s *)
951 c3d2689d balrog
            qemu_mallocz(sizeof(struct omap_watchdog_timer_s));
952 c3d2689d balrog
953 c3d2689d balrog
    s->timer.irq = irq;
954 c3d2689d balrog
    s->timer.clk = clk;
955 c3d2689d balrog
    s->timer.timer = qemu_new_timer(vm_clock, omap_timer_tick, &s->timer);
956 c3d2689d balrog
    omap_wd_timer_reset(s);
957 c3d2689d balrog
    omap_timer_clk_setup(&s->timer);
958 c3d2689d balrog
959 1eed09cb Avi Kivity
    iomemtype = cpu_register_io_memory(omap_wd_timer_readfn,
960 c3d2689d balrog
                    omap_wd_timer_writefn, s);
961 8da3ff18 pbrook
    cpu_register_physical_memory(base, 0x100, iomemtype);
962 c3d2689d balrog
963 c3d2689d balrog
    return s;
964 c3d2689d balrog
}
965 c3d2689d balrog
966 c3d2689d balrog
/* 32-kHz timer */
967 c3d2689d balrog
struct omap_32khz_timer_s {
968 c3d2689d balrog
    struct omap_mpu_timer_s timer;
969 c3d2689d balrog
};
970 c3d2689d balrog
971 c227f099 Anthony Liguori
static uint32_t omap_os_timer_read(void *opaque, target_phys_addr_t addr)
972 c3d2689d balrog
{
973 c3d2689d balrog
    struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque;
974 cf965d24 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
975 c3d2689d balrog
976 c3d2689d balrog
    switch (offset) {
977 c3d2689d balrog
    case 0x00:        /* TVR */
978 c3d2689d balrog
        return s->timer.reset_val;
979 c3d2689d balrog
980 c3d2689d balrog
    case 0x04:        /* TCR */
981 c3d2689d balrog
        return omap_timer_read(&s->timer);
982 c3d2689d balrog
983 c3d2689d balrog
    case 0x08:        /* CR */
984 c3d2689d balrog
        return (s->timer.ar << 3) | (s->timer.it_ena << 2) | s->timer.st;
985 c3d2689d balrog
986 c3d2689d balrog
    default:
987 c3d2689d balrog
        break;
988 c3d2689d balrog
    }
989 c3d2689d balrog
    OMAP_BAD_REG(addr);
990 c3d2689d balrog
    return 0;
991 c3d2689d balrog
}
992 c3d2689d balrog
993 c227f099 Anthony Liguori
static void omap_os_timer_write(void *opaque, target_phys_addr_t addr,
994 c3d2689d balrog
                uint32_t value)
995 c3d2689d balrog
{
996 c3d2689d balrog
    struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *) opaque;
997 cf965d24 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
998 c3d2689d balrog
999 c3d2689d balrog
    switch (offset) {
1000 c3d2689d balrog
    case 0x00:        /* TVR */
1001 c3d2689d balrog
        s->timer.reset_val = value & 0x00ffffff;
1002 c3d2689d balrog
        break;
1003 c3d2689d balrog
1004 c3d2689d balrog
    case 0x04:        /* TCR */
1005 c3d2689d balrog
        OMAP_RO_REG(addr);
1006 c3d2689d balrog
        break;
1007 c3d2689d balrog
1008 c3d2689d balrog
    case 0x08:        /* CR */
1009 c3d2689d balrog
        s->timer.ar = (value >> 3) & 1;
1010 c3d2689d balrog
        s->timer.it_ena = (value >> 2) & 1;
1011 c3d2689d balrog
        if (s->timer.st != (value & 1) || (value & 2)) {
1012 c3d2689d balrog
            omap_timer_sync(&s->timer);
1013 c3d2689d balrog
            s->timer.enable = value & 1;
1014 c3d2689d balrog
            s->timer.st = value & 1;
1015 c3d2689d balrog
            omap_timer_update(&s->timer);
1016 c3d2689d balrog
        }
1017 c3d2689d balrog
        break;
1018 c3d2689d balrog
1019 c3d2689d balrog
    default:
1020 c3d2689d balrog
        OMAP_BAD_REG(addr);
1021 c3d2689d balrog
    }
1022 c3d2689d balrog
}
1023 c3d2689d balrog
1024 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_os_timer_readfn[] = {
1025 c3d2689d balrog
    omap_badwidth_read32,
1026 c3d2689d balrog
    omap_badwidth_read32,
1027 c3d2689d balrog
    omap_os_timer_read,
1028 c3d2689d balrog
};
1029 c3d2689d balrog
1030 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_os_timer_writefn[] = {
1031 c3d2689d balrog
    omap_badwidth_write32,
1032 c3d2689d balrog
    omap_badwidth_write32,
1033 c3d2689d balrog
    omap_os_timer_write,
1034 c3d2689d balrog
};
1035 c3d2689d balrog
1036 c3d2689d balrog
static void omap_os_timer_reset(struct omap_32khz_timer_s *s)
1037 c3d2689d balrog
{
1038 c3d2689d balrog
    qemu_del_timer(s->timer.timer);
1039 c3d2689d balrog
    s->timer.enable = 0;
1040 c3d2689d balrog
    s->timer.it_ena = 0;
1041 c3d2689d balrog
    s->timer.reset_val = 0x00ffffff;
1042 c3d2689d balrog
    s->timer.val = 0;
1043 c3d2689d balrog
    s->timer.st = 0;
1044 c3d2689d balrog
    s->timer.ptv = 0;
1045 c3d2689d balrog
    s->timer.ar = 1;
1046 c3d2689d balrog
}
1047 c3d2689d balrog
1048 c227f099 Anthony Liguori
struct omap_32khz_timer_s *omap_os_timer_init(target_phys_addr_t base,
1049 c3d2689d balrog
                qemu_irq irq, omap_clk clk)
1050 c3d2689d balrog
{
1051 c3d2689d balrog
    int iomemtype;
1052 c3d2689d balrog
    struct omap_32khz_timer_s *s = (struct omap_32khz_timer_s *)
1053 c3d2689d balrog
            qemu_mallocz(sizeof(struct omap_32khz_timer_s));
1054 c3d2689d balrog
1055 c3d2689d balrog
    s->timer.irq = irq;
1056 c3d2689d balrog
    s->timer.clk = clk;
1057 c3d2689d balrog
    s->timer.timer = qemu_new_timer(vm_clock, omap_timer_tick, &s->timer);
1058 c3d2689d balrog
    omap_os_timer_reset(s);
1059 c3d2689d balrog
    omap_timer_clk_setup(&s->timer);
1060 c3d2689d balrog
1061 1eed09cb Avi Kivity
    iomemtype = cpu_register_io_memory(omap_os_timer_readfn,
1062 c3d2689d balrog
                    omap_os_timer_writefn, s);
1063 8da3ff18 pbrook
    cpu_register_physical_memory(base, 0x800, iomemtype);
1064 c3d2689d balrog
1065 c3d2689d balrog
    return s;
1066 c3d2689d balrog
}
1067 c3d2689d balrog
1068 c3d2689d balrog
/* Ultra Low-Power Device Module */
1069 c227f099 Anthony Liguori
static uint32_t omap_ulpd_pm_read(void *opaque, target_phys_addr_t addr)
1070 c3d2689d balrog
{
1071 c3d2689d balrog
    struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1072 c3d2689d balrog
    uint16_t ret;
1073 c3d2689d balrog
1074 8da3ff18 pbrook
    switch (addr) {
1075 c3d2689d balrog
    case 0x14:        /* IT_STATUS */
1076 8da3ff18 pbrook
        ret = s->ulpd_pm_regs[addr >> 2];
1077 8da3ff18 pbrook
        s->ulpd_pm_regs[addr >> 2] = 0;
1078 c3d2689d balrog
        qemu_irq_lower(s->irq[1][OMAP_INT_GAUGE_32K]);
1079 c3d2689d balrog
        return ret;
1080 c3d2689d balrog
1081 c3d2689d balrog
    case 0x18:        /* Reserved */
1082 c3d2689d balrog
    case 0x1c:        /* Reserved */
1083 c3d2689d balrog
    case 0x20:        /* Reserved */
1084 c3d2689d balrog
    case 0x28:        /* Reserved */
1085 c3d2689d balrog
    case 0x2c:        /* Reserved */
1086 c3d2689d balrog
        OMAP_BAD_REG(addr);
1087 c3d2689d balrog
    case 0x00:        /* COUNTER_32_LSB */
1088 c3d2689d balrog
    case 0x04:        /* COUNTER_32_MSB */
1089 c3d2689d balrog
    case 0x08:        /* COUNTER_HIGH_FREQ_LSB */
1090 c3d2689d balrog
    case 0x0c:        /* COUNTER_HIGH_FREQ_MSB */
1091 c3d2689d balrog
    case 0x10:        /* GAUGING_CTRL */
1092 c3d2689d balrog
    case 0x24:        /* SETUP_ANALOG_CELL3_ULPD1 */
1093 c3d2689d balrog
    case 0x30:        /* CLOCK_CTRL */
1094 c3d2689d balrog
    case 0x34:        /* SOFT_REQ */
1095 c3d2689d balrog
    case 0x38:        /* COUNTER_32_FIQ */
1096 c3d2689d balrog
    case 0x3c:        /* DPLL_CTRL */
1097 c3d2689d balrog
    case 0x40:        /* STATUS_REQ */
1098 c3d2689d balrog
        /* XXX: check clk::usecount state for every clock */
1099 c3d2689d balrog
    case 0x48:        /* LOCL_TIME */
1100 c3d2689d balrog
    case 0x4c:        /* APLL_CTRL */
1101 c3d2689d balrog
    case 0x50:        /* POWER_CTRL */
1102 8da3ff18 pbrook
        return s->ulpd_pm_regs[addr >> 2];
1103 c3d2689d balrog
    }
1104 c3d2689d balrog
1105 c3d2689d balrog
    OMAP_BAD_REG(addr);
1106 c3d2689d balrog
    return 0;
1107 c3d2689d balrog
}
1108 c3d2689d balrog
1109 c3d2689d balrog
static inline void omap_ulpd_clk_update(struct omap_mpu_state_s *s,
1110 c3d2689d balrog
                uint16_t diff, uint16_t value)
1111 c3d2689d balrog
{
1112 c3d2689d balrog
    if (diff & (1 << 4))                                /* USB_MCLK_EN */
1113 c3d2689d balrog
        omap_clk_onoff(omap_findclk(s, "usb_clk0"), (value >> 4) & 1);
1114 c3d2689d balrog
    if (diff & (1 << 5))                                /* DIS_USB_PVCI_CLK */
1115 c3d2689d balrog
        omap_clk_onoff(omap_findclk(s, "usb_w2fc_ck"), (~value >> 5) & 1);
1116 c3d2689d balrog
}
1117 c3d2689d balrog
1118 c3d2689d balrog
static inline void omap_ulpd_req_update(struct omap_mpu_state_s *s,
1119 c3d2689d balrog
                uint16_t diff, uint16_t value)
1120 c3d2689d balrog
{
1121 c3d2689d balrog
    if (diff & (1 << 0))                                /* SOFT_DPLL_REQ */
1122 c3d2689d balrog
        omap_clk_canidle(omap_findclk(s, "dpll4"), (~value >> 0) & 1);
1123 c3d2689d balrog
    if (diff & (1 << 1))                                /* SOFT_COM_REQ */
1124 c3d2689d balrog
        omap_clk_canidle(omap_findclk(s, "com_mclk_out"), (~value >> 1) & 1);
1125 c3d2689d balrog
    if (diff & (1 << 2))                                /* SOFT_SDW_REQ */
1126 c3d2689d balrog
        omap_clk_canidle(omap_findclk(s, "bt_mclk_out"), (~value >> 2) & 1);
1127 c3d2689d balrog
    if (diff & (1 << 3))                                /* SOFT_USB_REQ */
1128 c3d2689d balrog
        omap_clk_canidle(omap_findclk(s, "usb_clk0"), (~value >> 3) & 1);
1129 c3d2689d balrog
}
1130 c3d2689d balrog
1131 c227f099 Anthony Liguori
static void omap_ulpd_pm_write(void *opaque, target_phys_addr_t addr,
1132 c3d2689d balrog
                uint32_t value)
1133 c3d2689d balrog
{
1134 c3d2689d balrog
    struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1135 c3d2689d balrog
    int64_t now, ticks;
1136 c3d2689d balrog
    int div, mult;
1137 c3d2689d balrog
    static const int bypass_div[4] = { 1, 2, 4, 4 };
1138 c3d2689d balrog
    uint16_t diff;
1139 c3d2689d balrog
1140 8da3ff18 pbrook
    switch (addr) {
1141 c3d2689d balrog
    case 0x00:        /* COUNTER_32_LSB */
1142 c3d2689d balrog
    case 0x04:        /* COUNTER_32_MSB */
1143 c3d2689d balrog
    case 0x08:        /* COUNTER_HIGH_FREQ_LSB */
1144 c3d2689d balrog
    case 0x0c:        /* COUNTER_HIGH_FREQ_MSB */
1145 c3d2689d balrog
    case 0x14:        /* IT_STATUS */
1146 c3d2689d balrog
    case 0x40:        /* STATUS_REQ */
1147 c3d2689d balrog
        OMAP_RO_REG(addr);
1148 c3d2689d balrog
        break;
1149 c3d2689d balrog
1150 c3d2689d balrog
    case 0x10:        /* GAUGING_CTRL */
1151 c3d2689d balrog
        /* Bits 0 and 1 seem to be confused in the OMAP 310 TRM */
1152 8da3ff18 pbrook
        if ((s->ulpd_pm_regs[addr >> 2] ^ value) & 1) {
1153 c3d2689d balrog
            now = qemu_get_clock(vm_clock);
1154 c3d2689d balrog
1155 c3d2689d balrog
            if (value & 1)
1156 c3d2689d balrog
                s->ulpd_gauge_start = now;
1157 c3d2689d balrog
            else {
1158 c3d2689d balrog
                now -= s->ulpd_gauge_start;
1159 c3d2689d balrog
1160 c3d2689d balrog
                /* 32-kHz ticks */
1161 6ee093c9 Juan Quintela
                ticks = muldiv64(now, 32768, get_ticks_per_sec());
1162 c3d2689d balrog
                s->ulpd_pm_regs[0x00 >> 2] = (ticks >>  0) & 0xffff;
1163 c3d2689d balrog
                s->ulpd_pm_regs[0x04 >> 2] = (ticks >> 16) & 0xffff;
1164 c3d2689d balrog
                if (ticks >> 32)        /* OVERFLOW_32K */
1165 c3d2689d balrog
                    s->ulpd_pm_regs[0x14 >> 2] |= 1 << 2;
1166 c3d2689d balrog
1167 c3d2689d balrog
                /* High frequency ticks */
1168 6ee093c9 Juan Quintela
                ticks = muldiv64(now, 12000000, get_ticks_per_sec());
1169 c3d2689d balrog
                s->ulpd_pm_regs[0x08 >> 2] = (ticks >>  0) & 0xffff;
1170 c3d2689d balrog
                s->ulpd_pm_regs[0x0c >> 2] = (ticks >> 16) & 0xffff;
1171 c3d2689d balrog
                if (ticks >> 32)        /* OVERFLOW_HI_FREQ */
1172 c3d2689d balrog
                    s->ulpd_pm_regs[0x14 >> 2] |= 1 << 1;
1173 c3d2689d balrog
1174 c3d2689d balrog
                s->ulpd_pm_regs[0x14 >> 2] |= 1 << 0;        /* IT_GAUGING */
1175 c3d2689d balrog
                qemu_irq_raise(s->irq[1][OMAP_INT_GAUGE_32K]);
1176 c3d2689d balrog
            }
1177 c3d2689d balrog
        }
1178 8da3ff18 pbrook
        s->ulpd_pm_regs[addr >> 2] = value;
1179 c3d2689d balrog
        break;
1180 c3d2689d balrog
1181 c3d2689d balrog
    case 0x18:        /* Reserved */
1182 c3d2689d balrog
    case 0x1c:        /* Reserved */
1183 c3d2689d balrog
    case 0x20:        /* Reserved */
1184 c3d2689d balrog
    case 0x28:        /* Reserved */
1185 c3d2689d balrog
    case 0x2c:        /* Reserved */
1186 c3d2689d balrog
        OMAP_BAD_REG(addr);
1187 c3d2689d balrog
    case 0x24:        /* SETUP_ANALOG_CELL3_ULPD1 */
1188 c3d2689d balrog
    case 0x38:        /* COUNTER_32_FIQ */
1189 c3d2689d balrog
    case 0x48:        /* LOCL_TIME */
1190 c3d2689d balrog
    case 0x50:        /* POWER_CTRL */
1191 8da3ff18 pbrook
        s->ulpd_pm_regs[addr >> 2] = value;
1192 c3d2689d balrog
        break;
1193 c3d2689d balrog
1194 c3d2689d balrog
    case 0x30:        /* CLOCK_CTRL */
1195 8da3ff18 pbrook
        diff = s->ulpd_pm_regs[addr >> 2] ^ value;
1196 8da3ff18 pbrook
        s->ulpd_pm_regs[addr >> 2] = value & 0x3f;
1197 c3d2689d balrog
        omap_ulpd_clk_update(s, diff, value);
1198 c3d2689d balrog
        break;
1199 c3d2689d balrog
1200 c3d2689d balrog
    case 0x34:        /* SOFT_REQ */
1201 8da3ff18 pbrook
        diff = s->ulpd_pm_regs[addr >> 2] ^ value;
1202 8da3ff18 pbrook
        s->ulpd_pm_regs[addr >> 2] = value & 0x1f;
1203 c3d2689d balrog
        omap_ulpd_req_update(s, diff, value);
1204 c3d2689d balrog
        break;
1205 c3d2689d balrog
1206 c3d2689d balrog
    case 0x3c:        /* DPLL_CTRL */
1207 c3d2689d balrog
        /* XXX: OMAP310 TRM claims bit 3 is PLL_ENABLE, and bit 4 is
1208 c3d2689d balrog
         * omitted altogether, probably a typo.  */
1209 c3d2689d balrog
        /* This register has identical semantics with DPLL(1:3) control
1210 c3d2689d balrog
         * registers, see omap_dpll_write() */
1211 8da3ff18 pbrook
        diff = s->ulpd_pm_regs[addr >> 2] & value;
1212 8da3ff18 pbrook
        s->ulpd_pm_regs[addr >> 2] = value & 0x2fff;
1213 c3d2689d balrog
        if (diff & (0x3ff << 2)) {
1214 c3d2689d balrog
            if (value & (1 << 4)) {                        /* PLL_ENABLE */
1215 c3d2689d balrog
                div = ((value >> 5) & 3) + 1;                /* PLL_DIV */
1216 c3d2689d balrog
                mult = MIN((value >> 7) & 0x1f, 1);        /* PLL_MULT */
1217 c3d2689d balrog
            } else {
1218 c3d2689d balrog
                div = bypass_div[((value >> 2) & 3)];        /* BYPASS_DIV */
1219 c3d2689d balrog
                mult = 1;
1220 c3d2689d balrog
            }
1221 c3d2689d balrog
            omap_clk_setrate(omap_findclk(s, "dpll4"), div, mult);
1222 c3d2689d balrog
        }
1223 c3d2689d balrog
1224 c3d2689d balrog
        /* Enter the desired mode.  */
1225 8da3ff18 pbrook
        s->ulpd_pm_regs[addr >> 2] =
1226 8da3ff18 pbrook
                (s->ulpd_pm_regs[addr >> 2] & 0xfffe) |
1227 8da3ff18 pbrook
                ((s->ulpd_pm_regs[addr >> 2] >> 4) & 1);
1228 c3d2689d balrog
1229 c3d2689d balrog
        /* Act as if the lock is restored.  */
1230 8da3ff18 pbrook
        s->ulpd_pm_regs[addr >> 2] |= 2;
1231 c3d2689d balrog
        break;
1232 c3d2689d balrog
1233 c3d2689d balrog
    case 0x4c:        /* APLL_CTRL */
1234 8da3ff18 pbrook
        diff = s->ulpd_pm_regs[addr >> 2] & value;
1235 8da3ff18 pbrook
        s->ulpd_pm_regs[addr >> 2] = value & 0xf;
1236 c3d2689d balrog
        if (diff & (1 << 0))                                /* APLL_NDPLL_SWITCH */
1237 c3d2689d balrog
            omap_clk_reparent(omap_findclk(s, "ck_48m"), omap_findclk(s,
1238 c3d2689d balrog
                                    (value & (1 << 0)) ? "apll" : "dpll4"));
1239 c3d2689d balrog
        break;
1240 c3d2689d balrog
1241 c3d2689d balrog
    default:
1242 c3d2689d balrog
        OMAP_BAD_REG(addr);
1243 c3d2689d balrog
    }
1244 c3d2689d balrog
}
1245 c3d2689d balrog
1246 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_ulpd_pm_readfn[] = {
1247 c3d2689d balrog
    omap_badwidth_read16,
1248 c3d2689d balrog
    omap_ulpd_pm_read,
1249 c3d2689d balrog
    omap_badwidth_read16,
1250 c3d2689d balrog
};
1251 c3d2689d balrog
1252 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_ulpd_pm_writefn[] = {
1253 c3d2689d balrog
    omap_badwidth_write16,
1254 c3d2689d balrog
    omap_ulpd_pm_write,
1255 c3d2689d balrog
    omap_badwidth_write16,
1256 c3d2689d balrog
};
1257 c3d2689d balrog
1258 c3d2689d balrog
static void omap_ulpd_pm_reset(struct omap_mpu_state_s *mpu)
1259 c3d2689d balrog
{
1260 c3d2689d balrog
    mpu->ulpd_pm_regs[0x00 >> 2] = 0x0001;
1261 c3d2689d balrog
    mpu->ulpd_pm_regs[0x04 >> 2] = 0x0000;
1262 c3d2689d balrog
    mpu->ulpd_pm_regs[0x08 >> 2] = 0x0001;
1263 c3d2689d balrog
    mpu->ulpd_pm_regs[0x0c >> 2] = 0x0000;
1264 c3d2689d balrog
    mpu->ulpd_pm_regs[0x10 >> 2] = 0x0000;
1265 c3d2689d balrog
    mpu->ulpd_pm_regs[0x18 >> 2] = 0x01;
1266 c3d2689d balrog
    mpu->ulpd_pm_regs[0x1c >> 2] = 0x01;
1267 c3d2689d balrog
    mpu->ulpd_pm_regs[0x20 >> 2] = 0x01;
1268 c3d2689d balrog
    mpu->ulpd_pm_regs[0x24 >> 2] = 0x03ff;
1269 c3d2689d balrog
    mpu->ulpd_pm_regs[0x28 >> 2] = 0x01;
1270 c3d2689d balrog
    mpu->ulpd_pm_regs[0x2c >> 2] = 0x01;
1271 c3d2689d balrog
    omap_ulpd_clk_update(mpu, mpu->ulpd_pm_regs[0x30 >> 2], 0x0000);
1272 c3d2689d balrog
    mpu->ulpd_pm_regs[0x30 >> 2] = 0x0000;
1273 c3d2689d balrog
    omap_ulpd_req_update(mpu, mpu->ulpd_pm_regs[0x34 >> 2], 0x0000);
1274 c3d2689d balrog
    mpu->ulpd_pm_regs[0x34 >> 2] = 0x0000;
1275 c3d2689d balrog
    mpu->ulpd_pm_regs[0x38 >> 2] = 0x0001;
1276 c3d2689d balrog
    mpu->ulpd_pm_regs[0x3c >> 2] = 0x2211;
1277 c3d2689d balrog
    mpu->ulpd_pm_regs[0x40 >> 2] = 0x0000; /* FIXME: dump a real STATUS_REQ */
1278 c3d2689d balrog
    mpu->ulpd_pm_regs[0x48 >> 2] = 0x960;
1279 c3d2689d balrog
    mpu->ulpd_pm_regs[0x4c >> 2] = 0x08;
1280 c3d2689d balrog
    mpu->ulpd_pm_regs[0x50 >> 2] = 0x08;
1281 c3d2689d balrog
    omap_clk_setrate(omap_findclk(mpu, "dpll4"), 1, 4);
1282 c3d2689d balrog
    omap_clk_reparent(omap_findclk(mpu, "ck_48m"), omap_findclk(mpu, "dpll4"));
1283 c3d2689d balrog
}
1284 c3d2689d balrog
1285 c227f099 Anthony Liguori
static void omap_ulpd_pm_init(target_phys_addr_t base,
1286 c3d2689d balrog
                struct omap_mpu_state_s *mpu)
1287 c3d2689d balrog
{
1288 1eed09cb Avi Kivity
    int iomemtype = cpu_register_io_memory(omap_ulpd_pm_readfn,
1289 c3d2689d balrog
                    omap_ulpd_pm_writefn, mpu);
1290 c3d2689d balrog
1291 8da3ff18 pbrook
    cpu_register_physical_memory(base, 0x800, iomemtype);
1292 c3d2689d balrog
    omap_ulpd_pm_reset(mpu);
1293 c3d2689d balrog
}
1294 c3d2689d balrog
1295 c3d2689d balrog
/* OMAP Pin Configuration */
1296 c227f099 Anthony Liguori
static uint32_t omap_pin_cfg_read(void *opaque, target_phys_addr_t addr)
1297 c3d2689d balrog
{
1298 c3d2689d balrog
    struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1299 c3d2689d balrog
1300 8da3ff18 pbrook
    switch (addr) {
1301 c3d2689d balrog
    case 0x00:        /* FUNC_MUX_CTRL_0 */
1302 c3d2689d balrog
    case 0x04:        /* FUNC_MUX_CTRL_1 */
1303 c3d2689d balrog
    case 0x08:        /* FUNC_MUX_CTRL_2 */
1304 8da3ff18 pbrook
        return s->func_mux_ctrl[addr >> 2];
1305 c3d2689d balrog
1306 c3d2689d balrog
    case 0x0c:        /* COMP_MODE_CTRL_0 */
1307 c3d2689d balrog
        return s->comp_mode_ctrl[0];
1308 c3d2689d balrog
1309 c3d2689d balrog
    case 0x10:        /* FUNC_MUX_CTRL_3 */
1310 c3d2689d balrog
    case 0x14:        /* FUNC_MUX_CTRL_4 */
1311 c3d2689d balrog
    case 0x18:        /* FUNC_MUX_CTRL_5 */
1312 c3d2689d balrog
    case 0x1c:        /* FUNC_MUX_CTRL_6 */
1313 c3d2689d balrog
    case 0x20:        /* FUNC_MUX_CTRL_7 */
1314 c3d2689d balrog
    case 0x24:        /* FUNC_MUX_CTRL_8 */
1315 c3d2689d balrog
    case 0x28:        /* FUNC_MUX_CTRL_9 */
1316 c3d2689d balrog
    case 0x2c:        /* FUNC_MUX_CTRL_A */
1317 c3d2689d balrog
    case 0x30:        /* FUNC_MUX_CTRL_B */
1318 c3d2689d balrog
    case 0x34:        /* FUNC_MUX_CTRL_C */
1319 c3d2689d balrog
    case 0x38:        /* FUNC_MUX_CTRL_D */
1320 8da3ff18 pbrook
        return s->func_mux_ctrl[(addr >> 2) - 1];
1321 c3d2689d balrog
1322 c3d2689d balrog
    case 0x40:        /* PULL_DWN_CTRL_0 */
1323 c3d2689d balrog
    case 0x44:        /* PULL_DWN_CTRL_1 */
1324 c3d2689d balrog
    case 0x48:        /* PULL_DWN_CTRL_2 */
1325 c3d2689d balrog
    case 0x4c:        /* PULL_DWN_CTRL_3 */
1326 8da3ff18 pbrook
        return s->pull_dwn_ctrl[(addr & 0xf) >> 2];
1327 c3d2689d balrog
1328 c3d2689d balrog
    case 0x50:        /* GATE_INH_CTRL_0 */
1329 c3d2689d balrog
        return s->gate_inh_ctrl[0];
1330 c3d2689d balrog
1331 c3d2689d balrog
    case 0x60:        /* VOLTAGE_CTRL_0 */
1332 c3d2689d balrog
        return s->voltage_ctrl[0];
1333 c3d2689d balrog
1334 c3d2689d balrog
    case 0x70:        /* TEST_DBG_CTRL_0 */
1335 c3d2689d balrog
        return s->test_dbg_ctrl[0];
1336 c3d2689d balrog
1337 c3d2689d balrog
    case 0x80:        /* MOD_CONF_CTRL_0 */
1338 c3d2689d balrog
        return s->mod_conf_ctrl[0];
1339 c3d2689d balrog
    }
1340 c3d2689d balrog
1341 c3d2689d balrog
    OMAP_BAD_REG(addr);
1342 c3d2689d balrog
    return 0;
1343 c3d2689d balrog
}
1344 c3d2689d balrog
1345 c3d2689d balrog
static inline void omap_pin_funcmux0_update(struct omap_mpu_state_s *s,
1346 c3d2689d balrog
                uint32_t diff, uint32_t value)
1347 c3d2689d balrog
{
1348 c3d2689d balrog
    if (s->compat1509) {
1349 c3d2689d balrog
        if (diff & (1 << 9))                        /* BLUETOOTH */
1350 c3d2689d balrog
            omap_clk_onoff(omap_findclk(s, "bt_mclk_out"),
1351 c3d2689d balrog
                            (~value >> 9) & 1);
1352 c3d2689d balrog
        if (diff & (1 << 7))                        /* USB.CLKO */
1353 c3d2689d balrog
            omap_clk_onoff(omap_findclk(s, "usb.clko"),
1354 c3d2689d balrog
                            (value >> 7) & 1);
1355 c3d2689d balrog
    }
1356 c3d2689d balrog
}
1357 c3d2689d balrog
1358 c3d2689d balrog
static inline void omap_pin_funcmux1_update(struct omap_mpu_state_s *s,
1359 c3d2689d balrog
                uint32_t diff, uint32_t value)
1360 c3d2689d balrog
{
1361 c3d2689d balrog
    if (s->compat1509) {
1362 c3d2689d balrog
        if (diff & (1 << 31))                        /* MCBSP3_CLK_HIZ_DI */
1363 c3d2689d balrog
            omap_clk_onoff(omap_findclk(s, "mcbsp3.clkx"),
1364 c3d2689d balrog
                            (value >> 31) & 1);
1365 c3d2689d balrog
        if (diff & (1 << 1))                        /* CLK32K */
1366 c3d2689d balrog
            omap_clk_onoff(omap_findclk(s, "clk32k_out"),
1367 c3d2689d balrog
                            (~value >> 1) & 1);
1368 c3d2689d balrog
    }
1369 c3d2689d balrog
}
1370 c3d2689d balrog
1371 c3d2689d balrog
static inline void omap_pin_modconf1_update(struct omap_mpu_state_s *s,
1372 c3d2689d balrog
                uint32_t diff, uint32_t value)
1373 c3d2689d balrog
{
1374 c3d2689d balrog
    if (diff & (1 << 31))                        /* CONF_MOD_UART3_CLK_MODE_R */
1375 c3d2689d balrog
         omap_clk_reparent(omap_findclk(s, "uart3_ck"),
1376 c3d2689d balrog
                         omap_findclk(s, ((value >> 31) & 1) ?
1377 c3d2689d balrog
                                 "ck_48m" : "armper_ck"));
1378 c3d2689d balrog
    if (diff & (1 << 30))                        /* CONF_MOD_UART2_CLK_MODE_R */
1379 c3d2689d balrog
         omap_clk_reparent(omap_findclk(s, "uart2_ck"),
1380 c3d2689d balrog
                         omap_findclk(s, ((value >> 30) & 1) ?
1381 c3d2689d balrog
                                 "ck_48m" : "armper_ck"));
1382 c3d2689d balrog
    if (diff & (1 << 29))                        /* CONF_MOD_UART1_CLK_MODE_R */
1383 c3d2689d balrog
         omap_clk_reparent(omap_findclk(s, "uart1_ck"),
1384 c3d2689d balrog
                         omap_findclk(s, ((value >> 29) & 1) ?
1385 c3d2689d balrog
                                 "ck_48m" : "armper_ck"));
1386 c3d2689d balrog
    if (diff & (1 << 23))                        /* CONF_MOD_MMC_SD_CLK_REQ_R */
1387 c3d2689d balrog
         omap_clk_reparent(omap_findclk(s, "mmc_ck"),
1388 c3d2689d balrog
                         omap_findclk(s, ((value >> 23) & 1) ?
1389 c3d2689d balrog
                                 "ck_48m" : "armper_ck"));
1390 c3d2689d balrog
    if (diff & (1 << 12))                        /* CONF_MOD_COM_MCLK_12_48_S */
1391 c3d2689d balrog
         omap_clk_reparent(omap_findclk(s, "com_mclk_out"),
1392 c3d2689d balrog
                         omap_findclk(s, ((value >> 12) & 1) ?
1393 c3d2689d balrog
                                 "ck_48m" : "armper_ck"));
1394 c3d2689d balrog
    if (diff & (1 << 9))                        /* CONF_MOD_USB_HOST_HHC_UHO */
1395 c3d2689d balrog
         omap_clk_onoff(omap_findclk(s, "usb_hhc_ck"), (value >> 9) & 1);
1396 c3d2689d balrog
}
1397 c3d2689d balrog
1398 c227f099 Anthony Liguori
static void omap_pin_cfg_write(void *opaque, target_phys_addr_t addr,
1399 c3d2689d balrog
                uint32_t value)
1400 c3d2689d balrog
{
1401 c3d2689d balrog
    struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1402 c3d2689d balrog
    uint32_t diff;
1403 c3d2689d balrog
1404 8da3ff18 pbrook
    switch (addr) {
1405 c3d2689d balrog
    case 0x00:        /* FUNC_MUX_CTRL_0 */
1406 8da3ff18 pbrook
        diff = s->func_mux_ctrl[addr >> 2] ^ value;
1407 8da3ff18 pbrook
        s->func_mux_ctrl[addr >> 2] = value;
1408 c3d2689d balrog
        omap_pin_funcmux0_update(s, diff, value);
1409 c3d2689d balrog
        return;
1410 c3d2689d balrog
1411 c3d2689d balrog
    case 0x04:        /* FUNC_MUX_CTRL_1 */
1412 8da3ff18 pbrook
        diff = s->func_mux_ctrl[addr >> 2] ^ value;
1413 8da3ff18 pbrook
        s->func_mux_ctrl[addr >> 2] = value;
1414 c3d2689d balrog
        omap_pin_funcmux1_update(s, diff, value);
1415 c3d2689d balrog
        return;
1416 c3d2689d balrog
1417 c3d2689d balrog
    case 0x08:        /* FUNC_MUX_CTRL_2 */
1418 8da3ff18 pbrook
        s->func_mux_ctrl[addr >> 2] = value;
1419 c3d2689d balrog
        return;
1420 c3d2689d balrog
1421 c3d2689d balrog
    case 0x0c:        /* COMP_MODE_CTRL_0 */
1422 c3d2689d balrog
        s->comp_mode_ctrl[0] = value;
1423 c3d2689d balrog
        s->compat1509 = (value != 0x0000eaef);
1424 c3d2689d balrog
        omap_pin_funcmux0_update(s, ~0, s->func_mux_ctrl[0]);
1425 c3d2689d balrog
        omap_pin_funcmux1_update(s, ~0, s->func_mux_ctrl[1]);
1426 c3d2689d balrog
        return;
1427 c3d2689d balrog
1428 c3d2689d balrog
    case 0x10:        /* FUNC_MUX_CTRL_3 */
1429 c3d2689d balrog
    case 0x14:        /* FUNC_MUX_CTRL_4 */
1430 c3d2689d balrog
    case 0x18:        /* FUNC_MUX_CTRL_5 */
1431 c3d2689d balrog
    case 0x1c:        /* FUNC_MUX_CTRL_6 */
1432 c3d2689d balrog
    case 0x20:        /* FUNC_MUX_CTRL_7 */
1433 c3d2689d balrog
    case 0x24:        /* FUNC_MUX_CTRL_8 */
1434 c3d2689d balrog
    case 0x28:        /* FUNC_MUX_CTRL_9 */
1435 c3d2689d balrog
    case 0x2c:        /* FUNC_MUX_CTRL_A */
1436 c3d2689d balrog
    case 0x30:        /* FUNC_MUX_CTRL_B */
1437 c3d2689d balrog
    case 0x34:        /* FUNC_MUX_CTRL_C */
1438 c3d2689d balrog
    case 0x38:        /* FUNC_MUX_CTRL_D */
1439 8da3ff18 pbrook
        s->func_mux_ctrl[(addr >> 2) - 1] = value;
1440 c3d2689d balrog
        return;
1441 c3d2689d balrog
1442 c3d2689d balrog
    case 0x40:        /* PULL_DWN_CTRL_0 */
1443 c3d2689d balrog
    case 0x44:        /* PULL_DWN_CTRL_1 */
1444 c3d2689d balrog
    case 0x48:        /* PULL_DWN_CTRL_2 */
1445 c3d2689d balrog
    case 0x4c:        /* PULL_DWN_CTRL_3 */
1446 8da3ff18 pbrook
        s->pull_dwn_ctrl[(addr & 0xf) >> 2] = value;
1447 c3d2689d balrog
        return;
1448 c3d2689d balrog
1449 c3d2689d balrog
    case 0x50:        /* GATE_INH_CTRL_0 */
1450 c3d2689d balrog
        s->gate_inh_ctrl[0] = value;
1451 c3d2689d balrog
        return;
1452 c3d2689d balrog
1453 c3d2689d balrog
    case 0x60:        /* VOLTAGE_CTRL_0 */
1454 c3d2689d balrog
        s->voltage_ctrl[0] = value;
1455 c3d2689d balrog
        return;
1456 c3d2689d balrog
1457 c3d2689d balrog
    case 0x70:        /* TEST_DBG_CTRL_0 */
1458 c3d2689d balrog
        s->test_dbg_ctrl[0] = value;
1459 c3d2689d balrog
        return;
1460 c3d2689d balrog
1461 c3d2689d balrog
    case 0x80:        /* MOD_CONF_CTRL_0 */
1462 c3d2689d balrog
        diff = s->mod_conf_ctrl[0] ^ value;
1463 c3d2689d balrog
        s->mod_conf_ctrl[0] = value;
1464 c3d2689d balrog
        omap_pin_modconf1_update(s, diff, value);
1465 c3d2689d balrog
        return;
1466 c3d2689d balrog
1467 c3d2689d balrog
    default:
1468 c3d2689d balrog
        OMAP_BAD_REG(addr);
1469 c3d2689d balrog
    }
1470 c3d2689d balrog
}
1471 c3d2689d balrog
1472 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_pin_cfg_readfn[] = {
1473 c3d2689d balrog
    omap_badwidth_read32,
1474 c3d2689d balrog
    omap_badwidth_read32,
1475 c3d2689d balrog
    omap_pin_cfg_read,
1476 c3d2689d balrog
};
1477 c3d2689d balrog
1478 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_pin_cfg_writefn[] = {
1479 c3d2689d balrog
    omap_badwidth_write32,
1480 c3d2689d balrog
    omap_badwidth_write32,
1481 c3d2689d balrog
    omap_pin_cfg_write,
1482 c3d2689d balrog
};
1483 c3d2689d balrog
1484 c3d2689d balrog
static void omap_pin_cfg_reset(struct omap_mpu_state_s *mpu)
1485 c3d2689d balrog
{
1486 c3d2689d balrog
    /* Start in Compatibility Mode.  */
1487 c3d2689d balrog
    mpu->compat1509 = 1;
1488 c3d2689d balrog
    omap_pin_funcmux0_update(mpu, mpu->func_mux_ctrl[0], 0);
1489 c3d2689d balrog
    omap_pin_funcmux1_update(mpu, mpu->func_mux_ctrl[1], 0);
1490 c3d2689d balrog
    omap_pin_modconf1_update(mpu, mpu->mod_conf_ctrl[0], 0);
1491 c3d2689d balrog
    memset(mpu->func_mux_ctrl, 0, sizeof(mpu->func_mux_ctrl));
1492 c3d2689d balrog
    memset(mpu->comp_mode_ctrl, 0, sizeof(mpu->comp_mode_ctrl));
1493 c3d2689d balrog
    memset(mpu->pull_dwn_ctrl, 0, sizeof(mpu->pull_dwn_ctrl));
1494 c3d2689d balrog
    memset(mpu->gate_inh_ctrl, 0, sizeof(mpu->gate_inh_ctrl));
1495 c3d2689d balrog
    memset(mpu->voltage_ctrl, 0, sizeof(mpu->voltage_ctrl));
1496 c3d2689d balrog
    memset(mpu->test_dbg_ctrl, 0, sizeof(mpu->test_dbg_ctrl));
1497 c3d2689d balrog
    memset(mpu->mod_conf_ctrl, 0, sizeof(mpu->mod_conf_ctrl));
1498 c3d2689d balrog
}
1499 c3d2689d balrog
1500 c227f099 Anthony Liguori
static void omap_pin_cfg_init(target_phys_addr_t base,
1501 c3d2689d balrog
                struct omap_mpu_state_s *mpu)
1502 c3d2689d balrog
{
1503 1eed09cb Avi Kivity
    int iomemtype = cpu_register_io_memory(omap_pin_cfg_readfn,
1504 c3d2689d balrog
                    omap_pin_cfg_writefn, mpu);
1505 c3d2689d balrog
1506 8da3ff18 pbrook
    cpu_register_physical_memory(base, 0x800, iomemtype);
1507 c3d2689d balrog
    omap_pin_cfg_reset(mpu);
1508 c3d2689d balrog
}
1509 c3d2689d balrog
1510 c3d2689d balrog
/* Device Identification, Die Identification */
1511 c227f099 Anthony Liguori
static uint32_t omap_id_read(void *opaque, target_phys_addr_t addr)
1512 c3d2689d balrog
{
1513 c3d2689d balrog
    struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1514 c3d2689d balrog
1515 c3d2689d balrog
    switch (addr) {
1516 c3d2689d balrog
    case 0xfffe1800:        /* DIE_ID_LSB */
1517 c3d2689d balrog
        return 0xc9581f0e;
1518 c3d2689d balrog
    case 0xfffe1804:        /* DIE_ID_MSB */
1519 c3d2689d balrog
        return 0xa8858bfa;
1520 c3d2689d balrog
1521 c3d2689d balrog
    case 0xfffe2000:        /* PRODUCT_ID_LSB */
1522 c3d2689d balrog
        return 0x00aaaafc;
1523 c3d2689d balrog
    case 0xfffe2004:        /* PRODUCT_ID_MSB */
1524 c3d2689d balrog
        return 0xcafeb574;
1525 c3d2689d balrog
1526 c3d2689d balrog
    case 0xfffed400:        /* JTAG_ID_LSB */
1527 c3d2689d balrog
        switch (s->mpu_model) {
1528 c3d2689d balrog
        case omap310:
1529 c3d2689d balrog
            return 0x03310315;
1530 c3d2689d balrog
        case omap1510:
1531 c3d2689d balrog
            return 0x03310115;
1532 827df9f3 balrog
        default:
1533 2ac71179 Paul Brook
            hw_error("%s: bad mpu model\n", __FUNCTION__);
1534 c3d2689d balrog
        }
1535 c3d2689d balrog
        break;
1536 c3d2689d balrog
1537 c3d2689d balrog
    case 0xfffed404:        /* JTAG_ID_MSB */
1538 c3d2689d balrog
        switch (s->mpu_model) {
1539 c3d2689d balrog
        case omap310:
1540 c3d2689d balrog
            return 0xfb57402f;
1541 c3d2689d balrog
        case omap1510:
1542 c3d2689d balrog
            return 0xfb47002f;
1543 827df9f3 balrog
        default:
1544 2ac71179 Paul Brook
            hw_error("%s: bad mpu model\n", __FUNCTION__);
1545 c3d2689d balrog
        }
1546 c3d2689d balrog
        break;
1547 c3d2689d balrog
    }
1548 c3d2689d balrog
1549 c3d2689d balrog
    OMAP_BAD_REG(addr);
1550 c3d2689d balrog
    return 0;
1551 c3d2689d balrog
}
1552 c3d2689d balrog
1553 c227f099 Anthony Liguori
static void omap_id_write(void *opaque, target_phys_addr_t addr,
1554 c3d2689d balrog
                uint32_t value)
1555 c3d2689d balrog
{
1556 c3d2689d balrog
    OMAP_BAD_REG(addr);
1557 c3d2689d balrog
}
1558 c3d2689d balrog
1559 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_id_readfn[] = {
1560 c3d2689d balrog
    omap_badwidth_read32,
1561 c3d2689d balrog
    omap_badwidth_read32,
1562 c3d2689d balrog
    omap_id_read,
1563 c3d2689d balrog
};
1564 c3d2689d balrog
1565 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_id_writefn[] = {
1566 c3d2689d balrog
    omap_badwidth_write32,
1567 c3d2689d balrog
    omap_badwidth_write32,
1568 c3d2689d balrog
    omap_id_write,
1569 c3d2689d balrog
};
1570 c3d2689d balrog
1571 c3d2689d balrog
static void omap_id_init(struct omap_mpu_state_s *mpu)
1572 c3d2689d balrog
{
1573 1eed09cb Avi Kivity
    int iomemtype = cpu_register_io_memory(omap_id_readfn,
1574 c3d2689d balrog
                    omap_id_writefn, mpu);
1575 8da3ff18 pbrook
    cpu_register_physical_memory_offset(0xfffe1800, 0x800, iomemtype, 0xfffe1800);
1576 8da3ff18 pbrook
    cpu_register_physical_memory_offset(0xfffed400, 0x100, iomemtype, 0xfffed400);
1577 c3d2689d balrog
    if (!cpu_is_omap15xx(mpu))
1578 8da3ff18 pbrook
        cpu_register_physical_memory_offset(0xfffe2000, 0x800, iomemtype, 0xfffe2000);
1579 c3d2689d balrog
}
1580 c3d2689d balrog
1581 c3d2689d balrog
/* MPUI Control (Dummy) */
1582 c227f099 Anthony Liguori
static uint32_t omap_mpui_read(void *opaque, target_phys_addr_t addr)
1583 c3d2689d balrog
{
1584 c3d2689d balrog
    struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1585 c3d2689d balrog
1586 8da3ff18 pbrook
    switch (addr) {
1587 c3d2689d balrog
    case 0x00:        /* CTRL */
1588 c3d2689d balrog
        return s->mpui_ctrl;
1589 c3d2689d balrog
    case 0x04:        /* DEBUG_ADDR */
1590 c3d2689d balrog
        return 0x01ffffff;
1591 c3d2689d balrog
    case 0x08:        /* DEBUG_DATA */
1592 c3d2689d balrog
        return 0xffffffff;
1593 c3d2689d balrog
    case 0x0c:        /* DEBUG_FLAG */
1594 c3d2689d balrog
        return 0x00000800;
1595 c3d2689d balrog
    case 0x10:        /* STATUS */
1596 c3d2689d balrog
        return 0x00000000;
1597 c3d2689d balrog
1598 c3d2689d balrog
    /* Not in OMAP310 */
1599 c3d2689d balrog
    case 0x14:        /* DSP_STATUS */
1600 c3d2689d balrog
    case 0x18:        /* DSP_BOOT_CONFIG */
1601 c3d2689d balrog
        return 0x00000000;
1602 c3d2689d balrog
    case 0x1c:        /* DSP_MPUI_CONFIG */
1603 c3d2689d balrog
        return 0x0000ffff;
1604 c3d2689d balrog
    }
1605 c3d2689d balrog
1606 c3d2689d balrog
    OMAP_BAD_REG(addr);
1607 c3d2689d balrog
    return 0;
1608 c3d2689d balrog
}
1609 c3d2689d balrog
1610 c227f099 Anthony Liguori
static void omap_mpui_write(void *opaque, target_phys_addr_t addr,
1611 c3d2689d balrog
                uint32_t value)
1612 c3d2689d balrog
{
1613 c3d2689d balrog
    struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1614 c3d2689d balrog
1615 8da3ff18 pbrook
    switch (addr) {
1616 c3d2689d balrog
    case 0x00:        /* CTRL */
1617 c3d2689d balrog
        s->mpui_ctrl = value & 0x007fffff;
1618 c3d2689d balrog
        break;
1619 c3d2689d balrog
1620 c3d2689d balrog
    case 0x04:        /* DEBUG_ADDR */
1621 c3d2689d balrog
    case 0x08:        /* DEBUG_DATA */
1622 c3d2689d balrog
    case 0x0c:        /* DEBUG_FLAG */
1623 c3d2689d balrog
    case 0x10:        /* STATUS */
1624 c3d2689d balrog
    /* Not in OMAP310 */
1625 c3d2689d balrog
    case 0x14:        /* DSP_STATUS */
1626 c3d2689d balrog
        OMAP_RO_REG(addr);
1627 c3d2689d balrog
    case 0x18:        /* DSP_BOOT_CONFIG */
1628 c3d2689d balrog
    case 0x1c:        /* DSP_MPUI_CONFIG */
1629 c3d2689d balrog
        break;
1630 c3d2689d balrog
1631 c3d2689d balrog
    default:
1632 c3d2689d balrog
        OMAP_BAD_REG(addr);
1633 c3d2689d balrog
    }
1634 c3d2689d balrog
}
1635 c3d2689d balrog
1636 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_mpui_readfn[] = {
1637 c3d2689d balrog
    omap_badwidth_read32,
1638 c3d2689d balrog
    omap_badwidth_read32,
1639 c3d2689d balrog
    omap_mpui_read,
1640 c3d2689d balrog
};
1641 c3d2689d balrog
1642 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_mpui_writefn[] = {
1643 c3d2689d balrog
    omap_badwidth_write32,
1644 c3d2689d balrog
    omap_badwidth_write32,
1645 c3d2689d balrog
    omap_mpui_write,
1646 c3d2689d balrog
};
1647 c3d2689d balrog
1648 c3d2689d balrog
static void omap_mpui_reset(struct omap_mpu_state_s *s)
1649 c3d2689d balrog
{
1650 c3d2689d balrog
    s->mpui_ctrl = 0x0003ff1b;
1651 c3d2689d balrog
}
1652 c3d2689d balrog
1653 c227f099 Anthony Liguori
static void omap_mpui_init(target_phys_addr_t base,
1654 c3d2689d balrog
                struct omap_mpu_state_s *mpu)
1655 c3d2689d balrog
{
1656 1eed09cb Avi Kivity
    int iomemtype = cpu_register_io_memory(omap_mpui_readfn,
1657 c3d2689d balrog
                    omap_mpui_writefn, mpu);
1658 c3d2689d balrog
1659 8da3ff18 pbrook
    cpu_register_physical_memory(base, 0x100, iomemtype);
1660 c3d2689d balrog
1661 c3d2689d balrog
    omap_mpui_reset(mpu);
1662 c3d2689d balrog
}
1663 c3d2689d balrog
1664 c3d2689d balrog
/* TIPB Bridges */
1665 c3d2689d balrog
struct omap_tipb_bridge_s {
1666 c3d2689d balrog
    qemu_irq abort;
1667 c3d2689d balrog
1668 c3d2689d balrog
    int width_intr;
1669 c3d2689d balrog
    uint16_t control;
1670 c3d2689d balrog
    uint16_t alloc;
1671 c3d2689d balrog
    uint16_t buffer;
1672 c3d2689d balrog
    uint16_t enh_control;
1673 c3d2689d balrog
};
1674 c3d2689d balrog
1675 c227f099 Anthony Liguori
static uint32_t omap_tipb_bridge_read(void *opaque, target_phys_addr_t addr)
1676 c3d2689d balrog
{
1677 c3d2689d balrog
    struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque;
1678 c3d2689d balrog
1679 8da3ff18 pbrook
    switch (addr) {
1680 c3d2689d balrog
    case 0x00:        /* TIPB_CNTL */
1681 c3d2689d balrog
        return s->control;
1682 c3d2689d balrog
    case 0x04:        /* TIPB_BUS_ALLOC */
1683 c3d2689d balrog
        return s->alloc;
1684 c3d2689d balrog
    case 0x08:        /* MPU_TIPB_CNTL */
1685 c3d2689d balrog
        return s->buffer;
1686 c3d2689d balrog
    case 0x0c:        /* ENHANCED_TIPB_CNTL */
1687 c3d2689d balrog
        return s->enh_control;
1688 c3d2689d balrog
    case 0x10:        /* ADDRESS_DBG */
1689 c3d2689d balrog
    case 0x14:        /* DATA_DEBUG_LOW */
1690 c3d2689d balrog
    case 0x18:        /* DATA_DEBUG_HIGH */
1691 c3d2689d balrog
        return 0xffff;
1692 c3d2689d balrog
    case 0x1c:        /* DEBUG_CNTR_SIG */
1693 c3d2689d balrog
        return 0x00f8;
1694 c3d2689d balrog
    }
1695 c3d2689d balrog
1696 c3d2689d balrog
    OMAP_BAD_REG(addr);
1697 c3d2689d balrog
    return 0;
1698 c3d2689d balrog
}
1699 c3d2689d balrog
1700 c227f099 Anthony Liguori
static void omap_tipb_bridge_write(void *opaque, target_phys_addr_t addr,
1701 c3d2689d balrog
                uint32_t value)
1702 c3d2689d balrog
{
1703 c3d2689d balrog
    struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *) opaque;
1704 c3d2689d balrog
1705 8da3ff18 pbrook
    switch (addr) {
1706 c3d2689d balrog
    case 0x00:        /* TIPB_CNTL */
1707 c3d2689d balrog
        s->control = value & 0xffff;
1708 c3d2689d balrog
        break;
1709 c3d2689d balrog
1710 c3d2689d balrog
    case 0x04:        /* TIPB_BUS_ALLOC */
1711 c3d2689d balrog
        s->alloc = value & 0x003f;
1712 c3d2689d balrog
        break;
1713 c3d2689d balrog
1714 c3d2689d balrog
    case 0x08:        /* MPU_TIPB_CNTL */
1715 c3d2689d balrog
        s->buffer = value & 0x0003;
1716 c3d2689d balrog
        break;
1717 c3d2689d balrog
1718 c3d2689d balrog
    case 0x0c:        /* ENHANCED_TIPB_CNTL */
1719 c3d2689d balrog
        s->width_intr = !(value & 2);
1720 c3d2689d balrog
        s->enh_control = value & 0x000f;
1721 c3d2689d balrog
        break;
1722 c3d2689d balrog
1723 c3d2689d balrog
    case 0x10:        /* ADDRESS_DBG */
1724 c3d2689d balrog
    case 0x14:        /* DATA_DEBUG_LOW */
1725 c3d2689d balrog
    case 0x18:        /* DATA_DEBUG_HIGH */
1726 c3d2689d balrog
    case 0x1c:        /* DEBUG_CNTR_SIG */
1727 c3d2689d balrog
        OMAP_RO_REG(addr);
1728 c3d2689d balrog
        break;
1729 c3d2689d balrog
1730 c3d2689d balrog
    default:
1731 c3d2689d balrog
        OMAP_BAD_REG(addr);
1732 c3d2689d balrog
    }
1733 c3d2689d balrog
}
1734 c3d2689d balrog
1735 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_tipb_bridge_readfn[] = {
1736 c3d2689d balrog
    omap_badwidth_read16,
1737 c3d2689d balrog
    omap_tipb_bridge_read,
1738 c3d2689d balrog
    omap_tipb_bridge_read,
1739 c3d2689d balrog
};
1740 c3d2689d balrog
1741 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_tipb_bridge_writefn[] = {
1742 c3d2689d balrog
    omap_badwidth_write16,
1743 c3d2689d balrog
    omap_tipb_bridge_write,
1744 c3d2689d balrog
    omap_tipb_bridge_write,
1745 c3d2689d balrog
};
1746 c3d2689d balrog
1747 c3d2689d balrog
static void omap_tipb_bridge_reset(struct omap_tipb_bridge_s *s)
1748 c3d2689d balrog
{
1749 c3d2689d balrog
    s->control = 0xffff;
1750 c3d2689d balrog
    s->alloc = 0x0009;
1751 c3d2689d balrog
    s->buffer = 0x0000;
1752 c3d2689d balrog
    s->enh_control = 0x000f;
1753 c3d2689d balrog
}
1754 c3d2689d balrog
1755 c227f099 Anthony Liguori
struct omap_tipb_bridge_s *omap_tipb_bridge_init(target_phys_addr_t base,
1756 c3d2689d balrog
                qemu_irq abort_irq, omap_clk clk)
1757 c3d2689d balrog
{
1758 c3d2689d balrog
    int iomemtype;
1759 c3d2689d balrog
    struct omap_tipb_bridge_s *s = (struct omap_tipb_bridge_s *)
1760 c3d2689d balrog
            qemu_mallocz(sizeof(struct omap_tipb_bridge_s));
1761 c3d2689d balrog
1762 c3d2689d balrog
    s->abort = abort_irq;
1763 c3d2689d balrog
    omap_tipb_bridge_reset(s);
1764 c3d2689d balrog
1765 1eed09cb Avi Kivity
    iomemtype = cpu_register_io_memory(omap_tipb_bridge_readfn,
1766 c3d2689d balrog
                    omap_tipb_bridge_writefn, s);
1767 8da3ff18 pbrook
    cpu_register_physical_memory(base, 0x100, iomemtype);
1768 c3d2689d balrog
1769 c3d2689d balrog
    return s;
1770 c3d2689d balrog
}
1771 c3d2689d balrog
1772 c3d2689d balrog
/* Dummy Traffic Controller's Memory Interface */
1773 c227f099 Anthony Liguori
static uint32_t omap_tcmi_read(void *opaque, target_phys_addr_t addr)
1774 c3d2689d balrog
{
1775 c3d2689d balrog
    struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1776 c3d2689d balrog
    uint32_t ret;
1777 c3d2689d balrog
1778 8da3ff18 pbrook
    switch (addr) {
1779 d8f699cb balrog
    case 0x00:        /* IMIF_PRIO */
1780 d8f699cb balrog
    case 0x04:        /* EMIFS_PRIO */
1781 d8f699cb balrog
    case 0x08:        /* EMIFF_PRIO */
1782 d8f699cb balrog
    case 0x0c:        /* EMIFS_CONFIG */
1783 d8f699cb balrog
    case 0x10:        /* EMIFS_CS0_CONFIG */
1784 d8f699cb balrog
    case 0x14:        /* EMIFS_CS1_CONFIG */
1785 d8f699cb balrog
    case 0x18:        /* EMIFS_CS2_CONFIG */
1786 d8f699cb balrog
    case 0x1c:        /* EMIFS_CS3_CONFIG */
1787 d8f699cb balrog
    case 0x24:        /* EMIFF_MRS */
1788 d8f699cb balrog
    case 0x28:        /* TIMEOUT1 */
1789 d8f699cb balrog
    case 0x2c:        /* TIMEOUT2 */
1790 d8f699cb balrog
    case 0x30:        /* TIMEOUT3 */
1791 d8f699cb balrog
    case 0x3c:        /* EMIFF_SDRAM_CONFIG_2 */
1792 d8f699cb balrog
    case 0x40:        /* EMIFS_CFG_DYN_WAIT */
1793 8da3ff18 pbrook
        return s->tcmi_regs[addr >> 2];
1794 c3d2689d balrog
1795 d8f699cb balrog
    case 0x20:        /* EMIFF_SDRAM_CONFIG */
1796 8da3ff18 pbrook
        ret = s->tcmi_regs[addr >> 2];
1797 8da3ff18 pbrook
        s->tcmi_regs[addr >> 2] &= ~1; /* XXX: Clear SLRF on SDRAM access */
1798 c3d2689d balrog
        /* XXX: We can try using the VGA_DIRTY flag for this */
1799 c3d2689d balrog
        return ret;
1800 c3d2689d balrog
    }
1801 c3d2689d balrog
1802 c3d2689d balrog
    OMAP_BAD_REG(addr);
1803 c3d2689d balrog
    return 0;
1804 c3d2689d balrog
}
1805 c3d2689d balrog
1806 c227f099 Anthony Liguori
static void omap_tcmi_write(void *opaque, target_phys_addr_t addr,
1807 c3d2689d balrog
                uint32_t value)
1808 c3d2689d balrog
{
1809 c3d2689d balrog
    struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
1810 c3d2689d balrog
1811 8da3ff18 pbrook
    switch (addr) {
1812 d8f699cb balrog
    case 0x00:        /* IMIF_PRIO */
1813 d8f699cb balrog
    case 0x04:        /* EMIFS_PRIO */
1814 d8f699cb balrog
    case 0x08:        /* EMIFF_PRIO */
1815 d8f699cb balrog
    case 0x10:        /* EMIFS_CS0_CONFIG */
1816 d8f699cb balrog
    case 0x14:        /* EMIFS_CS1_CONFIG */
1817 d8f699cb balrog
    case 0x18:        /* EMIFS_CS2_CONFIG */
1818 d8f699cb balrog
    case 0x1c:        /* EMIFS_CS3_CONFIG */
1819 d8f699cb balrog
    case 0x20:        /* EMIFF_SDRAM_CONFIG */
1820 d8f699cb balrog
    case 0x24:        /* EMIFF_MRS */
1821 d8f699cb balrog
    case 0x28:        /* TIMEOUT1 */
1822 d8f699cb balrog
    case 0x2c:        /* TIMEOUT2 */
1823 d8f699cb balrog
    case 0x30:        /* TIMEOUT3 */
1824 d8f699cb balrog
    case 0x3c:        /* EMIFF_SDRAM_CONFIG_2 */
1825 d8f699cb balrog
    case 0x40:        /* EMIFS_CFG_DYN_WAIT */
1826 8da3ff18 pbrook
        s->tcmi_regs[addr >> 2] = value;
1827 c3d2689d balrog
        break;
1828 d8f699cb balrog
    case 0x0c:        /* EMIFS_CONFIG */
1829 8da3ff18 pbrook
        s->tcmi_regs[addr >> 2] = (value & 0xf) | (1 << 4);
1830 c3d2689d balrog
        break;
1831 c3d2689d balrog
1832 c3d2689d balrog
    default:
1833 c3d2689d balrog
        OMAP_BAD_REG(addr);
1834 c3d2689d balrog
    }
1835 c3d2689d balrog
}
1836 c3d2689d balrog
1837 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_tcmi_readfn[] = {
1838 c3d2689d balrog
    omap_badwidth_read32,
1839 c3d2689d balrog
    omap_badwidth_read32,
1840 c3d2689d balrog
    omap_tcmi_read,
1841 c3d2689d balrog
};
1842 c3d2689d balrog
1843 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_tcmi_writefn[] = {
1844 c3d2689d balrog
    omap_badwidth_write32,
1845 c3d2689d balrog
    omap_badwidth_write32,
1846 c3d2689d balrog
    omap_tcmi_write,
1847 c3d2689d balrog
};
1848 c3d2689d balrog
1849 c3d2689d balrog
static void omap_tcmi_reset(struct omap_mpu_state_s *mpu)
1850 c3d2689d balrog
{
1851 c3d2689d balrog
    mpu->tcmi_regs[0x00 >> 2] = 0x00000000;
1852 c3d2689d balrog
    mpu->tcmi_regs[0x04 >> 2] = 0x00000000;
1853 c3d2689d balrog
    mpu->tcmi_regs[0x08 >> 2] = 0x00000000;
1854 c3d2689d balrog
    mpu->tcmi_regs[0x0c >> 2] = 0x00000010;
1855 c3d2689d balrog
    mpu->tcmi_regs[0x10 >> 2] = 0x0010fffb;
1856 c3d2689d balrog
    mpu->tcmi_regs[0x14 >> 2] = 0x0010fffb;
1857 c3d2689d balrog
    mpu->tcmi_regs[0x18 >> 2] = 0x0010fffb;
1858 c3d2689d balrog
    mpu->tcmi_regs[0x1c >> 2] = 0x0010fffb;
1859 c3d2689d balrog
    mpu->tcmi_regs[0x20 >> 2] = 0x00618800;
1860 c3d2689d balrog
    mpu->tcmi_regs[0x24 >> 2] = 0x00000037;
1861 c3d2689d balrog
    mpu->tcmi_regs[0x28 >> 2] = 0x00000000;
1862 c3d2689d balrog
    mpu->tcmi_regs[0x2c >> 2] = 0x00000000;
1863 c3d2689d balrog
    mpu->tcmi_regs[0x30 >> 2] = 0x00000000;
1864 c3d2689d balrog
    mpu->tcmi_regs[0x3c >> 2] = 0x00000003;
1865 c3d2689d balrog
    mpu->tcmi_regs[0x40 >> 2] = 0x00000000;
1866 c3d2689d balrog
}
1867 c3d2689d balrog
1868 c227f099 Anthony Liguori
static void omap_tcmi_init(target_phys_addr_t base,
1869 c3d2689d balrog
                struct omap_mpu_state_s *mpu)
1870 c3d2689d balrog
{
1871 1eed09cb Avi Kivity
    int iomemtype = cpu_register_io_memory(omap_tcmi_readfn,
1872 c3d2689d balrog
                    omap_tcmi_writefn, mpu);
1873 c3d2689d balrog
1874 8da3ff18 pbrook
    cpu_register_physical_memory(base, 0x100, iomemtype);
1875 c3d2689d balrog
    omap_tcmi_reset(mpu);
1876 c3d2689d balrog
}
1877 c3d2689d balrog
1878 c3d2689d balrog
/* Digital phase-locked loops control */
1879 c227f099 Anthony Liguori
static uint32_t omap_dpll_read(void *opaque, target_phys_addr_t addr)
1880 c3d2689d balrog
{
1881 c3d2689d balrog
    struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque;
1882 c3d2689d balrog
1883 8da3ff18 pbrook
    if (addr == 0x00)        /* CTL_REG */
1884 c3d2689d balrog
        return s->mode;
1885 c3d2689d balrog
1886 c3d2689d balrog
    OMAP_BAD_REG(addr);
1887 c3d2689d balrog
    return 0;
1888 c3d2689d balrog
}
1889 c3d2689d balrog
1890 c227f099 Anthony Liguori
static void omap_dpll_write(void *opaque, target_phys_addr_t addr,
1891 c3d2689d balrog
                uint32_t value)
1892 c3d2689d balrog
{
1893 c3d2689d balrog
    struct dpll_ctl_s *s = (struct dpll_ctl_s *) opaque;
1894 c3d2689d balrog
    uint16_t diff;
1895 c3d2689d balrog
    static const int bypass_div[4] = { 1, 2, 4, 4 };
1896 c3d2689d balrog
    int div, mult;
1897 c3d2689d balrog
1898 8da3ff18 pbrook
    if (addr == 0x00) {        /* CTL_REG */
1899 c3d2689d balrog
        /* See omap_ulpd_pm_write() too */
1900 c3d2689d balrog
        diff = s->mode & value;
1901 c3d2689d balrog
        s->mode = value & 0x2fff;
1902 c3d2689d balrog
        if (diff & (0x3ff << 2)) {
1903 c3d2689d balrog
            if (value & (1 << 4)) {                        /* PLL_ENABLE */
1904 c3d2689d balrog
                div = ((value >> 5) & 3) + 1;                /* PLL_DIV */
1905 c3d2689d balrog
                mult = MIN((value >> 7) & 0x1f, 1);        /* PLL_MULT */
1906 c3d2689d balrog
            } else {
1907 c3d2689d balrog
                div = bypass_div[((value >> 2) & 3)];        /* BYPASS_DIV */
1908 c3d2689d balrog
                mult = 1;
1909 c3d2689d balrog
            }
1910 c3d2689d balrog
            omap_clk_setrate(s->dpll, div, mult);
1911 c3d2689d balrog
        }
1912 c3d2689d balrog
1913 c3d2689d balrog
        /* Enter the desired mode.  */
1914 c3d2689d balrog
        s->mode = (s->mode & 0xfffe) | ((s->mode >> 4) & 1);
1915 c3d2689d balrog
1916 c3d2689d balrog
        /* Act as if the lock is restored.  */
1917 c3d2689d balrog
        s->mode |= 2;
1918 c3d2689d balrog
    } else {
1919 c3d2689d balrog
        OMAP_BAD_REG(addr);
1920 c3d2689d balrog
    }
1921 c3d2689d balrog
}
1922 c3d2689d balrog
1923 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_dpll_readfn[] = {
1924 c3d2689d balrog
    omap_badwidth_read16,
1925 c3d2689d balrog
    omap_dpll_read,
1926 c3d2689d balrog
    omap_badwidth_read16,
1927 c3d2689d balrog
};
1928 c3d2689d balrog
1929 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_dpll_writefn[] = {
1930 c3d2689d balrog
    omap_badwidth_write16,
1931 c3d2689d balrog
    omap_dpll_write,
1932 c3d2689d balrog
    omap_badwidth_write16,
1933 c3d2689d balrog
};
1934 c3d2689d balrog
1935 c3d2689d balrog
static void omap_dpll_reset(struct dpll_ctl_s *s)
1936 c3d2689d balrog
{
1937 c3d2689d balrog
    s->mode = 0x2002;
1938 c3d2689d balrog
    omap_clk_setrate(s->dpll, 1, 1);
1939 c3d2689d balrog
}
1940 c3d2689d balrog
1941 c227f099 Anthony Liguori
static void omap_dpll_init(struct dpll_ctl_s *s, target_phys_addr_t base,
1942 c3d2689d balrog
                omap_clk clk)
1943 c3d2689d balrog
{
1944 1eed09cb Avi Kivity
    int iomemtype = cpu_register_io_memory(omap_dpll_readfn,
1945 c3d2689d balrog
                    omap_dpll_writefn, s);
1946 c3d2689d balrog
1947 c3d2689d balrog
    s->dpll = clk;
1948 c3d2689d balrog
    omap_dpll_reset(s);
1949 c3d2689d balrog
1950 8da3ff18 pbrook
    cpu_register_physical_memory(base, 0x100, iomemtype);
1951 c3d2689d balrog
}
1952 c3d2689d balrog
1953 c3d2689d balrog
/* UARTs */
1954 c3d2689d balrog
struct omap_uart_s {
1955 c227f099 Anthony Liguori
    target_phys_addr_t base;
1956 c3d2689d balrog
    SerialState *serial; /* TODO */
1957 827df9f3 balrog
    struct omap_target_agent_s *ta;
1958 75554a3c balrog
    omap_clk fclk;
1959 75554a3c balrog
    qemu_irq irq;
1960 827df9f3 balrog
1961 827df9f3 balrog
    uint8_t eblr;
1962 827df9f3 balrog
    uint8_t syscontrol;
1963 827df9f3 balrog
    uint8_t wkup;
1964 827df9f3 balrog
    uint8_t cfps;
1965 54585ffe balrog
    uint8_t mdr[2];
1966 54585ffe balrog
    uint8_t scr;
1967 c588de3d balrog
    uint8_t clksel;
1968 c3d2689d balrog
};
1969 c3d2689d balrog
1970 827df9f3 balrog
void omap_uart_reset(struct omap_uart_s *s)
1971 c3d2689d balrog
{
1972 827df9f3 balrog
    s->eblr = 0x00;
1973 827df9f3 balrog
    s->syscontrol = 0;
1974 827df9f3 balrog
    s->wkup = 0x3f;
1975 827df9f3 balrog
    s->cfps = 0x69;
1976 c588de3d balrog
    s->clksel = 0;
1977 c3d2689d balrog
}
1978 c3d2689d balrog
1979 c227f099 Anthony Liguori
struct omap_uart_s *omap_uart_init(target_phys_addr_t base,
1980 827df9f3 balrog
                qemu_irq irq, omap_clk fclk, omap_clk iclk,
1981 827df9f3 balrog
                qemu_irq txdma, qemu_irq rxdma, CharDriverState *chr)
1982 c3d2689d balrog
{
1983 c3d2689d balrog
    struct omap_uart_s *s = (struct omap_uart_s *)
1984 c3d2689d balrog
            qemu_mallocz(sizeof(struct omap_uart_s));
1985 827df9f3 balrog
1986 75554a3c balrog
    s->base = base;
1987 75554a3c balrog
    s->fclk = fclk;
1988 75554a3c balrog
    s->irq = irq;
1989 2d48377a Blue Swirl
#ifdef TARGET_WORDS_BIGENDIAN
1990 b6cd0ea1 aurel32
    s->serial = serial_mm_init(base, 2, irq, omap_clk_getrate(fclk)/16,
1991 2d48377a Blue Swirl
                               chr ?: qemu_chr_open("null", "null", NULL), 1,
1992 2d48377a Blue Swirl
                               1);
1993 2d48377a Blue Swirl
#else
1994 2d48377a Blue Swirl
    s->serial = serial_mm_init(base, 2, irq, omap_clk_getrate(fclk)/16,
1995 2d48377a Blue Swirl
                               chr ?: qemu_chr_open("null", "null", NULL), 1,
1996 2d48377a Blue Swirl
                               0);
1997 2d48377a Blue Swirl
#endif
1998 827df9f3 balrog
    return s;
1999 827df9f3 balrog
}
2000 827df9f3 balrog
2001 c227f099 Anthony Liguori
static uint32_t omap_uart_read(void *opaque, target_phys_addr_t addr)
2002 827df9f3 balrog
{
2003 827df9f3 balrog
    struct omap_uart_s *s = (struct omap_uart_s *) opaque;
2004 827df9f3 balrog
2005 8da3ff18 pbrook
    addr &= 0xff;
2006 8da3ff18 pbrook
    switch (addr) {
2007 54585ffe balrog
    case 0x20:        /* MDR1 */
2008 54585ffe balrog
        return s->mdr[0];
2009 54585ffe balrog
    case 0x24:        /* MDR2 */
2010 54585ffe balrog
        return s->mdr[1];
2011 54585ffe balrog
    case 0x40:        /* SCR */
2012 54585ffe balrog
        return s->scr;
2013 54585ffe balrog
    case 0x44:        /* SSR */
2014 54585ffe balrog
        return 0x0;
2015 c588de3d balrog
    case 0x48:        /* EBLR (OMAP2) */
2016 827df9f3 balrog
        return s->eblr;
2017 c588de3d balrog
    case 0x4C:        /* OSC_12M_SEL (OMAP1) */
2018 c588de3d balrog
        return s->clksel;
2019 827df9f3 balrog
    case 0x50:        /* MVR */
2020 827df9f3 balrog
        return 0x30;
2021 c588de3d balrog
    case 0x54:        /* SYSC (OMAP2) */
2022 827df9f3 balrog
        return s->syscontrol;
2023 c588de3d balrog
    case 0x58:        /* SYSS (OMAP2) */
2024 827df9f3 balrog
        return 1;
2025 c588de3d balrog
    case 0x5c:        /* WER (OMAP2) */
2026 827df9f3 balrog
        return s->wkup;
2027 c588de3d balrog
    case 0x60:        /* CFPS (OMAP2) */
2028 827df9f3 balrog
        return s->cfps;
2029 827df9f3 balrog
    }
2030 827df9f3 balrog
2031 827df9f3 balrog
    OMAP_BAD_REG(addr);
2032 827df9f3 balrog
    return 0;
2033 827df9f3 balrog
}
2034 827df9f3 balrog
2035 c227f099 Anthony Liguori
static void omap_uart_write(void *opaque, target_phys_addr_t addr,
2036 827df9f3 balrog
                uint32_t value)
2037 827df9f3 balrog
{
2038 827df9f3 balrog
    struct omap_uart_s *s = (struct omap_uart_s *) opaque;
2039 827df9f3 balrog
2040 8da3ff18 pbrook
    addr &= 0xff;
2041 8da3ff18 pbrook
    switch (addr) {
2042 54585ffe balrog
    case 0x20:        /* MDR1 */
2043 54585ffe balrog
        s->mdr[0] = value & 0x7f;
2044 54585ffe balrog
        break;
2045 54585ffe balrog
    case 0x24:        /* MDR2 */
2046 54585ffe balrog
        s->mdr[1] = value & 0xff;
2047 54585ffe balrog
        break;
2048 54585ffe balrog
    case 0x40:        /* SCR */
2049 54585ffe balrog
        s->scr = value & 0xff;
2050 54585ffe balrog
        break;
2051 c588de3d balrog
    case 0x48:        /* EBLR (OMAP2) */
2052 827df9f3 balrog
        s->eblr = value & 0xff;
2053 827df9f3 balrog
        break;
2054 c588de3d balrog
    case 0x4C:        /* OSC_12M_SEL (OMAP1) */
2055 c588de3d balrog
        s->clksel = value & 1;
2056 c588de3d balrog
        break;
2057 54585ffe balrog
    case 0x44:        /* SSR */
2058 827df9f3 balrog
    case 0x50:        /* MVR */
2059 c588de3d balrog
    case 0x58:        /* SYSS (OMAP2) */
2060 827df9f3 balrog
        OMAP_RO_REG(addr);
2061 827df9f3 balrog
        break;
2062 c588de3d balrog
    case 0x54:        /* SYSC (OMAP2) */
2063 827df9f3 balrog
        s->syscontrol = value & 0x1d;
2064 827df9f3 balrog
        if (value & 2)
2065 827df9f3 balrog
            omap_uart_reset(s);
2066 827df9f3 balrog
        break;
2067 c588de3d balrog
    case 0x5c:        /* WER (OMAP2) */
2068 827df9f3 balrog
        s->wkup = value & 0x7f;
2069 827df9f3 balrog
        break;
2070 c588de3d balrog
    case 0x60:        /* CFPS (OMAP2) */
2071 827df9f3 balrog
        s->cfps = value & 0xff;
2072 827df9f3 balrog
        break;
2073 827df9f3 balrog
    default:
2074 827df9f3 balrog
        OMAP_BAD_REG(addr);
2075 827df9f3 balrog
    }
2076 827df9f3 balrog
}
2077 827df9f3 balrog
2078 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_uart_readfn[] = {
2079 827df9f3 balrog
    omap_uart_read,
2080 827df9f3 balrog
    omap_uart_read,
2081 827df9f3 balrog
    omap_badwidth_read8,
2082 827df9f3 balrog
};
2083 827df9f3 balrog
2084 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_uart_writefn[] = {
2085 827df9f3 balrog
    omap_uart_write,
2086 827df9f3 balrog
    omap_uart_write,
2087 827df9f3 balrog
    omap_badwidth_write8,
2088 827df9f3 balrog
};
2089 827df9f3 balrog
2090 827df9f3 balrog
struct omap_uart_s *omap2_uart_init(struct omap_target_agent_s *ta,
2091 827df9f3 balrog
                qemu_irq irq, omap_clk fclk, omap_clk iclk,
2092 827df9f3 balrog
                qemu_irq txdma, qemu_irq rxdma, CharDriverState *chr)
2093 827df9f3 balrog
{
2094 c227f099 Anthony Liguori
    target_phys_addr_t base = omap_l4_attach(ta, 0, 0);
2095 827df9f3 balrog
    struct omap_uart_s *s = omap_uart_init(base, irq,
2096 827df9f3 balrog
                    fclk, iclk, txdma, rxdma, chr);
2097 1eed09cb Avi Kivity
    int iomemtype = cpu_register_io_memory(omap_uart_readfn,
2098 827df9f3 balrog
                    omap_uart_writefn, s);
2099 827df9f3 balrog
2100 827df9f3 balrog
    s->ta = ta;
2101 827df9f3 balrog
2102 8da3ff18 pbrook
    cpu_register_physical_memory(base + 0x20, 0x100, iomemtype);
2103 827df9f3 balrog
2104 c3d2689d balrog
    return s;
2105 c3d2689d balrog
}
2106 c3d2689d balrog
2107 75554a3c balrog
void omap_uart_attach(struct omap_uart_s *s, CharDriverState *chr)
2108 75554a3c balrog
{
2109 75554a3c balrog
    /* TODO: Should reuse or destroy current s->serial */
2110 2d48377a Blue Swirl
#ifdef TARGET_WORDS_BIGENDIAN
2111 2d48377a Blue Swirl
    s->serial = serial_mm_init(s->base, 2, s->irq,
2112 2d48377a Blue Swirl
                               omap_clk_getrate(s->fclk) / 16,
2113 2d48377a Blue Swirl
                               chr ?: qemu_chr_open("null", "null", NULL), 1,
2114 2d48377a Blue Swirl
                               1);
2115 2d48377a Blue Swirl
#else
2116 75554a3c balrog
    s->serial = serial_mm_init(s->base, 2, s->irq,
2117 2d48377a Blue Swirl
                               omap_clk_getrate(s->fclk) / 16,
2118 2d48377a Blue Swirl
                               chr ?: qemu_chr_open("null", "null", NULL), 1,
2119 2d48377a Blue Swirl
                               0);
2120 2d48377a Blue Swirl
#endif
2121 75554a3c balrog
}
2122 75554a3c balrog
2123 c3d2689d balrog
/* MPU Clock/Reset/Power Mode Control */
2124 c227f099 Anthony Liguori
static uint32_t omap_clkm_read(void *opaque, target_phys_addr_t addr)
2125 c3d2689d balrog
{
2126 c3d2689d balrog
    struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
2127 c3d2689d balrog
2128 8da3ff18 pbrook
    switch (addr) {
2129 c3d2689d balrog
    case 0x00:        /* ARM_CKCTL */
2130 c3d2689d balrog
        return s->clkm.arm_ckctl;
2131 c3d2689d balrog
2132 c3d2689d balrog
    case 0x04:        /* ARM_IDLECT1 */
2133 c3d2689d balrog
        return s->clkm.arm_idlect1;
2134 c3d2689d balrog
2135 c3d2689d balrog
    case 0x08:        /* ARM_IDLECT2 */
2136 c3d2689d balrog
        return s->clkm.arm_idlect2;
2137 c3d2689d balrog
2138 c3d2689d balrog
    case 0x0c:        /* ARM_EWUPCT */
2139 c3d2689d balrog
        return s->clkm.arm_ewupct;
2140 c3d2689d balrog
2141 c3d2689d balrog
    case 0x10:        /* ARM_RSTCT1 */
2142 c3d2689d balrog
        return s->clkm.arm_rstct1;
2143 c3d2689d balrog
2144 c3d2689d balrog
    case 0x14:        /* ARM_RSTCT2 */
2145 c3d2689d balrog
        return s->clkm.arm_rstct2;
2146 c3d2689d balrog
2147 c3d2689d balrog
    case 0x18:        /* ARM_SYSST */
2148 d8f699cb balrog
        return (s->clkm.clocking_scheme << 11) | s->clkm.cold_start;
2149 c3d2689d balrog
2150 c3d2689d balrog
    case 0x1c:        /* ARM_CKOUT1 */
2151 c3d2689d balrog
        return s->clkm.arm_ckout1;
2152 c3d2689d balrog
2153 c3d2689d balrog
    case 0x20:        /* ARM_CKOUT2 */
2154 c3d2689d balrog
        break;
2155 c3d2689d balrog
    }
2156 c3d2689d balrog
2157 c3d2689d balrog
    OMAP_BAD_REG(addr);
2158 c3d2689d balrog
    return 0;
2159 c3d2689d balrog
}
2160 c3d2689d balrog
2161 c3d2689d balrog
static inline void omap_clkm_ckctl_update(struct omap_mpu_state_s *s,
2162 c3d2689d balrog
                uint16_t diff, uint16_t value)
2163 c3d2689d balrog
{
2164 c3d2689d balrog
    omap_clk clk;
2165 c3d2689d balrog
2166 c3d2689d balrog
    if (diff & (1 << 14)) {                                /* ARM_INTHCK_SEL */
2167 c3d2689d balrog
        if (value & (1 << 14))
2168 c3d2689d balrog
            /* Reserved */;
2169 c3d2689d balrog
        else {
2170 c3d2689d balrog
            clk = omap_findclk(s, "arminth_ck");
2171 c3d2689d balrog
            omap_clk_reparent(clk, omap_findclk(s, "tc_ck"));
2172 c3d2689d balrog
        }
2173 c3d2689d balrog
    }
2174 c3d2689d balrog
    if (diff & (1 << 12)) {                                /* ARM_TIMXO */
2175 c3d2689d balrog
        clk = omap_findclk(s, "armtim_ck");
2176 c3d2689d balrog
        if (value & (1 << 12))
2177 c3d2689d balrog
            omap_clk_reparent(clk, omap_findclk(s, "clkin"));
2178 c3d2689d balrog
        else
2179 c3d2689d balrog
            omap_clk_reparent(clk, omap_findclk(s, "ck_gen1"));
2180 c3d2689d balrog
    }
2181 c3d2689d balrog
    /* XXX: en_dspck */
2182 c3d2689d balrog
    if (diff & (3 << 10)) {                                /* DSPMMUDIV */
2183 c3d2689d balrog
        clk = omap_findclk(s, "dspmmu_ck");
2184 c3d2689d balrog
        omap_clk_setrate(clk, 1 << ((value >> 10) & 3), 1);
2185 c3d2689d balrog
    }
2186 c3d2689d balrog
    if (diff & (3 << 8)) {                                /* TCDIV */
2187 c3d2689d balrog
        clk = omap_findclk(s, "tc_ck");
2188 c3d2689d balrog
        omap_clk_setrate(clk, 1 << ((value >> 8) & 3), 1);
2189 c3d2689d balrog
    }
2190 c3d2689d balrog
    if (diff & (3 << 6)) {                                /* DSPDIV */
2191 c3d2689d balrog
        clk = omap_findclk(s, "dsp_ck");
2192 c3d2689d balrog
        omap_clk_setrate(clk, 1 << ((value >> 6) & 3), 1);
2193 c3d2689d balrog
    }
2194 c3d2689d balrog
    if (diff & (3 << 4)) {                                /* ARMDIV */
2195 c3d2689d balrog
        clk = omap_findclk(s, "arm_ck");
2196 c3d2689d balrog
        omap_clk_setrate(clk, 1 << ((value >> 4) & 3), 1);
2197 c3d2689d balrog
    }
2198 c3d2689d balrog
    if (diff & (3 << 2)) {                                /* LCDDIV */
2199 c3d2689d balrog
        clk = omap_findclk(s, "lcd_ck");
2200 c3d2689d balrog
        omap_clk_setrate(clk, 1 << ((value >> 2) & 3), 1);
2201 c3d2689d balrog
    }
2202 c3d2689d balrog
    if (diff & (3 << 0)) {                                /* PERDIV */
2203 c3d2689d balrog
        clk = omap_findclk(s, "armper_ck");
2204 c3d2689d balrog
        omap_clk_setrate(clk, 1 << ((value >> 0) & 3), 1);
2205 c3d2689d balrog
    }
2206 c3d2689d balrog
}
2207 c3d2689d balrog
2208 c3d2689d balrog
static inline void omap_clkm_idlect1_update(struct omap_mpu_state_s *s,
2209 c3d2689d balrog
                uint16_t diff, uint16_t value)
2210 c3d2689d balrog
{
2211 c3d2689d balrog
    omap_clk clk;
2212 c3d2689d balrog
2213 c3d2689d balrog
    if (value & (1 << 11))                                /* SETARM_IDLE */
2214 c3d2689d balrog
        cpu_interrupt(s->env, CPU_INTERRUPT_HALT);
2215 c3d2689d balrog
    if (!(value & (1 << 10)))                                /* WKUP_MODE */
2216 c3d2689d balrog
        qemu_system_shutdown_request();        /* XXX: disable wakeup from IRQ */
2217 c3d2689d balrog
2218 c3d2689d balrog
#define SET_CANIDLE(clock, bit)                                \
2219 c3d2689d balrog
    if (diff & (1 << bit)) {                                \
2220 c3d2689d balrog
        clk = omap_findclk(s, clock);                        \
2221 c3d2689d balrog
        omap_clk_canidle(clk, (value >> bit) & 1);        \
2222 c3d2689d balrog
    }
2223 c3d2689d balrog
    SET_CANIDLE("mpuwd_ck", 0)                                /* IDLWDT_ARM */
2224 c3d2689d balrog
    SET_CANIDLE("armxor_ck", 1)                                /* IDLXORP_ARM */
2225 c3d2689d balrog
    SET_CANIDLE("mpuper_ck", 2)                                /* IDLPER_ARM */
2226 c3d2689d balrog
    SET_CANIDLE("lcd_ck", 3)                                /* IDLLCD_ARM */
2227 c3d2689d balrog
    SET_CANIDLE("lb_ck", 4)                                /* IDLLB_ARM */
2228 c3d2689d balrog
    SET_CANIDLE("hsab_ck", 5)                                /* IDLHSAB_ARM */
2229 c3d2689d balrog
    SET_CANIDLE("tipb_ck", 6)                                /* IDLIF_ARM */
2230 c3d2689d balrog
    SET_CANIDLE("dma_ck", 6)                                /* IDLIF_ARM */
2231 c3d2689d balrog
    SET_CANIDLE("tc_ck", 6)                                /* IDLIF_ARM */
2232 c3d2689d balrog
    SET_CANIDLE("dpll1", 7)                                /* IDLDPLL_ARM */
2233 c3d2689d balrog
    SET_CANIDLE("dpll2", 7)                                /* IDLDPLL_ARM */
2234 c3d2689d balrog
    SET_CANIDLE("dpll3", 7)                                /* IDLDPLL_ARM */
2235 c3d2689d balrog
    SET_CANIDLE("mpui_ck", 8)                                /* IDLAPI_ARM */
2236 c3d2689d balrog
    SET_CANIDLE("armtim_ck", 9)                                /* IDLTIM_ARM */
2237 c3d2689d balrog
}
2238 c3d2689d balrog
2239 c3d2689d balrog
static inline void omap_clkm_idlect2_update(struct omap_mpu_state_s *s,
2240 c3d2689d balrog
                uint16_t diff, uint16_t value)
2241 c3d2689d balrog
{
2242 c3d2689d balrog
    omap_clk clk;
2243 c3d2689d balrog
2244 c3d2689d balrog
#define SET_ONOFF(clock, bit)                                \
2245 c3d2689d balrog
    if (diff & (1 << bit)) {                                \
2246 c3d2689d balrog
        clk = omap_findclk(s, clock);                        \
2247 c3d2689d balrog
        omap_clk_onoff(clk, (value >> bit) & 1);        \
2248 c3d2689d balrog
    }
2249 c3d2689d balrog
    SET_ONOFF("mpuwd_ck", 0)                                /* EN_WDTCK */
2250 c3d2689d balrog
    SET_ONOFF("armxor_ck", 1)                                /* EN_XORPCK */
2251 c3d2689d balrog
    SET_ONOFF("mpuper_ck", 2)                                /* EN_PERCK */
2252 c3d2689d balrog
    SET_ONOFF("lcd_ck", 3)                                /* EN_LCDCK */
2253 c3d2689d balrog
    SET_ONOFF("lb_ck", 4)                                /* EN_LBCK */
2254 c3d2689d balrog
    SET_ONOFF("hsab_ck", 5)                                /* EN_HSABCK */
2255 c3d2689d balrog
    SET_ONOFF("mpui_ck", 6)                                /* EN_APICK */
2256 c3d2689d balrog
    SET_ONOFF("armtim_ck", 7)                                /* EN_TIMCK */
2257 c3d2689d balrog
    SET_CANIDLE("dma_ck", 8)                                /* DMACK_REQ */
2258 c3d2689d balrog
    SET_ONOFF("arm_gpio_ck", 9)                                /* EN_GPIOCK */
2259 c3d2689d balrog
    SET_ONOFF("lbfree_ck", 10)                                /* EN_LBFREECK */
2260 c3d2689d balrog
}
2261 c3d2689d balrog
2262 c3d2689d balrog
static inline void omap_clkm_ckout1_update(struct omap_mpu_state_s *s,
2263 c3d2689d balrog
                uint16_t diff, uint16_t value)
2264 c3d2689d balrog
{
2265 c3d2689d balrog
    omap_clk clk;
2266 c3d2689d balrog
2267 c3d2689d balrog
    if (diff & (3 << 4)) {                                /* TCLKOUT */
2268 c3d2689d balrog
        clk = omap_findclk(s, "tclk_out");
2269 c3d2689d balrog
        switch ((value >> 4) & 3) {
2270 c3d2689d balrog
        case 1:
2271 c3d2689d balrog
            omap_clk_reparent(clk, omap_findclk(s, "ck_gen3"));
2272 c3d2689d balrog
            omap_clk_onoff(clk, 1);
2273 c3d2689d balrog
            break;
2274 c3d2689d balrog
        case 2:
2275 c3d2689d balrog
            omap_clk_reparent(clk, omap_findclk(s, "tc_ck"));
2276 c3d2689d balrog
            omap_clk_onoff(clk, 1);
2277 c3d2689d balrog
            break;
2278 c3d2689d balrog
        default:
2279 c3d2689d balrog
            omap_clk_onoff(clk, 0);
2280 c3d2689d balrog
        }
2281 c3d2689d balrog
    }
2282 c3d2689d balrog
    if (diff & (3 << 2)) {                                /* DCLKOUT */
2283 c3d2689d balrog
        clk = omap_findclk(s, "dclk_out");
2284 c3d2689d balrog
        switch ((value >> 2) & 3) {
2285 c3d2689d balrog
        case 0:
2286 c3d2689d balrog
            omap_clk_reparent(clk, omap_findclk(s, "dspmmu_ck"));
2287 c3d2689d balrog
            break;
2288 c3d2689d balrog
        case 1:
2289 c3d2689d balrog
            omap_clk_reparent(clk, omap_findclk(s, "ck_gen2"));
2290 c3d2689d balrog
            break;
2291 c3d2689d balrog
        case 2:
2292 c3d2689d balrog
            omap_clk_reparent(clk, omap_findclk(s, "dsp_ck"));
2293 c3d2689d balrog
            break;
2294 c3d2689d balrog
        case 3:
2295 c3d2689d balrog
            omap_clk_reparent(clk, omap_findclk(s, "ck_ref14"));
2296 c3d2689d balrog
            break;
2297 c3d2689d balrog
        }
2298 c3d2689d balrog
    }
2299 c3d2689d balrog
    if (diff & (3 << 0)) {                                /* ACLKOUT */
2300 c3d2689d balrog
        clk = omap_findclk(s, "aclk_out");
2301 c3d2689d balrog
        switch ((value >> 0) & 3) {
2302 c3d2689d balrog
        case 1:
2303 c3d2689d balrog
            omap_clk_reparent(clk, omap_findclk(s, "ck_gen1"));
2304 c3d2689d balrog
            omap_clk_onoff(clk, 1);
2305 c3d2689d balrog
            break;
2306 c3d2689d balrog
        case 2:
2307 c3d2689d balrog
            omap_clk_reparent(clk, omap_findclk(s, "arm_ck"));
2308 c3d2689d balrog
            omap_clk_onoff(clk, 1);
2309 c3d2689d balrog
            break;
2310 c3d2689d balrog
        case 3:
2311 c3d2689d balrog
            omap_clk_reparent(clk, omap_findclk(s, "ck_ref14"));
2312 c3d2689d balrog
            omap_clk_onoff(clk, 1);
2313 c3d2689d balrog
            break;
2314 c3d2689d balrog
        default:
2315 c3d2689d balrog
            omap_clk_onoff(clk, 0);
2316 c3d2689d balrog
        }
2317 c3d2689d balrog
    }
2318 c3d2689d balrog
}
2319 c3d2689d balrog
2320 c227f099 Anthony Liguori
static void omap_clkm_write(void *opaque, target_phys_addr_t addr,
2321 c3d2689d balrog
                uint32_t value)
2322 c3d2689d balrog
{
2323 c3d2689d balrog
    struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
2324 c3d2689d balrog
    uint16_t diff;
2325 c3d2689d balrog
    omap_clk clk;
2326 c3d2689d balrog
    static const char *clkschemename[8] = {
2327 c3d2689d balrog
        "fully synchronous", "fully asynchronous", "synchronous scalable",
2328 c3d2689d balrog
        "mix mode 1", "mix mode 2", "bypass mode", "mix mode 3", "mix mode 4",
2329 c3d2689d balrog
    };
2330 c3d2689d balrog
2331 8da3ff18 pbrook
    switch (addr) {
2332 c3d2689d balrog
    case 0x00:        /* ARM_CKCTL */
2333 c3d2689d balrog
        diff = s->clkm.arm_ckctl ^ value;
2334 c3d2689d balrog
        s->clkm.arm_ckctl = value & 0x7fff;
2335 c3d2689d balrog
        omap_clkm_ckctl_update(s, diff, value);
2336 c3d2689d balrog
        return;
2337 c3d2689d balrog
2338 c3d2689d balrog
    case 0x04:        /* ARM_IDLECT1 */
2339 c3d2689d balrog
        diff = s->clkm.arm_idlect1 ^ value;
2340 c3d2689d balrog
        s->clkm.arm_idlect1 = value & 0x0fff;
2341 c3d2689d balrog
        omap_clkm_idlect1_update(s, diff, value);
2342 c3d2689d balrog
        return;
2343 c3d2689d balrog
2344 c3d2689d balrog
    case 0x08:        /* ARM_IDLECT2 */
2345 c3d2689d balrog
        diff = s->clkm.arm_idlect2 ^ value;
2346 c3d2689d balrog
        s->clkm.arm_idlect2 = value & 0x07ff;
2347 c3d2689d balrog
        omap_clkm_idlect2_update(s, diff, value);
2348 c3d2689d balrog
        return;
2349 c3d2689d balrog
2350 c3d2689d balrog
    case 0x0c:        /* ARM_EWUPCT */
2351 c3d2689d balrog
        s->clkm.arm_ewupct = value & 0x003f;
2352 c3d2689d balrog
        return;
2353 c3d2689d balrog
2354 c3d2689d balrog
    case 0x10:        /* ARM_RSTCT1 */
2355 c3d2689d balrog
        diff = s->clkm.arm_rstct1 ^ value;
2356 c3d2689d balrog
        s->clkm.arm_rstct1 = value & 0x0007;
2357 c3d2689d balrog
        if (value & 9) {
2358 c3d2689d balrog
            qemu_system_reset_request();
2359 c3d2689d balrog
            s->clkm.cold_start = 0xa;
2360 c3d2689d balrog
        }
2361 c3d2689d balrog
        if (diff & ~value & 4) {                                /* DSP_RST */
2362 c3d2689d balrog
            omap_mpui_reset(s);
2363 c3d2689d balrog
            omap_tipb_bridge_reset(s->private_tipb);
2364 c3d2689d balrog
            omap_tipb_bridge_reset(s->public_tipb);
2365 c3d2689d balrog
        }
2366 c3d2689d balrog
        if (diff & 2) {                                                /* DSP_EN */
2367 c3d2689d balrog
            clk = omap_findclk(s, "dsp_ck");
2368 c3d2689d balrog
            omap_clk_canidle(clk, (~value >> 1) & 1);
2369 c3d2689d balrog
        }
2370 c3d2689d balrog
        return;
2371 c3d2689d balrog
2372 c3d2689d balrog
    case 0x14:        /* ARM_RSTCT2 */
2373 c3d2689d balrog
        s->clkm.arm_rstct2 = value & 0x0001;
2374 c3d2689d balrog
        return;
2375 c3d2689d balrog
2376 c3d2689d balrog
    case 0x18:        /* ARM_SYSST */
2377 c3d2689d balrog
        if ((s->clkm.clocking_scheme ^ (value >> 11)) & 7) {
2378 c3d2689d balrog
            s->clkm.clocking_scheme = (value >> 11) & 7;
2379 c3d2689d balrog
            printf("%s: clocking scheme set to %s\n", __FUNCTION__,
2380 c3d2689d balrog
                            clkschemename[s->clkm.clocking_scheme]);
2381 c3d2689d balrog
        }
2382 c3d2689d balrog
        s->clkm.cold_start &= value & 0x3f;
2383 c3d2689d balrog
        return;
2384 c3d2689d balrog
2385 c3d2689d balrog
    case 0x1c:        /* ARM_CKOUT1 */
2386 c3d2689d balrog
        diff = s->clkm.arm_ckout1 ^ value;
2387 c3d2689d balrog
        s->clkm.arm_ckout1 = value & 0x003f;
2388 c3d2689d balrog
        omap_clkm_ckout1_update(s, diff, value);
2389 c3d2689d balrog
        return;
2390 c3d2689d balrog
2391 c3d2689d balrog
    case 0x20:        /* ARM_CKOUT2 */
2392 c3d2689d balrog
    default:
2393 c3d2689d balrog
        OMAP_BAD_REG(addr);
2394 c3d2689d balrog
    }
2395 c3d2689d balrog
}
2396 c3d2689d balrog
2397 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_clkm_readfn[] = {
2398 c3d2689d balrog
    omap_badwidth_read16,
2399 c3d2689d balrog
    omap_clkm_read,
2400 c3d2689d balrog
    omap_badwidth_read16,
2401 c3d2689d balrog
};
2402 c3d2689d balrog
2403 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_clkm_writefn[] = {
2404 c3d2689d balrog
    omap_badwidth_write16,
2405 c3d2689d balrog
    omap_clkm_write,
2406 c3d2689d balrog
    omap_badwidth_write16,
2407 c3d2689d balrog
};
2408 c3d2689d balrog
2409 c227f099 Anthony Liguori
static uint32_t omap_clkdsp_read(void *opaque, target_phys_addr_t addr)
2410 c3d2689d balrog
{
2411 c3d2689d balrog
    struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
2412 c3d2689d balrog
2413 8da3ff18 pbrook
    switch (addr) {
2414 c3d2689d balrog
    case 0x04:        /* DSP_IDLECT1 */
2415 c3d2689d balrog
        return s->clkm.dsp_idlect1;
2416 c3d2689d balrog
2417 c3d2689d balrog
    case 0x08:        /* DSP_IDLECT2 */
2418 c3d2689d balrog
        return s->clkm.dsp_idlect2;
2419 c3d2689d balrog
2420 c3d2689d balrog
    case 0x14:        /* DSP_RSTCT2 */
2421 c3d2689d balrog
        return s->clkm.dsp_rstct2;
2422 c3d2689d balrog
2423 c3d2689d balrog
    case 0x18:        /* DSP_SYSST */
2424 d8f699cb balrog
        return (s->clkm.clocking_scheme << 11) | s->clkm.cold_start |
2425 c3d2689d balrog
                (s->env->halted << 6);        /* Quite useless... */
2426 c3d2689d balrog
    }
2427 c3d2689d balrog
2428 c3d2689d balrog
    OMAP_BAD_REG(addr);
2429 c3d2689d balrog
    return 0;
2430 c3d2689d balrog
}
2431 c3d2689d balrog
2432 c3d2689d balrog
static inline void omap_clkdsp_idlect1_update(struct omap_mpu_state_s *s,
2433 c3d2689d balrog
                uint16_t diff, uint16_t value)
2434 c3d2689d balrog
{
2435 c3d2689d balrog
    omap_clk clk;
2436 c3d2689d balrog
2437 c3d2689d balrog
    SET_CANIDLE("dspxor_ck", 1);                        /* IDLXORP_DSP */
2438 c3d2689d balrog
}
2439 c3d2689d balrog
2440 c3d2689d balrog
static inline void omap_clkdsp_idlect2_update(struct omap_mpu_state_s *s,
2441 c3d2689d balrog
                uint16_t diff, uint16_t value)
2442 c3d2689d balrog
{
2443 c3d2689d balrog
    omap_clk clk;
2444 c3d2689d balrog
2445 c3d2689d balrog
    SET_ONOFF("dspxor_ck", 1);                                /* EN_XORPCK */
2446 c3d2689d balrog
}
2447 c3d2689d balrog
2448 c227f099 Anthony Liguori
static void omap_clkdsp_write(void *opaque, target_phys_addr_t addr,
2449 c3d2689d balrog
                uint32_t value)
2450 c3d2689d balrog
{
2451 c3d2689d balrog
    struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
2452 c3d2689d balrog
    uint16_t diff;
2453 c3d2689d balrog
2454 8da3ff18 pbrook
    switch (addr) {
2455 c3d2689d balrog
    case 0x04:        /* DSP_IDLECT1 */
2456 c3d2689d balrog
        diff = s->clkm.dsp_idlect1 ^ value;
2457 c3d2689d balrog
        s->clkm.dsp_idlect1 = value & 0x01f7;
2458 c3d2689d balrog
        omap_clkdsp_idlect1_update(s, diff, value);
2459 c3d2689d balrog
        break;
2460 c3d2689d balrog
2461 c3d2689d balrog
    case 0x08:        /* DSP_IDLECT2 */
2462 c3d2689d balrog
        s->clkm.dsp_idlect2 = value & 0x0037;
2463 c3d2689d balrog
        diff = s->clkm.dsp_idlect1 ^ value;
2464 c3d2689d balrog
        omap_clkdsp_idlect2_update(s, diff, value);
2465 c3d2689d balrog
        break;
2466 c3d2689d balrog
2467 c3d2689d balrog
    case 0x14:        /* DSP_RSTCT2 */
2468 c3d2689d balrog
        s->clkm.dsp_rstct2 = value & 0x0001;
2469 c3d2689d balrog
        break;
2470 c3d2689d balrog
2471 c3d2689d balrog
    case 0x18:        /* DSP_SYSST */
2472 c3d2689d balrog
        s->clkm.cold_start &= value & 0x3f;
2473 c3d2689d balrog
        break;
2474 c3d2689d balrog
2475 c3d2689d balrog
    default:
2476 c3d2689d balrog
        OMAP_BAD_REG(addr);
2477 c3d2689d balrog
    }
2478 c3d2689d balrog
}
2479 c3d2689d balrog
2480 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_clkdsp_readfn[] = {
2481 c3d2689d balrog
    omap_badwidth_read16,
2482 c3d2689d balrog
    omap_clkdsp_read,
2483 c3d2689d balrog
    omap_badwidth_read16,
2484 c3d2689d balrog
};
2485 c3d2689d balrog
2486 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_clkdsp_writefn[] = {
2487 c3d2689d balrog
    omap_badwidth_write16,
2488 c3d2689d balrog
    omap_clkdsp_write,
2489 c3d2689d balrog
    omap_badwidth_write16,
2490 c3d2689d balrog
};
2491 c3d2689d balrog
2492 c3d2689d balrog
static void omap_clkm_reset(struct omap_mpu_state_s *s)
2493 c3d2689d balrog
{
2494 c3d2689d balrog
    if (s->wdt && s->wdt->reset)
2495 c3d2689d balrog
        s->clkm.cold_start = 0x6;
2496 c3d2689d balrog
    s->clkm.clocking_scheme = 0;
2497 c3d2689d balrog
    omap_clkm_ckctl_update(s, ~0, 0x3000);
2498 c3d2689d balrog
    s->clkm.arm_ckctl = 0x3000;
2499 d8f699cb balrog
    omap_clkm_idlect1_update(s, s->clkm.arm_idlect1 ^ 0x0400, 0x0400);
2500 c3d2689d balrog
    s->clkm.arm_idlect1 = 0x0400;
2501 d8f699cb balrog
    omap_clkm_idlect2_update(s, s->clkm.arm_idlect2 ^ 0x0100, 0x0100);
2502 c3d2689d balrog
    s->clkm.arm_idlect2 = 0x0100;
2503 c3d2689d balrog
    s->clkm.arm_ewupct = 0x003f;
2504 c3d2689d balrog
    s->clkm.arm_rstct1 = 0x0000;
2505 c3d2689d balrog
    s->clkm.arm_rstct2 = 0x0000;
2506 c3d2689d balrog
    s->clkm.arm_ckout1 = 0x0015;
2507 c3d2689d balrog
    s->clkm.dpll1_mode = 0x2002;
2508 c3d2689d balrog
    omap_clkdsp_idlect1_update(s, s->clkm.dsp_idlect1 ^ 0x0040, 0x0040);
2509 c3d2689d balrog
    s->clkm.dsp_idlect1 = 0x0040;
2510 c3d2689d balrog
    omap_clkdsp_idlect2_update(s, ~0, 0x0000);
2511 c3d2689d balrog
    s->clkm.dsp_idlect2 = 0x0000;
2512 c3d2689d balrog
    s->clkm.dsp_rstct2 = 0x0000;
2513 c3d2689d balrog
}
2514 c3d2689d balrog
2515 c227f099 Anthony Liguori
static void omap_clkm_init(target_phys_addr_t mpu_base,
2516 c227f099 Anthony Liguori
                target_phys_addr_t dsp_base, struct omap_mpu_state_s *s)
2517 c3d2689d balrog
{
2518 c3d2689d balrog
    int iomemtype[2] = {
2519 1eed09cb Avi Kivity
        cpu_register_io_memory(omap_clkm_readfn, omap_clkm_writefn, s),
2520 1eed09cb Avi Kivity
        cpu_register_io_memory(omap_clkdsp_readfn, omap_clkdsp_writefn, s),
2521 c3d2689d balrog
    };
2522 c3d2689d balrog
2523 d8f699cb balrog
    s->clkm.arm_idlect1 = 0x03ff;
2524 d8f699cb balrog
    s->clkm.arm_idlect2 = 0x0100;
2525 d8f699cb balrog
    s->clkm.dsp_idlect1 = 0x0002;
2526 c3d2689d balrog
    omap_clkm_reset(s);
2527 d8f699cb balrog
    s->clkm.cold_start = 0x3a;
2528 c3d2689d balrog
2529 8da3ff18 pbrook
    cpu_register_physical_memory(mpu_base, 0x100, iomemtype[0]);
2530 8da3ff18 pbrook
    cpu_register_physical_memory(dsp_base, 0x1000, iomemtype[1]);
2531 c3d2689d balrog
}
2532 c3d2689d balrog
2533 fe71e81a balrog
/* MPU I/O */
2534 fe71e81a balrog
struct omap_mpuio_s {
2535 fe71e81a balrog
    qemu_irq irq;
2536 fe71e81a balrog
    qemu_irq kbd_irq;
2537 fe71e81a balrog
    qemu_irq *in;
2538 fe71e81a balrog
    qemu_irq handler[16];
2539 fe71e81a balrog
    qemu_irq wakeup;
2540 fe71e81a balrog
2541 fe71e81a balrog
    uint16_t inputs;
2542 fe71e81a balrog
    uint16_t outputs;
2543 fe71e81a balrog
    uint16_t dir;
2544 fe71e81a balrog
    uint16_t edge;
2545 fe71e81a balrog
    uint16_t mask;
2546 fe71e81a balrog
    uint16_t ints;
2547 fe71e81a balrog
2548 fe71e81a balrog
    uint16_t debounce;
2549 fe71e81a balrog
    uint16_t latch;
2550 fe71e81a balrog
    uint8_t event;
2551 fe71e81a balrog
2552 fe71e81a balrog
    uint8_t buttons[5];
2553 fe71e81a balrog
    uint8_t row_latch;
2554 fe71e81a balrog
    uint8_t cols;
2555 fe71e81a balrog
    int kbd_mask;
2556 fe71e81a balrog
    int clk;
2557 fe71e81a balrog
};
2558 fe71e81a balrog
2559 fe71e81a balrog
static void omap_mpuio_set(void *opaque, int line, int level)
2560 fe71e81a balrog
{
2561 fe71e81a balrog
    struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque;
2562 fe71e81a balrog
    uint16_t prev = s->inputs;
2563 fe71e81a balrog
2564 fe71e81a balrog
    if (level)
2565 fe71e81a balrog
        s->inputs |= 1 << line;
2566 fe71e81a balrog
    else
2567 fe71e81a balrog
        s->inputs &= ~(1 << line);
2568 fe71e81a balrog
2569 fe71e81a balrog
    if (((1 << line) & s->dir & ~s->mask) && s->clk) {
2570 fe71e81a balrog
        if ((s->edge & s->inputs & ~prev) | (~s->edge & ~s->inputs & prev)) {
2571 fe71e81a balrog
            s->ints |= 1 << line;
2572 fe71e81a balrog
            qemu_irq_raise(s->irq);
2573 fe71e81a balrog
            /* TODO: wakeup */
2574 fe71e81a balrog
        }
2575 fe71e81a balrog
        if ((s->event & (1 << 0)) &&                /* SET_GPIO_EVENT_MODE */
2576 fe71e81a balrog
                (s->event >> 1) == line)        /* PIN_SELECT */
2577 fe71e81a balrog
            s->latch = s->inputs;
2578 fe71e81a balrog
    }
2579 fe71e81a balrog
}
2580 fe71e81a balrog
2581 fe71e81a balrog
static void omap_mpuio_kbd_update(struct omap_mpuio_s *s)
2582 fe71e81a balrog
{
2583 fe71e81a balrog
    int i;
2584 fe71e81a balrog
    uint8_t *row, rows = 0, cols = ~s->cols;
2585 fe71e81a balrog
2586 38a34e1d balrog
    for (row = s->buttons + 4, i = 1 << 4; i; row --, i >>= 1)
2587 fe71e81a balrog
        if (*row & cols)
2588 38a34e1d balrog
            rows |= i;
2589 fe71e81a balrog
2590 cf6d9118 balrog
    qemu_set_irq(s->kbd_irq, rows && !s->kbd_mask && s->clk);
2591 cf6d9118 balrog
    s->row_latch = ~rows;
2592 fe71e81a balrog
}
2593 fe71e81a balrog
2594 c227f099 Anthony Liguori
static uint32_t omap_mpuio_read(void *opaque, target_phys_addr_t addr)
2595 fe71e81a balrog
{
2596 fe71e81a balrog
    struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque;
2597 cf965d24 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
2598 fe71e81a balrog
    uint16_t ret;
2599 fe71e81a balrog
2600 fe71e81a balrog
    switch (offset) {
2601 fe71e81a balrog
    case 0x00:        /* INPUT_LATCH */
2602 fe71e81a balrog
        return s->inputs;
2603 fe71e81a balrog
2604 fe71e81a balrog
    case 0x04:        /* OUTPUT_REG */
2605 fe71e81a balrog
        return s->outputs;
2606 fe71e81a balrog
2607 fe71e81a balrog
    case 0x08:        /* IO_CNTL */
2608 fe71e81a balrog
        return s->dir;
2609 fe71e81a balrog
2610 fe71e81a balrog
    case 0x10:        /* KBR_LATCH */
2611 fe71e81a balrog
        return s->row_latch;
2612 fe71e81a balrog
2613 fe71e81a balrog
    case 0x14:        /* KBC_REG */
2614 fe71e81a balrog
        return s->cols;
2615 fe71e81a balrog
2616 fe71e81a balrog
    case 0x18:        /* GPIO_EVENT_MODE_REG */
2617 fe71e81a balrog
        return s->event;
2618 fe71e81a balrog
2619 fe71e81a balrog
    case 0x1c:        /* GPIO_INT_EDGE_REG */
2620 fe71e81a balrog
        return s->edge;
2621 fe71e81a balrog
2622 fe71e81a balrog
    case 0x20:        /* KBD_INT */
2623 cf6d9118 balrog
        return (~s->row_latch & 0x1f) && !s->kbd_mask;
2624 fe71e81a balrog
2625 fe71e81a balrog
    case 0x24:        /* GPIO_INT */
2626 fe71e81a balrog
        ret = s->ints;
2627 8e129e07 balrog
        s->ints &= s->mask;
2628 8e129e07 balrog
        if (ret)
2629 8e129e07 balrog
            qemu_irq_lower(s->irq);
2630 fe71e81a balrog
        return ret;
2631 fe71e81a balrog
2632 fe71e81a balrog
    case 0x28:        /* KBD_MASKIT */
2633 fe71e81a balrog
        return s->kbd_mask;
2634 fe71e81a balrog
2635 fe71e81a balrog
    case 0x2c:        /* GPIO_MASKIT */
2636 fe71e81a balrog
        return s->mask;
2637 fe71e81a balrog
2638 fe71e81a balrog
    case 0x30:        /* GPIO_DEBOUNCING_REG */
2639 fe71e81a balrog
        return s->debounce;
2640 fe71e81a balrog
2641 fe71e81a balrog
    case 0x34:        /* GPIO_LATCH_REG */
2642 fe71e81a balrog
        return s->latch;
2643 fe71e81a balrog
    }
2644 fe71e81a balrog
2645 fe71e81a balrog
    OMAP_BAD_REG(addr);
2646 fe71e81a balrog
    return 0;
2647 fe71e81a balrog
}
2648 fe71e81a balrog
2649 c227f099 Anthony Liguori
static void omap_mpuio_write(void *opaque, target_phys_addr_t addr,
2650 fe71e81a balrog
                uint32_t value)
2651 fe71e81a balrog
{
2652 fe71e81a balrog
    struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque;
2653 cf965d24 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
2654 fe71e81a balrog
    uint16_t diff;
2655 fe71e81a balrog
    int ln;
2656 fe71e81a balrog
2657 fe71e81a balrog
    switch (offset) {
2658 fe71e81a balrog
    case 0x04:        /* OUTPUT_REG */
2659 d8f699cb balrog
        diff = (s->outputs ^ value) & ~s->dir;
2660 fe71e81a balrog
        s->outputs = value;
2661 fe71e81a balrog
        while ((ln = ffs(diff))) {
2662 fe71e81a balrog
            ln --;
2663 fe71e81a balrog
            if (s->handler[ln])
2664 fe71e81a balrog
                qemu_set_irq(s->handler[ln], (value >> ln) & 1);
2665 fe71e81a balrog
            diff &= ~(1 << ln);
2666 fe71e81a balrog
        }
2667 fe71e81a balrog
        break;
2668 fe71e81a balrog
2669 fe71e81a balrog
    case 0x08:        /* IO_CNTL */
2670 fe71e81a balrog
        diff = s->outputs & (s->dir ^ value);
2671 fe71e81a balrog
        s->dir = value;
2672 fe71e81a balrog
2673 fe71e81a balrog
        value = s->outputs & ~s->dir;
2674 fe71e81a balrog
        while ((ln = ffs(diff))) {
2675 fe71e81a balrog
            ln --;
2676 fe71e81a balrog
            if (s->handler[ln])
2677 fe71e81a balrog
                qemu_set_irq(s->handler[ln], (value >> ln) & 1);
2678 fe71e81a balrog
            diff &= ~(1 << ln);
2679 fe71e81a balrog
        }
2680 fe71e81a balrog
        break;
2681 fe71e81a balrog
2682 fe71e81a balrog
    case 0x14:        /* KBC_REG */
2683 fe71e81a balrog
        s->cols = value;
2684 fe71e81a balrog
        omap_mpuio_kbd_update(s);
2685 fe71e81a balrog
        break;
2686 fe71e81a balrog
2687 fe71e81a balrog
    case 0x18:        /* GPIO_EVENT_MODE_REG */
2688 fe71e81a balrog
        s->event = value & 0x1f;
2689 fe71e81a balrog
        break;
2690 fe71e81a balrog
2691 fe71e81a balrog
    case 0x1c:        /* GPIO_INT_EDGE_REG */
2692 fe71e81a balrog
        s->edge = value;
2693 fe71e81a balrog
        break;
2694 fe71e81a balrog
2695 fe71e81a balrog
    case 0x28:        /* KBD_MASKIT */
2696 fe71e81a balrog
        s->kbd_mask = value & 1;
2697 fe71e81a balrog
        omap_mpuio_kbd_update(s);
2698 fe71e81a balrog
        break;
2699 fe71e81a balrog
2700 fe71e81a balrog
    case 0x2c:        /* GPIO_MASKIT */
2701 fe71e81a balrog
        s->mask = value;
2702 fe71e81a balrog
        break;
2703 fe71e81a balrog
2704 fe71e81a balrog
    case 0x30:        /* GPIO_DEBOUNCING_REG */
2705 fe71e81a balrog
        s->debounce = value & 0x1ff;
2706 fe71e81a balrog
        break;
2707 fe71e81a balrog
2708 fe71e81a balrog
    case 0x00:        /* INPUT_LATCH */
2709 fe71e81a balrog
    case 0x10:        /* KBR_LATCH */
2710 fe71e81a balrog
    case 0x20:        /* KBD_INT */
2711 fe71e81a balrog
    case 0x24:        /* GPIO_INT */
2712 fe71e81a balrog
    case 0x34:        /* GPIO_LATCH_REG */
2713 fe71e81a balrog
        OMAP_RO_REG(addr);
2714 fe71e81a balrog
        return;
2715 fe71e81a balrog
2716 fe71e81a balrog
    default:
2717 fe71e81a balrog
        OMAP_BAD_REG(addr);
2718 fe71e81a balrog
        return;
2719 fe71e81a balrog
    }
2720 fe71e81a balrog
}
2721 fe71e81a balrog
2722 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_mpuio_readfn[] = {
2723 fe71e81a balrog
    omap_badwidth_read16,
2724 fe71e81a balrog
    omap_mpuio_read,
2725 fe71e81a balrog
    omap_badwidth_read16,
2726 fe71e81a balrog
};
2727 fe71e81a balrog
2728 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_mpuio_writefn[] = {
2729 fe71e81a balrog
    omap_badwidth_write16,
2730 fe71e81a balrog
    omap_mpuio_write,
2731 fe71e81a balrog
    omap_badwidth_write16,
2732 fe71e81a balrog
};
2733 fe71e81a balrog
2734 9596ebb7 pbrook
static void omap_mpuio_reset(struct omap_mpuio_s *s)
2735 fe71e81a balrog
{
2736 fe71e81a balrog
    s->inputs = 0;
2737 fe71e81a balrog
    s->outputs = 0;
2738 fe71e81a balrog
    s->dir = ~0;
2739 fe71e81a balrog
    s->event = 0;
2740 fe71e81a balrog
    s->edge = 0;
2741 fe71e81a balrog
    s->kbd_mask = 0;
2742 fe71e81a balrog
    s->mask = 0;
2743 fe71e81a balrog
    s->debounce = 0;
2744 fe71e81a balrog
    s->latch = 0;
2745 fe71e81a balrog
    s->ints = 0;
2746 fe71e81a balrog
    s->row_latch = 0x1f;
2747 38a34e1d balrog
    s->clk = 1;
2748 fe71e81a balrog
}
2749 fe71e81a balrog
2750 fe71e81a balrog
static void omap_mpuio_onoff(void *opaque, int line, int on)
2751 fe71e81a balrog
{
2752 fe71e81a balrog
    struct omap_mpuio_s *s = (struct omap_mpuio_s *) opaque;
2753 fe71e81a balrog
2754 fe71e81a balrog
    s->clk = on;
2755 fe71e81a balrog
    if (on)
2756 fe71e81a balrog
        omap_mpuio_kbd_update(s);
2757 fe71e81a balrog
}
2758 fe71e81a balrog
2759 c227f099 Anthony Liguori
struct omap_mpuio_s *omap_mpuio_init(target_phys_addr_t base,
2760 fe71e81a balrog
                qemu_irq kbd_int, qemu_irq gpio_int, qemu_irq wakeup,
2761 fe71e81a balrog
                omap_clk clk)
2762 fe71e81a balrog
{
2763 fe71e81a balrog
    int iomemtype;
2764 fe71e81a balrog
    struct omap_mpuio_s *s = (struct omap_mpuio_s *)
2765 fe71e81a balrog
            qemu_mallocz(sizeof(struct omap_mpuio_s));
2766 fe71e81a balrog
2767 fe71e81a balrog
    s->irq = gpio_int;
2768 fe71e81a balrog
    s->kbd_irq = kbd_int;
2769 fe71e81a balrog
    s->wakeup = wakeup;
2770 fe71e81a balrog
    s->in = qemu_allocate_irqs(omap_mpuio_set, s, 16);
2771 fe71e81a balrog
    omap_mpuio_reset(s);
2772 fe71e81a balrog
2773 1eed09cb Avi Kivity
    iomemtype = cpu_register_io_memory(omap_mpuio_readfn,
2774 fe71e81a balrog
                    omap_mpuio_writefn, s);
2775 8da3ff18 pbrook
    cpu_register_physical_memory(base, 0x800, iomemtype);
2776 fe71e81a balrog
2777 fe71e81a balrog
    omap_clk_adduser(clk, qemu_allocate_irqs(omap_mpuio_onoff, s, 1)[0]);
2778 fe71e81a balrog
2779 fe71e81a balrog
    return s;
2780 fe71e81a balrog
}
2781 fe71e81a balrog
2782 fe71e81a balrog
qemu_irq *omap_mpuio_in_get(struct omap_mpuio_s *s)
2783 fe71e81a balrog
{
2784 fe71e81a balrog
    return s->in;
2785 fe71e81a balrog
}
2786 fe71e81a balrog
2787 fe71e81a balrog
void omap_mpuio_out_set(struct omap_mpuio_s *s, int line, qemu_irq handler)
2788 fe71e81a balrog
{
2789 fe71e81a balrog
    if (line >= 16 || line < 0)
2790 2ac71179 Paul Brook
        hw_error("%s: No GPIO line %i\n", __FUNCTION__, line);
2791 fe71e81a balrog
    s->handler[line] = handler;
2792 fe71e81a balrog
}
2793 fe71e81a balrog
2794 fe71e81a balrog
void omap_mpuio_key(struct omap_mpuio_s *s, int row, int col, int down)
2795 fe71e81a balrog
{
2796 fe71e81a balrog
    if (row >= 5 || row < 0)
2797 2ac71179 Paul Brook
        hw_error("%s: No key %i-%i\n", __FUNCTION__, col, row);
2798 fe71e81a balrog
2799 fe71e81a balrog
    if (down)
2800 38a34e1d balrog
        s->buttons[row] |= 1 << col;
2801 fe71e81a balrog
    else
2802 38a34e1d balrog
        s->buttons[row] &= ~(1 << col);
2803 fe71e81a balrog
2804 fe71e81a balrog
    omap_mpuio_kbd_update(s);
2805 fe71e81a balrog
}
2806 fe71e81a balrog
2807 64330148 balrog
/* General-Purpose I/O */
2808 64330148 balrog
struct omap_gpio_s {
2809 64330148 balrog
    qemu_irq irq;
2810 64330148 balrog
    qemu_irq *in;
2811 64330148 balrog
    qemu_irq handler[16];
2812 64330148 balrog
2813 64330148 balrog
    uint16_t inputs;
2814 64330148 balrog
    uint16_t outputs;
2815 64330148 balrog
    uint16_t dir;
2816 64330148 balrog
    uint16_t edge;
2817 64330148 balrog
    uint16_t mask;
2818 64330148 balrog
    uint16_t ints;
2819 d8f699cb balrog
    uint16_t pins;
2820 64330148 balrog
};
2821 64330148 balrog
2822 64330148 balrog
static void omap_gpio_set(void *opaque, int line, int level)
2823 64330148 balrog
{
2824 64330148 balrog
    struct omap_gpio_s *s = (struct omap_gpio_s *) opaque;
2825 64330148 balrog
    uint16_t prev = s->inputs;
2826 64330148 balrog
2827 64330148 balrog
    if (level)
2828 64330148 balrog
        s->inputs |= 1 << line;
2829 64330148 balrog
    else
2830 64330148 balrog
        s->inputs &= ~(1 << line);
2831 64330148 balrog
2832 64330148 balrog
    if (((s->edge & s->inputs & ~prev) | (~s->edge & ~s->inputs & prev)) &
2833 64330148 balrog
                    (1 << line) & s->dir & ~s->mask) {
2834 64330148 balrog
        s->ints |= 1 << line;
2835 64330148 balrog
        qemu_irq_raise(s->irq);
2836 64330148 balrog
    }
2837 64330148 balrog
}
2838 64330148 balrog
2839 c227f099 Anthony Liguori
static uint32_t omap_gpio_read(void *opaque, target_phys_addr_t addr)
2840 64330148 balrog
{
2841 64330148 balrog
    struct omap_gpio_s *s = (struct omap_gpio_s *) opaque;
2842 cf965d24 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
2843 64330148 balrog
2844 64330148 balrog
    switch (offset) {
2845 64330148 balrog
    case 0x00:        /* DATA_INPUT */
2846 d8f699cb balrog
        return s->inputs & s->pins;
2847 64330148 balrog
2848 64330148 balrog
    case 0x04:        /* DATA_OUTPUT */
2849 64330148 balrog
        return s->outputs;
2850 64330148 balrog
2851 64330148 balrog
    case 0x08:        /* DIRECTION_CONTROL */
2852 64330148 balrog
        return s->dir;
2853 64330148 balrog
2854 64330148 balrog
    case 0x0c:        /* INTERRUPT_CONTROL */
2855 64330148 balrog
        return s->edge;
2856 64330148 balrog
2857 64330148 balrog
    case 0x10:        /* INTERRUPT_MASK */
2858 64330148 balrog
        return s->mask;
2859 64330148 balrog
2860 64330148 balrog
    case 0x14:        /* INTERRUPT_STATUS */
2861 64330148 balrog
        return s->ints;
2862 d8f699cb balrog
2863 d8f699cb balrog
    case 0x18:        /* PIN_CONTROL (not in OMAP310) */
2864 d8f699cb balrog
        OMAP_BAD_REG(addr);
2865 d8f699cb balrog
        return s->pins;
2866 64330148 balrog
    }
2867 64330148 balrog
2868 64330148 balrog
    OMAP_BAD_REG(addr);
2869 64330148 balrog
    return 0;
2870 64330148 balrog
}
2871 64330148 balrog
2872 c227f099 Anthony Liguori
static void omap_gpio_write(void *opaque, target_phys_addr_t addr,
2873 64330148 balrog
                uint32_t value)
2874 64330148 balrog
{
2875 64330148 balrog
    struct omap_gpio_s *s = (struct omap_gpio_s *) opaque;
2876 cf965d24 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
2877 64330148 balrog
    uint16_t diff;
2878 64330148 balrog
    int ln;
2879 64330148 balrog
2880 64330148 balrog
    switch (offset) {
2881 64330148 balrog
    case 0x00:        /* DATA_INPUT */
2882 64330148 balrog
        OMAP_RO_REG(addr);
2883 64330148 balrog
        return;
2884 64330148 balrog
2885 64330148 balrog
    case 0x04:        /* DATA_OUTPUT */
2886 66450b15 balrog
        diff = (s->outputs ^ value) & ~s->dir;
2887 64330148 balrog
        s->outputs = value;
2888 64330148 balrog
        while ((ln = ffs(diff))) {
2889 64330148 balrog
            ln --;
2890 64330148 balrog
            if (s->handler[ln])
2891 64330148 balrog
                qemu_set_irq(s->handler[ln], (value >> ln) & 1);
2892 64330148 balrog
            diff &= ~(1 << ln);
2893 64330148 balrog
        }
2894 64330148 balrog
        break;
2895 64330148 balrog
2896 64330148 balrog
    case 0x08:        /* DIRECTION_CONTROL */
2897 64330148 balrog
        diff = s->outputs & (s->dir ^ value);
2898 64330148 balrog
        s->dir = value;
2899 64330148 balrog
2900 64330148 balrog
        value = s->outputs & ~s->dir;
2901 64330148 balrog
        while ((ln = ffs(diff))) {
2902 64330148 balrog
            ln --;
2903 64330148 balrog
            if (s->handler[ln])
2904 64330148 balrog
                qemu_set_irq(s->handler[ln], (value >> ln) & 1);
2905 64330148 balrog
            diff &= ~(1 << ln);
2906 64330148 balrog
        }
2907 64330148 balrog
        break;
2908 64330148 balrog
2909 64330148 balrog
    case 0x0c:        /* INTERRUPT_CONTROL */
2910 64330148 balrog
        s->edge = value;
2911 64330148 balrog
        break;
2912 64330148 balrog
2913 64330148 balrog
    case 0x10:        /* INTERRUPT_MASK */
2914 64330148 balrog
        s->mask = value;
2915 64330148 balrog
        break;
2916 64330148 balrog
2917 64330148 balrog
    case 0x14:        /* INTERRUPT_STATUS */
2918 64330148 balrog
        s->ints &= ~value;
2919 64330148 balrog
        if (!s->ints)
2920 64330148 balrog
            qemu_irq_lower(s->irq);
2921 64330148 balrog
        break;
2922 64330148 balrog
2923 d8f699cb balrog
    case 0x18:        /* PIN_CONTROL (not in OMAP310 TRM) */
2924 d8f699cb balrog
        OMAP_BAD_REG(addr);
2925 d8f699cb balrog
        s->pins = value;
2926 d8f699cb balrog
        break;
2927 d8f699cb balrog
2928 64330148 balrog
    default:
2929 64330148 balrog
        OMAP_BAD_REG(addr);
2930 64330148 balrog
        return;
2931 64330148 balrog
    }
2932 64330148 balrog
}
2933 64330148 balrog
2934 3efda49d balrog
/* *Some* sources say the memory region is 32-bit.  */
2935 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_gpio_readfn[] = {
2936 3efda49d balrog
    omap_badwidth_read16,
2937 64330148 balrog
    omap_gpio_read,
2938 3efda49d balrog
    omap_badwidth_read16,
2939 64330148 balrog
};
2940 64330148 balrog
2941 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_gpio_writefn[] = {
2942 3efda49d balrog
    omap_badwidth_write16,
2943 64330148 balrog
    omap_gpio_write,
2944 3efda49d balrog
    omap_badwidth_write16,
2945 64330148 balrog
};
2946 64330148 balrog
2947 9596ebb7 pbrook
static void omap_gpio_reset(struct omap_gpio_s *s)
2948 64330148 balrog
{
2949 64330148 balrog
    s->inputs = 0;
2950 64330148 balrog
    s->outputs = ~0;
2951 64330148 balrog
    s->dir = ~0;
2952 64330148 balrog
    s->edge = ~0;
2953 64330148 balrog
    s->mask = ~0;
2954 64330148 balrog
    s->ints = 0;
2955 d8f699cb balrog
    s->pins = ~0;
2956 64330148 balrog
}
2957 64330148 balrog
2958 c227f099 Anthony Liguori
struct omap_gpio_s *omap_gpio_init(target_phys_addr_t base,
2959 64330148 balrog
                qemu_irq irq, omap_clk clk)
2960 64330148 balrog
{
2961 64330148 balrog
    int iomemtype;
2962 64330148 balrog
    struct omap_gpio_s *s = (struct omap_gpio_s *)
2963 64330148 balrog
            qemu_mallocz(sizeof(struct omap_gpio_s));
2964 64330148 balrog
2965 64330148 balrog
    s->irq = irq;
2966 64330148 balrog
    s->in = qemu_allocate_irqs(omap_gpio_set, s, 16);
2967 64330148 balrog
    omap_gpio_reset(s);
2968 64330148 balrog
2969 1eed09cb Avi Kivity
    iomemtype = cpu_register_io_memory(omap_gpio_readfn,
2970 64330148 balrog
                    omap_gpio_writefn, s);
2971 8da3ff18 pbrook
    cpu_register_physical_memory(base, 0x1000, iomemtype);
2972 64330148 balrog
2973 64330148 balrog
    return s;
2974 64330148 balrog
}
2975 64330148 balrog
2976 64330148 balrog
qemu_irq *omap_gpio_in_get(struct omap_gpio_s *s)
2977 64330148 balrog
{
2978 64330148 balrog
    return s->in;
2979 64330148 balrog
}
2980 64330148 balrog
2981 64330148 balrog
void omap_gpio_out_set(struct omap_gpio_s *s, int line, qemu_irq handler)
2982 64330148 balrog
{
2983 64330148 balrog
    if (line >= 16 || line < 0)
2984 2ac71179 Paul Brook
        hw_error("%s: No GPIO line %i\n", __FUNCTION__, line);
2985 64330148 balrog
    s->handler[line] = handler;
2986 64330148 balrog
}
2987 64330148 balrog
2988 d951f6ff balrog
/* MicroWire Interface */
2989 d951f6ff balrog
struct omap_uwire_s {
2990 d951f6ff balrog
    qemu_irq txirq;
2991 d951f6ff balrog
    qemu_irq rxirq;
2992 d951f6ff balrog
    qemu_irq txdrq;
2993 d951f6ff balrog
2994 d951f6ff balrog
    uint16_t txbuf;
2995 d951f6ff balrog
    uint16_t rxbuf;
2996 d951f6ff balrog
    uint16_t control;
2997 d951f6ff balrog
    uint16_t setup[5];
2998 d951f6ff balrog
2999 bc24a225 Paul Brook
    uWireSlave *chip[4];
3000 d951f6ff balrog
};
3001 d951f6ff balrog
3002 d951f6ff balrog
static void omap_uwire_transfer_start(struct omap_uwire_s *s)
3003 d951f6ff balrog
{
3004 d951f6ff balrog
    int chipselect = (s->control >> 10) & 3;                /* INDEX */
3005 bc24a225 Paul Brook
    uWireSlave *slave = s->chip[chipselect];
3006 d951f6ff balrog
3007 d951f6ff balrog
    if ((s->control >> 5) & 0x1f) {                        /* NB_BITS_WR */
3008 d951f6ff balrog
        if (s->control & (1 << 12))                        /* CS_CMD */
3009 d951f6ff balrog
            if (slave && slave->send)
3010 d951f6ff balrog
                slave->send(slave->opaque,
3011 d951f6ff balrog
                                s->txbuf >> (16 - ((s->control >> 5) & 0x1f)));
3012 d951f6ff balrog
        s->control &= ~(1 << 14);                        /* CSRB */
3013 d951f6ff balrog
        /* TODO: depending on s->setup[4] bits [1:0] assert an IRQ or
3014 d951f6ff balrog
         * a DRQ.  When is the level IRQ supposed to be reset?  */
3015 d951f6ff balrog
    }
3016 d951f6ff balrog
3017 d951f6ff balrog
    if ((s->control >> 0) & 0x1f) {                        /* NB_BITS_RD */
3018 d951f6ff balrog
        if (s->control & (1 << 12))                        /* CS_CMD */
3019 d951f6ff balrog
            if (slave && slave->receive)
3020 d951f6ff balrog
                s->rxbuf = slave->receive(slave->opaque);
3021 d951f6ff balrog
        s->control |= 1 << 15;                                /* RDRB */
3022 d951f6ff balrog
        /* TODO: depending on s->setup[4] bits [1:0] assert an IRQ or
3023 d951f6ff balrog
         * a DRQ.  When is the level IRQ supposed to be reset?  */
3024 d951f6ff balrog
    }
3025 d951f6ff balrog
}
3026 d951f6ff balrog
3027 c227f099 Anthony Liguori
static uint32_t omap_uwire_read(void *opaque, target_phys_addr_t addr)
3028 d951f6ff balrog
{
3029 d951f6ff balrog
    struct omap_uwire_s *s = (struct omap_uwire_s *) opaque;
3030 cf965d24 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
3031 d951f6ff balrog
3032 d951f6ff balrog
    switch (offset) {
3033 d951f6ff balrog
    case 0x00:        /* RDR */
3034 d951f6ff balrog
        s->control &= ~(1 << 15);                        /* RDRB */
3035 d951f6ff balrog
        return s->rxbuf;
3036 d951f6ff balrog
3037 d951f6ff balrog
    case 0x04:        /* CSR */
3038 d951f6ff balrog
        return s->control;
3039 d951f6ff balrog
3040 d951f6ff balrog
    case 0x08:        /* SR1 */
3041 d951f6ff balrog
        return s->setup[0];
3042 d951f6ff balrog
    case 0x0c:        /* SR2 */
3043 d951f6ff balrog
        return s->setup[1];
3044 d951f6ff balrog
    case 0x10:        /* SR3 */
3045 d951f6ff balrog
        return s->setup[2];
3046 d951f6ff balrog
    case 0x14:        /* SR4 */
3047 d951f6ff balrog
        return s->setup[3];
3048 d951f6ff balrog
    case 0x18:        /* SR5 */
3049 d951f6ff balrog
        return s->setup[4];
3050 d951f6ff balrog
    }
3051 d951f6ff balrog
3052 d951f6ff balrog
    OMAP_BAD_REG(addr);
3053 d951f6ff balrog
    return 0;
3054 d951f6ff balrog
}
3055 d951f6ff balrog
3056 c227f099 Anthony Liguori
static void omap_uwire_write(void *opaque, target_phys_addr_t addr,
3057 d951f6ff balrog
                uint32_t value)
3058 d951f6ff balrog
{
3059 d951f6ff balrog
    struct omap_uwire_s *s = (struct omap_uwire_s *) opaque;
3060 cf965d24 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
3061 d951f6ff balrog
3062 d951f6ff balrog
    switch (offset) {
3063 d951f6ff balrog
    case 0x00:        /* TDR */
3064 d951f6ff balrog
        s->txbuf = value;                                /* TD */
3065 d951f6ff balrog
        if ((s->setup[4] & (1 << 2)) &&                        /* AUTO_TX_EN */
3066 d951f6ff balrog
                        ((s->setup[4] & (1 << 3)) ||        /* CS_TOGGLE_TX_EN */
3067 cf965d24 balrog
                         (s->control & (1 << 12)))) {        /* CS_CMD */
3068 cf965d24 balrog
            s->control |= 1 << 14;                        /* CSRB */
3069 d951f6ff balrog
            omap_uwire_transfer_start(s);
3070 cf965d24 balrog
        }
3071 d951f6ff balrog
        break;
3072 d951f6ff balrog
3073 d951f6ff balrog
    case 0x04:        /* CSR */
3074 d951f6ff balrog
        s->control = value & 0x1fff;
3075 d951f6ff balrog
        if (value & (1 << 13))                                /* START */
3076 d951f6ff balrog
            omap_uwire_transfer_start(s);
3077 d951f6ff balrog
        break;
3078 d951f6ff balrog
3079 d951f6ff balrog
    case 0x08:        /* SR1 */
3080 d951f6ff balrog
        s->setup[0] = value & 0x003f;
3081 d951f6ff balrog
        break;
3082 d951f6ff balrog
3083 d951f6ff balrog
    case 0x0c:        /* SR2 */
3084 d951f6ff balrog
        s->setup[1] = value & 0x0fc0;
3085 d951f6ff balrog
        break;
3086 d951f6ff balrog
3087 d951f6ff balrog
    case 0x10:        /* SR3 */
3088 d951f6ff balrog
        s->setup[2] = value & 0x0003;
3089 d951f6ff balrog
        break;
3090 d951f6ff balrog
3091 d951f6ff balrog
    case 0x14:        /* SR4 */
3092 d951f6ff balrog
        s->setup[3] = value & 0x0001;
3093 d951f6ff balrog
        break;
3094 d951f6ff balrog
3095 d951f6ff balrog
    case 0x18:        /* SR5 */
3096 d951f6ff balrog
        s->setup[4] = value & 0x000f;
3097 d951f6ff balrog
        break;
3098 d951f6ff balrog
3099 d951f6ff balrog
    default:
3100 d951f6ff balrog
        OMAP_BAD_REG(addr);
3101 d951f6ff balrog
        return;
3102 d951f6ff balrog
    }
3103 d951f6ff balrog
}
3104 d951f6ff balrog
3105 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_uwire_readfn[] = {
3106 d951f6ff balrog
    omap_badwidth_read16,
3107 d951f6ff balrog
    omap_uwire_read,
3108 d951f6ff balrog
    omap_badwidth_read16,
3109 d951f6ff balrog
};
3110 d951f6ff balrog
3111 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_uwire_writefn[] = {
3112 d951f6ff balrog
    omap_badwidth_write16,
3113 d951f6ff balrog
    omap_uwire_write,
3114 d951f6ff balrog
    omap_badwidth_write16,
3115 d951f6ff balrog
};
3116 d951f6ff balrog
3117 9596ebb7 pbrook
static void omap_uwire_reset(struct omap_uwire_s *s)
3118 d951f6ff balrog
{
3119 66450b15 balrog
    s->control = 0;
3120 d951f6ff balrog
    s->setup[0] = 0;
3121 d951f6ff balrog
    s->setup[1] = 0;
3122 d951f6ff balrog
    s->setup[2] = 0;
3123 d951f6ff balrog
    s->setup[3] = 0;
3124 d951f6ff balrog
    s->setup[4] = 0;
3125 d951f6ff balrog
}
3126 d951f6ff balrog
3127 c227f099 Anthony Liguori
struct omap_uwire_s *omap_uwire_init(target_phys_addr_t base,
3128 d951f6ff balrog
                qemu_irq *irq, qemu_irq dma, omap_clk clk)
3129 d951f6ff balrog
{
3130 d951f6ff balrog
    int iomemtype;
3131 d951f6ff balrog
    struct omap_uwire_s *s = (struct omap_uwire_s *)
3132 d951f6ff balrog
            qemu_mallocz(sizeof(struct omap_uwire_s));
3133 d951f6ff balrog
3134 d951f6ff balrog
    s->txirq = irq[0];
3135 d951f6ff balrog
    s->rxirq = irq[1];
3136 d951f6ff balrog
    s->txdrq = dma;
3137 d951f6ff balrog
    omap_uwire_reset(s);
3138 d951f6ff balrog
3139 1eed09cb Avi Kivity
    iomemtype = cpu_register_io_memory(omap_uwire_readfn,
3140 d951f6ff balrog
                    omap_uwire_writefn, s);
3141 8da3ff18 pbrook
    cpu_register_physical_memory(base, 0x800, iomemtype);
3142 d951f6ff balrog
3143 d951f6ff balrog
    return s;
3144 d951f6ff balrog
}
3145 d951f6ff balrog
3146 d951f6ff balrog
void omap_uwire_attach(struct omap_uwire_s *s,
3147 bc24a225 Paul Brook
                uWireSlave *slave, int chipselect)
3148 d951f6ff balrog
{
3149 827df9f3 balrog
    if (chipselect < 0 || chipselect > 3) {
3150 827df9f3 balrog
        fprintf(stderr, "%s: Bad chipselect %i\n", __FUNCTION__, chipselect);
3151 827df9f3 balrog
        exit(-1);
3152 827df9f3 balrog
    }
3153 d951f6ff balrog
3154 d951f6ff balrog
    s->chip[chipselect] = slave;
3155 d951f6ff balrog
}
3156 d951f6ff balrog
3157 66450b15 balrog
/* Pseudonoise Pulse-Width Light Modulator */
3158 9596ebb7 pbrook
static void omap_pwl_update(struct omap_mpu_state_s *s)
3159 66450b15 balrog
{
3160 66450b15 balrog
    int output = (s->pwl.clk && s->pwl.enable) ? s->pwl.level : 0;
3161 66450b15 balrog
3162 66450b15 balrog
    if (output != s->pwl.output) {
3163 66450b15 balrog
        s->pwl.output = output;
3164 66450b15 balrog
        printf("%s: Backlight now at %i/256\n", __FUNCTION__, output);
3165 66450b15 balrog
    }
3166 66450b15 balrog
}
3167 66450b15 balrog
3168 c227f099 Anthony Liguori
static uint32_t omap_pwl_read(void *opaque, target_phys_addr_t addr)
3169 66450b15 balrog
{
3170 66450b15 balrog
    struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
3171 cf965d24 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
3172 66450b15 balrog
3173 66450b15 balrog
    switch (offset) {
3174 66450b15 balrog
    case 0x00:        /* PWL_LEVEL */
3175 66450b15 balrog
        return s->pwl.level;
3176 66450b15 balrog
    case 0x04:        /* PWL_CTRL */
3177 66450b15 balrog
        return s->pwl.enable;
3178 66450b15 balrog
    }
3179 66450b15 balrog
    OMAP_BAD_REG(addr);
3180 66450b15 balrog
    return 0;
3181 66450b15 balrog
}
3182 66450b15 balrog
3183 c227f099 Anthony Liguori
static void omap_pwl_write(void *opaque, target_phys_addr_t addr,
3184 66450b15 balrog
                uint32_t value)
3185 66450b15 balrog
{
3186 66450b15 balrog
    struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
3187 cf965d24 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
3188 66450b15 balrog
3189 66450b15 balrog
    switch (offset) {
3190 66450b15 balrog
    case 0x00:        /* PWL_LEVEL */
3191 66450b15 balrog
        s->pwl.level = value;
3192 66450b15 balrog
        omap_pwl_update(s);
3193 66450b15 balrog
        break;
3194 66450b15 balrog
    case 0x04:        /* PWL_CTRL */
3195 66450b15 balrog
        s->pwl.enable = value & 1;
3196 66450b15 balrog
        omap_pwl_update(s);
3197 66450b15 balrog
        break;
3198 66450b15 balrog
    default:
3199 66450b15 balrog
        OMAP_BAD_REG(addr);
3200 66450b15 balrog
        return;
3201 66450b15 balrog
    }
3202 66450b15 balrog
}
3203 66450b15 balrog
3204 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_pwl_readfn[] = {
3205 02645926 balrog
    omap_pwl_read,
3206 66450b15 balrog
    omap_badwidth_read8,
3207 66450b15 balrog
    omap_badwidth_read8,
3208 66450b15 balrog
};
3209 66450b15 balrog
3210 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_pwl_writefn[] = {
3211 02645926 balrog
    omap_pwl_write,
3212 66450b15 balrog
    omap_badwidth_write8,
3213 66450b15 balrog
    omap_badwidth_write8,
3214 66450b15 balrog
};
3215 66450b15 balrog
3216 9596ebb7 pbrook
static void omap_pwl_reset(struct omap_mpu_state_s *s)
3217 66450b15 balrog
{
3218 66450b15 balrog
    s->pwl.output = 0;
3219 66450b15 balrog
    s->pwl.level = 0;
3220 66450b15 balrog
    s->pwl.enable = 0;
3221 66450b15 balrog
    s->pwl.clk = 1;
3222 66450b15 balrog
    omap_pwl_update(s);
3223 66450b15 balrog
}
3224 66450b15 balrog
3225 66450b15 balrog
static void omap_pwl_clk_update(void *opaque, int line, int on)
3226 66450b15 balrog
{
3227 66450b15 balrog
    struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
3228 66450b15 balrog
3229 66450b15 balrog
    s->pwl.clk = on;
3230 66450b15 balrog
    omap_pwl_update(s);
3231 66450b15 balrog
}
3232 66450b15 balrog
3233 c227f099 Anthony Liguori
static void omap_pwl_init(target_phys_addr_t base, struct omap_mpu_state_s *s,
3234 66450b15 balrog
                omap_clk clk)
3235 66450b15 balrog
{
3236 66450b15 balrog
    int iomemtype;
3237 66450b15 balrog
3238 66450b15 balrog
    omap_pwl_reset(s);
3239 66450b15 balrog
3240 1eed09cb Avi Kivity
    iomemtype = cpu_register_io_memory(omap_pwl_readfn,
3241 66450b15 balrog
                    omap_pwl_writefn, s);
3242 b854bc19 balrog
    cpu_register_physical_memory(base, 0x800, iomemtype);
3243 66450b15 balrog
3244 66450b15 balrog
    omap_clk_adduser(clk, qemu_allocate_irqs(omap_pwl_clk_update, s, 1)[0]);
3245 66450b15 balrog
}
3246 66450b15 balrog
3247 f34c417b balrog
/* Pulse-Width Tone module */
3248 c227f099 Anthony Liguori
static uint32_t omap_pwt_read(void *opaque, target_phys_addr_t addr)
3249 f34c417b balrog
{
3250 f34c417b balrog
    struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
3251 cf965d24 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
3252 f34c417b balrog
3253 f34c417b balrog
    switch (offset) {
3254 f34c417b balrog
    case 0x00:        /* FRC */
3255 f34c417b balrog
        return s->pwt.frc;
3256 f34c417b balrog
    case 0x04:        /* VCR */
3257 f34c417b balrog
        return s->pwt.vrc;
3258 f34c417b balrog
    case 0x08:        /* GCR */
3259 f34c417b balrog
        return s->pwt.gcr;
3260 f34c417b balrog
    }
3261 f34c417b balrog
    OMAP_BAD_REG(addr);
3262 f34c417b balrog
    return 0;
3263 f34c417b balrog
}
3264 f34c417b balrog
3265 c227f099 Anthony Liguori
static void omap_pwt_write(void *opaque, target_phys_addr_t addr,
3266 f34c417b balrog
                uint32_t value)
3267 f34c417b balrog
{
3268 f34c417b balrog
    struct omap_mpu_state_s *s = (struct omap_mpu_state_s *) opaque;
3269 cf965d24 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
3270 f34c417b balrog
3271 f34c417b balrog
    switch (offset) {
3272 f34c417b balrog
    case 0x00:        /* FRC */
3273 f34c417b balrog
        s->pwt.frc = value & 0x3f;
3274 f34c417b balrog
        break;
3275 f34c417b balrog
    case 0x04:        /* VRC */
3276 f34c417b balrog
        if ((value ^ s->pwt.vrc) & 1) {
3277 f34c417b balrog
            if (value & 1)
3278 f34c417b balrog
                printf("%s: %iHz buzz on\n", __FUNCTION__, (int)
3279 f34c417b balrog
                                /* 1.5 MHz from a 12-MHz or 13-MHz PWT_CLK */
3280 f34c417b balrog
                                ((omap_clk_getrate(s->pwt.clk) >> 3) /
3281 f34c417b balrog
                                 /* Pre-multiplexer divider */
3282 f34c417b balrog
                                 ((s->pwt.gcr & 2) ? 1 : 154) /
3283 f34c417b balrog
                                 /* Octave multiplexer */
3284 f34c417b balrog
                                 (2 << (value & 3)) *
3285 f34c417b balrog
                                 /* 101/107 divider */
3286 f34c417b balrog
                                 ((value & (1 << 2)) ? 101 : 107) *
3287 f34c417b balrog
                                 /*  49/55 divider */
3288 f34c417b balrog
                                 ((value & (1 << 3)) ?  49 : 55) *
3289 f34c417b balrog
                                 /*  50/63 divider */
3290 f34c417b balrog
                                 ((value & (1 << 4)) ?  50 : 63) *
3291 f34c417b balrog
                                 /*  80/127 divider */
3292 f34c417b balrog
                                 ((value & (1 << 5)) ?  80 : 127) /
3293 f34c417b balrog
                                 (107 * 55 * 63 * 127)));
3294 f34c417b balrog
            else
3295 f34c417b balrog
                printf("%s: silence!\n", __FUNCTION__);
3296 f34c417b balrog
        }
3297 f34c417b balrog
        s->pwt.vrc = value & 0x7f;
3298 f34c417b balrog
        break;
3299 f34c417b balrog
    case 0x08:        /* GCR */
3300 f34c417b balrog
        s->pwt.gcr = value & 3;
3301 f34c417b balrog
        break;
3302 f34c417b balrog
    default:
3303 f34c417b balrog
        OMAP_BAD_REG(addr);
3304 f34c417b balrog
        return;
3305 f34c417b balrog
    }
3306 f34c417b balrog
}
3307 f34c417b balrog
3308 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_pwt_readfn[] = {
3309 02645926 balrog
    omap_pwt_read,
3310 f34c417b balrog
    omap_badwidth_read8,
3311 f34c417b balrog
    omap_badwidth_read8,
3312 f34c417b balrog
};
3313 f34c417b balrog
3314 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_pwt_writefn[] = {
3315 02645926 balrog
    omap_pwt_write,
3316 f34c417b balrog
    omap_badwidth_write8,
3317 f34c417b balrog
    omap_badwidth_write8,
3318 f34c417b balrog
};
3319 f34c417b balrog
3320 9596ebb7 pbrook
static void omap_pwt_reset(struct omap_mpu_state_s *s)
3321 f34c417b balrog
{
3322 f34c417b balrog
    s->pwt.frc = 0;
3323 f34c417b balrog
    s->pwt.vrc = 0;
3324 f34c417b balrog
    s->pwt.gcr = 0;
3325 f34c417b balrog
}
3326 f34c417b balrog
3327 c227f099 Anthony Liguori
static void omap_pwt_init(target_phys_addr_t base, struct omap_mpu_state_s *s,
3328 f34c417b balrog
                omap_clk clk)
3329 f34c417b balrog
{
3330 f34c417b balrog
    int iomemtype;
3331 f34c417b balrog
3332 f34c417b balrog
    s->pwt.clk = clk;
3333 f34c417b balrog
    omap_pwt_reset(s);
3334 f34c417b balrog
3335 1eed09cb Avi Kivity
    iomemtype = cpu_register_io_memory(omap_pwt_readfn,
3336 f34c417b balrog
                    omap_pwt_writefn, s);
3337 b854bc19 balrog
    cpu_register_physical_memory(base, 0x800, iomemtype);
3338 f34c417b balrog
}
3339 f34c417b balrog
3340 5c1c390f balrog
/* Real-time Clock module */
3341 5c1c390f balrog
struct omap_rtc_s {
3342 5c1c390f balrog
    qemu_irq irq;
3343 5c1c390f balrog
    qemu_irq alarm;
3344 5c1c390f balrog
    QEMUTimer *clk;
3345 5c1c390f balrog
3346 5c1c390f balrog
    uint8_t interrupts;
3347 5c1c390f balrog
    uint8_t status;
3348 5c1c390f balrog
    int16_t comp_reg;
3349 5c1c390f balrog
    int running;
3350 5c1c390f balrog
    int pm_am;
3351 5c1c390f balrog
    int auto_comp;
3352 5c1c390f balrog
    int round;
3353 5c1c390f balrog
    struct tm alarm_tm;
3354 5c1c390f balrog
    time_t alarm_ti;
3355 5c1c390f balrog
3356 5c1c390f balrog
    struct tm current_tm;
3357 5c1c390f balrog
    time_t ti;
3358 5c1c390f balrog
    uint64_t tick;
3359 5c1c390f balrog
};
3360 5c1c390f balrog
3361 5c1c390f balrog
static void omap_rtc_interrupts_update(struct omap_rtc_s *s)
3362 5c1c390f balrog
{
3363 106627d0 balrog
    /* s->alarm is level-triggered */
3364 5c1c390f balrog
    qemu_set_irq(s->alarm, (s->status >> 6) & 1);
3365 5c1c390f balrog
}
3366 5c1c390f balrog
3367 5c1c390f balrog
static void omap_rtc_alarm_update(struct omap_rtc_s *s)
3368 5c1c390f balrog
{
3369 0cd2df75 aurel32
    s->alarm_ti = mktimegm(&s->alarm_tm);
3370 5c1c390f balrog
    if (s->alarm_ti == -1)
3371 5c1c390f balrog
        printf("%s: conversion failed\n", __FUNCTION__);
3372 5c1c390f balrog
}
3373 5c1c390f balrog
3374 c227f099 Anthony Liguori
static uint32_t omap_rtc_read(void *opaque, target_phys_addr_t addr)
3375 5c1c390f balrog
{
3376 5c1c390f balrog
    struct omap_rtc_s *s = (struct omap_rtc_s *) opaque;
3377 cf965d24 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
3378 5c1c390f balrog
    uint8_t i;
3379 5c1c390f balrog
3380 5c1c390f balrog
    switch (offset) {
3381 5c1c390f balrog
    case 0x00:        /* SECONDS_REG */
3382 abd0c6bd Paul Brook
        return to_bcd(s->current_tm.tm_sec);
3383 5c1c390f balrog
3384 5c1c390f balrog
    case 0x04:        /* MINUTES_REG */
3385 abd0c6bd Paul Brook
        return to_bcd(s->current_tm.tm_min);
3386 5c1c390f balrog
3387 5c1c390f balrog
    case 0x08:        /* HOURS_REG */
3388 5c1c390f balrog
        if (s->pm_am)
3389 5c1c390f balrog
            return ((s->current_tm.tm_hour > 11) << 7) |
3390 abd0c6bd Paul Brook
                    to_bcd(((s->current_tm.tm_hour - 1) % 12) + 1);
3391 5c1c390f balrog
        else
3392 abd0c6bd Paul Brook
            return to_bcd(s->current_tm.tm_hour);
3393 5c1c390f balrog
3394 5c1c390f balrog
    case 0x0c:        /* DAYS_REG */
3395 abd0c6bd Paul Brook
        return to_bcd(s->current_tm.tm_mday);
3396 5c1c390f balrog
3397 5c1c390f balrog
    case 0x10:        /* MONTHS_REG */
3398 abd0c6bd Paul Brook
        return to_bcd(s->current_tm.tm_mon + 1);
3399 5c1c390f balrog
3400 5c1c390f balrog
    case 0x14:        /* YEARS_REG */
3401 abd0c6bd Paul Brook
        return to_bcd(s->current_tm.tm_year % 100);
3402 5c1c390f balrog
3403 5c1c390f balrog
    case 0x18:        /* WEEK_REG */
3404 5c1c390f balrog
        return s->current_tm.tm_wday;
3405 5c1c390f balrog
3406 5c1c390f balrog
    case 0x20:        /* ALARM_SECONDS_REG */
3407 abd0c6bd Paul Brook
        return to_bcd(s->alarm_tm.tm_sec);
3408 5c1c390f balrog
3409 5c1c390f balrog
    case 0x24:        /* ALARM_MINUTES_REG */
3410 abd0c6bd Paul Brook
        return to_bcd(s->alarm_tm.tm_min);
3411 5c1c390f balrog
3412 5c1c390f balrog
    case 0x28:        /* ALARM_HOURS_REG */
3413 5c1c390f balrog
        if (s->pm_am)
3414 5c1c390f balrog
            return ((s->alarm_tm.tm_hour > 11) << 7) |
3415 abd0c6bd Paul Brook
                    to_bcd(((s->alarm_tm.tm_hour - 1) % 12) + 1);
3416 5c1c390f balrog
        else
3417 abd0c6bd Paul Brook
            return to_bcd(s->alarm_tm.tm_hour);
3418 5c1c390f balrog
3419 5c1c390f balrog
    case 0x2c:        /* ALARM_DAYS_REG */
3420 abd0c6bd Paul Brook
        return to_bcd(s->alarm_tm.tm_mday);
3421 5c1c390f balrog
3422 5c1c390f balrog
    case 0x30:        /* ALARM_MONTHS_REG */
3423 abd0c6bd Paul Brook
        return to_bcd(s->alarm_tm.tm_mon + 1);
3424 5c1c390f balrog
3425 5c1c390f balrog
    case 0x34:        /* ALARM_YEARS_REG */
3426 abd0c6bd Paul Brook
        return to_bcd(s->alarm_tm.tm_year % 100);
3427 5c1c390f balrog
3428 5c1c390f balrog
    case 0x40:        /* RTC_CTRL_REG */
3429 5c1c390f balrog
        return (s->pm_am << 3) | (s->auto_comp << 2) |
3430 5c1c390f balrog
                (s->round << 1) | s->running;
3431 5c1c390f balrog
3432 5c1c390f balrog
    case 0x44:        /* RTC_STATUS_REG */
3433 5c1c390f balrog
        i = s->status;
3434 5c1c390f balrog
        s->status &= ~0x3d;
3435 5c1c390f balrog
        return i;
3436 5c1c390f balrog
3437 5c1c390f balrog
    case 0x48:        /* RTC_INTERRUPTS_REG */
3438 5c1c390f balrog
        return s->interrupts;
3439 5c1c390f balrog
3440 5c1c390f balrog
    case 0x4c:        /* RTC_COMP_LSB_REG */
3441 5c1c390f balrog
        return ((uint16_t) s->comp_reg) & 0xff;
3442 5c1c390f balrog
3443 5c1c390f balrog
    case 0x50:        /* RTC_COMP_MSB_REG */
3444 5c1c390f balrog
        return ((uint16_t) s->comp_reg) >> 8;
3445 5c1c390f balrog
    }
3446 5c1c390f balrog
3447 5c1c390f balrog
    OMAP_BAD_REG(addr);
3448 5c1c390f balrog
    return 0;
3449 5c1c390f balrog
}
3450 5c1c390f balrog
3451 c227f099 Anthony Liguori
static void omap_rtc_write(void *opaque, target_phys_addr_t addr,
3452 5c1c390f balrog
                uint32_t value)
3453 5c1c390f balrog
{
3454 5c1c390f balrog
    struct omap_rtc_s *s = (struct omap_rtc_s *) opaque;
3455 cf965d24 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
3456 5c1c390f balrog
    struct tm new_tm;
3457 5c1c390f balrog
    time_t ti[2];
3458 5c1c390f balrog
3459 5c1c390f balrog
    switch (offset) {
3460 5c1c390f balrog
    case 0x00:        /* SECONDS_REG */
3461 eb38c52c blueswir1
#ifdef ALMDEBUG
3462 5c1c390f balrog
        printf("RTC SEC_REG <-- %02x\n", value);
3463 5c1c390f balrog
#endif
3464 5c1c390f balrog
        s->ti -= s->current_tm.tm_sec;
3465 abd0c6bd Paul Brook
        s->ti += from_bcd(value);
3466 5c1c390f balrog
        return;
3467 5c1c390f balrog
3468 5c1c390f balrog
    case 0x04:        /* MINUTES_REG */
3469 eb38c52c blueswir1
#ifdef ALMDEBUG
3470 5c1c390f balrog
        printf("RTC MIN_REG <-- %02x\n", value);
3471 5c1c390f balrog
#endif
3472 5c1c390f balrog
        s->ti -= s->current_tm.tm_min * 60;
3473 abd0c6bd Paul Brook
        s->ti += from_bcd(value) * 60;
3474 5c1c390f balrog
        return;
3475 5c1c390f balrog
3476 5c1c390f balrog
    case 0x08:        /* HOURS_REG */
3477 eb38c52c blueswir1
#ifdef ALMDEBUG
3478 5c1c390f balrog
        printf("RTC HRS_REG <-- %02x\n", value);
3479 5c1c390f balrog
#endif
3480 5c1c390f balrog
        s->ti -= s->current_tm.tm_hour * 3600;
3481 5c1c390f balrog
        if (s->pm_am) {
3482 abd0c6bd Paul Brook
            s->ti += (from_bcd(value & 0x3f) & 12) * 3600;
3483 5c1c390f balrog
            s->ti += ((value >> 7) & 1) * 43200;
3484 5c1c390f balrog
        } else
3485 abd0c6bd Paul Brook
            s->ti += from_bcd(value & 0x3f) * 3600;
3486 5c1c390f balrog
        return;
3487 5c1c390f balrog
3488 5c1c390f balrog
    case 0x0c:        /* DAYS_REG */
3489 eb38c52c blueswir1
#ifdef ALMDEBUG
3490 5c1c390f balrog
        printf("RTC DAY_REG <-- %02x\n", value);
3491 5c1c390f balrog
#endif
3492 5c1c390f balrog
        s->ti -= s->current_tm.tm_mday * 86400;
3493 abd0c6bd Paul Brook
        s->ti += from_bcd(value) * 86400;
3494 5c1c390f balrog
        return;
3495 5c1c390f balrog
3496 5c1c390f balrog
    case 0x10:        /* MONTHS_REG */
3497 eb38c52c blueswir1
#ifdef ALMDEBUG
3498 5c1c390f balrog
        printf("RTC MTH_REG <-- %02x\n", value);
3499 5c1c390f balrog
#endif
3500 5c1c390f balrog
        memcpy(&new_tm, &s->current_tm, sizeof(new_tm));
3501 abd0c6bd Paul Brook
        new_tm.tm_mon = from_bcd(value);
3502 0cd2df75 aurel32
        ti[0] = mktimegm(&s->current_tm);
3503 0cd2df75 aurel32
        ti[1] = mktimegm(&new_tm);
3504 5c1c390f balrog
3505 5c1c390f balrog
        if (ti[0] != -1 && ti[1] != -1) {
3506 5c1c390f balrog
            s->ti -= ti[0];
3507 5c1c390f balrog
            s->ti += ti[1];
3508 5c1c390f balrog
        } else {
3509 5c1c390f balrog
            /* A less accurate version */
3510 5c1c390f balrog
            s->ti -= s->current_tm.tm_mon * 2592000;
3511 abd0c6bd Paul Brook
            s->ti += from_bcd(value) * 2592000;
3512 5c1c390f balrog
        }
3513 5c1c390f balrog
        return;
3514 5c1c390f balrog
3515 5c1c390f balrog
    case 0x14:        /* YEARS_REG */
3516 eb38c52c blueswir1
#ifdef ALMDEBUG
3517 5c1c390f balrog
        printf("RTC YRS_REG <-- %02x\n", value);
3518 5c1c390f balrog
#endif
3519 5c1c390f balrog
        memcpy(&new_tm, &s->current_tm, sizeof(new_tm));
3520 abd0c6bd Paul Brook
        new_tm.tm_year += from_bcd(value) - (new_tm.tm_year % 100);
3521 0cd2df75 aurel32
        ti[0] = mktimegm(&s->current_tm);
3522 0cd2df75 aurel32
        ti[1] = mktimegm(&new_tm);
3523 5c1c390f balrog
3524 5c1c390f balrog
        if (ti[0] != -1 && ti[1] != -1) {
3525 5c1c390f balrog
            s->ti -= ti[0];
3526 5c1c390f balrog
            s->ti += ti[1];
3527 5c1c390f balrog
        } else {
3528 5c1c390f balrog
            /* A less accurate version */
3529 5c1c390f balrog
            s->ti -= (s->current_tm.tm_year % 100) * 31536000;
3530 abd0c6bd Paul Brook
            s->ti += from_bcd(value) * 31536000;
3531 5c1c390f balrog
        }
3532 5c1c390f balrog
        return;
3533 5c1c390f balrog
3534 5c1c390f balrog
    case 0x18:        /* WEEK_REG */
3535 5c1c390f balrog
        return;        /* Ignored */
3536 5c1c390f balrog
3537 5c1c390f balrog
    case 0x20:        /* ALARM_SECONDS_REG */
3538 eb38c52c blueswir1
#ifdef ALMDEBUG
3539 5c1c390f balrog
        printf("ALM SEC_REG <-- %02x\n", value);
3540 5c1c390f balrog
#endif
3541 abd0c6bd Paul Brook
        s->alarm_tm.tm_sec = from_bcd(value);
3542 5c1c390f balrog
        omap_rtc_alarm_update(s);
3543 5c1c390f balrog
        return;
3544 5c1c390f balrog
3545 5c1c390f balrog
    case 0x24:        /* ALARM_MINUTES_REG */
3546 eb38c52c blueswir1
#ifdef ALMDEBUG
3547 5c1c390f balrog
        printf("ALM MIN_REG <-- %02x\n", value);
3548 5c1c390f balrog
#endif
3549 abd0c6bd Paul Brook
        s->alarm_tm.tm_min = from_bcd(value);
3550 5c1c390f balrog
        omap_rtc_alarm_update(s);
3551 5c1c390f balrog
        return;
3552 5c1c390f balrog
3553 5c1c390f balrog
    case 0x28:        /* ALARM_HOURS_REG */
3554 eb38c52c blueswir1
#ifdef ALMDEBUG
3555 5c1c390f balrog
        printf("ALM HRS_REG <-- %02x\n", value);
3556 5c1c390f balrog
#endif
3557 5c1c390f balrog
        if (s->pm_am)
3558 5c1c390f balrog
            s->alarm_tm.tm_hour =
3559 abd0c6bd Paul Brook
                    ((from_bcd(value & 0x3f)) % 12) +
3560 5c1c390f balrog
                    ((value >> 7) & 1) * 12;
3561 5c1c390f balrog
        else
3562 abd0c6bd Paul Brook
            s->alarm_tm.tm_hour = from_bcd(value);
3563 5c1c390f balrog
        omap_rtc_alarm_update(s);
3564 5c1c390f balrog
        return;
3565 5c1c390f balrog
3566 5c1c390f balrog
    case 0x2c:        /* ALARM_DAYS_REG */
3567 eb38c52c blueswir1
#ifdef ALMDEBUG
3568 5c1c390f balrog
        printf("ALM DAY_REG <-- %02x\n", value);
3569 5c1c390f balrog
#endif
3570 abd0c6bd Paul Brook
        s->alarm_tm.tm_mday = from_bcd(value);
3571 5c1c390f balrog
        omap_rtc_alarm_update(s);
3572 5c1c390f balrog
        return;
3573 5c1c390f balrog
3574 5c1c390f balrog
    case 0x30:        /* ALARM_MONTHS_REG */
3575 eb38c52c blueswir1
#ifdef ALMDEBUG
3576 5c1c390f balrog
        printf("ALM MON_REG <-- %02x\n", value);
3577 5c1c390f balrog
#endif
3578 abd0c6bd Paul Brook
        s->alarm_tm.tm_mon = from_bcd(value);
3579 5c1c390f balrog
        omap_rtc_alarm_update(s);
3580 5c1c390f balrog
        return;
3581 5c1c390f balrog
3582 5c1c390f balrog
    case 0x34:        /* ALARM_YEARS_REG */
3583 eb38c52c blueswir1
#ifdef ALMDEBUG
3584 5c1c390f balrog
        printf("ALM YRS_REG <-- %02x\n", value);
3585 5c1c390f balrog
#endif
3586 abd0c6bd Paul Brook
        s->alarm_tm.tm_year = from_bcd(value);
3587 5c1c390f balrog
        omap_rtc_alarm_update(s);
3588 5c1c390f balrog
        return;
3589 5c1c390f balrog
3590 5c1c390f balrog
    case 0x40:        /* RTC_CTRL_REG */
3591 eb38c52c blueswir1
#ifdef ALMDEBUG
3592 5c1c390f balrog
        printf("RTC CONTROL <-- %02x\n", value);
3593 5c1c390f balrog
#endif
3594 5c1c390f balrog
        s->pm_am = (value >> 3) & 1;
3595 5c1c390f balrog
        s->auto_comp = (value >> 2) & 1;
3596 5c1c390f balrog
        s->round = (value >> 1) & 1;
3597 5c1c390f balrog
        s->running = value & 1;
3598 5c1c390f balrog
        s->status &= 0xfd;
3599 5c1c390f balrog
        s->status |= s->running << 1;
3600 5c1c390f balrog
        return;
3601 5c1c390f balrog
3602 5c1c390f balrog
    case 0x44:        /* RTC_STATUS_REG */
3603 eb38c52c blueswir1
#ifdef ALMDEBUG
3604 5c1c390f balrog
        printf("RTC STATUSL <-- %02x\n", value);
3605 5c1c390f balrog
#endif
3606 5c1c390f balrog
        s->status &= ~((value & 0xc0) ^ 0x80);
3607 5c1c390f balrog
        omap_rtc_interrupts_update(s);
3608 5c1c390f balrog
        return;
3609 5c1c390f balrog
3610 5c1c390f balrog
    case 0x48:        /* RTC_INTERRUPTS_REG */
3611 eb38c52c blueswir1
#ifdef ALMDEBUG
3612 5c1c390f balrog
        printf("RTC INTRS <-- %02x\n", value);
3613 5c1c390f balrog
#endif
3614 5c1c390f balrog
        s->interrupts = value;
3615 5c1c390f balrog
        return;
3616 5c1c390f balrog
3617 5c1c390f balrog
    case 0x4c:        /* RTC_COMP_LSB_REG */
3618 eb38c52c blueswir1
#ifdef ALMDEBUG
3619 5c1c390f balrog
        printf("RTC COMPLSB <-- %02x\n", value);
3620 5c1c390f balrog
#endif
3621 5c1c390f balrog
        s->comp_reg &= 0xff00;
3622 5c1c390f balrog
        s->comp_reg |= 0x00ff & value;
3623 5c1c390f balrog
        return;
3624 5c1c390f balrog
3625 5c1c390f balrog
    case 0x50:        /* RTC_COMP_MSB_REG */
3626 eb38c52c blueswir1
#ifdef ALMDEBUG
3627 5c1c390f balrog
        printf("RTC COMPMSB <-- %02x\n", value);
3628 5c1c390f balrog
#endif
3629 5c1c390f balrog
        s->comp_reg &= 0x00ff;
3630 5c1c390f balrog
        s->comp_reg |= 0xff00 & (value << 8);
3631 5c1c390f balrog
        return;
3632 5c1c390f balrog
3633 5c1c390f balrog
    default:
3634 5c1c390f balrog
        OMAP_BAD_REG(addr);
3635 5c1c390f balrog
        return;
3636 5c1c390f balrog
    }
3637 5c1c390f balrog
}
3638 5c1c390f balrog
3639 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_rtc_readfn[] = {
3640 5c1c390f balrog
    omap_rtc_read,
3641 5c1c390f balrog
    omap_badwidth_read8,
3642 5c1c390f balrog
    omap_badwidth_read8,
3643 5c1c390f balrog
};
3644 5c1c390f balrog
3645 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_rtc_writefn[] = {
3646 5c1c390f balrog
    omap_rtc_write,
3647 5c1c390f balrog
    omap_badwidth_write8,
3648 5c1c390f balrog
    omap_badwidth_write8,
3649 5c1c390f balrog
};
3650 5c1c390f balrog
3651 5c1c390f balrog
static void omap_rtc_tick(void *opaque)
3652 5c1c390f balrog
{
3653 5c1c390f balrog
    struct omap_rtc_s *s = opaque;
3654 5c1c390f balrog
3655 5c1c390f balrog
    if (s->round) {
3656 5c1c390f balrog
        /* Round to nearest full minute.  */
3657 5c1c390f balrog
        if (s->current_tm.tm_sec < 30)
3658 5c1c390f balrog
            s->ti -= s->current_tm.tm_sec;
3659 5c1c390f balrog
        else
3660 5c1c390f balrog
            s->ti += 60 - s->current_tm.tm_sec;
3661 5c1c390f balrog
3662 5c1c390f balrog
        s->round = 0;
3663 5c1c390f balrog
    }
3664 5c1c390f balrog
3665 f6503059 balrog
    memcpy(&s->current_tm, localtime(&s->ti), sizeof(s->current_tm));
3666 5c1c390f balrog
3667 5c1c390f balrog
    if ((s->interrupts & 0x08) && s->ti == s->alarm_ti) {
3668 5c1c390f balrog
        s->status |= 0x40;
3669 5c1c390f balrog
        omap_rtc_interrupts_update(s);
3670 5c1c390f balrog
    }
3671 5c1c390f balrog
3672 5c1c390f balrog
    if (s->interrupts & 0x04)
3673 5c1c390f balrog
        switch (s->interrupts & 3) {
3674 5c1c390f balrog
        case 0:
3675 5c1c390f balrog
            s->status |= 0x04;
3676 106627d0 balrog
            qemu_irq_pulse(s->irq);
3677 5c1c390f balrog
            break;
3678 5c1c390f balrog
        case 1:
3679 5c1c390f balrog
            if (s->current_tm.tm_sec)
3680 5c1c390f balrog
                break;
3681 5c1c390f balrog
            s->status |= 0x08;
3682 106627d0 balrog
            qemu_irq_pulse(s->irq);
3683 5c1c390f balrog
            break;
3684 5c1c390f balrog
        case 2:
3685 5c1c390f balrog
            if (s->current_tm.tm_sec || s->current_tm.tm_min)
3686 5c1c390f balrog
                break;
3687 5c1c390f balrog
            s->status |= 0x10;
3688 106627d0 balrog
            qemu_irq_pulse(s->irq);
3689 5c1c390f balrog
            break;
3690 5c1c390f balrog
        case 3:
3691 5c1c390f balrog
            if (s->current_tm.tm_sec ||
3692 5c1c390f balrog
                            s->current_tm.tm_min || s->current_tm.tm_hour)
3693 5c1c390f balrog
                break;
3694 5c1c390f balrog
            s->status |= 0x20;
3695 106627d0 balrog
            qemu_irq_pulse(s->irq);
3696 5c1c390f balrog
            break;
3697 5c1c390f balrog
        }
3698 5c1c390f balrog
3699 5c1c390f balrog
    /* Move on */
3700 5c1c390f balrog
    if (s->running)
3701 5c1c390f balrog
        s->ti ++;
3702 5c1c390f balrog
    s->tick += 1000;
3703 5c1c390f balrog
3704 5c1c390f balrog
    /*
3705 5c1c390f balrog
     * Every full hour add a rough approximation of the compensation
3706 5c1c390f balrog
     * register to the 32kHz Timer (which drives the RTC) value. 
3707 5c1c390f balrog
     */
3708 5c1c390f balrog
    if (s->auto_comp && !s->current_tm.tm_sec && !s->current_tm.tm_min)
3709 5c1c390f balrog
        s->tick += s->comp_reg * 1000 / 32768;
3710 5c1c390f balrog
3711 5c1c390f balrog
    qemu_mod_timer(s->clk, s->tick);
3712 5c1c390f balrog
}
3713 5c1c390f balrog
3714 9596ebb7 pbrook
static void omap_rtc_reset(struct omap_rtc_s *s)
3715 5c1c390f balrog
{
3716 f6503059 balrog
    struct tm tm;
3717 f6503059 balrog
3718 5c1c390f balrog
    s->interrupts = 0;
3719 5c1c390f balrog
    s->comp_reg = 0;
3720 5c1c390f balrog
    s->running = 0;
3721 5c1c390f balrog
    s->pm_am = 0;
3722 5c1c390f balrog
    s->auto_comp = 0;
3723 5c1c390f balrog
    s->round = 0;
3724 5c1c390f balrog
    s->tick = qemu_get_clock(rt_clock);
3725 5c1c390f balrog
    memset(&s->alarm_tm, 0, sizeof(s->alarm_tm));
3726 5c1c390f balrog
    s->alarm_tm.tm_mday = 0x01;
3727 5c1c390f balrog
    s->status = 1 << 7;
3728 f6503059 balrog
    qemu_get_timedate(&tm, 0);
3729 0cd2df75 aurel32
    s->ti = mktimegm(&tm);
3730 5c1c390f balrog
3731 5c1c390f balrog
    omap_rtc_alarm_update(s);
3732 5c1c390f balrog
    omap_rtc_tick(s);
3733 5c1c390f balrog
}
3734 5c1c390f balrog
3735 c227f099 Anthony Liguori
struct omap_rtc_s *omap_rtc_init(target_phys_addr_t base,
3736 5c1c390f balrog
                qemu_irq *irq, omap_clk clk)
3737 5c1c390f balrog
{
3738 5c1c390f balrog
    int iomemtype;
3739 5c1c390f balrog
    struct omap_rtc_s *s = (struct omap_rtc_s *)
3740 5c1c390f balrog
            qemu_mallocz(sizeof(struct omap_rtc_s));
3741 5c1c390f balrog
3742 5c1c390f balrog
    s->irq = irq[0];
3743 5c1c390f balrog
    s->alarm = irq[1];
3744 5c1c390f balrog
    s->clk = qemu_new_timer(rt_clock, omap_rtc_tick, s);
3745 5c1c390f balrog
3746 5c1c390f balrog
    omap_rtc_reset(s);
3747 5c1c390f balrog
3748 1eed09cb Avi Kivity
    iomemtype = cpu_register_io_memory(omap_rtc_readfn,
3749 5c1c390f balrog
                    omap_rtc_writefn, s);
3750 8da3ff18 pbrook
    cpu_register_physical_memory(base, 0x800, iomemtype);
3751 5c1c390f balrog
3752 5c1c390f balrog
    return s;
3753 5c1c390f balrog
}
3754 5c1c390f balrog
3755 d8f699cb balrog
/* Multi-channel Buffered Serial Port interfaces */
3756 d8f699cb balrog
struct omap_mcbsp_s {
3757 d8f699cb balrog
    qemu_irq txirq;
3758 d8f699cb balrog
    qemu_irq rxirq;
3759 d8f699cb balrog
    qemu_irq txdrq;
3760 d8f699cb balrog
    qemu_irq rxdrq;
3761 d8f699cb balrog
3762 d8f699cb balrog
    uint16_t spcr[2];
3763 d8f699cb balrog
    uint16_t rcr[2];
3764 d8f699cb balrog
    uint16_t xcr[2];
3765 d8f699cb balrog
    uint16_t srgr[2];
3766 d8f699cb balrog
    uint16_t mcr[2];
3767 d8f699cb balrog
    uint16_t pcr;
3768 d8f699cb balrog
    uint16_t rcer[8];
3769 d8f699cb balrog
    uint16_t xcer[8];
3770 d8f699cb balrog
    int tx_rate;
3771 d8f699cb balrog
    int rx_rate;
3772 d8f699cb balrog
    int tx_req;
3773 73560bc8 balrog
    int rx_req;
3774 d8f699cb balrog
3775 bc24a225 Paul Brook
    I2SCodec *codec;
3776 73560bc8 balrog
    QEMUTimer *source_timer;
3777 73560bc8 balrog
    QEMUTimer *sink_timer;
3778 d8f699cb balrog
};
3779 d8f699cb balrog
3780 d8f699cb balrog
static void omap_mcbsp_intr_update(struct omap_mcbsp_s *s)
3781 d8f699cb balrog
{
3782 d8f699cb balrog
    int irq;
3783 d8f699cb balrog
3784 d8f699cb balrog
    switch ((s->spcr[0] >> 4) & 3) {                        /* RINTM */
3785 d8f699cb balrog
    case 0:
3786 d8f699cb balrog
        irq = (s->spcr[0] >> 1) & 1;                        /* RRDY */
3787 d8f699cb balrog
        break;
3788 d8f699cb balrog
    case 3:
3789 d8f699cb balrog
        irq = (s->spcr[0] >> 3) & 1;                        /* RSYNCERR */
3790 d8f699cb balrog
        break;
3791 d8f699cb balrog
    default:
3792 d8f699cb balrog
        irq = 0;
3793 d8f699cb balrog
        break;
3794 d8f699cb balrog
    }
3795 d8f699cb balrog
3796 106627d0 balrog
    if (irq)
3797 106627d0 balrog
        qemu_irq_pulse(s->rxirq);
3798 d8f699cb balrog
3799 d8f699cb balrog
    switch ((s->spcr[1] >> 4) & 3) {                        /* XINTM */
3800 d8f699cb balrog
    case 0:
3801 d8f699cb balrog
        irq = (s->spcr[1] >> 1) & 1;                        /* XRDY */
3802 d8f699cb balrog
        break;
3803 d8f699cb balrog
    case 3:
3804 d8f699cb balrog
        irq = (s->spcr[1] >> 3) & 1;                        /* XSYNCERR */
3805 d8f699cb balrog
        break;
3806 d8f699cb balrog
    default:
3807 d8f699cb balrog
        irq = 0;
3808 d8f699cb balrog
        break;
3809 d8f699cb balrog
    }
3810 d8f699cb balrog
3811 106627d0 balrog
    if (irq)
3812 106627d0 balrog
        qemu_irq_pulse(s->txirq);
3813 d8f699cb balrog
}
3814 d8f699cb balrog
3815 73560bc8 balrog
static void omap_mcbsp_rx_newdata(struct omap_mcbsp_s *s)
3816 d8f699cb balrog
{
3817 73560bc8 balrog
    if ((s->spcr[0] >> 1) & 1)                                /* RRDY */
3818 73560bc8 balrog
        s->spcr[0] |= 1 << 2;                                /* RFULL */
3819 73560bc8 balrog
    s->spcr[0] |= 1 << 1;                                /* RRDY */
3820 73560bc8 balrog
    qemu_irq_raise(s->rxdrq);
3821 73560bc8 balrog
    omap_mcbsp_intr_update(s);
3822 d8f699cb balrog
}
3823 d8f699cb balrog
3824 73560bc8 balrog
static void omap_mcbsp_source_tick(void *opaque)
3825 d8f699cb balrog
{
3826 73560bc8 balrog
    struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
3827 73560bc8 balrog
    static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 };
3828 73560bc8 balrog
3829 73560bc8 balrog
    if (!s->rx_rate)
3830 d8f699cb balrog
        return;
3831 73560bc8 balrog
    if (s->rx_req)
3832 73560bc8 balrog
        printf("%s: Rx FIFO overrun\n", __FUNCTION__);
3833 d8f699cb balrog
3834 73560bc8 balrog
    s->rx_req = s->rx_rate << bps[(s->rcr[0] >> 5) & 7];
3835 d8f699cb balrog
3836 73560bc8 balrog
    omap_mcbsp_rx_newdata(s);
3837 6ee093c9 Juan Quintela
    qemu_mod_timer(s->source_timer, qemu_get_clock(vm_clock) +
3838 6ee093c9 Juan Quintela
                   get_ticks_per_sec());
3839 d8f699cb balrog
}
3840 d8f699cb balrog
3841 d8f699cb balrog
static void omap_mcbsp_rx_start(struct omap_mcbsp_s *s)
3842 d8f699cb balrog
{
3843 73560bc8 balrog
    if (!s->codec || !s->codec->rts)
3844 73560bc8 balrog
        omap_mcbsp_source_tick(s);
3845 73560bc8 balrog
    else if (s->codec->in.len) {
3846 73560bc8 balrog
        s->rx_req = s->codec->in.len;
3847 73560bc8 balrog
        omap_mcbsp_rx_newdata(s);
3848 d8f699cb balrog
    }
3849 d8f699cb balrog
}
3850 d8f699cb balrog
3851 d8f699cb balrog
static void omap_mcbsp_rx_stop(struct omap_mcbsp_s *s)
3852 d8f699cb balrog
{
3853 73560bc8 balrog
    qemu_del_timer(s->source_timer);
3854 73560bc8 balrog
}
3855 73560bc8 balrog
3856 73560bc8 balrog
static void omap_mcbsp_rx_done(struct omap_mcbsp_s *s)
3857 73560bc8 balrog
{
3858 d8f699cb balrog
    s->spcr[0] &= ~(1 << 1);                                /* RRDY */
3859 d8f699cb balrog
    qemu_irq_lower(s->rxdrq);
3860 d8f699cb balrog
    omap_mcbsp_intr_update(s);
3861 d8f699cb balrog
}
3862 d8f699cb balrog
3863 73560bc8 balrog
static void omap_mcbsp_tx_newdata(struct omap_mcbsp_s *s)
3864 73560bc8 balrog
{
3865 73560bc8 balrog
    s->spcr[1] |= 1 << 1;                                /* XRDY */
3866 73560bc8 balrog
    qemu_irq_raise(s->txdrq);
3867 73560bc8 balrog
    omap_mcbsp_intr_update(s);
3868 73560bc8 balrog
}
3869 73560bc8 balrog
3870 73560bc8 balrog
static void omap_mcbsp_sink_tick(void *opaque)
3871 d8f699cb balrog
{
3872 73560bc8 balrog
    struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
3873 73560bc8 balrog
    static const int bps[8] = { 0, 1, 1, 2, 2, 2, -255, -255 };
3874 73560bc8 balrog
3875 73560bc8 balrog
    if (!s->tx_rate)
3876 d8f699cb balrog
        return;
3877 73560bc8 balrog
    if (s->tx_req)
3878 73560bc8 balrog
        printf("%s: Tx FIFO underrun\n", __FUNCTION__);
3879 73560bc8 balrog
3880 73560bc8 balrog
    s->tx_req = s->tx_rate << bps[(s->xcr[0] >> 5) & 7];
3881 73560bc8 balrog
3882 73560bc8 balrog
    omap_mcbsp_tx_newdata(s);
3883 6ee093c9 Juan Quintela
    qemu_mod_timer(s->sink_timer, qemu_get_clock(vm_clock) +
3884 6ee093c9 Juan Quintela
                   get_ticks_per_sec());
3885 73560bc8 balrog
}
3886 73560bc8 balrog
3887 73560bc8 balrog
static void omap_mcbsp_tx_start(struct omap_mcbsp_s *s)
3888 73560bc8 balrog
{
3889 73560bc8 balrog
    if (!s->codec || !s->codec->cts)
3890 73560bc8 balrog
        omap_mcbsp_sink_tick(s);
3891 73560bc8 balrog
    else if (s->codec->out.size) {
3892 73560bc8 balrog
        s->tx_req = s->codec->out.size;
3893 73560bc8 balrog
        omap_mcbsp_tx_newdata(s);
3894 73560bc8 balrog
    }
3895 73560bc8 balrog
}
3896 73560bc8 balrog
3897 73560bc8 balrog
static void omap_mcbsp_tx_done(struct omap_mcbsp_s *s)
3898 73560bc8 balrog
{
3899 73560bc8 balrog
    s->spcr[1] &= ~(1 << 1);                                /* XRDY */
3900 73560bc8 balrog
    qemu_irq_lower(s->txdrq);
3901 73560bc8 balrog
    omap_mcbsp_intr_update(s);
3902 73560bc8 balrog
    if (s->codec && s->codec->cts)
3903 73560bc8 balrog
        s->codec->tx_swallow(s->codec->opaque);
3904 d8f699cb balrog
}
3905 d8f699cb balrog
3906 d8f699cb balrog
static void omap_mcbsp_tx_stop(struct omap_mcbsp_s *s)
3907 d8f699cb balrog
{
3908 73560bc8 balrog
    s->tx_req = 0;
3909 73560bc8 balrog
    omap_mcbsp_tx_done(s);
3910 73560bc8 balrog
    qemu_del_timer(s->sink_timer);
3911 73560bc8 balrog
}
3912 73560bc8 balrog
3913 73560bc8 balrog
static void omap_mcbsp_req_update(struct omap_mcbsp_s *s)
3914 73560bc8 balrog
{
3915 73560bc8 balrog
    int prev_rx_rate, prev_tx_rate;
3916 73560bc8 balrog
    int rx_rate = 0, tx_rate = 0;
3917 73560bc8 balrog
    int cpu_rate = 1500000;        /* XXX */
3918 73560bc8 balrog
3919 73560bc8 balrog
    /* TODO: check CLKSTP bit */
3920 73560bc8 balrog
    if (s->spcr[1] & (1 << 6)) {                        /* GRST */
3921 73560bc8 balrog
        if (s->spcr[0] & (1 << 0)) {                        /* RRST */
3922 73560bc8 balrog
            if ((s->srgr[1] & (1 << 13)) &&                /* CLKSM */
3923 73560bc8 balrog
                            (s->pcr & (1 << 8))) {        /* CLKRM */
3924 73560bc8 balrog
                if (~s->pcr & (1 << 7))                        /* SCLKME */
3925 73560bc8 balrog
                    rx_rate = cpu_rate /
3926 73560bc8 balrog
                            ((s->srgr[0] & 0xff) + 1);        /* CLKGDV */
3927 73560bc8 balrog
            } else
3928 73560bc8 balrog
                if (s->codec)
3929 73560bc8 balrog
                    rx_rate = s->codec->rx_rate;
3930 73560bc8 balrog
        }
3931 73560bc8 balrog
3932 73560bc8 balrog
        if (s->spcr[1] & (1 << 0)) {                        /* XRST */
3933 73560bc8 balrog
            if ((s->srgr[1] & (1 << 13)) &&                /* CLKSM */
3934 73560bc8 balrog
                            (s->pcr & (1 << 9))) {        /* CLKXM */
3935 73560bc8 balrog
                if (~s->pcr & (1 << 7))                        /* SCLKME */
3936 73560bc8 balrog
                    tx_rate = cpu_rate /
3937 73560bc8 balrog
                            ((s->srgr[0] & 0xff) + 1);        /* CLKGDV */
3938 73560bc8 balrog
            } else
3939 73560bc8 balrog
                if (s->codec)
3940 73560bc8 balrog
                    tx_rate = s->codec->tx_rate;
3941 73560bc8 balrog
        }
3942 73560bc8 balrog
    }
3943 73560bc8 balrog
    prev_tx_rate = s->tx_rate;
3944 73560bc8 balrog
    prev_rx_rate = s->rx_rate;
3945 73560bc8 balrog
    s->tx_rate = tx_rate;
3946 73560bc8 balrog
    s->rx_rate = rx_rate;
3947 73560bc8 balrog
3948 73560bc8 balrog
    if (s->codec)
3949 73560bc8 balrog
        s->codec->set_rate(s->codec->opaque, rx_rate, tx_rate);
3950 73560bc8 balrog
3951 73560bc8 balrog
    if (!prev_tx_rate && tx_rate)
3952 73560bc8 balrog
        omap_mcbsp_tx_start(s);
3953 73560bc8 balrog
    else if (s->tx_rate && !tx_rate)
3954 73560bc8 balrog
        omap_mcbsp_tx_stop(s);
3955 73560bc8 balrog
3956 73560bc8 balrog
    if (!prev_rx_rate && rx_rate)
3957 73560bc8 balrog
        omap_mcbsp_rx_start(s);
3958 73560bc8 balrog
    else if (prev_tx_rate && !tx_rate)
3959 73560bc8 balrog
        omap_mcbsp_rx_stop(s);
3960 d8f699cb balrog
}
3961 d8f699cb balrog
3962 c227f099 Anthony Liguori
static uint32_t omap_mcbsp_read(void *opaque, target_phys_addr_t addr)
3963 d8f699cb balrog
{
3964 d8f699cb balrog
    struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
3965 d8f699cb balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
3966 d8f699cb balrog
    uint16_t ret;
3967 d8f699cb balrog
3968 d8f699cb balrog
    switch (offset) {
3969 d8f699cb balrog
    case 0x00:        /* DRR2 */
3970 d8f699cb balrog
        if (((s->rcr[0] >> 5) & 7) < 3)                        /* RWDLEN1 */
3971 d8f699cb balrog
            return 0x0000;
3972 d8f699cb balrog
        /* Fall through.  */
3973 d8f699cb balrog
    case 0x02:        /* DRR1 */
3974 73560bc8 balrog
        if (s->rx_req < 2) {
3975 d8f699cb balrog
            printf("%s: Rx FIFO underrun\n", __FUNCTION__);
3976 73560bc8 balrog
            omap_mcbsp_rx_done(s);
3977 d8f699cb balrog
        } else {
3978 73560bc8 balrog
            s->tx_req -= 2;
3979 73560bc8 balrog
            if (s->codec && s->codec->in.len >= 2) {
3980 73560bc8 balrog
                ret = s->codec->in.fifo[s->codec->in.start ++] << 8;
3981 73560bc8 balrog
                ret |= s->codec->in.fifo[s->codec->in.start ++];
3982 73560bc8 balrog
                s->codec->in.len -= 2;
3983 73560bc8 balrog
            } else
3984 73560bc8 balrog
                ret = 0x0000;
3985 73560bc8 balrog
            if (!s->tx_req)
3986 73560bc8 balrog
                omap_mcbsp_rx_done(s);
3987 d8f699cb balrog
            return ret;
3988 d8f699cb balrog
        }
3989 d8f699cb balrog
        return 0x0000;
3990 d8f699cb balrog
3991 d8f699cb balrog
    case 0x04:        /* DXR2 */
3992 d8f699cb balrog
    case 0x06:        /* DXR1 */
3993 d8f699cb balrog
        return 0x0000;
3994 d8f699cb balrog
3995 d8f699cb balrog
    case 0x08:        /* SPCR2 */
3996 d8f699cb balrog
        return s->spcr[1];
3997 d8f699cb balrog
    case 0x0a:        /* SPCR1 */
3998 d8f699cb balrog
        return s->spcr[0];
3999 d8f699cb balrog
    case 0x0c:        /* RCR2 */
4000 d8f699cb balrog
        return s->rcr[1];
4001 d8f699cb balrog
    case 0x0e:        /* RCR1 */
4002 d8f699cb balrog
        return s->rcr[0];
4003 d8f699cb balrog
    case 0x10:        /* XCR2 */
4004 d8f699cb balrog
        return s->xcr[1];
4005 d8f699cb balrog
    case 0x12:        /* XCR1 */
4006 d8f699cb balrog
        return s->xcr[0];
4007 d8f699cb balrog
    case 0x14:        /* SRGR2 */
4008 d8f699cb balrog
        return s->srgr[1];
4009 d8f699cb balrog
    case 0x16:        /* SRGR1 */
4010 d8f699cb balrog
        return s->srgr[0];
4011 d8f699cb balrog
    case 0x18:        /* MCR2 */
4012 d8f699cb balrog
        return s->mcr[1];
4013 d8f699cb balrog
    case 0x1a:        /* MCR1 */
4014 d8f699cb balrog
        return s->mcr[0];
4015 d8f699cb balrog
    case 0x1c:        /* RCERA */
4016 d8f699cb balrog
        return s->rcer[0];
4017 d8f699cb balrog
    case 0x1e:        /* RCERB */
4018 d8f699cb balrog
        return s->rcer[1];
4019 d8f699cb balrog
    case 0x20:        /* XCERA */
4020 d8f699cb balrog
        return s->xcer[0];
4021 d8f699cb balrog
    case 0x22:        /* XCERB */
4022 d8f699cb balrog
        return s->xcer[1];
4023 d8f699cb balrog
    case 0x24:        /* PCR0 */
4024 d8f699cb balrog
        return s->pcr;
4025 d8f699cb balrog
    case 0x26:        /* RCERC */
4026 d8f699cb balrog
        return s->rcer[2];
4027 d8f699cb balrog
    case 0x28:        /* RCERD */
4028 d8f699cb balrog
        return s->rcer[3];
4029 d8f699cb balrog
    case 0x2a:        /* XCERC */
4030 d8f699cb balrog
        return s->xcer[2];
4031 d8f699cb balrog
    case 0x2c:        /* XCERD */
4032 d8f699cb balrog
        return s->xcer[3];
4033 d8f699cb balrog
    case 0x2e:        /* RCERE */
4034 d8f699cb balrog
        return s->rcer[4];
4035 d8f699cb balrog
    case 0x30:        /* RCERF */
4036 d8f699cb balrog
        return s->rcer[5];
4037 d8f699cb balrog
    case 0x32:        /* XCERE */
4038 d8f699cb balrog
        return s->xcer[4];
4039 d8f699cb balrog
    case 0x34:        /* XCERF */
4040 d8f699cb balrog
        return s->xcer[5];
4041 d8f699cb balrog
    case 0x36:        /* RCERG */
4042 d8f699cb balrog
        return s->rcer[6];
4043 d8f699cb balrog
    case 0x38:        /* RCERH */
4044 d8f699cb balrog
        return s->rcer[7];
4045 d8f699cb balrog
    case 0x3a:        /* XCERG */
4046 d8f699cb balrog
        return s->xcer[6];
4047 d8f699cb balrog
    case 0x3c:        /* XCERH */
4048 d8f699cb balrog
        return s->xcer[7];
4049 d8f699cb balrog
    }
4050 d8f699cb balrog
4051 d8f699cb balrog
    OMAP_BAD_REG(addr);
4052 d8f699cb balrog
    return 0;
4053 d8f699cb balrog
}
4054 d8f699cb balrog
4055 c227f099 Anthony Liguori
static void omap_mcbsp_writeh(void *opaque, target_phys_addr_t addr,
4056 d8f699cb balrog
                uint32_t value)
4057 d8f699cb balrog
{
4058 d8f699cb balrog
    struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
4059 d8f699cb balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
4060 d8f699cb balrog
4061 d8f699cb balrog
    switch (offset) {
4062 d8f699cb balrog
    case 0x00:        /* DRR2 */
4063 d8f699cb balrog
    case 0x02:        /* DRR1 */
4064 d8f699cb balrog
        OMAP_RO_REG(addr);
4065 d8f699cb balrog
        return;
4066 d8f699cb balrog
4067 d8f699cb balrog
    case 0x04:        /* DXR2 */
4068 d8f699cb balrog
        if (((s->xcr[0] >> 5) & 7) < 3)                        /* XWDLEN1 */
4069 d8f699cb balrog
            return;
4070 d8f699cb balrog
        /* Fall through.  */
4071 d8f699cb balrog
    case 0x06:        /* DXR1 */
4072 73560bc8 balrog
        if (s->tx_req > 1) {
4073 73560bc8 balrog
            s->tx_req -= 2;
4074 73560bc8 balrog
            if (s->codec && s->codec->cts) {
4075 d8f699cb balrog
                s->codec->out.fifo[s->codec->out.len ++] = (value >> 8) & 0xff;
4076 d8f699cb balrog
                s->codec->out.fifo[s->codec->out.len ++] = (value >> 0) & 0xff;
4077 d8f699cb balrog
            }
4078 73560bc8 balrog
            if (s->tx_req < 2)
4079 73560bc8 balrog
                omap_mcbsp_tx_done(s);
4080 d8f699cb balrog
        } else
4081 d8f699cb balrog
            printf("%s: Tx FIFO overrun\n", __FUNCTION__);
4082 d8f699cb balrog
        return;
4083 d8f699cb balrog
4084 d8f699cb balrog
    case 0x08:        /* SPCR2 */
4085 d8f699cb balrog
        s->spcr[1] &= 0x0002;
4086 d8f699cb balrog
        s->spcr[1] |= 0x03f9 & value;
4087 d8f699cb balrog
        s->spcr[1] |= 0x0004 & (value << 2);                /* XEMPTY := XRST */
4088 73560bc8 balrog
        if (~value & 1)                                        /* XRST */
4089 d8f699cb balrog
            s->spcr[1] &= ~6;
4090 d8f699cb balrog
        omap_mcbsp_req_update(s);
4091 d8f699cb balrog
        return;
4092 d8f699cb balrog
    case 0x0a:        /* SPCR1 */
4093 d8f699cb balrog
        s->spcr[0] &= 0x0006;
4094 d8f699cb balrog
        s->spcr[0] |= 0xf8f9 & value;
4095 d8f699cb balrog
        if (value & (1 << 15))                                /* DLB */
4096 d8f699cb balrog
            printf("%s: Digital Loopback mode enable attempt\n", __FUNCTION__);
4097 d8f699cb balrog
        if (~value & 1) {                                /* RRST */
4098 d8f699cb balrog
            s->spcr[0] &= ~6;
4099 73560bc8 balrog
            s->rx_req = 0;
4100 73560bc8 balrog
            omap_mcbsp_rx_done(s);
4101 d8f699cb balrog
        }
4102 d8f699cb balrog
        omap_mcbsp_req_update(s);
4103 d8f699cb balrog
        return;
4104 d8f699cb balrog
4105 d8f699cb balrog
    case 0x0c:        /* RCR2 */
4106 d8f699cb balrog
        s->rcr[1] = value & 0xffff;
4107 d8f699cb balrog
        return;
4108 d8f699cb balrog
    case 0x0e:        /* RCR1 */
4109 d8f699cb balrog
        s->rcr[0] = value & 0x7fe0;
4110 d8f699cb balrog
        return;
4111 d8f699cb balrog
    case 0x10:        /* XCR2 */
4112 d8f699cb balrog
        s->xcr[1] = value & 0xffff;
4113 d8f699cb balrog
        return;
4114 d8f699cb balrog
    case 0x12:        /* XCR1 */
4115 d8f699cb balrog
        s->xcr[0] = value & 0x7fe0;
4116 d8f699cb balrog
        return;
4117 d8f699cb balrog
    case 0x14:        /* SRGR2 */
4118 d8f699cb balrog
        s->srgr[1] = value & 0xffff;
4119 73560bc8 balrog
        omap_mcbsp_req_update(s);
4120 d8f699cb balrog
        return;
4121 d8f699cb balrog
    case 0x16:        /* SRGR1 */
4122 d8f699cb balrog
        s->srgr[0] = value & 0xffff;
4123 73560bc8 balrog
        omap_mcbsp_req_update(s);
4124 d8f699cb balrog
        return;
4125 d8f699cb balrog
    case 0x18:        /* MCR2 */
4126 d8f699cb balrog
        s->mcr[1] = value & 0x03e3;
4127 d8f699cb balrog
        if (value & 3)                                        /* XMCM */
4128 d8f699cb balrog
            printf("%s: Tx channel selection mode enable attempt\n",
4129 d8f699cb balrog
                            __FUNCTION__);
4130 d8f699cb balrog
        return;
4131 d8f699cb balrog
    case 0x1a:        /* MCR1 */
4132 d8f699cb balrog
        s->mcr[0] = value & 0x03e1;
4133 d8f699cb balrog
        if (value & 1)                                        /* RMCM */
4134 d8f699cb balrog
            printf("%s: Rx channel selection mode enable attempt\n",
4135 d8f699cb balrog
                            __FUNCTION__);
4136 d8f699cb balrog
        return;
4137 d8f699cb balrog
    case 0x1c:        /* RCERA */
4138 d8f699cb balrog
        s->rcer[0] = value & 0xffff;
4139 d8f699cb balrog
        return;
4140 d8f699cb balrog
    case 0x1e:        /* RCERB */
4141 d8f699cb balrog
        s->rcer[1] = value & 0xffff;
4142 d8f699cb balrog
        return;
4143 d8f699cb balrog
    case 0x20:        /* XCERA */
4144 d8f699cb balrog
        s->xcer[0] = value & 0xffff;
4145 d8f699cb balrog
        return;
4146 d8f699cb balrog
    case 0x22:        /* XCERB */
4147 d8f699cb balrog
        s->xcer[1] = value & 0xffff;
4148 d8f699cb balrog
        return;
4149 d8f699cb balrog
    case 0x24:        /* PCR0 */
4150 d8f699cb balrog
        s->pcr = value & 0x7faf;
4151 d8f699cb balrog
        return;
4152 d8f699cb balrog
    case 0x26:        /* RCERC */
4153 d8f699cb balrog
        s->rcer[2] = value & 0xffff;
4154 d8f699cb balrog
        return;
4155 d8f699cb balrog
    case 0x28:        /* RCERD */
4156 d8f699cb balrog
        s->rcer[3] = value & 0xffff;
4157 d8f699cb balrog
        return;
4158 d8f699cb balrog
    case 0x2a:        /* XCERC */
4159 d8f699cb balrog
        s->xcer[2] = value & 0xffff;
4160 d8f699cb balrog
        return;
4161 d8f699cb balrog
    case 0x2c:        /* XCERD */
4162 d8f699cb balrog
        s->xcer[3] = value & 0xffff;
4163 d8f699cb balrog
        return;
4164 d8f699cb balrog
    case 0x2e:        /* RCERE */
4165 d8f699cb balrog
        s->rcer[4] = value & 0xffff;
4166 d8f699cb balrog
        return;
4167 d8f699cb balrog
    case 0x30:        /* RCERF */
4168 d8f699cb balrog
        s->rcer[5] = value & 0xffff;
4169 d8f699cb balrog
        return;
4170 d8f699cb balrog
    case 0x32:        /* XCERE */
4171 d8f699cb balrog
        s->xcer[4] = value & 0xffff;
4172 d8f699cb balrog
        return;
4173 d8f699cb balrog
    case 0x34:        /* XCERF */
4174 d8f699cb balrog
        s->xcer[5] = value & 0xffff;
4175 d8f699cb balrog
        return;
4176 d8f699cb balrog
    case 0x36:        /* RCERG */
4177 d8f699cb balrog
        s->rcer[6] = value & 0xffff;
4178 d8f699cb balrog
        return;
4179 d8f699cb balrog
    case 0x38:        /* RCERH */
4180 d8f699cb balrog
        s->rcer[7] = value & 0xffff;
4181 d8f699cb balrog
        return;
4182 d8f699cb balrog
    case 0x3a:        /* XCERG */
4183 d8f699cb balrog
        s->xcer[6] = value & 0xffff;
4184 d8f699cb balrog
        return;
4185 d8f699cb balrog
    case 0x3c:        /* XCERH */
4186 d8f699cb balrog
        s->xcer[7] = value & 0xffff;
4187 d8f699cb balrog
        return;
4188 d8f699cb balrog
    }
4189 d8f699cb balrog
4190 d8f699cb balrog
    OMAP_BAD_REG(addr);
4191 d8f699cb balrog
}
4192 d8f699cb balrog
4193 c227f099 Anthony Liguori
static void omap_mcbsp_writew(void *opaque, target_phys_addr_t addr,
4194 73560bc8 balrog
                uint32_t value)
4195 73560bc8 balrog
{
4196 73560bc8 balrog
    struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
4197 73560bc8 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
4198 73560bc8 balrog
4199 73560bc8 balrog
    if (offset == 0x04) {                                /* DXR */
4200 73560bc8 balrog
        if (((s->xcr[0] >> 5) & 7) < 3)                        /* XWDLEN1 */
4201 73560bc8 balrog
            return;
4202 73560bc8 balrog
        if (s->tx_req > 3) {
4203 73560bc8 balrog
            s->tx_req -= 4;
4204 73560bc8 balrog
            if (s->codec && s->codec->cts) {
4205 73560bc8 balrog
                s->codec->out.fifo[s->codec->out.len ++] =
4206 73560bc8 balrog
                        (value >> 24) & 0xff;
4207 73560bc8 balrog
                s->codec->out.fifo[s->codec->out.len ++] =
4208 73560bc8 balrog
                        (value >> 16) & 0xff;
4209 73560bc8 balrog
                s->codec->out.fifo[s->codec->out.len ++] =
4210 73560bc8 balrog
                        (value >> 8) & 0xff;
4211 73560bc8 balrog
                s->codec->out.fifo[s->codec->out.len ++] =
4212 73560bc8 balrog
                        (value >> 0) & 0xff;
4213 73560bc8 balrog
            }
4214 73560bc8 balrog
            if (s->tx_req < 4)
4215 73560bc8 balrog
                omap_mcbsp_tx_done(s);
4216 73560bc8 balrog
        } else
4217 73560bc8 balrog
            printf("%s: Tx FIFO overrun\n", __FUNCTION__);
4218 73560bc8 balrog
        return;
4219 73560bc8 balrog
    }
4220 73560bc8 balrog
4221 73560bc8 balrog
    omap_badwidth_write16(opaque, addr, value);
4222 73560bc8 balrog
}
4223 73560bc8 balrog
4224 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_mcbsp_readfn[] = {
4225 d8f699cb balrog
    omap_badwidth_read16,
4226 d8f699cb balrog
    omap_mcbsp_read,
4227 d8f699cb balrog
    omap_badwidth_read16,
4228 d8f699cb balrog
};
4229 d8f699cb balrog
4230 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_mcbsp_writefn[] = {
4231 d8f699cb balrog
    omap_badwidth_write16,
4232 73560bc8 balrog
    omap_mcbsp_writeh,
4233 73560bc8 balrog
    omap_mcbsp_writew,
4234 d8f699cb balrog
};
4235 d8f699cb balrog
4236 d8f699cb balrog
static void omap_mcbsp_reset(struct omap_mcbsp_s *s)
4237 d8f699cb balrog
{
4238 d8f699cb balrog
    memset(&s->spcr, 0, sizeof(s->spcr));
4239 d8f699cb balrog
    memset(&s->rcr, 0, sizeof(s->rcr));
4240 d8f699cb balrog
    memset(&s->xcr, 0, sizeof(s->xcr));
4241 d8f699cb balrog
    s->srgr[0] = 0x0001;
4242 d8f699cb balrog
    s->srgr[1] = 0x2000;
4243 d8f699cb balrog
    memset(&s->mcr, 0, sizeof(s->mcr));
4244 d8f699cb balrog
    memset(&s->pcr, 0, sizeof(s->pcr));
4245 d8f699cb balrog
    memset(&s->rcer, 0, sizeof(s->rcer));
4246 d8f699cb balrog
    memset(&s->xcer, 0, sizeof(s->xcer));
4247 d8f699cb balrog
    s->tx_req = 0;
4248 73560bc8 balrog
    s->rx_req = 0;
4249 d8f699cb balrog
    s->tx_rate = 0;
4250 d8f699cb balrog
    s->rx_rate = 0;
4251 73560bc8 balrog
    qemu_del_timer(s->source_timer);
4252 73560bc8 balrog
    qemu_del_timer(s->sink_timer);
4253 d8f699cb balrog
}
4254 d8f699cb balrog
4255 c227f099 Anthony Liguori
struct omap_mcbsp_s *omap_mcbsp_init(target_phys_addr_t base,
4256 d8f699cb balrog
                qemu_irq *irq, qemu_irq *dma, omap_clk clk)
4257 d8f699cb balrog
{
4258 d8f699cb balrog
    int iomemtype;
4259 d8f699cb balrog
    struct omap_mcbsp_s *s = (struct omap_mcbsp_s *)
4260 d8f699cb balrog
            qemu_mallocz(sizeof(struct omap_mcbsp_s));
4261 d8f699cb balrog
4262 d8f699cb balrog
    s->txirq = irq[0];
4263 d8f699cb balrog
    s->rxirq = irq[1];
4264 d8f699cb balrog
    s->txdrq = dma[0];
4265 d8f699cb balrog
    s->rxdrq = dma[1];
4266 73560bc8 balrog
    s->sink_timer = qemu_new_timer(vm_clock, omap_mcbsp_sink_tick, s);
4267 73560bc8 balrog
    s->source_timer = qemu_new_timer(vm_clock, omap_mcbsp_source_tick, s);
4268 d8f699cb balrog
    omap_mcbsp_reset(s);
4269 d8f699cb balrog
4270 1eed09cb Avi Kivity
    iomemtype = cpu_register_io_memory(omap_mcbsp_readfn,
4271 d8f699cb balrog
                    omap_mcbsp_writefn, s);
4272 8da3ff18 pbrook
    cpu_register_physical_memory(base, 0x800, iomemtype);
4273 d8f699cb balrog
4274 d8f699cb balrog
    return s;
4275 d8f699cb balrog
}
4276 d8f699cb balrog
4277 9596ebb7 pbrook
static void omap_mcbsp_i2s_swallow(void *opaque, int line, int level)
4278 d8f699cb balrog
{
4279 d8f699cb balrog
    struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
4280 d8f699cb balrog
4281 73560bc8 balrog
    if (s->rx_rate) {
4282 73560bc8 balrog
        s->rx_req = s->codec->in.len;
4283 73560bc8 balrog
        omap_mcbsp_rx_newdata(s);
4284 73560bc8 balrog
    }
4285 d8f699cb balrog
}
4286 d8f699cb balrog
4287 9596ebb7 pbrook
static void omap_mcbsp_i2s_start(void *opaque, int line, int level)
4288 d8f699cb balrog
{
4289 d8f699cb balrog
    struct omap_mcbsp_s *s = (struct omap_mcbsp_s *) opaque;
4290 d8f699cb balrog
4291 73560bc8 balrog
    if (s->tx_rate) {
4292 73560bc8 balrog
        s->tx_req = s->codec->out.size;
4293 73560bc8 balrog
        omap_mcbsp_tx_newdata(s);
4294 73560bc8 balrog
    }
4295 d8f699cb balrog
}
4296 d8f699cb balrog
4297 bc24a225 Paul Brook
void omap_mcbsp_i2s_attach(struct omap_mcbsp_s *s, I2SCodec *slave)
4298 d8f699cb balrog
{
4299 d8f699cb balrog
    s->codec = slave;
4300 d8f699cb balrog
    slave->rx_swallow = qemu_allocate_irqs(omap_mcbsp_i2s_swallow, s, 1)[0];
4301 d8f699cb balrog
    slave->tx_start = qemu_allocate_irqs(omap_mcbsp_i2s_start, s, 1)[0];
4302 d8f699cb balrog
}
4303 d8f699cb balrog
4304 f9d43072 balrog
/* LED Pulse Generators */
4305 f9d43072 balrog
struct omap_lpg_s {
4306 f9d43072 balrog
    QEMUTimer *tm;
4307 f9d43072 balrog
4308 f9d43072 balrog
    uint8_t control;
4309 f9d43072 balrog
    uint8_t power;
4310 f9d43072 balrog
    int64_t on;
4311 f9d43072 balrog
    int64_t period;
4312 f9d43072 balrog
    int clk;
4313 f9d43072 balrog
    int cycle;
4314 f9d43072 balrog
};
4315 f9d43072 balrog
4316 f9d43072 balrog
static void omap_lpg_tick(void *opaque)
4317 f9d43072 balrog
{
4318 f9d43072 balrog
    struct omap_lpg_s *s = opaque;
4319 f9d43072 balrog
4320 f9d43072 balrog
    if (s->cycle)
4321 f9d43072 balrog
        qemu_mod_timer(s->tm, qemu_get_clock(rt_clock) + s->period - s->on);
4322 f9d43072 balrog
    else
4323 f9d43072 balrog
        qemu_mod_timer(s->tm, qemu_get_clock(rt_clock) + s->on);
4324 f9d43072 balrog
4325 f9d43072 balrog
    s->cycle = !s->cycle;
4326 f9d43072 balrog
    printf("%s: LED is %s\n", __FUNCTION__, s->cycle ? "on" : "off");
4327 f9d43072 balrog
}
4328 f9d43072 balrog
4329 f9d43072 balrog
static void omap_lpg_update(struct omap_lpg_s *s)
4330 f9d43072 balrog
{
4331 f9d43072 balrog
    int64_t on, period = 1, ticks = 1000;
4332 f9d43072 balrog
    static const int per[8] = { 1, 2, 4, 8, 12, 16, 20, 24 };
4333 f9d43072 balrog
4334 f9d43072 balrog
    if (~s->control & (1 << 6))                                        /* LPGRES */
4335 f9d43072 balrog
        on = 0;
4336 f9d43072 balrog
    else if (s->control & (1 << 7))                                /* PERM_ON */
4337 f9d43072 balrog
        on = period;
4338 f9d43072 balrog
    else {
4339 f9d43072 balrog
        period = muldiv64(ticks, per[s->control & 7],                /* PERCTRL */
4340 f9d43072 balrog
                        256 / 32);
4341 f9d43072 balrog
        on = (s->clk && s->power) ? muldiv64(ticks,
4342 f9d43072 balrog
                        per[(s->control >> 3) & 7], 256) : 0;        /* ONCTRL */
4343 f9d43072 balrog
    }
4344 f9d43072 balrog
4345 f9d43072 balrog
    qemu_del_timer(s->tm);
4346 f9d43072 balrog
    if (on == period && s->on < s->period)
4347 f9d43072 balrog
        printf("%s: LED is on\n", __FUNCTION__);
4348 f9d43072 balrog
    else if (on == 0 && s->on)
4349 f9d43072 balrog
        printf("%s: LED is off\n", __FUNCTION__);
4350 f9d43072 balrog
    else if (on && (on != s->on || period != s->period)) {
4351 f9d43072 balrog
        s->cycle = 0;
4352 f9d43072 balrog
        s->on = on;
4353 f9d43072 balrog
        s->period = period;
4354 f9d43072 balrog
        omap_lpg_tick(s);
4355 f9d43072 balrog
        return;
4356 f9d43072 balrog
    }
4357 f9d43072 balrog
4358 f9d43072 balrog
    s->on = on;
4359 f9d43072 balrog
    s->period = period;
4360 f9d43072 balrog
}
4361 f9d43072 balrog
4362 f9d43072 balrog
static void omap_lpg_reset(struct omap_lpg_s *s)
4363 f9d43072 balrog
{
4364 f9d43072 balrog
    s->control = 0x00;
4365 f9d43072 balrog
    s->power = 0x00;
4366 f9d43072 balrog
    s->clk = 1;
4367 f9d43072 balrog
    omap_lpg_update(s);
4368 f9d43072 balrog
}
4369 f9d43072 balrog
4370 c227f099 Anthony Liguori
static uint32_t omap_lpg_read(void *opaque, target_phys_addr_t addr)
4371 f9d43072 balrog
{
4372 f9d43072 balrog
    struct omap_lpg_s *s = (struct omap_lpg_s *) opaque;
4373 f9d43072 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
4374 f9d43072 balrog
4375 f9d43072 balrog
    switch (offset) {
4376 f9d43072 balrog
    case 0x00:        /* LCR */
4377 f9d43072 balrog
        return s->control;
4378 f9d43072 balrog
4379 f9d43072 balrog
    case 0x04:        /* PMR */
4380 f9d43072 balrog
        return s->power;
4381 f9d43072 balrog
    }
4382 f9d43072 balrog
4383 f9d43072 balrog
    OMAP_BAD_REG(addr);
4384 f9d43072 balrog
    return 0;
4385 f9d43072 balrog
}
4386 f9d43072 balrog
4387 c227f099 Anthony Liguori
static void omap_lpg_write(void *opaque, target_phys_addr_t addr,
4388 f9d43072 balrog
                uint32_t value)
4389 f9d43072 balrog
{
4390 f9d43072 balrog
    struct omap_lpg_s *s = (struct omap_lpg_s *) opaque;
4391 f9d43072 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
4392 f9d43072 balrog
4393 f9d43072 balrog
    switch (offset) {
4394 f9d43072 balrog
    case 0x00:        /* LCR */
4395 f9d43072 balrog
        if (~value & (1 << 6))                                        /* LPGRES */
4396 f9d43072 balrog
            omap_lpg_reset(s);
4397 f9d43072 balrog
        s->control = value & 0xff;
4398 f9d43072 balrog
        omap_lpg_update(s);
4399 f9d43072 balrog
        return;
4400 f9d43072 balrog
4401 f9d43072 balrog
    case 0x04:        /* PMR */
4402 f9d43072 balrog
        s->power = value & 0x01;
4403 f9d43072 balrog
        omap_lpg_update(s);
4404 f9d43072 balrog
        return;
4405 f9d43072 balrog
4406 f9d43072 balrog
    default:
4407 f9d43072 balrog
        OMAP_BAD_REG(addr);
4408 f9d43072 balrog
        return;
4409 f9d43072 balrog
    }
4410 f9d43072 balrog
}
4411 f9d43072 balrog
4412 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_lpg_readfn[] = {
4413 f9d43072 balrog
    omap_lpg_read,
4414 f9d43072 balrog
    omap_badwidth_read8,
4415 f9d43072 balrog
    omap_badwidth_read8,
4416 f9d43072 balrog
};
4417 f9d43072 balrog
4418 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_lpg_writefn[] = {
4419 f9d43072 balrog
    omap_lpg_write,
4420 f9d43072 balrog
    omap_badwidth_write8,
4421 f9d43072 balrog
    omap_badwidth_write8,
4422 f9d43072 balrog
};
4423 f9d43072 balrog
4424 f9d43072 balrog
static void omap_lpg_clk_update(void *opaque, int line, int on)
4425 f9d43072 balrog
{
4426 f9d43072 balrog
    struct omap_lpg_s *s = (struct omap_lpg_s *) opaque;
4427 f9d43072 balrog
4428 f9d43072 balrog
    s->clk = on;
4429 f9d43072 balrog
    omap_lpg_update(s);
4430 f9d43072 balrog
}
4431 f9d43072 balrog
4432 c227f099 Anthony Liguori
struct omap_lpg_s *omap_lpg_init(target_phys_addr_t base, omap_clk clk)
4433 f9d43072 balrog
{
4434 f9d43072 balrog
    int iomemtype;
4435 f9d43072 balrog
    struct omap_lpg_s *s = (struct omap_lpg_s *)
4436 f9d43072 balrog
            qemu_mallocz(sizeof(struct omap_lpg_s));
4437 f9d43072 balrog
4438 f9d43072 balrog
    s->tm = qemu_new_timer(rt_clock, omap_lpg_tick, s);
4439 f9d43072 balrog
4440 f9d43072 balrog
    omap_lpg_reset(s);
4441 f9d43072 balrog
4442 1eed09cb Avi Kivity
    iomemtype = cpu_register_io_memory(omap_lpg_readfn,
4443 f9d43072 balrog
                    omap_lpg_writefn, s);
4444 8da3ff18 pbrook
    cpu_register_physical_memory(base, 0x800, iomemtype);
4445 f9d43072 balrog
4446 f9d43072 balrog
    omap_clk_adduser(clk, qemu_allocate_irqs(omap_lpg_clk_update, s, 1)[0]);
4447 f9d43072 balrog
4448 f9d43072 balrog
    return s;
4449 f9d43072 balrog
}
4450 f9d43072 balrog
4451 f9d43072 balrog
/* MPUI Peripheral Bridge configuration */
4452 c227f099 Anthony Liguori
static uint32_t omap_mpui_io_read(void *opaque, target_phys_addr_t addr)
4453 f9d43072 balrog
{
4454 f9d43072 balrog
    if (addr == OMAP_MPUI_BASE)        /* CMR */
4455 f9d43072 balrog
        return 0xfe4d;
4456 f9d43072 balrog
4457 f9d43072 balrog
    OMAP_BAD_REG(addr);
4458 f9d43072 balrog
    return 0;
4459 f9d43072 balrog
}
4460 f9d43072 balrog
4461 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const omap_mpui_io_readfn[] = {
4462 f9d43072 balrog
    omap_badwidth_read16,
4463 f9d43072 balrog
    omap_mpui_io_read,
4464 f9d43072 balrog
    omap_badwidth_read16,
4465 f9d43072 balrog
};
4466 f9d43072 balrog
4467 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const omap_mpui_io_writefn[] = {
4468 f9d43072 balrog
    omap_badwidth_write16,
4469 f9d43072 balrog
    omap_badwidth_write16,
4470 f9d43072 balrog
    omap_badwidth_write16,
4471 f9d43072 balrog
};
4472 f9d43072 balrog
4473 f9d43072 balrog
static void omap_setup_mpui_io(struct omap_mpu_state_s *mpu)
4474 f9d43072 balrog
{
4475 1eed09cb Avi Kivity
    int iomemtype = cpu_register_io_memory(omap_mpui_io_readfn,
4476 f9d43072 balrog
                    omap_mpui_io_writefn, mpu);
4477 f9d43072 balrog
    cpu_register_physical_memory(OMAP_MPUI_BASE, 0x7fff, iomemtype);
4478 f9d43072 balrog
}
4479 f9d43072 balrog
4480 c3d2689d balrog
/* General chip reset */
4481 827df9f3 balrog
static void omap1_mpu_reset(void *opaque)
4482 c3d2689d balrog
{
4483 c3d2689d balrog
    struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque;
4484 c3d2689d balrog
4485 c3d2689d balrog
    omap_inth_reset(mpu->ih[0]);
4486 c3d2689d balrog
    omap_inth_reset(mpu->ih[1]);
4487 c3d2689d balrog
    omap_dma_reset(mpu->dma);
4488 c3d2689d balrog
    omap_mpu_timer_reset(mpu->timer[0]);
4489 c3d2689d balrog
    omap_mpu_timer_reset(mpu->timer[1]);
4490 c3d2689d balrog
    omap_mpu_timer_reset(mpu->timer[2]);
4491 c3d2689d balrog
    omap_wd_timer_reset(mpu->wdt);
4492 c3d2689d balrog
    omap_os_timer_reset(mpu->os_timer);
4493 c3d2689d balrog
    omap_lcdc_reset(mpu->lcd);
4494 c3d2689d balrog
    omap_ulpd_pm_reset(mpu);
4495 c3d2689d balrog
    omap_pin_cfg_reset(mpu);
4496 c3d2689d balrog
    omap_mpui_reset(mpu);
4497 c3d2689d balrog
    omap_tipb_bridge_reset(mpu->private_tipb);
4498 c3d2689d balrog
    omap_tipb_bridge_reset(mpu->public_tipb);
4499 c3d2689d balrog
    omap_dpll_reset(&mpu->dpll[0]);
4500 c3d2689d balrog
    omap_dpll_reset(&mpu->dpll[1]);
4501 c3d2689d balrog
    omap_dpll_reset(&mpu->dpll[2]);
4502 d951f6ff balrog
    omap_uart_reset(mpu->uart[0]);
4503 d951f6ff balrog
    omap_uart_reset(mpu->uart[1]);
4504 d951f6ff balrog
    omap_uart_reset(mpu->uart[2]);
4505 b30bb3a2 balrog
    omap_mmc_reset(mpu->mmc);
4506 fe71e81a balrog
    omap_mpuio_reset(mpu->mpuio);
4507 64330148 balrog
    omap_gpio_reset(mpu->gpio);
4508 d951f6ff balrog
    omap_uwire_reset(mpu->microwire);
4509 66450b15 balrog
    omap_pwl_reset(mpu);
4510 4a2c8ac2 balrog
    omap_pwt_reset(mpu);
4511 827df9f3 balrog
    omap_i2c_reset(mpu->i2c[0]);
4512 5c1c390f balrog
    omap_rtc_reset(mpu->rtc);
4513 d8f699cb balrog
    omap_mcbsp_reset(mpu->mcbsp1);
4514 d8f699cb balrog
    omap_mcbsp_reset(mpu->mcbsp2);
4515 d8f699cb balrog
    omap_mcbsp_reset(mpu->mcbsp3);
4516 f9d43072 balrog
    omap_lpg_reset(mpu->led[0]);
4517 f9d43072 balrog
    omap_lpg_reset(mpu->led[1]);
4518 8ef6367e balrog
    omap_clkm_reset(mpu);
4519 c3d2689d balrog
    cpu_reset(mpu->env);
4520 c3d2689d balrog
}
4521 c3d2689d balrog
4522 cf965d24 balrog
static const struct omap_map_s {
4523 c227f099 Anthony Liguori
    target_phys_addr_t phys_dsp;
4524 c227f099 Anthony Liguori
    target_phys_addr_t phys_mpu;
4525 cf965d24 balrog
    uint32_t size;
4526 cf965d24 balrog
    const char *name;
4527 cf965d24 balrog
} omap15xx_dsp_mm[] = {
4528 cf965d24 balrog
    /* Strobe 0 */
4529 cf965d24 balrog
    { 0xe1010000, 0xfffb0000, 0x800, "UART1 BT" },                /* CS0 */
4530 cf965d24 balrog
    { 0xe1010800, 0xfffb0800, 0x800, "UART2 COM" },                /* CS1 */
4531 cf965d24 balrog
    { 0xe1011800, 0xfffb1800, 0x800, "McBSP1 audio" },                /* CS3 */
4532 cf965d24 balrog
    { 0xe1012000, 0xfffb2000, 0x800, "MCSI2 communication" },        /* CS4 */
4533 cf965d24 balrog
    { 0xe1012800, 0xfffb2800, 0x800, "MCSI1 BT u-Law" },        /* CS5 */
4534 cf965d24 balrog
    { 0xe1013000, 0xfffb3000, 0x800, "uWire" },                        /* CS6 */
4535 cf965d24 balrog
    { 0xe1013800, 0xfffb3800, 0x800, "I^2C" },                        /* CS7 */
4536 cf965d24 balrog
    { 0xe1014000, 0xfffb4000, 0x800, "USB W2FC" },                /* CS8 */
4537 cf965d24 balrog
    { 0xe1014800, 0xfffb4800, 0x800, "RTC" },                        /* CS9 */
4538 cf965d24 balrog
    { 0xe1015000, 0xfffb5000, 0x800, "MPUIO" },                        /* CS10 */
4539 cf965d24 balrog
    { 0xe1015800, 0xfffb5800, 0x800, "PWL" },                        /* CS11 */
4540 cf965d24 balrog
    { 0xe1016000, 0xfffb6000, 0x800, "PWT" },                        /* CS12 */
4541 cf965d24 balrog
    { 0xe1017000, 0xfffb7000, 0x800, "McBSP3" },                /* CS14 */
4542 cf965d24 balrog
    { 0xe1017800, 0xfffb7800, 0x800, "MMC" },                        /* CS15 */
4543 cf965d24 balrog
    { 0xe1019000, 0xfffb9000, 0x800, "32-kHz timer" },                /* CS18 */
4544 cf965d24 balrog
    { 0xe1019800, 0xfffb9800, 0x800, "UART3" },                        /* CS19 */
4545 cf965d24 balrog
    { 0xe101c800, 0xfffbc800, 0x800, "TIPB switches" },                /* CS25 */
4546 cf965d24 balrog
    /* Strobe 1 */
4547 cf965d24 balrog
    { 0xe101e000, 0xfffce000, 0x800, "GPIOs" },                        /* CS28 */
4548 cf965d24 balrog
4549 cf965d24 balrog
    { 0 }
4550 cf965d24 balrog
};
4551 cf965d24 balrog
4552 cf965d24 balrog
static void omap_setup_dsp_mapping(const struct omap_map_s *map)
4553 cf965d24 balrog
{
4554 cf965d24 balrog
    int io;
4555 cf965d24 balrog
4556 cf965d24 balrog
    for (; map->phys_dsp; map ++) {
4557 cf965d24 balrog
        io = cpu_get_physical_page_desc(map->phys_mpu);
4558 cf965d24 balrog
4559 cf965d24 balrog
        cpu_register_physical_memory(map->phys_dsp, map->size, io);
4560 cf965d24 balrog
    }
4561 cf965d24 balrog
}
4562 cf965d24 balrog
4563 827df9f3 balrog
void omap_mpu_wakeup(void *opaque, int irq, int req)
4564 c3d2689d balrog
{
4565 c3d2689d balrog
    struct omap_mpu_state_s *mpu = (struct omap_mpu_state_s *) opaque;
4566 c3d2689d balrog
4567 fe71e81a balrog
    if (mpu->env->halted)
4568 fe71e81a balrog
        cpu_interrupt(mpu->env, CPU_INTERRUPT_EXITTB);
4569 c3d2689d balrog
}
4570 c3d2689d balrog
4571 827df9f3 balrog
static const struct dma_irq_map omap1_dma_irq_map[] = {
4572 089b7c0a balrog
    { 0, OMAP_INT_DMA_CH0_6 },
4573 089b7c0a balrog
    { 0, OMAP_INT_DMA_CH1_7 },
4574 089b7c0a balrog
    { 0, OMAP_INT_DMA_CH2_8 },
4575 089b7c0a balrog
    { 0, OMAP_INT_DMA_CH3 },
4576 089b7c0a balrog
    { 0, OMAP_INT_DMA_CH4 },
4577 089b7c0a balrog
    { 0, OMAP_INT_DMA_CH5 },
4578 089b7c0a balrog
    { 1, OMAP_INT_1610_DMA_CH6 },
4579 089b7c0a balrog
    { 1, OMAP_INT_1610_DMA_CH7 },
4580 089b7c0a balrog
    { 1, OMAP_INT_1610_DMA_CH8 },
4581 089b7c0a balrog
    { 1, OMAP_INT_1610_DMA_CH9 },
4582 089b7c0a balrog
    { 1, OMAP_INT_1610_DMA_CH10 },
4583 089b7c0a balrog
    { 1, OMAP_INT_1610_DMA_CH11 },
4584 089b7c0a balrog
    { 1, OMAP_INT_1610_DMA_CH12 },
4585 089b7c0a balrog
    { 1, OMAP_INT_1610_DMA_CH13 },
4586 089b7c0a balrog
    { 1, OMAP_INT_1610_DMA_CH14 },
4587 089b7c0a balrog
    { 1, OMAP_INT_1610_DMA_CH15 }
4588 089b7c0a balrog
};
4589 089b7c0a balrog
4590 b4e3104b balrog
/* DMA ports for OMAP1 */
4591 b4e3104b balrog
static int omap_validate_emiff_addr(struct omap_mpu_state_s *s,
4592 c227f099 Anthony Liguori
                target_phys_addr_t addr)
4593 b4e3104b balrog
{
4594 b4e3104b balrog
    return addr >= OMAP_EMIFF_BASE && addr < OMAP_EMIFF_BASE + s->sdram_size;
4595 b4e3104b balrog
}
4596 b4e3104b balrog
4597 b4e3104b balrog
static int omap_validate_emifs_addr(struct omap_mpu_state_s *s,
4598 c227f099 Anthony Liguori
                target_phys_addr_t addr)
4599 b4e3104b balrog
{
4600 b4e3104b balrog
    return addr >= OMAP_EMIFS_BASE && addr < OMAP_EMIFF_BASE;
4601 b4e3104b balrog
}
4602 b4e3104b balrog
4603 b4e3104b balrog
static int omap_validate_imif_addr(struct omap_mpu_state_s *s,
4604 c227f099 Anthony Liguori
                target_phys_addr_t addr)
4605 b4e3104b balrog
{
4606 b4e3104b balrog
    return addr >= OMAP_IMIF_BASE && addr < OMAP_IMIF_BASE + s->sram_size;
4607 b4e3104b balrog
}
4608 b4e3104b balrog
4609 b4e3104b balrog
static int omap_validate_tipb_addr(struct omap_mpu_state_s *s,
4610 c227f099 Anthony Liguori
                target_phys_addr_t addr)
4611 b4e3104b balrog
{
4612 b4e3104b balrog
    return addr >= 0xfffb0000 && addr < 0xffff0000;
4613 b4e3104b balrog
}
4614 b4e3104b balrog
4615 b4e3104b balrog
static int omap_validate_local_addr(struct omap_mpu_state_s *s,
4616 c227f099 Anthony Liguori
                target_phys_addr_t addr)
4617 b4e3104b balrog
{
4618 b4e3104b balrog
    return addr >= OMAP_LOCALBUS_BASE && addr < OMAP_LOCALBUS_BASE + 0x1000000;
4619 b4e3104b balrog
}
4620 b4e3104b balrog
4621 b4e3104b balrog
static int omap_validate_tipb_mpui_addr(struct omap_mpu_state_s *s,
4622 c227f099 Anthony Liguori
                target_phys_addr_t addr)
4623 b4e3104b balrog
{
4624 b4e3104b balrog
    return addr >= 0xe1010000 && addr < 0xe1020004;
4625 b4e3104b balrog
}
4626 b4e3104b balrog
4627 c3d2689d balrog
struct omap_mpu_state_s *omap310_mpu_init(unsigned long sdram_size,
4628 3023f332 aliguori
                const char *core)
4629 c3d2689d balrog
{
4630 089b7c0a balrog
    int i;
4631 c3d2689d balrog
    struct omap_mpu_state_s *s = (struct omap_mpu_state_s *)
4632 c3d2689d balrog
            qemu_mallocz(sizeof(struct omap_mpu_state_s));
4633 c227f099 Anthony Liguori
    ram_addr_t imif_base, emiff_base;
4634 106627d0 balrog
    qemu_irq *cpu_irq;
4635 089b7c0a balrog
    qemu_irq dma_irqs[6];
4636 751c6a17 Gerd Hoffmann
    DriveInfo *dinfo;
4637 106627d0 balrog
4638 aaed909a bellard
    if (!core)
4639 aaed909a bellard
        core = "ti925t";
4640 c3d2689d balrog
4641 c3d2689d balrog
    /* Core */
4642 c3d2689d balrog
    s->mpu_model = omap310;
4643 aaed909a bellard
    s->env = cpu_init(core);
4644 aaed909a bellard
    if (!s->env) {
4645 aaed909a bellard
        fprintf(stderr, "Unable to find CPU definition\n");
4646 aaed909a bellard
        exit(1);
4647 aaed909a bellard
    }
4648 c3d2689d balrog
    s->sdram_size = sdram_size;
4649 c3d2689d balrog
    s->sram_size = OMAP15XX_SRAM_SIZE;
4650 c3d2689d balrog
4651 fe71e81a balrog
    s->wakeup = qemu_allocate_irqs(omap_mpu_wakeup, s, 1)[0];
4652 fe71e81a balrog
4653 c3d2689d balrog
    /* Clocks */
4654 c3d2689d balrog
    omap_clk_init(s);
4655 c3d2689d balrog
4656 c3d2689d balrog
    /* Memory-mapped stuff */
4657 c3d2689d balrog
    cpu_register_physical_memory(OMAP_EMIFF_BASE, s->sdram_size,
4658 c3d2689d balrog
                    (emiff_base = qemu_ram_alloc(s->sdram_size)) | IO_MEM_RAM);
4659 c3d2689d balrog
    cpu_register_physical_memory(OMAP_IMIF_BASE, s->sram_size,
4660 c3d2689d balrog
                    (imif_base = qemu_ram_alloc(s->sram_size)) | IO_MEM_RAM);
4661 c3d2689d balrog
4662 c3d2689d balrog
    omap_clkm_init(0xfffece00, 0xe1008000, s);
4663 c3d2689d balrog
4664 106627d0 balrog
    cpu_irq = arm_pic_init_cpu(s->env);
4665 827df9f3 balrog
    s->ih[0] = omap_inth_init(0xfffecb00, 0x100, 1, &s->irq[0],
4666 106627d0 balrog
                    cpu_irq[ARM_PIC_CPU_IRQ], cpu_irq[ARM_PIC_CPU_FIQ],
4667 c3d2689d balrog
                    omap_findclk(s, "arminth_ck"));
4668 827df9f3 balrog
    s->ih[1] = omap_inth_init(0xfffe0000, 0x800, 1, &s->irq[1],
4669 106627d0 balrog
                    s->ih[0]->pins[OMAP_INT_15XX_IH2_IRQ], NULL,
4670 c3d2689d balrog
                    omap_findclk(s, "arminth_ck"));
4671 c3d2689d balrog
4672 089b7c0a balrog
    for (i = 0; i < 6; i ++)
4673 827df9f3 balrog
        dma_irqs[i] =
4674 827df9f3 balrog
                s->irq[omap1_dma_irq_map[i].ih][omap1_dma_irq_map[i].intr];
4675 089b7c0a balrog
    s->dma = omap_dma_init(0xfffed800, dma_irqs, s->irq[0][OMAP_INT_DMA_LCD],
4676 089b7c0a balrog
                           s, omap_findclk(s, "dma_ck"), omap_dma_3_1);
4677 089b7c0a balrog
4678 c3d2689d balrog
    s->port[emiff    ].addr_valid = omap_validate_emiff_addr;
4679 c3d2689d balrog
    s->port[emifs    ].addr_valid = omap_validate_emifs_addr;
4680 c3d2689d balrog
    s->port[imif     ].addr_valid = omap_validate_imif_addr;
4681 c3d2689d balrog
    s->port[tipb     ].addr_valid = omap_validate_tipb_addr;
4682 c3d2689d balrog
    s->port[local    ].addr_valid = omap_validate_local_addr;
4683 c3d2689d balrog
    s->port[tipb_mpui].addr_valid = omap_validate_tipb_mpui_addr;
4684 c3d2689d balrog
4685 afbb5194 balrog
    /* Register SDRAM and SRAM DMA ports for fast transfers.  */
4686 afbb5194 balrog
    soc_dma_port_add_mem_ram(s->dma,
4687 afbb5194 balrog
                    emiff_base, OMAP_EMIFF_BASE, s->sdram_size);
4688 afbb5194 balrog
    soc_dma_port_add_mem_ram(s->dma,
4689 afbb5194 balrog
                    imif_base, OMAP_IMIF_BASE, s->sram_size);
4690 afbb5194 balrog
4691 c3d2689d balrog
    s->timer[0] = omap_mpu_timer_init(0xfffec500,
4692 c3d2689d balrog
                    s->irq[0][OMAP_INT_TIMER1],
4693 c3d2689d balrog
                    omap_findclk(s, "mputim_ck"));
4694 c3d2689d balrog
    s->timer[1] = omap_mpu_timer_init(0xfffec600,
4695 c3d2689d balrog
                    s->irq[0][OMAP_INT_TIMER2],
4696 c3d2689d balrog
                    omap_findclk(s, "mputim_ck"));
4697 c3d2689d balrog
    s->timer[2] = omap_mpu_timer_init(0xfffec700,
4698 c3d2689d balrog
                    s->irq[0][OMAP_INT_TIMER3],
4699 c3d2689d balrog
                    omap_findclk(s, "mputim_ck"));
4700 c3d2689d balrog
4701 c3d2689d balrog
    s->wdt = omap_wd_timer_init(0xfffec800,
4702 c3d2689d balrog
                    s->irq[0][OMAP_INT_WD_TIMER],
4703 c3d2689d balrog
                    omap_findclk(s, "armwdt_ck"));
4704 c3d2689d balrog
4705 c3d2689d balrog
    s->os_timer = omap_os_timer_init(0xfffb9000,
4706 c3d2689d balrog
                    s->irq[1][OMAP_INT_OS_TIMER],
4707 c3d2689d balrog
                    omap_findclk(s, "clk32-kHz"));
4708 c3d2689d balrog
4709 c3d2689d balrog
    s->lcd = omap_lcdc_init(0xfffec000, s->irq[0][OMAP_INT_LCD_CTRL],
4710 3023f332 aliguori
                    omap_dma_get_lcdch(s->dma), imif_base, emiff_base,
4711 c3d2689d balrog
                    omap_findclk(s, "lcd_ck"));
4712 c3d2689d balrog
4713 c3d2689d balrog
    omap_ulpd_pm_init(0xfffe0800, s);
4714 c3d2689d balrog
    omap_pin_cfg_init(0xfffe1000, s);
4715 c3d2689d balrog
    omap_id_init(s);
4716 c3d2689d balrog
4717 c3d2689d balrog
    omap_mpui_init(0xfffec900, s);
4718 c3d2689d balrog
4719 c3d2689d balrog
    s->private_tipb = omap_tipb_bridge_init(0xfffeca00,
4720 c3d2689d balrog
                    s->irq[0][OMAP_INT_BRIDGE_PRIV],
4721 c3d2689d balrog
                    omap_findclk(s, "tipb_ck"));
4722 c3d2689d balrog
    s->public_tipb = omap_tipb_bridge_init(0xfffed300,
4723 c3d2689d balrog
                    s->irq[0][OMAP_INT_BRIDGE_PUB],
4724 c3d2689d balrog
                    omap_findclk(s, "tipb_ck"));
4725 c3d2689d balrog
4726 c3d2689d balrog
    omap_tcmi_init(0xfffecc00, s);
4727 c3d2689d balrog
4728 d951f6ff balrog
    s->uart[0] = omap_uart_init(0xfffb0000, s->irq[1][OMAP_INT_UART1],
4729 c3d2689d balrog
                    omap_findclk(s, "uart1_ck"),
4730 827df9f3 balrog
                    omap_findclk(s, "uart1_ck"),
4731 827df9f3 balrog
                    s->drq[OMAP_DMA_UART1_TX], s->drq[OMAP_DMA_UART1_RX],
4732 c3d2689d balrog
                    serial_hds[0]);
4733 d951f6ff balrog
    s->uart[1] = omap_uart_init(0xfffb0800, s->irq[1][OMAP_INT_UART2],
4734 c3d2689d balrog
                    omap_findclk(s, "uart2_ck"),
4735 827df9f3 balrog
                    omap_findclk(s, "uart2_ck"),
4736 827df9f3 balrog
                    s->drq[OMAP_DMA_UART2_TX], s->drq[OMAP_DMA_UART2_RX],
4737 b9d38e95 Blue Swirl
                    serial_hds[0] ? serial_hds[1] : NULL);
4738 13643323 balrog
    s->uart[2] = omap_uart_init(0xfffb9800, s->irq[0][OMAP_INT_UART3],
4739 c3d2689d balrog
                    omap_findclk(s, "uart3_ck"),
4740 827df9f3 balrog
                    omap_findclk(s, "uart3_ck"),
4741 827df9f3 balrog
                    s->drq[OMAP_DMA_UART3_TX], s->drq[OMAP_DMA_UART3_RX],
4742 b9d38e95 Blue Swirl
                    serial_hds[0] && serial_hds[1] ? serial_hds[2] : NULL);
4743 c3d2689d balrog
4744 c3d2689d balrog
    omap_dpll_init(&s->dpll[0], 0xfffecf00, omap_findclk(s, "dpll1"));
4745 c3d2689d balrog
    omap_dpll_init(&s->dpll[1], 0xfffed000, omap_findclk(s, "dpll2"));
4746 c3d2689d balrog
    omap_dpll_init(&s->dpll[2], 0xfffed100, omap_findclk(s, "dpll3"));
4747 c3d2689d balrog
4748 751c6a17 Gerd Hoffmann
    dinfo = drive_get(IF_SD, 0, 0);
4749 751c6a17 Gerd Hoffmann
    if (!dinfo) {
4750 e4bcb14c ths
        fprintf(stderr, "qemu: missing SecureDigital device\n");
4751 e4bcb14c ths
        exit(1);
4752 e4bcb14c ths
    }
4753 751c6a17 Gerd Hoffmann
    s->mmc = omap_mmc_init(0xfffb7800, dinfo->bdrv,
4754 9d413d1d balrog
                    s->irq[1][OMAP_INT_OQN], &s->drq[OMAP_DMA_MMC_TX],
4755 9d413d1d balrog
                    omap_findclk(s, "mmc_ck"));
4756 b30bb3a2 balrog
4757 fe71e81a balrog
    s->mpuio = omap_mpuio_init(0xfffb5000,
4758 fe71e81a balrog
                    s->irq[1][OMAP_INT_KEYBOARD], s->irq[1][OMAP_INT_MPUIO],
4759 fe71e81a balrog
                    s->wakeup, omap_findclk(s, "clk32-kHz"));
4760 fe71e81a balrog
4761 3efda49d balrog
    s->gpio = omap_gpio_init(0xfffce000, s->irq[0][OMAP_INT_GPIO_BANK1],
4762 66450b15 balrog
                    omap_findclk(s, "arm_gpio_ck"));
4763 64330148 balrog
4764 d951f6ff balrog
    s->microwire = omap_uwire_init(0xfffb3000, &s->irq[1][OMAP_INT_uWireTX],
4765 d951f6ff balrog
                    s->drq[OMAP_DMA_UWIRE_TX], omap_findclk(s, "mpuper_ck"));
4766 d951f6ff balrog
4767 d8f699cb balrog
    omap_pwl_init(0xfffb5800, s, omap_findclk(s, "armxor_ck"));
4768 d8f699cb balrog
    omap_pwt_init(0xfffb6000, s, omap_findclk(s, "armxor_ck"));
4769 66450b15 balrog
4770 827df9f3 balrog
    s->i2c[0] = omap_i2c_init(0xfffb3800, s->irq[1][OMAP_INT_I2C],
4771 4a2c8ac2 balrog
                    &s->drq[OMAP_DMA_I2C_RX], omap_findclk(s, "mpuper_ck"));
4772 4a2c8ac2 balrog
4773 5c1c390f balrog
    s->rtc = omap_rtc_init(0xfffb4800, &s->irq[1][OMAP_INT_RTC_TIMER],
4774 5c1c390f balrog
                    omap_findclk(s, "clk32-kHz"));
4775 02645926 balrog
4776 d8f699cb balrog
    s->mcbsp1 = omap_mcbsp_init(0xfffb1800, &s->irq[1][OMAP_INT_McBSP1TX],
4777 d8f699cb balrog
                    &s->drq[OMAP_DMA_MCBSP1_TX], omap_findclk(s, "dspxor_ck"));
4778 d8f699cb balrog
    s->mcbsp2 = omap_mcbsp_init(0xfffb1000, &s->irq[0][OMAP_INT_310_McBSP2_TX],
4779 d8f699cb balrog
                    &s->drq[OMAP_DMA_MCBSP2_TX], omap_findclk(s, "mpuper_ck"));
4780 d8f699cb balrog
    s->mcbsp3 = omap_mcbsp_init(0xfffb7000, &s->irq[1][OMAP_INT_McBSP3TX],
4781 d8f699cb balrog
                    &s->drq[OMAP_DMA_MCBSP3_TX], omap_findclk(s, "dspxor_ck"));
4782 d8f699cb balrog
4783 f9d43072 balrog
    s->led[0] = omap_lpg_init(0xfffbd000, omap_findclk(s, "clk32-kHz"));
4784 f9d43072 balrog
    s->led[1] = omap_lpg_init(0xfffbd800, omap_findclk(s, "clk32-kHz"));
4785 f9d43072 balrog
4786 02645926 balrog
    /* Register mappings not currenlty implemented:
4787 02645926 balrog
     * MCSI2 Comm        fffb2000 - fffb27ff (not mapped on OMAP310)
4788 02645926 balrog
     * MCSI1 Bluetooth        fffb2800 - fffb2fff (not mapped on OMAP310)
4789 02645926 balrog
     * USB W2FC                fffb4000 - fffb47ff
4790 02645926 balrog
     * Camera Interface        fffb6800 - fffb6fff
4791 02645926 balrog
     * USB Host                fffba000 - fffba7ff
4792 02645926 balrog
     * FAC                fffba800 - fffbafff
4793 02645926 balrog
     * HDQ/1-Wire        fffbc000 - fffbc7ff
4794 b854bc19 balrog
     * TIPB switches        fffbc800 - fffbcfff
4795 02645926 balrog
     * Mailbox                fffcf000 - fffcf7ff
4796 02645926 balrog
     * Local bus IF        fffec100 - fffec1ff
4797 02645926 balrog
     * Local bus MMU        fffec200 - fffec2ff
4798 02645926 balrog
     * DSP MMU                fffed200 - fffed2ff
4799 02645926 balrog
     */
4800 02645926 balrog
4801 cf965d24 balrog
    omap_setup_dsp_mapping(omap15xx_dsp_mm);
4802 f9d43072 balrog
    omap_setup_mpui_io(s);
4803 cf965d24 balrog
4804 a08d4367 Jan Kiszka
    qemu_register_reset(omap1_mpu_reset, s);
4805 c3d2689d balrog
4806 c3d2689d balrog
    return s;
4807 c3d2689d balrog
}