Statistics
| Branch: | Revision:

root / hw / omap_sx1.c @ 2446333c

History | View | Annotate | Download (7.8 kB)

1
/* omap_sx1.c Support for the Siemens SX1 smartphone emulation.
2
 *
3
 *   Copyright (C) 2008
4
 *         Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
5
 *   Copyright (C) 2007 Vladimir Ananiev <vovan888@gmail.com>
6
 *
7
 *   based on PalmOne's (TM) PDAs support (palm.c)
8
 */
9

    
10
/*
11
 * PalmOne's (TM) PDAs.
12
 *
13
 * Copyright (C) 2006-2007 Andrzej Zaborowski <balrog@zabor.org>
14
 *
15
 * This program is free software; you can redistribute it and/or
16
 * modify it under the terms of the GNU General Public License as
17
 * published by the Free Software Foundation; either version 2 of
18
 * the License, or (at your option) any later version.
19
 *
20
 * This program is distributed in the hope that it will be useful,
21
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
23
 * GNU General Public License for more details.
24
 *
25
 * You should have received a copy of the GNU General Public License along
26
 * with this program; if not, see <http://www.gnu.org/licenses/>.
27
 */
28
#include "hw.h"
29
#include "sysemu.h"
30
#include "console.h"
31
#include "omap.h"
32
#include "boards.h"
33
#include "arm-misc.h"
34
#include "flash.h"
35
#include "blockdev.h"
36

    
37
/*****************************************************************************/
38
/* Siemens SX1 Cellphone V1 */
39
/* - ARM OMAP310 processor
40
 * - SRAM                192 kB
41
 * - SDRAM                32 MB at 0x10000000
42
 * - Boot flash           16 MB at 0x00000000
43
 * - Application flash     8 MB at 0x04000000
44
 * - 3 serial ports
45
 * - 1 SecureDigital
46
 * - 1 LCD display
47
 * - 1 RTC
48
 */
49

    
50
/*****************************************************************************/
51
/* Siemens SX1 Cellphone V2 */
52
/* - ARM OMAP310 processor
53
 * - SRAM                192 kB
54
 * - SDRAM                32 MB at 0x10000000
55
 * - Boot flash           32 MB at 0x00000000
56
 * - 3 serial ports
57
 * - 1 SecureDigital
58
 * - 1 LCD display
59
 * - 1 RTC
60
 */
61

    
62
static uint32_t static_readb(void *opaque, target_phys_addr_t offset)
63
{
64
    uint32_t *val = (uint32_t *) opaque;
65

    
66
    return *val >> ((offset & 3) << 3);
67
}
68

    
69
static uint32_t static_readh(void *opaque, target_phys_addr_t offset)
70
{
71
    uint32_t *val = (uint32_t *) opaque;
72

    
73
    return *val >> ((offset & 1) << 3);
74
}
75

    
76
static uint32_t static_readw(void *opaque, target_phys_addr_t offset)
77
{
78
    uint32_t *val = (uint32_t *) opaque;
79

    
80
    return *val >> ((offset & 0) << 3);
81
}
82

    
83
static void static_write(void *opaque, target_phys_addr_t offset,
84
                uint32_t value)
85
{
86
#ifdef SPY
87
    printf("%s: value %08lx written at " PA_FMT "\n",
88
                    __FUNCTION__, value, offset);
89
#endif
90
}
91

    
92
static CPUReadMemoryFunc * const static_readfn[] = {
93
    static_readb,
94
    static_readh,
95
    static_readw,
96
};
97

    
98
static CPUWriteMemoryFunc * const static_writefn[] = {
99
    static_write,
100
    static_write,
101
    static_write,
102
};
103

    
104
#define sdram_size        0x02000000
105
#define sector_size        (128 * 1024)
106
#define flash0_size        (16 * 1024 * 1024)
107
#define flash1_size        ( 8 * 1024 * 1024)
108
#define flash2_size        (32 * 1024 * 1024)
109
#define total_ram_v1        (sdram_size + flash0_size + flash1_size + OMAP15XX_SRAM_SIZE)
110
#define total_ram_v2        (sdram_size + flash2_size + OMAP15XX_SRAM_SIZE)
111

    
112
static struct arm_boot_info sx1_binfo = {
113
    .loader_start = OMAP_EMIFF_BASE,
114
    .ram_size = sdram_size,
115
    .board_id = 0x265,
116
};
117

    
118
static void sx1_init(ram_addr_t ram_size,
119
                const char *boot_device,
120
                const char *kernel_filename, const char *kernel_cmdline,
121
                const char *initrd_filename, const char *cpu_model,
122
                const int version)
123
{
124
    struct omap_mpu_state_s *cpu;
125
    int io;
126
    static uint32_t cs0val = 0x00213090;
127
    static uint32_t cs1val = 0x00215070;
128
    static uint32_t cs2val = 0x00001139;
129
    static uint32_t cs3val = 0x00001139;
130
    DriveInfo *dinfo;
131
    int fl_idx;
132
    uint32_t flash_size = flash0_size;
133
    int be;
134

    
135
    if (version == 2) {
136
        flash_size = flash2_size;
137
    }
138

    
139
    cpu = omap310_mpu_init(sx1_binfo.ram_size, cpu_model);
140

    
141
    /* External Flash (EMIFS) */
142
    cpu_register_physical_memory(OMAP_CS0_BASE, flash_size,
143
                                 qemu_ram_alloc(NULL, "omap_sx1.flash0-0",
144
                                                flash_size) | IO_MEM_ROM);
145

    
146
    io = cpu_register_io_memory(static_readfn, static_writefn, &cs0val);
147
    cpu_register_physical_memory(OMAP_CS0_BASE + flash_size,
148
                    OMAP_CS0_SIZE - flash_size, io);
149
    io = cpu_register_io_memory(static_readfn, static_writefn, &cs2val);
150
    cpu_register_physical_memory(OMAP_CS2_BASE, OMAP_CS2_SIZE, io);
151
    io = cpu_register_io_memory(static_readfn, static_writefn, &cs3val);
152
    cpu_register_physical_memory(OMAP_CS3_BASE, OMAP_CS3_SIZE, io);
153

    
154
    fl_idx = 0;
155
#ifdef TARGET_WORDS_BIGENDIAN
156
    be = 1;
157
#else
158
    be = 0;
159
#endif
160

    
161
    if ((dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) {
162
        if (!pflash_cfi01_register(OMAP_CS0_BASE, qemu_ram_alloc(NULL,
163
                                   "omap_sx1.flash0-1", flash_size),
164
                                   dinfo->bdrv, sector_size,
165
                                   flash_size / sector_size,
166
                                   4, 0, 0, 0, 0, be)) {
167
            fprintf(stderr, "qemu: Error registering flash memory %d.\n",
168
                           fl_idx);
169
        }
170
        fl_idx++;
171
    }
172

    
173
    if ((version == 1) &&
174
            (dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) {
175
        cpu_register_physical_memory(OMAP_CS1_BASE, flash1_size,
176
                                     qemu_ram_alloc(NULL, "omap_sx1.flash1-0",
177
                                                    flash1_size) | IO_MEM_ROM);
178
        io = cpu_register_io_memory(static_readfn, static_writefn, &cs1val);
179
        cpu_register_physical_memory(OMAP_CS1_BASE + flash1_size,
180
                        OMAP_CS1_SIZE - flash1_size, io);
181

    
182
        if (!pflash_cfi01_register(OMAP_CS1_BASE, qemu_ram_alloc(NULL,
183
                                   "omap_sx1.flash1-1", flash1_size),
184
                                   dinfo->bdrv, sector_size,
185
                                   flash1_size / sector_size,
186
                                   4, 0, 0, 0, 0, be)) {
187
            fprintf(stderr, "qemu: Error registering flash memory %d.\n",
188
                           fl_idx);
189
        }
190
        fl_idx++;
191
    } else {
192
        io = cpu_register_io_memory(static_readfn, static_writefn, &cs1val);
193
        cpu_register_physical_memory(OMAP_CS1_BASE, OMAP_CS1_SIZE, io);
194
    }
195

    
196
    if (!kernel_filename && !fl_idx) {
197
        fprintf(stderr, "Kernel or Flash image must be specified\n");
198
        exit(1);
199
    }
200

    
201
    /* Load the kernel.  */
202
    if (kernel_filename) {
203
        sx1_binfo.kernel_filename = kernel_filename;
204
        sx1_binfo.kernel_cmdline = kernel_cmdline;
205
        sx1_binfo.initrd_filename = initrd_filename;
206
        arm_load_kernel(cpu->env, &sx1_binfo);
207
    }
208

    
209
    /* TODO: fix next line */
210
    //~ qemu_console_resize(ds, 640, 480);
211
}
212

    
213
static void sx1_init_v1(ram_addr_t ram_size,
214
                const char *boot_device,
215
                const char *kernel_filename, const char *kernel_cmdline,
216
                const char *initrd_filename, const char *cpu_model)
217
{
218
    sx1_init(ram_size, boot_device, kernel_filename,
219
                kernel_cmdline, initrd_filename, cpu_model, 1);
220
}
221

    
222
static void sx1_init_v2(ram_addr_t ram_size,
223
                const char *boot_device,
224
                const char *kernel_filename, const char *kernel_cmdline,
225
                const char *initrd_filename, const char *cpu_model)
226
{
227
    sx1_init(ram_size, boot_device, kernel_filename,
228
                kernel_cmdline, initrd_filename, cpu_model, 2);
229
}
230

    
231
static QEMUMachine sx1_machine_v2 = {
232
    .name = "sx1",
233
    .desc = "Siemens SX1 (OMAP310) V2",
234
    .init = sx1_init_v2,
235
};
236

    
237
static QEMUMachine sx1_machine_v1 = {
238
    .name = "sx1-v1",
239
    .desc = "Siemens SX1 (OMAP310) V1",
240
    .init = sx1_init_v1,
241
};
242

    
243
static void sx1_machine_init(void)
244
{
245
    qemu_register_machine(&sx1_machine_v2);
246
    qemu_register_machine(&sx1_machine_v1);
247
}
248

    
249
machine_init(sx1_machine_init);