Statistics
| Branch: | Revision:

root / target-i386 / translate.c @ 2c0262af

History | View | Annotate | Download (126.7 kB)

1 2c0262af bellard
/*
2 2c0262af bellard
 *  i386 translation
3 2c0262af bellard
 * 
4 2c0262af bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 2c0262af bellard
 *
6 2c0262af bellard
 * This library is free software; you can redistribute it and/or
7 2c0262af bellard
 * modify it under the terms of the GNU Lesser General Public
8 2c0262af bellard
 * License as published by the Free Software Foundation; either
9 2c0262af bellard
 * version 2 of the License, or (at your option) any later version.
10 2c0262af bellard
 *
11 2c0262af bellard
 * This library is distributed in the hope that it will be useful,
12 2c0262af bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 2c0262af bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 2c0262af bellard
 * Lesser General Public License for more details.
15 2c0262af bellard
 *
16 2c0262af bellard
 * You should have received a copy of the GNU Lesser General Public
17 2c0262af bellard
 * License along with this library; if not, write to the Free Software
18 2c0262af bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 2c0262af bellard
 */
20 2c0262af bellard
#include <stdarg.h>
21 2c0262af bellard
#include <stdlib.h>
22 2c0262af bellard
#include <stdio.h>
23 2c0262af bellard
#include <string.h>
24 2c0262af bellard
#include <inttypes.h>
25 2c0262af bellard
#include <signal.h>
26 2c0262af bellard
#include <assert.h>
27 2c0262af bellard
#include <sys/mman.h>
28 2c0262af bellard
29 2c0262af bellard
#include "cpu.h"
30 2c0262af bellard
#include "exec-all.h"
31 2c0262af bellard
#include "disas.h"
32 2c0262af bellard
33 2c0262af bellard
/* XXX: move that elsewhere */
34 2c0262af bellard
static uint16_t *gen_opc_ptr;
35 2c0262af bellard
static uint32_t *gen_opparam_ptr;
36 2c0262af bellard
37 2c0262af bellard
#define PREFIX_REPZ   0x01
38 2c0262af bellard
#define PREFIX_REPNZ  0x02
39 2c0262af bellard
#define PREFIX_LOCK   0x04
40 2c0262af bellard
#define PREFIX_DATA   0x08
41 2c0262af bellard
#define PREFIX_ADR    0x10
42 2c0262af bellard
43 2c0262af bellard
typedef struct DisasContext {
44 2c0262af bellard
    /* current insn context */
45 2c0262af bellard
    int override; /* -1 if no override */
46 2c0262af bellard
    int prefix;
47 2c0262af bellard
    int aflag, dflag;
48 2c0262af bellard
    uint8_t *pc; /* pc = eip + cs_base */
49 2c0262af bellard
    int is_jmp; /* 1 = means jump (stop translation), 2 means CPU
50 2c0262af bellard
                   static state change (stop translation) */
51 2c0262af bellard
    /* current block context */
52 2c0262af bellard
    uint8_t *cs_base; /* base of CS segment */
53 2c0262af bellard
    int pe;     /* protected mode */
54 2c0262af bellard
    int code32; /* 32 bit code segment */
55 2c0262af bellard
    int ss32;   /* 32 bit stack segment */
56 2c0262af bellard
    int cc_op;  /* current CC operation */
57 2c0262af bellard
    int addseg; /* non zero if either DS/ES/SS have a non zero base */
58 2c0262af bellard
    int f_st;   /* currently unused */
59 2c0262af bellard
    int vm86;   /* vm86 mode */
60 2c0262af bellard
    int cpl;
61 2c0262af bellard
    int iopl;
62 2c0262af bellard
    int tf;     /* TF cpu flag */
63 2c0262af bellard
    int jmp_opt; /* use direct block chaining for direct jumps */
64 2c0262af bellard
    int mem_index; /* select memory access functions */
65 2c0262af bellard
    struct TranslationBlock *tb;
66 2c0262af bellard
    int popl_esp_hack; /* for correct popl with esp base handling */
67 2c0262af bellard
} DisasContext;
68 2c0262af bellard
69 2c0262af bellard
static void gen_eob(DisasContext *s);
70 2c0262af bellard
static void gen_jmp(DisasContext *s, unsigned int eip);
71 2c0262af bellard
72 2c0262af bellard
/* i386 arith/logic operations */
73 2c0262af bellard
enum {
74 2c0262af bellard
    OP_ADDL, 
75 2c0262af bellard
    OP_ORL, 
76 2c0262af bellard
    OP_ADCL, 
77 2c0262af bellard
    OP_SBBL,
78 2c0262af bellard
    OP_ANDL, 
79 2c0262af bellard
    OP_SUBL, 
80 2c0262af bellard
    OP_XORL, 
81 2c0262af bellard
    OP_CMPL,
82 2c0262af bellard
};
83 2c0262af bellard
84 2c0262af bellard
/* i386 shift ops */
85 2c0262af bellard
enum {
86 2c0262af bellard
    OP_ROL, 
87 2c0262af bellard
    OP_ROR, 
88 2c0262af bellard
    OP_RCL, 
89 2c0262af bellard
    OP_RCR, 
90 2c0262af bellard
    OP_SHL, 
91 2c0262af bellard
    OP_SHR, 
92 2c0262af bellard
    OP_SHL1, /* undocumented */
93 2c0262af bellard
    OP_SAR = 7,
94 2c0262af bellard
};
95 2c0262af bellard
96 2c0262af bellard
enum {
97 2c0262af bellard
#define DEF(s, n, copy_size) INDEX_op_ ## s,
98 2c0262af bellard
#include "opc.h"
99 2c0262af bellard
#undef DEF
100 2c0262af bellard
    NB_OPS,
101 2c0262af bellard
};
102 2c0262af bellard
103 2c0262af bellard
#include "gen-op.h"
104 2c0262af bellard
105 2c0262af bellard
/* operand size */
106 2c0262af bellard
enum {
107 2c0262af bellard
    OT_BYTE = 0,
108 2c0262af bellard
    OT_WORD,
109 2c0262af bellard
    OT_LONG, 
110 2c0262af bellard
    OT_QUAD,
111 2c0262af bellard
};
112 2c0262af bellard
113 2c0262af bellard
enum {
114 2c0262af bellard
    /* I386 int registers */
115 2c0262af bellard
    OR_EAX,   /* MUST be even numbered */
116 2c0262af bellard
    OR_ECX,
117 2c0262af bellard
    OR_EDX,
118 2c0262af bellard
    OR_EBX,
119 2c0262af bellard
    OR_ESP,
120 2c0262af bellard
    OR_EBP,
121 2c0262af bellard
    OR_ESI,
122 2c0262af bellard
    OR_EDI,
123 2c0262af bellard
    OR_TMP0,    /* temporary operand register */
124 2c0262af bellard
    OR_TMP1,
125 2c0262af bellard
    OR_A0, /* temporary register used when doing address evaluation */
126 2c0262af bellard
    OR_ZERO, /* fixed zero register */
127 2c0262af bellard
    NB_OREGS,
128 2c0262af bellard
};
129 2c0262af bellard
130 2c0262af bellard
typedef void (GenOpFunc)(void);
131 2c0262af bellard
typedef void (GenOpFunc1)(long);
132 2c0262af bellard
typedef void (GenOpFunc2)(long, long);
133 2c0262af bellard
typedef void (GenOpFunc3)(long, long, long);
134 2c0262af bellard
                    
135 2c0262af bellard
static GenOpFunc *gen_op_mov_reg_T0[3][8] = {
136 2c0262af bellard
    [OT_BYTE] = {
137 2c0262af bellard
        gen_op_movb_EAX_T0,
138 2c0262af bellard
        gen_op_movb_ECX_T0,
139 2c0262af bellard
        gen_op_movb_EDX_T0,
140 2c0262af bellard
        gen_op_movb_EBX_T0,
141 2c0262af bellard
        gen_op_movh_EAX_T0,
142 2c0262af bellard
        gen_op_movh_ECX_T0,
143 2c0262af bellard
        gen_op_movh_EDX_T0,
144 2c0262af bellard
        gen_op_movh_EBX_T0,
145 2c0262af bellard
    },
146 2c0262af bellard
    [OT_WORD] = {
147 2c0262af bellard
        gen_op_movw_EAX_T0,
148 2c0262af bellard
        gen_op_movw_ECX_T0,
149 2c0262af bellard
        gen_op_movw_EDX_T0,
150 2c0262af bellard
        gen_op_movw_EBX_T0,
151 2c0262af bellard
        gen_op_movw_ESP_T0,
152 2c0262af bellard
        gen_op_movw_EBP_T0,
153 2c0262af bellard
        gen_op_movw_ESI_T0,
154 2c0262af bellard
        gen_op_movw_EDI_T0,
155 2c0262af bellard
    },
156 2c0262af bellard
    [OT_LONG] = {
157 2c0262af bellard
        gen_op_movl_EAX_T0,
158 2c0262af bellard
        gen_op_movl_ECX_T0,
159 2c0262af bellard
        gen_op_movl_EDX_T0,
160 2c0262af bellard
        gen_op_movl_EBX_T0,
161 2c0262af bellard
        gen_op_movl_ESP_T0,
162 2c0262af bellard
        gen_op_movl_EBP_T0,
163 2c0262af bellard
        gen_op_movl_ESI_T0,
164 2c0262af bellard
        gen_op_movl_EDI_T0,
165 2c0262af bellard
    },
166 2c0262af bellard
};
167 2c0262af bellard
168 2c0262af bellard
static GenOpFunc *gen_op_mov_reg_T1[3][8] = {
169 2c0262af bellard
    [OT_BYTE] = {
170 2c0262af bellard
        gen_op_movb_EAX_T1,
171 2c0262af bellard
        gen_op_movb_ECX_T1,
172 2c0262af bellard
        gen_op_movb_EDX_T1,
173 2c0262af bellard
        gen_op_movb_EBX_T1,
174 2c0262af bellard
        gen_op_movh_EAX_T1,
175 2c0262af bellard
        gen_op_movh_ECX_T1,
176 2c0262af bellard
        gen_op_movh_EDX_T1,
177 2c0262af bellard
        gen_op_movh_EBX_T1,
178 2c0262af bellard
    },
179 2c0262af bellard
    [OT_WORD] = {
180 2c0262af bellard
        gen_op_movw_EAX_T1,
181 2c0262af bellard
        gen_op_movw_ECX_T1,
182 2c0262af bellard
        gen_op_movw_EDX_T1,
183 2c0262af bellard
        gen_op_movw_EBX_T1,
184 2c0262af bellard
        gen_op_movw_ESP_T1,
185 2c0262af bellard
        gen_op_movw_EBP_T1,
186 2c0262af bellard
        gen_op_movw_ESI_T1,
187 2c0262af bellard
        gen_op_movw_EDI_T1,
188 2c0262af bellard
    },
189 2c0262af bellard
    [OT_LONG] = {
190 2c0262af bellard
        gen_op_movl_EAX_T1,
191 2c0262af bellard
        gen_op_movl_ECX_T1,
192 2c0262af bellard
        gen_op_movl_EDX_T1,
193 2c0262af bellard
        gen_op_movl_EBX_T1,
194 2c0262af bellard
        gen_op_movl_ESP_T1,
195 2c0262af bellard
        gen_op_movl_EBP_T1,
196 2c0262af bellard
        gen_op_movl_ESI_T1,
197 2c0262af bellard
        gen_op_movl_EDI_T1,
198 2c0262af bellard
    },
199 2c0262af bellard
};
200 2c0262af bellard
201 2c0262af bellard
static GenOpFunc *gen_op_mov_reg_A0[2][8] = {
202 2c0262af bellard
    [0] = {
203 2c0262af bellard
        gen_op_movw_EAX_A0,
204 2c0262af bellard
        gen_op_movw_ECX_A0,
205 2c0262af bellard
        gen_op_movw_EDX_A0,
206 2c0262af bellard
        gen_op_movw_EBX_A0,
207 2c0262af bellard
        gen_op_movw_ESP_A0,
208 2c0262af bellard
        gen_op_movw_EBP_A0,
209 2c0262af bellard
        gen_op_movw_ESI_A0,
210 2c0262af bellard
        gen_op_movw_EDI_A0,
211 2c0262af bellard
    },
212 2c0262af bellard
    [1] = {
213 2c0262af bellard
        gen_op_movl_EAX_A0,
214 2c0262af bellard
        gen_op_movl_ECX_A0,
215 2c0262af bellard
        gen_op_movl_EDX_A0,
216 2c0262af bellard
        gen_op_movl_EBX_A0,
217 2c0262af bellard
        gen_op_movl_ESP_A0,
218 2c0262af bellard
        gen_op_movl_EBP_A0,
219 2c0262af bellard
        gen_op_movl_ESI_A0,
220 2c0262af bellard
        gen_op_movl_EDI_A0,
221 2c0262af bellard
    },
222 2c0262af bellard
};
223 2c0262af bellard
224 2c0262af bellard
static GenOpFunc *gen_op_mov_TN_reg[3][2][8] = 
225 2c0262af bellard
{
226 2c0262af bellard
    [OT_BYTE] = {
227 2c0262af bellard
        {
228 2c0262af bellard
            gen_op_movl_T0_EAX,
229 2c0262af bellard
            gen_op_movl_T0_ECX,
230 2c0262af bellard
            gen_op_movl_T0_EDX,
231 2c0262af bellard
            gen_op_movl_T0_EBX,
232 2c0262af bellard
            gen_op_movh_T0_EAX,
233 2c0262af bellard
            gen_op_movh_T0_ECX,
234 2c0262af bellard
            gen_op_movh_T0_EDX,
235 2c0262af bellard
            gen_op_movh_T0_EBX,
236 2c0262af bellard
        },
237 2c0262af bellard
        {
238 2c0262af bellard
            gen_op_movl_T1_EAX,
239 2c0262af bellard
            gen_op_movl_T1_ECX,
240 2c0262af bellard
            gen_op_movl_T1_EDX,
241 2c0262af bellard
            gen_op_movl_T1_EBX,
242 2c0262af bellard
            gen_op_movh_T1_EAX,
243 2c0262af bellard
            gen_op_movh_T1_ECX,
244 2c0262af bellard
            gen_op_movh_T1_EDX,
245 2c0262af bellard
            gen_op_movh_T1_EBX,
246 2c0262af bellard
        },
247 2c0262af bellard
    },
248 2c0262af bellard
    [OT_WORD] = {
249 2c0262af bellard
        {
250 2c0262af bellard
            gen_op_movl_T0_EAX,
251 2c0262af bellard
            gen_op_movl_T0_ECX,
252 2c0262af bellard
            gen_op_movl_T0_EDX,
253 2c0262af bellard
            gen_op_movl_T0_EBX,
254 2c0262af bellard
            gen_op_movl_T0_ESP,
255 2c0262af bellard
            gen_op_movl_T0_EBP,
256 2c0262af bellard
            gen_op_movl_T0_ESI,
257 2c0262af bellard
            gen_op_movl_T0_EDI,
258 2c0262af bellard
        },
259 2c0262af bellard
        {
260 2c0262af bellard
            gen_op_movl_T1_EAX,
261 2c0262af bellard
            gen_op_movl_T1_ECX,
262 2c0262af bellard
            gen_op_movl_T1_EDX,
263 2c0262af bellard
            gen_op_movl_T1_EBX,
264 2c0262af bellard
            gen_op_movl_T1_ESP,
265 2c0262af bellard
            gen_op_movl_T1_EBP,
266 2c0262af bellard
            gen_op_movl_T1_ESI,
267 2c0262af bellard
            gen_op_movl_T1_EDI,
268 2c0262af bellard
        },
269 2c0262af bellard
    },
270 2c0262af bellard
    [OT_LONG] = {
271 2c0262af bellard
        {
272 2c0262af bellard
            gen_op_movl_T0_EAX,
273 2c0262af bellard
            gen_op_movl_T0_ECX,
274 2c0262af bellard
            gen_op_movl_T0_EDX,
275 2c0262af bellard
            gen_op_movl_T0_EBX,
276 2c0262af bellard
            gen_op_movl_T0_ESP,
277 2c0262af bellard
            gen_op_movl_T0_EBP,
278 2c0262af bellard
            gen_op_movl_T0_ESI,
279 2c0262af bellard
            gen_op_movl_T0_EDI,
280 2c0262af bellard
        },
281 2c0262af bellard
        {
282 2c0262af bellard
            gen_op_movl_T1_EAX,
283 2c0262af bellard
            gen_op_movl_T1_ECX,
284 2c0262af bellard
            gen_op_movl_T1_EDX,
285 2c0262af bellard
            gen_op_movl_T1_EBX,
286 2c0262af bellard
            gen_op_movl_T1_ESP,
287 2c0262af bellard
            gen_op_movl_T1_EBP,
288 2c0262af bellard
            gen_op_movl_T1_ESI,
289 2c0262af bellard
            gen_op_movl_T1_EDI,
290 2c0262af bellard
        },
291 2c0262af bellard
    },
292 2c0262af bellard
};
293 2c0262af bellard
294 2c0262af bellard
static GenOpFunc *gen_op_movl_A0_reg[8] = {
295 2c0262af bellard
    gen_op_movl_A0_EAX,
296 2c0262af bellard
    gen_op_movl_A0_ECX,
297 2c0262af bellard
    gen_op_movl_A0_EDX,
298 2c0262af bellard
    gen_op_movl_A0_EBX,
299 2c0262af bellard
    gen_op_movl_A0_ESP,
300 2c0262af bellard
    gen_op_movl_A0_EBP,
301 2c0262af bellard
    gen_op_movl_A0_ESI,
302 2c0262af bellard
    gen_op_movl_A0_EDI,
303 2c0262af bellard
};
304 2c0262af bellard
305 2c0262af bellard
static GenOpFunc *gen_op_addl_A0_reg_sN[4][8] = {
306 2c0262af bellard
    [0] = {
307 2c0262af bellard
        gen_op_addl_A0_EAX,
308 2c0262af bellard
        gen_op_addl_A0_ECX,
309 2c0262af bellard
        gen_op_addl_A0_EDX,
310 2c0262af bellard
        gen_op_addl_A0_EBX,
311 2c0262af bellard
        gen_op_addl_A0_ESP,
312 2c0262af bellard
        gen_op_addl_A0_EBP,
313 2c0262af bellard
        gen_op_addl_A0_ESI,
314 2c0262af bellard
        gen_op_addl_A0_EDI,
315 2c0262af bellard
    },
316 2c0262af bellard
    [1] = {
317 2c0262af bellard
        gen_op_addl_A0_EAX_s1,
318 2c0262af bellard
        gen_op_addl_A0_ECX_s1,
319 2c0262af bellard
        gen_op_addl_A0_EDX_s1,
320 2c0262af bellard
        gen_op_addl_A0_EBX_s1,
321 2c0262af bellard
        gen_op_addl_A0_ESP_s1,
322 2c0262af bellard
        gen_op_addl_A0_EBP_s1,
323 2c0262af bellard
        gen_op_addl_A0_ESI_s1,
324 2c0262af bellard
        gen_op_addl_A0_EDI_s1,
325 2c0262af bellard
    },
326 2c0262af bellard
    [2] = {
327 2c0262af bellard
        gen_op_addl_A0_EAX_s2,
328 2c0262af bellard
        gen_op_addl_A0_ECX_s2,
329 2c0262af bellard
        gen_op_addl_A0_EDX_s2,
330 2c0262af bellard
        gen_op_addl_A0_EBX_s2,
331 2c0262af bellard
        gen_op_addl_A0_ESP_s2,
332 2c0262af bellard
        gen_op_addl_A0_EBP_s2,
333 2c0262af bellard
        gen_op_addl_A0_ESI_s2,
334 2c0262af bellard
        gen_op_addl_A0_EDI_s2,
335 2c0262af bellard
    },
336 2c0262af bellard
    [3] = {
337 2c0262af bellard
        gen_op_addl_A0_EAX_s3,
338 2c0262af bellard
        gen_op_addl_A0_ECX_s3,
339 2c0262af bellard
        gen_op_addl_A0_EDX_s3,
340 2c0262af bellard
        gen_op_addl_A0_EBX_s3,
341 2c0262af bellard
        gen_op_addl_A0_ESP_s3,
342 2c0262af bellard
        gen_op_addl_A0_EBP_s3,
343 2c0262af bellard
        gen_op_addl_A0_ESI_s3,
344 2c0262af bellard
        gen_op_addl_A0_EDI_s3,
345 2c0262af bellard
    },
346 2c0262af bellard
};
347 2c0262af bellard
348 2c0262af bellard
static GenOpFunc *gen_op_cmov_reg_T1_T0[2][8] = {
349 2c0262af bellard
    [0] = {
350 2c0262af bellard
        gen_op_cmovw_EAX_T1_T0,
351 2c0262af bellard
        gen_op_cmovw_ECX_T1_T0,
352 2c0262af bellard
        gen_op_cmovw_EDX_T1_T0,
353 2c0262af bellard
        gen_op_cmovw_EBX_T1_T0,
354 2c0262af bellard
        gen_op_cmovw_ESP_T1_T0,
355 2c0262af bellard
        gen_op_cmovw_EBP_T1_T0,
356 2c0262af bellard
        gen_op_cmovw_ESI_T1_T0,
357 2c0262af bellard
        gen_op_cmovw_EDI_T1_T0,
358 2c0262af bellard
    },
359 2c0262af bellard
    [1] = {
360 2c0262af bellard
        gen_op_cmovl_EAX_T1_T0,
361 2c0262af bellard
        gen_op_cmovl_ECX_T1_T0,
362 2c0262af bellard
        gen_op_cmovl_EDX_T1_T0,
363 2c0262af bellard
        gen_op_cmovl_EBX_T1_T0,
364 2c0262af bellard
        gen_op_cmovl_ESP_T1_T0,
365 2c0262af bellard
        gen_op_cmovl_EBP_T1_T0,
366 2c0262af bellard
        gen_op_cmovl_ESI_T1_T0,
367 2c0262af bellard
        gen_op_cmovl_EDI_T1_T0,
368 2c0262af bellard
    },
369 2c0262af bellard
};
370 2c0262af bellard
371 2c0262af bellard
static GenOpFunc *gen_op_arith_T0_T1_cc[8] = {
372 2c0262af bellard
    NULL,
373 2c0262af bellard
    gen_op_orl_T0_T1,
374 2c0262af bellard
    NULL,
375 2c0262af bellard
    NULL,
376 2c0262af bellard
    gen_op_andl_T0_T1,
377 2c0262af bellard
    NULL,
378 2c0262af bellard
    gen_op_xorl_T0_T1,
379 2c0262af bellard
    NULL,
380 2c0262af bellard
};
381 2c0262af bellard
382 2c0262af bellard
static GenOpFunc *gen_op_arithc_T0_T1_cc[3][2] = {
383 2c0262af bellard
    [OT_BYTE] = {
384 2c0262af bellard
        gen_op_adcb_T0_T1_cc,
385 2c0262af bellard
        gen_op_sbbb_T0_T1_cc,
386 2c0262af bellard
    },
387 2c0262af bellard
    [OT_WORD] = {
388 2c0262af bellard
        gen_op_adcw_T0_T1_cc,
389 2c0262af bellard
        gen_op_sbbw_T0_T1_cc,
390 2c0262af bellard
    },
391 2c0262af bellard
    [OT_LONG] = {
392 2c0262af bellard
        gen_op_adcl_T0_T1_cc,
393 2c0262af bellard
        gen_op_sbbl_T0_T1_cc,
394 2c0262af bellard
    },
395 2c0262af bellard
};
396 2c0262af bellard
397 2c0262af bellard
static GenOpFunc *gen_op_arithc_mem_T0_T1_cc[3][2] = {
398 2c0262af bellard
    [OT_BYTE] = {
399 2c0262af bellard
        gen_op_adcb_mem_T0_T1_cc,
400 2c0262af bellard
        gen_op_sbbb_mem_T0_T1_cc,
401 2c0262af bellard
    },
402 2c0262af bellard
    [OT_WORD] = {
403 2c0262af bellard
        gen_op_adcw_mem_T0_T1_cc,
404 2c0262af bellard
        gen_op_sbbw_mem_T0_T1_cc,
405 2c0262af bellard
    },
406 2c0262af bellard
    [OT_LONG] = {
407 2c0262af bellard
        gen_op_adcl_mem_T0_T1_cc,
408 2c0262af bellard
        gen_op_sbbl_mem_T0_T1_cc,
409 2c0262af bellard
    },
410 2c0262af bellard
};
411 2c0262af bellard
412 2c0262af bellard
static const int cc_op_arithb[8] = {
413 2c0262af bellard
    CC_OP_ADDB,
414 2c0262af bellard
    CC_OP_LOGICB,
415 2c0262af bellard
    CC_OP_ADDB,
416 2c0262af bellard
    CC_OP_SUBB,
417 2c0262af bellard
    CC_OP_LOGICB,
418 2c0262af bellard
    CC_OP_SUBB,
419 2c0262af bellard
    CC_OP_LOGICB,
420 2c0262af bellard
    CC_OP_SUBB,
421 2c0262af bellard
};
422 2c0262af bellard
423 2c0262af bellard
static GenOpFunc *gen_op_cmpxchg_T0_T1_EAX_cc[3] = {
424 2c0262af bellard
    gen_op_cmpxchgb_T0_T1_EAX_cc,
425 2c0262af bellard
    gen_op_cmpxchgw_T0_T1_EAX_cc,
426 2c0262af bellard
    gen_op_cmpxchgl_T0_T1_EAX_cc,
427 2c0262af bellard
};
428 2c0262af bellard
429 2c0262af bellard
static GenOpFunc *gen_op_cmpxchg_mem_T0_T1_EAX_cc[3] = {
430 2c0262af bellard
    gen_op_cmpxchgb_mem_T0_T1_EAX_cc,
431 2c0262af bellard
    gen_op_cmpxchgw_mem_T0_T1_EAX_cc,
432 2c0262af bellard
    gen_op_cmpxchgl_mem_T0_T1_EAX_cc,
433 2c0262af bellard
};
434 2c0262af bellard
435 2c0262af bellard
static GenOpFunc *gen_op_shift_T0_T1_cc[3][8] = {
436 2c0262af bellard
    [OT_BYTE] = {
437 2c0262af bellard
        gen_op_rolb_T0_T1_cc,
438 2c0262af bellard
        gen_op_rorb_T0_T1_cc,
439 2c0262af bellard
        gen_op_rclb_T0_T1_cc,
440 2c0262af bellard
        gen_op_rcrb_T0_T1_cc,
441 2c0262af bellard
        gen_op_shlb_T0_T1_cc,
442 2c0262af bellard
        gen_op_shrb_T0_T1_cc,
443 2c0262af bellard
        gen_op_shlb_T0_T1_cc,
444 2c0262af bellard
        gen_op_sarb_T0_T1_cc,
445 2c0262af bellard
    },
446 2c0262af bellard
    [OT_WORD] = {
447 2c0262af bellard
        gen_op_rolw_T0_T1_cc,
448 2c0262af bellard
        gen_op_rorw_T0_T1_cc,
449 2c0262af bellard
        gen_op_rclw_T0_T1_cc,
450 2c0262af bellard
        gen_op_rcrw_T0_T1_cc,
451 2c0262af bellard
        gen_op_shlw_T0_T1_cc,
452 2c0262af bellard
        gen_op_shrw_T0_T1_cc,
453 2c0262af bellard
        gen_op_shlw_T0_T1_cc,
454 2c0262af bellard
        gen_op_sarw_T0_T1_cc,
455 2c0262af bellard
    },
456 2c0262af bellard
    [OT_LONG] = {
457 2c0262af bellard
        gen_op_roll_T0_T1_cc,
458 2c0262af bellard
        gen_op_rorl_T0_T1_cc,
459 2c0262af bellard
        gen_op_rcll_T0_T1_cc,
460 2c0262af bellard
        gen_op_rcrl_T0_T1_cc,
461 2c0262af bellard
        gen_op_shll_T0_T1_cc,
462 2c0262af bellard
        gen_op_shrl_T0_T1_cc,
463 2c0262af bellard
        gen_op_shll_T0_T1_cc,
464 2c0262af bellard
        gen_op_sarl_T0_T1_cc,
465 2c0262af bellard
    },
466 2c0262af bellard
};
467 2c0262af bellard
468 2c0262af bellard
static GenOpFunc *gen_op_shift_mem_T0_T1_cc[3][8] = {
469 2c0262af bellard
    [OT_BYTE] = {
470 2c0262af bellard
        gen_op_rolb_mem_T0_T1_cc,
471 2c0262af bellard
        gen_op_rorb_mem_T0_T1_cc,
472 2c0262af bellard
        gen_op_rclb_mem_T0_T1_cc,
473 2c0262af bellard
        gen_op_rcrb_mem_T0_T1_cc,
474 2c0262af bellard
        gen_op_shlb_mem_T0_T1_cc,
475 2c0262af bellard
        gen_op_shrb_mem_T0_T1_cc,
476 2c0262af bellard
        gen_op_shlb_mem_T0_T1_cc,
477 2c0262af bellard
        gen_op_sarb_mem_T0_T1_cc,
478 2c0262af bellard
    },
479 2c0262af bellard
    [OT_WORD] = {
480 2c0262af bellard
        gen_op_rolw_mem_T0_T1_cc,
481 2c0262af bellard
        gen_op_rorw_mem_T0_T1_cc,
482 2c0262af bellard
        gen_op_rclw_mem_T0_T1_cc,
483 2c0262af bellard
        gen_op_rcrw_mem_T0_T1_cc,
484 2c0262af bellard
        gen_op_shlw_mem_T0_T1_cc,
485 2c0262af bellard
        gen_op_shrw_mem_T0_T1_cc,
486 2c0262af bellard
        gen_op_shlw_mem_T0_T1_cc,
487 2c0262af bellard
        gen_op_sarw_mem_T0_T1_cc,
488 2c0262af bellard
    },
489 2c0262af bellard
    [OT_LONG] = {
490 2c0262af bellard
        gen_op_roll_mem_T0_T1_cc,
491 2c0262af bellard
        gen_op_rorl_mem_T0_T1_cc,
492 2c0262af bellard
        gen_op_rcll_mem_T0_T1_cc,
493 2c0262af bellard
        gen_op_rcrl_mem_T0_T1_cc,
494 2c0262af bellard
        gen_op_shll_mem_T0_T1_cc,
495 2c0262af bellard
        gen_op_shrl_mem_T0_T1_cc,
496 2c0262af bellard
        gen_op_shll_mem_T0_T1_cc,
497 2c0262af bellard
        gen_op_sarl_mem_T0_T1_cc,
498 2c0262af bellard
    },
499 2c0262af bellard
};
500 2c0262af bellard
501 2c0262af bellard
static GenOpFunc1 *gen_op_shiftd_T0_T1_im_cc[2][2] = {
502 2c0262af bellard
    [0] = {
503 2c0262af bellard
        gen_op_shldw_T0_T1_im_cc,
504 2c0262af bellard
        gen_op_shrdw_T0_T1_im_cc,
505 2c0262af bellard
    },
506 2c0262af bellard
    [1] = {
507 2c0262af bellard
        gen_op_shldl_T0_T1_im_cc,
508 2c0262af bellard
        gen_op_shrdl_T0_T1_im_cc,
509 2c0262af bellard
    },
510 2c0262af bellard
};
511 2c0262af bellard
512 2c0262af bellard
static GenOpFunc *gen_op_shiftd_T0_T1_ECX_cc[2][2] = {
513 2c0262af bellard
    [0] = {
514 2c0262af bellard
        gen_op_shldw_T0_T1_ECX_cc,
515 2c0262af bellard
        gen_op_shrdw_T0_T1_ECX_cc,
516 2c0262af bellard
    },
517 2c0262af bellard
    [1] = {
518 2c0262af bellard
        gen_op_shldl_T0_T1_ECX_cc,
519 2c0262af bellard
        gen_op_shrdl_T0_T1_ECX_cc,
520 2c0262af bellard
    },
521 2c0262af bellard
};
522 2c0262af bellard
523 2c0262af bellard
static GenOpFunc1 *gen_op_shiftd_mem_T0_T1_im_cc[2][2] = {
524 2c0262af bellard
    [0] = {
525 2c0262af bellard
        gen_op_shldw_mem_T0_T1_im_cc,
526 2c0262af bellard
        gen_op_shrdw_mem_T0_T1_im_cc,
527 2c0262af bellard
    },
528 2c0262af bellard
    [1] = {
529 2c0262af bellard
        gen_op_shldl_mem_T0_T1_im_cc,
530 2c0262af bellard
        gen_op_shrdl_mem_T0_T1_im_cc,
531 2c0262af bellard
    },
532 2c0262af bellard
};
533 2c0262af bellard
534 2c0262af bellard
static GenOpFunc *gen_op_shiftd_mem_T0_T1_ECX_cc[2][2] = {
535 2c0262af bellard
    [0] = {
536 2c0262af bellard
        gen_op_shldw_mem_T0_T1_ECX_cc,
537 2c0262af bellard
        gen_op_shrdw_mem_T0_T1_ECX_cc,
538 2c0262af bellard
    },
539 2c0262af bellard
    [1] = {
540 2c0262af bellard
        gen_op_shldl_mem_T0_T1_ECX_cc,
541 2c0262af bellard
        gen_op_shrdl_mem_T0_T1_ECX_cc,
542 2c0262af bellard
    },
543 2c0262af bellard
};
544 2c0262af bellard
545 2c0262af bellard
static GenOpFunc *gen_op_btx_T0_T1_cc[2][4] = {
546 2c0262af bellard
    [0] = {
547 2c0262af bellard
        gen_op_btw_T0_T1_cc,
548 2c0262af bellard
        gen_op_btsw_T0_T1_cc,
549 2c0262af bellard
        gen_op_btrw_T0_T1_cc,
550 2c0262af bellard
        gen_op_btcw_T0_T1_cc,
551 2c0262af bellard
    },
552 2c0262af bellard
    [1] = {
553 2c0262af bellard
        gen_op_btl_T0_T1_cc,
554 2c0262af bellard
        gen_op_btsl_T0_T1_cc,
555 2c0262af bellard
        gen_op_btrl_T0_T1_cc,
556 2c0262af bellard
        gen_op_btcl_T0_T1_cc,
557 2c0262af bellard
    },
558 2c0262af bellard
};
559 2c0262af bellard
560 2c0262af bellard
static GenOpFunc *gen_op_bsx_T0_cc[2][2] = {
561 2c0262af bellard
    [0] = {
562 2c0262af bellard
        gen_op_bsfw_T0_cc,
563 2c0262af bellard
        gen_op_bsrw_T0_cc,
564 2c0262af bellard
    },
565 2c0262af bellard
    [1] = {
566 2c0262af bellard
        gen_op_bsfl_T0_cc,
567 2c0262af bellard
        gen_op_bsrl_T0_cc,
568 2c0262af bellard
    },
569 2c0262af bellard
};
570 2c0262af bellard
571 2c0262af bellard
static GenOpFunc *gen_op_lds_T0_A0[3 * 3] = {
572 2c0262af bellard
    gen_op_ldsb_T0_A0,
573 2c0262af bellard
    gen_op_ldsw_T0_A0,
574 2c0262af bellard
    NULL,
575 2c0262af bellard
576 2c0262af bellard
    gen_op_ldsb_kernel_T0_A0,
577 2c0262af bellard
    gen_op_ldsw_kernel_T0_A0,
578 2c0262af bellard
    NULL,
579 2c0262af bellard
580 2c0262af bellard
    gen_op_ldsb_user_T0_A0,
581 2c0262af bellard
    gen_op_ldsw_user_T0_A0,
582 2c0262af bellard
    NULL,
583 2c0262af bellard
};
584 2c0262af bellard
585 2c0262af bellard
static GenOpFunc *gen_op_ldu_T0_A0[3 * 3] = {
586 2c0262af bellard
    gen_op_ldub_T0_A0,
587 2c0262af bellard
    gen_op_lduw_T0_A0,
588 2c0262af bellard
    NULL,
589 2c0262af bellard
590 2c0262af bellard
    gen_op_ldub_kernel_T0_A0,
591 2c0262af bellard
    gen_op_lduw_kernel_T0_A0,
592 2c0262af bellard
    NULL,
593 2c0262af bellard
594 2c0262af bellard
    gen_op_ldub_user_T0_A0,
595 2c0262af bellard
    gen_op_lduw_user_T0_A0,
596 2c0262af bellard
    NULL,
597 2c0262af bellard
};
598 2c0262af bellard
599 2c0262af bellard
/* sign does not matter, except for lidt/lgdt call (TODO: fix it) */
600 2c0262af bellard
static GenOpFunc *gen_op_ld_T0_A0[3 * 3] = {
601 2c0262af bellard
    gen_op_ldub_T0_A0,
602 2c0262af bellard
    gen_op_lduw_T0_A0,
603 2c0262af bellard
    gen_op_ldl_T0_A0,
604 2c0262af bellard
605 2c0262af bellard
    gen_op_ldub_kernel_T0_A0,
606 2c0262af bellard
    gen_op_lduw_kernel_T0_A0,
607 2c0262af bellard
    gen_op_ldl_kernel_T0_A0,
608 2c0262af bellard
609 2c0262af bellard
    gen_op_ldub_user_T0_A0,
610 2c0262af bellard
    gen_op_lduw_user_T0_A0,
611 2c0262af bellard
    gen_op_ldl_user_T0_A0,
612 2c0262af bellard
};
613 2c0262af bellard
614 2c0262af bellard
static GenOpFunc *gen_op_ld_T1_A0[3 * 3] = {
615 2c0262af bellard
    gen_op_ldub_T1_A0,
616 2c0262af bellard
    gen_op_lduw_T1_A0,
617 2c0262af bellard
    gen_op_ldl_T1_A0,
618 2c0262af bellard
619 2c0262af bellard
    gen_op_ldub_kernel_T1_A0,
620 2c0262af bellard
    gen_op_lduw_kernel_T1_A0,
621 2c0262af bellard
    gen_op_ldl_kernel_T1_A0,
622 2c0262af bellard
623 2c0262af bellard
    gen_op_ldub_user_T1_A0,
624 2c0262af bellard
    gen_op_lduw_user_T1_A0,
625 2c0262af bellard
    gen_op_ldl_user_T1_A0,
626 2c0262af bellard
};
627 2c0262af bellard
628 2c0262af bellard
static GenOpFunc *gen_op_st_T0_A0[3 * 3] = {
629 2c0262af bellard
    gen_op_stb_T0_A0,
630 2c0262af bellard
    gen_op_stw_T0_A0,
631 2c0262af bellard
    gen_op_stl_T0_A0,
632 2c0262af bellard
633 2c0262af bellard
    gen_op_stb_kernel_T0_A0,
634 2c0262af bellard
    gen_op_stw_kernel_T0_A0,
635 2c0262af bellard
    gen_op_stl_kernel_T0_A0,
636 2c0262af bellard
637 2c0262af bellard
    gen_op_stb_user_T0_A0,
638 2c0262af bellard
    gen_op_stw_user_T0_A0,
639 2c0262af bellard
    gen_op_stl_user_T0_A0,
640 2c0262af bellard
};
641 2c0262af bellard
642 2c0262af bellard
static inline void gen_string_movl_A0_ESI(DisasContext *s)
643 2c0262af bellard
{
644 2c0262af bellard
    int override;
645 2c0262af bellard
646 2c0262af bellard
    override = s->override;
647 2c0262af bellard
    if (s->aflag) {
648 2c0262af bellard
        /* 32 bit address */
649 2c0262af bellard
        if (s->addseg && override < 0)
650 2c0262af bellard
            override = R_DS;
651 2c0262af bellard
        if (override >= 0) {
652 2c0262af bellard
            gen_op_movl_A0_seg(offsetof(CPUX86State,segs[override].base));
653 2c0262af bellard
            gen_op_addl_A0_reg_sN[0][R_ESI]();
654 2c0262af bellard
        } else {
655 2c0262af bellard
            gen_op_movl_A0_reg[R_ESI]();
656 2c0262af bellard
        }
657 2c0262af bellard
    } else {
658 2c0262af bellard
        /* 16 address, always override */
659 2c0262af bellard
        if (override < 0)
660 2c0262af bellard
            override = R_DS;
661 2c0262af bellard
        gen_op_movl_A0_reg[R_ESI]();
662 2c0262af bellard
        gen_op_andl_A0_ffff();
663 2c0262af bellard
        gen_op_addl_A0_seg(offsetof(CPUX86State,segs[override].base));
664 2c0262af bellard
    }
665 2c0262af bellard
}
666 2c0262af bellard
667 2c0262af bellard
static inline void gen_string_movl_A0_EDI(DisasContext *s)
668 2c0262af bellard
{
669 2c0262af bellard
    if (s->aflag) {
670 2c0262af bellard
        if (s->addseg) {
671 2c0262af bellard
            gen_op_movl_A0_seg(offsetof(CPUX86State,segs[R_ES].base));
672 2c0262af bellard
            gen_op_addl_A0_reg_sN[0][R_EDI]();
673 2c0262af bellard
        } else {
674 2c0262af bellard
            gen_op_movl_A0_reg[R_EDI]();
675 2c0262af bellard
        }
676 2c0262af bellard
    } else {
677 2c0262af bellard
        gen_op_movl_A0_reg[R_EDI]();
678 2c0262af bellard
        gen_op_andl_A0_ffff();
679 2c0262af bellard
        gen_op_addl_A0_seg(offsetof(CPUX86State,segs[R_ES].base));
680 2c0262af bellard
    }
681 2c0262af bellard
}
682 2c0262af bellard
683 2c0262af bellard
static GenOpFunc *gen_op_movl_T0_Dshift[3] = {
684 2c0262af bellard
    gen_op_movl_T0_Dshiftb,
685 2c0262af bellard
    gen_op_movl_T0_Dshiftw,
686 2c0262af bellard
    gen_op_movl_T0_Dshiftl,
687 2c0262af bellard
};
688 2c0262af bellard
689 2c0262af bellard
static GenOpFunc2 *gen_op_jz_ecx[2] = {
690 2c0262af bellard
    gen_op_jz_ecxw,
691 2c0262af bellard
    gen_op_jz_ecxl,
692 2c0262af bellard
};
693 2c0262af bellard
    
694 2c0262af bellard
static GenOpFunc1 *gen_op_jz_ecx_im[2] = {
695 2c0262af bellard
    gen_op_jz_ecxw_im,
696 2c0262af bellard
    gen_op_jz_ecxl_im,
697 2c0262af bellard
};
698 2c0262af bellard
699 2c0262af bellard
static GenOpFunc *gen_op_dec_ECX[2] = {
700 2c0262af bellard
    gen_op_decw_ECX,
701 2c0262af bellard
    gen_op_decl_ECX,
702 2c0262af bellard
};
703 2c0262af bellard
704 2c0262af bellard
static GenOpFunc1 *gen_op_string_jnz_sub[2][3] = {
705 2c0262af bellard
    {
706 2c0262af bellard
        gen_op_string_jnz_subb,
707 2c0262af bellard
        gen_op_string_jnz_subw,
708 2c0262af bellard
        gen_op_string_jnz_subl,
709 2c0262af bellard
    },
710 2c0262af bellard
    {
711 2c0262af bellard
        gen_op_string_jz_subb,
712 2c0262af bellard
        gen_op_string_jz_subw,
713 2c0262af bellard
        gen_op_string_jz_subl,
714 2c0262af bellard
    },
715 2c0262af bellard
};
716 2c0262af bellard
717 2c0262af bellard
static GenOpFunc1 *gen_op_string_jnz_sub_im[2][3] = {
718 2c0262af bellard
    {
719 2c0262af bellard
        gen_op_string_jnz_subb_im,
720 2c0262af bellard
        gen_op_string_jnz_subw_im,
721 2c0262af bellard
        gen_op_string_jnz_subl_im,
722 2c0262af bellard
    },
723 2c0262af bellard
    {
724 2c0262af bellard
        gen_op_string_jz_subb_im,
725 2c0262af bellard
        gen_op_string_jz_subw_im,
726 2c0262af bellard
        gen_op_string_jz_subl_im,
727 2c0262af bellard
    },
728 2c0262af bellard
};
729 2c0262af bellard
730 2c0262af bellard
static GenOpFunc *gen_op_in_DX_T0[3] = {
731 2c0262af bellard
    gen_op_inb_DX_T0,
732 2c0262af bellard
    gen_op_inw_DX_T0,
733 2c0262af bellard
    gen_op_inl_DX_T0,
734 2c0262af bellard
};
735 2c0262af bellard
736 2c0262af bellard
static GenOpFunc *gen_op_out_DX_T0[3] = {
737 2c0262af bellard
    gen_op_outb_DX_T0,
738 2c0262af bellard
    gen_op_outw_DX_T0,
739 2c0262af bellard
    gen_op_outl_DX_T0,
740 2c0262af bellard
};
741 2c0262af bellard
742 2c0262af bellard
static inline void gen_movs(DisasContext *s, int ot)
743 2c0262af bellard
{
744 2c0262af bellard
    gen_string_movl_A0_ESI(s);
745 2c0262af bellard
    gen_op_ld_T0_A0[ot + s->mem_index]();
746 2c0262af bellard
    gen_string_movl_A0_EDI(s);
747 2c0262af bellard
    gen_op_st_T0_A0[ot + s->mem_index]();
748 2c0262af bellard
    gen_op_movl_T0_Dshift[ot]();
749 2c0262af bellard
    if (s->aflag) {
750 2c0262af bellard
        gen_op_addl_ESI_T0();
751 2c0262af bellard
        gen_op_addl_EDI_T0();
752 2c0262af bellard
    } else {
753 2c0262af bellard
        gen_op_addw_ESI_T0();
754 2c0262af bellard
        gen_op_addw_EDI_T0();
755 2c0262af bellard
    }
756 2c0262af bellard
}
757 2c0262af bellard
758 2c0262af bellard
static inline void gen_update_cc_op(DisasContext *s)
759 2c0262af bellard
{
760 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC) {
761 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
762 2c0262af bellard
        s->cc_op = CC_OP_DYNAMIC;
763 2c0262af bellard
    }
764 2c0262af bellard
}
765 2c0262af bellard
766 2c0262af bellard
static inline void gen_jz_ecx_string(DisasContext *s, unsigned int next_eip)
767 2c0262af bellard
{
768 2c0262af bellard
    if (s->jmp_opt) {
769 2c0262af bellard
        gen_op_jz_ecx[s->aflag]((long)s->tb, next_eip);
770 2c0262af bellard
    } else {
771 2c0262af bellard
        /* XXX: does not work with gdbstub "ice" single step - not a
772 2c0262af bellard
           serious problem */
773 2c0262af bellard
        gen_op_jz_ecx_im[s->aflag](next_eip);
774 2c0262af bellard
    }
775 2c0262af bellard
}
776 2c0262af bellard
777 2c0262af bellard
static inline void gen_stos(DisasContext *s, int ot)
778 2c0262af bellard
{
779 2c0262af bellard
    gen_op_mov_TN_reg[OT_LONG][0][R_EAX]();
780 2c0262af bellard
    gen_string_movl_A0_EDI(s);
781 2c0262af bellard
    gen_op_st_T0_A0[ot + s->mem_index]();
782 2c0262af bellard
    gen_op_movl_T0_Dshift[ot]();
783 2c0262af bellard
    if (s->aflag) {
784 2c0262af bellard
        gen_op_addl_EDI_T0();
785 2c0262af bellard
    } else {
786 2c0262af bellard
        gen_op_addw_EDI_T0();
787 2c0262af bellard
    }
788 2c0262af bellard
}
789 2c0262af bellard
790 2c0262af bellard
static inline void gen_lods(DisasContext *s, int ot)
791 2c0262af bellard
{
792 2c0262af bellard
    gen_string_movl_A0_ESI(s);
793 2c0262af bellard
    gen_op_ld_T0_A0[ot + s->mem_index]();
794 2c0262af bellard
    gen_op_mov_reg_T0[ot][R_EAX]();
795 2c0262af bellard
    gen_op_movl_T0_Dshift[ot]();
796 2c0262af bellard
    if (s->aflag) {
797 2c0262af bellard
        gen_op_addl_ESI_T0();
798 2c0262af bellard
    } else {
799 2c0262af bellard
        gen_op_addw_ESI_T0();
800 2c0262af bellard
    }
801 2c0262af bellard
}
802 2c0262af bellard
803 2c0262af bellard
static inline void gen_scas(DisasContext *s, int ot)
804 2c0262af bellard
{
805 2c0262af bellard
    gen_op_mov_TN_reg[OT_LONG][0][R_EAX]();
806 2c0262af bellard
    gen_string_movl_A0_EDI(s);
807 2c0262af bellard
    gen_op_ld_T1_A0[ot + s->mem_index]();
808 2c0262af bellard
    gen_op_cmpl_T0_T1_cc();
809 2c0262af bellard
    gen_op_movl_T0_Dshift[ot]();
810 2c0262af bellard
    if (s->aflag) {
811 2c0262af bellard
        gen_op_addl_EDI_T0();
812 2c0262af bellard
    } else {
813 2c0262af bellard
        gen_op_addw_EDI_T0();
814 2c0262af bellard
    }
815 2c0262af bellard
}
816 2c0262af bellard
817 2c0262af bellard
static inline void gen_cmps(DisasContext *s, int ot)
818 2c0262af bellard
{
819 2c0262af bellard
    gen_string_movl_A0_ESI(s);
820 2c0262af bellard
    gen_op_ld_T0_A0[ot + s->mem_index]();
821 2c0262af bellard
    gen_string_movl_A0_EDI(s);
822 2c0262af bellard
    gen_op_ld_T1_A0[ot + s->mem_index]();
823 2c0262af bellard
    gen_op_cmpl_T0_T1_cc();
824 2c0262af bellard
    gen_op_movl_T0_Dshift[ot]();
825 2c0262af bellard
    if (s->aflag) {
826 2c0262af bellard
        gen_op_addl_ESI_T0();
827 2c0262af bellard
        gen_op_addl_EDI_T0();
828 2c0262af bellard
    } else {
829 2c0262af bellard
        gen_op_addw_ESI_T0();
830 2c0262af bellard
        gen_op_addw_EDI_T0();
831 2c0262af bellard
    }
832 2c0262af bellard
}
833 2c0262af bellard
834 2c0262af bellard
static inline void gen_ins(DisasContext *s, int ot)
835 2c0262af bellard
{
836 2c0262af bellard
    gen_op_in_DX_T0[ot]();
837 2c0262af bellard
    gen_string_movl_A0_EDI(s);
838 2c0262af bellard
    gen_op_st_T0_A0[ot + s->mem_index]();
839 2c0262af bellard
    gen_op_movl_T0_Dshift[ot]();
840 2c0262af bellard
    if (s->aflag) {
841 2c0262af bellard
        gen_op_addl_EDI_T0();
842 2c0262af bellard
    } else {
843 2c0262af bellard
        gen_op_addw_EDI_T0();
844 2c0262af bellard
    }
845 2c0262af bellard
}
846 2c0262af bellard
847 2c0262af bellard
static inline void gen_outs(DisasContext *s, int ot)
848 2c0262af bellard
{
849 2c0262af bellard
    gen_string_movl_A0_ESI(s);
850 2c0262af bellard
    gen_op_ld_T0_A0[ot + s->mem_index]();
851 2c0262af bellard
    gen_op_out_DX_T0[ot]();
852 2c0262af bellard
    gen_op_movl_T0_Dshift[ot]();
853 2c0262af bellard
    if (s->aflag) {
854 2c0262af bellard
        gen_op_addl_ESI_T0();
855 2c0262af bellard
    } else {
856 2c0262af bellard
        gen_op_addw_ESI_T0();
857 2c0262af bellard
    }
858 2c0262af bellard
}
859 2c0262af bellard
860 2c0262af bellard
/* same method as Valgrind : we generate jumps to current or next
861 2c0262af bellard
   instruction */
862 2c0262af bellard
#define GEN_REPZ(op)                                                          \
863 2c0262af bellard
static inline void gen_repz_ ## op(DisasContext *s, int ot,                   \
864 2c0262af bellard
                                 unsigned int cur_eip, unsigned int next_eip) \
865 2c0262af bellard
{                                                                             \
866 2c0262af bellard
    gen_update_cc_op(s);                                                      \
867 2c0262af bellard
    gen_jz_ecx_string(s, next_eip);                                           \
868 2c0262af bellard
    gen_ ## op(s, ot);                                                        \
869 2c0262af bellard
    gen_op_dec_ECX[s->aflag]();                                               \
870 2c0262af bellard
    /* a loop would cause two single step exceptions if ECX = 1               \
871 2c0262af bellard
       before rep string_insn */                                              \
872 2c0262af bellard
    if (!s->jmp_opt)                                                          \
873 2c0262af bellard
        gen_op_jz_ecx_im[s->aflag](next_eip);                                 \
874 2c0262af bellard
    gen_jmp(s, cur_eip);                                                      \
875 2c0262af bellard
}
876 2c0262af bellard
877 2c0262af bellard
#define GEN_REPZ2(op)                                                         \
878 2c0262af bellard
static inline void gen_repz_ ## op(DisasContext *s, int ot,                   \
879 2c0262af bellard
                                   unsigned int cur_eip,                      \
880 2c0262af bellard
                                   unsigned int next_eip,                     \
881 2c0262af bellard
                                   int nz)                                    \
882 2c0262af bellard
{                                                                             \
883 2c0262af bellard
    gen_update_cc_op(s);                                                      \
884 2c0262af bellard
    gen_jz_ecx_string(s, next_eip);                                           \
885 2c0262af bellard
    gen_ ## op(s, ot);                                                        \
886 2c0262af bellard
    gen_op_dec_ECX[s->aflag]();                                               \
887 2c0262af bellard
    gen_op_set_cc_op(CC_OP_SUBB + ot);                                        \
888 2c0262af bellard
    if (!s->jmp_opt)                                                          \
889 2c0262af bellard
        gen_op_string_jnz_sub_im[nz][ot](next_eip);                           \
890 2c0262af bellard
    else                                                                      \
891 2c0262af bellard
        gen_op_string_jnz_sub[nz][ot]((long)s->tb);                           \
892 2c0262af bellard
    if (!s->jmp_opt)                                                          \
893 2c0262af bellard
        gen_op_jz_ecx_im[s->aflag](next_eip);                                 \
894 2c0262af bellard
    gen_jmp(s, cur_eip);                                                      \
895 2c0262af bellard
}
896 2c0262af bellard
897 2c0262af bellard
GEN_REPZ(movs)
898 2c0262af bellard
GEN_REPZ(stos)
899 2c0262af bellard
GEN_REPZ(lods)
900 2c0262af bellard
GEN_REPZ(ins)
901 2c0262af bellard
GEN_REPZ(outs)
902 2c0262af bellard
GEN_REPZ2(scas)
903 2c0262af bellard
GEN_REPZ2(cmps)
904 2c0262af bellard
905 2c0262af bellard
static GenOpFunc *gen_op_in[3] = {
906 2c0262af bellard
    gen_op_inb_T0_T1,
907 2c0262af bellard
    gen_op_inw_T0_T1,
908 2c0262af bellard
    gen_op_inl_T0_T1,
909 2c0262af bellard
};
910 2c0262af bellard
911 2c0262af bellard
static GenOpFunc *gen_op_out[3] = {
912 2c0262af bellard
    gen_op_outb_T0_T1,
913 2c0262af bellard
    gen_op_outw_T0_T1,
914 2c0262af bellard
    gen_op_outl_T0_T1,
915 2c0262af bellard
};
916 2c0262af bellard
917 2c0262af bellard
enum {
918 2c0262af bellard
    JCC_O,
919 2c0262af bellard
    JCC_B,
920 2c0262af bellard
    JCC_Z,
921 2c0262af bellard
    JCC_BE,
922 2c0262af bellard
    JCC_S,
923 2c0262af bellard
    JCC_P,
924 2c0262af bellard
    JCC_L,
925 2c0262af bellard
    JCC_LE,
926 2c0262af bellard
};
927 2c0262af bellard
928 2c0262af bellard
static GenOpFunc3 *gen_jcc_sub[3][8] = {
929 2c0262af bellard
    [OT_BYTE] = {
930 2c0262af bellard
        NULL,
931 2c0262af bellard
        gen_op_jb_subb,
932 2c0262af bellard
        gen_op_jz_subb,
933 2c0262af bellard
        gen_op_jbe_subb,
934 2c0262af bellard
        gen_op_js_subb,
935 2c0262af bellard
        NULL,
936 2c0262af bellard
        gen_op_jl_subb,
937 2c0262af bellard
        gen_op_jle_subb,
938 2c0262af bellard
    },
939 2c0262af bellard
    [OT_WORD] = {
940 2c0262af bellard
        NULL,
941 2c0262af bellard
        gen_op_jb_subw,
942 2c0262af bellard
        gen_op_jz_subw,
943 2c0262af bellard
        gen_op_jbe_subw,
944 2c0262af bellard
        gen_op_js_subw,
945 2c0262af bellard
        NULL,
946 2c0262af bellard
        gen_op_jl_subw,
947 2c0262af bellard
        gen_op_jle_subw,
948 2c0262af bellard
    },
949 2c0262af bellard
    [OT_LONG] = {
950 2c0262af bellard
        NULL,
951 2c0262af bellard
        gen_op_jb_subl,
952 2c0262af bellard
        gen_op_jz_subl,
953 2c0262af bellard
        gen_op_jbe_subl,
954 2c0262af bellard
        gen_op_js_subl,
955 2c0262af bellard
        NULL,
956 2c0262af bellard
        gen_op_jl_subl,
957 2c0262af bellard
        gen_op_jle_subl,
958 2c0262af bellard
    },
959 2c0262af bellard
};
960 2c0262af bellard
static GenOpFunc2 *gen_op_loop[2][4] = {
961 2c0262af bellard
    [0] = {
962 2c0262af bellard
        gen_op_loopnzw,
963 2c0262af bellard
        gen_op_loopzw,
964 2c0262af bellard
        gen_op_loopw,
965 2c0262af bellard
        gen_op_jecxzw,
966 2c0262af bellard
    },
967 2c0262af bellard
    [1] = {
968 2c0262af bellard
        gen_op_loopnzl,
969 2c0262af bellard
        gen_op_loopzl,
970 2c0262af bellard
        gen_op_loopl,
971 2c0262af bellard
        gen_op_jecxzl,
972 2c0262af bellard
    },
973 2c0262af bellard
};
974 2c0262af bellard
975 2c0262af bellard
static GenOpFunc *gen_setcc_slow[8] = {
976 2c0262af bellard
    gen_op_seto_T0_cc,
977 2c0262af bellard
    gen_op_setb_T0_cc,
978 2c0262af bellard
    gen_op_setz_T0_cc,
979 2c0262af bellard
    gen_op_setbe_T0_cc,
980 2c0262af bellard
    gen_op_sets_T0_cc,
981 2c0262af bellard
    gen_op_setp_T0_cc,
982 2c0262af bellard
    gen_op_setl_T0_cc,
983 2c0262af bellard
    gen_op_setle_T0_cc,
984 2c0262af bellard
};
985 2c0262af bellard
986 2c0262af bellard
static GenOpFunc *gen_setcc_sub[3][8] = {
987 2c0262af bellard
    [OT_BYTE] = {
988 2c0262af bellard
        NULL,
989 2c0262af bellard
        gen_op_setb_T0_subb,
990 2c0262af bellard
        gen_op_setz_T0_subb,
991 2c0262af bellard
        gen_op_setbe_T0_subb,
992 2c0262af bellard
        gen_op_sets_T0_subb,
993 2c0262af bellard
        NULL,
994 2c0262af bellard
        gen_op_setl_T0_subb,
995 2c0262af bellard
        gen_op_setle_T0_subb,
996 2c0262af bellard
    },
997 2c0262af bellard
    [OT_WORD] = {
998 2c0262af bellard
        NULL,
999 2c0262af bellard
        gen_op_setb_T0_subw,
1000 2c0262af bellard
        gen_op_setz_T0_subw,
1001 2c0262af bellard
        gen_op_setbe_T0_subw,
1002 2c0262af bellard
        gen_op_sets_T0_subw,
1003 2c0262af bellard
        NULL,
1004 2c0262af bellard
        gen_op_setl_T0_subw,
1005 2c0262af bellard
        gen_op_setle_T0_subw,
1006 2c0262af bellard
    },
1007 2c0262af bellard
    [OT_LONG] = {
1008 2c0262af bellard
        NULL,
1009 2c0262af bellard
        gen_op_setb_T0_subl,
1010 2c0262af bellard
        gen_op_setz_T0_subl,
1011 2c0262af bellard
        gen_op_setbe_T0_subl,
1012 2c0262af bellard
        gen_op_sets_T0_subl,
1013 2c0262af bellard
        NULL,
1014 2c0262af bellard
        gen_op_setl_T0_subl,
1015 2c0262af bellard
        gen_op_setle_T0_subl,
1016 2c0262af bellard
    },
1017 2c0262af bellard
};
1018 2c0262af bellard
1019 2c0262af bellard
static GenOpFunc *gen_op_fp_arith_ST0_FT0[8] = {
1020 2c0262af bellard
    gen_op_fadd_ST0_FT0,
1021 2c0262af bellard
    gen_op_fmul_ST0_FT0,
1022 2c0262af bellard
    gen_op_fcom_ST0_FT0,
1023 2c0262af bellard
    gen_op_fcom_ST0_FT0,
1024 2c0262af bellard
    gen_op_fsub_ST0_FT0,
1025 2c0262af bellard
    gen_op_fsubr_ST0_FT0,
1026 2c0262af bellard
    gen_op_fdiv_ST0_FT0,
1027 2c0262af bellard
    gen_op_fdivr_ST0_FT0,
1028 2c0262af bellard
};
1029 2c0262af bellard
1030 2c0262af bellard
/* NOTE the exception in "r" op ordering */
1031 2c0262af bellard
static GenOpFunc1 *gen_op_fp_arith_STN_ST0[8] = {
1032 2c0262af bellard
    gen_op_fadd_STN_ST0,
1033 2c0262af bellard
    gen_op_fmul_STN_ST0,
1034 2c0262af bellard
    NULL,
1035 2c0262af bellard
    NULL,
1036 2c0262af bellard
    gen_op_fsubr_STN_ST0,
1037 2c0262af bellard
    gen_op_fsub_STN_ST0,
1038 2c0262af bellard
    gen_op_fdivr_STN_ST0,
1039 2c0262af bellard
    gen_op_fdiv_STN_ST0,
1040 2c0262af bellard
};
1041 2c0262af bellard
1042 2c0262af bellard
/* if d == OR_TMP0, it means memory operand (address in A0) */
1043 2c0262af bellard
static void gen_op(DisasContext *s1, int op, int ot, int d)
1044 2c0262af bellard
{
1045 2c0262af bellard
    GenOpFunc *gen_update_cc;
1046 2c0262af bellard
    
1047 2c0262af bellard
    if (d != OR_TMP0) {
1048 2c0262af bellard
        gen_op_mov_TN_reg[ot][0][d]();
1049 2c0262af bellard
    } else {
1050 2c0262af bellard
        gen_op_ld_T0_A0[ot + s1->mem_index]();
1051 2c0262af bellard
    }
1052 2c0262af bellard
    switch(op) {
1053 2c0262af bellard
    case OP_ADCL:
1054 2c0262af bellard
    case OP_SBBL:
1055 2c0262af bellard
        if (s1->cc_op != CC_OP_DYNAMIC)
1056 2c0262af bellard
            gen_op_set_cc_op(s1->cc_op);
1057 2c0262af bellard
        if (d != OR_TMP0) {
1058 2c0262af bellard
            gen_op_arithc_T0_T1_cc[ot][op - OP_ADCL]();
1059 2c0262af bellard
            gen_op_mov_reg_T0[ot][d]();
1060 2c0262af bellard
        } else {
1061 2c0262af bellard
            gen_op_arithc_mem_T0_T1_cc[ot][op - OP_ADCL]();
1062 2c0262af bellard
        }
1063 2c0262af bellard
        s1->cc_op = CC_OP_DYNAMIC;
1064 2c0262af bellard
        goto the_end;
1065 2c0262af bellard
    case OP_ADDL:
1066 2c0262af bellard
        gen_op_addl_T0_T1();
1067 2c0262af bellard
        s1->cc_op = CC_OP_ADDB + ot;
1068 2c0262af bellard
        gen_update_cc = gen_op_update2_cc;
1069 2c0262af bellard
        break;
1070 2c0262af bellard
    case OP_SUBL:
1071 2c0262af bellard
        gen_op_subl_T0_T1();
1072 2c0262af bellard
        s1->cc_op = CC_OP_SUBB + ot;
1073 2c0262af bellard
        gen_update_cc = gen_op_update2_cc;
1074 2c0262af bellard
        break;
1075 2c0262af bellard
    default:
1076 2c0262af bellard
    case OP_ANDL:
1077 2c0262af bellard
    case OP_ORL:
1078 2c0262af bellard
    case OP_XORL:
1079 2c0262af bellard
        gen_op_arith_T0_T1_cc[op]();
1080 2c0262af bellard
        s1->cc_op = CC_OP_LOGICB + ot;
1081 2c0262af bellard
        gen_update_cc = gen_op_update1_cc;
1082 2c0262af bellard
        break;
1083 2c0262af bellard
    case OP_CMPL:
1084 2c0262af bellard
        gen_op_cmpl_T0_T1_cc();
1085 2c0262af bellard
        s1->cc_op = CC_OP_SUBB + ot;
1086 2c0262af bellard
        gen_update_cc = NULL;
1087 2c0262af bellard
        break;
1088 2c0262af bellard
    }
1089 2c0262af bellard
    if (op != OP_CMPL) {
1090 2c0262af bellard
        if (d != OR_TMP0)
1091 2c0262af bellard
            gen_op_mov_reg_T0[ot][d]();
1092 2c0262af bellard
        else
1093 2c0262af bellard
            gen_op_st_T0_A0[ot + s1->mem_index]();
1094 2c0262af bellard
    }
1095 2c0262af bellard
    /* the flags update must happen after the memory write (precise
1096 2c0262af bellard
       exception support) */
1097 2c0262af bellard
    if (gen_update_cc)
1098 2c0262af bellard
        gen_update_cc();
1099 2c0262af bellard
 the_end: ;
1100 2c0262af bellard
}
1101 2c0262af bellard
1102 2c0262af bellard
/* if d == OR_TMP0, it means memory operand (address in A0) */
1103 2c0262af bellard
static void gen_inc(DisasContext *s1, int ot, int d, int c)
1104 2c0262af bellard
{
1105 2c0262af bellard
    if (d != OR_TMP0)
1106 2c0262af bellard
        gen_op_mov_TN_reg[ot][0][d]();
1107 2c0262af bellard
    else
1108 2c0262af bellard
        gen_op_ld_T0_A0[ot + s1->mem_index]();
1109 2c0262af bellard
    if (s1->cc_op != CC_OP_DYNAMIC)
1110 2c0262af bellard
        gen_op_set_cc_op(s1->cc_op);
1111 2c0262af bellard
    if (c > 0) {
1112 2c0262af bellard
        gen_op_incl_T0();
1113 2c0262af bellard
        s1->cc_op = CC_OP_INCB + ot;
1114 2c0262af bellard
    } else {
1115 2c0262af bellard
        gen_op_decl_T0();
1116 2c0262af bellard
        s1->cc_op = CC_OP_DECB + ot;
1117 2c0262af bellard
    }
1118 2c0262af bellard
    if (d != OR_TMP0)
1119 2c0262af bellard
        gen_op_mov_reg_T0[ot][d]();
1120 2c0262af bellard
    else
1121 2c0262af bellard
        gen_op_st_T0_A0[ot + s1->mem_index]();
1122 2c0262af bellard
    gen_op_update_inc_cc();
1123 2c0262af bellard
}
1124 2c0262af bellard
1125 2c0262af bellard
static void gen_shift(DisasContext *s1, int op, int ot, int d, int s)
1126 2c0262af bellard
{
1127 2c0262af bellard
    if (d != OR_TMP0)
1128 2c0262af bellard
        gen_op_mov_TN_reg[ot][0][d]();
1129 2c0262af bellard
    else
1130 2c0262af bellard
        gen_op_ld_T0_A0[ot + s1->mem_index]();
1131 2c0262af bellard
    if (s != OR_TMP1)
1132 2c0262af bellard
        gen_op_mov_TN_reg[ot][1][s]();
1133 2c0262af bellard
    /* for zero counts, flags are not updated, so must do it dynamically */
1134 2c0262af bellard
    if (s1->cc_op != CC_OP_DYNAMIC)
1135 2c0262af bellard
        gen_op_set_cc_op(s1->cc_op);
1136 2c0262af bellard
    
1137 2c0262af bellard
    if (d != OR_TMP0)
1138 2c0262af bellard
        gen_op_shift_T0_T1_cc[ot][op]();
1139 2c0262af bellard
    else
1140 2c0262af bellard
        gen_op_shift_mem_T0_T1_cc[ot][op]();
1141 2c0262af bellard
    if (d != OR_TMP0)
1142 2c0262af bellard
        gen_op_mov_reg_T0[ot][d]();
1143 2c0262af bellard
    s1->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1144 2c0262af bellard
}
1145 2c0262af bellard
1146 2c0262af bellard
static void gen_shifti(DisasContext *s1, int op, int ot, int d, int c)
1147 2c0262af bellard
{
1148 2c0262af bellard
    /* currently not optimized */
1149 2c0262af bellard
    gen_op_movl_T1_im(c);
1150 2c0262af bellard
    gen_shift(s1, op, ot, d, OR_TMP1);
1151 2c0262af bellard
}
1152 2c0262af bellard
1153 2c0262af bellard
static void gen_lea_modrm(DisasContext *s, int modrm, int *reg_ptr, int *offset_ptr)
1154 2c0262af bellard
{
1155 2c0262af bellard
    int havesib;
1156 2c0262af bellard
    int base, disp;
1157 2c0262af bellard
    int index;
1158 2c0262af bellard
    int scale;
1159 2c0262af bellard
    int opreg;
1160 2c0262af bellard
    int mod, rm, code, override, must_add_seg;
1161 2c0262af bellard
1162 2c0262af bellard
    override = s->override;
1163 2c0262af bellard
    must_add_seg = s->addseg;
1164 2c0262af bellard
    if (override >= 0)
1165 2c0262af bellard
        must_add_seg = 1;
1166 2c0262af bellard
    mod = (modrm >> 6) & 3;
1167 2c0262af bellard
    rm = modrm & 7;
1168 2c0262af bellard
1169 2c0262af bellard
    if (s->aflag) {
1170 2c0262af bellard
1171 2c0262af bellard
        havesib = 0;
1172 2c0262af bellard
        base = rm;
1173 2c0262af bellard
        index = 0;
1174 2c0262af bellard
        scale = 0;
1175 2c0262af bellard
        
1176 2c0262af bellard
        if (base == 4) {
1177 2c0262af bellard
            havesib = 1;
1178 2c0262af bellard
            code = ldub(s->pc++);
1179 2c0262af bellard
            scale = (code >> 6) & 3;
1180 2c0262af bellard
            index = (code >> 3) & 7;
1181 2c0262af bellard
            base = code & 7;
1182 2c0262af bellard
        }
1183 2c0262af bellard
1184 2c0262af bellard
        switch (mod) {
1185 2c0262af bellard
        case 0:
1186 2c0262af bellard
            if (base == 5) {
1187 2c0262af bellard
                base = -1;
1188 2c0262af bellard
                disp = ldl(s->pc);
1189 2c0262af bellard
                s->pc += 4;
1190 2c0262af bellard
            } else {
1191 2c0262af bellard
                disp = 0;
1192 2c0262af bellard
            }
1193 2c0262af bellard
            break;
1194 2c0262af bellard
        case 1:
1195 2c0262af bellard
            disp = (int8_t)ldub(s->pc++);
1196 2c0262af bellard
            break;
1197 2c0262af bellard
        default:
1198 2c0262af bellard
        case 2:
1199 2c0262af bellard
            disp = ldl(s->pc);
1200 2c0262af bellard
            s->pc += 4;
1201 2c0262af bellard
            break;
1202 2c0262af bellard
        }
1203 2c0262af bellard
        
1204 2c0262af bellard
        if (base >= 0) {
1205 2c0262af bellard
            /* for correct popl handling with esp */
1206 2c0262af bellard
            if (base == 4 && s->popl_esp_hack)
1207 2c0262af bellard
                disp += s->popl_esp_hack;
1208 2c0262af bellard
            gen_op_movl_A0_reg[base]();
1209 2c0262af bellard
            if (disp != 0)
1210 2c0262af bellard
                gen_op_addl_A0_im(disp);
1211 2c0262af bellard
        } else {
1212 2c0262af bellard
            gen_op_movl_A0_im(disp);
1213 2c0262af bellard
        }
1214 2c0262af bellard
        /* XXX: index == 4 is always invalid */
1215 2c0262af bellard
        if (havesib && (index != 4 || scale != 0)) {
1216 2c0262af bellard
            gen_op_addl_A0_reg_sN[scale][index]();
1217 2c0262af bellard
        }
1218 2c0262af bellard
        if (must_add_seg) {
1219 2c0262af bellard
            if (override < 0) {
1220 2c0262af bellard
                if (base == R_EBP || base == R_ESP)
1221 2c0262af bellard
                    override = R_SS;
1222 2c0262af bellard
                else
1223 2c0262af bellard
                    override = R_DS;
1224 2c0262af bellard
            }
1225 2c0262af bellard
            gen_op_addl_A0_seg(offsetof(CPUX86State,segs[override].base));
1226 2c0262af bellard
        }
1227 2c0262af bellard
    } else {
1228 2c0262af bellard
        switch (mod) {
1229 2c0262af bellard
        case 0:
1230 2c0262af bellard
            if (rm == 6) {
1231 2c0262af bellard
                disp = lduw(s->pc);
1232 2c0262af bellard
                s->pc += 2;
1233 2c0262af bellard
                gen_op_movl_A0_im(disp);
1234 2c0262af bellard
                rm = 0; /* avoid SS override */
1235 2c0262af bellard
                goto no_rm;
1236 2c0262af bellard
            } else {
1237 2c0262af bellard
                disp = 0;
1238 2c0262af bellard
            }
1239 2c0262af bellard
            break;
1240 2c0262af bellard
        case 1:
1241 2c0262af bellard
            disp = (int8_t)ldub(s->pc++);
1242 2c0262af bellard
            break;
1243 2c0262af bellard
        default:
1244 2c0262af bellard
        case 2:
1245 2c0262af bellard
            disp = lduw(s->pc);
1246 2c0262af bellard
            s->pc += 2;
1247 2c0262af bellard
            break;
1248 2c0262af bellard
        }
1249 2c0262af bellard
        switch(rm) {
1250 2c0262af bellard
        case 0:
1251 2c0262af bellard
            gen_op_movl_A0_reg[R_EBX]();
1252 2c0262af bellard
            gen_op_addl_A0_reg_sN[0][R_ESI]();
1253 2c0262af bellard
            break;
1254 2c0262af bellard
        case 1:
1255 2c0262af bellard
            gen_op_movl_A0_reg[R_EBX]();
1256 2c0262af bellard
            gen_op_addl_A0_reg_sN[0][R_EDI]();
1257 2c0262af bellard
            break;
1258 2c0262af bellard
        case 2:
1259 2c0262af bellard
            gen_op_movl_A0_reg[R_EBP]();
1260 2c0262af bellard
            gen_op_addl_A0_reg_sN[0][R_ESI]();
1261 2c0262af bellard
            break;
1262 2c0262af bellard
        case 3:
1263 2c0262af bellard
            gen_op_movl_A0_reg[R_EBP]();
1264 2c0262af bellard
            gen_op_addl_A0_reg_sN[0][R_EDI]();
1265 2c0262af bellard
            break;
1266 2c0262af bellard
        case 4:
1267 2c0262af bellard
            gen_op_movl_A0_reg[R_ESI]();
1268 2c0262af bellard
            break;
1269 2c0262af bellard
        case 5:
1270 2c0262af bellard
            gen_op_movl_A0_reg[R_EDI]();
1271 2c0262af bellard
            break;
1272 2c0262af bellard
        case 6:
1273 2c0262af bellard
            gen_op_movl_A0_reg[R_EBP]();
1274 2c0262af bellard
            break;
1275 2c0262af bellard
        default:
1276 2c0262af bellard
        case 7:
1277 2c0262af bellard
            gen_op_movl_A0_reg[R_EBX]();
1278 2c0262af bellard
            break;
1279 2c0262af bellard
        }
1280 2c0262af bellard
        if (disp != 0)
1281 2c0262af bellard
            gen_op_addl_A0_im(disp);
1282 2c0262af bellard
        gen_op_andl_A0_ffff();
1283 2c0262af bellard
    no_rm:
1284 2c0262af bellard
        if (must_add_seg) {
1285 2c0262af bellard
            if (override < 0) {
1286 2c0262af bellard
                if (rm == 2 || rm == 3 || rm == 6)
1287 2c0262af bellard
                    override = R_SS;
1288 2c0262af bellard
                else
1289 2c0262af bellard
                    override = R_DS;
1290 2c0262af bellard
            }
1291 2c0262af bellard
            gen_op_addl_A0_seg(offsetof(CPUX86State,segs[override].base));
1292 2c0262af bellard
        }
1293 2c0262af bellard
    }
1294 2c0262af bellard
1295 2c0262af bellard
    opreg = OR_A0;
1296 2c0262af bellard
    disp = 0;
1297 2c0262af bellard
    *reg_ptr = opreg;
1298 2c0262af bellard
    *offset_ptr = disp;
1299 2c0262af bellard
}
1300 2c0262af bellard
1301 2c0262af bellard
/* generate modrm memory load or store of 'reg'. TMP0 is used if reg !=
1302 2c0262af bellard
   OR_TMP0 */
1303 2c0262af bellard
static void gen_ldst_modrm(DisasContext *s, int modrm, int ot, int reg, int is_store)
1304 2c0262af bellard
{
1305 2c0262af bellard
    int mod, rm, opreg, disp;
1306 2c0262af bellard
1307 2c0262af bellard
    mod = (modrm >> 6) & 3;
1308 2c0262af bellard
    rm = modrm & 7;
1309 2c0262af bellard
    if (mod == 3) {
1310 2c0262af bellard
        if (is_store) {
1311 2c0262af bellard
            if (reg != OR_TMP0)
1312 2c0262af bellard
                gen_op_mov_TN_reg[ot][0][reg]();
1313 2c0262af bellard
            gen_op_mov_reg_T0[ot][rm]();
1314 2c0262af bellard
        } else {
1315 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][rm]();
1316 2c0262af bellard
            if (reg != OR_TMP0)
1317 2c0262af bellard
                gen_op_mov_reg_T0[ot][reg]();
1318 2c0262af bellard
        }
1319 2c0262af bellard
    } else {
1320 2c0262af bellard
        gen_lea_modrm(s, modrm, &opreg, &disp);
1321 2c0262af bellard
        if (is_store) {
1322 2c0262af bellard
            if (reg != OR_TMP0)
1323 2c0262af bellard
                gen_op_mov_TN_reg[ot][0][reg]();
1324 2c0262af bellard
            gen_op_st_T0_A0[ot + s->mem_index]();
1325 2c0262af bellard
        } else {
1326 2c0262af bellard
            gen_op_ld_T0_A0[ot + s->mem_index]();
1327 2c0262af bellard
            if (reg != OR_TMP0)
1328 2c0262af bellard
                gen_op_mov_reg_T0[ot][reg]();
1329 2c0262af bellard
        }
1330 2c0262af bellard
    }
1331 2c0262af bellard
}
1332 2c0262af bellard
1333 2c0262af bellard
static inline uint32_t insn_get(DisasContext *s, int ot)
1334 2c0262af bellard
{
1335 2c0262af bellard
    uint32_t ret;
1336 2c0262af bellard
1337 2c0262af bellard
    switch(ot) {
1338 2c0262af bellard
    case OT_BYTE:
1339 2c0262af bellard
        ret = ldub(s->pc);
1340 2c0262af bellard
        s->pc++;
1341 2c0262af bellard
        break;
1342 2c0262af bellard
    case OT_WORD:
1343 2c0262af bellard
        ret = lduw(s->pc);
1344 2c0262af bellard
        s->pc += 2;
1345 2c0262af bellard
        break;
1346 2c0262af bellard
    default:
1347 2c0262af bellard
    case OT_LONG:
1348 2c0262af bellard
        ret = ldl(s->pc);
1349 2c0262af bellard
        s->pc += 4;
1350 2c0262af bellard
        break;
1351 2c0262af bellard
    }
1352 2c0262af bellard
    return ret;
1353 2c0262af bellard
}
1354 2c0262af bellard
1355 2c0262af bellard
static inline void gen_jcc(DisasContext *s, int b, int val, int next_eip)
1356 2c0262af bellard
{
1357 2c0262af bellard
    TranslationBlock *tb;
1358 2c0262af bellard
    int inv, jcc_op;
1359 2c0262af bellard
    GenOpFunc3 *func;
1360 2c0262af bellard
1361 2c0262af bellard
    inv = b & 1;
1362 2c0262af bellard
    jcc_op = (b >> 1) & 7;
1363 2c0262af bellard
    
1364 2c0262af bellard
    if (s->jmp_opt) {
1365 2c0262af bellard
        switch(s->cc_op) {
1366 2c0262af bellard
            /* we optimize the cmp/jcc case */
1367 2c0262af bellard
        case CC_OP_SUBB:
1368 2c0262af bellard
        case CC_OP_SUBW:
1369 2c0262af bellard
        case CC_OP_SUBL:
1370 2c0262af bellard
            func = gen_jcc_sub[s->cc_op - CC_OP_SUBB][jcc_op];
1371 2c0262af bellard
            break;
1372 2c0262af bellard
            
1373 2c0262af bellard
            /* some jumps are easy to compute */
1374 2c0262af bellard
        case CC_OP_ADDB:
1375 2c0262af bellard
        case CC_OP_ADDW:
1376 2c0262af bellard
        case CC_OP_ADDL:
1377 2c0262af bellard
        case CC_OP_ADCB:
1378 2c0262af bellard
        case CC_OP_ADCW:
1379 2c0262af bellard
        case CC_OP_ADCL:
1380 2c0262af bellard
        case CC_OP_SBBB:
1381 2c0262af bellard
        case CC_OP_SBBW:
1382 2c0262af bellard
        case CC_OP_SBBL:
1383 2c0262af bellard
        case CC_OP_LOGICB:
1384 2c0262af bellard
        case CC_OP_LOGICW:
1385 2c0262af bellard
        case CC_OP_LOGICL:
1386 2c0262af bellard
        case CC_OP_INCB:
1387 2c0262af bellard
        case CC_OP_INCW:
1388 2c0262af bellard
        case CC_OP_INCL:
1389 2c0262af bellard
        case CC_OP_DECB:
1390 2c0262af bellard
        case CC_OP_DECW:
1391 2c0262af bellard
        case CC_OP_DECL:
1392 2c0262af bellard
        case CC_OP_SHLB:
1393 2c0262af bellard
        case CC_OP_SHLW:
1394 2c0262af bellard
        case CC_OP_SHLL:
1395 2c0262af bellard
        case CC_OP_SARB:
1396 2c0262af bellard
        case CC_OP_SARW:
1397 2c0262af bellard
        case CC_OP_SARL:
1398 2c0262af bellard
            switch(jcc_op) {
1399 2c0262af bellard
            case JCC_Z:
1400 2c0262af bellard
                func = gen_jcc_sub[(s->cc_op - CC_OP_ADDB) % 3][jcc_op];
1401 2c0262af bellard
                break;
1402 2c0262af bellard
            case JCC_S:
1403 2c0262af bellard
                func = gen_jcc_sub[(s->cc_op - CC_OP_ADDB) % 3][jcc_op];
1404 2c0262af bellard
                break;
1405 2c0262af bellard
            default:
1406 2c0262af bellard
                func = NULL;
1407 2c0262af bellard
                break;
1408 2c0262af bellard
            }
1409 2c0262af bellard
            break;
1410 2c0262af bellard
        default:
1411 2c0262af bellard
            func = NULL;
1412 2c0262af bellard
            break;
1413 2c0262af bellard
        }
1414 2c0262af bellard
1415 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
1416 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
1417 2c0262af bellard
1418 2c0262af bellard
        if (!func) {
1419 2c0262af bellard
            gen_setcc_slow[jcc_op]();
1420 2c0262af bellard
            func = gen_op_jcc;
1421 2c0262af bellard
        }
1422 2c0262af bellard
    
1423 2c0262af bellard
        tb = s->tb;
1424 2c0262af bellard
        if (!inv) {
1425 2c0262af bellard
            func((long)tb, val, next_eip);
1426 2c0262af bellard
        } else {
1427 2c0262af bellard
            func((long)tb, next_eip, val);
1428 2c0262af bellard
        }
1429 2c0262af bellard
        s->is_jmp = 3;
1430 2c0262af bellard
    } else {
1431 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC) {
1432 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
1433 2c0262af bellard
            s->cc_op = CC_OP_DYNAMIC;
1434 2c0262af bellard
        }
1435 2c0262af bellard
        gen_setcc_slow[jcc_op]();
1436 2c0262af bellard
        if (!inv) {
1437 2c0262af bellard
            gen_op_jcc_im(val, next_eip);
1438 2c0262af bellard
        } else {
1439 2c0262af bellard
            gen_op_jcc_im(next_eip, val);
1440 2c0262af bellard
        }
1441 2c0262af bellard
        gen_eob(s);
1442 2c0262af bellard
    }
1443 2c0262af bellard
}
1444 2c0262af bellard
1445 2c0262af bellard
static void gen_setcc(DisasContext *s, int b)
1446 2c0262af bellard
{
1447 2c0262af bellard
    int inv, jcc_op;
1448 2c0262af bellard
    GenOpFunc *func;
1449 2c0262af bellard
1450 2c0262af bellard
    inv = b & 1;
1451 2c0262af bellard
    jcc_op = (b >> 1) & 7;
1452 2c0262af bellard
    switch(s->cc_op) {
1453 2c0262af bellard
        /* we optimize the cmp/jcc case */
1454 2c0262af bellard
    case CC_OP_SUBB:
1455 2c0262af bellard
    case CC_OP_SUBW:
1456 2c0262af bellard
    case CC_OP_SUBL:
1457 2c0262af bellard
        func = gen_setcc_sub[s->cc_op - CC_OP_SUBB][jcc_op];
1458 2c0262af bellard
        if (!func)
1459 2c0262af bellard
            goto slow_jcc;
1460 2c0262af bellard
        break;
1461 2c0262af bellard
        
1462 2c0262af bellard
        /* some jumps are easy to compute */
1463 2c0262af bellard
    case CC_OP_ADDB:
1464 2c0262af bellard
    case CC_OP_ADDW:
1465 2c0262af bellard
    case CC_OP_ADDL:
1466 2c0262af bellard
    case CC_OP_LOGICB:
1467 2c0262af bellard
    case CC_OP_LOGICW:
1468 2c0262af bellard
    case CC_OP_LOGICL:
1469 2c0262af bellard
    case CC_OP_INCB:
1470 2c0262af bellard
    case CC_OP_INCW:
1471 2c0262af bellard
    case CC_OP_INCL:
1472 2c0262af bellard
    case CC_OP_DECB:
1473 2c0262af bellard
    case CC_OP_DECW:
1474 2c0262af bellard
    case CC_OP_DECL:
1475 2c0262af bellard
    case CC_OP_SHLB:
1476 2c0262af bellard
    case CC_OP_SHLW:
1477 2c0262af bellard
    case CC_OP_SHLL:
1478 2c0262af bellard
        switch(jcc_op) {
1479 2c0262af bellard
        case JCC_Z:
1480 2c0262af bellard
            func = gen_setcc_sub[(s->cc_op - CC_OP_ADDB) % 3][jcc_op];
1481 2c0262af bellard
            break;
1482 2c0262af bellard
        case JCC_S:
1483 2c0262af bellard
            func = gen_setcc_sub[(s->cc_op - CC_OP_ADDB) % 3][jcc_op];
1484 2c0262af bellard
            break;
1485 2c0262af bellard
        default:
1486 2c0262af bellard
            goto slow_jcc;
1487 2c0262af bellard
        }
1488 2c0262af bellard
        break;
1489 2c0262af bellard
    default:
1490 2c0262af bellard
    slow_jcc:
1491 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
1492 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
1493 2c0262af bellard
        func = gen_setcc_slow[jcc_op];
1494 2c0262af bellard
        break;
1495 2c0262af bellard
    }
1496 2c0262af bellard
    func();
1497 2c0262af bellard
    if (inv) {
1498 2c0262af bellard
        gen_op_xor_T0_1();
1499 2c0262af bellard
    }
1500 2c0262af bellard
}
1501 2c0262af bellard
1502 2c0262af bellard
/* move T0 to seg_reg and compute if the CPU state may change. Never
1503 2c0262af bellard
   call this function with seg_reg == R_CS */
1504 2c0262af bellard
static void gen_movl_seg_T0(DisasContext *s, int seg_reg, unsigned int cur_eip)
1505 2c0262af bellard
{
1506 2c0262af bellard
    if (s->pe && !s->vm86)
1507 2c0262af bellard
        gen_op_movl_seg_T0(seg_reg, cur_eip);
1508 2c0262af bellard
    else
1509 2c0262af bellard
        gen_op_movl_seg_T0_vm(offsetof(CPUX86State,segs[seg_reg]));
1510 2c0262af bellard
    /* abort translation because the register may have a non zero base
1511 2c0262af bellard
       or because ss32 may change. For R_SS, translation must always
1512 2c0262af bellard
       stop as a special handling must be done to disable hardware
1513 2c0262af bellard
       interrupts for the next instruction */
1514 2c0262af bellard
    if (seg_reg == R_SS || (!s->addseg && seg_reg < R_FS))
1515 2c0262af bellard
        s->is_jmp = 3;
1516 2c0262af bellard
}
1517 2c0262af bellard
1518 2c0262af bellard
/* generate a push. It depends on ss32, addseg and dflag */
1519 2c0262af bellard
static void gen_push_T0(DisasContext *s)
1520 2c0262af bellard
{
1521 2c0262af bellard
    if (s->ss32) {
1522 2c0262af bellard
        if (!s->addseg) {
1523 2c0262af bellard
            if (s->dflag)
1524 2c0262af bellard
                gen_op_pushl_T0();
1525 2c0262af bellard
            else
1526 2c0262af bellard
                gen_op_pushw_T0();
1527 2c0262af bellard
        } else {
1528 2c0262af bellard
            if (s->dflag)
1529 2c0262af bellard
                gen_op_pushl_ss32_T0();
1530 2c0262af bellard
            else
1531 2c0262af bellard
                gen_op_pushw_ss32_T0();
1532 2c0262af bellard
        }
1533 2c0262af bellard
    } else {
1534 2c0262af bellard
        if (s->dflag)
1535 2c0262af bellard
            gen_op_pushl_ss16_T0();
1536 2c0262af bellard
        else
1537 2c0262af bellard
            gen_op_pushw_ss16_T0();
1538 2c0262af bellard
    }
1539 2c0262af bellard
}
1540 2c0262af bellard
1541 2c0262af bellard
/* two step pop is necessary for precise exceptions */
1542 2c0262af bellard
static void gen_pop_T0(DisasContext *s)
1543 2c0262af bellard
{
1544 2c0262af bellard
    if (s->ss32) {
1545 2c0262af bellard
        if (!s->addseg) {
1546 2c0262af bellard
            if (s->dflag)
1547 2c0262af bellard
                gen_op_popl_T0();
1548 2c0262af bellard
            else
1549 2c0262af bellard
                gen_op_popw_T0();
1550 2c0262af bellard
        } else {
1551 2c0262af bellard
            if (s->dflag)
1552 2c0262af bellard
                gen_op_popl_ss32_T0();
1553 2c0262af bellard
            else
1554 2c0262af bellard
                gen_op_popw_ss32_T0();
1555 2c0262af bellard
        }
1556 2c0262af bellard
    } else {
1557 2c0262af bellard
        if (s->dflag)
1558 2c0262af bellard
            gen_op_popl_ss16_T0();
1559 2c0262af bellard
        else
1560 2c0262af bellard
            gen_op_popw_ss16_T0();
1561 2c0262af bellard
    }
1562 2c0262af bellard
}
1563 2c0262af bellard
1564 2c0262af bellard
static inline void gen_stack_update(DisasContext *s, int addend)
1565 2c0262af bellard
{
1566 2c0262af bellard
    if (s->ss32) {
1567 2c0262af bellard
        if (addend == 2)
1568 2c0262af bellard
            gen_op_addl_ESP_2();
1569 2c0262af bellard
        else if (addend == 4)
1570 2c0262af bellard
            gen_op_addl_ESP_4();
1571 2c0262af bellard
        else 
1572 2c0262af bellard
            gen_op_addl_ESP_im(addend);
1573 2c0262af bellard
    } else {
1574 2c0262af bellard
        if (addend == 2)
1575 2c0262af bellard
            gen_op_addw_ESP_2();
1576 2c0262af bellard
        else if (addend == 4)
1577 2c0262af bellard
            gen_op_addw_ESP_4();
1578 2c0262af bellard
        else
1579 2c0262af bellard
            gen_op_addw_ESP_im(addend);
1580 2c0262af bellard
    }
1581 2c0262af bellard
}
1582 2c0262af bellard
1583 2c0262af bellard
static void gen_pop_update(DisasContext *s)
1584 2c0262af bellard
{
1585 2c0262af bellard
    gen_stack_update(s, 2 << s->dflag);
1586 2c0262af bellard
}
1587 2c0262af bellard
1588 2c0262af bellard
static void gen_stack_A0(DisasContext *s)
1589 2c0262af bellard
{
1590 2c0262af bellard
    gen_op_movl_A0_ESP();
1591 2c0262af bellard
    if (!s->ss32)
1592 2c0262af bellard
        gen_op_andl_A0_ffff();
1593 2c0262af bellard
    gen_op_movl_T1_A0();
1594 2c0262af bellard
    if (s->addseg)
1595 2c0262af bellard
        gen_op_addl_A0_seg(offsetof(CPUX86State,segs[R_SS].base));
1596 2c0262af bellard
}
1597 2c0262af bellard
1598 2c0262af bellard
/* NOTE: wrap around in 16 bit not fully handled */
1599 2c0262af bellard
static void gen_pusha(DisasContext *s)
1600 2c0262af bellard
{
1601 2c0262af bellard
    int i;
1602 2c0262af bellard
    gen_op_movl_A0_ESP();
1603 2c0262af bellard
    gen_op_addl_A0_im(-16 <<  s->dflag);
1604 2c0262af bellard
    if (!s->ss32)
1605 2c0262af bellard
        gen_op_andl_A0_ffff();
1606 2c0262af bellard
    gen_op_movl_T1_A0();
1607 2c0262af bellard
    if (s->addseg)
1608 2c0262af bellard
        gen_op_addl_A0_seg(offsetof(CPUX86State,segs[R_SS].base));
1609 2c0262af bellard
    for(i = 0;i < 8; i++) {
1610 2c0262af bellard
        gen_op_mov_TN_reg[OT_LONG][0][7 - i]();
1611 2c0262af bellard
        gen_op_st_T0_A0[OT_WORD + s->dflag + s->mem_index]();
1612 2c0262af bellard
        gen_op_addl_A0_im(2 <<  s->dflag);
1613 2c0262af bellard
    }
1614 2c0262af bellard
    gen_op_mov_reg_T1[OT_WORD + s->dflag][R_ESP]();
1615 2c0262af bellard
}
1616 2c0262af bellard
1617 2c0262af bellard
/* NOTE: wrap around in 16 bit not fully handled */
1618 2c0262af bellard
static void gen_popa(DisasContext *s)
1619 2c0262af bellard
{
1620 2c0262af bellard
    int i;
1621 2c0262af bellard
    gen_op_movl_A0_ESP();
1622 2c0262af bellard
    if (!s->ss32)
1623 2c0262af bellard
        gen_op_andl_A0_ffff();
1624 2c0262af bellard
    gen_op_movl_T1_A0();
1625 2c0262af bellard
    gen_op_addl_T1_im(16 <<  s->dflag);
1626 2c0262af bellard
    if (s->addseg)
1627 2c0262af bellard
        gen_op_addl_A0_seg(offsetof(CPUX86State,segs[R_SS].base));
1628 2c0262af bellard
    for(i = 0;i < 8; i++) {
1629 2c0262af bellard
        /* ESP is not reloaded */
1630 2c0262af bellard
        if (i != 3) {
1631 2c0262af bellard
            gen_op_ld_T0_A0[OT_WORD + s->dflag + s->mem_index]();
1632 2c0262af bellard
            gen_op_mov_reg_T0[OT_WORD + s->dflag][7 - i]();
1633 2c0262af bellard
        }
1634 2c0262af bellard
        gen_op_addl_A0_im(2 <<  s->dflag);
1635 2c0262af bellard
    }
1636 2c0262af bellard
    gen_op_mov_reg_T1[OT_WORD + s->dflag][R_ESP]();
1637 2c0262af bellard
}
1638 2c0262af bellard
1639 2c0262af bellard
/* NOTE: wrap around in 16 bit not fully handled */
1640 2c0262af bellard
/* XXX: check this */
1641 2c0262af bellard
static void gen_enter(DisasContext *s, int esp_addend, int level)
1642 2c0262af bellard
{
1643 2c0262af bellard
    int ot, level1, addend, opsize;
1644 2c0262af bellard
1645 2c0262af bellard
    ot = s->dflag + OT_WORD;
1646 2c0262af bellard
    level &= 0x1f;
1647 2c0262af bellard
    level1 = level;
1648 2c0262af bellard
    opsize = 2 << s->dflag;
1649 2c0262af bellard
1650 2c0262af bellard
    gen_op_movl_A0_ESP();
1651 2c0262af bellard
    gen_op_addl_A0_im(-opsize);
1652 2c0262af bellard
    if (!s->ss32)
1653 2c0262af bellard
        gen_op_andl_A0_ffff();
1654 2c0262af bellard
    gen_op_movl_T1_A0();
1655 2c0262af bellard
    if (s->addseg)
1656 2c0262af bellard
        gen_op_addl_A0_seg(offsetof(CPUX86State,segs[R_SS].base));
1657 2c0262af bellard
    /* push bp */
1658 2c0262af bellard
    gen_op_mov_TN_reg[OT_LONG][0][R_EBP]();
1659 2c0262af bellard
    gen_op_st_T0_A0[ot + s->mem_index]();
1660 2c0262af bellard
    if (level) {
1661 2c0262af bellard
        while (level--) {
1662 2c0262af bellard
            gen_op_addl_A0_im(-opsize);
1663 2c0262af bellard
            gen_op_addl_T0_im(-opsize);
1664 2c0262af bellard
            gen_op_st_T0_A0[ot + s->mem_index]();
1665 2c0262af bellard
        }
1666 2c0262af bellard
        gen_op_addl_A0_im(-opsize);
1667 2c0262af bellard
        /* XXX: add st_T1_A0 ? */
1668 2c0262af bellard
        gen_op_movl_T0_T1();
1669 2c0262af bellard
        gen_op_st_T0_A0[ot + s->mem_index]();
1670 2c0262af bellard
    }
1671 2c0262af bellard
    gen_op_mov_reg_T1[ot][R_EBP]();
1672 2c0262af bellard
    addend = -esp_addend;
1673 2c0262af bellard
    if (level1)
1674 2c0262af bellard
        addend -= opsize * (level1 + 1);
1675 2c0262af bellard
    gen_op_addl_T1_im(addend);
1676 2c0262af bellard
    gen_op_mov_reg_T1[ot][R_ESP]();
1677 2c0262af bellard
}
1678 2c0262af bellard
1679 2c0262af bellard
static void gen_exception(DisasContext *s, int trapno, unsigned int cur_eip)
1680 2c0262af bellard
{
1681 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1682 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
1683 2c0262af bellard
    gen_op_jmp_im(cur_eip);
1684 2c0262af bellard
    gen_op_raise_exception(trapno);
1685 2c0262af bellard
    s->is_jmp = 3;
1686 2c0262af bellard
}
1687 2c0262af bellard
1688 2c0262af bellard
/* an interrupt is different from an exception because of the
1689 2c0262af bellard
   priviledge checks */
1690 2c0262af bellard
static void gen_interrupt(DisasContext *s, int intno, 
1691 2c0262af bellard
                          unsigned int cur_eip, unsigned int next_eip)
1692 2c0262af bellard
{
1693 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1694 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
1695 2c0262af bellard
    gen_op_jmp_im(cur_eip);
1696 2c0262af bellard
    gen_op_raise_interrupt(intno, next_eip);
1697 2c0262af bellard
    s->is_jmp = 3;
1698 2c0262af bellard
}
1699 2c0262af bellard
1700 2c0262af bellard
static void gen_debug(DisasContext *s, unsigned int cur_eip)
1701 2c0262af bellard
{
1702 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1703 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
1704 2c0262af bellard
    gen_op_jmp_im(cur_eip);
1705 2c0262af bellard
    gen_op_debug();
1706 2c0262af bellard
    s->is_jmp = 3;
1707 2c0262af bellard
}
1708 2c0262af bellard
1709 2c0262af bellard
/* generate a generic end of block. Trace exception is also generated
1710 2c0262af bellard
   if needed */
1711 2c0262af bellard
static void gen_eob(DisasContext *s)
1712 2c0262af bellard
{
1713 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1714 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
1715 2c0262af bellard
    if (s->tf) {
1716 2c0262af bellard
        gen_op_raise_exception(EXCP01_SSTP);
1717 2c0262af bellard
    } else {
1718 2c0262af bellard
        gen_op_movl_T0_0();
1719 2c0262af bellard
        gen_op_exit_tb();
1720 2c0262af bellard
    }
1721 2c0262af bellard
    s->is_jmp = 3;
1722 2c0262af bellard
}
1723 2c0262af bellard
1724 2c0262af bellard
/* generate a jump to eip. No segment change must happen before as a
1725 2c0262af bellard
   direct call to the next block may occur */
1726 2c0262af bellard
static void gen_jmp(DisasContext *s, unsigned int eip)
1727 2c0262af bellard
{
1728 2c0262af bellard
    TranslationBlock *tb = s->tb;
1729 2c0262af bellard
1730 2c0262af bellard
    if (s->jmp_opt) {
1731 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
1732 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
1733 2c0262af bellard
        gen_op_jmp((long)tb, eip);
1734 2c0262af bellard
        s->is_jmp = 3;
1735 2c0262af bellard
    } else {
1736 2c0262af bellard
        gen_op_jmp_im(eip);
1737 2c0262af bellard
        gen_eob(s);
1738 2c0262af bellard
    }
1739 2c0262af bellard
}
1740 2c0262af bellard
1741 2c0262af bellard
/* convert one instruction. s->is_jmp is set if the translation must
1742 2c0262af bellard
   be stopped. Return the next pc value */
1743 2c0262af bellard
static uint8_t *disas_insn(DisasContext *s, uint8_t *pc_start)
1744 2c0262af bellard
{
1745 2c0262af bellard
    int b, prefixes, aflag, dflag;
1746 2c0262af bellard
    int shift, ot;
1747 2c0262af bellard
    int modrm, reg, rm, mod, reg_addr, op, opreg, offset_addr, val;
1748 2c0262af bellard
    unsigned int next_eip;
1749 2c0262af bellard
1750 2c0262af bellard
    s->pc = pc_start;
1751 2c0262af bellard
    prefixes = 0;
1752 2c0262af bellard
    aflag = s->code32;
1753 2c0262af bellard
    dflag = s->code32;
1754 2c0262af bellard
    s->override = -1;
1755 2c0262af bellard
 next_byte:
1756 2c0262af bellard
    b = ldub(s->pc);
1757 2c0262af bellard
    s->pc++;
1758 2c0262af bellard
    /* check prefixes */
1759 2c0262af bellard
    switch (b) {
1760 2c0262af bellard
    case 0xf3:
1761 2c0262af bellard
        prefixes |= PREFIX_REPZ;
1762 2c0262af bellard
        goto next_byte;
1763 2c0262af bellard
    case 0xf2:
1764 2c0262af bellard
        prefixes |= PREFIX_REPNZ;
1765 2c0262af bellard
        goto next_byte;
1766 2c0262af bellard
    case 0xf0:
1767 2c0262af bellard
        prefixes |= PREFIX_LOCK;
1768 2c0262af bellard
        goto next_byte;
1769 2c0262af bellard
    case 0x2e:
1770 2c0262af bellard
        s->override = R_CS;
1771 2c0262af bellard
        goto next_byte;
1772 2c0262af bellard
    case 0x36:
1773 2c0262af bellard
        s->override = R_SS;
1774 2c0262af bellard
        goto next_byte;
1775 2c0262af bellard
    case 0x3e:
1776 2c0262af bellard
        s->override = R_DS;
1777 2c0262af bellard
        goto next_byte;
1778 2c0262af bellard
    case 0x26:
1779 2c0262af bellard
        s->override = R_ES;
1780 2c0262af bellard
        goto next_byte;
1781 2c0262af bellard
    case 0x64:
1782 2c0262af bellard
        s->override = R_FS;
1783 2c0262af bellard
        goto next_byte;
1784 2c0262af bellard
    case 0x65:
1785 2c0262af bellard
        s->override = R_GS;
1786 2c0262af bellard
        goto next_byte;
1787 2c0262af bellard
    case 0x66:
1788 2c0262af bellard
        prefixes |= PREFIX_DATA;
1789 2c0262af bellard
        goto next_byte;
1790 2c0262af bellard
    case 0x67:
1791 2c0262af bellard
        prefixes |= PREFIX_ADR;
1792 2c0262af bellard
        goto next_byte;
1793 2c0262af bellard
    }
1794 2c0262af bellard
1795 2c0262af bellard
    if (prefixes & PREFIX_DATA)
1796 2c0262af bellard
        dflag ^= 1;
1797 2c0262af bellard
    if (prefixes & PREFIX_ADR)
1798 2c0262af bellard
        aflag ^= 1;
1799 2c0262af bellard
1800 2c0262af bellard
    s->prefix = prefixes;
1801 2c0262af bellard
    s->aflag = aflag;
1802 2c0262af bellard
    s->dflag = dflag;
1803 2c0262af bellard
1804 2c0262af bellard
    /* lock generation */
1805 2c0262af bellard
    if (prefixes & PREFIX_LOCK)
1806 2c0262af bellard
        gen_op_lock();
1807 2c0262af bellard
1808 2c0262af bellard
    /* now check op code */
1809 2c0262af bellard
 reswitch:
1810 2c0262af bellard
    switch(b) {
1811 2c0262af bellard
    case 0x0f:
1812 2c0262af bellard
        /**************************/
1813 2c0262af bellard
        /* extended op code */
1814 2c0262af bellard
        b = ldub(s->pc++) | 0x100;
1815 2c0262af bellard
        goto reswitch;
1816 2c0262af bellard
        
1817 2c0262af bellard
        /**************************/
1818 2c0262af bellard
        /* arith & logic */
1819 2c0262af bellard
    case 0x00 ... 0x05:
1820 2c0262af bellard
    case 0x08 ... 0x0d:
1821 2c0262af bellard
    case 0x10 ... 0x15:
1822 2c0262af bellard
    case 0x18 ... 0x1d:
1823 2c0262af bellard
    case 0x20 ... 0x25:
1824 2c0262af bellard
    case 0x28 ... 0x2d:
1825 2c0262af bellard
    case 0x30 ... 0x35:
1826 2c0262af bellard
    case 0x38 ... 0x3d:
1827 2c0262af bellard
        {
1828 2c0262af bellard
            int op, f, val;
1829 2c0262af bellard
            op = (b >> 3) & 7;
1830 2c0262af bellard
            f = (b >> 1) & 3;
1831 2c0262af bellard
1832 2c0262af bellard
            if ((b & 1) == 0)
1833 2c0262af bellard
                ot = OT_BYTE;
1834 2c0262af bellard
            else
1835 2c0262af bellard
                ot = dflag ? OT_LONG : OT_WORD;
1836 2c0262af bellard
            
1837 2c0262af bellard
            switch(f) {
1838 2c0262af bellard
            case 0: /* OP Ev, Gv */
1839 2c0262af bellard
                modrm = ldub(s->pc++);
1840 2c0262af bellard
                reg = ((modrm >> 3) & 7);
1841 2c0262af bellard
                mod = (modrm >> 6) & 3;
1842 2c0262af bellard
                rm = modrm & 7;
1843 2c0262af bellard
                if (mod != 3) {
1844 2c0262af bellard
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
1845 2c0262af bellard
                    opreg = OR_TMP0;
1846 2c0262af bellard
                } else if (op == OP_XORL && rm == reg) {
1847 2c0262af bellard
                xor_zero:
1848 2c0262af bellard
                    /* xor reg, reg optimisation */
1849 2c0262af bellard
                    gen_op_movl_T0_0();
1850 2c0262af bellard
                    s->cc_op = CC_OP_LOGICB + ot;
1851 2c0262af bellard
                    gen_op_mov_reg_T0[ot][reg]();
1852 2c0262af bellard
                    gen_op_update1_cc();
1853 2c0262af bellard
                    break;
1854 2c0262af bellard
                } else {
1855 2c0262af bellard
                    opreg = rm;
1856 2c0262af bellard
                }
1857 2c0262af bellard
                gen_op_mov_TN_reg[ot][1][reg]();
1858 2c0262af bellard
                gen_op(s, op, ot, opreg);
1859 2c0262af bellard
                break;
1860 2c0262af bellard
            case 1: /* OP Gv, Ev */
1861 2c0262af bellard
                modrm = ldub(s->pc++);
1862 2c0262af bellard
                mod = (modrm >> 6) & 3;
1863 2c0262af bellard
                reg = ((modrm >> 3) & 7);
1864 2c0262af bellard
                rm = modrm & 7;
1865 2c0262af bellard
                if (mod != 3) {
1866 2c0262af bellard
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
1867 2c0262af bellard
                    gen_op_ld_T1_A0[ot + s->mem_index]();
1868 2c0262af bellard
                } else if (op == OP_XORL && rm == reg) {
1869 2c0262af bellard
                    goto xor_zero;
1870 2c0262af bellard
                } else {
1871 2c0262af bellard
                    gen_op_mov_TN_reg[ot][1][rm]();
1872 2c0262af bellard
                }
1873 2c0262af bellard
                gen_op(s, op, ot, reg);
1874 2c0262af bellard
                break;
1875 2c0262af bellard
            case 2: /* OP A, Iv */
1876 2c0262af bellard
                val = insn_get(s, ot);
1877 2c0262af bellard
                gen_op_movl_T1_im(val);
1878 2c0262af bellard
                gen_op(s, op, ot, OR_EAX);
1879 2c0262af bellard
                break;
1880 2c0262af bellard
            }
1881 2c0262af bellard
        }
1882 2c0262af bellard
        break;
1883 2c0262af bellard
1884 2c0262af bellard
    case 0x80: /* GRP1 */
1885 2c0262af bellard
    case 0x81:
1886 2c0262af bellard
    case 0x83:
1887 2c0262af bellard
        {
1888 2c0262af bellard
            int val;
1889 2c0262af bellard
1890 2c0262af bellard
            if ((b & 1) == 0)
1891 2c0262af bellard
                ot = OT_BYTE;
1892 2c0262af bellard
            else
1893 2c0262af bellard
                ot = dflag ? OT_LONG : OT_WORD;
1894 2c0262af bellard
            
1895 2c0262af bellard
            modrm = ldub(s->pc++);
1896 2c0262af bellard
            mod = (modrm >> 6) & 3;
1897 2c0262af bellard
            rm = modrm & 7;
1898 2c0262af bellard
            op = (modrm >> 3) & 7;
1899 2c0262af bellard
            
1900 2c0262af bellard
            if (mod != 3) {
1901 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
1902 2c0262af bellard
                opreg = OR_TMP0;
1903 2c0262af bellard
            } else {
1904 2c0262af bellard
                opreg = rm + OR_EAX;
1905 2c0262af bellard
            }
1906 2c0262af bellard
1907 2c0262af bellard
            switch(b) {
1908 2c0262af bellard
            default:
1909 2c0262af bellard
            case 0x80:
1910 2c0262af bellard
            case 0x81:
1911 2c0262af bellard
                val = insn_get(s, ot);
1912 2c0262af bellard
                break;
1913 2c0262af bellard
            case 0x83:
1914 2c0262af bellard
                val = (int8_t)insn_get(s, OT_BYTE);
1915 2c0262af bellard
                break;
1916 2c0262af bellard
            }
1917 2c0262af bellard
            gen_op_movl_T1_im(val);
1918 2c0262af bellard
            gen_op(s, op, ot, opreg);
1919 2c0262af bellard
        }
1920 2c0262af bellard
        break;
1921 2c0262af bellard
1922 2c0262af bellard
        /**************************/
1923 2c0262af bellard
        /* inc, dec, and other misc arith */
1924 2c0262af bellard
    case 0x40 ... 0x47: /* inc Gv */
1925 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
1926 2c0262af bellard
        gen_inc(s, ot, OR_EAX + (b & 7), 1);
1927 2c0262af bellard
        break;
1928 2c0262af bellard
    case 0x48 ... 0x4f: /* dec Gv */
1929 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
1930 2c0262af bellard
        gen_inc(s, ot, OR_EAX + (b & 7), -1);
1931 2c0262af bellard
        break;
1932 2c0262af bellard
    case 0xf6: /* GRP3 */
1933 2c0262af bellard
    case 0xf7:
1934 2c0262af bellard
        if ((b & 1) == 0)
1935 2c0262af bellard
            ot = OT_BYTE;
1936 2c0262af bellard
        else
1937 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
1938 2c0262af bellard
1939 2c0262af bellard
        modrm = ldub(s->pc++);
1940 2c0262af bellard
        mod = (modrm >> 6) & 3;
1941 2c0262af bellard
        rm = modrm & 7;
1942 2c0262af bellard
        op = (modrm >> 3) & 7;
1943 2c0262af bellard
        if (mod != 3) {
1944 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
1945 2c0262af bellard
            gen_op_ld_T0_A0[ot + s->mem_index]();
1946 2c0262af bellard
        } else {
1947 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][rm]();
1948 2c0262af bellard
        }
1949 2c0262af bellard
1950 2c0262af bellard
        switch(op) {
1951 2c0262af bellard
        case 0: /* test */
1952 2c0262af bellard
            val = insn_get(s, ot);
1953 2c0262af bellard
            gen_op_movl_T1_im(val);
1954 2c0262af bellard
            gen_op_testl_T0_T1_cc();
1955 2c0262af bellard
            s->cc_op = CC_OP_LOGICB + ot;
1956 2c0262af bellard
            break;
1957 2c0262af bellard
        case 2: /* not */
1958 2c0262af bellard
            gen_op_notl_T0();
1959 2c0262af bellard
            if (mod != 3) {
1960 2c0262af bellard
                gen_op_st_T0_A0[ot + s->mem_index]();
1961 2c0262af bellard
            } else {
1962 2c0262af bellard
                gen_op_mov_reg_T0[ot][rm]();
1963 2c0262af bellard
            }
1964 2c0262af bellard
            break;
1965 2c0262af bellard
        case 3: /* neg */
1966 2c0262af bellard
            gen_op_negl_T0();
1967 2c0262af bellard
            if (mod != 3) {
1968 2c0262af bellard
                gen_op_st_T0_A0[ot + s->mem_index]();
1969 2c0262af bellard
            } else {
1970 2c0262af bellard
                gen_op_mov_reg_T0[ot][rm]();
1971 2c0262af bellard
            }
1972 2c0262af bellard
            gen_op_update_neg_cc();
1973 2c0262af bellard
            s->cc_op = CC_OP_SUBB + ot;
1974 2c0262af bellard
            break;
1975 2c0262af bellard
        case 4: /* mul */
1976 2c0262af bellard
            switch(ot) {
1977 2c0262af bellard
            case OT_BYTE:
1978 2c0262af bellard
                gen_op_mulb_AL_T0();
1979 2c0262af bellard
                break;
1980 2c0262af bellard
            case OT_WORD:
1981 2c0262af bellard
                gen_op_mulw_AX_T0();
1982 2c0262af bellard
                break;
1983 2c0262af bellard
            default:
1984 2c0262af bellard
            case OT_LONG:
1985 2c0262af bellard
                gen_op_mull_EAX_T0();
1986 2c0262af bellard
                break;
1987 2c0262af bellard
            }
1988 2c0262af bellard
            s->cc_op = CC_OP_MUL;
1989 2c0262af bellard
            break;
1990 2c0262af bellard
        case 5: /* imul */
1991 2c0262af bellard
            switch(ot) {
1992 2c0262af bellard
            case OT_BYTE:
1993 2c0262af bellard
                gen_op_imulb_AL_T0();
1994 2c0262af bellard
                break;
1995 2c0262af bellard
            case OT_WORD:
1996 2c0262af bellard
                gen_op_imulw_AX_T0();
1997 2c0262af bellard
                break;
1998 2c0262af bellard
            default:
1999 2c0262af bellard
            case OT_LONG:
2000 2c0262af bellard
                gen_op_imull_EAX_T0();
2001 2c0262af bellard
                break;
2002 2c0262af bellard
            }
2003 2c0262af bellard
            s->cc_op = CC_OP_MUL;
2004 2c0262af bellard
            break;
2005 2c0262af bellard
        case 6: /* div */
2006 2c0262af bellard
            switch(ot) {
2007 2c0262af bellard
            case OT_BYTE:
2008 2c0262af bellard
                gen_op_divb_AL_T0(pc_start - s->cs_base);
2009 2c0262af bellard
                break;
2010 2c0262af bellard
            case OT_WORD:
2011 2c0262af bellard
                gen_op_divw_AX_T0(pc_start - s->cs_base);
2012 2c0262af bellard
                break;
2013 2c0262af bellard
            default:
2014 2c0262af bellard
            case OT_LONG:
2015 2c0262af bellard
                gen_op_divl_EAX_T0(pc_start - s->cs_base);
2016 2c0262af bellard
                break;
2017 2c0262af bellard
            }
2018 2c0262af bellard
            break;
2019 2c0262af bellard
        case 7: /* idiv */
2020 2c0262af bellard
            switch(ot) {
2021 2c0262af bellard
            case OT_BYTE:
2022 2c0262af bellard
                gen_op_idivb_AL_T0(pc_start - s->cs_base);
2023 2c0262af bellard
                break;
2024 2c0262af bellard
            case OT_WORD:
2025 2c0262af bellard
                gen_op_idivw_AX_T0(pc_start - s->cs_base);
2026 2c0262af bellard
                break;
2027 2c0262af bellard
            default:
2028 2c0262af bellard
            case OT_LONG:
2029 2c0262af bellard
                gen_op_idivl_EAX_T0(pc_start - s->cs_base);
2030 2c0262af bellard
                break;
2031 2c0262af bellard
            }
2032 2c0262af bellard
            break;
2033 2c0262af bellard
        default:
2034 2c0262af bellard
            goto illegal_op;
2035 2c0262af bellard
        }
2036 2c0262af bellard
        break;
2037 2c0262af bellard
2038 2c0262af bellard
    case 0xfe: /* GRP4 */
2039 2c0262af bellard
    case 0xff: /* GRP5 */
2040 2c0262af bellard
        if ((b & 1) == 0)
2041 2c0262af bellard
            ot = OT_BYTE;
2042 2c0262af bellard
        else
2043 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
2044 2c0262af bellard
2045 2c0262af bellard
        modrm = ldub(s->pc++);
2046 2c0262af bellard
        mod = (modrm >> 6) & 3;
2047 2c0262af bellard
        rm = modrm & 7;
2048 2c0262af bellard
        op = (modrm >> 3) & 7;
2049 2c0262af bellard
        if (op >= 2 && b == 0xfe) {
2050 2c0262af bellard
            goto illegal_op;
2051 2c0262af bellard
        }
2052 2c0262af bellard
        if (mod != 3) {
2053 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2054 2c0262af bellard
            if (op >= 2 && op != 3 && op != 5)
2055 2c0262af bellard
                gen_op_ld_T0_A0[ot + s->mem_index]();
2056 2c0262af bellard
        } else {
2057 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][rm]();
2058 2c0262af bellard
        }
2059 2c0262af bellard
2060 2c0262af bellard
        switch(op) {
2061 2c0262af bellard
        case 0: /* inc Ev */
2062 2c0262af bellard
            if (mod != 3)
2063 2c0262af bellard
                opreg = OR_TMP0;
2064 2c0262af bellard
            else
2065 2c0262af bellard
                opreg = rm;
2066 2c0262af bellard
            gen_inc(s, ot, opreg, 1);
2067 2c0262af bellard
            break;
2068 2c0262af bellard
        case 1: /* dec Ev */
2069 2c0262af bellard
            if (mod != 3)
2070 2c0262af bellard
                opreg = OR_TMP0;
2071 2c0262af bellard
            else
2072 2c0262af bellard
                opreg = rm;
2073 2c0262af bellard
            gen_inc(s, ot, opreg, -1);
2074 2c0262af bellard
            break;
2075 2c0262af bellard
        case 2: /* call Ev */
2076 2c0262af bellard
            /* XXX: optimize if memory (no and is necessary) */
2077 2c0262af bellard
            if (s->dflag == 0)
2078 2c0262af bellard
                gen_op_andl_T0_ffff();
2079 2c0262af bellard
            gen_op_jmp_T0();
2080 2c0262af bellard
            next_eip = s->pc - s->cs_base;
2081 2c0262af bellard
            gen_op_movl_T0_im(next_eip);
2082 2c0262af bellard
            gen_push_T0(s);
2083 2c0262af bellard
            gen_eob(s);
2084 2c0262af bellard
            break;
2085 2c0262af bellard
        case 3: /*< lcall Ev */
2086 2c0262af bellard
            gen_op_ld_T1_A0[ot + s->mem_index]();
2087 2c0262af bellard
            gen_op_addl_A0_im(1 << (ot - OT_WORD + 1));
2088 2c0262af bellard
            gen_op_ld_T0_A0[OT_WORD + s->mem_index]();
2089 2c0262af bellard
        do_lcall:
2090 2c0262af bellard
            if (s->pe && !s->vm86) {
2091 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
2092 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
2093 2c0262af bellard
                gen_op_jmp_im(pc_start - s->cs_base);
2094 2c0262af bellard
                gen_op_lcall_protected_T0_T1(dflag, s->pc - s->cs_base);
2095 2c0262af bellard
            } else {
2096 2c0262af bellard
                gen_op_lcall_real_T0_T1(dflag, s->pc - s->cs_base);
2097 2c0262af bellard
            }
2098 2c0262af bellard
            gen_eob(s);
2099 2c0262af bellard
            break;
2100 2c0262af bellard
        case 4: /* jmp Ev */
2101 2c0262af bellard
            if (s->dflag == 0)
2102 2c0262af bellard
                gen_op_andl_T0_ffff();
2103 2c0262af bellard
            gen_op_jmp_T0();
2104 2c0262af bellard
            gen_eob(s);
2105 2c0262af bellard
            break;
2106 2c0262af bellard
        case 5: /* ljmp Ev */
2107 2c0262af bellard
            gen_op_ld_T1_A0[ot + s->mem_index]();
2108 2c0262af bellard
            gen_op_addl_A0_im(1 << (ot - OT_WORD + 1));
2109 2c0262af bellard
            gen_op_lduw_T0_A0();
2110 2c0262af bellard
        do_ljmp:
2111 2c0262af bellard
            if (s->pe && !s->vm86) {
2112 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
2113 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
2114 2c0262af bellard
                gen_op_jmp_im(pc_start - s->cs_base);
2115 2c0262af bellard
                gen_op_ljmp_protected_T0_T1();
2116 2c0262af bellard
            } else {
2117 2c0262af bellard
                gen_op_movl_seg_T0_vm(offsetof(CPUX86State,segs[R_CS]));
2118 2c0262af bellard
                gen_op_movl_T0_T1();
2119 2c0262af bellard
                gen_op_jmp_T0();
2120 2c0262af bellard
            }
2121 2c0262af bellard
            gen_eob(s);
2122 2c0262af bellard
            break;
2123 2c0262af bellard
        case 6: /* push Ev */
2124 2c0262af bellard
            gen_push_T0(s);
2125 2c0262af bellard
            break;
2126 2c0262af bellard
        default:
2127 2c0262af bellard
            goto illegal_op;
2128 2c0262af bellard
        }
2129 2c0262af bellard
        break;
2130 2c0262af bellard
2131 2c0262af bellard
    case 0x84: /* test Ev, Gv */
2132 2c0262af bellard
    case 0x85: 
2133 2c0262af bellard
        if ((b & 1) == 0)
2134 2c0262af bellard
            ot = OT_BYTE;
2135 2c0262af bellard
        else
2136 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
2137 2c0262af bellard
2138 2c0262af bellard
        modrm = ldub(s->pc++);
2139 2c0262af bellard
        mod = (modrm >> 6) & 3;
2140 2c0262af bellard
        rm = modrm & 7;
2141 2c0262af bellard
        reg = (modrm >> 3) & 7;
2142 2c0262af bellard
        
2143 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
2144 2c0262af bellard
        gen_op_mov_TN_reg[ot][1][reg + OR_EAX]();
2145 2c0262af bellard
        gen_op_testl_T0_T1_cc();
2146 2c0262af bellard
        s->cc_op = CC_OP_LOGICB + ot;
2147 2c0262af bellard
        break;
2148 2c0262af bellard
        
2149 2c0262af bellard
    case 0xa8: /* test eAX, Iv */
2150 2c0262af bellard
    case 0xa9:
2151 2c0262af bellard
        if ((b & 1) == 0)
2152 2c0262af bellard
            ot = OT_BYTE;
2153 2c0262af bellard
        else
2154 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
2155 2c0262af bellard
        val = insn_get(s, ot);
2156 2c0262af bellard
2157 2c0262af bellard
        gen_op_mov_TN_reg[ot][0][OR_EAX]();
2158 2c0262af bellard
        gen_op_movl_T1_im(val);
2159 2c0262af bellard
        gen_op_testl_T0_T1_cc();
2160 2c0262af bellard
        s->cc_op = CC_OP_LOGICB + ot;
2161 2c0262af bellard
        break;
2162 2c0262af bellard
        
2163 2c0262af bellard
    case 0x98: /* CWDE/CBW */
2164 2c0262af bellard
        if (dflag)
2165 2c0262af bellard
            gen_op_movswl_EAX_AX();
2166 2c0262af bellard
        else
2167 2c0262af bellard
            gen_op_movsbw_AX_AL();
2168 2c0262af bellard
        break;
2169 2c0262af bellard
    case 0x99: /* CDQ/CWD */
2170 2c0262af bellard
        if (dflag)
2171 2c0262af bellard
            gen_op_movslq_EDX_EAX();
2172 2c0262af bellard
        else
2173 2c0262af bellard
            gen_op_movswl_DX_AX();
2174 2c0262af bellard
        break;
2175 2c0262af bellard
    case 0x1af: /* imul Gv, Ev */
2176 2c0262af bellard
    case 0x69: /* imul Gv, Ev, I */
2177 2c0262af bellard
    case 0x6b:
2178 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
2179 2c0262af bellard
        modrm = ldub(s->pc++);
2180 2c0262af bellard
        reg = ((modrm >> 3) & 7) + OR_EAX;
2181 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
2182 2c0262af bellard
        if (b == 0x69) {
2183 2c0262af bellard
            val = insn_get(s, ot);
2184 2c0262af bellard
            gen_op_movl_T1_im(val);
2185 2c0262af bellard
        } else if (b == 0x6b) {
2186 2c0262af bellard
            val = insn_get(s, OT_BYTE);
2187 2c0262af bellard
            gen_op_movl_T1_im(val);
2188 2c0262af bellard
        } else {
2189 2c0262af bellard
            gen_op_mov_TN_reg[ot][1][reg]();
2190 2c0262af bellard
        }
2191 2c0262af bellard
2192 2c0262af bellard
        if (ot == OT_LONG) {
2193 2c0262af bellard
            gen_op_imull_T0_T1();
2194 2c0262af bellard
        } else {
2195 2c0262af bellard
            gen_op_imulw_T0_T1();
2196 2c0262af bellard
        }
2197 2c0262af bellard
        gen_op_mov_reg_T0[ot][reg]();
2198 2c0262af bellard
        s->cc_op = CC_OP_MUL;
2199 2c0262af bellard
        break;
2200 2c0262af bellard
    case 0x1c0:
2201 2c0262af bellard
    case 0x1c1: /* xadd Ev, Gv */
2202 2c0262af bellard
        if ((b & 1) == 0)
2203 2c0262af bellard
            ot = OT_BYTE;
2204 2c0262af bellard
        else
2205 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
2206 2c0262af bellard
        modrm = ldub(s->pc++);
2207 2c0262af bellard
        reg = (modrm >> 3) & 7;
2208 2c0262af bellard
        mod = (modrm >> 6) & 3;
2209 2c0262af bellard
        if (mod == 3) {
2210 2c0262af bellard
            rm = modrm & 7;
2211 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][reg]();
2212 2c0262af bellard
            gen_op_mov_TN_reg[ot][1][rm]();
2213 2c0262af bellard
            gen_op_addl_T0_T1();
2214 2c0262af bellard
            gen_op_mov_reg_T0[ot][rm]();
2215 2c0262af bellard
            gen_op_mov_reg_T1[ot][reg]();
2216 2c0262af bellard
        } else {
2217 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2218 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][reg]();
2219 2c0262af bellard
            gen_op_ld_T1_A0[ot + s->mem_index]();
2220 2c0262af bellard
            gen_op_addl_T0_T1();
2221 2c0262af bellard
            gen_op_st_T0_A0[ot + s->mem_index]();
2222 2c0262af bellard
            gen_op_mov_reg_T1[ot][reg]();
2223 2c0262af bellard
        }
2224 2c0262af bellard
        gen_op_update2_cc();
2225 2c0262af bellard
        s->cc_op = CC_OP_ADDB + ot;
2226 2c0262af bellard
        break;
2227 2c0262af bellard
    case 0x1b0:
2228 2c0262af bellard
    case 0x1b1: /* cmpxchg Ev, Gv */
2229 2c0262af bellard
        if ((b & 1) == 0)
2230 2c0262af bellard
            ot = OT_BYTE;
2231 2c0262af bellard
        else
2232 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
2233 2c0262af bellard
        modrm = ldub(s->pc++);
2234 2c0262af bellard
        reg = (modrm >> 3) & 7;
2235 2c0262af bellard
        mod = (modrm >> 6) & 3;
2236 2c0262af bellard
        gen_op_mov_TN_reg[ot][1][reg]();
2237 2c0262af bellard
        if (mod == 3) {
2238 2c0262af bellard
            rm = modrm & 7;
2239 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][rm]();
2240 2c0262af bellard
            gen_op_cmpxchg_T0_T1_EAX_cc[ot]();
2241 2c0262af bellard
            gen_op_mov_reg_T0[ot][rm]();
2242 2c0262af bellard
        } else {
2243 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2244 2c0262af bellard
            gen_op_ld_T0_A0[ot + s->mem_index]();
2245 2c0262af bellard
            gen_op_cmpxchg_mem_T0_T1_EAX_cc[ot]();
2246 2c0262af bellard
        }
2247 2c0262af bellard
        s->cc_op = CC_OP_SUBB + ot;
2248 2c0262af bellard
        break;
2249 2c0262af bellard
    case 0x1c7: /* cmpxchg8b */
2250 2c0262af bellard
        modrm = ldub(s->pc++);
2251 2c0262af bellard
        mod = (modrm >> 6) & 3;
2252 2c0262af bellard
        if (mod == 3)
2253 2c0262af bellard
            goto illegal_op;
2254 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
2255 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
2256 2c0262af bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2257 2c0262af bellard
        gen_op_cmpxchg8b();
2258 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
2259 2c0262af bellard
        break;
2260 2c0262af bellard
        
2261 2c0262af bellard
        /**************************/
2262 2c0262af bellard
        /* push/pop */
2263 2c0262af bellard
    case 0x50 ... 0x57: /* push */
2264 2c0262af bellard
        gen_op_mov_TN_reg[OT_LONG][0][b & 7]();
2265 2c0262af bellard
        gen_push_T0(s);
2266 2c0262af bellard
        break;
2267 2c0262af bellard
    case 0x58 ... 0x5f: /* pop */
2268 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
2269 2c0262af bellard
        gen_pop_T0(s);
2270 2c0262af bellard
        gen_op_mov_reg_T0[ot][b & 7]();
2271 2c0262af bellard
        gen_pop_update(s);
2272 2c0262af bellard
        break;
2273 2c0262af bellard
    case 0x60: /* pusha */
2274 2c0262af bellard
        gen_pusha(s);
2275 2c0262af bellard
        break;
2276 2c0262af bellard
    case 0x61: /* popa */
2277 2c0262af bellard
        gen_popa(s);
2278 2c0262af bellard
        break;
2279 2c0262af bellard
    case 0x68: /* push Iv */
2280 2c0262af bellard
    case 0x6a:
2281 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
2282 2c0262af bellard
        if (b == 0x68)
2283 2c0262af bellard
            val = insn_get(s, ot);
2284 2c0262af bellard
        else
2285 2c0262af bellard
            val = (int8_t)insn_get(s, OT_BYTE);
2286 2c0262af bellard
        gen_op_movl_T0_im(val);
2287 2c0262af bellard
        gen_push_T0(s);
2288 2c0262af bellard
        break;
2289 2c0262af bellard
    case 0x8f: /* pop Ev */
2290 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
2291 2c0262af bellard
        modrm = ldub(s->pc++);
2292 2c0262af bellard
        gen_pop_T0(s);
2293 2c0262af bellard
        s->popl_esp_hack = 2 << dflag;
2294 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
2295 2c0262af bellard
        s->popl_esp_hack = 0;
2296 2c0262af bellard
        gen_pop_update(s);
2297 2c0262af bellard
        break;
2298 2c0262af bellard
    case 0xc8: /* enter */
2299 2c0262af bellard
        {
2300 2c0262af bellard
            int level;
2301 2c0262af bellard
            val = lduw(s->pc);
2302 2c0262af bellard
            s->pc += 2;
2303 2c0262af bellard
            level = ldub(s->pc++);
2304 2c0262af bellard
            gen_enter(s, val, level);
2305 2c0262af bellard
        }
2306 2c0262af bellard
        break;
2307 2c0262af bellard
    case 0xc9: /* leave */
2308 2c0262af bellard
        /* XXX: exception not precise (ESP is updated before potential exception) */
2309 2c0262af bellard
        if (s->ss32) {
2310 2c0262af bellard
            gen_op_mov_TN_reg[OT_LONG][0][R_EBP]();
2311 2c0262af bellard
            gen_op_mov_reg_T0[OT_LONG][R_ESP]();
2312 2c0262af bellard
        } else {
2313 2c0262af bellard
            gen_op_mov_TN_reg[OT_WORD][0][R_EBP]();
2314 2c0262af bellard
            gen_op_mov_reg_T0[OT_WORD][R_ESP]();
2315 2c0262af bellard
        }
2316 2c0262af bellard
        gen_pop_T0(s);
2317 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
2318 2c0262af bellard
        gen_op_mov_reg_T0[ot][R_EBP]();
2319 2c0262af bellard
        gen_pop_update(s);
2320 2c0262af bellard
        break;
2321 2c0262af bellard
    case 0x06: /* push es */
2322 2c0262af bellard
    case 0x0e: /* push cs */
2323 2c0262af bellard
    case 0x16: /* push ss */
2324 2c0262af bellard
    case 0x1e: /* push ds */
2325 2c0262af bellard
        gen_op_movl_T0_seg(b >> 3);
2326 2c0262af bellard
        gen_push_T0(s);
2327 2c0262af bellard
        break;
2328 2c0262af bellard
    case 0x1a0: /* push fs */
2329 2c0262af bellard
    case 0x1a8: /* push gs */
2330 2c0262af bellard
        gen_op_movl_T0_seg((b >> 3) & 7);
2331 2c0262af bellard
        gen_push_T0(s);
2332 2c0262af bellard
        break;
2333 2c0262af bellard
    case 0x07: /* pop es */
2334 2c0262af bellard
    case 0x17: /* pop ss */
2335 2c0262af bellard
    case 0x1f: /* pop ds */
2336 2c0262af bellard
        reg = b >> 3;
2337 2c0262af bellard
        gen_pop_T0(s);
2338 2c0262af bellard
        gen_movl_seg_T0(s, reg, pc_start - s->cs_base);
2339 2c0262af bellard
        gen_pop_update(s);
2340 2c0262af bellard
        if (reg == R_SS) {
2341 2c0262af bellard
            /* if reg == SS, inhibit interrupts/trace */
2342 2c0262af bellard
            gen_op_set_inhibit_irq();
2343 2c0262af bellard
            s->tf = 0;
2344 2c0262af bellard
        }
2345 2c0262af bellard
        if (s->is_jmp) {
2346 2c0262af bellard
            gen_op_jmp_im(s->pc - s->cs_base);
2347 2c0262af bellard
            gen_eob(s);
2348 2c0262af bellard
        }
2349 2c0262af bellard
        break;
2350 2c0262af bellard
    case 0x1a1: /* pop fs */
2351 2c0262af bellard
    case 0x1a9: /* pop gs */
2352 2c0262af bellard
        gen_pop_T0(s);
2353 2c0262af bellard
        gen_movl_seg_T0(s, (b >> 3) & 7, pc_start - s->cs_base);
2354 2c0262af bellard
        gen_pop_update(s);
2355 2c0262af bellard
        if (s->is_jmp) {
2356 2c0262af bellard
            gen_op_jmp_im(s->pc - s->cs_base);
2357 2c0262af bellard
            gen_eob(s);
2358 2c0262af bellard
        }
2359 2c0262af bellard
        break;
2360 2c0262af bellard
2361 2c0262af bellard
        /**************************/
2362 2c0262af bellard
        /* mov */
2363 2c0262af bellard
    case 0x88:
2364 2c0262af bellard
    case 0x89: /* mov Gv, Ev */
2365 2c0262af bellard
        if ((b & 1) == 0)
2366 2c0262af bellard
            ot = OT_BYTE;
2367 2c0262af bellard
        else
2368 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
2369 2c0262af bellard
        modrm = ldub(s->pc++);
2370 2c0262af bellard
        reg = (modrm >> 3) & 7;
2371 2c0262af bellard
        
2372 2c0262af bellard
        /* generate a generic store */
2373 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_EAX + reg, 1);
2374 2c0262af bellard
        break;
2375 2c0262af bellard
    case 0xc6:
2376 2c0262af bellard
    case 0xc7: /* mov Ev, Iv */
2377 2c0262af bellard
        if ((b & 1) == 0)
2378 2c0262af bellard
            ot = OT_BYTE;
2379 2c0262af bellard
        else
2380 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
2381 2c0262af bellard
        modrm = ldub(s->pc++);
2382 2c0262af bellard
        mod = (modrm >> 6) & 3;
2383 2c0262af bellard
        if (mod != 3)
2384 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2385 2c0262af bellard
        val = insn_get(s, ot);
2386 2c0262af bellard
        gen_op_movl_T0_im(val);
2387 2c0262af bellard
        if (mod != 3)
2388 2c0262af bellard
            gen_op_st_T0_A0[ot + s->mem_index]();
2389 2c0262af bellard
        else
2390 2c0262af bellard
            gen_op_mov_reg_T0[ot][modrm & 7]();
2391 2c0262af bellard
        break;
2392 2c0262af bellard
    case 0x8a:
2393 2c0262af bellard
    case 0x8b: /* mov Ev, Gv */
2394 2c0262af bellard
        if ((b & 1) == 0)
2395 2c0262af bellard
            ot = OT_BYTE;
2396 2c0262af bellard
        else
2397 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
2398 2c0262af bellard
        modrm = ldub(s->pc++);
2399 2c0262af bellard
        reg = (modrm >> 3) & 7;
2400 2c0262af bellard
        
2401 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
2402 2c0262af bellard
        gen_op_mov_reg_T0[ot][reg]();
2403 2c0262af bellard
        break;
2404 2c0262af bellard
    case 0x8e: /* mov seg, Gv */
2405 2c0262af bellard
        modrm = ldub(s->pc++);
2406 2c0262af bellard
        reg = (modrm >> 3) & 7;
2407 2c0262af bellard
        if (reg >= 6 || reg == R_CS)
2408 2c0262af bellard
            goto illegal_op;
2409 2c0262af bellard
        gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
2410 2c0262af bellard
        gen_movl_seg_T0(s, reg, pc_start - s->cs_base);
2411 2c0262af bellard
        if (reg == R_SS) {
2412 2c0262af bellard
            /* if reg == SS, inhibit interrupts/trace */
2413 2c0262af bellard
            gen_op_set_inhibit_irq();
2414 2c0262af bellard
            s->tf = 0;
2415 2c0262af bellard
        }
2416 2c0262af bellard
        if (s->is_jmp) {
2417 2c0262af bellard
            gen_op_jmp_im(s->pc - s->cs_base);
2418 2c0262af bellard
            gen_eob(s);
2419 2c0262af bellard
        }
2420 2c0262af bellard
        break;
2421 2c0262af bellard
    case 0x8c: /* mov Gv, seg */
2422 2c0262af bellard
        modrm = ldub(s->pc++);
2423 2c0262af bellard
        reg = (modrm >> 3) & 7;
2424 2c0262af bellard
        mod = (modrm >> 6) & 3;
2425 2c0262af bellard
        if (reg >= 6)
2426 2c0262af bellard
            goto illegal_op;
2427 2c0262af bellard
        gen_op_movl_T0_seg(reg);
2428 2c0262af bellard
        ot = OT_WORD;
2429 2c0262af bellard
        if (mod == 3 && dflag)
2430 2c0262af bellard
            ot = OT_LONG;
2431 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
2432 2c0262af bellard
        break;
2433 2c0262af bellard
2434 2c0262af bellard
    case 0x1b6: /* movzbS Gv, Eb */
2435 2c0262af bellard
    case 0x1b7: /* movzwS Gv, Eb */
2436 2c0262af bellard
    case 0x1be: /* movsbS Gv, Eb */
2437 2c0262af bellard
    case 0x1bf: /* movswS Gv, Eb */
2438 2c0262af bellard
        {
2439 2c0262af bellard
            int d_ot;
2440 2c0262af bellard
            /* d_ot is the size of destination */
2441 2c0262af bellard
            d_ot = dflag + OT_WORD;
2442 2c0262af bellard
            /* ot is the size of source */
2443 2c0262af bellard
            ot = (b & 1) + OT_BYTE;
2444 2c0262af bellard
            modrm = ldub(s->pc++);
2445 2c0262af bellard
            reg = ((modrm >> 3) & 7) + OR_EAX;
2446 2c0262af bellard
            mod = (modrm >> 6) & 3;
2447 2c0262af bellard
            rm = modrm & 7;
2448 2c0262af bellard
            
2449 2c0262af bellard
            if (mod == 3) {
2450 2c0262af bellard
                gen_op_mov_TN_reg[ot][0][rm]();
2451 2c0262af bellard
                switch(ot | (b & 8)) {
2452 2c0262af bellard
                case OT_BYTE:
2453 2c0262af bellard
                    gen_op_movzbl_T0_T0();
2454 2c0262af bellard
                    break;
2455 2c0262af bellard
                case OT_BYTE | 8:
2456 2c0262af bellard
                    gen_op_movsbl_T0_T0();
2457 2c0262af bellard
                    break;
2458 2c0262af bellard
                case OT_WORD:
2459 2c0262af bellard
                    gen_op_movzwl_T0_T0();
2460 2c0262af bellard
                    break;
2461 2c0262af bellard
                default:
2462 2c0262af bellard
                case OT_WORD | 8:
2463 2c0262af bellard
                    gen_op_movswl_T0_T0();
2464 2c0262af bellard
                    break;
2465 2c0262af bellard
                }
2466 2c0262af bellard
                gen_op_mov_reg_T0[d_ot][reg]();
2467 2c0262af bellard
            } else {
2468 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2469 2c0262af bellard
                if (b & 8) {
2470 2c0262af bellard
                    gen_op_lds_T0_A0[ot + s->mem_index]();
2471 2c0262af bellard
                } else {
2472 2c0262af bellard
                    gen_op_ldu_T0_A0[ot + s->mem_index]();
2473 2c0262af bellard
                }
2474 2c0262af bellard
                gen_op_mov_reg_T0[d_ot][reg]();
2475 2c0262af bellard
            }
2476 2c0262af bellard
        }
2477 2c0262af bellard
        break;
2478 2c0262af bellard
2479 2c0262af bellard
    case 0x8d: /* lea */
2480 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
2481 2c0262af bellard
        modrm = ldub(s->pc++);
2482 2c0262af bellard
        reg = (modrm >> 3) & 7;
2483 2c0262af bellard
        /* we must ensure that no segment is added */
2484 2c0262af bellard
        s->override = -1;
2485 2c0262af bellard
        val = s->addseg;
2486 2c0262af bellard
        s->addseg = 0;
2487 2c0262af bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2488 2c0262af bellard
        s->addseg = val;
2489 2c0262af bellard
        gen_op_mov_reg_A0[ot - OT_WORD][reg]();
2490 2c0262af bellard
        break;
2491 2c0262af bellard
        
2492 2c0262af bellard
    case 0xa0: /* mov EAX, Ov */
2493 2c0262af bellard
    case 0xa1:
2494 2c0262af bellard
    case 0xa2: /* mov Ov, EAX */
2495 2c0262af bellard
    case 0xa3:
2496 2c0262af bellard
        if ((b & 1) == 0)
2497 2c0262af bellard
            ot = OT_BYTE;
2498 2c0262af bellard
        else
2499 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
2500 2c0262af bellard
        if (s->aflag)
2501 2c0262af bellard
            offset_addr = insn_get(s, OT_LONG);
2502 2c0262af bellard
        else
2503 2c0262af bellard
            offset_addr = insn_get(s, OT_WORD);
2504 2c0262af bellard
        gen_op_movl_A0_im(offset_addr);
2505 2c0262af bellard
        /* handle override */
2506 2c0262af bellard
        {
2507 2c0262af bellard
            int override, must_add_seg;
2508 2c0262af bellard
            must_add_seg = s->addseg;
2509 2c0262af bellard
            if (s->override >= 0) {
2510 2c0262af bellard
                override = s->override;
2511 2c0262af bellard
                must_add_seg = 1;
2512 2c0262af bellard
            } else {
2513 2c0262af bellard
                override = R_DS;
2514 2c0262af bellard
            }
2515 2c0262af bellard
            if (must_add_seg) {
2516 2c0262af bellard
                gen_op_addl_A0_seg(offsetof(CPUX86State,segs[override].base));
2517 2c0262af bellard
            }
2518 2c0262af bellard
        }
2519 2c0262af bellard
        if ((b & 2) == 0) {
2520 2c0262af bellard
            gen_op_ld_T0_A0[ot + s->mem_index]();
2521 2c0262af bellard
            gen_op_mov_reg_T0[ot][R_EAX]();
2522 2c0262af bellard
        } else {
2523 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][R_EAX]();
2524 2c0262af bellard
            gen_op_st_T0_A0[ot + s->mem_index]();
2525 2c0262af bellard
        }
2526 2c0262af bellard
        break;
2527 2c0262af bellard
    case 0xd7: /* xlat */
2528 2c0262af bellard
        gen_op_movl_A0_reg[R_EBX]();
2529 2c0262af bellard
        gen_op_addl_A0_AL();
2530 2c0262af bellard
        if (s->aflag == 0)
2531 2c0262af bellard
            gen_op_andl_A0_ffff();
2532 2c0262af bellard
        /* handle override */
2533 2c0262af bellard
        {
2534 2c0262af bellard
            int override, must_add_seg;
2535 2c0262af bellard
            must_add_seg = s->addseg;
2536 2c0262af bellard
            override = R_DS;
2537 2c0262af bellard
            if (s->override >= 0) {
2538 2c0262af bellard
                override = s->override;
2539 2c0262af bellard
                must_add_seg = 1;
2540 2c0262af bellard
            } else {
2541 2c0262af bellard
                override = R_DS;
2542 2c0262af bellard
            }
2543 2c0262af bellard
            if (must_add_seg) {
2544 2c0262af bellard
                gen_op_addl_A0_seg(offsetof(CPUX86State,segs[override].base));
2545 2c0262af bellard
            }
2546 2c0262af bellard
        }
2547 2c0262af bellard
        gen_op_ldu_T0_A0[OT_BYTE + s->mem_index]();
2548 2c0262af bellard
        gen_op_mov_reg_T0[OT_BYTE][R_EAX]();
2549 2c0262af bellard
        break;
2550 2c0262af bellard
    case 0xb0 ... 0xb7: /* mov R, Ib */
2551 2c0262af bellard
        val = insn_get(s, OT_BYTE);
2552 2c0262af bellard
        gen_op_movl_T0_im(val);
2553 2c0262af bellard
        gen_op_mov_reg_T0[OT_BYTE][b & 7]();
2554 2c0262af bellard
        break;
2555 2c0262af bellard
    case 0xb8 ... 0xbf: /* mov R, Iv */
2556 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
2557 2c0262af bellard
        val = insn_get(s, ot);
2558 2c0262af bellard
        reg = OR_EAX + (b & 7);
2559 2c0262af bellard
        gen_op_movl_T0_im(val);
2560 2c0262af bellard
        gen_op_mov_reg_T0[ot][reg]();
2561 2c0262af bellard
        break;
2562 2c0262af bellard
2563 2c0262af bellard
    case 0x91 ... 0x97: /* xchg R, EAX */
2564 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
2565 2c0262af bellard
        reg = b & 7;
2566 2c0262af bellard
        rm = R_EAX;
2567 2c0262af bellard
        goto do_xchg_reg;
2568 2c0262af bellard
    case 0x86:
2569 2c0262af bellard
    case 0x87: /* xchg Ev, Gv */
2570 2c0262af bellard
        if ((b & 1) == 0)
2571 2c0262af bellard
            ot = OT_BYTE;
2572 2c0262af bellard
        else
2573 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
2574 2c0262af bellard
        modrm = ldub(s->pc++);
2575 2c0262af bellard
        reg = (modrm >> 3) & 7;
2576 2c0262af bellard
        mod = (modrm >> 6) & 3;
2577 2c0262af bellard
        if (mod == 3) {
2578 2c0262af bellard
            rm = modrm & 7;
2579 2c0262af bellard
        do_xchg_reg:
2580 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][reg]();
2581 2c0262af bellard
            gen_op_mov_TN_reg[ot][1][rm]();
2582 2c0262af bellard
            gen_op_mov_reg_T0[ot][rm]();
2583 2c0262af bellard
            gen_op_mov_reg_T1[ot][reg]();
2584 2c0262af bellard
        } else {
2585 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2586 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][reg]();
2587 2c0262af bellard
            /* for xchg, lock is implicit */
2588 2c0262af bellard
            if (!(prefixes & PREFIX_LOCK))
2589 2c0262af bellard
                gen_op_lock();
2590 2c0262af bellard
            gen_op_ld_T1_A0[ot + s->mem_index]();
2591 2c0262af bellard
            gen_op_st_T0_A0[ot + s->mem_index]();
2592 2c0262af bellard
            if (!(prefixes & PREFIX_LOCK))
2593 2c0262af bellard
                gen_op_unlock();
2594 2c0262af bellard
            gen_op_mov_reg_T1[ot][reg]();
2595 2c0262af bellard
        }
2596 2c0262af bellard
        break;
2597 2c0262af bellard
    case 0xc4: /* les Gv */
2598 2c0262af bellard
        op = R_ES;
2599 2c0262af bellard
        goto do_lxx;
2600 2c0262af bellard
    case 0xc5: /* lds Gv */
2601 2c0262af bellard
        op = R_DS;
2602 2c0262af bellard
        goto do_lxx;
2603 2c0262af bellard
    case 0x1b2: /* lss Gv */
2604 2c0262af bellard
        op = R_SS;
2605 2c0262af bellard
        goto do_lxx;
2606 2c0262af bellard
    case 0x1b4: /* lfs Gv */
2607 2c0262af bellard
        op = R_FS;
2608 2c0262af bellard
        goto do_lxx;
2609 2c0262af bellard
    case 0x1b5: /* lgs Gv */
2610 2c0262af bellard
        op = R_GS;
2611 2c0262af bellard
    do_lxx:
2612 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
2613 2c0262af bellard
        modrm = ldub(s->pc++);
2614 2c0262af bellard
        reg = (modrm >> 3) & 7;
2615 2c0262af bellard
        mod = (modrm >> 6) & 3;
2616 2c0262af bellard
        if (mod == 3)
2617 2c0262af bellard
            goto illegal_op;
2618 2c0262af bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2619 2c0262af bellard
        gen_op_ld_T1_A0[ot + s->mem_index]();
2620 2c0262af bellard
        gen_op_addl_A0_im(1 << (ot - OT_WORD + 1));
2621 2c0262af bellard
        /* load the segment first to handle exceptions properly */
2622 2c0262af bellard
        gen_op_lduw_T0_A0();
2623 2c0262af bellard
        gen_movl_seg_T0(s, op, pc_start - s->cs_base);
2624 2c0262af bellard
        /* then put the data */
2625 2c0262af bellard
        gen_op_mov_reg_T1[ot][reg]();
2626 2c0262af bellard
        if (s->is_jmp) {
2627 2c0262af bellard
            gen_op_jmp_im(s->pc - s->cs_base);
2628 2c0262af bellard
            gen_eob(s);
2629 2c0262af bellard
        }
2630 2c0262af bellard
        break;
2631 2c0262af bellard
        
2632 2c0262af bellard
        /************************/
2633 2c0262af bellard
        /* shifts */
2634 2c0262af bellard
    case 0xc0:
2635 2c0262af bellard
    case 0xc1:
2636 2c0262af bellard
        /* shift Ev,Ib */
2637 2c0262af bellard
        shift = 2;
2638 2c0262af bellard
    grp2:
2639 2c0262af bellard
        {
2640 2c0262af bellard
            if ((b & 1) == 0)
2641 2c0262af bellard
                ot = OT_BYTE;
2642 2c0262af bellard
            else
2643 2c0262af bellard
                ot = dflag ? OT_LONG : OT_WORD;
2644 2c0262af bellard
            
2645 2c0262af bellard
            modrm = ldub(s->pc++);
2646 2c0262af bellard
            mod = (modrm >> 6) & 3;
2647 2c0262af bellard
            rm = modrm & 7;
2648 2c0262af bellard
            op = (modrm >> 3) & 7;
2649 2c0262af bellard
            
2650 2c0262af bellard
            if (mod != 3) {
2651 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2652 2c0262af bellard
                opreg = OR_TMP0;
2653 2c0262af bellard
            } else {
2654 2c0262af bellard
                opreg = rm + OR_EAX;
2655 2c0262af bellard
            }
2656 2c0262af bellard
2657 2c0262af bellard
            /* simpler op */
2658 2c0262af bellard
            if (shift == 0) {
2659 2c0262af bellard
                gen_shift(s, op, ot, opreg, OR_ECX);
2660 2c0262af bellard
            } else {
2661 2c0262af bellard
                if (shift == 2) {
2662 2c0262af bellard
                    shift = ldub(s->pc++);
2663 2c0262af bellard
                }
2664 2c0262af bellard
                gen_shifti(s, op, ot, opreg, shift);
2665 2c0262af bellard
            }
2666 2c0262af bellard
        }
2667 2c0262af bellard
        break;
2668 2c0262af bellard
    case 0xd0:
2669 2c0262af bellard
    case 0xd1:
2670 2c0262af bellard
        /* shift Ev,1 */
2671 2c0262af bellard
        shift = 1;
2672 2c0262af bellard
        goto grp2;
2673 2c0262af bellard
    case 0xd2:
2674 2c0262af bellard
    case 0xd3:
2675 2c0262af bellard
        /* shift Ev,cl */
2676 2c0262af bellard
        shift = 0;
2677 2c0262af bellard
        goto grp2;
2678 2c0262af bellard
2679 2c0262af bellard
    case 0x1a4: /* shld imm */
2680 2c0262af bellard
        op = 0;
2681 2c0262af bellard
        shift = 1;
2682 2c0262af bellard
        goto do_shiftd;
2683 2c0262af bellard
    case 0x1a5: /* shld cl */
2684 2c0262af bellard
        op = 0;
2685 2c0262af bellard
        shift = 0;
2686 2c0262af bellard
        goto do_shiftd;
2687 2c0262af bellard
    case 0x1ac: /* shrd imm */
2688 2c0262af bellard
        op = 1;
2689 2c0262af bellard
        shift = 1;
2690 2c0262af bellard
        goto do_shiftd;
2691 2c0262af bellard
    case 0x1ad: /* shrd cl */
2692 2c0262af bellard
        op = 1;
2693 2c0262af bellard
        shift = 0;
2694 2c0262af bellard
    do_shiftd:
2695 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
2696 2c0262af bellard
        modrm = ldub(s->pc++);
2697 2c0262af bellard
        mod = (modrm >> 6) & 3;
2698 2c0262af bellard
        rm = modrm & 7;
2699 2c0262af bellard
        reg = (modrm >> 3) & 7;
2700 2c0262af bellard
        
2701 2c0262af bellard
        if (mod != 3) {
2702 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2703 2c0262af bellard
            gen_op_ld_T0_A0[ot + s->mem_index]();
2704 2c0262af bellard
        } else {
2705 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][rm]();
2706 2c0262af bellard
        }
2707 2c0262af bellard
        gen_op_mov_TN_reg[ot][1][reg]();
2708 2c0262af bellard
        
2709 2c0262af bellard
        if (shift) {
2710 2c0262af bellard
            val = ldub(s->pc++);
2711 2c0262af bellard
            val &= 0x1f;
2712 2c0262af bellard
            if (val) {
2713 2c0262af bellard
                if (mod == 3)
2714 2c0262af bellard
                    gen_op_shiftd_T0_T1_im_cc[ot - OT_WORD][op](val);
2715 2c0262af bellard
                else
2716 2c0262af bellard
                    gen_op_shiftd_mem_T0_T1_im_cc[ot - OT_WORD][op](val);
2717 2c0262af bellard
                if (op == 0 && ot != OT_WORD)
2718 2c0262af bellard
                    s->cc_op = CC_OP_SHLB + ot;
2719 2c0262af bellard
                else
2720 2c0262af bellard
                    s->cc_op = CC_OP_SARB + ot;
2721 2c0262af bellard
            }
2722 2c0262af bellard
        } else {
2723 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
2724 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
2725 2c0262af bellard
            if (mod == 3)
2726 2c0262af bellard
                gen_op_shiftd_T0_T1_ECX_cc[ot - OT_WORD][op]();
2727 2c0262af bellard
            else
2728 2c0262af bellard
                gen_op_shiftd_mem_T0_T1_ECX_cc[ot - OT_WORD][op]();
2729 2c0262af bellard
            s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
2730 2c0262af bellard
        }
2731 2c0262af bellard
        if (mod == 3) {
2732 2c0262af bellard
            gen_op_mov_reg_T0[ot][rm]();
2733 2c0262af bellard
        }
2734 2c0262af bellard
        break;
2735 2c0262af bellard
2736 2c0262af bellard
        /************************/
2737 2c0262af bellard
        /* floats */
2738 2c0262af bellard
    case 0xd8 ... 0xdf: 
2739 2c0262af bellard
        modrm = ldub(s->pc++);
2740 2c0262af bellard
        mod = (modrm >> 6) & 3;
2741 2c0262af bellard
        rm = modrm & 7;
2742 2c0262af bellard
        op = ((b & 7) << 3) | ((modrm >> 3) & 7);
2743 2c0262af bellard
        
2744 2c0262af bellard
        if (mod != 3) {
2745 2c0262af bellard
            /* memory op */
2746 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2747 2c0262af bellard
            switch(op) {
2748 2c0262af bellard
            case 0x00 ... 0x07: /* fxxxs */
2749 2c0262af bellard
            case 0x10 ... 0x17: /* fixxxl */
2750 2c0262af bellard
            case 0x20 ... 0x27: /* fxxxl */
2751 2c0262af bellard
            case 0x30 ... 0x37: /* fixxx */
2752 2c0262af bellard
                {
2753 2c0262af bellard
                    int op1;
2754 2c0262af bellard
                    op1 = op & 7;
2755 2c0262af bellard
2756 2c0262af bellard
                    switch(op >> 4) {
2757 2c0262af bellard
                    case 0:
2758 2c0262af bellard
                        gen_op_flds_FT0_A0();
2759 2c0262af bellard
                        break;
2760 2c0262af bellard
                    case 1:
2761 2c0262af bellard
                        gen_op_fildl_FT0_A0();
2762 2c0262af bellard
                        break;
2763 2c0262af bellard
                    case 2:
2764 2c0262af bellard
                        gen_op_fldl_FT0_A0();
2765 2c0262af bellard
                        break;
2766 2c0262af bellard
                    case 3:
2767 2c0262af bellard
                    default:
2768 2c0262af bellard
                        gen_op_fild_FT0_A0();
2769 2c0262af bellard
                        break;
2770 2c0262af bellard
                    }
2771 2c0262af bellard
                    
2772 2c0262af bellard
                    gen_op_fp_arith_ST0_FT0[op1]();
2773 2c0262af bellard
                    if (op1 == 3) {
2774 2c0262af bellard
                        /* fcomp needs pop */
2775 2c0262af bellard
                        gen_op_fpop();
2776 2c0262af bellard
                    }
2777 2c0262af bellard
                }
2778 2c0262af bellard
                break;
2779 2c0262af bellard
            case 0x08: /* flds */
2780 2c0262af bellard
            case 0x0a: /* fsts */
2781 2c0262af bellard
            case 0x0b: /* fstps */
2782 2c0262af bellard
            case 0x18: /* fildl */
2783 2c0262af bellard
            case 0x1a: /* fistl */
2784 2c0262af bellard
            case 0x1b: /* fistpl */
2785 2c0262af bellard
            case 0x28: /* fldl */
2786 2c0262af bellard
            case 0x2a: /* fstl */
2787 2c0262af bellard
            case 0x2b: /* fstpl */
2788 2c0262af bellard
            case 0x38: /* filds */
2789 2c0262af bellard
            case 0x3a: /* fists */
2790 2c0262af bellard
            case 0x3b: /* fistps */
2791 2c0262af bellard
                
2792 2c0262af bellard
                switch(op & 7) {
2793 2c0262af bellard
                case 0:
2794 2c0262af bellard
                    switch(op >> 4) {
2795 2c0262af bellard
                    case 0:
2796 2c0262af bellard
                        gen_op_flds_ST0_A0();
2797 2c0262af bellard
                        break;
2798 2c0262af bellard
                    case 1:
2799 2c0262af bellard
                        gen_op_fildl_ST0_A0();
2800 2c0262af bellard
                        break;
2801 2c0262af bellard
                    case 2:
2802 2c0262af bellard
                        gen_op_fldl_ST0_A0();
2803 2c0262af bellard
                        break;
2804 2c0262af bellard
                    case 3:
2805 2c0262af bellard
                    default:
2806 2c0262af bellard
                        gen_op_fild_ST0_A0();
2807 2c0262af bellard
                        break;
2808 2c0262af bellard
                    }
2809 2c0262af bellard
                    break;
2810 2c0262af bellard
                default:
2811 2c0262af bellard
                    switch(op >> 4) {
2812 2c0262af bellard
                    case 0:
2813 2c0262af bellard
                        gen_op_fsts_ST0_A0();
2814 2c0262af bellard
                        break;
2815 2c0262af bellard
                    case 1:
2816 2c0262af bellard
                        gen_op_fistl_ST0_A0();
2817 2c0262af bellard
                        break;
2818 2c0262af bellard
                    case 2:
2819 2c0262af bellard
                        gen_op_fstl_ST0_A0();
2820 2c0262af bellard
                        break;
2821 2c0262af bellard
                    case 3:
2822 2c0262af bellard
                    default:
2823 2c0262af bellard
                        gen_op_fist_ST0_A0();
2824 2c0262af bellard
                        break;
2825 2c0262af bellard
                    }
2826 2c0262af bellard
                    if ((op & 7) == 3)
2827 2c0262af bellard
                        gen_op_fpop();
2828 2c0262af bellard
                    break;
2829 2c0262af bellard
                }
2830 2c0262af bellard
                break;
2831 2c0262af bellard
            case 0x0c: /* fldenv mem */
2832 2c0262af bellard
                gen_op_fldenv_A0(s->dflag);
2833 2c0262af bellard
                break;
2834 2c0262af bellard
            case 0x0d: /* fldcw mem */
2835 2c0262af bellard
                gen_op_fldcw_A0();
2836 2c0262af bellard
                break;
2837 2c0262af bellard
            case 0x0e: /* fnstenv mem */
2838 2c0262af bellard
                gen_op_fnstenv_A0(s->dflag);
2839 2c0262af bellard
                break;
2840 2c0262af bellard
            case 0x0f: /* fnstcw mem */
2841 2c0262af bellard
                gen_op_fnstcw_A0();
2842 2c0262af bellard
                break;
2843 2c0262af bellard
            case 0x1d: /* fldt mem */
2844 2c0262af bellard
                gen_op_fldt_ST0_A0();
2845 2c0262af bellard
                break;
2846 2c0262af bellard
            case 0x1f: /* fstpt mem */
2847 2c0262af bellard
                gen_op_fstt_ST0_A0();
2848 2c0262af bellard
                gen_op_fpop();
2849 2c0262af bellard
                break;
2850 2c0262af bellard
            case 0x2c: /* frstor mem */
2851 2c0262af bellard
                gen_op_frstor_A0(s->dflag);
2852 2c0262af bellard
                break;
2853 2c0262af bellard
            case 0x2e: /* fnsave mem */
2854 2c0262af bellard
                gen_op_fnsave_A0(s->dflag);
2855 2c0262af bellard
                break;
2856 2c0262af bellard
            case 0x2f: /* fnstsw mem */
2857 2c0262af bellard
                gen_op_fnstsw_A0();
2858 2c0262af bellard
                break;
2859 2c0262af bellard
            case 0x3c: /* fbld */
2860 2c0262af bellard
                gen_op_fbld_ST0_A0();
2861 2c0262af bellard
                break;
2862 2c0262af bellard
            case 0x3e: /* fbstp */
2863 2c0262af bellard
                gen_op_fbst_ST0_A0();
2864 2c0262af bellard
                gen_op_fpop();
2865 2c0262af bellard
                break;
2866 2c0262af bellard
            case 0x3d: /* fildll */
2867 2c0262af bellard
                gen_op_fildll_ST0_A0();
2868 2c0262af bellard
                break;
2869 2c0262af bellard
            case 0x3f: /* fistpll */
2870 2c0262af bellard
                gen_op_fistll_ST0_A0();
2871 2c0262af bellard
                gen_op_fpop();
2872 2c0262af bellard
                break;
2873 2c0262af bellard
            default:
2874 2c0262af bellard
                goto illegal_op;
2875 2c0262af bellard
            }
2876 2c0262af bellard
        } else {
2877 2c0262af bellard
            /* register float ops */
2878 2c0262af bellard
            opreg = rm;
2879 2c0262af bellard
2880 2c0262af bellard
            switch(op) {
2881 2c0262af bellard
            case 0x08: /* fld sti */
2882 2c0262af bellard
                gen_op_fpush();
2883 2c0262af bellard
                gen_op_fmov_ST0_STN((opreg + 1) & 7);
2884 2c0262af bellard
                break;
2885 2c0262af bellard
            case 0x09: /* fxchg sti */
2886 2c0262af bellard
                gen_op_fxchg_ST0_STN(opreg);
2887 2c0262af bellard
                break;
2888 2c0262af bellard
            case 0x0a: /* grp d9/2 */
2889 2c0262af bellard
                switch(rm) {
2890 2c0262af bellard
                case 0: /* fnop */
2891 2c0262af bellard
                    break;
2892 2c0262af bellard
                default:
2893 2c0262af bellard
                    goto illegal_op;
2894 2c0262af bellard
                }
2895 2c0262af bellard
                break;
2896 2c0262af bellard
            case 0x0c: /* grp d9/4 */
2897 2c0262af bellard
                switch(rm) {
2898 2c0262af bellard
                case 0: /* fchs */
2899 2c0262af bellard
                    gen_op_fchs_ST0();
2900 2c0262af bellard
                    break;
2901 2c0262af bellard
                case 1: /* fabs */
2902 2c0262af bellard
                    gen_op_fabs_ST0();
2903 2c0262af bellard
                    break;
2904 2c0262af bellard
                case 4: /* ftst */
2905 2c0262af bellard
                    gen_op_fldz_FT0();
2906 2c0262af bellard
                    gen_op_fcom_ST0_FT0();
2907 2c0262af bellard
                    break;
2908 2c0262af bellard
                case 5: /* fxam */
2909 2c0262af bellard
                    gen_op_fxam_ST0();
2910 2c0262af bellard
                    break;
2911 2c0262af bellard
                default:
2912 2c0262af bellard
                    goto illegal_op;
2913 2c0262af bellard
                }
2914 2c0262af bellard
                break;
2915 2c0262af bellard
            case 0x0d: /* grp d9/5 */
2916 2c0262af bellard
                {
2917 2c0262af bellard
                    switch(rm) {
2918 2c0262af bellard
                    case 0:
2919 2c0262af bellard
                        gen_op_fpush();
2920 2c0262af bellard
                        gen_op_fld1_ST0();
2921 2c0262af bellard
                        break;
2922 2c0262af bellard
                    case 1:
2923 2c0262af bellard
                        gen_op_fpush();
2924 2c0262af bellard
                        gen_op_fldl2t_ST0();
2925 2c0262af bellard
                        break;
2926 2c0262af bellard
                    case 2:
2927 2c0262af bellard
                        gen_op_fpush();
2928 2c0262af bellard
                        gen_op_fldl2e_ST0();
2929 2c0262af bellard
                        break;
2930 2c0262af bellard
                    case 3:
2931 2c0262af bellard
                        gen_op_fpush();
2932 2c0262af bellard
                        gen_op_fldpi_ST0();
2933 2c0262af bellard
                        break;
2934 2c0262af bellard
                    case 4:
2935 2c0262af bellard
                        gen_op_fpush();
2936 2c0262af bellard
                        gen_op_fldlg2_ST0();
2937 2c0262af bellard
                        break;
2938 2c0262af bellard
                    case 5:
2939 2c0262af bellard
                        gen_op_fpush();
2940 2c0262af bellard
                        gen_op_fldln2_ST0();
2941 2c0262af bellard
                        break;
2942 2c0262af bellard
                    case 6:
2943 2c0262af bellard
                        gen_op_fpush();
2944 2c0262af bellard
                        gen_op_fldz_ST0();
2945 2c0262af bellard
                        break;
2946 2c0262af bellard
                    default:
2947 2c0262af bellard
                        goto illegal_op;
2948 2c0262af bellard
                    }
2949 2c0262af bellard
                }
2950 2c0262af bellard
                break;
2951 2c0262af bellard
            case 0x0e: /* grp d9/6 */
2952 2c0262af bellard
                switch(rm) {
2953 2c0262af bellard
                case 0: /* f2xm1 */
2954 2c0262af bellard
                    gen_op_f2xm1();
2955 2c0262af bellard
                    break;
2956 2c0262af bellard
                case 1: /* fyl2x */
2957 2c0262af bellard
                    gen_op_fyl2x();
2958 2c0262af bellard
                    break;
2959 2c0262af bellard
                case 2: /* fptan */
2960 2c0262af bellard
                    gen_op_fptan();
2961 2c0262af bellard
                    break;
2962 2c0262af bellard
                case 3: /* fpatan */
2963 2c0262af bellard
                    gen_op_fpatan();
2964 2c0262af bellard
                    break;
2965 2c0262af bellard
                case 4: /* fxtract */
2966 2c0262af bellard
                    gen_op_fxtract();
2967 2c0262af bellard
                    break;
2968 2c0262af bellard
                case 5: /* fprem1 */
2969 2c0262af bellard
                    gen_op_fprem1();
2970 2c0262af bellard
                    break;
2971 2c0262af bellard
                case 6: /* fdecstp */
2972 2c0262af bellard
                    gen_op_fdecstp();
2973 2c0262af bellard
                    break;
2974 2c0262af bellard
                default:
2975 2c0262af bellard
                case 7: /* fincstp */
2976 2c0262af bellard
                    gen_op_fincstp();
2977 2c0262af bellard
                    break;
2978 2c0262af bellard
                }
2979 2c0262af bellard
                break;
2980 2c0262af bellard
            case 0x0f: /* grp d9/7 */
2981 2c0262af bellard
                switch(rm) {
2982 2c0262af bellard
                case 0: /* fprem */
2983 2c0262af bellard
                    gen_op_fprem();
2984 2c0262af bellard
                    break;
2985 2c0262af bellard
                case 1: /* fyl2xp1 */
2986 2c0262af bellard
                    gen_op_fyl2xp1();
2987 2c0262af bellard
                    break;
2988 2c0262af bellard
                case 2: /* fsqrt */
2989 2c0262af bellard
                    gen_op_fsqrt();
2990 2c0262af bellard
                    break;
2991 2c0262af bellard
                case 3: /* fsincos */
2992 2c0262af bellard
                    gen_op_fsincos();
2993 2c0262af bellard
                    break;
2994 2c0262af bellard
                case 5: /* fscale */
2995 2c0262af bellard
                    gen_op_fscale();
2996 2c0262af bellard
                    break;
2997 2c0262af bellard
                case 4: /* frndint */
2998 2c0262af bellard
                    gen_op_frndint();
2999 2c0262af bellard
                    break;
3000 2c0262af bellard
                case 6: /* fsin */
3001 2c0262af bellard
                    gen_op_fsin();
3002 2c0262af bellard
                    break;
3003 2c0262af bellard
                default:
3004 2c0262af bellard
                case 7: /* fcos */
3005 2c0262af bellard
                    gen_op_fcos();
3006 2c0262af bellard
                    break;
3007 2c0262af bellard
                }
3008 2c0262af bellard
                break;
3009 2c0262af bellard
            case 0x00: case 0x01: case 0x04 ... 0x07: /* fxxx st, sti */
3010 2c0262af bellard
            case 0x20: case 0x21: case 0x24 ... 0x27: /* fxxx sti, st */
3011 2c0262af bellard
            case 0x30: case 0x31: case 0x34 ... 0x37: /* fxxxp sti, st */
3012 2c0262af bellard
                {
3013 2c0262af bellard
                    int op1;
3014 2c0262af bellard
                    
3015 2c0262af bellard
                    op1 = op & 7;
3016 2c0262af bellard
                    if (op >= 0x20) {
3017 2c0262af bellard
                        gen_op_fp_arith_STN_ST0[op1](opreg);
3018 2c0262af bellard
                        if (op >= 0x30)
3019 2c0262af bellard
                            gen_op_fpop();
3020 2c0262af bellard
                    } else {
3021 2c0262af bellard
                        gen_op_fmov_FT0_STN(opreg);
3022 2c0262af bellard
                        gen_op_fp_arith_ST0_FT0[op1]();
3023 2c0262af bellard
                    }
3024 2c0262af bellard
                }
3025 2c0262af bellard
                break;
3026 2c0262af bellard
            case 0x02: /* fcom */
3027 2c0262af bellard
                gen_op_fmov_FT0_STN(opreg);
3028 2c0262af bellard
                gen_op_fcom_ST0_FT0();
3029 2c0262af bellard
                break;
3030 2c0262af bellard
            case 0x03: /* fcomp */
3031 2c0262af bellard
                gen_op_fmov_FT0_STN(opreg);
3032 2c0262af bellard
                gen_op_fcom_ST0_FT0();
3033 2c0262af bellard
                gen_op_fpop();
3034 2c0262af bellard
                break;
3035 2c0262af bellard
            case 0x15: /* da/5 */
3036 2c0262af bellard
                switch(rm) {
3037 2c0262af bellard
                case 1: /* fucompp */
3038 2c0262af bellard
                    gen_op_fmov_FT0_STN(1);
3039 2c0262af bellard
                    gen_op_fucom_ST0_FT0();
3040 2c0262af bellard
                    gen_op_fpop();
3041 2c0262af bellard
                    gen_op_fpop();
3042 2c0262af bellard
                    break;
3043 2c0262af bellard
                default:
3044 2c0262af bellard
                    goto illegal_op;
3045 2c0262af bellard
                }
3046 2c0262af bellard
                break;
3047 2c0262af bellard
            case 0x1c:
3048 2c0262af bellard
                switch(rm) {
3049 2c0262af bellard
                case 0: /* feni (287 only, just do nop here) */
3050 2c0262af bellard
                    break;
3051 2c0262af bellard
                case 1: /* fdisi (287 only, just do nop here) */
3052 2c0262af bellard
                    break;
3053 2c0262af bellard
                case 2: /* fclex */
3054 2c0262af bellard
                    gen_op_fclex();
3055 2c0262af bellard
                    break;
3056 2c0262af bellard
                case 3: /* fninit */
3057 2c0262af bellard
                    gen_op_fninit();
3058 2c0262af bellard
                    break;
3059 2c0262af bellard
                case 4: /* fsetpm (287 only, just do nop here) */
3060 2c0262af bellard
                    break;
3061 2c0262af bellard
                default:
3062 2c0262af bellard
                    goto illegal_op;
3063 2c0262af bellard
                }
3064 2c0262af bellard
                break;
3065 2c0262af bellard
            case 0x1d: /* fucomi */
3066 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
3067 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
3068 2c0262af bellard
                gen_op_fmov_FT0_STN(opreg);
3069 2c0262af bellard
                gen_op_fucomi_ST0_FT0();
3070 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
3071 2c0262af bellard
                break;
3072 2c0262af bellard
            case 0x1e: /* fcomi */
3073 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
3074 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
3075 2c0262af bellard
                gen_op_fmov_FT0_STN(opreg);
3076 2c0262af bellard
                gen_op_fcomi_ST0_FT0();
3077 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
3078 2c0262af bellard
                break;
3079 2c0262af bellard
            case 0x2a: /* fst sti */
3080 2c0262af bellard
                gen_op_fmov_STN_ST0(opreg);
3081 2c0262af bellard
                break;
3082 2c0262af bellard
            case 0x2b: /* fstp sti */
3083 2c0262af bellard
                gen_op_fmov_STN_ST0(opreg);
3084 2c0262af bellard
                gen_op_fpop();
3085 2c0262af bellard
                break;
3086 2c0262af bellard
            case 0x2c: /* fucom st(i) */
3087 2c0262af bellard
                gen_op_fmov_FT0_STN(opreg);
3088 2c0262af bellard
                gen_op_fucom_ST0_FT0();
3089 2c0262af bellard
                break;
3090 2c0262af bellard
            case 0x2d: /* fucomp st(i) */
3091 2c0262af bellard
                gen_op_fmov_FT0_STN(opreg);
3092 2c0262af bellard
                gen_op_fucom_ST0_FT0();
3093 2c0262af bellard
                gen_op_fpop();
3094 2c0262af bellard
                break;
3095 2c0262af bellard
            case 0x33: /* de/3 */
3096 2c0262af bellard
                switch(rm) {
3097 2c0262af bellard
                case 1: /* fcompp */
3098 2c0262af bellard
                    gen_op_fmov_FT0_STN(1);
3099 2c0262af bellard
                    gen_op_fcom_ST0_FT0();
3100 2c0262af bellard
                    gen_op_fpop();
3101 2c0262af bellard
                    gen_op_fpop();
3102 2c0262af bellard
                    break;
3103 2c0262af bellard
                default:
3104 2c0262af bellard
                    goto illegal_op;
3105 2c0262af bellard
                }
3106 2c0262af bellard
                break;
3107 2c0262af bellard
            case 0x3c: /* df/4 */
3108 2c0262af bellard
                switch(rm) {
3109 2c0262af bellard
                case 0:
3110 2c0262af bellard
                    gen_op_fnstsw_EAX();
3111 2c0262af bellard
                    break;
3112 2c0262af bellard
                default:
3113 2c0262af bellard
                    goto illegal_op;
3114 2c0262af bellard
                }
3115 2c0262af bellard
                break;
3116 2c0262af bellard
            case 0x3d: /* fucomip */
3117 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
3118 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
3119 2c0262af bellard
                gen_op_fmov_FT0_STN(opreg);
3120 2c0262af bellard
                gen_op_fucomi_ST0_FT0();
3121 2c0262af bellard
                gen_op_fpop();
3122 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
3123 2c0262af bellard
                break;
3124 2c0262af bellard
            case 0x3e: /* fcomip */
3125 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
3126 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
3127 2c0262af bellard
                gen_op_fmov_FT0_STN(opreg);
3128 2c0262af bellard
                gen_op_fcomi_ST0_FT0();
3129 2c0262af bellard
                gen_op_fpop();
3130 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
3131 2c0262af bellard
                break;
3132 2c0262af bellard
            default:
3133 2c0262af bellard
                goto illegal_op;
3134 2c0262af bellard
            }
3135 2c0262af bellard
        }
3136 2c0262af bellard
        break;
3137 2c0262af bellard
        /************************/
3138 2c0262af bellard
        /* string ops */
3139 2c0262af bellard
3140 2c0262af bellard
    case 0xa4: /* movsS */
3141 2c0262af bellard
    case 0xa5:
3142 2c0262af bellard
        if ((b & 1) == 0)
3143 2c0262af bellard
            ot = OT_BYTE;
3144 2c0262af bellard
        else
3145 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
3146 2c0262af bellard
3147 2c0262af bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
3148 2c0262af bellard
            gen_repz_movs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
3149 2c0262af bellard
        } else {
3150 2c0262af bellard
            gen_movs(s, ot);
3151 2c0262af bellard
        }
3152 2c0262af bellard
        break;
3153 2c0262af bellard
        
3154 2c0262af bellard
    case 0xaa: /* stosS */
3155 2c0262af bellard
    case 0xab:
3156 2c0262af bellard
        if ((b & 1) == 0)
3157 2c0262af bellard
            ot = OT_BYTE;
3158 2c0262af bellard
        else
3159 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
3160 2c0262af bellard
3161 2c0262af bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
3162 2c0262af bellard
            gen_repz_stos(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
3163 2c0262af bellard
        } else {
3164 2c0262af bellard
            gen_stos(s, ot);
3165 2c0262af bellard
        }
3166 2c0262af bellard
        break;
3167 2c0262af bellard
    case 0xac: /* lodsS */
3168 2c0262af bellard
    case 0xad:
3169 2c0262af bellard
        if ((b & 1) == 0)
3170 2c0262af bellard
            ot = OT_BYTE;
3171 2c0262af bellard
        else
3172 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
3173 2c0262af bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
3174 2c0262af bellard
            gen_repz_lods(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
3175 2c0262af bellard
        } else {
3176 2c0262af bellard
            gen_lods(s, ot);
3177 2c0262af bellard
        }
3178 2c0262af bellard
        break;
3179 2c0262af bellard
    case 0xae: /* scasS */
3180 2c0262af bellard
    case 0xaf:
3181 2c0262af bellard
        if ((b & 1) == 0)
3182 2c0262af bellard
            ot = OT_BYTE;
3183 2c0262af bellard
        else
3184 2c0262af bellard
                ot = dflag ? OT_LONG : OT_WORD;
3185 2c0262af bellard
        if (prefixes & PREFIX_REPNZ) {
3186 2c0262af bellard
            gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1);
3187 2c0262af bellard
        } else if (prefixes & PREFIX_REPZ) {
3188 2c0262af bellard
            gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0);
3189 2c0262af bellard
        } else {
3190 2c0262af bellard
            gen_scas(s, ot);
3191 2c0262af bellard
            s->cc_op = CC_OP_SUBB + ot;
3192 2c0262af bellard
        }
3193 2c0262af bellard
        break;
3194 2c0262af bellard
3195 2c0262af bellard
    case 0xa6: /* cmpsS */
3196 2c0262af bellard
    case 0xa7:
3197 2c0262af bellard
        if ((b & 1) == 0)
3198 2c0262af bellard
            ot = OT_BYTE;
3199 2c0262af bellard
        else
3200 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
3201 2c0262af bellard
        if (prefixes & PREFIX_REPNZ) {
3202 2c0262af bellard
            gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1);
3203 2c0262af bellard
        } else if (prefixes & PREFIX_REPZ) {
3204 2c0262af bellard
            gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0);
3205 2c0262af bellard
        } else {
3206 2c0262af bellard
            gen_cmps(s, ot);
3207 2c0262af bellard
            s->cc_op = CC_OP_SUBB + ot;
3208 2c0262af bellard
        }
3209 2c0262af bellard
        break;
3210 2c0262af bellard
    case 0x6c: /* insS */
3211 2c0262af bellard
    case 0x6d:
3212 2c0262af bellard
        if (s->pe && (s->cpl > s->iopl || s->vm86)) {
3213 2c0262af bellard
            /* NOTE: even for (E)CX = 0 the exception is raised */
3214 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3215 2c0262af bellard
        } else {
3216 2c0262af bellard
            if ((b & 1) == 0)
3217 2c0262af bellard
                ot = OT_BYTE;
3218 2c0262af bellard
            else
3219 2c0262af bellard
                ot = dflag ? OT_LONG : OT_WORD;
3220 2c0262af bellard
            if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
3221 2c0262af bellard
                gen_repz_ins(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
3222 2c0262af bellard
            } else {
3223 2c0262af bellard
                gen_ins(s, ot);
3224 2c0262af bellard
            }
3225 2c0262af bellard
        }
3226 2c0262af bellard
        break;
3227 2c0262af bellard
    case 0x6e: /* outsS */
3228 2c0262af bellard
    case 0x6f:
3229 2c0262af bellard
        if (s->pe && (s->cpl > s->iopl || s->vm86)) {
3230 2c0262af bellard
            /* NOTE: even for (E)CX = 0 the exception is raised */
3231 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3232 2c0262af bellard
        } else {
3233 2c0262af bellard
            if ((b & 1) == 0)
3234 2c0262af bellard
                ot = OT_BYTE;
3235 2c0262af bellard
            else
3236 2c0262af bellard
                ot = dflag ? OT_LONG : OT_WORD;
3237 2c0262af bellard
            if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
3238 2c0262af bellard
                gen_repz_outs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
3239 2c0262af bellard
            } else {
3240 2c0262af bellard
                gen_outs(s, ot);
3241 2c0262af bellard
            }
3242 2c0262af bellard
        }
3243 2c0262af bellard
        break;
3244 2c0262af bellard
3245 2c0262af bellard
        /************************/
3246 2c0262af bellard
        /* port I/O */
3247 2c0262af bellard
    case 0xe4:
3248 2c0262af bellard
    case 0xe5:
3249 2c0262af bellard
        if (s->pe && (s->cpl > s->iopl || s->vm86)) {
3250 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3251 2c0262af bellard
        } else {
3252 2c0262af bellard
            if ((b & 1) == 0)
3253 2c0262af bellard
                ot = OT_BYTE;
3254 2c0262af bellard
            else
3255 2c0262af bellard
                ot = dflag ? OT_LONG : OT_WORD;
3256 2c0262af bellard
            val = ldub(s->pc++);
3257 2c0262af bellard
            gen_op_movl_T0_im(val);
3258 2c0262af bellard
            gen_op_in[ot]();
3259 2c0262af bellard
            gen_op_mov_reg_T1[ot][R_EAX]();
3260 2c0262af bellard
        }
3261 2c0262af bellard
        break;
3262 2c0262af bellard
    case 0xe6:
3263 2c0262af bellard
    case 0xe7:
3264 2c0262af bellard
        if (s->pe && (s->cpl > s->iopl || s->vm86)) {
3265 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3266 2c0262af bellard
        } else {
3267 2c0262af bellard
            if ((b & 1) == 0)
3268 2c0262af bellard
                ot = OT_BYTE;
3269 2c0262af bellard
            else
3270 2c0262af bellard
                ot = dflag ? OT_LONG : OT_WORD;
3271 2c0262af bellard
            val = ldub(s->pc++);
3272 2c0262af bellard
            gen_op_movl_T0_im(val);
3273 2c0262af bellard
            gen_op_mov_TN_reg[ot][1][R_EAX]();
3274 2c0262af bellard
            gen_op_out[ot]();
3275 2c0262af bellard
        }
3276 2c0262af bellard
        break;
3277 2c0262af bellard
    case 0xec:
3278 2c0262af bellard
    case 0xed:
3279 2c0262af bellard
        if (s->pe && (s->cpl > s->iopl || s->vm86)) {
3280 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3281 2c0262af bellard
        } else {
3282 2c0262af bellard
            if ((b & 1) == 0)
3283 2c0262af bellard
                ot = OT_BYTE;
3284 2c0262af bellard
            else
3285 2c0262af bellard
                ot = dflag ? OT_LONG : OT_WORD;
3286 2c0262af bellard
            gen_op_mov_TN_reg[OT_WORD][0][R_EDX]();
3287 2c0262af bellard
            gen_op_in[ot]();
3288 2c0262af bellard
            gen_op_mov_reg_T1[ot][R_EAX]();
3289 2c0262af bellard
        }
3290 2c0262af bellard
        break;
3291 2c0262af bellard
    case 0xee:
3292 2c0262af bellard
    case 0xef:
3293 2c0262af bellard
        if (s->pe && (s->cpl > s->iopl || s->vm86)) {
3294 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3295 2c0262af bellard
        } else {
3296 2c0262af bellard
            if ((b & 1) == 0)
3297 2c0262af bellard
                ot = OT_BYTE;
3298 2c0262af bellard
            else
3299 2c0262af bellard
                ot = dflag ? OT_LONG : OT_WORD;
3300 2c0262af bellard
            gen_op_mov_TN_reg[OT_WORD][0][R_EDX]();
3301 2c0262af bellard
            gen_op_mov_TN_reg[ot][1][R_EAX]();
3302 2c0262af bellard
            gen_op_out[ot]();
3303 2c0262af bellard
        }
3304 2c0262af bellard
        break;
3305 2c0262af bellard
3306 2c0262af bellard
        /************************/
3307 2c0262af bellard
        /* control */
3308 2c0262af bellard
    case 0xc2: /* ret im */
3309 2c0262af bellard
        val = ldsw(s->pc);
3310 2c0262af bellard
        s->pc += 2;
3311 2c0262af bellard
        gen_pop_T0(s);
3312 2c0262af bellard
        gen_stack_update(s, val + (2 << s->dflag));
3313 2c0262af bellard
        if (s->dflag == 0)
3314 2c0262af bellard
            gen_op_andl_T0_ffff();
3315 2c0262af bellard
        gen_op_jmp_T0();
3316 2c0262af bellard
        gen_eob(s);
3317 2c0262af bellard
        break;
3318 2c0262af bellard
    case 0xc3: /* ret */
3319 2c0262af bellard
        gen_pop_T0(s);
3320 2c0262af bellard
        gen_pop_update(s);
3321 2c0262af bellard
        if (s->dflag == 0)
3322 2c0262af bellard
            gen_op_andl_T0_ffff();
3323 2c0262af bellard
        gen_op_jmp_T0();
3324 2c0262af bellard
        gen_eob(s);
3325 2c0262af bellard
        break;
3326 2c0262af bellard
    case 0xca: /* lret im */
3327 2c0262af bellard
        val = ldsw(s->pc);
3328 2c0262af bellard
        s->pc += 2;
3329 2c0262af bellard
    do_lret:
3330 2c0262af bellard
        if (s->pe && !s->vm86) {
3331 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
3332 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
3333 2c0262af bellard
            gen_op_jmp_im(pc_start - s->cs_base);
3334 2c0262af bellard
            gen_op_lret_protected(s->dflag, val);
3335 2c0262af bellard
        } else {
3336 2c0262af bellard
            gen_stack_A0(s);
3337 2c0262af bellard
            /* pop offset */
3338 2c0262af bellard
            gen_op_ld_T0_A0[1 + s->dflag + s->mem_index]();
3339 2c0262af bellard
            if (s->dflag == 0)
3340 2c0262af bellard
                gen_op_andl_T0_ffff();
3341 2c0262af bellard
            /* NOTE: keeping EIP updated is not a problem in case of
3342 2c0262af bellard
               exception */
3343 2c0262af bellard
            gen_op_jmp_T0();
3344 2c0262af bellard
            /* pop selector */
3345 2c0262af bellard
            gen_op_addl_A0_im(2 << s->dflag);
3346 2c0262af bellard
            gen_op_ld_T0_A0[1 + s->dflag + s->mem_index]();
3347 2c0262af bellard
            gen_op_movl_seg_T0_vm(offsetof(CPUX86State,segs[R_CS]));
3348 2c0262af bellard
            /* add stack offset */
3349 2c0262af bellard
            gen_stack_update(s, val + (4 << s->dflag));
3350 2c0262af bellard
        }
3351 2c0262af bellard
        gen_eob(s);
3352 2c0262af bellard
        break;
3353 2c0262af bellard
    case 0xcb: /* lret */
3354 2c0262af bellard
        val = 0;
3355 2c0262af bellard
        goto do_lret;
3356 2c0262af bellard
    case 0xcf: /* iret */
3357 2c0262af bellard
        if (!s->pe) {
3358 2c0262af bellard
            /* real mode */
3359 2c0262af bellard
            gen_op_iret_real(s->dflag);
3360 2c0262af bellard
            s->cc_op = CC_OP_EFLAGS;
3361 2c0262af bellard
        } else if (s->vm86 && s->iopl != 3) {
3362 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3363 2c0262af bellard
        } else {
3364 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
3365 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
3366 2c0262af bellard
            gen_op_jmp_im(pc_start - s->cs_base);
3367 2c0262af bellard
            gen_op_iret_protected(s->dflag);
3368 2c0262af bellard
            s->cc_op = CC_OP_EFLAGS;
3369 2c0262af bellard
        }
3370 2c0262af bellard
        gen_eob(s);
3371 2c0262af bellard
        break;
3372 2c0262af bellard
    case 0xe8: /* call im */
3373 2c0262af bellard
        {
3374 2c0262af bellard
            unsigned int next_eip;
3375 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
3376 2c0262af bellard
            val = insn_get(s, ot);
3377 2c0262af bellard
            next_eip = s->pc - s->cs_base;
3378 2c0262af bellard
            val += next_eip;
3379 2c0262af bellard
            if (s->dflag == 0)
3380 2c0262af bellard
                val &= 0xffff;
3381 2c0262af bellard
            gen_op_movl_T0_im(next_eip);
3382 2c0262af bellard
            gen_push_T0(s);
3383 2c0262af bellard
            gen_jmp(s, val);
3384 2c0262af bellard
        }
3385 2c0262af bellard
        break;
3386 2c0262af bellard
    case 0x9a: /* lcall im */
3387 2c0262af bellard
        {
3388 2c0262af bellard
            unsigned int selector, offset;
3389 2c0262af bellard
3390 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
3391 2c0262af bellard
            offset = insn_get(s, ot);
3392 2c0262af bellard
            selector = insn_get(s, OT_WORD);
3393 2c0262af bellard
            
3394 2c0262af bellard
            gen_op_movl_T0_im(selector);
3395 2c0262af bellard
            gen_op_movl_T1_im(offset);
3396 2c0262af bellard
        }
3397 2c0262af bellard
        goto do_lcall;
3398 2c0262af bellard
    case 0xe9: /* jmp */
3399 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
3400 2c0262af bellard
        val = insn_get(s, ot);
3401 2c0262af bellard
        val += s->pc - s->cs_base;
3402 2c0262af bellard
        if (s->dflag == 0)
3403 2c0262af bellard
            val = val & 0xffff;
3404 2c0262af bellard
        gen_jmp(s, val);
3405 2c0262af bellard
        break;
3406 2c0262af bellard
    case 0xea: /* ljmp im */
3407 2c0262af bellard
        {
3408 2c0262af bellard
            unsigned int selector, offset;
3409 2c0262af bellard
3410 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
3411 2c0262af bellard
            offset = insn_get(s, ot);
3412 2c0262af bellard
            selector = insn_get(s, OT_WORD);
3413 2c0262af bellard
            
3414 2c0262af bellard
            gen_op_movl_T0_im(selector);
3415 2c0262af bellard
            gen_op_movl_T1_im(offset);
3416 2c0262af bellard
        }
3417 2c0262af bellard
        goto do_ljmp;
3418 2c0262af bellard
    case 0xeb: /* jmp Jb */
3419 2c0262af bellard
        val = (int8_t)insn_get(s, OT_BYTE);
3420 2c0262af bellard
        val += s->pc - s->cs_base;
3421 2c0262af bellard
        if (s->dflag == 0)
3422 2c0262af bellard
            val = val & 0xffff;
3423 2c0262af bellard
        gen_jmp(s, val);
3424 2c0262af bellard
        break;
3425 2c0262af bellard
    case 0x70 ... 0x7f: /* jcc Jb */
3426 2c0262af bellard
        val = (int8_t)insn_get(s, OT_BYTE);
3427 2c0262af bellard
        goto do_jcc;
3428 2c0262af bellard
    case 0x180 ... 0x18f: /* jcc Jv */
3429 2c0262af bellard
        if (dflag) {
3430 2c0262af bellard
            val = insn_get(s, OT_LONG);
3431 2c0262af bellard
        } else {
3432 2c0262af bellard
            val = (int16_t)insn_get(s, OT_WORD); 
3433 2c0262af bellard
        }
3434 2c0262af bellard
    do_jcc:
3435 2c0262af bellard
        next_eip = s->pc - s->cs_base;
3436 2c0262af bellard
        val += next_eip;
3437 2c0262af bellard
        if (s->dflag == 0)
3438 2c0262af bellard
            val &= 0xffff;
3439 2c0262af bellard
        gen_jcc(s, b, val, next_eip);
3440 2c0262af bellard
        break;
3441 2c0262af bellard
3442 2c0262af bellard
    case 0x190 ... 0x19f: /* setcc Gv */
3443 2c0262af bellard
        modrm = ldub(s->pc++);
3444 2c0262af bellard
        gen_setcc(s, b);
3445 2c0262af bellard
        gen_ldst_modrm(s, modrm, OT_BYTE, OR_TMP0, 1);
3446 2c0262af bellard
        break;
3447 2c0262af bellard
    case 0x140 ... 0x14f: /* cmov Gv, Ev */
3448 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
3449 2c0262af bellard
        modrm = ldub(s->pc++);
3450 2c0262af bellard
        reg = (modrm >> 3) & 7;
3451 2c0262af bellard
        mod = (modrm >> 6) & 3;
3452 2c0262af bellard
        gen_setcc(s, b);
3453 2c0262af bellard
        if (mod != 3) {
3454 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3455 2c0262af bellard
            gen_op_ld_T1_A0[ot + s->mem_index]();
3456 2c0262af bellard
        } else {
3457 2c0262af bellard
            rm = modrm & 7;
3458 2c0262af bellard
            gen_op_mov_TN_reg[ot][1][rm]();
3459 2c0262af bellard
        }
3460 2c0262af bellard
        gen_op_cmov_reg_T1_T0[ot - OT_WORD][reg]();
3461 2c0262af bellard
        break;
3462 2c0262af bellard
        
3463 2c0262af bellard
        /************************/
3464 2c0262af bellard
        /* flags */
3465 2c0262af bellard
    case 0x9c: /* pushf */
3466 2c0262af bellard
        if (s->vm86 && s->iopl != 3) {
3467 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3468 2c0262af bellard
        } else {
3469 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
3470 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
3471 2c0262af bellard
            gen_op_movl_T0_eflags();
3472 2c0262af bellard
            gen_push_T0(s);
3473 2c0262af bellard
        }
3474 2c0262af bellard
        break;
3475 2c0262af bellard
    case 0x9d: /* popf */
3476 2c0262af bellard
        if (s->vm86 && s->iopl != 3) {
3477 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3478 2c0262af bellard
        } else {
3479 2c0262af bellard
            gen_pop_T0(s);
3480 2c0262af bellard
            if (s->cpl == 0) {
3481 2c0262af bellard
                if (s->dflag) {
3482 2c0262af bellard
                    gen_op_movl_eflags_T0_cpl0();
3483 2c0262af bellard
                } else {
3484 2c0262af bellard
                    gen_op_movw_eflags_T0_cpl0();
3485 2c0262af bellard
                }
3486 2c0262af bellard
            } else {
3487 2c0262af bellard
                if (s->dflag) {
3488 2c0262af bellard
                    gen_op_movl_eflags_T0();
3489 2c0262af bellard
                } else {
3490 2c0262af bellard
                    gen_op_movw_eflags_T0();
3491 2c0262af bellard
                }
3492 2c0262af bellard
            }
3493 2c0262af bellard
            gen_pop_update(s);
3494 2c0262af bellard
            s->cc_op = CC_OP_EFLAGS;
3495 2c0262af bellard
            /* abort translation because TF flag may change */
3496 2c0262af bellard
            gen_op_jmp_im(s->pc - s->cs_base);
3497 2c0262af bellard
            gen_eob(s);
3498 2c0262af bellard
        }
3499 2c0262af bellard
        break;
3500 2c0262af bellard
    case 0x9e: /* sahf */
3501 2c0262af bellard
        gen_op_mov_TN_reg[OT_BYTE][0][R_AH]();
3502 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3503 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3504 2c0262af bellard
        gen_op_movb_eflags_T0();
3505 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
3506 2c0262af bellard
        break;
3507 2c0262af bellard
    case 0x9f: /* lahf */
3508 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3509 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3510 2c0262af bellard
        gen_op_movl_T0_eflags();
3511 2c0262af bellard
        gen_op_mov_reg_T0[OT_BYTE][R_AH]();
3512 2c0262af bellard
        break;
3513 2c0262af bellard
    case 0xf5: /* cmc */
3514 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3515 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3516 2c0262af bellard
        gen_op_cmc();
3517 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
3518 2c0262af bellard
        break;
3519 2c0262af bellard
    case 0xf8: /* clc */
3520 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3521 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3522 2c0262af bellard
        gen_op_clc();
3523 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
3524 2c0262af bellard
        break;
3525 2c0262af bellard
    case 0xf9: /* stc */
3526 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3527 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3528 2c0262af bellard
        gen_op_stc();
3529 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
3530 2c0262af bellard
        break;
3531 2c0262af bellard
    case 0xfc: /* cld */
3532 2c0262af bellard
        gen_op_cld();
3533 2c0262af bellard
        break;
3534 2c0262af bellard
    case 0xfd: /* std */
3535 2c0262af bellard
        gen_op_std();
3536 2c0262af bellard
        break;
3537 2c0262af bellard
3538 2c0262af bellard
        /************************/
3539 2c0262af bellard
        /* bit operations */
3540 2c0262af bellard
    case 0x1ba: /* bt/bts/btr/btc Gv, im */
3541 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
3542 2c0262af bellard
        modrm = ldub(s->pc++);
3543 2c0262af bellard
        op = (modrm >> 3) & 7;
3544 2c0262af bellard
        mod = (modrm >> 6) & 3;
3545 2c0262af bellard
        rm = modrm & 7;
3546 2c0262af bellard
        if (mod != 3) {
3547 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3548 2c0262af bellard
            gen_op_ld_T0_A0[ot + s->mem_index]();
3549 2c0262af bellard
        } else {
3550 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][rm]();
3551 2c0262af bellard
        }
3552 2c0262af bellard
        /* load shift */
3553 2c0262af bellard
        val = ldub(s->pc++);
3554 2c0262af bellard
        gen_op_movl_T1_im(val);
3555 2c0262af bellard
        if (op < 4)
3556 2c0262af bellard
            goto illegal_op;
3557 2c0262af bellard
        op -= 4;
3558 2c0262af bellard
        gen_op_btx_T0_T1_cc[ot - OT_WORD][op]();
3559 2c0262af bellard
        s->cc_op = CC_OP_SARB + ot;
3560 2c0262af bellard
        if (op != 0) {
3561 2c0262af bellard
            if (mod != 3)
3562 2c0262af bellard
                gen_op_st_T0_A0[ot + s->mem_index]();
3563 2c0262af bellard
            else
3564 2c0262af bellard
                gen_op_mov_reg_T0[ot][rm]();
3565 2c0262af bellard
            gen_op_update_bt_cc();
3566 2c0262af bellard
        }
3567 2c0262af bellard
        break;
3568 2c0262af bellard
    case 0x1a3: /* bt Gv, Ev */
3569 2c0262af bellard
        op = 0;
3570 2c0262af bellard
        goto do_btx;
3571 2c0262af bellard
    case 0x1ab: /* bts */
3572 2c0262af bellard
        op = 1;
3573 2c0262af bellard
        goto do_btx;
3574 2c0262af bellard
    case 0x1b3: /* btr */
3575 2c0262af bellard
        op = 2;
3576 2c0262af bellard
        goto do_btx;
3577 2c0262af bellard
    case 0x1bb: /* btc */
3578 2c0262af bellard
        op = 3;
3579 2c0262af bellard
    do_btx:
3580 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
3581 2c0262af bellard
        modrm = ldub(s->pc++);
3582 2c0262af bellard
        reg = (modrm >> 3) & 7;
3583 2c0262af bellard
        mod = (modrm >> 6) & 3;
3584 2c0262af bellard
        rm = modrm & 7;
3585 2c0262af bellard
        gen_op_mov_TN_reg[OT_LONG][1][reg]();
3586 2c0262af bellard
        if (mod != 3) {
3587 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3588 2c0262af bellard
            /* specific case: we need to add a displacement */
3589 2c0262af bellard
            if (ot == OT_WORD)
3590 2c0262af bellard
                gen_op_add_bitw_A0_T1();
3591 2c0262af bellard
            else
3592 2c0262af bellard
                gen_op_add_bitl_A0_T1();
3593 2c0262af bellard
            gen_op_ld_T0_A0[ot + s->mem_index]();
3594 2c0262af bellard
        } else {
3595 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][rm]();
3596 2c0262af bellard
        }
3597 2c0262af bellard
        gen_op_btx_T0_T1_cc[ot - OT_WORD][op]();
3598 2c0262af bellard
        s->cc_op = CC_OP_SARB + ot;
3599 2c0262af bellard
        if (op != 0) {
3600 2c0262af bellard
            if (mod != 3)
3601 2c0262af bellard
                gen_op_st_T0_A0[ot + s->mem_index]();
3602 2c0262af bellard
            else
3603 2c0262af bellard
                gen_op_mov_reg_T0[ot][rm]();
3604 2c0262af bellard
            gen_op_update_bt_cc();
3605 2c0262af bellard
        }
3606 2c0262af bellard
        break;
3607 2c0262af bellard
    case 0x1bc: /* bsf */
3608 2c0262af bellard
    case 0x1bd: /* bsr */
3609 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
3610 2c0262af bellard
        modrm = ldub(s->pc++);
3611 2c0262af bellard
        reg = (modrm >> 3) & 7;
3612 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
3613 2c0262af bellard
        gen_op_bsx_T0_cc[ot - OT_WORD][b & 1]();
3614 2c0262af bellard
        /* NOTE: we always write back the result. Intel doc says it is
3615 2c0262af bellard
           undefined if T0 == 0 */
3616 2c0262af bellard
        gen_op_mov_reg_T0[ot][reg]();
3617 2c0262af bellard
        s->cc_op = CC_OP_LOGICB + ot;
3618 2c0262af bellard
        break;
3619 2c0262af bellard
        /************************/
3620 2c0262af bellard
        /* bcd */
3621 2c0262af bellard
    case 0x27: /* daa */
3622 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3623 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3624 2c0262af bellard
        gen_op_daa();
3625 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
3626 2c0262af bellard
        break;
3627 2c0262af bellard
    case 0x2f: /* das */
3628 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3629 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3630 2c0262af bellard
        gen_op_das();
3631 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
3632 2c0262af bellard
        break;
3633 2c0262af bellard
    case 0x37: /* aaa */
3634 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3635 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3636 2c0262af bellard
        gen_op_aaa();
3637 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
3638 2c0262af bellard
        break;
3639 2c0262af bellard
    case 0x3f: /* aas */
3640 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3641 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3642 2c0262af bellard
        gen_op_aas();
3643 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
3644 2c0262af bellard
        break;
3645 2c0262af bellard
    case 0xd4: /* aam */
3646 2c0262af bellard
        val = ldub(s->pc++);
3647 2c0262af bellard
        gen_op_aam(val);
3648 2c0262af bellard
        s->cc_op = CC_OP_LOGICB;
3649 2c0262af bellard
        break;
3650 2c0262af bellard
    case 0xd5: /* aad */
3651 2c0262af bellard
        val = ldub(s->pc++);
3652 2c0262af bellard
        gen_op_aad(val);
3653 2c0262af bellard
        s->cc_op = CC_OP_LOGICB;
3654 2c0262af bellard
        break;
3655 2c0262af bellard
        /************************/
3656 2c0262af bellard
        /* misc */
3657 2c0262af bellard
    case 0x90: /* nop */
3658 2c0262af bellard
        break;
3659 2c0262af bellard
    case 0x9b: /* fwait */
3660 2c0262af bellard
        break;
3661 2c0262af bellard
    case 0xcc: /* int3 */
3662 2c0262af bellard
        gen_interrupt(s, EXCP03_INT3, pc_start - s->cs_base, s->pc - s->cs_base);
3663 2c0262af bellard
        break;
3664 2c0262af bellard
    case 0xcd: /* int N */
3665 2c0262af bellard
        val = ldub(s->pc++);
3666 2c0262af bellard
        /* XXX: add error code for vm86 GPF */
3667 2c0262af bellard
        if (!s->vm86)
3668 2c0262af bellard
            gen_interrupt(s, val, pc_start - s->cs_base, s->pc - s->cs_base);
3669 2c0262af bellard
        else
3670 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); 
3671 2c0262af bellard
        break;
3672 2c0262af bellard
    case 0xce: /* into */
3673 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3674 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3675 2c0262af bellard
        gen_op_into(s->pc - s->cs_base);
3676 2c0262af bellard
        break;
3677 2c0262af bellard
    case 0xf1: /* icebp (undocumented, exits to external debugger) */
3678 2c0262af bellard
        gen_debug(s, pc_start - s->cs_base);
3679 2c0262af bellard
        break;
3680 2c0262af bellard
    case 0xfa: /* cli */
3681 2c0262af bellard
        if (!s->vm86) {
3682 2c0262af bellard
            if (s->cpl <= s->iopl) {
3683 2c0262af bellard
                gen_op_cli();
3684 2c0262af bellard
            } else {
3685 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3686 2c0262af bellard
            }
3687 2c0262af bellard
        } else {
3688 2c0262af bellard
            if (s->iopl == 3) {
3689 2c0262af bellard
                gen_op_cli();
3690 2c0262af bellard
            } else {
3691 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3692 2c0262af bellard
            }
3693 2c0262af bellard
        }
3694 2c0262af bellard
        break;
3695 2c0262af bellard
    case 0xfb: /* sti */
3696 2c0262af bellard
        if (!s->vm86) {
3697 2c0262af bellard
            if (s->cpl <= s->iopl) {
3698 2c0262af bellard
            gen_sti:
3699 2c0262af bellard
                gen_op_sti();
3700 2c0262af bellard
                /* interruptions are enabled only the first insn after sti */
3701 2c0262af bellard
                gen_op_set_inhibit_irq();
3702 2c0262af bellard
                /* give a chance to handle pending irqs */
3703 2c0262af bellard
                gen_op_jmp_im(s->pc - s->cs_base);
3704 2c0262af bellard
                gen_eob(s);
3705 2c0262af bellard
            } else {
3706 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3707 2c0262af bellard
            }
3708 2c0262af bellard
        } else {
3709 2c0262af bellard
            if (s->iopl == 3) {
3710 2c0262af bellard
                goto gen_sti;
3711 2c0262af bellard
            } else {
3712 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3713 2c0262af bellard
            }
3714 2c0262af bellard
        }
3715 2c0262af bellard
        break;
3716 2c0262af bellard
    case 0x62: /* bound */
3717 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
3718 2c0262af bellard
        modrm = ldub(s->pc++);
3719 2c0262af bellard
        reg = (modrm >> 3) & 7;
3720 2c0262af bellard
        mod = (modrm >> 6) & 3;
3721 2c0262af bellard
        if (mod == 3)
3722 2c0262af bellard
            goto illegal_op;
3723 2c0262af bellard
        gen_op_mov_reg_T0[ot][reg]();
3724 2c0262af bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3725 2c0262af bellard
        if (ot == OT_WORD)
3726 2c0262af bellard
            gen_op_boundw(pc_start - s->cs_base);
3727 2c0262af bellard
        else
3728 2c0262af bellard
            gen_op_boundl(pc_start - s->cs_base);
3729 2c0262af bellard
        break;
3730 2c0262af bellard
    case 0x1c8 ... 0x1cf: /* bswap reg */
3731 2c0262af bellard
        reg = b & 7;
3732 2c0262af bellard
        gen_op_mov_TN_reg[OT_LONG][0][reg]();
3733 2c0262af bellard
        gen_op_bswapl_T0();
3734 2c0262af bellard
        gen_op_mov_reg_T0[OT_LONG][reg]();
3735 2c0262af bellard
        break;
3736 2c0262af bellard
    case 0xd6: /* salc */
3737 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3738 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3739 2c0262af bellard
        gen_op_salc();
3740 2c0262af bellard
        break;
3741 2c0262af bellard
    case 0xe0: /* loopnz */
3742 2c0262af bellard
    case 0xe1: /* loopz */
3743 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3744 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3745 2c0262af bellard
        /* FALL THRU */
3746 2c0262af bellard
    case 0xe2: /* loop */
3747 2c0262af bellard
    case 0xe3: /* jecxz */
3748 2c0262af bellard
        val = (int8_t)insn_get(s, OT_BYTE);
3749 2c0262af bellard
        next_eip = s->pc - s->cs_base;
3750 2c0262af bellard
        val += next_eip;
3751 2c0262af bellard
        if (s->dflag == 0)
3752 2c0262af bellard
            val &= 0xffff;
3753 2c0262af bellard
        gen_op_loop[s->aflag][b & 3](val, next_eip);
3754 2c0262af bellard
        gen_eob(s);
3755 2c0262af bellard
        break;
3756 2c0262af bellard
    case 0x130: /* wrmsr */
3757 2c0262af bellard
    case 0x132: /* rdmsr */
3758 2c0262af bellard
        if (s->cpl != 0) {
3759 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3760 2c0262af bellard
        } else {
3761 2c0262af bellard
            if (b & 2)
3762 2c0262af bellard
                gen_op_rdmsr();
3763 2c0262af bellard
            else
3764 2c0262af bellard
                gen_op_wrmsr();
3765 2c0262af bellard
        }
3766 2c0262af bellard
        break;
3767 2c0262af bellard
    case 0x131: /* rdtsc */
3768 2c0262af bellard
        gen_op_rdtsc();
3769 2c0262af bellard
        break;
3770 2c0262af bellard
    case 0x1a2: /* cpuid */
3771 2c0262af bellard
        gen_op_cpuid();
3772 2c0262af bellard
        break;
3773 2c0262af bellard
    case 0xf4: /* hlt */
3774 2c0262af bellard
        if (s->cpl != 0) {
3775 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3776 2c0262af bellard
        } else {
3777 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
3778 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
3779 2c0262af bellard
            gen_op_jmp_im(s->pc - s->cs_base);
3780 2c0262af bellard
            gen_op_hlt();
3781 2c0262af bellard
            s->is_jmp = 3;
3782 2c0262af bellard
        }
3783 2c0262af bellard
        break;
3784 2c0262af bellard
    case 0x100:
3785 2c0262af bellard
        modrm = ldub(s->pc++);
3786 2c0262af bellard
        mod = (modrm >> 6) & 3;
3787 2c0262af bellard
        op = (modrm >> 3) & 7;
3788 2c0262af bellard
        switch(op) {
3789 2c0262af bellard
        case 0: /* sldt */
3790 2c0262af bellard
            gen_op_movl_T0_env(offsetof(CPUX86State,ldt.selector));
3791 2c0262af bellard
            ot = OT_WORD;
3792 2c0262af bellard
            if (mod == 3)
3793 2c0262af bellard
                ot += s->dflag;
3794 2c0262af bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
3795 2c0262af bellard
            break;
3796 2c0262af bellard
        case 2: /* lldt */
3797 2c0262af bellard
            if (s->cpl != 0) {
3798 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3799 2c0262af bellard
            } else {
3800 2c0262af bellard
                gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
3801 2c0262af bellard
                gen_op_jmp_im(pc_start - s->cs_base);
3802 2c0262af bellard
                gen_op_lldt_T0();
3803 2c0262af bellard
            }
3804 2c0262af bellard
            break;
3805 2c0262af bellard
        case 1: /* str */
3806 2c0262af bellard
            gen_op_movl_T0_env(offsetof(CPUX86State,tr.selector));
3807 2c0262af bellard
            ot = OT_WORD;
3808 2c0262af bellard
            if (mod == 3)
3809 2c0262af bellard
                ot += s->dflag;
3810 2c0262af bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
3811 2c0262af bellard
            break;
3812 2c0262af bellard
        case 3: /* ltr */
3813 2c0262af bellard
            if (s->cpl != 0) {
3814 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3815 2c0262af bellard
            } else {
3816 2c0262af bellard
                gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
3817 2c0262af bellard
                gen_op_jmp_im(pc_start - s->cs_base);
3818 2c0262af bellard
                gen_op_ltr_T0();
3819 2c0262af bellard
            }
3820 2c0262af bellard
            break;
3821 2c0262af bellard
        case 4: /* verr */
3822 2c0262af bellard
        case 5: /* verw */
3823 2c0262af bellard
        default:
3824 2c0262af bellard
            goto illegal_op;
3825 2c0262af bellard
        }
3826 2c0262af bellard
        break;
3827 2c0262af bellard
    case 0x101:
3828 2c0262af bellard
        modrm = ldub(s->pc++);
3829 2c0262af bellard
        mod = (modrm >> 6) & 3;
3830 2c0262af bellard
        op = (modrm >> 3) & 7;
3831 2c0262af bellard
        switch(op) {
3832 2c0262af bellard
        case 0: /* sgdt */
3833 2c0262af bellard
        case 1: /* sidt */
3834 2c0262af bellard
            if (mod == 3)
3835 2c0262af bellard
                goto illegal_op;
3836 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3837 2c0262af bellard
            if (op == 0)
3838 2c0262af bellard
                gen_op_movl_T0_env(offsetof(CPUX86State,gdt.limit));
3839 2c0262af bellard
            else
3840 2c0262af bellard
                gen_op_movl_T0_env(offsetof(CPUX86State,idt.limit));
3841 2c0262af bellard
            gen_op_st_T0_A0[OT_WORD + s->mem_index]();
3842 2c0262af bellard
            gen_op_addl_A0_im(2);
3843 2c0262af bellard
            if (op == 0)
3844 2c0262af bellard
                gen_op_movl_T0_env(offsetof(CPUX86State,gdt.base));
3845 2c0262af bellard
            else
3846 2c0262af bellard
                gen_op_movl_T0_env(offsetof(CPUX86State,idt.base));
3847 2c0262af bellard
            if (!s->dflag)
3848 2c0262af bellard
                gen_op_andl_T0_im(0xffffff);
3849 2c0262af bellard
            gen_op_st_T0_A0[OT_LONG + s->mem_index]();
3850 2c0262af bellard
            break;
3851 2c0262af bellard
        case 2: /* lgdt */
3852 2c0262af bellard
        case 3: /* lidt */
3853 2c0262af bellard
            if (mod == 3)
3854 2c0262af bellard
                goto illegal_op;
3855 2c0262af bellard
            if (s->cpl != 0) {
3856 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3857 2c0262af bellard
            } else {
3858 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3859 2c0262af bellard
                gen_op_ld_T1_A0[OT_WORD + s->mem_index]();
3860 2c0262af bellard
                gen_op_addl_A0_im(2);
3861 2c0262af bellard
                gen_op_ld_T0_A0[OT_LONG + s->mem_index]();
3862 2c0262af bellard
                if (!s->dflag)
3863 2c0262af bellard
                    gen_op_andl_T0_im(0xffffff);
3864 2c0262af bellard
                if (op == 2) {
3865 2c0262af bellard
                    gen_op_movl_env_T0(offsetof(CPUX86State,gdt.base));
3866 2c0262af bellard
                    gen_op_movl_env_T1(offsetof(CPUX86State,gdt.limit));
3867 2c0262af bellard
                } else {
3868 2c0262af bellard
                    gen_op_movl_env_T0(offsetof(CPUX86State,idt.base));
3869 2c0262af bellard
                    gen_op_movl_env_T1(offsetof(CPUX86State,idt.limit));
3870 2c0262af bellard
                }
3871 2c0262af bellard
            }
3872 2c0262af bellard
            break;
3873 2c0262af bellard
        case 4: /* smsw */
3874 2c0262af bellard
            gen_op_movl_T0_env(offsetof(CPUX86State,cr[0]));
3875 2c0262af bellard
            gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 1);
3876 2c0262af bellard
            break;
3877 2c0262af bellard
        case 6: /* lmsw */
3878 2c0262af bellard
            if (s->cpl != 0) {
3879 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3880 2c0262af bellard
            } else {
3881 2c0262af bellard
                gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
3882 2c0262af bellard
                gen_op_lmsw_T0();
3883 2c0262af bellard
            }
3884 2c0262af bellard
            break;
3885 2c0262af bellard
        case 7: /* invlpg */
3886 2c0262af bellard
            if (s->cpl != 0) {
3887 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3888 2c0262af bellard
            } else {
3889 2c0262af bellard
                if (mod == 3)
3890 2c0262af bellard
                    goto illegal_op;
3891 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3892 2c0262af bellard
                gen_op_invlpg_A0();
3893 2c0262af bellard
            }
3894 2c0262af bellard
            break;
3895 2c0262af bellard
        default:
3896 2c0262af bellard
            goto illegal_op;
3897 2c0262af bellard
        }
3898 2c0262af bellard
        break;
3899 2c0262af bellard
    case 0x102: /* lar */
3900 2c0262af bellard
    case 0x103: /* lsl */
3901 2c0262af bellard
        if (!s->pe || s->vm86)
3902 2c0262af bellard
            goto illegal_op;
3903 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
3904 2c0262af bellard
        modrm = ldub(s->pc++);
3905 2c0262af bellard
        reg = (modrm >> 3) & 7;
3906 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
3907 2c0262af bellard
        gen_op_mov_TN_reg[ot][1][reg]();
3908 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3909 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3910 2c0262af bellard
        if (b == 0x102)
3911 2c0262af bellard
            gen_op_lar();
3912 2c0262af bellard
        else
3913 2c0262af bellard
            gen_op_lsl();
3914 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
3915 2c0262af bellard
        gen_op_mov_reg_T1[ot][reg]();
3916 2c0262af bellard
        break;
3917 2c0262af bellard
    case 0x118:
3918 2c0262af bellard
        modrm = ldub(s->pc++);
3919 2c0262af bellard
        mod = (modrm >> 6) & 3;
3920 2c0262af bellard
        op = (modrm >> 3) & 7;
3921 2c0262af bellard
        switch(op) {
3922 2c0262af bellard
        case 0: /* prefetchnta */
3923 2c0262af bellard
        case 1: /* prefetchnt0 */
3924 2c0262af bellard
        case 2: /* prefetchnt0 */
3925 2c0262af bellard
        case 3: /* prefetchnt0 */
3926 2c0262af bellard
            if (mod == 3)
3927 2c0262af bellard
                goto illegal_op;
3928 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3929 2c0262af bellard
            /* nothing more to do */
3930 2c0262af bellard
            break;
3931 2c0262af bellard
        default:
3932 2c0262af bellard
            goto illegal_op;
3933 2c0262af bellard
        }
3934 2c0262af bellard
        break;
3935 2c0262af bellard
    case 0x120: /* mov reg, crN */
3936 2c0262af bellard
    case 0x122: /* mov crN, reg */
3937 2c0262af bellard
        if (s->cpl != 0) {
3938 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3939 2c0262af bellard
        } else {
3940 2c0262af bellard
            modrm = ldub(s->pc++);
3941 2c0262af bellard
            if ((modrm & 0xc0) != 0xc0)
3942 2c0262af bellard
                goto illegal_op;
3943 2c0262af bellard
            rm = modrm & 7;
3944 2c0262af bellard
            reg = (modrm >> 3) & 7;
3945 2c0262af bellard
            switch(reg) {
3946 2c0262af bellard
            case 0:
3947 2c0262af bellard
            case 2:
3948 2c0262af bellard
            case 3:
3949 2c0262af bellard
            case 4:
3950 2c0262af bellard
                if (b & 2) {
3951 2c0262af bellard
                    gen_op_mov_TN_reg[OT_LONG][0][rm]();
3952 2c0262af bellard
                    gen_op_movl_crN_T0(reg);
3953 2c0262af bellard
                    gen_op_jmp_im(s->pc - s->cs_base);
3954 2c0262af bellard
                    gen_eob(s);
3955 2c0262af bellard
                } else {
3956 2c0262af bellard
                    gen_op_movl_T0_env(offsetof(CPUX86State,cr[reg]));
3957 2c0262af bellard
                    gen_op_mov_reg_T0[OT_LONG][rm]();
3958 2c0262af bellard
                }
3959 2c0262af bellard
                break;
3960 2c0262af bellard
            default:
3961 2c0262af bellard
                goto illegal_op;
3962 2c0262af bellard
            }
3963 2c0262af bellard
        }
3964 2c0262af bellard
        break;
3965 2c0262af bellard
    case 0x121: /* mov reg, drN */
3966 2c0262af bellard
    case 0x123: /* mov drN, reg */
3967 2c0262af bellard
        if (s->cpl != 0) {
3968 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3969 2c0262af bellard
        } else {
3970 2c0262af bellard
            modrm = ldub(s->pc++);
3971 2c0262af bellard
            if ((modrm & 0xc0) != 0xc0)
3972 2c0262af bellard
                goto illegal_op;
3973 2c0262af bellard
            rm = modrm & 7;
3974 2c0262af bellard
            reg = (modrm >> 3) & 7;
3975 2c0262af bellard
            /* XXX: do it dynamically with CR4.DE bit */
3976 2c0262af bellard
            if (reg == 4 || reg == 5)
3977 2c0262af bellard
                goto illegal_op;
3978 2c0262af bellard
            if (b & 2) {
3979 2c0262af bellard
                gen_op_mov_TN_reg[OT_LONG][0][rm]();
3980 2c0262af bellard
                gen_op_movl_drN_T0(reg);
3981 2c0262af bellard
                gen_op_jmp_im(s->pc - s->cs_base);
3982 2c0262af bellard
                gen_eob(s);
3983 2c0262af bellard
            } else {
3984 2c0262af bellard
                gen_op_movl_T0_env(offsetof(CPUX86State,dr[reg]));
3985 2c0262af bellard
                gen_op_mov_reg_T0[OT_LONG][rm]();
3986 2c0262af bellard
            }
3987 2c0262af bellard
        }
3988 2c0262af bellard
        break;
3989 2c0262af bellard
    case 0x106: /* clts */
3990 2c0262af bellard
        if (s->cpl != 0) {
3991 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3992 2c0262af bellard
        } else {
3993 2c0262af bellard
            gen_op_clts();
3994 2c0262af bellard
        }
3995 2c0262af bellard
        break;
3996 2c0262af bellard
    default:
3997 2c0262af bellard
        goto illegal_op;
3998 2c0262af bellard
    }
3999 2c0262af bellard
    /* lock generation */
4000 2c0262af bellard
    if (s->prefix & PREFIX_LOCK)
4001 2c0262af bellard
        gen_op_unlock();
4002 2c0262af bellard
    return s->pc;
4003 2c0262af bellard
 illegal_op:
4004 2c0262af bellard
    /* XXX: ensure that no lock was generated */
4005 2c0262af bellard
    gen_exception(s, EXCP06_ILLOP, pc_start - s->cs_base);
4006 2c0262af bellard
    return s->pc;
4007 2c0262af bellard
}
4008 2c0262af bellard
4009 2c0262af bellard
#define CC_OSZAPC (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C)
4010 2c0262af bellard
#define CC_OSZAP (CC_O | CC_S | CC_Z | CC_A | CC_P)
4011 2c0262af bellard
4012 2c0262af bellard
/* flags read by an operation */
4013 2c0262af bellard
static uint16_t opc_read_flags[NB_OPS] = { 
4014 2c0262af bellard
    [INDEX_op_aas] = CC_A,
4015 2c0262af bellard
    [INDEX_op_aaa] = CC_A,
4016 2c0262af bellard
    [INDEX_op_das] = CC_A | CC_C,
4017 2c0262af bellard
    [INDEX_op_daa] = CC_A | CC_C,
4018 2c0262af bellard
4019 2c0262af bellard
    [INDEX_op_adcb_T0_T1_cc] = CC_C,
4020 2c0262af bellard
    [INDEX_op_adcw_T0_T1_cc] = CC_C,
4021 2c0262af bellard
    [INDEX_op_adcl_T0_T1_cc] = CC_C,
4022 2c0262af bellard
    [INDEX_op_sbbb_T0_T1_cc] = CC_C,
4023 2c0262af bellard
    [INDEX_op_sbbw_T0_T1_cc] = CC_C,
4024 2c0262af bellard
    [INDEX_op_sbbl_T0_T1_cc] = CC_C,
4025 2c0262af bellard
4026 2c0262af bellard
    [INDEX_op_adcb_mem_T0_T1_cc] = CC_C,
4027 2c0262af bellard
    [INDEX_op_adcw_mem_T0_T1_cc] = CC_C,
4028 2c0262af bellard
    [INDEX_op_adcl_mem_T0_T1_cc] = CC_C,
4029 2c0262af bellard
    [INDEX_op_sbbb_mem_T0_T1_cc] = CC_C,
4030 2c0262af bellard
    [INDEX_op_sbbw_mem_T0_T1_cc] = CC_C,
4031 2c0262af bellard
    [INDEX_op_sbbl_mem_T0_T1_cc] = CC_C,
4032 2c0262af bellard
4033 2c0262af bellard
    /* subtle: due to the incl/decl implementation, C is used */
4034 2c0262af bellard
    [INDEX_op_update_inc_cc] = CC_C, 
4035 2c0262af bellard
4036 2c0262af bellard
    [INDEX_op_into] = CC_O,
4037 2c0262af bellard
4038 2c0262af bellard
    [INDEX_op_jb_subb] = CC_C,
4039 2c0262af bellard
    [INDEX_op_jb_subw] = CC_C,
4040 2c0262af bellard
    [INDEX_op_jb_subl] = CC_C,
4041 2c0262af bellard
4042 2c0262af bellard
    [INDEX_op_jz_subb] = CC_Z,
4043 2c0262af bellard
    [INDEX_op_jz_subw] = CC_Z,
4044 2c0262af bellard
    [INDEX_op_jz_subl] = CC_Z,
4045 2c0262af bellard
4046 2c0262af bellard
    [INDEX_op_jbe_subb] = CC_Z | CC_C,
4047 2c0262af bellard
    [INDEX_op_jbe_subw] = CC_Z | CC_C,
4048 2c0262af bellard
    [INDEX_op_jbe_subl] = CC_Z | CC_C,
4049 2c0262af bellard
4050 2c0262af bellard
    [INDEX_op_js_subb] = CC_S,
4051 2c0262af bellard
    [INDEX_op_js_subw] = CC_S,
4052 2c0262af bellard
    [INDEX_op_js_subl] = CC_S,
4053 2c0262af bellard
4054 2c0262af bellard
    [INDEX_op_jl_subb] = CC_O | CC_S,
4055 2c0262af bellard
    [INDEX_op_jl_subw] = CC_O | CC_S,
4056 2c0262af bellard
    [INDEX_op_jl_subl] = CC_O | CC_S,
4057 2c0262af bellard
4058 2c0262af bellard
    [INDEX_op_jle_subb] = CC_O | CC_S | CC_Z,
4059 2c0262af bellard
    [INDEX_op_jle_subw] = CC_O | CC_S | CC_Z,
4060 2c0262af bellard
    [INDEX_op_jle_subl] = CC_O | CC_S | CC_Z,
4061 2c0262af bellard
4062 2c0262af bellard
    [INDEX_op_loopnzw] = CC_Z,
4063 2c0262af bellard
    [INDEX_op_loopnzl] = CC_Z,
4064 2c0262af bellard
    [INDEX_op_loopzw] = CC_Z,
4065 2c0262af bellard
    [INDEX_op_loopzl] = CC_Z,
4066 2c0262af bellard
4067 2c0262af bellard
    [INDEX_op_seto_T0_cc] = CC_O,
4068 2c0262af bellard
    [INDEX_op_setb_T0_cc] = CC_C,
4069 2c0262af bellard
    [INDEX_op_setz_T0_cc] = CC_Z,
4070 2c0262af bellard
    [INDEX_op_setbe_T0_cc] = CC_Z | CC_C,
4071 2c0262af bellard
    [INDEX_op_sets_T0_cc] = CC_S,
4072 2c0262af bellard
    [INDEX_op_setp_T0_cc] = CC_P,
4073 2c0262af bellard
    [INDEX_op_setl_T0_cc] = CC_O | CC_S,
4074 2c0262af bellard
    [INDEX_op_setle_T0_cc] = CC_O | CC_S | CC_Z,
4075 2c0262af bellard
4076 2c0262af bellard
    [INDEX_op_setb_T0_subb] = CC_C,
4077 2c0262af bellard
    [INDEX_op_setb_T0_subw] = CC_C,
4078 2c0262af bellard
    [INDEX_op_setb_T0_subl] = CC_C,
4079 2c0262af bellard
4080 2c0262af bellard
    [INDEX_op_setz_T0_subb] = CC_Z,
4081 2c0262af bellard
    [INDEX_op_setz_T0_subw] = CC_Z,
4082 2c0262af bellard
    [INDEX_op_setz_T0_subl] = CC_Z,
4083 2c0262af bellard
4084 2c0262af bellard
    [INDEX_op_setbe_T0_subb] = CC_Z | CC_C,
4085 2c0262af bellard
    [INDEX_op_setbe_T0_subw] = CC_Z | CC_C,
4086 2c0262af bellard
    [INDEX_op_setbe_T0_subl] = CC_Z | CC_C,
4087 2c0262af bellard
4088 2c0262af bellard
    [INDEX_op_sets_T0_subb] = CC_S,
4089 2c0262af bellard
    [INDEX_op_sets_T0_subw] = CC_S,
4090 2c0262af bellard
    [INDEX_op_sets_T0_subl] = CC_S,
4091 2c0262af bellard
4092 2c0262af bellard
    [INDEX_op_setl_T0_subb] = CC_O | CC_S,
4093 2c0262af bellard
    [INDEX_op_setl_T0_subw] = CC_O | CC_S,
4094 2c0262af bellard
    [INDEX_op_setl_T0_subl] = CC_O | CC_S,
4095 2c0262af bellard
4096 2c0262af bellard
    [INDEX_op_setle_T0_subb] = CC_O | CC_S | CC_Z,
4097 2c0262af bellard
    [INDEX_op_setle_T0_subw] = CC_O | CC_S | CC_Z,
4098 2c0262af bellard
    [INDEX_op_setle_T0_subl] = CC_O | CC_S | CC_Z,
4099 2c0262af bellard
4100 2c0262af bellard
    [INDEX_op_movl_T0_eflags] = CC_OSZAPC,
4101 2c0262af bellard
    [INDEX_op_cmc] = CC_C,
4102 2c0262af bellard
    [INDEX_op_salc] = CC_C,
4103 2c0262af bellard
4104 2c0262af bellard
    [INDEX_op_rclb_T0_T1_cc] = CC_C,
4105 2c0262af bellard
    [INDEX_op_rclw_T0_T1_cc] = CC_C,
4106 2c0262af bellard
    [INDEX_op_rcll_T0_T1_cc] = CC_C,
4107 2c0262af bellard
    [INDEX_op_rcrb_T0_T1_cc] = CC_C,
4108 2c0262af bellard
    [INDEX_op_rcrw_T0_T1_cc] = CC_C,
4109 2c0262af bellard
    [INDEX_op_rcrl_T0_T1_cc] = CC_C,
4110 2c0262af bellard
4111 2c0262af bellard
    [INDEX_op_rclb_mem_T0_T1_cc] = CC_C,
4112 2c0262af bellard
    [INDEX_op_rclw_mem_T0_T1_cc] = CC_C,
4113 2c0262af bellard
    [INDEX_op_rcll_mem_T0_T1_cc] = CC_C,
4114 2c0262af bellard
    [INDEX_op_rcrb_mem_T0_T1_cc] = CC_C,
4115 2c0262af bellard
    [INDEX_op_rcrw_mem_T0_T1_cc] = CC_C,
4116 2c0262af bellard
    [INDEX_op_rcrl_mem_T0_T1_cc] = CC_C,
4117 2c0262af bellard
};
4118 2c0262af bellard
4119 2c0262af bellard
/* flags written by an operation */
4120 2c0262af bellard
static uint16_t opc_write_flags[NB_OPS] = { 
4121 2c0262af bellard
    [INDEX_op_update2_cc] = CC_OSZAPC,
4122 2c0262af bellard
    [INDEX_op_update1_cc] = CC_OSZAPC,
4123 2c0262af bellard
    [INDEX_op_cmpl_T0_T1_cc] = CC_OSZAPC,
4124 2c0262af bellard
    [INDEX_op_update_neg_cc] = CC_OSZAPC,
4125 2c0262af bellard
    /* subtle: due to the incl/decl implementation, C is used */
4126 2c0262af bellard
    [INDEX_op_update_inc_cc] = CC_OSZAPC, 
4127 2c0262af bellard
    [INDEX_op_testl_T0_T1_cc] = CC_OSZAPC,
4128 2c0262af bellard
4129 2c0262af bellard
    [INDEX_op_adcb_T0_T1_cc] = CC_OSZAPC,
4130 2c0262af bellard
    [INDEX_op_adcw_T0_T1_cc] = CC_OSZAPC,
4131 2c0262af bellard
    [INDEX_op_adcl_T0_T1_cc] = CC_OSZAPC,
4132 2c0262af bellard
    [INDEX_op_sbbb_T0_T1_cc] = CC_OSZAPC,
4133 2c0262af bellard
    [INDEX_op_sbbw_T0_T1_cc] = CC_OSZAPC,
4134 2c0262af bellard
    [INDEX_op_sbbl_T0_T1_cc] = CC_OSZAPC,
4135 2c0262af bellard
4136 2c0262af bellard
    [INDEX_op_adcb_mem_T0_T1_cc] = CC_OSZAPC,
4137 2c0262af bellard
    [INDEX_op_adcw_mem_T0_T1_cc] = CC_OSZAPC,
4138 2c0262af bellard
    [INDEX_op_adcl_mem_T0_T1_cc] = CC_OSZAPC,
4139 2c0262af bellard
    [INDEX_op_sbbb_mem_T0_T1_cc] = CC_OSZAPC,
4140 2c0262af bellard
    [INDEX_op_sbbw_mem_T0_T1_cc] = CC_OSZAPC,
4141 2c0262af bellard
    [INDEX_op_sbbl_mem_T0_T1_cc] = CC_OSZAPC,
4142 2c0262af bellard
4143 2c0262af bellard
    [INDEX_op_mulb_AL_T0] = CC_OSZAPC,
4144 2c0262af bellard
    [INDEX_op_imulb_AL_T0] = CC_OSZAPC,
4145 2c0262af bellard
    [INDEX_op_mulw_AX_T0] = CC_OSZAPC,
4146 2c0262af bellard
    [INDEX_op_imulw_AX_T0] = CC_OSZAPC,
4147 2c0262af bellard
    [INDEX_op_mull_EAX_T0] = CC_OSZAPC,
4148 2c0262af bellard
    [INDEX_op_imull_EAX_T0] = CC_OSZAPC,
4149 2c0262af bellard
    [INDEX_op_imulw_T0_T1] = CC_OSZAPC,
4150 2c0262af bellard
    [INDEX_op_imull_T0_T1] = CC_OSZAPC,
4151 2c0262af bellard
    
4152 2c0262af bellard
    /* bcd */
4153 2c0262af bellard
    [INDEX_op_aam] = CC_OSZAPC,
4154 2c0262af bellard
    [INDEX_op_aad] = CC_OSZAPC,
4155 2c0262af bellard
    [INDEX_op_aas] = CC_OSZAPC,
4156 2c0262af bellard
    [INDEX_op_aaa] = CC_OSZAPC,
4157 2c0262af bellard
    [INDEX_op_das] = CC_OSZAPC,
4158 2c0262af bellard
    [INDEX_op_daa] = CC_OSZAPC,
4159 2c0262af bellard
4160 2c0262af bellard
    [INDEX_op_movb_eflags_T0] = CC_S | CC_Z | CC_A | CC_P | CC_C,
4161 2c0262af bellard
    [INDEX_op_movw_eflags_T0] = CC_OSZAPC,
4162 2c0262af bellard
    [INDEX_op_movl_eflags_T0] = CC_OSZAPC,
4163 2c0262af bellard
    [INDEX_op_clc] = CC_C,
4164 2c0262af bellard
    [INDEX_op_stc] = CC_C,
4165 2c0262af bellard
    [INDEX_op_cmc] = CC_C,
4166 2c0262af bellard
4167 2c0262af bellard
    [INDEX_op_rolb_T0_T1_cc] = CC_O | CC_C,
4168 2c0262af bellard
    [INDEX_op_rolw_T0_T1_cc] = CC_O | CC_C,
4169 2c0262af bellard
    [INDEX_op_roll_T0_T1_cc] = CC_O | CC_C,
4170 2c0262af bellard
    [INDEX_op_rorb_T0_T1_cc] = CC_O | CC_C,
4171 2c0262af bellard
    [INDEX_op_rorw_T0_T1_cc] = CC_O | CC_C,
4172 2c0262af bellard
    [INDEX_op_rorl_T0_T1_cc] = CC_O | CC_C,
4173 2c0262af bellard
4174 2c0262af bellard
    [INDEX_op_rclb_T0_T1_cc] = CC_O | CC_C,
4175 2c0262af bellard
    [INDEX_op_rclw_T0_T1_cc] = CC_O | CC_C,
4176 2c0262af bellard
    [INDEX_op_rcll_T0_T1_cc] = CC_O | CC_C,
4177 2c0262af bellard
    [INDEX_op_rcrb_T0_T1_cc] = CC_O | CC_C,
4178 2c0262af bellard
    [INDEX_op_rcrw_T0_T1_cc] = CC_O | CC_C,
4179 2c0262af bellard
    [INDEX_op_rcrl_T0_T1_cc] = CC_O | CC_C,
4180 2c0262af bellard
4181 2c0262af bellard
    [INDEX_op_shlb_T0_T1_cc] = CC_OSZAPC,
4182 2c0262af bellard
    [INDEX_op_shlw_T0_T1_cc] = CC_OSZAPC,
4183 2c0262af bellard
    [INDEX_op_shll_T0_T1_cc] = CC_OSZAPC,
4184 2c0262af bellard
4185 2c0262af bellard
    [INDEX_op_shrb_T0_T1_cc] = CC_OSZAPC,
4186 2c0262af bellard
    [INDEX_op_shrw_T0_T1_cc] = CC_OSZAPC,
4187 2c0262af bellard
    [INDEX_op_shrl_T0_T1_cc] = CC_OSZAPC,
4188 2c0262af bellard
4189 2c0262af bellard
    [INDEX_op_sarb_T0_T1_cc] = CC_OSZAPC,
4190 2c0262af bellard
    [INDEX_op_sarw_T0_T1_cc] = CC_OSZAPC,
4191 2c0262af bellard
    [INDEX_op_sarl_T0_T1_cc] = CC_OSZAPC,
4192 2c0262af bellard
4193 2c0262af bellard
    [INDEX_op_shldw_T0_T1_ECX_cc] = CC_OSZAPC,
4194 2c0262af bellard
    [INDEX_op_shldl_T0_T1_ECX_cc] = CC_OSZAPC,
4195 2c0262af bellard
    [INDEX_op_shldw_T0_T1_im_cc] = CC_OSZAPC,
4196 2c0262af bellard
    [INDEX_op_shldl_T0_T1_im_cc] = CC_OSZAPC,
4197 2c0262af bellard
4198 2c0262af bellard
    [INDEX_op_shrdw_T0_T1_ECX_cc] = CC_OSZAPC,
4199 2c0262af bellard
    [INDEX_op_shrdl_T0_T1_ECX_cc] = CC_OSZAPC,
4200 2c0262af bellard
    [INDEX_op_shrdw_T0_T1_im_cc] = CC_OSZAPC,
4201 2c0262af bellard
    [INDEX_op_shrdl_T0_T1_im_cc] = CC_OSZAPC,
4202 2c0262af bellard
4203 2c0262af bellard
    [INDEX_op_rolb_mem_T0_T1_cc] = CC_O | CC_C,
4204 2c0262af bellard
    [INDEX_op_rolw_mem_T0_T1_cc] = CC_O | CC_C,
4205 2c0262af bellard
    [INDEX_op_roll_mem_T0_T1_cc] = CC_O | CC_C,
4206 2c0262af bellard
    [INDEX_op_rorb_mem_T0_T1_cc] = CC_O | CC_C,
4207 2c0262af bellard
    [INDEX_op_rorw_mem_T0_T1_cc] = CC_O | CC_C,
4208 2c0262af bellard
    [INDEX_op_rorl_mem_T0_T1_cc] = CC_O | CC_C,
4209 2c0262af bellard
4210 2c0262af bellard
    [INDEX_op_rclb_mem_T0_T1_cc] = CC_O | CC_C,
4211 2c0262af bellard
    [INDEX_op_rclw_mem_T0_T1_cc] = CC_O | CC_C,
4212 2c0262af bellard
    [INDEX_op_rcll_mem_T0_T1_cc] = CC_O | CC_C,
4213 2c0262af bellard
    [INDEX_op_rcrb_mem_T0_T1_cc] = CC_O | CC_C,
4214 2c0262af bellard
    [INDEX_op_rcrw_mem_T0_T1_cc] = CC_O | CC_C,
4215 2c0262af bellard
    [INDEX_op_rcrl_mem_T0_T1_cc] = CC_O | CC_C,
4216 2c0262af bellard
4217 2c0262af bellard
    [INDEX_op_shlb_mem_T0_T1_cc] = CC_OSZAPC,
4218 2c0262af bellard
    [INDEX_op_shlw_mem_T0_T1_cc] = CC_OSZAPC,
4219 2c0262af bellard
    [INDEX_op_shll_mem_T0_T1_cc] = CC_OSZAPC,
4220 2c0262af bellard
4221 2c0262af bellard
    [INDEX_op_shrb_mem_T0_T1_cc] = CC_OSZAPC,
4222 2c0262af bellard
    [INDEX_op_shrw_mem_T0_T1_cc] = CC_OSZAPC,
4223 2c0262af bellard
    [INDEX_op_shrl_mem_T0_T1_cc] = CC_OSZAPC,
4224 2c0262af bellard
4225 2c0262af bellard
    [INDEX_op_sarb_mem_T0_T1_cc] = CC_OSZAPC,
4226 2c0262af bellard
    [INDEX_op_sarw_mem_T0_T1_cc] = CC_OSZAPC,
4227 2c0262af bellard
    [INDEX_op_sarl_mem_T0_T1_cc] = CC_OSZAPC,
4228 2c0262af bellard
4229 2c0262af bellard
    [INDEX_op_shldw_mem_T0_T1_ECX_cc] = CC_OSZAPC,
4230 2c0262af bellard
    [INDEX_op_shldl_mem_T0_T1_ECX_cc] = CC_OSZAPC,
4231 2c0262af bellard
    [INDEX_op_shldw_mem_T0_T1_im_cc] = CC_OSZAPC,
4232 2c0262af bellard
    [INDEX_op_shldl_mem_T0_T1_im_cc] = CC_OSZAPC,
4233 2c0262af bellard
4234 2c0262af bellard
    [INDEX_op_shrdw_mem_T0_T1_ECX_cc] = CC_OSZAPC,
4235 2c0262af bellard
    [INDEX_op_shrdl_mem_T0_T1_ECX_cc] = CC_OSZAPC,
4236 2c0262af bellard
    [INDEX_op_shrdw_mem_T0_T1_im_cc] = CC_OSZAPC,
4237 2c0262af bellard
    [INDEX_op_shrdl_mem_T0_T1_im_cc] = CC_OSZAPC,
4238 2c0262af bellard
4239 2c0262af bellard
    [INDEX_op_btw_T0_T1_cc] = CC_OSZAPC,
4240 2c0262af bellard
    [INDEX_op_btl_T0_T1_cc] = CC_OSZAPC,
4241 2c0262af bellard
    [INDEX_op_btsw_T0_T1_cc] = CC_OSZAPC,
4242 2c0262af bellard
    [INDEX_op_btsl_T0_T1_cc] = CC_OSZAPC,
4243 2c0262af bellard
    [INDEX_op_btrw_T0_T1_cc] = CC_OSZAPC,
4244 2c0262af bellard
    [INDEX_op_btrl_T0_T1_cc] = CC_OSZAPC,
4245 2c0262af bellard
    [INDEX_op_btcw_T0_T1_cc] = CC_OSZAPC,
4246 2c0262af bellard
    [INDEX_op_btcl_T0_T1_cc] = CC_OSZAPC,
4247 2c0262af bellard
4248 2c0262af bellard
    [INDEX_op_bsfw_T0_cc] = CC_OSZAPC,
4249 2c0262af bellard
    [INDEX_op_bsfl_T0_cc] = CC_OSZAPC,
4250 2c0262af bellard
    [INDEX_op_bsrw_T0_cc] = CC_OSZAPC,
4251 2c0262af bellard
    [INDEX_op_bsrl_T0_cc] = CC_OSZAPC,
4252 2c0262af bellard
4253 2c0262af bellard
    [INDEX_op_cmpxchgb_T0_T1_EAX_cc] = CC_OSZAPC,
4254 2c0262af bellard
    [INDEX_op_cmpxchgw_T0_T1_EAX_cc] = CC_OSZAPC,
4255 2c0262af bellard
    [INDEX_op_cmpxchgl_T0_T1_EAX_cc] = CC_OSZAPC,
4256 2c0262af bellard
4257 2c0262af bellard
    [INDEX_op_cmpxchgb_mem_T0_T1_EAX_cc] = CC_OSZAPC,
4258 2c0262af bellard
    [INDEX_op_cmpxchgw_mem_T0_T1_EAX_cc] = CC_OSZAPC,
4259 2c0262af bellard
    [INDEX_op_cmpxchgl_mem_T0_T1_EAX_cc] = CC_OSZAPC,
4260 2c0262af bellard
4261 2c0262af bellard
    [INDEX_op_cmpxchg8b] = CC_Z,
4262 2c0262af bellard
    [INDEX_op_lar] = CC_Z,
4263 2c0262af bellard
    [INDEX_op_lsl] = CC_Z,
4264 2c0262af bellard
    [INDEX_op_fcomi_ST0_FT0] = CC_Z | CC_P | CC_C,
4265 2c0262af bellard
    [INDEX_op_fucomi_ST0_FT0] = CC_Z | CC_P | CC_C,
4266 2c0262af bellard
};
4267 2c0262af bellard
4268 2c0262af bellard
/* simpler form of an operation if no flags need to be generated */
4269 2c0262af bellard
static uint16_t opc_simpler[NB_OPS] = { 
4270 2c0262af bellard
    [INDEX_op_update2_cc] = INDEX_op_nop,
4271 2c0262af bellard
    [INDEX_op_update1_cc] = INDEX_op_nop,
4272 2c0262af bellard
    [INDEX_op_update_neg_cc] = INDEX_op_nop,
4273 2c0262af bellard
#if 0
4274 2c0262af bellard
    /* broken: CC_OP logic must be rewritten */
4275 2c0262af bellard
    [INDEX_op_update_inc_cc] = INDEX_op_nop,
4276 2c0262af bellard
#endif
4277 2c0262af bellard
    [INDEX_op_rolb_T0_T1_cc] = INDEX_op_rolb_T0_T1,
4278 2c0262af bellard
    [INDEX_op_rolw_T0_T1_cc] = INDEX_op_rolw_T0_T1,
4279 2c0262af bellard
    [INDEX_op_roll_T0_T1_cc] = INDEX_op_roll_T0_T1,
4280 2c0262af bellard
4281 2c0262af bellard
    [INDEX_op_rorb_T0_T1_cc] = INDEX_op_rorb_T0_T1,
4282 2c0262af bellard
    [INDEX_op_rorw_T0_T1_cc] = INDEX_op_rorw_T0_T1,
4283 2c0262af bellard
    [INDEX_op_rorl_T0_T1_cc] = INDEX_op_rorl_T0_T1,
4284 2c0262af bellard
4285 2c0262af bellard
    [INDEX_op_rolb_mem_T0_T1_cc] = INDEX_op_rolb_mem_T0_T1,
4286 2c0262af bellard
    [INDEX_op_rolw_mem_T0_T1_cc] = INDEX_op_rolw_mem_T0_T1,
4287 2c0262af bellard
    [INDEX_op_roll_mem_T0_T1_cc] = INDEX_op_roll_mem_T0_T1,
4288 2c0262af bellard
4289 2c0262af bellard
    [INDEX_op_rorb_mem_T0_T1_cc] = INDEX_op_rorb_mem_T0_T1,
4290 2c0262af bellard
    [INDEX_op_rorw_mem_T0_T1_cc] = INDEX_op_rorw_mem_T0_T1,
4291 2c0262af bellard
    [INDEX_op_rorl_mem_T0_T1_cc] = INDEX_op_rorl_mem_T0_T1,
4292 2c0262af bellard
4293 2c0262af bellard
    [INDEX_op_shlb_T0_T1_cc] = INDEX_op_shlb_T0_T1,
4294 2c0262af bellard
    [INDEX_op_shlw_T0_T1_cc] = INDEX_op_shlw_T0_T1,
4295 2c0262af bellard
    [INDEX_op_shll_T0_T1_cc] = INDEX_op_shll_T0_T1,
4296 2c0262af bellard
4297 2c0262af bellard
    [INDEX_op_shrb_T0_T1_cc] = INDEX_op_shrb_T0_T1,
4298 2c0262af bellard
    [INDEX_op_shrw_T0_T1_cc] = INDEX_op_shrw_T0_T1,
4299 2c0262af bellard
    [INDEX_op_shrl_T0_T1_cc] = INDEX_op_shrl_T0_T1,
4300 2c0262af bellard
4301 2c0262af bellard
    [INDEX_op_sarb_T0_T1_cc] = INDEX_op_sarb_T0_T1,
4302 2c0262af bellard
    [INDEX_op_sarw_T0_T1_cc] = INDEX_op_sarw_T0_T1,
4303 2c0262af bellard
    [INDEX_op_sarl_T0_T1_cc] = INDEX_op_sarl_T0_T1,
4304 2c0262af bellard
};
4305 2c0262af bellard
4306 2c0262af bellard
void optimize_flags_init(void)
4307 2c0262af bellard
{
4308 2c0262af bellard
    int i;
4309 2c0262af bellard
    /* put default values in arrays */
4310 2c0262af bellard
    for(i = 0; i < NB_OPS; i++) {
4311 2c0262af bellard
        if (opc_simpler[i] == 0)
4312 2c0262af bellard
            opc_simpler[i] = i;
4313 2c0262af bellard
    }
4314 2c0262af bellard
}
4315 2c0262af bellard
4316 2c0262af bellard
/* CPU flags computation optimization: we move backward thru the
4317 2c0262af bellard
   generated code to see which flags are needed. The operation is
4318 2c0262af bellard
   modified if suitable */
4319 2c0262af bellard
static void optimize_flags(uint16_t *opc_buf, int opc_buf_len)
4320 2c0262af bellard
{
4321 2c0262af bellard
    uint16_t *opc_ptr;
4322 2c0262af bellard
    int live_flags, write_flags, op;
4323 2c0262af bellard
4324 2c0262af bellard
    opc_ptr = opc_buf + opc_buf_len;
4325 2c0262af bellard
    /* live_flags contains the flags needed by the next instructions
4326 2c0262af bellard
       in the code. At the end of the bloc, we consider that all the
4327 2c0262af bellard
       flags are live. */
4328 2c0262af bellard
    live_flags = CC_OSZAPC;
4329 2c0262af bellard
    while (opc_ptr > opc_buf) {
4330 2c0262af bellard
        op = *--opc_ptr;
4331 2c0262af bellard
        /* if none of the flags written by the instruction is used,
4332 2c0262af bellard
           then we can try to find a simpler instruction */
4333 2c0262af bellard
        write_flags = opc_write_flags[op];
4334 2c0262af bellard
        if ((live_flags & write_flags) == 0) {
4335 2c0262af bellard
            *opc_ptr = opc_simpler[op];
4336 2c0262af bellard
        }
4337 2c0262af bellard
        /* compute the live flags before the instruction */
4338 2c0262af bellard
        live_flags &= ~write_flags;
4339 2c0262af bellard
        live_flags |= opc_read_flags[op];
4340 2c0262af bellard
    }
4341 2c0262af bellard
}
4342 2c0262af bellard
4343 2c0262af bellard
/* generate intermediate code in gen_opc_buf and gen_opparam_buf for
4344 2c0262af bellard
   basic block 'tb'. If search_pc is TRUE, also generate PC
4345 2c0262af bellard
   information for each intermediate instruction. */
4346 2c0262af bellard
static inline int gen_intermediate_code_internal(CPUState *env,
4347 2c0262af bellard
                                                 TranslationBlock *tb, 
4348 2c0262af bellard
                                                 int search_pc)
4349 2c0262af bellard
{
4350 2c0262af bellard
    DisasContext dc1, *dc = &dc1;
4351 2c0262af bellard
    uint8_t *pc_ptr;
4352 2c0262af bellard
    uint16_t *gen_opc_end;
4353 2c0262af bellard
    int flags, j, lj;
4354 2c0262af bellard
    uint8_t *pc_start;
4355 2c0262af bellard
    uint8_t *cs_base;
4356 2c0262af bellard
    
4357 2c0262af bellard
    /* generate intermediate code */
4358 2c0262af bellard
    pc_start = (uint8_t *)tb->pc;
4359 2c0262af bellard
    cs_base = (uint8_t *)tb->cs_base;
4360 2c0262af bellard
    flags = tb->flags;
4361 2c0262af bellard
       
4362 2c0262af bellard
    dc->pe = env->cr[0] & CR0_PE_MASK;
4363 2c0262af bellard
    dc->code32 = (flags >> HF_CS32_SHIFT) & 1;
4364 2c0262af bellard
    dc->ss32 = (flags >> HF_SS32_SHIFT) & 1;
4365 2c0262af bellard
    dc->addseg = (flags >> HF_ADDSEG_SHIFT) & 1;
4366 2c0262af bellard
    dc->f_st = 0;
4367 2c0262af bellard
    dc->vm86 = (flags >> VM_SHIFT) & 1;
4368 2c0262af bellard
    dc->cpl = (flags >> HF_CPL_SHIFT) & 3;
4369 2c0262af bellard
    dc->iopl = (flags >> IOPL_SHIFT) & 3;
4370 2c0262af bellard
    dc->tf = (flags >> TF_SHIFT) & 1;
4371 2c0262af bellard
    dc->cc_op = CC_OP_DYNAMIC;
4372 2c0262af bellard
    dc->cs_base = cs_base;
4373 2c0262af bellard
    dc->tb = tb;
4374 2c0262af bellard
    dc->popl_esp_hack = 0;
4375 2c0262af bellard
    /* select memory access functions */
4376 2c0262af bellard
    dc->mem_index = 0;
4377 2c0262af bellard
    if (flags & HF_SOFTMMU_MASK) {
4378 2c0262af bellard
        if (dc->cpl == 3)
4379 2c0262af bellard
            dc->mem_index = 6;
4380 2c0262af bellard
        else
4381 2c0262af bellard
            dc->mem_index = 3;
4382 2c0262af bellard
    }
4383 2c0262af bellard
    dc->jmp_opt = !(dc->tf || env->singlestep_enabled
4384 2c0262af bellard
#ifndef CONFIG_SOFT_MMU
4385 2c0262af bellard
                    || (flags & HF_SOFTMMU_MASK)
4386 2c0262af bellard
#endif
4387 2c0262af bellard
                    );
4388 2c0262af bellard
    gen_opc_ptr = gen_opc_buf;
4389 2c0262af bellard
    gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
4390 2c0262af bellard
    gen_opparam_ptr = gen_opparam_buf;
4391 2c0262af bellard
4392 2c0262af bellard
    dc->is_jmp = DISAS_NEXT;
4393 2c0262af bellard
    pc_ptr = pc_start;
4394 2c0262af bellard
    lj = -1;
4395 2c0262af bellard
4396 2c0262af bellard
    /* if irq were inhibited for the next instruction, we can disable
4397 2c0262af bellard
       them here as it is simpler (otherwise jumps would have to
4398 2c0262af bellard
       handled as special case) */
4399 2c0262af bellard
    if (flags & HF_INHIBIT_IRQ_MASK) {
4400 2c0262af bellard
        gen_op_reset_inhibit_irq();
4401 2c0262af bellard
    }
4402 2c0262af bellard
    for(;;) {
4403 2c0262af bellard
        if (env->nb_breakpoints > 0) {
4404 2c0262af bellard
            for(j = 0; j < env->nb_breakpoints; j++) {
4405 2c0262af bellard
                if (env->breakpoints[j] == (unsigned long)pc_ptr) {
4406 2c0262af bellard
                    gen_debug(dc, pc_ptr - dc->cs_base);
4407 2c0262af bellard
                    break;
4408 2c0262af bellard
                }
4409 2c0262af bellard
            }
4410 2c0262af bellard
        }
4411 2c0262af bellard
        if (search_pc) {
4412 2c0262af bellard
            j = gen_opc_ptr - gen_opc_buf;
4413 2c0262af bellard
            if (lj < j) {
4414 2c0262af bellard
                lj++;
4415 2c0262af bellard
                while (lj < j)
4416 2c0262af bellard
                    gen_opc_instr_start[lj++] = 0;
4417 2c0262af bellard
            }
4418 2c0262af bellard
            gen_opc_pc[lj] = (uint32_t)pc_ptr;
4419 2c0262af bellard
            gen_opc_cc_op[lj] = dc->cc_op;
4420 2c0262af bellard
            gen_opc_instr_start[lj] = 1;
4421 2c0262af bellard
        }
4422 2c0262af bellard
        pc_ptr = disas_insn(dc, pc_ptr);
4423 2c0262af bellard
        /* stop translation if indicated */
4424 2c0262af bellard
        if (dc->is_jmp)
4425 2c0262af bellard
            break;
4426 2c0262af bellard
        /* if single step mode, we generate only one instruction and
4427 2c0262af bellard
           generate an exception */
4428 2c0262af bellard
        if (dc->tf) {
4429 2c0262af bellard
            gen_op_jmp_im(pc_ptr - dc->cs_base);
4430 2c0262af bellard
            gen_eob(dc);
4431 2c0262af bellard
            break;
4432 2c0262af bellard
        }
4433 2c0262af bellard
        /* if too long translation, stop generation too */
4434 2c0262af bellard
        if (gen_opc_ptr >= gen_opc_end ||
4435 2c0262af bellard
            (pc_ptr - pc_start) >= (TARGET_PAGE_SIZE - 32)) {
4436 2c0262af bellard
            gen_op_jmp_im(pc_ptr - dc->cs_base);
4437 2c0262af bellard
            gen_eob(dc);
4438 2c0262af bellard
            break;
4439 2c0262af bellard
        }
4440 2c0262af bellard
    }
4441 2c0262af bellard
    *gen_opc_ptr = INDEX_op_end;
4442 2c0262af bellard
    /* we don't forget to fill the last values */
4443 2c0262af bellard
    if (search_pc) {
4444 2c0262af bellard
        j = gen_opc_ptr - gen_opc_buf;
4445 2c0262af bellard
        lj++;
4446 2c0262af bellard
        while (lj <= j)
4447 2c0262af bellard
            gen_opc_instr_start[lj++] = 0;
4448 2c0262af bellard
    }
4449 2c0262af bellard
        
4450 2c0262af bellard
#ifdef DEBUG_DISAS
4451 2c0262af bellard
    if (loglevel) {
4452 2c0262af bellard
        fprintf(logfile, "----------------\n");
4453 2c0262af bellard
        fprintf(logfile, "IN: %s\n", lookup_symbol(pc_start));
4454 2c0262af bellard
        disas(logfile, pc_start, pc_ptr - pc_start, 0, !dc->code32);
4455 2c0262af bellard
        fprintf(logfile, "\n");
4456 2c0262af bellard
4457 2c0262af bellard
        fprintf(logfile, "OP:\n");
4458 2c0262af bellard
        dump_ops(gen_opc_buf, gen_opparam_buf);
4459 2c0262af bellard
        fprintf(logfile, "\n");
4460 2c0262af bellard
    }
4461 2c0262af bellard
#endif
4462 2c0262af bellard
4463 2c0262af bellard
    /* optimize flag computations */
4464 2c0262af bellard
    optimize_flags(gen_opc_buf, gen_opc_ptr - gen_opc_buf);
4465 2c0262af bellard
4466 2c0262af bellard
#ifdef DEBUG_DISAS
4467 2c0262af bellard
    if (loglevel) {
4468 2c0262af bellard
        fprintf(logfile, "AFTER FLAGS OPT:\n");
4469 2c0262af bellard
        dump_ops(gen_opc_buf, gen_opparam_buf);
4470 2c0262af bellard
        fprintf(logfile, "\n");
4471 2c0262af bellard
    }
4472 2c0262af bellard
#endif
4473 2c0262af bellard
    if (!search_pc)
4474 2c0262af bellard
        tb->size = pc_ptr - pc_start;
4475 2c0262af bellard
    return 0;
4476 2c0262af bellard
}
4477 2c0262af bellard
4478 2c0262af bellard
int gen_intermediate_code(CPUState *env, TranslationBlock *tb)
4479 2c0262af bellard
{
4480 2c0262af bellard
    return gen_intermediate_code_internal(env, tb, 0);
4481 2c0262af bellard
}
4482 2c0262af bellard
4483 2c0262af bellard
int gen_intermediate_code_pc(CPUState *env, TranslationBlock *tb)
4484 2c0262af bellard
{
4485 2c0262af bellard
    return gen_intermediate_code_internal(env, tb, 1);
4486 2c0262af bellard
}