Statistics
| Branch: | Revision:

root / hw / pc.h @ 3023f332

History | View | Annotate | Download (5.4 kB)

1
#ifndef HW_PC_H
2
#define HW_PC_H
3
/* PC-style peripherals (also used by other machines).  */
4

    
5
/* serial.c */
6

    
7
SerialState *serial_init(int base, qemu_irq irq, int baudbase,
8
                         CharDriverState *chr);
9
SerialState *serial_mm_init (target_phys_addr_t base, int it_shift,
10
                             qemu_irq irq, int baudbase,
11
                             CharDriverState *chr, int ioregister);
12
uint32_t serial_mm_readb (void *opaque, target_phys_addr_t addr);
13
void serial_mm_writeb (void *opaque, target_phys_addr_t addr, uint32_t value);
14
uint32_t serial_mm_readw (void *opaque, target_phys_addr_t addr);
15
void serial_mm_writew (void *opaque, target_phys_addr_t addr, uint32_t value);
16
uint32_t serial_mm_readl (void *opaque, target_phys_addr_t addr);
17
void serial_mm_writel (void *opaque, target_phys_addr_t addr, uint32_t value);
18

    
19
/* parallel.c */
20

    
21
typedef struct ParallelState ParallelState;
22
ParallelState *parallel_init(int base, qemu_irq irq, CharDriverState *chr);
23
ParallelState *parallel_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq, CharDriverState *chr);
24

    
25
/* i8259.c */
26

    
27
typedef struct PicState2 PicState2;
28
extern PicState2 *isa_pic;
29
void pic_set_irq(int irq, int level);
30
void pic_set_irq_new(void *opaque, int irq, int level);
31
qemu_irq *i8259_init(qemu_irq parent_irq);
32
void pic_set_alt_irq_func(PicState2 *s, SetIRQFunc *alt_irq_func,
33
                          void *alt_irq_opaque);
34
int pic_read_irq(PicState2 *s);
35
void pic_update_irq(PicState2 *s);
36
uint32_t pic_intack_read(PicState2 *s);
37
void pic_info(void);
38
void irq_info(void);
39

    
40
/* APIC */
41
typedef struct IOAPICState IOAPICState;
42

    
43
int apic_init(CPUState *env);
44
int apic_accept_pic_intr(CPUState *env);
45
void apic_deliver_pic_intr(CPUState *env, int level);
46
int apic_get_interrupt(CPUState *env);
47
IOAPICState *ioapic_init(void);
48
void ioapic_set_irq(void *opaque, int vector, int level);
49
void apic_reset_irq_delivered(void);
50
int apic_get_irq_delivered(void);
51

    
52
/* i8254.c */
53

    
54
#define PIT_FREQ 1193182
55

    
56
typedef struct PITState PITState;
57

    
58
PITState *pit_init(int base, qemu_irq irq);
59
void pit_set_gate(PITState *pit, int channel, int val);
60
int pit_get_gate(PITState *pit, int channel);
61
int pit_get_initial_count(PITState *pit, int channel);
62
int pit_get_mode(PITState *pit, int channel);
63
int pit_get_out(PITState *pit, int channel, int64_t current_time);
64

    
65
void hpet_pit_disable(void);
66
void hpet_pit_enable(void);
67

    
68
/* vmport.c */
69
void vmport_init(void);
70
void vmport_register(unsigned char command, IOPortReadFunc *func, void *opaque);
71

    
72
/* vmmouse.c */
73
void *vmmouse_init(void *m);
74

    
75
/* pckbd.c */
76

    
77
void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base);
78
void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
79
                   target_phys_addr_t base, ram_addr_t size,
80
                   target_phys_addr_t mask);
81

    
82
/* mc146818rtc.c */
83

    
84
typedef struct RTCState RTCState;
85

    
86
RTCState *rtc_init(int base, qemu_irq irq);
87
RTCState *rtc_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq);
88
void rtc_set_memory(RTCState *s, int addr, int val);
89
void rtc_set_date(RTCState *s, const struct tm *tm);
90
void cmos_set_s3_resume(void);
91

    
92
/* pc.c */
93
extern int fd_bootchk;
94

    
95
void ioport_set_a20(int enable);
96
int ioport_get_a20(void);
97

    
98
/* acpi.c */
99
extern int acpi_enabled;
100
i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
101
                       qemu_irq sci_irq);
102
void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr);
103
void acpi_bios_init(void);
104

    
105
/* hpet.c */
106
extern int no_hpet;
107

    
108
/* pcspk.c */
109
void pcspk_init(PITState *);
110
int pcspk_audio_init(AudioState *, qemu_irq *pic);
111

    
112
/* piix_pci.c */
113
PCIBus *i440fx_init(PCIDevice **pi440fx_state, qemu_irq *pic);
114
void i440fx_set_smm(PCIDevice *d, int val);
115
int piix3_init(PCIBus *bus, int devfn);
116
void i440fx_init_memory_mappings(PCIDevice *d);
117

    
118
extern PCIDevice *piix4_dev;
119
int piix4_init(PCIBus *bus, int devfn);
120

    
121
/* vga.c */
122
enum vga_retrace_method {
123
    VGA_RETRACE_DUMB,
124
    VGA_RETRACE_PRECISE
125
};
126

    
127
extern enum vga_retrace_method vga_retrace_method;
128

    
129
#ifndef TARGET_SPARC
130
#define VGA_RAM_SIZE (8192 * 1024)
131
#else
132
#define VGA_RAM_SIZE (9 * 1024 * 1024)
133
#endif
134

    
135
int isa_vga_init(uint8_t *vga_ram_base,
136
                 unsigned long vga_ram_offset, int vga_ram_size);
137
int pci_vga_init(PCIBus *bus, uint8_t *vga_ram_base,
138
                 unsigned long vga_ram_offset, int vga_ram_size,
139
                 unsigned long vga_bios_offset, int vga_bios_size);
140
int isa_vga_mm_init(uint8_t *vga_ram_base,
141
                    unsigned long vga_ram_offset, int vga_ram_size,
142
                    target_phys_addr_t vram_base, target_phys_addr_t ctrl_base,
143
                    int it_shift);
144

    
145
/* cirrus_vga.c */
146
void pci_cirrus_vga_init(PCIBus *bus, uint8_t *vga_ram_base,
147
                         ram_addr_t vga_ram_offset, int vga_ram_size);
148
void isa_cirrus_vga_init(uint8_t *vga_ram_base,
149
                         ram_addr_t vga_ram_offset, int vga_ram_size);
150

    
151
/* ide.c */
152
void isa_ide_init(int iobase, int iobase2, qemu_irq irq,
153
                  BlockDriverState *hd0, BlockDriverState *hd1);
154
void pci_cmd646_ide_init(PCIBus *bus, BlockDriverState **hd_table,
155
                         int secondary_ide_enabled);
156
void pci_piix3_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
157
                        qemu_irq *pic);
158
void pci_piix4_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
159
                        qemu_irq *pic);
160

    
161
/* ne2000.c */
162

    
163
void isa_ne2000_init(int base, qemu_irq irq, NICInfo *nd);
164

    
165
#endif