Revision 30c0c76c

b/tcg/hppa/tcg-target.c
936 936
    { INDEX_op_qemu_ld16u, { "r", "L", "L" } },
937 937
    { INDEX_op_qemu_ld16s, { "r", "L", "L" } },
938 938
    { INDEX_op_qemu_ld32u, { "r", "L", "L" } },
939
    { INDEX_op_qemu_ld32s, { "r", "L", "L" } },
940 939
    { INDEX_op_qemu_ld64, { "r", "r", "L", "L" } },
941 940

  
942 941
    { INDEX_op_qemu_st8, { "L", "L", "L" } },
b/tcg/ppc/tcg-target.c
1693 1693
    { INDEX_op_qemu_ld16u, { "r", "L" } },
1694 1694
    { INDEX_op_qemu_ld16s, { "r", "L" } },
1695 1695
    { INDEX_op_qemu_ld32u, { "r", "L" } },
1696
    { INDEX_op_qemu_ld32s, { "r", "L" } },
1697 1696
    { INDEX_op_qemu_ld64, { "r", "r", "L" } },
1698 1697

  
1699 1698
    { INDEX_op_qemu_st8, { "K", "K" } },
......
1706 1705
    { INDEX_op_qemu_ld16u, { "r", "L", "L" } },
1707 1706
    { INDEX_op_qemu_ld16s, { "r", "L", "L" } },
1708 1707
    { INDEX_op_qemu_ld32u, { "r", "L", "L" } },
1709
    { INDEX_op_qemu_ld32s, { "r", "L", "L" } },
1710 1708
    { INDEX_op_qemu_ld64, { "r", "L", "L", "L" } },
1711 1709

  
1712 1710
    { INDEX_op_qemu_st8, { "K", "K", "K" } },
b/tcg/sparc/tcg-target.c
1319 1319
    case INDEX_op_qemu_ld32u:
1320 1320
        tcg_out_qemu_ld(s, args, 2);
1321 1321
        break;
1322
#if TCG_TARGET_REG_BITS == 64
1322 1323
    case INDEX_op_qemu_ld32s:
1323 1324
        tcg_out_qemu_ld(s, args, 2 | 4);
1324 1325
        break;
1326
#endif
1325 1327
    case INDEX_op_qemu_st8:
1326 1328
        tcg_out_qemu_st(s, args, 0);
1327 1329
        break;
......
1471 1473
    { INDEX_op_qemu_ld16u, { "r", "L" } },
1472 1474
    { INDEX_op_qemu_ld16s, { "r", "L" } },
1473 1475
    { INDEX_op_qemu_ld32u, { "r", "L" } },
1476
#if TCG_TARGET_REG_BITS == 64
1474 1477
    { INDEX_op_qemu_ld32s, { "r", "L" } },
1478
#endif
1475 1479

  
1476 1480
    { INDEX_op_qemu_st8, { "L", "L" } },
1477 1481
    { INDEX_op_qemu_st16, { "L", "L" } },

Also available in: Unified diff