Statistics
| Branch: | Revision:

root / hw / arm_sysctl.c @ 34933c8c

History | View | Annotate | Download (10 kB)

1 5fafdf24 ths
/*
2 e69954b9 pbrook
 * Status and system control registers for ARM RealView/Versatile boards.
3 e69954b9 pbrook
 *
4 9ee6e8bb pbrook
 * Copyright (c) 2006-2007 CodeSourcery.
5 e69954b9 pbrook
 * Written by Paul Brook
6 e69954b9 pbrook
 *
7 e69954b9 pbrook
 * This code is licenced under the GPL.
8 e69954b9 pbrook
 */
9 e69954b9 pbrook
10 042eb37a Daniel Jacobowitz
#include "hw.h"
11 042eb37a Daniel Jacobowitz
#include "qemu-timer.h"
12 82634c2d Paul Brook
#include "sysbus.h"
13 9596ebb7 pbrook
#include "primecell.h"
14 87ecb68b pbrook
#include "sysemu.h"
15 e69954b9 pbrook
16 e69954b9 pbrook
#define LOCK_VALUE 0xa05f
17 e69954b9 pbrook
18 e69954b9 pbrook
typedef struct {
19 82634c2d Paul Brook
    SysBusDevice busdev;
20 e69954b9 pbrook
    uint32_t sys_id;
21 e69954b9 pbrook
    uint32_t leds;
22 e69954b9 pbrook
    uint16_t lockval;
23 e69954b9 pbrook
    uint32_t cfgdata1;
24 e69954b9 pbrook
    uint32_t cfgdata2;
25 e69954b9 pbrook
    uint32_t flags;
26 e69954b9 pbrook
    uint32_t nvflags;
27 e69954b9 pbrook
    uint32_t resetlevel;
28 26e92f65 Paul Brook
    uint32_t proc_id;
29 b50ff6f5 Peter Maydell
    uint32_t sys_mci;
30 34933c8c Peter Maydell
    uint32_t sys_cfgdata;
31 34933c8c Peter Maydell
    uint32_t sys_cfgctrl;
32 34933c8c Peter Maydell
    uint32_t sys_cfgstat;
33 e69954b9 pbrook
} arm_sysctl_state;
34 e69954b9 pbrook
35 b5ad0ae7 Peter Maydell
static const VMStateDescription vmstate_arm_sysctl = {
36 b5ad0ae7 Peter Maydell
    .name = "realview_sysctl",
37 34933c8c Peter Maydell
    .version_id = 2,
38 b5ad0ae7 Peter Maydell
    .minimum_version_id = 1,
39 b5ad0ae7 Peter Maydell
    .fields = (VMStateField[]) {
40 b5ad0ae7 Peter Maydell
        VMSTATE_UINT32(leds, arm_sysctl_state),
41 b5ad0ae7 Peter Maydell
        VMSTATE_UINT16(lockval, arm_sysctl_state),
42 b5ad0ae7 Peter Maydell
        VMSTATE_UINT32(cfgdata1, arm_sysctl_state),
43 b5ad0ae7 Peter Maydell
        VMSTATE_UINT32(cfgdata2, arm_sysctl_state),
44 b5ad0ae7 Peter Maydell
        VMSTATE_UINT32(flags, arm_sysctl_state),
45 b5ad0ae7 Peter Maydell
        VMSTATE_UINT32(nvflags, arm_sysctl_state),
46 b5ad0ae7 Peter Maydell
        VMSTATE_UINT32(resetlevel, arm_sysctl_state),
47 34933c8c Peter Maydell
        VMSTATE_UINT32_V(sys_mci, arm_sysctl_state, 2),
48 34933c8c Peter Maydell
        VMSTATE_UINT32_V(sys_cfgdata, arm_sysctl_state, 2),
49 34933c8c Peter Maydell
        VMSTATE_UINT32_V(sys_cfgctrl, arm_sysctl_state, 2),
50 34933c8c Peter Maydell
        VMSTATE_UINT32_V(sys_cfgstat, arm_sysctl_state, 2),
51 b5ad0ae7 Peter Maydell
        VMSTATE_END_OF_LIST()
52 b5ad0ae7 Peter Maydell
    }
53 b5ad0ae7 Peter Maydell
};
54 b5ad0ae7 Peter Maydell
55 b50ff6f5 Peter Maydell
/* The PB926 actually uses a different format for
56 b50ff6f5 Peter Maydell
 * its SYS_ID register. Fortunately the bits which are
57 b50ff6f5 Peter Maydell
 * board type on later boards are distinct.
58 b50ff6f5 Peter Maydell
 */
59 b50ff6f5 Peter Maydell
#define BOARD_ID_PB926 0x100
60 b50ff6f5 Peter Maydell
#define BOARD_ID_EB 0x140
61 b50ff6f5 Peter Maydell
#define BOARD_ID_PBA8 0x178
62 b50ff6f5 Peter Maydell
#define BOARD_ID_PBX 0x182
63 34933c8c Peter Maydell
#define BOARD_ID_VEXPRESS 0x190
64 b50ff6f5 Peter Maydell
65 b50ff6f5 Peter Maydell
static int board_id(arm_sysctl_state *s)
66 b50ff6f5 Peter Maydell
{
67 b50ff6f5 Peter Maydell
    /* Extract the board ID field from the SYS_ID register value */
68 b50ff6f5 Peter Maydell
    return (s->sys_id >> 16) & 0xfff;
69 b50ff6f5 Peter Maydell
}
70 b50ff6f5 Peter Maydell
71 be0f204a Paul Brook
static void arm_sysctl_reset(DeviceState *d)
72 be0f204a Paul Brook
{
73 be0f204a Paul Brook
    arm_sysctl_state *s = FROM_SYSBUS(arm_sysctl_state, sysbus_from_qdev(d));
74 be0f204a Paul Brook
75 be0f204a Paul Brook
    s->leds = 0;
76 be0f204a Paul Brook
    s->lockval = 0;
77 be0f204a Paul Brook
    s->cfgdata1 = 0;
78 be0f204a Paul Brook
    s->cfgdata2 = 0;
79 be0f204a Paul Brook
    s->flags = 0;
80 be0f204a Paul Brook
    s->resetlevel = 0;
81 be0f204a Paul Brook
}
82 be0f204a Paul Brook
83 c227f099 Anthony Liguori
static uint32_t arm_sysctl_read(void *opaque, target_phys_addr_t offset)
84 e69954b9 pbrook
{
85 e69954b9 pbrook
    arm_sysctl_state *s = (arm_sysctl_state *)opaque;
86 e69954b9 pbrook
87 e69954b9 pbrook
    switch (offset) {
88 e69954b9 pbrook
    case 0x00: /* ID */
89 e69954b9 pbrook
        return s->sys_id;
90 e69954b9 pbrook
    case 0x04: /* SW */
91 e69954b9 pbrook
        /* General purpose hardware switches.
92 e69954b9 pbrook
           We don't have a useful way of exposing these to the user.  */
93 e69954b9 pbrook
        return 0;
94 e69954b9 pbrook
    case 0x08: /* LED */
95 e69954b9 pbrook
        return s->leds;
96 e69954b9 pbrook
    case 0x20: /* LOCK */
97 e69954b9 pbrook
        return s->lockval;
98 e69954b9 pbrook
    case 0x0c: /* OSC0 */
99 e69954b9 pbrook
    case 0x10: /* OSC1 */
100 e69954b9 pbrook
    case 0x14: /* OSC2 */
101 e69954b9 pbrook
    case 0x18: /* OSC3 */
102 e69954b9 pbrook
    case 0x1c: /* OSC4 */
103 e69954b9 pbrook
    case 0x24: /* 100HZ */
104 e69954b9 pbrook
        /* ??? Implement these.  */
105 e69954b9 pbrook
        return 0;
106 e69954b9 pbrook
    case 0x28: /* CFGDATA1 */
107 e69954b9 pbrook
        return s->cfgdata1;
108 e69954b9 pbrook
    case 0x2c: /* CFGDATA2 */
109 e69954b9 pbrook
        return s->cfgdata2;
110 e69954b9 pbrook
    case 0x30: /* FLAGS */
111 e69954b9 pbrook
        return s->flags;
112 e69954b9 pbrook
    case 0x38: /* NVFLAGS */
113 e69954b9 pbrook
        return s->nvflags;
114 e69954b9 pbrook
    case 0x40: /* RESETCTL */
115 34933c8c Peter Maydell
        if (board_id(s) == BOARD_ID_VEXPRESS) {
116 34933c8c Peter Maydell
            /* reserved: RAZ/WI */
117 34933c8c Peter Maydell
            return 0;
118 34933c8c Peter Maydell
        }
119 e69954b9 pbrook
        return s->resetlevel;
120 e69954b9 pbrook
    case 0x44: /* PCICTL */
121 e69954b9 pbrook
        return 1;
122 e69954b9 pbrook
    case 0x48: /* MCI */
123 b50ff6f5 Peter Maydell
        return s->sys_mci;
124 e69954b9 pbrook
    case 0x4c: /* FLASH */
125 e69954b9 pbrook
        return 0;
126 e69954b9 pbrook
    case 0x50: /* CLCD */
127 e69954b9 pbrook
        return 0x1000;
128 e69954b9 pbrook
    case 0x54: /* CLCDSER */
129 e69954b9 pbrook
        return 0;
130 e69954b9 pbrook
    case 0x58: /* BOOTCS */
131 e69954b9 pbrook
        return 0;
132 e69954b9 pbrook
    case 0x5c: /* 24MHz */
133 042eb37a Daniel Jacobowitz
        return muldiv64(qemu_get_clock(vm_clock), 24000000, get_ticks_per_sec());
134 e69954b9 pbrook
    case 0x60: /* MISC */
135 e69954b9 pbrook
        return 0;
136 e69954b9 pbrook
    case 0x84: /* PROCID0 */
137 26e92f65 Paul Brook
        return s->proc_id;
138 e69954b9 pbrook
    case 0x88: /* PROCID1 */
139 e69954b9 pbrook
        return 0xff000000;
140 e69954b9 pbrook
    case 0x64: /* DMAPSR0 */
141 e69954b9 pbrook
    case 0x68: /* DMAPSR1 */
142 e69954b9 pbrook
    case 0x6c: /* DMAPSR2 */
143 e69954b9 pbrook
    case 0x70: /* IOSEL */
144 e69954b9 pbrook
    case 0x74: /* PLDCTL */
145 e69954b9 pbrook
    case 0x80: /* BUSID */
146 e69954b9 pbrook
    case 0x8c: /* OSCRESET0 */
147 e69954b9 pbrook
    case 0x90: /* OSCRESET1 */
148 e69954b9 pbrook
    case 0x94: /* OSCRESET2 */
149 e69954b9 pbrook
    case 0x98: /* OSCRESET3 */
150 e69954b9 pbrook
    case 0x9c: /* OSCRESET4 */
151 e69954b9 pbrook
    case 0xc0: /* SYS_TEST_OSC0 */
152 e69954b9 pbrook
    case 0xc4: /* SYS_TEST_OSC1 */
153 e69954b9 pbrook
    case 0xc8: /* SYS_TEST_OSC2 */
154 e69954b9 pbrook
    case 0xcc: /* SYS_TEST_OSC3 */
155 e69954b9 pbrook
    case 0xd0: /* SYS_TEST_OSC4 */
156 e69954b9 pbrook
        return 0;
157 34933c8c Peter Maydell
    case 0xa0: /* SYS_CFGDATA */
158 34933c8c Peter Maydell
        if (board_id(s) != BOARD_ID_VEXPRESS) {
159 34933c8c Peter Maydell
            goto bad_reg;
160 34933c8c Peter Maydell
        }
161 34933c8c Peter Maydell
        return s->sys_cfgdata;
162 34933c8c Peter Maydell
    case 0xa4: /* SYS_CFGCTRL */
163 34933c8c Peter Maydell
        if (board_id(s) != BOARD_ID_VEXPRESS) {
164 34933c8c Peter Maydell
            goto bad_reg;
165 34933c8c Peter Maydell
        }
166 34933c8c Peter Maydell
        return s->sys_cfgctrl;
167 34933c8c Peter Maydell
    case 0xa8: /* SYS_CFGSTAT */
168 34933c8c Peter Maydell
        if (board_id(s) != BOARD_ID_VEXPRESS) {
169 34933c8c Peter Maydell
            goto bad_reg;
170 34933c8c Peter Maydell
        }
171 34933c8c Peter Maydell
        return s->sys_cfgstat;
172 e69954b9 pbrook
    default:
173 34933c8c Peter Maydell
    bad_reg:
174 e69954b9 pbrook
        printf ("arm_sysctl_read: Bad register offset 0x%x\n", (int)offset);
175 e69954b9 pbrook
        return 0;
176 e69954b9 pbrook
    }
177 e69954b9 pbrook
}
178 e69954b9 pbrook
179 c227f099 Anthony Liguori
static void arm_sysctl_write(void *opaque, target_phys_addr_t offset,
180 e69954b9 pbrook
                          uint32_t val)
181 e69954b9 pbrook
{
182 e69954b9 pbrook
    arm_sysctl_state *s = (arm_sysctl_state *)opaque;
183 e69954b9 pbrook
184 e69954b9 pbrook
    switch (offset) {
185 e69954b9 pbrook
    case 0x08: /* LED */
186 e69954b9 pbrook
        s->leds = val;
187 e69954b9 pbrook
    case 0x0c: /* OSC0 */
188 e69954b9 pbrook
    case 0x10: /* OSC1 */
189 e69954b9 pbrook
    case 0x14: /* OSC2 */
190 e69954b9 pbrook
    case 0x18: /* OSC3 */
191 e69954b9 pbrook
    case 0x1c: /* OSC4 */
192 e69954b9 pbrook
        /* ??? */
193 e69954b9 pbrook
        break;
194 e69954b9 pbrook
    case 0x20: /* LOCK */
195 e69954b9 pbrook
        if (val == LOCK_VALUE)
196 e69954b9 pbrook
            s->lockval = val;
197 e69954b9 pbrook
        else
198 e69954b9 pbrook
            s->lockval = val & 0x7fff;
199 e69954b9 pbrook
        break;
200 e69954b9 pbrook
    case 0x28: /* CFGDATA1 */
201 e69954b9 pbrook
        /* ??? Need to implement this.  */
202 e69954b9 pbrook
        s->cfgdata1 = val;
203 e69954b9 pbrook
        break;
204 e69954b9 pbrook
    case 0x2c: /* CFGDATA2 */
205 e69954b9 pbrook
        /* ??? Need to implement this.  */
206 e69954b9 pbrook
        s->cfgdata2 = val;
207 e69954b9 pbrook
        break;
208 e69954b9 pbrook
    case 0x30: /* FLAGSSET */
209 e69954b9 pbrook
        s->flags |= val;
210 e69954b9 pbrook
        break;
211 e69954b9 pbrook
    case 0x34: /* FLAGSCLR */
212 e69954b9 pbrook
        s->flags &= ~val;
213 e69954b9 pbrook
        break;
214 e69954b9 pbrook
    case 0x38: /* NVFLAGSSET */
215 e69954b9 pbrook
        s->nvflags |= val;
216 e69954b9 pbrook
        break;
217 e69954b9 pbrook
    case 0x3c: /* NVFLAGSCLR */
218 e69954b9 pbrook
        s->nvflags &= ~val;
219 e69954b9 pbrook
        break;
220 e69954b9 pbrook
    case 0x40: /* RESETCTL */
221 34933c8c Peter Maydell
        if (board_id(s) == BOARD_ID_VEXPRESS) {
222 34933c8c Peter Maydell
            /* reserved: RAZ/WI */
223 34933c8c Peter Maydell
            break;
224 34933c8c Peter Maydell
        }
225 e69954b9 pbrook
        if (s->lockval == LOCK_VALUE) {
226 e69954b9 pbrook
            s->resetlevel = val;
227 e69954b9 pbrook
            if (val & 0x100)
228 f3d6b95e pbrook
                qemu_system_reset_request ();
229 e69954b9 pbrook
        }
230 e69954b9 pbrook
        break;
231 e69954b9 pbrook
    case 0x44: /* PCICTL */
232 e69954b9 pbrook
        /* nothing to do.  */
233 e69954b9 pbrook
        break;
234 e69954b9 pbrook
    case 0x4c: /* FLASH */
235 e69954b9 pbrook
    case 0x50: /* CLCD */
236 e69954b9 pbrook
    case 0x54: /* CLCDSER */
237 e69954b9 pbrook
    case 0x64: /* DMAPSR0 */
238 e69954b9 pbrook
    case 0x68: /* DMAPSR1 */
239 e69954b9 pbrook
    case 0x6c: /* DMAPSR2 */
240 e69954b9 pbrook
    case 0x70: /* IOSEL */
241 e69954b9 pbrook
    case 0x74: /* PLDCTL */
242 e69954b9 pbrook
    case 0x80: /* BUSID */
243 e69954b9 pbrook
    case 0x84: /* PROCID0 */
244 e69954b9 pbrook
    case 0x88: /* PROCID1 */
245 e69954b9 pbrook
    case 0x8c: /* OSCRESET0 */
246 e69954b9 pbrook
    case 0x90: /* OSCRESET1 */
247 e69954b9 pbrook
    case 0x94: /* OSCRESET2 */
248 e69954b9 pbrook
    case 0x98: /* OSCRESET3 */
249 e69954b9 pbrook
    case 0x9c: /* OSCRESET4 */
250 e69954b9 pbrook
        break;
251 34933c8c Peter Maydell
    case 0xa0: /* SYS_CFGDATA */
252 34933c8c Peter Maydell
        if (board_id(s) != BOARD_ID_VEXPRESS) {
253 34933c8c Peter Maydell
            goto bad_reg;
254 34933c8c Peter Maydell
        }
255 34933c8c Peter Maydell
        s->sys_cfgdata = val;
256 34933c8c Peter Maydell
        return;
257 34933c8c Peter Maydell
    case 0xa4: /* SYS_CFGCTRL */
258 34933c8c Peter Maydell
        if (board_id(s) != BOARD_ID_VEXPRESS) {
259 34933c8c Peter Maydell
            goto bad_reg;
260 34933c8c Peter Maydell
        }
261 34933c8c Peter Maydell
        s->sys_cfgctrl = val & ~(3 << 18);
262 34933c8c Peter Maydell
        s->sys_cfgstat = 1;            /* complete */
263 34933c8c Peter Maydell
        switch (s->sys_cfgctrl) {
264 34933c8c Peter Maydell
        case 0xc0800000:            /* SYS_CFG_SHUTDOWN to motherboard */
265 34933c8c Peter Maydell
            qemu_system_shutdown_request();
266 34933c8c Peter Maydell
            break;
267 34933c8c Peter Maydell
        case 0xc0900000:            /* SYS_CFG_REBOOT to motherboard */
268 34933c8c Peter Maydell
            qemu_system_reset_request();
269 34933c8c Peter Maydell
            break;
270 34933c8c Peter Maydell
        default:
271 34933c8c Peter Maydell
            s->sys_cfgstat |= 2;        /* error */
272 34933c8c Peter Maydell
        }
273 34933c8c Peter Maydell
        return;
274 34933c8c Peter Maydell
    case 0xa8: /* SYS_CFGSTAT */
275 34933c8c Peter Maydell
        if (board_id(s) != BOARD_ID_VEXPRESS) {
276 34933c8c Peter Maydell
            goto bad_reg;
277 34933c8c Peter Maydell
        }
278 34933c8c Peter Maydell
        s->sys_cfgstat = val & 3;
279 34933c8c Peter Maydell
        return;
280 e69954b9 pbrook
    default:
281 34933c8c Peter Maydell
    bad_reg:
282 e69954b9 pbrook
        printf ("arm_sysctl_write: Bad register offset 0x%x\n", (int)offset);
283 e69954b9 pbrook
        return;
284 e69954b9 pbrook
    }
285 e69954b9 pbrook
}
286 e69954b9 pbrook
287 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const arm_sysctl_readfn[] = {
288 e69954b9 pbrook
   arm_sysctl_read,
289 e69954b9 pbrook
   arm_sysctl_read,
290 e69954b9 pbrook
   arm_sysctl_read
291 e69954b9 pbrook
};
292 e69954b9 pbrook
293 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const arm_sysctl_writefn[] = {
294 e69954b9 pbrook
   arm_sysctl_write,
295 e69954b9 pbrook
   arm_sysctl_write,
296 e69954b9 pbrook
   arm_sysctl_write
297 e69954b9 pbrook
};
298 e69954b9 pbrook
299 b50ff6f5 Peter Maydell
static void arm_sysctl_gpio_set(void *opaque, int line, int level)
300 b50ff6f5 Peter Maydell
{
301 b50ff6f5 Peter Maydell
    arm_sysctl_state *s = (arm_sysctl_state *)opaque;
302 b50ff6f5 Peter Maydell
    switch (line) {
303 b50ff6f5 Peter Maydell
    case ARM_SYSCTL_GPIO_MMC_WPROT:
304 b50ff6f5 Peter Maydell
    {
305 b50ff6f5 Peter Maydell
        /* For PB926 and EB write-protect is bit 2 of SYS_MCI;
306 b50ff6f5 Peter Maydell
         * for all later boards it is bit 1.
307 b50ff6f5 Peter Maydell
         */
308 b50ff6f5 Peter Maydell
        int bit = 2;
309 b50ff6f5 Peter Maydell
        if ((board_id(s) == BOARD_ID_PB926) || (board_id(s) == BOARD_ID_EB)) {
310 b50ff6f5 Peter Maydell
            bit = 4;
311 b50ff6f5 Peter Maydell
        }
312 b50ff6f5 Peter Maydell
        s->sys_mci &= ~bit;
313 b50ff6f5 Peter Maydell
        if (level) {
314 b50ff6f5 Peter Maydell
            s->sys_mci |= bit;
315 b50ff6f5 Peter Maydell
        }
316 b50ff6f5 Peter Maydell
        break;
317 b50ff6f5 Peter Maydell
    }
318 b50ff6f5 Peter Maydell
    case ARM_SYSCTL_GPIO_MMC_CARDIN:
319 b50ff6f5 Peter Maydell
        s->sys_mci &= ~1;
320 b50ff6f5 Peter Maydell
        if (level) {
321 b50ff6f5 Peter Maydell
            s->sys_mci |= 1;
322 b50ff6f5 Peter Maydell
        }
323 b50ff6f5 Peter Maydell
        break;
324 b50ff6f5 Peter Maydell
    }
325 b50ff6f5 Peter Maydell
}
326 b50ff6f5 Peter Maydell
327 81a322d4 Gerd Hoffmann
static int arm_sysctl_init1(SysBusDevice *dev)
328 e69954b9 pbrook
{
329 82634c2d Paul Brook
    arm_sysctl_state *s = FROM_SYSBUS(arm_sysctl_state, dev);
330 e69954b9 pbrook
    int iomemtype;
331 e69954b9 pbrook
332 1eed09cb Avi Kivity
    iomemtype = cpu_register_io_memory(arm_sysctl_readfn,
333 2507c12a Alexander Graf
                                       arm_sysctl_writefn, s,
334 2507c12a Alexander Graf
                                       DEVICE_NATIVE_ENDIAN);
335 82634c2d Paul Brook
    sysbus_init_mmio(dev, 0x1000, iomemtype);
336 b50ff6f5 Peter Maydell
    qdev_init_gpio_in(&s->busdev.qdev, arm_sysctl_gpio_set, 2);
337 e69954b9 pbrook
    /* ??? Save/restore.  */
338 81a322d4 Gerd Hoffmann
    return 0;
339 e69954b9 pbrook
}
340 82634c2d Paul Brook
341 82634c2d Paul Brook
/* Legacy helper function.  */
342 26e92f65 Paul Brook
void arm_sysctl_init(uint32_t base, uint32_t sys_id, uint32_t proc_id)
343 82634c2d Paul Brook
{
344 82634c2d Paul Brook
    DeviceState *dev;
345 82634c2d Paul Brook
346 82634c2d Paul Brook
    dev = qdev_create(NULL, "realview_sysctl");
347 ee6847d1 Gerd Hoffmann
    qdev_prop_set_uint32(dev, "sys_id", sys_id);
348 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
349 26e92f65 Paul Brook
    qdev_prop_set_uint32(dev, "proc_id", proc_id);
350 82634c2d Paul Brook
    sysbus_mmio_map(sysbus_from_qdev(dev), 0, base);
351 82634c2d Paul Brook
}
352 82634c2d Paul Brook
353 ee6847d1 Gerd Hoffmann
static SysBusDeviceInfo arm_sysctl_info = {
354 ee6847d1 Gerd Hoffmann
    .init = arm_sysctl_init1,
355 ee6847d1 Gerd Hoffmann
    .qdev.name  = "realview_sysctl",
356 ee6847d1 Gerd Hoffmann
    .qdev.size  = sizeof(arm_sysctl_state),
357 b5ad0ae7 Peter Maydell
    .qdev.vmsd = &vmstate_arm_sysctl,
358 be0f204a Paul Brook
    .qdev.reset = arm_sysctl_reset,
359 ee6847d1 Gerd Hoffmann
    .qdev.props = (Property[]) {
360 e325775b Gerd Hoffmann
        DEFINE_PROP_UINT32("sys_id", arm_sysctl_state, sys_id, 0),
361 26e92f65 Paul Brook
        DEFINE_PROP_UINT32("proc_id", arm_sysctl_state, proc_id, 0),
362 e325775b Gerd Hoffmann
        DEFINE_PROP_END_OF_LIST(),
363 ee6847d1 Gerd Hoffmann
    }
364 ee6847d1 Gerd Hoffmann
};
365 ee6847d1 Gerd Hoffmann
366 82634c2d Paul Brook
static void arm_sysctl_register_devices(void)
367 82634c2d Paul Brook
{
368 ee6847d1 Gerd Hoffmann
    sysbus_register_withprop(&arm_sysctl_info);
369 82634c2d Paul Brook
}
370 82634c2d Paul Brook
371 82634c2d Paul Brook
device_init(arm_sysctl_register_devices)