Statistics
| Branch: | Revision:

root / hw / smc91c111.c @ 3b4b86aa

History | View | Annotate | Download (20.1 kB)

1 5fafdf24 ths
/*
2 80337b66 bellard
 * SMSC 91C111 Ethernet interface emulation
3 80337b66 bellard
 *
4 80337b66 bellard
 * Copyright (c) 2005 CodeSourcery, LLC.
5 80337b66 bellard
 * Written by Paul Brook
6 80337b66 bellard
 *
7 80337b66 bellard
 * This code is licenced under the GPL
8 80337b66 bellard
 */
9 80337b66 bellard
10 418dcf5b Paul Brook
#include "sysbus.h"
11 87ecb68b pbrook
#include "net.h"
12 87ecb68b pbrook
#include "devices.h"
13 80337b66 bellard
/* For crc32 */
14 80337b66 bellard
#include <zlib.h>
15 80337b66 bellard
16 80337b66 bellard
/* Number of 2k memory pages available.  */
17 80337b66 bellard
#define NUM_PACKETS 4
18 80337b66 bellard
19 80337b66 bellard
typedef struct {
20 418dcf5b Paul Brook
    SysBusDevice busdev;
21 42a4260f Mark McLoughlin
    NICState *nic;
22 50132156 Gerd Hoffmann
    NICConf conf;
23 80337b66 bellard
    uint16_t tcr;
24 80337b66 bellard
    uint16_t rcr;
25 80337b66 bellard
    uint16_t cr;
26 80337b66 bellard
    uint16_t ctr;
27 80337b66 bellard
    uint16_t gpr;
28 80337b66 bellard
    uint16_t ptr;
29 80337b66 bellard
    uint16_t ercv;
30 d537cf6c pbrook
    qemu_irq irq;
31 80337b66 bellard
    int bank;
32 80337b66 bellard
    int packet_num;
33 80337b66 bellard
    int tx_alloc;
34 80337b66 bellard
    /* Bitmask of allocated packets.  */
35 80337b66 bellard
    int allocated;
36 80337b66 bellard
    int tx_fifo_len;
37 80337b66 bellard
    int tx_fifo[NUM_PACKETS];
38 80337b66 bellard
    int rx_fifo_len;
39 80337b66 bellard
    int rx_fifo[NUM_PACKETS];
40 5198cfd9 bellard
    int tx_fifo_done_len;
41 5198cfd9 bellard
    int tx_fifo_done[NUM_PACKETS];
42 80337b66 bellard
    /* Packet buffer memory.  */
43 5198cfd9 bellard
    uint8_t data[NUM_PACKETS][2048];
44 80337b66 bellard
    uint8_t int_level;
45 80337b66 bellard
    uint8_t int_mask;
46 b946a153 aliguori
    int mmio_index;
47 80337b66 bellard
} smc91c111_state;
48 80337b66 bellard
49 80337b66 bellard
#define RCR_SOFT_RST  0x8000
50 80337b66 bellard
#define RCR_STRIP_CRC 0x0200
51 80337b66 bellard
#define RCR_RXEN      0x0100
52 80337b66 bellard
53 80337b66 bellard
#define TCR_EPH_LOOP  0x2000
54 80337b66 bellard
#define TCR_NOCRC     0x0100
55 80337b66 bellard
#define TCR_PAD_EN    0x0080
56 80337b66 bellard
#define TCR_FORCOL    0x0004
57 80337b66 bellard
#define TCR_LOOP      0x0002
58 80337b66 bellard
#define TCR_TXEN      0x0001
59 80337b66 bellard
60 80337b66 bellard
#define INT_MD        0x80
61 80337b66 bellard
#define INT_ERCV      0x40
62 80337b66 bellard
#define INT_EPH       0x20
63 80337b66 bellard
#define INT_RX_OVRN   0x10
64 80337b66 bellard
#define INT_ALLOC     0x08
65 80337b66 bellard
#define INT_TX_EMPTY  0x04
66 80337b66 bellard
#define INT_TX        0x02
67 80337b66 bellard
#define INT_RCV       0x01
68 80337b66 bellard
69 80337b66 bellard
#define CTR_AUTO_RELEASE  0x0800
70 80337b66 bellard
#define CTR_RELOAD        0x0002
71 80337b66 bellard
#define CTR_STORE         0x0001
72 80337b66 bellard
73 80337b66 bellard
#define RS_ALGNERR      0x8000
74 80337b66 bellard
#define RS_BRODCAST     0x4000
75 80337b66 bellard
#define RS_BADCRC       0x2000
76 80337b66 bellard
#define RS_ODDFRAME     0x1000
77 80337b66 bellard
#define RS_TOOLONG      0x0800
78 80337b66 bellard
#define RS_TOOSHORT     0x0400
79 80337b66 bellard
#define RS_MULTICAST    0x0001
80 80337b66 bellard
81 80337b66 bellard
/* Update interrupt status.  */
82 80337b66 bellard
static void smc91c111_update(smc91c111_state *s)
83 80337b66 bellard
{
84 80337b66 bellard
    int level;
85 80337b66 bellard
86 80337b66 bellard
    if (s->tx_fifo_len == 0)
87 80337b66 bellard
        s->int_level |= INT_TX_EMPTY;
88 5198cfd9 bellard
    if (s->tx_fifo_done_len != 0)
89 5198cfd9 bellard
        s->int_level |= INT_TX;
90 80337b66 bellard
    level = (s->int_level & s->int_mask) != 0;
91 d537cf6c pbrook
    qemu_set_irq(s->irq, level);
92 80337b66 bellard
}
93 80337b66 bellard
94 80337b66 bellard
/* Try to allocate a packet.  Returns 0x80 on failure.  */
95 80337b66 bellard
static int smc91c111_allocate_packet(smc91c111_state *s)
96 80337b66 bellard
{
97 80337b66 bellard
    int i;
98 80337b66 bellard
    if (s->allocated == (1 << NUM_PACKETS) - 1) {
99 80337b66 bellard
        return 0x80;
100 80337b66 bellard
    }
101 80337b66 bellard
102 80337b66 bellard
    for (i = 0; i < NUM_PACKETS; i++) {
103 80337b66 bellard
        if ((s->allocated & (1 << i)) == 0)
104 80337b66 bellard
            break;
105 80337b66 bellard
    }
106 80337b66 bellard
    s->allocated |= 1 << i;
107 80337b66 bellard
    return i;
108 80337b66 bellard
}
109 80337b66 bellard
110 80337b66 bellard
111 80337b66 bellard
/* Process a pending TX allocate.  */
112 80337b66 bellard
static void smc91c111_tx_alloc(smc91c111_state *s)
113 80337b66 bellard
{
114 80337b66 bellard
    s->tx_alloc = smc91c111_allocate_packet(s);
115 80337b66 bellard
    if (s->tx_alloc == 0x80)
116 80337b66 bellard
        return;
117 80337b66 bellard
    s->int_level |= INT_ALLOC;
118 80337b66 bellard
    smc91c111_update(s);
119 80337b66 bellard
}
120 80337b66 bellard
121 80337b66 bellard
/* Remove and item from the RX FIFO.  */
122 80337b66 bellard
static void smc91c111_pop_rx_fifo(smc91c111_state *s)
123 80337b66 bellard
{
124 80337b66 bellard
    int i;
125 80337b66 bellard
126 80337b66 bellard
    s->rx_fifo_len--;
127 80337b66 bellard
    if (s->rx_fifo_len) {
128 80337b66 bellard
        for (i = 0; i < s->rx_fifo_len; i++)
129 80337b66 bellard
            s->rx_fifo[i] = s->rx_fifo[i + 1];
130 80337b66 bellard
        s->int_level |= INT_RCV;
131 80337b66 bellard
    } else {
132 80337b66 bellard
        s->int_level &= ~INT_RCV;
133 80337b66 bellard
    }
134 80337b66 bellard
    smc91c111_update(s);
135 80337b66 bellard
}
136 80337b66 bellard
137 5198cfd9 bellard
/* Remove an item from the TX completion FIFO.  */
138 5198cfd9 bellard
static void smc91c111_pop_tx_fifo_done(smc91c111_state *s)
139 5198cfd9 bellard
{
140 5198cfd9 bellard
    int i;
141 5198cfd9 bellard
142 5198cfd9 bellard
    if (s->tx_fifo_done_len == 0)
143 5198cfd9 bellard
        return;
144 5198cfd9 bellard
    s->tx_fifo_done_len--;
145 5198cfd9 bellard
    for (i = 0; i < s->tx_fifo_done_len; i++)
146 5198cfd9 bellard
        s->tx_fifo_done[i] = s->tx_fifo_done[i + 1];
147 5198cfd9 bellard
}
148 5198cfd9 bellard
149 80337b66 bellard
/* Release the memory allocated to a packet.  */
150 80337b66 bellard
static void smc91c111_release_packet(smc91c111_state *s, int packet)
151 80337b66 bellard
{
152 80337b66 bellard
    s->allocated &= ~(1 << packet);
153 80337b66 bellard
    if (s->tx_alloc == 0x80)
154 80337b66 bellard
        smc91c111_tx_alloc(s);
155 80337b66 bellard
}
156 80337b66 bellard
157 80337b66 bellard
/* Flush the TX FIFO.  */
158 80337b66 bellard
static void smc91c111_do_tx(smc91c111_state *s)
159 80337b66 bellard
{
160 80337b66 bellard
    int i;
161 80337b66 bellard
    int len;
162 80337b66 bellard
    int control;
163 80337b66 bellard
    int add_crc;
164 80337b66 bellard
    int packetnum;
165 80337b66 bellard
    uint8_t *p;
166 80337b66 bellard
167 80337b66 bellard
    if ((s->tcr & TCR_TXEN) == 0)
168 80337b66 bellard
        return;
169 80337b66 bellard
    if (s->tx_fifo_len == 0)
170 80337b66 bellard
        return;
171 80337b66 bellard
    for (i = 0; i < s->tx_fifo_len; i++) {
172 80337b66 bellard
        packetnum = s->tx_fifo[i];
173 80337b66 bellard
        p = &s->data[packetnum][0];
174 80337b66 bellard
        /* Set status word.  */
175 80337b66 bellard
        *(p++) = 0x01;
176 80337b66 bellard
        *(p++) = 0x40;
177 80337b66 bellard
        len = *(p++);
178 80337b66 bellard
        len |= ((int)*(p++)) << 8;
179 80337b66 bellard
        len -= 6;
180 80337b66 bellard
        control = p[len + 1];
181 80337b66 bellard
        if (control & 0x20)
182 80337b66 bellard
            len++;
183 80337b66 bellard
        /* ??? This overwrites the data following the buffer.
184 80337b66 bellard
           Don't know what real hardware does.  */
185 80337b66 bellard
        if (len < 64 && (s->tcr & TCR_PAD_EN)) {
186 80337b66 bellard
            memset(p + len, 0, 64 - len);
187 80337b66 bellard
            len = 64;
188 80337b66 bellard
        }
189 80337b66 bellard
#if 0
190 80337b66 bellard
        /* The card is supposed to append the CRC to the frame.  However
191 80337b66 bellard
           none of the other network traffic has the CRC appended.
192 80337b66 bellard
           Suspect this is low level ethernet detail we don't need to worry
193 80337b66 bellard
           about.  */
194 80337b66 bellard
        add_crc = (control & 0x10) || (s->tcr & TCR_NOCRC) == 0;
195 80337b66 bellard
        if (add_crc) {
196 416b5d36 ths
            uint32_t crc;
197 416b5d36 ths

198 80337b66 bellard
            crc = crc32(~0, p, len);
199 80337b66 bellard
            memcpy(p + len, &crc, 4);
200 80337b66 bellard
            len += 4;
201 80337b66 bellard
        }
202 80337b66 bellard
#else
203 80337b66 bellard
        add_crc = 0;
204 80337b66 bellard
#endif
205 80337b66 bellard
        if (s->ctr & CTR_AUTO_RELEASE)
206 5198cfd9 bellard
            /* Race?  */
207 80337b66 bellard
            smc91c111_release_packet(s, packetnum);
208 5198cfd9 bellard
        else if (s->tx_fifo_done_len < NUM_PACKETS)
209 5198cfd9 bellard
            s->tx_fifo_done[s->tx_fifo_done_len++] = packetnum;
210 42a4260f Mark McLoughlin
        qemu_send_packet(&s->nic->nc, p, len);
211 80337b66 bellard
    }
212 80337b66 bellard
    s->tx_fifo_len = 0;
213 80337b66 bellard
    smc91c111_update(s);
214 80337b66 bellard
}
215 80337b66 bellard
216 80337b66 bellard
/* Add a packet to the TX FIFO.  */
217 80337b66 bellard
static void smc91c111_queue_tx(smc91c111_state *s, int packet)
218 80337b66 bellard
{
219 80337b66 bellard
    if (s->tx_fifo_len == NUM_PACKETS)
220 80337b66 bellard
        return;
221 80337b66 bellard
    s->tx_fifo[s->tx_fifo_len++] = packet;
222 80337b66 bellard
    smc91c111_do_tx(s);
223 80337b66 bellard
}
224 80337b66 bellard
225 80337b66 bellard
static void smc91c111_reset(smc91c111_state *s)
226 80337b66 bellard
{
227 80337b66 bellard
    s->bank = 0;
228 80337b66 bellard
    s->tx_fifo_len = 0;
229 5198cfd9 bellard
    s->tx_fifo_done_len = 0;
230 80337b66 bellard
    s->rx_fifo_len = 0;
231 80337b66 bellard
    s->allocated = 0;
232 80337b66 bellard
    s->packet_num = 0;
233 80337b66 bellard
    s->tx_alloc = 0;
234 80337b66 bellard
    s->tcr = 0;
235 80337b66 bellard
    s->rcr = 0;
236 80337b66 bellard
    s->cr = 0xa0b1;
237 80337b66 bellard
    s->ctr = 0x1210;
238 80337b66 bellard
    s->ptr = 0;
239 80337b66 bellard
    s->ercv = 0x1f;
240 80337b66 bellard
    s->int_level = INT_TX_EMPTY;
241 80337b66 bellard
    s->int_mask = 0;
242 80337b66 bellard
    smc91c111_update(s);
243 80337b66 bellard
}
244 80337b66 bellard
245 80337b66 bellard
#define SET_LOW(name, val) s->name = (s->name & 0xff00) | val
246 80337b66 bellard
#define SET_HIGH(name, val) s->name = (s->name & 0xff) | (val << 8)
247 80337b66 bellard
248 c227f099 Anthony Liguori
static void smc91c111_writeb(void *opaque, target_phys_addr_t offset,
249 80337b66 bellard
                             uint32_t value)
250 80337b66 bellard
{
251 80337b66 bellard
    smc91c111_state *s = (smc91c111_state *)opaque;
252 80337b66 bellard
253 3b4b86aa Lars Munch
    offset = offset & 0xf;
254 80337b66 bellard
    if (offset == 14) {
255 80337b66 bellard
        s->bank = value;
256 80337b66 bellard
        return;
257 80337b66 bellard
    }
258 80337b66 bellard
    if (offset == 15)
259 80337b66 bellard
        return;
260 80337b66 bellard
    switch (s->bank) {
261 80337b66 bellard
    case 0:
262 80337b66 bellard
        switch (offset) {
263 80337b66 bellard
        case 0: /* TCR */
264 80337b66 bellard
            SET_LOW(tcr, value);
265 80337b66 bellard
            return;
266 80337b66 bellard
        case 1:
267 80337b66 bellard
            SET_HIGH(tcr, value);
268 80337b66 bellard
            return;
269 80337b66 bellard
        case 4: /* RCR */
270 80337b66 bellard
            SET_LOW(rcr, value);
271 80337b66 bellard
            return;
272 80337b66 bellard
        case 5:
273 80337b66 bellard
            SET_HIGH(rcr, value);
274 80337b66 bellard
            if (s->rcr & RCR_SOFT_RST)
275 80337b66 bellard
                smc91c111_reset(s);
276 80337b66 bellard
            return;
277 80337b66 bellard
        case 10: case 11: /* RPCR */
278 80337b66 bellard
            /* Ignored */
279 80337b66 bellard
            return;
280 80337b66 bellard
        }
281 80337b66 bellard
        break;
282 80337b66 bellard
283 80337b66 bellard
    case 1:
284 80337b66 bellard
        switch (offset) {
285 80337b66 bellard
        case 0: /* CONFIG */
286 80337b66 bellard
            SET_LOW(cr, value);
287 80337b66 bellard
            return;
288 80337b66 bellard
        case 1:
289 80337b66 bellard
            SET_HIGH(cr,value);
290 80337b66 bellard
            return;
291 80337b66 bellard
        case 2: case 3: /* BASE */
292 80337b66 bellard
        case 4: case 5: case 6: case 7: case 8: case 9: /* IA */
293 80337b66 bellard
            /* Not implemented.  */
294 80337b66 bellard
            return;
295 80337b66 bellard
        case 10: /* Genral Purpose */
296 80337b66 bellard
            SET_LOW(gpr, value);
297 80337b66 bellard
            return;
298 80337b66 bellard
        case 11:
299 80337b66 bellard
            SET_HIGH(gpr, value);
300 80337b66 bellard
            return;
301 80337b66 bellard
        case 12: /* Control */
302 80337b66 bellard
            if (value & 1)
303 80337b66 bellard
                fprintf(stderr, "smc91c111:EEPROM store not implemented\n");
304 80337b66 bellard
            if (value & 2)
305 80337b66 bellard
                fprintf(stderr, "smc91c111:EEPROM reload not implemented\n");
306 80337b66 bellard
            value &= ~3;
307 80337b66 bellard
            SET_LOW(ctr, value);
308 80337b66 bellard
            return;
309 80337b66 bellard
        case 13:
310 80337b66 bellard
            SET_HIGH(ctr, value);
311 80337b66 bellard
            return;
312 80337b66 bellard
        }
313 80337b66 bellard
        break;
314 80337b66 bellard
315 80337b66 bellard
    case 2:
316 80337b66 bellard
        switch (offset) {
317 80337b66 bellard
        case 0: /* MMU Command */
318 80337b66 bellard
            switch (value >> 5) {
319 80337b66 bellard
            case 0: /* no-op */
320 80337b66 bellard
                break;
321 80337b66 bellard
            case 1: /* Allocate for TX.  */
322 80337b66 bellard
                s->tx_alloc = 0x80;
323 80337b66 bellard
                s->int_level &= ~INT_ALLOC;
324 80337b66 bellard
                smc91c111_update(s);
325 80337b66 bellard
                smc91c111_tx_alloc(s);
326 80337b66 bellard
                break;
327 80337b66 bellard
            case 2: /* Reset MMU.  */
328 80337b66 bellard
                s->allocated = 0;
329 80337b66 bellard
                s->tx_fifo_len = 0;
330 5198cfd9 bellard
                s->tx_fifo_done_len = 0;
331 80337b66 bellard
                s->rx_fifo_len = 0;
332 80337b66 bellard
                s->tx_alloc = 0;
333 80337b66 bellard
                break;
334 80337b66 bellard
            case 3: /* Remove from RX FIFO.  */
335 80337b66 bellard
                smc91c111_pop_rx_fifo(s);
336 80337b66 bellard
                break;
337 80337b66 bellard
            case 4: /* Remove from RX FIFO and release.  */
338 80337b66 bellard
                if (s->rx_fifo_len > 0) {
339 80337b66 bellard
                    smc91c111_release_packet(s, s->rx_fifo[0]);
340 80337b66 bellard
                }
341 80337b66 bellard
                smc91c111_pop_rx_fifo(s);
342 80337b66 bellard
                break;
343 80337b66 bellard
            case 5: /* Release.  */
344 80337b66 bellard
                smc91c111_release_packet(s, s->packet_num);
345 80337b66 bellard
                break;
346 80337b66 bellard
            case 6: /* Add to TX FIFO.  */
347 80337b66 bellard
                smc91c111_queue_tx(s, s->packet_num);
348 80337b66 bellard
                break;
349 80337b66 bellard
            case 7: /* Reset TX FIFO.  */
350 80337b66 bellard
                s->tx_fifo_len = 0;
351 5198cfd9 bellard
                s->tx_fifo_done_len = 0;
352 80337b66 bellard
                break;
353 80337b66 bellard
            }
354 80337b66 bellard
            return;
355 80337b66 bellard
        case 1:
356 80337b66 bellard
            /* Ignore.  */
357 80337b66 bellard
            return;
358 80337b66 bellard
        case 2: /* Packet Number Register */
359 80337b66 bellard
            s->packet_num = value;
360 80337b66 bellard
            return;
361 80337b66 bellard
        case 3: case 4: case 5:
362 80337b66 bellard
            /* Should be readonly, but linux writes to them anyway. Ignore.  */
363 80337b66 bellard
            return;
364 80337b66 bellard
        case 6: /* Pointer */
365 80337b66 bellard
            SET_LOW(ptr, value);
366 80337b66 bellard
            return;
367 80337b66 bellard
        case 7:
368 80337b66 bellard
            SET_HIGH(ptr, value);
369 80337b66 bellard
            return;
370 80337b66 bellard
        case 8: case 9: case 10: case 11: /* Data */
371 80337b66 bellard
            {
372 80337b66 bellard
                int p;
373 80337b66 bellard
                int n;
374 80337b66 bellard
375 80337b66 bellard
                if (s->ptr & 0x8000)
376 80337b66 bellard
                    n = s->rx_fifo[0];
377 80337b66 bellard
                else
378 80337b66 bellard
                    n = s->packet_num;
379 80337b66 bellard
                p = s->ptr & 0x07ff;
380 80337b66 bellard
                if (s->ptr & 0x4000) {
381 80337b66 bellard
                    s->ptr = (s->ptr & 0xf800) | ((s->ptr + 1) & 0x7ff);
382 80337b66 bellard
                } else {
383 80337b66 bellard
                    p += (offset & 3);
384 80337b66 bellard
                }
385 80337b66 bellard
                s->data[n][p] = value;
386 80337b66 bellard
            }
387 80337b66 bellard
            return;
388 80337b66 bellard
        case 12: /* Interrupt ACK.  */
389 80337b66 bellard
            s->int_level &= ~(value & 0xd6);
390 5198cfd9 bellard
            if (value & INT_TX)
391 5198cfd9 bellard
                smc91c111_pop_tx_fifo_done(s);
392 80337b66 bellard
            smc91c111_update(s);
393 80337b66 bellard
            return;
394 80337b66 bellard
        case 13: /* Interrupt mask.  */
395 80337b66 bellard
            s->int_mask = value;
396 80337b66 bellard
            smc91c111_update(s);
397 80337b66 bellard
            return;
398 80337b66 bellard
        }
399 80337b66 bellard
        break;;
400 80337b66 bellard
401 80337b66 bellard
    case 3:
402 80337b66 bellard
        switch (offset) {
403 80337b66 bellard
        case 0: case 1: case 2: case 3: case 4: case 5: case 6: case 7:
404 80337b66 bellard
            /* Multicast table.  */
405 80337b66 bellard
            /* Not implemented.  */
406 80337b66 bellard
            return;
407 80337b66 bellard
        case 8: case 9: /* Management Interface.  */
408 80337b66 bellard
            /* Not implemented.  */
409 80337b66 bellard
            return;
410 80337b66 bellard
        case 12: /* Early receive.  */
411 80337b66 bellard
            s->ercv = value & 0x1f;
412 80337b66 bellard
        case 13:
413 80337b66 bellard
            /* Ignore.  */
414 80337b66 bellard
            return;
415 80337b66 bellard
        }
416 80337b66 bellard
        break;
417 80337b66 bellard
    }
418 2ac71179 Paul Brook
    hw_error("smc91c111_write: Bad reg %d:%x\n", s->bank, (int)offset);
419 80337b66 bellard
}
420 80337b66 bellard
421 c227f099 Anthony Liguori
static uint32_t smc91c111_readb(void *opaque, target_phys_addr_t offset)
422 80337b66 bellard
{
423 80337b66 bellard
    smc91c111_state *s = (smc91c111_state *)opaque;
424 80337b66 bellard
425 3b4b86aa Lars Munch
    offset = offset & 0xf;
426 80337b66 bellard
    if (offset == 14) {
427 80337b66 bellard
        return s->bank;
428 80337b66 bellard
    }
429 80337b66 bellard
    if (offset == 15)
430 80337b66 bellard
        return 0x33;
431 80337b66 bellard
    switch (s->bank) {
432 80337b66 bellard
    case 0:
433 80337b66 bellard
        switch (offset) {
434 80337b66 bellard
        case 0: /* TCR */
435 80337b66 bellard
            return s->tcr & 0xff;
436 80337b66 bellard
        case 1:
437 80337b66 bellard
            return s->tcr >> 8;
438 80337b66 bellard
        case 2: /* EPH Status */
439 80337b66 bellard
            return 0;
440 80337b66 bellard
        case 3:
441 80337b66 bellard
            return 0x40;
442 80337b66 bellard
        case 4: /* RCR */
443 80337b66 bellard
            return s->rcr & 0xff;
444 80337b66 bellard
        case 5:
445 80337b66 bellard
            return s->rcr >> 8;
446 80337b66 bellard
        case 6: /* Counter */
447 80337b66 bellard
        case 7:
448 80337b66 bellard
            /* Not implemented.  */
449 80337b66 bellard
            return 0;
450 687fa640 ths
        case 8: /* Memory size.  */
451 687fa640 ths
            return NUM_PACKETS;
452 687fa640 ths
        case 9: /* Free memory available.  */
453 80337b66 bellard
            {
454 80337b66 bellard
                int i;
455 80337b66 bellard
                int n;
456 80337b66 bellard
                n = 0;
457 80337b66 bellard
                for (i = 0; i < NUM_PACKETS; i++) {
458 80337b66 bellard
                    if (s->allocated & (1 << i))
459 80337b66 bellard
                        n++;
460 80337b66 bellard
                }
461 80337b66 bellard
                return n;
462 80337b66 bellard
            }
463 80337b66 bellard
        case 10: case 11: /* RPCR */
464 80337b66 bellard
            /* Not implemented.  */
465 80337b66 bellard
            return 0;
466 80337b66 bellard
        }
467 80337b66 bellard
        break;
468 80337b66 bellard
469 80337b66 bellard
    case 1:
470 80337b66 bellard
        switch (offset) {
471 80337b66 bellard
        case 0: /* CONFIG */
472 80337b66 bellard
            return s->cr & 0xff;
473 80337b66 bellard
        case 1:
474 80337b66 bellard
            return s->cr >> 8;
475 80337b66 bellard
        case 2: case 3: /* BASE */
476 80337b66 bellard
            /* Not implemented.  */
477 80337b66 bellard
            return 0;
478 80337b66 bellard
        case 4: case 5: case 6: case 7: case 8: case 9: /* IA */
479 50132156 Gerd Hoffmann
            return s->conf.macaddr.a[offset - 4];
480 80337b66 bellard
        case 10: /* General Purpose */
481 80337b66 bellard
            return s->gpr & 0xff;
482 80337b66 bellard
        case 11:
483 80337b66 bellard
            return s->gpr >> 8;
484 80337b66 bellard
        case 12: /* Control */
485 80337b66 bellard
            return s->ctr & 0xff;
486 80337b66 bellard
        case 13:
487 80337b66 bellard
            return s->ctr >> 8;
488 80337b66 bellard
        }
489 80337b66 bellard
        break;
490 80337b66 bellard
491 80337b66 bellard
    case 2:
492 80337b66 bellard
        switch (offset) {
493 80337b66 bellard
        case 0: case 1: /* MMUCR Busy bit.  */
494 80337b66 bellard
            return 0;
495 80337b66 bellard
        case 2: /* Packet Number.  */
496 80337b66 bellard
            return s->packet_num;
497 80337b66 bellard
        case 3: /* Allocation Result.  */
498 80337b66 bellard
            return s->tx_alloc;
499 80337b66 bellard
        case 4: /* TX FIFO */
500 5198cfd9 bellard
            if (s->tx_fifo_done_len == 0)
501 80337b66 bellard
                return 0x80;
502 80337b66 bellard
            else
503 5198cfd9 bellard
                return s->tx_fifo_done[0];
504 80337b66 bellard
        case 5: /* RX FIFO */
505 80337b66 bellard
            if (s->rx_fifo_len == 0)
506 80337b66 bellard
                return 0x80;
507 80337b66 bellard
            else
508 80337b66 bellard
                return s->rx_fifo[0];
509 80337b66 bellard
        case 6: /* Pointer */
510 80337b66 bellard
            return s->ptr & 0xff;
511 80337b66 bellard
        case 7:
512 80337b66 bellard
            return (s->ptr >> 8) & 0xf7;
513 80337b66 bellard
        case 8: case 9: case 10: case 11: /* Data */
514 80337b66 bellard
            {
515 80337b66 bellard
                int p;
516 80337b66 bellard
                int n;
517 80337b66 bellard
518 80337b66 bellard
                if (s->ptr & 0x8000)
519 80337b66 bellard
                    n = s->rx_fifo[0];
520 80337b66 bellard
                else
521 80337b66 bellard
                    n = s->packet_num;
522 80337b66 bellard
                p = s->ptr & 0x07ff;
523 80337b66 bellard
                if (s->ptr & 0x4000) {
524 80337b66 bellard
                    s->ptr = (s->ptr & 0xf800) | ((s->ptr + 1) & 0x07ff);
525 80337b66 bellard
                } else {
526 80337b66 bellard
                    p += (offset & 3);
527 80337b66 bellard
                }
528 80337b66 bellard
                return s->data[n][p];
529 80337b66 bellard
            }
530 80337b66 bellard
        case 12: /* Interrupt status.  */
531 80337b66 bellard
            return s->int_level;
532 80337b66 bellard
        case 13: /* Interrupt mask.  */
533 80337b66 bellard
            return s->int_mask;
534 80337b66 bellard
        }
535 80337b66 bellard
        break;
536 80337b66 bellard
537 80337b66 bellard
    case 3:
538 80337b66 bellard
        switch (offset) {
539 80337b66 bellard
        case 0: case 1: case 2: case 3: case 4: case 5: case 6: case 7:
540 80337b66 bellard
            /* Multicast table.  */
541 80337b66 bellard
            /* Not implemented.  */
542 80337b66 bellard
            return 0;
543 80337b66 bellard
        case 8: /* Management Interface.  */
544 80337b66 bellard
            /* Not implemented.  */
545 80337b66 bellard
            return 0x30;
546 80337b66 bellard
        case 9:
547 80337b66 bellard
            return 0x33;
548 80337b66 bellard
        case 10: /* Revision.  */
549 80337b66 bellard
            return 0x91;
550 80337b66 bellard
        case 11:
551 80337b66 bellard
            return 0x33;
552 80337b66 bellard
        case 12:
553 80337b66 bellard
            return s->ercv;
554 80337b66 bellard
        case 13:
555 80337b66 bellard
            return 0;
556 80337b66 bellard
        }
557 80337b66 bellard
        break;
558 80337b66 bellard
    }
559 2ac71179 Paul Brook
    hw_error("smc91c111_read: Bad reg %d:%x\n", s->bank, (int)offset);
560 80337b66 bellard
    return 0;
561 80337b66 bellard
}
562 80337b66 bellard
563 c227f099 Anthony Liguori
static void smc91c111_writew(void *opaque, target_phys_addr_t offset,
564 80337b66 bellard
                             uint32_t value)
565 80337b66 bellard
{
566 80337b66 bellard
    smc91c111_writeb(opaque, offset, value & 0xff);
567 80337b66 bellard
    smc91c111_writeb(opaque, offset + 1, value >> 8);
568 80337b66 bellard
}
569 80337b66 bellard
570 c227f099 Anthony Liguori
static void smc91c111_writel(void *opaque, target_phys_addr_t offset,
571 80337b66 bellard
                             uint32_t value)
572 80337b66 bellard
{
573 80337b66 bellard
    /* 32-bit writes to offset 0xc only actually write to the bank select
574 80337b66 bellard
       register (offset 0xe)  */
575 8da3ff18 pbrook
    if (offset != 0xc)
576 80337b66 bellard
        smc91c111_writew(opaque, offset, value & 0xffff);
577 80337b66 bellard
    smc91c111_writew(opaque, offset + 2, value >> 16);
578 80337b66 bellard
}
579 80337b66 bellard
580 c227f099 Anthony Liguori
static uint32_t smc91c111_readw(void *opaque, target_phys_addr_t offset)
581 80337b66 bellard
{
582 80337b66 bellard
    uint32_t val;
583 80337b66 bellard
    val = smc91c111_readb(opaque, offset);
584 80337b66 bellard
    val |= smc91c111_readb(opaque, offset + 1) << 8;
585 80337b66 bellard
    return val;
586 80337b66 bellard
}
587 80337b66 bellard
588 c227f099 Anthony Liguori
static uint32_t smc91c111_readl(void *opaque, target_phys_addr_t offset)
589 80337b66 bellard
{
590 80337b66 bellard
    uint32_t val;
591 80337b66 bellard
    val = smc91c111_readw(opaque, offset);
592 80337b66 bellard
    val |= smc91c111_readw(opaque, offset + 2) << 16;
593 80337b66 bellard
    return val;
594 80337b66 bellard
}
595 80337b66 bellard
596 42a4260f Mark McLoughlin
static int smc91c111_can_receive(VLANClientState *nc)
597 d861b05e pbrook
{
598 42a4260f Mark McLoughlin
    smc91c111_state *s = DO_UPCAST(NICState, nc, nc)->opaque;
599 d861b05e pbrook
600 d861b05e pbrook
    if ((s->rcr & RCR_RXEN) == 0 || (s->rcr & RCR_SOFT_RST))
601 d861b05e pbrook
        return 1;
602 d861b05e pbrook
    if (s->allocated == (1 << NUM_PACKETS) - 1)
603 d861b05e pbrook
        return 0;
604 d861b05e pbrook
    return 1;
605 d861b05e pbrook
}
606 d861b05e pbrook
607 42a4260f Mark McLoughlin
static ssize_t smc91c111_receive(VLANClientState *nc, const uint8_t *buf, size_t size)
608 80337b66 bellard
{
609 42a4260f Mark McLoughlin
    smc91c111_state *s = DO_UPCAST(NICState, nc, nc)->opaque;
610 80337b66 bellard
    int status;
611 80337b66 bellard
    int packetsize;
612 80337b66 bellard
    uint32_t crc;
613 80337b66 bellard
    int packetnum;
614 80337b66 bellard
    uint8_t *p;
615 80337b66 bellard
616 80337b66 bellard
    if ((s->rcr & RCR_RXEN) == 0 || (s->rcr & RCR_SOFT_RST))
617 4f1c942b Mark McLoughlin
        return -1;
618 9f083493 ths
    /* Short packets are padded with zeros.  Receiving a packet
619 80337b66 bellard
       < 64 bytes long is considered an error condition.  */
620 80337b66 bellard
    if (size < 64)
621 80337b66 bellard
        packetsize = 64;
622 80337b66 bellard
    else
623 80337b66 bellard
        packetsize = (size & ~1);
624 80337b66 bellard
    packetsize += 6;
625 80337b66 bellard
    crc = (s->rcr & RCR_STRIP_CRC) == 0;
626 80337b66 bellard
    if (crc)
627 80337b66 bellard
        packetsize += 4;
628 80337b66 bellard
    /* TODO: Flag overrun and receive errors.  */
629 80337b66 bellard
    if (packetsize > 2048)
630 4f1c942b Mark McLoughlin
        return -1;
631 80337b66 bellard
    packetnum = smc91c111_allocate_packet(s);
632 80337b66 bellard
    if (packetnum == 0x80)
633 4f1c942b Mark McLoughlin
        return -1;
634 80337b66 bellard
    s->rx_fifo[s->rx_fifo_len++] = packetnum;
635 80337b66 bellard
636 80337b66 bellard
    p = &s->data[packetnum][0];
637 80337b66 bellard
    /* ??? Multicast packets?  */
638 80337b66 bellard
    status = 0;
639 80337b66 bellard
    if (size > 1518)
640 80337b66 bellard
        status |= RS_TOOLONG;
641 80337b66 bellard
    if (size & 1)
642 80337b66 bellard
        status |= RS_ODDFRAME;
643 80337b66 bellard
    *(p++) = status & 0xff;
644 80337b66 bellard
    *(p++) = status >> 8;
645 80337b66 bellard
    *(p++) = packetsize & 0xff;
646 80337b66 bellard
    *(p++) = packetsize >> 8;
647 80337b66 bellard
    memcpy(p, buf, size & ~1);
648 80337b66 bellard
    p += (size & ~1);
649 80337b66 bellard
    /* Pad short packets.  */
650 80337b66 bellard
    if (size < 64) {
651 80337b66 bellard
        int pad;
652 3b46e624 ths
653 80337b66 bellard
        if (size & 1)
654 80337b66 bellard
            *(p++) = buf[size - 1];
655 80337b66 bellard
        pad = 64 - size;
656 80337b66 bellard
        memset(p, 0, pad);
657 80337b66 bellard
        p += pad;
658 80337b66 bellard
        size = 64;
659 80337b66 bellard
    }
660 80337b66 bellard
    /* It's not clear if the CRC should go before or after the last byte in
661 80337b66 bellard
       odd sized packets.  Linux disables the CRC, so that's no help.
662 80337b66 bellard
       The pictures in the documentation show the CRC aligned on a 16-bit
663 80337b66 bellard
       boundary before the last odd byte, so that's what we do.  */
664 80337b66 bellard
    if (crc) {
665 80337b66 bellard
        crc = crc32(~0, buf, size);
666 80337b66 bellard
        *(p++) = crc & 0xff; crc >>= 8;
667 80337b66 bellard
        *(p++) = crc & 0xff; crc >>= 8;
668 80337b66 bellard
        *(p++) = crc & 0xff; crc >>= 8;
669 80337b66 bellard
        *(p++) = crc & 0xff; crc >>= 8;
670 80337b66 bellard
    }
671 80337b66 bellard
    if (size & 1) {
672 80337b66 bellard
        *(p++) = buf[size - 1];
673 80337b66 bellard
        *(p++) = 0x60;
674 80337b66 bellard
    } else {
675 80337b66 bellard
        *(p++) = 0;
676 80337b66 bellard
        *(p++) = 0x40;
677 80337b66 bellard
    }
678 80337b66 bellard
    /* TODO: Raise early RX interrupt?  */
679 80337b66 bellard
    s->int_level |= INT_RCV;
680 80337b66 bellard
    smc91c111_update(s);
681 4f1c942b Mark McLoughlin
682 4f1c942b Mark McLoughlin
    return size;
683 80337b66 bellard
}
684 80337b66 bellard
685 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const smc91c111_readfn[] = {
686 80337b66 bellard
    smc91c111_readb,
687 80337b66 bellard
    smc91c111_readw,
688 80337b66 bellard
    smc91c111_readl
689 80337b66 bellard
};
690 80337b66 bellard
691 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const smc91c111_writefn[] = {
692 80337b66 bellard
    smc91c111_writeb,
693 80337b66 bellard
    smc91c111_writew,
694 80337b66 bellard
    smc91c111_writel
695 80337b66 bellard
};
696 80337b66 bellard
697 42a4260f Mark McLoughlin
static void smc91c111_cleanup(VLANClientState *nc)
698 b946a153 aliguori
{
699 42a4260f Mark McLoughlin
    smc91c111_state *s = DO_UPCAST(NICState, nc, nc)->opaque;
700 b946a153 aliguori
701 42a4260f Mark McLoughlin
    s->nic = NULL;
702 b946a153 aliguori
}
703 b946a153 aliguori
704 42a4260f Mark McLoughlin
static NetClientInfo net_smc91c111_info = {
705 42a4260f Mark McLoughlin
    .type = NET_CLIENT_TYPE_NIC,
706 42a4260f Mark McLoughlin
    .size = sizeof(NICState),
707 42a4260f Mark McLoughlin
    .can_receive = smc91c111_can_receive,
708 42a4260f Mark McLoughlin
    .receive = smc91c111_receive,
709 42a4260f Mark McLoughlin
    .cleanup = smc91c111_cleanup,
710 42a4260f Mark McLoughlin
};
711 42a4260f Mark McLoughlin
712 81a322d4 Gerd Hoffmann
static int smc91c111_init1(SysBusDevice *dev)
713 80337b66 bellard
{
714 418dcf5b Paul Brook
    smc91c111_state *s = FROM_SYSBUS(smc91c111_state, dev);
715 0ae18cee aliguori
716 1eed09cb Avi Kivity
    s->mmio_index = cpu_register_io_memory(smc91c111_readfn,
717 b946a153 aliguori
                                           smc91c111_writefn, s);
718 418dcf5b Paul Brook
    sysbus_init_mmio(dev, 16, s->mmio_index);
719 418dcf5b Paul Brook
    sysbus_init_irq(dev, &s->irq);
720 50132156 Gerd Hoffmann
    qemu_macaddr_default_if_unset(&s->conf.macaddr);
721 80337b66 bellard
722 80337b66 bellard
    smc91c111_reset(s);
723 80337b66 bellard
724 42a4260f Mark McLoughlin
    s->nic = qemu_new_nic(&net_smc91c111_info, &s->conf,
725 42a4260f Mark McLoughlin
                          dev->qdev.info->name, dev->qdev.id, s);
726 42a4260f Mark McLoughlin
    qemu_format_nic_info_str(&s->nic->nc, s->conf.macaddr.a);
727 80337b66 bellard
    /* ??? Save/restore.  */
728 81a322d4 Gerd Hoffmann
    return 0;
729 80337b66 bellard
}
730 418dcf5b Paul Brook
731 50132156 Gerd Hoffmann
static SysBusDeviceInfo smc91c111_info = {
732 50132156 Gerd Hoffmann
    .init = smc91c111_init1,
733 50132156 Gerd Hoffmann
    .qdev.name  = "smc91c111",
734 50132156 Gerd Hoffmann
    .qdev.size  = sizeof(smc91c111_state),
735 50132156 Gerd Hoffmann
    .qdev.props = (Property[]) {
736 50132156 Gerd Hoffmann
        DEFINE_NIC_PROPERTIES(smc91c111_state, conf),
737 50132156 Gerd Hoffmann
        DEFINE_PROP_END_OF_LIST(),
738 50132156 Gerd Hoffmann
    }
739 50132156 Gerd Hoffmann
};
740 50132156 Gerd Hoffmann
741 418dcf5b Paul Brook
static void smc91c111_register_devices(void)
742 418dcf5b Paul Brook
{
743 50132156 Gerd Hoffmann
    sysbus_register_withprop(&smc91c111_info);
744 418dcf5b Paul Brook
}
745 418dcf5b Paul Brook
746 418dcf5b Paul Brook
/* Legacy helper function.  Should go away when machine config files are
747 418dcf5b Paul Brook
   implemented.  */
748 418dcf5b Paul Brook
void smc91c111_init(NICInfo *nd, uint32_t base, qemu_irq irq)
749 418dcf5b Paul Brook
{
750 418dcf5b Paul Brook
    DeviceState *dev;
751 418dcf5b Paul Brook
    SysBusDevice *s;
752 418dcf5b Paul Brook
753 418dcf5b Paul Brook
    qemu_check_nic_model(nd, "smc91c111");
754 418dcf5b Paul Brook
    dev = qdev_create(NULL, "smc91c111");
755 50132156 Gerd Hoffmann
    qdev_set_nic_properties(dev, nd);
756 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
757 418dcf5b Paul Brook
    s = sysbus_from_qdev(dev);
758 418dcf5b Paul Brook
    sysbus_mmio_map(s, 0, base);
759 418dcf5b Paul Brook
    sysbus_connect_irq(s, 0, irq);
760 418dcf5b Paul Brook
}
761 418dcf5b Paul Brook
762 418dcf5b Paul Brook
device_init(smc91c111_register_devices)