Statistics
| Branch: | Revision:

root / target-mips / cpu.h @ 3c7b48b7

History | View | Annotate | Download (18.2 kB)

1 6af0bf9c bellard
#if !defined (__MIPS_CPU_H__)
2 6af0bf9c bellard
#define __MIPS_CPU_H__
3 6af0bf9c bellard
4 4ad40f36 bellard
#define TARGET_HAS_ICE 1
5 4ad40f36 bellard
6 9042c0e2 ths
#define ELF_MACHINE        EM_MIPS
7 9042c0e2 ths
8 c2764719 pbrook
#define CPUState struct CPUMIPSState
9 c2764719 pbrook
10 c5d6edc3 bellard
#include "config.h"
11 6af0bf9c bellard
#include "mips-defs.h"
12 6af0bf9c bellard
#include "cpu-defs.h"
13 6af0bf9c bellard
#include "softfloat.h"
14 6af0bf9c bellard
15 fdbb4691 bellard
// uint_fast8_t and uint_fast16_t not in <sys/int_types.h>
16 fdbb4691 bellard
// XXX: move that elsewhere
17 dfe5fff3 Juan Quintela
#if defined(CONFIG_SOLARIS) && CONFIG_SOLARIS_VERSION < 10
18 fdbb4691 bellard
typedef unsigned char           uint_fast8_t;
19 fdbb4691 bellard
typedef unsigned int            uint_fast16_t;
20 fdbb4691 bellard
#endif
21 fdbb4691 bellard
22 ead9360e ths
struct CPUMIPSState;
23 6af0bf9c bellard
24 c227f099 Anthony Liguori
typedef struct r4k_tlb_t r4k_tlb_t;
25 c227f099 Anthony Liguori
struct r4k_tlb_t {
26 6af0bf9c bellard
    target_ulong VPN;
27 9c2149c8 ths
    uint32_t PageMask;
28 98c1b82b pbrook
    uint_fast8_t ASID;
29 98c1b82b pbrook
    uint_fast16_t G:1;
30 98c1b82b pbrook
    uint_fast16_t C0:3;
31 98c1b82b pbrook
    uint_fast16_t C1:3;
32 98c1b82b pbrook
    uint_fast16_t V0:1;
33 98c1b82b pbrook
    uint_fast16_t V1:1;
34 98c1b82b pbrook
    uint_fast16_t D0:1;
35 98c1b82b pbrook
    uint_fast16_t D1:1;
36 6af0bf9c bellard
    target_ulong PFN[2];
37 6af0bf9c bellard
};
38 6af0bf9c bellard
39 3c7b48b7 Paul Brook
#if !defined(CONFIG_USER_ONLY)
40 ead9360e ths
typedef struct CPUMIPSTLBContext CPUMIPSTLBContext;
41 ead9360e ths
struct CPUMIPSTLBContext {
42 ead9360e ths
    uint32_t nb_tlb;
43 ead9360e ths
    uint32_t tlb_in_use;
44 60c9af07 Aurelien Jarno
    int (*map_address) (struct CPUMIPSState *env, target_phys_addr_t *physical, int *prot, target_ulong address, int rw, int access_type);
45 c01fccd2 aurel32
    void (*helper_tlbwi) (void);
46 c01fccd2 aurel32
    void (*helper_tlbwr) (void);
47 c01fccd2 aurel32
    void (*helper_tlbp) (void);
48 c01fccd2 aurel32
    void (*helper_tlbr) (void);
49 ead9360e ths
    union {
50 ead9360e ths
        struct {
51 c227f099 Anthony Liguori
            r4k_tlb_t tlb[MIPS_TLB_MAX];
52 ead9360e ths
        } r4k;
53 ead9360e ths
    } mmu;
54 ead9360e ths
};
55 3c7b48b7 Paul Brook
#endif
56 51b2772f ths
57 c227f099 Anthony Liguori
typedef union fpr_t fpr_t;
58 c227f099 Anthony Liguori
union fpr_t {
59 ead9360e ths
    float64  fd;   /* ieee double precision */
60 ead9360e ths
    float32  fs[2];/* ieee single precision */
61 ead9360e ths
    uint64_t d;    /* binary double fixed-point */
62 ead9360e ths
    uint32_t w[2]; /* binary single fixed-point */
63 ead9360e ths
};
64 ead9360e ths
/* define FP_ENDIAN_IDX to access the same location
65 ead9360e ths
 * in the fpr_t union regardless of the host endianess
66 ead9360e ths
 */
67 e2542fe2 Juan Quintela
#if defined(HOST_WORDS_BIGENDIAN)
68 ead9360e ths
#  define FP_ENDIAN_IDX 1
69 ead9360e ths
#else
70 ead9360e ths
#  define FP_ENDIAN_IDX 0
71 c570fd16 ths
#endif
72 ead9360e ths
73 ead9360e ths
typedef struct CPUMIPSFPUContext CPUMIPSFPUContext;
74 ead9360e ths
struct CPUMIPSFPUContext {
75 6af0bf9c bellard
    /* Floating point registers */
76 c227f099 Anthony Liguori
    fpr_t fpr[32];
77 6ea83fed bellard
    float_status fp_status;
78 5a5012ec ths
    /* fpu implementation/revision register (fir) */
79 6af0bf9c bellard
    uint32_t fcr0;
80 5a5012ec ths
#define FCR0_F64 22
81 5a5012ec ths
#define FCR0_L 21
82 5a5012ec ths
#define FCR0_W 20
83 5a5012ec ths
#define FCR0_3D 19
84 5a5012ec ths
#define FCR0_PS 18
85 5a5012ec ths
#define FCR0_D 17
86 5a5012ec ths
#define FCR0_S 16
87 5a5012ec ths
#define FCR0_PRID 8
88 5a5012ec ths
#define FCR0_REV 0
89 6ea83fed bellard
    /* fcsr */
90 6ea83fed bellard
    uint32_t fcr31;
91 f01be154 ths
#define SET_FP_COND(num,env)     do { ((env).fcr31) |= ((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
92 f01be154 ths
#define CLEAR_FP_COND(num,env)   do { ((env).fcr31) &= ~((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
93 f01be154 ths
#define GET_FP_COND(env)         ((((env).fcr31 >> 24) & 0xfe) | (((env).fcr31 >> 23) & 0x1))
94 5a5012ec ths
#define GET_FP_CAUSE(reg)        (((reg) >> 12) & 0x3f)
95 5a5012ec ths
#define GET_FP_ENABLE(reg)       (((reg) >>  7) & 0x1f)
96 5a5012ec ths
#define GET_FP_FLAGS(reg)        (((reg) >>  2) & 0x1f)
97 5a5012ec ths
#define SET_FP_CAUSE(reg,v)      do { (reg) = ((reg) & ~(0x3f << 12)) | ((v & 0x3f) << 12); } while(0)
98 5a5012ec ths
#define SET_FP_ENABLE(reg,v)     do { (reg) = ((reg) & ~(0x1f <<  7)) | ((v & 0x1f) << 7); } while(0)
99 5a5012ec ths
#define SET_FP_FLAGS(reg,v)      do { (reg) = ((reg) & ~(0x1f <<  2)) | ((v & 0x1f) << 2); } while(0)
100 5a5012ec ths
#define UPDATE_FP_FLAGS(reg,v)   do { (reg) |= ((v & 0x1f) << 2); } while(0)
101 6ea83fed bellard
#define FP_INEXACT        1
102 6ea83fed bellard
#define FP_UNDERFLOW      2
103 6ea83fed bellard
#define FP_OVERFLOW       4
104 6ea83fed bellard
#define FP_DIV0           8
105 6ea83fed bellard
#define FP_INVALID        16
106 6ea83fed bellard
#define FP_UNIMPLEMENTED  32
107 ead9360e ths
};
108 ead9360e ths
109 623a930e ths
#define NB_MMU_MODES 3
110 6ebbf390 j_mayer
111 ead9360e ths
typedef struct CPUMIPSMVPContext CPUMIPSMVPContext;
112 ead9360e ths
struct CPUMIPSMVPContext {
113 ead9360e ths
    int32_t CP0_MVPControl;
114 ead9360e ths
#define CP0MVPCo_CPA        3
115 ead9360e ths
#define CP0MVPCo_STLB        2
116 ead9360e ths
#define CP0MVPCo_VPC        1
117 ead9360e ths
#define CP0MVPCo_EVP        0
118 ead9360e ths
    int32_t CP0_MVPConf0;
119 ead9360e ths
#define CP0MVPC0_M        31
120 ead9360e ths
#define CP0MVPC0_TLBS        29
121 ead9360e ths
#define CP0MVPC0_GS        28
122 ead9360e ths
#define CP0MVPC0_PCP        27
123 ead9360e ths
#define CP0MVPC0_PTLBE        16
124 ead9360e ths
#define CP0MVPC0_TCA        15
125 ead9360e ths
#define CP0MVPC0_PVPE        10
126 ead9360e ths
#define CP0MVPC0_PTC        0
127 ead9360e ths
    int32_t CP0_MVPConf1;
128 ead9360e ths
#define CP0MVPC1_CIM        31
129 ead9360e ths
#define CP0MVPC1_CIF        30
130 ead9360e ths
#define CP0MVPC1_PCX        20
131 ead9360e ths
#define CP0MVPC1_PCP2        10
132 ead9360e ths
#define CP0MVPC1_PCP1        0
133 ead9360e ths
};
134 ead9360e ths
135 c227f099 Anthony Liguori
typedef struct mips_def_t mips_def_t;
136 ead9360e ths
137 ead9360e ths
#define MIPS_SHADOW_SET_MAX 16
138 ead9360e ths
#define MIPS_TC_MAX 5
139 f01be154 ths
#define MIPS_FPU_MAX 1
140 ead9360e ths
#define MIPS_DSP_ACC 4
141 ead9360e ths
142 b5dc7732 ths
typedef struct TCState TCState;
143 b5dc7732 ths
struct TCState {
144 b5dc7732 ths
    target_ulong gpr[32];
145 b5dc7732 ths
    target_ulong PC;
146 b5dc7732 ths
    target_ulong HI[MIPS_DSP_ACC];
147 b5dc7732 ths
    target_ulong LO[MIPS_DSP_ACC];
148 b5dc7732 ths
    target_ulong ACX[MIPS_DSP_ACC];
149 b5dc7732 ths
    target_ulong DSPControl;
150 b5dc7732 ths
    int32_t CP0_TCStatus;
151 b5dc7732 ths
#define CP0TCSt_TCU3        31
152 b5dc7732 ths
#define CP0TCSt_TCU2        30
153 b5dc7732 ths
#define CP0TCSt_TCU1        29
154 b5dc7732 ths
#define CP0TCSt_TCU0        28
155 b5dc7732 ths
#define CP0TCSt_TMX        27
156 b5dc7732 ths
#define CP0TCSt_RNST        23
157 b5dc7732 ths
#define CP0TCSt_TDS        21
158 b5dc7732 ths
#define CP0TCSt_DT        20
159 b5dc7732 ths
#define CP0TCSt_DA        15
160 b5dc7732 ths
#define CP0TCSt_A        13
161 b5dc7732 ths
#define CP0TCSt_TKSU        11
162 b5dc7732 ths
#define CP0TCSt_IXMT        10
163 b5dc7732 ths
#define CP0TCSt_TASID        0
164 b5dc7732 ths
    int32_t CP0_TCBind;
165 b5dc7732 ths
#define CP0TCBd_CurTC        21
166 b5dc7732 ths
#define CP0TCBd_TBE        17
167 b5dc7732 ths
#define CP0TCBd_CurVPE        0
168 b5dc7732 ths
    target_ulong CP0_TCHalt;
169 b5dc7732 ths
    target_ulong CP0_TCContext;
170 b5dc7732 ths
    target_ulong CP0_TCSchedule;
171 b5dc7732 ths
    target_ulong CP0_TCScheFBack;
172 b5dc7732 ths
    int32_t CP0_Debug_tcstatus;
173 b5dc7732 ths
};
174 b5dc7732 ths
175 ead9360e ths
typedef struct CPUMIPSState CPUMIPSState;
176 ead9360e ths
struct CPUMIPSState {
177 b5dc7732 ths
    TCState active_tc;
178 f01be154 ths
    CPUMIPSFPUContext active_fpu;
179 b5dc7732 ths
180 ead9360e ths
    uint32_t current_tc;
181 f01be154 ths
    uint32_t current_fpu;
182 36d23958 ths
183 e034e2c3 ths
    uint32_t SEGBITS;
184 6d35524c ths
    uint32_t PABITS;
185 b6d96bed ths
    target_ulong SEGMask;
186 6d35524c ths
    target_ulong PAMask;
187 29929e34 ths
188 9c2149c8 ths
    int32_t CP0_Index;
189 ead9360e ths
    /* CP0_MVP* are per MVP registers. */
190 9c2149c8 ths
    int32_t CP0_Random;
191 ead9360e ths
    int32_t CP0_VPEControl;
192 ead9360e ths
#define CP0VPECo_YSI        21
193 ead9360e ths
#define CP0VPECo_GSI        20
194 ead9360e ths
#define CP0VPECo_EXCPT        16
195 ead9360e ths
#define CP0VPECo_TE        15
196 ead9360e ths
#define CP0VPECo_TargTC        0
197 ead9360e ths
    int32_t CP0_VPEConf0;
198 ead9360e ths
#define CP0VPEC0_M        31
199 ead9360e ths
#define CP0VPEC0_XTC        21
200 ead9360e ths
#define CP0VPEC0_TCS        19
201 ead9360e ths
#define CP0VPEC0_SCS        18
202 ead9360e ths
#define CP0VPEC0_DSC        17
203 ead9360e ths
#define CP0VPEC0_ICS        16
204 ead9360e ths
#define CP0VPEC0_MVP        1
205 ead9360e ths
#define CP0VPEC0_VPA        0
206 ead9360e ths
    int32_t CP0_VPEConf1;
207 ead9360e ths
#define CP0VPEC1_NCX        20
208 ead9360e ths
#define CP0VPEC1_NCP2        10
209 ead9360e ths
#define CP0VPEC1_NCP1        0
210 ead9360e ths
    target_ulong CP0_YQMask;
211 ead9360e ths
    target_ulong CP0_VPESchedule;
212 ead9360e ths
    target_ulong CP0_VPEScheFBack;
213 ead9360e ths
    int32_t CP0_VPEOpt;
214 ead9360e ths
#define CP0VPEOpt_IWX7        15
215 ead9360e ths
#define CP0VPEOpt_IWX6        14
216 ead9360e ths
#define CP0VPEOpt_IWX5        13
217 ead9360e ths
#define CP0VPEOpt_IWX4        12
218 ead9360e ths
#define CP0VPEOpt_IWX3        11
219 ead9360e ths
#define CP0VPEOpt_IWX2        10
220 ead9360e ths
#define CP0VPEOpt_IWX1        9
221 ead9360e ths
#define CP0VPEOpt_IWX0        8
222 ead9360e ths
#define CP0VPEOpt_DWX7        7
223 ead9360e ths
#define CP0VPEOpt_DWX6        6
224 ead9360e ths
#define CP0VPEOpt_DWX5        5
225 ead9360e ths
#define CP0VPEOpt_DWX4        4
226 ead9360e ths
#define CP0VPEOpt_DWX3        3
227 ead9360e ths
#define CP0VPEOpt_DWX2        2
228 ead9360e ths
#define CP0VPEOpt_DWX1        1
229 ead9360e ths
#define CP0VPEOpt_DWX0        0
230 9c2149c8 ths
    target_ulong CP0_EntryLo0;
231 9c2149c8 ths
    target_ulong CP0_EntryLo1;
232 9c2149c8 ths
    target_ulong CP0_Context;
233 9c2149c8 ths
    int32_t CP0_PageMask;
234 9c2149c8 ths
    int32_t CP0_PageGrain;
235 9c2149c8 ths
    int32_t CP0_Wired;
236 ead9360e ths
    int32_t CP0_SRSConf0_rw_bitmask;
237 ead9360e ths
    int32_t CP0_SRSConf0;
238 ead9360e ths
#define CP0SRSC0_M        31
239 ead9360e ths
#define CP0SRSC0_SRS3        20
240 ead9360e ths
#define CP0SRSC0_SRS2        10
241 ead9360e ths
#define CP0SRSC0_SRS1        0
242 ead9360e ths
    int32_t CP0_SRSConf1_rw_bitmask;
243 ead9360e ths
    int32_t CP0_SRSConf1;
244 ead9360e ths
#define CP0SRSC1_M        31
245 ead9360e ths
#define CP0SRSC1_SRS6        20
246 ead9360e ths
#define CP0SRSC1_SRS5        10
247 ead9360e ths
#define CP0SRSC1_SRS4        0
248 ead9360e ths
    int32_t CP0_SRSConf2_rw_bitmask;
249 ead9360e ths
    int32_t CP0_SRSConf2;
250 ead9360e ths
#define CP0SRSC2_M        31
251 ead9360e ths
#define CP0SRSC2_SRS9        20
252 ead9360e ths
#define CP0SRSC2_SRS8        10
253 ead9360e ths
#define CP0SRSC2_SRS7        0
254 ead9360e ths
    int32_t CP0_SRSConf3_rw_bitmask;
255 ead9360e ths
    int32_t CP0_SRSConf3;
256 ead9360e ths
#define CP0SRSC3_M        31
257 ead9360e ths
#define CP0SRSC3_SRS12        20
258 ead9360e ths
#define CP0SRSC3_SRS11        10
259 ead9360e ths
#define CP0SRSC3_SRS10        0
260 ead9360e ths
    int32_t CP0_SRSConf4_rw_bitmask;
261 ead9360e ths
    int32_t CP0_SRSConf4;
262 ead9360e ths
#define CP0SRSC4_SRS15        20
263 ead9360e ths
#define CP0SRSC4_SRS14        10
264 ead9360e ths
#define CP0SRSC4_SRS13        0
265 9c2149c8 ths
    int32_t CP0_HWREna;
266 c570fd16 ths
    target_ulong CP0_BadVAddr;
267 9c2149c8 ths
    int32_t CP0_Count;
268 9c2149c8 ths
    target_ulong CP0_EntryHi;
269 9c2149c8 ths
    int32_t CP0_Compare;
270 9c2149c8 ths
    int32_t CP0_Status;
271 6af0bf9c bellard
#define CP0St_CU3   31
272 6af0bf9c bellard
#define CP0St_CU2   30
273 6af0bf9c bellard
#define CP0St_CU1   29
274 6af0bf9c bellard
#define CP0St_CU0   28
275 6af0bf9c bellard
#define CP0St_RP    27
276 6ea83fed bellard
#define CP0St_FR    26
277 6af0bf9c bellard
#define CP0St_RE    25
278 7a387fff ths
#define CP0St_MX    24
279 7a387fff ths
#define CP0St_PX    23
280 6af0bf9c bellard
#define CP0St_BEV   22
281 6af0bf9c bellard
#define CP0St_TS    21
282 6af0bf9c bellard
#define CP0St_SR    20
283 6af0bf9c bellard
#define CP0St_NMI   19
284 6af0bf9c bellard
#define CP0St_IM    8
285 7a387fff ths
#define CP0St_KX    7
286 7a387fff ths
#define CP0St_SX    6
287 7a387fff ths
#define CP0St_UX    5
288 623a930e ths
#define CP0St_KSU   3
289 6af0bf9c bellard
#define CP0St_ERL   2
290 6af0bf9c bellard
#define CP0St_EXL   1
291 6af0bf9c bellard
#define CP0St_IE    0
292 9c2149c8 ths
    int32_t CP0_IntCtl;
293 ead9360e ths
#define CP0IntCtl_IPTI 29
294 ead9360e ths
#define CP0IntCtl_IPPC1 26
295 ead9360e ths
#define CP0IntCtl_VS 5
296 9c2149c8 ths
    int32_t CP0_SRSCtl;
297 ead9360e ths
#define CP0SRSCtl_HSS 26
298 ead9360e ths
#define CP0SRSCtl_EICSS 18
299 ead9360e ths
#define CP0SRSCtl_ESS 12
300 ead9360e ths
#define CP0SRSCtl_PSS 6
301 ead9360e ths
#define CP0SRSCtl_CSS 0
302 9c2149c8 ths
    int32_t CP0_SRSMap;
303 ead9360e ths
#define CP0SRSMap_SSV7 28
304 ead9360e ths
#define CP0SRSMap_SSV6 24
305 ead9360e ths
#define CP0SRSMap_SSV5 20
306 ead9360e ths
#define CP0SRSMap_SSV4 16
307 ead9360e ths
#define CP0SRSMap_SSV3 12
308 ead9360e ths
#define CP0SRSMap_SSV2 8
309 ead9360e ths
#define CP0SRSMap_SSV1 4
310 ead9360e ths
#define CP0SRSMap_SSV0 0
311 9c2149c8 ths
    int32_t CP0_Cause;
312 7a387fff ths
#define CP0Ca_BD   31
313 7a387fff ths
#define CP0Ca_TI   30
314 7a387fff ths
#define CP0Ca_CE   28
315 7a387fff ths
#define CP0Ca_DC   27
316 7a387fff ths
#define CP0Ca_PCI  26
317 6af0bf9c bellard
#define CP0Ca_IV   23
318 7a387fff ths
#define CP0Ca_WP   22
319 7a387fff ths
#define CP0Ca_IP    8
320 4de9b249 ths
#define CP0Ca_IP_mask 0x0000FF00
321 7a387fff ths
#define CP0Ca_EC    2
322 c570fd16 ths
    target_ulong CP0_EPC;
323 9c2149c8 ths
    int32_t CP0_PRid;
324 b29a0341 ths
    int32_t CP0_EBase;
325 9c2149c8 ths
    int32_t CP0_Config0;
326 6af0bf9c bellard
#define CP0C0_M    31
327 6af0bf9c bellard
#define CP0C0_K23  28
328 6af0bf9c bellard
#define CP0C0_KU   25
329 6af0bf9c bellard
#define CP0C0_MDU  20
330 6af0bf9c bellard
#define CP0C0_MM   17
331 6af0bf9c bellard
#define CP0C0_BM   16
332 6af0bf9c bellard
#define CP0C0_BE   15
333 6af0bf9c bellard
#define CP0C0_AT   13
334 6af0bf9c bellard
#define CP0C0_AR   10
335 6af0bf9c bellard
#define CP0C0_MT   7
336 7a387fff ths
#define CP0C0_VI   3
337 6af0bf9c bellard
#define CP0C0_K0   0
338 9c2149c8 ths
    int32_t CP0_Config1;
339 7a387fff ths
#define CP0C1_M    31
340 6af0bf9c bellard
#define CP0C1_MMU  25
341 6af0bf9c bellard
#define CP0C1_IS   22
342 6af0bf9c bellard
#define CP0C1_IL   19
343 6af0bf9c bellard
#define CP0C1_IA   16
344 6af0bf9c bellard
#define CP0C1_DS   13
345 6af0bf9c bellard
#define CP0C1_DL   10
346 6af0bf9c bellard
#define CP0C1_DA   7
347 7a387fff ths
#define CP0C1_C2   6
348 7a387fff ths
#define CP0C1_MD   5
349 6af0bf9c bellard
#define CP0C1_PC   4
350 6af0bf9c bellard
#define CP0C1_WR   3
351 6af0bf9c bellard
#define CP0C1_CA   2
352 6af0bf9c bellard
#define CP0C1_EP   1
353 6af0bf9c bellard
#define CP0C1_FP   0
354 9c2149c8 ths
    int32_t CP0_Config2;
355 7a387fff ths
#define CP0C2_M    31
356 7a387fff ths
#define CP0C2_TU   28
357 7a387fff ths
#define CP0C2_TS   24
358 7a387fff ths
#define CP0C2_TL   20
359 7a387fff ths
#define CP0C2_TA   16
360 7a387fff ths
#define CP0C2_SU   12
361 7a387fff ths
#define CP0C2_SS   8
362 7a387fff ths
#define CP0C2_SL   4
363 7a387fff ths
#define CP0C2_SA   0
364 9c2149c8 ths
    int32_t CP0_Config3;
365 7a387fff ths
#define CP0C3_M    31
366 7a387fff ths
#define CP0C3_DSPP 10
367 7a387fff ths
#define CP0C3_LPA  7
368 7a387fff ths
#define CP0C3_VEIC 6
369 7a387fff ths
#define CP0C3_VInt 5
370 7a387fff ths
#define CP0C3_SP   4
371 7a387fff ths
#define CP0C3_MT   2
372 7a387fff ths
#define CP0C3_SM   1
373 7a387fff ths
#define CP0C3_TL   0
374 e397ee33 ths
    int32_t CP0_Config6;
375 e397ee33 ths
    int32_t CP0_Config7;
376 ead9360e ths
    /* XXX: Maybe make LLAddr per-TC? */
377 5499b6ff Aurelien Jarno
    target_ulong lladdr;
378 590bc601 Paul Brook
    target_ulong llval;
379 590bc601 Paul Brook
    target_ulong llnewval;
380 590bc601 Paul Brook
    target_ulong llreg;
381 2a6e32dd Aurelien Jarno
    target_ulong CP0_LLAddr_rw_bitmask;
382 2a6e32dd Aurelien Jarno
    int CP0_LLAddr_shift;
383 fd88b6ab ths
    target_ulong CP0_WatchLo[8];
384 fd88b6ab ths
    int32_t CP0_WatchHi[8];
385 9c2149c8 ths
    target_ulong CP0_XContext;
386 9c2149c8 ths
    int32_t CP0_Framemask;
387 9c2149c8 ths
    int32_t CP0_Debug;
388 ead9360e ths
#define CP0DB_DBD  31
389 6af0bf9c bellard
#define CP0DB_DM   30
390 6af0bf9c bellard
#define CP0DB_LSNM 28
391 6af0bf9c bellard
#define CP0DB_Doze 27
392 6af0bf9c bellard
#define CP0DB_Halt 26
393 6af0bf9c bellard
#define CP0DB_CNT  25
394 6af0bf9c bellard
#define CP0DB_IBEP 24
395 6af0bf9c bellard
#define CP0DB_DBEP 21
396 6af0bf9c bellard
#define CP0DB_IEXI 20
397 6af0bf9c bellard
#define CP0DB_VER  15
398 6af0bf9c bellard
#define CP0DB_DEC  10
399 6af0bf9c bellard
#define CP0DB_SSt  8
400 6af0bf9c bellard
#define CP0DB_DINT 5
401 6af0bf9c bellard
#define CP0DB_DIB  4
402 6af0bf9c bellard
#define CP0DB_DDBS 3
403 6af0bf9c bellard
#define CP0DB_DDBL 2
404 6af0bf9c bellard
#define CP0DB_DBp  1
405 6af0bf9c bellard
#define CP0DB_DSS  0
406 c570fd16 ths
    target_ulong CP0_DEPC;
407 9c2149c8 ths
    int32_t CP0_Performance0;
408 9c2149c8 ths
    int32_t CP0_TagLo;
409 9c2149c8 ths
    int32_t CP0_DataLo;
410 9c2149c8 ths
    int32_t CP0_TagHi;
411 9c2149c8 ths
    int32_t CP0_DataHi;
412 c570fd16 ths
    target_ulong CP0_ErrorEPC;
413 9c2149c8 ths
    int32_t CP0_DESAVE;
414 b5dc7732 ths
    /* We waste some space so we can handle shadow registers like TCs. */
415 b5dc7732 ths
    TCState tcs[MIPS_SHADOW_SET_MAX];
416 f01be154 ths
    CPUMIPSFPUContext fpus[MIPS_FPU_MAX];
417 6af0bf9c bellard
    /* Qemu */
418 6af0bf9c bellard
    int error_code;
419 6af0bf9c bellard
    uint32_t hflags;    /* CPU State */
420 6af0bf9c bellard
    /* TMASK defines different execution modes */
421 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_TMASK  0x007FF
422 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_MODE   0x00007 /* execution modes                    */
423 623a930e ths
    /* The KSU flags must be the lowest bits in hflags. The flag order
424 623a930e ths
       must be the same as defined for CP0 Status. This allows to use
425 623a930e ths
       the bits as the value of mmu_idx. */
426 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_KSU    0x00003 /* kernel/supervisor/user mode mask   */
427 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_UM     0x00002 /* user mode flag                     */
428 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_SM     0x00001 /* supervisor mode flag               */
429 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_KM     0x00000 /* kernel mode flag                   */
430 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_DM     0x00004 /* Debug mode                         */
431 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_64     0x00008 /* 64-bit instructions enabled        */
432 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_CP0    0x00010 /* CP0 enabled                        */
433 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_FPU    0x00020 /* FPU enabled                        */
434 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_F64    0x00040 /* 64-bit FPU enabled                 */
435 b8aa4598 ths
    /* True if the MIPS IV COP1X instructions can be used.  This also
436 b8aa4598 ths
       controls the non-COP1X instructions RECIP.S, RECIP.D, RSQRT.S
437 b8aa4598 ths
       and RSQRT.D.  */
438 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_COP1X  0x00080 /* COP1X instructions enabled         */
439 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_RE     0x00100 /* Reversed endianness                */
440 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_UX     0x00200 /* 64-bit user mode                   */
441 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_M16    0x00400 /* MIPS16 mode flag                   */
442 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_M16_SHIFT 10
443 4ad40f36 bellard
    /* If translation is interrupted between the branch instruction and
444 4ad40f36 bellard
     * the delay slot, record what type of branch it is so that we can
445 4ad40f36 bellard
     * resume translation properly.  It might be possible to reduce
446 4ad40f36 bellard
     * this from three bits to two.  */
447 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BMASK_BASE  0x03800
448 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_B      0x00800 /* Unconditional branch               */
449 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BC     0x01000 /* Conditional branch                 */
450 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BL     0x01800 /* Likely branch                      */
451 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BR     0x02000 /* branch to register (can't link TB) */
452 79ef2c4c Nathan Froyd
    /* Extra flags about the current pending branch.  */
453 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BMASK_EXT 0x3C000
454 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_B16    0x04000 /* branch instruction was 16 bits     */
455 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BDS16  0x08000 /* branch requires 16-bit delay slot  */
456 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BDS32  0x10000 /* branch requires 32-bit delay slot  */
457 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BX     0x20000 /* branch exchanges execution mode    */
458 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BMASK  (MIPS_HFLAG_BMASK_BASE | MIPS_HFLAG_BMASK_EXT)
459 6af0bf9c bellard
    target_ulong btarget;        /* Jump / branch target               */
460 1ba74fb8 aurel32
    target_ulong bcond;          /* Branch condition (if needed)       */
461 a316d335 bellard
462 7a387fff ths
    int SYNCI_Step; /* Address step size for SYNCI */
463 7a387fff ths
    int CCRes; /* Cycle count resolution/divisor */
464 ead9360e ths
    uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */
465 ead9360e ths
    uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */
466 e189e748 ths
    int insn_flags; /* Supported instruction set */
467 7a387fff ths
468 0eaef5aa ths
    target_ulong tls_value; /* For usermode emulation */
469 6f5b89a0 ths
470 a316d335 bellard
    CPU_COMMON
471 6ae81775 ths
472 51cc2e78 Blue Swirl
    CPUMIPSMVPContext *mvp;
473 3c7b48b7 Paul Brook
#if !defined(CONFIG_USER_ONLY)
474 51cc2e78 Blue Swirl
    CPUMIPSTLBContext *tlb;
475 3c7b48b7 Paul Brook
#endif
476 51cc2e78 Blue Swirl
477 c227f099 Anthony Liguori
    const mips_def_t *cpu_model;
478 33ac7f16 ths
    void *irq[8];
479 6ae81775 ths
    struct QEMUTimer *timer; /* Internal timer */
480 6af0bf9c bellard
};
481 6af0bf9c bellard
482 3c7b48b7 Paul Brook
#if !defined(CONFIG_USER_ONLY)
483 60c9af07 Aurelien Jarno
int no_mmu_map_address (CPUMIPSState *env, target_phys_addr_t *physical, int *prot,
484 29929e34 ths
                        target_ulong address, int rw, int access_type);
485 60c9af07 Aurelien Jarno
int fixed_mmu_map_address (CPUMIPSState *env, target_phys_addr_t *physical, int *prot,
486 29929e34 ths
                           target_ulong address, int rw, int access_type);
487 60c9af07 Aurelien Jarno
int r4k_map_address (CPUMIPSState *env, target_phys_addr_t *physical, int *prot,
488 29929e34 ths
                     target_ulong address, int rw, int access_type);
489 c01fccd2 aurel32
void r4k_helper_tlbwi (void);
490 c01fccd2 aurel32
void r4k_helper_tlbwr (void);
491 c01fccd2 aurel32
void r4k_helper_tlbp (void);
492 c01fccd2 aurel32
void r4k_helper_tlbr (void);
493 33d68b5f ths
494 c227f099 Anthony Liguori
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
495 e18231a3 blueswir1
                          int unused, int size);
496 3c7b48b7 Paul Brook
#endif
497 3c7b48b7 Paul Brook
498 3c7b48b7 Paul Brook
void mips_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
499 647de6ca ths
500 9467d44c ths
#define cpu_init cpu_mips_init
501 9467d44c ths
#define cpu_exec cpu_mips_exec
502 9467d44c ths
#define cpu_gen_code cpu_mips_gen_code
503 9467d44c ths
#define cpu_signal_handler cpu_mips_signal_handler
504 c732abe2 j_mayer
#define cpu_list mips_cpu_list
505 9467d44c ths
506 b3c7724c pbrook
#define CPU_SAVE_VERSION 3
507 b3c7724c pbrook
508 623a930e ths
/* MMU modes definitions. We carefully match the indices with our
509 623a930e ths
   hflags layout. */
510 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _kernel
511 623a930e ths
#define MMU_MODE1_SUFFIX _super
512 623a930e ths
#define MMU_MODE2_SUFFIX _user
513 623a930e ths
#define MMU_USER_IDX 2
514 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
515 6ebbf390 j_mayer
{
516 623a930e ths
    return env->hflags & MIPS_HFLAG_KSU;
517 6ebbf390 j_mayer
}
518 6ebbf390 j_mayer
519 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
520 6e68e076 pbrook
{
521 f8ed7070 pbrook
    if (newsp)
522 b5dc7732 ths
        env->active_tc.gpr[29] = newsp;
523 b5dc7732 ths
    env->active_tc.gpr[7] = 0;
524 b5dc7732 ths
    env->active_tc.gpr[2] = 0;
525 6e68e076 pbrook
}
526 6e68e076 pbrook
527 6af0bf9c bellard
#include "cpu-all.h"
528 622ed360 aliguori
#include "exec-all.h"
529 6af0bf9c bellard
530 6af0bf9c bellard
/* Memory access type :
531 6af0bf9c bellard
 * may be needed for precise access rights control and precise exceptions.
532 6af0bf9c bellard
 */
533 6af0bf9c bellard
enum {
534 6af0bf9c bellard
    /* 1 bit to define user level / supervisor access */
535 6af0bf9c bellard
    ACCESS_USER  = 0x00,
536 6af0bf9c bellard
    ACCESS_SUPER = 0x01,
537 6af0bf9c bellard
    /* 1 bit to indicate direction */
538 6af0bf9c bellard
    ACCESS_STORE = 0x02,
539 6af0bf9c bellard
    /* Type of instruction that generated the access */
540 6af0bf9c bellard
    ACCESS_CODE  = 0x10, /* Code fetch access                */
541 6af0bf9c bellard
    ACCESS_INT   = 0x20, /* Integer load/store access        */
542 6af0bf9c bellard
    ACCESS_FLOAT = 0x30, /* floating point load/store access */
543 6af0bf9c bellard
};
544 6af0bf9c bellard
545 6af0bf9c bellard
/* Exceptions */
546 6af0bf9c bellard
enum {
547 6af0bf9c bellard
    EXCP_NONE          = -1,
548 6af0bf9c bellard
    EXCP_RESET         = 0,
549 6af0bf9c bellard
    EXCP_SRESET,
550 6af0bf9c bellard
    EXCP_DSS,
551 6af0bf9c bellard
    EXCP_DINT,
552 14e51cc7 ths
    EXCP_DDBL,
553 14e51cc7 ths
    EXCP_DDBS,
554 6af0bf9c bellard
    EXCP_NMI,
555 6af0bf9c bellard
    EXCP_MCHECK,
556 14e51cc7 ths
    EXCP_EXT_INTERRUPT, /* 8 */
557 6af0bf9c bellard
    EXCP_DFWATCH,
558 14e51cc7 ths
    EXCP_DIB,
559 6af0bf9c bellard
    EXCP_IWATCH,
560 6af0bf9c bellard
    EXCP_AdEL,
561 6af0bf9c bellard
    EXCP_AdES,
562 6af0bf9c bellard
    EXCP_TLBF,
563 6af0bf9c bellard
    EXCP_IBE,
564 14e51cc7 ths
    EXCP_DBp, /* 16 */
565 6af0bf9c bellard
    EXCP_SYSCALL,
566 14e51cc7 ths
    EXCP_BREAK,
567 4ad40f36 bellard
    EXCP_CpU,
568 6af0bf9c bellard
    EXCP_RI,
569 6af0bf9c bellard
    EXCP_OVERFLOW,
570 6af0bf9c bellard
    EXCP_TRAP,
571 5a5012ec ths
    EXCP_FPE,
572 14e51cc7 ths
    EXCP_DWATCH, /* 24 */
573 6af0bf9c bellard
    EXCP_LTLBL,
574 6af0bf9c bellard
    EXCP_TLBL,
575 6af0bf9c bellard
    EXCP_TLBS,
576 6af0bf9c bellard
    EXCP_DBE,
577 ead9360e ths
    EXCP_THREAD,
578 14e51cc7 ths
    EXCP_MDMX,
579 14e51cc7 ths
    EXCP_C2E,
580 14e51cc7 ths
    EXCP_CACHE, /* 32 */
581 14e51cc7 ths
582 14e51cc7 ths
    EXCP_LAST = EXCP_CACHE,
583 6af0bf9c bellard
};
584 590bc601 Paul Brook
/* Dummy exception for conditional stores.  */
585 590bc601 Paul Brook
#define EXCP_SC 0x100
586 6af0bf9c bellard
587 6af0bf9c bellard
int cpu_mips_exec(CPUMIPSState *s);
588 aaed909a bellard
CPUMIPSState *cpu_mips_init(const char *cpu_model);
589 f9480ffc ths
//~ uint32_t cpu_mips_get_clock (void);
590 388bb21a ths
int cpu_mips_signal_handler(int host_signum, void *pinfo, void *puc);
591 6af0bf9c bellard
592 f9480ffc ths
/* mips_timer.c */
593 f9480ffc ths
uint32_t cpu_mips_get_random (CPUState *env);
594 f9480ffc ths
uint32_t cpu_mips_get_count (CPUState *env);
595 f9480ffc ths
void cpu_mips_store_count (CPUState *env, uint32_t value);
596 f9480ffc ths
void cpu_mips_store_compare (CPUState *env, uint32_t value);
597 f9480ffc ths
void cpu_mips_start_count(CPUState *env);
598 f9480ffc ths
void cpu_mips_stop_count(CPUState *env);
599 f9480ffc ths
600 f9480ffc ths
/* mips_int.c */
601 f9480ffc ths
void cpu_mips_update_irq (CPUState *env);
602 f9480ffc ths
603 f9480ffc ths
/* helper.c */
604 f9480ffc ths
int cpu_mips_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
605 f9480ffc ths
                               int mmu_idx, int is_softmmu);
606 0b5c1ce8 Nathan Froyd
#define cpu_handle_mmu_fault cpu_mips_handle_mmu_fault
607 f9480ffc ths
void do_interrupt (CPUState *env);
608 3c7b48b7 Paul Brook
#if !defined(CONFIG_USER_ONLY)
609 f9480ffc ths
void r4k_invalidate_tlb (CPUState *env, int idx, int use_extra);
610 c36bbb28 Aurelien Jarno
target_phys_addr_t cpu_mips_translate_address (CPUState *env, target_ulong address,
611 c36bbb28 Aurelien Jarno
                                               int rw);
612 3c7b48b7 Paul Brook
#endif
613 f9480ffc ths
614 622ed360 aliguori
static inline void cpu_pc_from_tb(CPUState *env, TranslationBlock *tb)
615 622ed360 aliguori
{
616 622ed360 aliguori
    env->active_tc.PC = tb->pc;
617 622ed360 aliguori
    env->hflags &= ~MIPS_HFLAG_BMASK;
618 622ed360 aliguori
    env->hflags |= tb->flags & MIPS_HFLAG_BMASK;
619 622ed360 aliguori
}
620 2e70f6ef pbrook
621 6b917547 aliguori
static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
622 6b917547 aliguori
                                        target_ulong *cs_base, int *flags)
623 6b917547 aliguori
{
624 6b917547 aliguori
    *pc = env->active_tc.PC;
625 6b917547 aliguori
    *cs_base = 0;
626 6b917547 aliguori
    *flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
627 6b917547 aliguori
}
628 6b917547 aliguori
629 ff867ddc Paul Brook
static inline void cpu_set_tls(CPUState *env, target_ulong newtls)
630 ff867ddc Paul Brook
{
631 ff867ddc Paul Brook
    env->tls_value = newtls;
632 ff867ddc Paul Brook
}
633 ff867ddc Paul Brook
634 6af0bf9c bellard
#endif /* !defined (__MIPS_CPU_H__) */