Statistics
| Branch: | Revision:

root / target-i386 / cpu.h @ 3d7374c5

History | View | Annotate | Download (18.3 kB)

1 2c0262af bellard
/*
2 2c0262af bellard
 * i386 virtual CPU header
3 2c0262af bellard
 * 
4 2c0262af bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 2c0262af bellard
 *
6 2c0262af bellard
 * This library is free software; you can redistribute it and/or
7 2c0262af bellard
 * modify it under the terms of the GNU Lesser General Public
8 2c0262af bellard
 * License as published by the Free Software Foundation; either
9 2c0262af bellard
 * version 2 of the License, or (at your option) any later version.
10 2c0262af bellard
 *
11 2c0262af bellard
 * This library is distributed in the hope that it will be useful,
12 2c0262af bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 2c0262af bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 2c0262af bellard
 * Lesser General Public License for more details.
15 2c0262af bellard
 *
16 2c0262af bellard
 * You should have received a copy of the GNU Lesser General Public
17 2c0262af bellard
 * License along with this library; if not, write to the Free Software
18 2c0262af bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 2c0262af bellard
 */
20 2c0262af bellard
#ifndef CPU_I386_H
21 2c0262af bellard
#define CPU_I386_H
22 2c0262af bellard
23 14ce26e7 bellard
#include "config.h"
24 14ce26e7 bellard
25 14ce26e7 bellard
#ifdef TARGET_X86_64
26 14ce26e7 bellard
#define TARGET_LONG_BITS 64
27 14ce26e7 bellard
#else
28 3cf1e035 bellard
#define TARGET_LONG_BITS 32
29 14ce26e7 bellard
#endif
30 3cf1e035 bellard
31 d720b93d bellard
/* target supports implicit self modifying code */
32 d720b93d bellard
#define TARGET_HAS_SMC
33 d720b93d bellard
/* support for self modifying code even if the modified instruction is
34 d720b93d bellard
   close to the modifying instruction */
35 d720b93d bellard
#define TARGET_HAS_PRECISE_SMC
36 d720b93d bellard
37 1fddef4b bellard
#define TARGET_HAS_ICE 1
38 1fddef4b bellard
39 2c0262af bellard
#include "cpu-defs.h"
40 2c0262af bellard
41 7a0e1f41 bellard
#include "softfloat.h"
42 7a0e1f41 bellard
43 58fe2f10 bellard
#if defined(__i386__) && !defined(CONFIG_SOFTMMU)
44 58fe2f10 bellard
#define USE_CODE_COPY
45 58fe2f10 bellard
#endif
46 58fe2f10 bellard
47 2c0262af bellard
#define R_EAX 0
48 2c0262af bellard
#define R_ECX 1
49 2c0262af bellard
#define R_EDX 2
50 2c0262af bellard
#define R_EBX 3
51 2c0262af bellard
#define R_ESP 4
52 2c0262af bellard
#define R_EBP 5
53 2c0262af bellard
#define R_ESI 6
54 2c0262af bellard
#define R_EDI 7
55 2c0262af bellard
56 2c0262af bellard
#define R_AL 0
57 2c0262af bellard
#define R_CL 1
58 2c0262af bellard
#define R_DL 2
59 2c0262af bellard
#define R_BL 3
60 2c0262af bellard
#define R_AH 4
61 2c0262af bellard
#define R_CH 5
62 2c0262af bellard
#define R_DH 6
63 2c0262af bellard
#define R_BH 7
64 2c0262af bellard
65 2c0262af bellard
#define R_ES 0
66 2c0262af bellard
#define R_CS 1
67 2c0262af bellard
#define R_SS 2
68 2c0262af bellard
#define R_DS 3
69 2c0262af bellard
#define R_FS 4
70 2c0262af bellard
#define R_GS 5
71 2c0262af bellard
72 2c0262af bellard
/* segment descriptor fields */
73 2c0262af bellard
#define DESC_G_MASK     (1 << 23)
74 2c0262af bellard
#define DESC_B_SHIFT    22
75 2c0262af bellard
#define DESC_B_MASK     (1 << DESC_B_SHIFT)
76 14ce26e7 bellard
#define DESC_L_SHIFT    21 /* x86_64 only : 64 bit code segment */
77 14ce26e7 bellard
#define DESC_L_MASK     (1 << DESC_L_SHIFT)
78 2c0262af bellard
#define DESC_AVL_MASK   (1 << 20)
79 2c0262af bellard
#define DESC_P_MASK     (1 << 15)
80 2c0262af bellard
#define DESC_DPL_SHIFT  13
81 2c0262af bellard
#define DESC_S_MASK     (1 << 12)
82 2c0262af bellard
#define DESC_TYPE_SHIFT 8
83 2c0262af bellard
#define DESC_A_MASK     (1 << 8)
84 2c0262af bellard
85 e670b89e bellard
#define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
86 e670b89e bellard
#define DESC_C_MASK     (1 << 10) /* code: conforming */
87 e670b89e bellard
#define DESC_R_MASK     (1 << 9)  /* code: readable */
88 2c0262af bellard
89 e670b89e bellard
#define DESC_E_MASK     (1 << 10) /* data: expansion direction */
90 e670b89e bellard
#define DESC_W_MASK     (1 << 9)  /* data: writable */
91 e670b89e bellard
92 e670b89e bellard
#define DESC_TSS_BUSY_MASK (1 << 9)
93 2c0262af bellard
94 2c0262af bellard
/* eflags masks */
95 2c0262af bellard
#define CC_C           0x0001
96 2c0262af bellard
#define CC_P         0x0004
97 2c0262af bellard
#define CC_A        0x0010
98 2c0262af bellard
#define CC_Z        0x0040
99 2c0262af bellard
#define CC_S    0x0080
100 2c0262af bellard
#define CC_O    0x0800
101 2c0262af bellard
102 2c0262af bellard
#define TF_SHIFT   8
103 2c0262af bellard
#define IOPL_SHIFT 12
104 2c0262af bellard
#define VM_SHIFT   17
105 2c0262af bellard
106 2c0262af bellard
#define TF_MASK                 0x00000100
107 2c0262af bellard
#define IF_MASK                 0x00000200
108 2c0262af bellard
#define DF_MASK                 0x00000400
109 2c0262af bellard
#define IOPL_MASK                0x00003000
110 2c0262af bellard
#define NT_MASK                         0x00004000
111 2c0262af bellard
#define RF_MASK                        0x00010000
112 2c0262af bellard
#define VM_MASK                        0x00020000
113 2c0262af bellard
#define AC_MASK                        0x00040000 
114 2c0262af bellard
#define VIF_MASK                0x00080000
115 2c0262af bellard
#define VIP_MASK                0x00100000
116 2c0262af bellard
#define ID_MASK                 0x00200000
117 2c0262af bellard
118 2c0262af bellard
/* hidden flags - used internally by qemu to represent additionnal cpu
119 d2ac63e0 bellard
   states. Only the CPL, INHIBIT_IRQ and HALTED are not redundant. We avoid
120 2c0262af bellard
   using the IOPL_MASK, TF_MASK and VM_MASK bit position to ease oring
121 2c0262af bellard
   with eflags. */
122 2c0262af bellard
/* current cpl */
123 2c0262af bellard
#define HF_CPL_SHIFT         0
124 2c0262af bellard
/* true if soft mmu is being used */
125 2c0262af bellard
#define HF_SOFTMMU_SHIFT     2
126 2c0262af bellard
/* true if hardware interrupts must be disabled for next instruction */
127 2c0262af bellard
#define HF_INHIBIT_IRQ_SHIFT 3
128 2c0262af bellard
/* 16 or 32 segments */
129 2c0262af bellard
#define HF_CS32_SHIFT        4
130 2c0262af bellard
#define HF_SS32_SHIFT        5
131 dc196a57 bellard
/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
132 2c0262af bellard
#define HF_ADDSEG_SHIFT      6
133 65262d57 bellard
/* copy of CR0.PE (protected mode) */
134 65262d57 bellard
#define HF_PE_SHIFT          7
135 65262d57 bellard
#define HF_TF_SHIFT          8 /* must be same as eflags */
136 7eee2a50 bellard
#define HF_MP_SHIFT          9 /* the order must be MP, EM, TS */
137 7eee2a50 bellard
#define HF_EM_SHIFT         10
138 7eee2a50 bellard
#define HF_TS_SHIFT         11
139 65262d57 bellard
#define HF_IOPL_SHIFT       12 /* must be same as eflags */
140 14ce26e7 bellard
#define HF_LMA_SHIFT        14 /* only used on x86_64: long mode active */
141 14ce26e7 bellard
#define HF_CS64_SHIFT       15 /* only used on x86_64: 64 bit code segment  */
142 664e0f19 bellard
#define HF_OSFXSR_SHIFT     16 /* CR4.OSFXSR */
143 65262d57 bellard
#define HF_VM_SHIFT         17 /* must be same as eflags */
144 d2ac63e0 bellard
#define HF_HALTED_SHIFT     18 /* CPU halted */
145 2c0262af bellard
146 2c0262af bellard
#define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
147 2c0262af bellard
#define HF_SOFTMMU_MASK      (1 << HF_SOFTMMU_SHIFT)
148 2c0262af bellard
#define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
149 2c0262af bellard
#define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
150 2c0262af bellard
#define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
151 2c0262af bellard
#define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
152 65262d57 bellard
#define HF_PE_MASK           (1 << HF_PE_SHIFT)
153 58fe2f10 bellard
#define HF_TF_MASK           (1 << HF_TF_SHIFT)
154 7eee2a50 bellard
#define HF_MP_MASK           (1 << HF_MP_SHIFT)
155 7eee2a50 bellard
#define HF_EM_MASK           (1 << HF_EM_SHIFT)
156 7eee2a50 bellard
#define HF_TS_MASK           (1 << HF_TS_SHIFT)
157 14ce26e7 bellard
#define HF_LMA_MASK          (1 << HF_LMA_SHIFT)
158 14ce26e7 bellard
#define HF_CS64_MASK         (1 << HF_CS64_SHIFT)
159 664e0f19 bellard
#define HF_OSFXSR_MASK       (1 << HF_OSFXSR_SHIFT)
160 d2ac63e0 bellard
#define HF_HALTED_MASK       (1 << HF_HALTED_SHIFT)
161 2c0262af bellard
162 2c0262af bellard
#define CR0_PE_MASK  (1 << 0)
163 7eee2a50 bellard
#define CR0_MP_MASK  (1 << 1)
164 7eee2a50 bellard
#define CR0_EM_MASK  (1 << 2)
165 2c0262af bellard
#define CR0_TS_MASK  (1 << 3)
166 2ee73ac3 bellard
#define CR0_ET_MASK  (1 << 4)
167 7eee2a50 bellard
#define CR0_NE_MASK  (1 << 5)
168 2c0262af bellard
#define CR0_WP_MASK  (1 << 16)
169 2c0262af bellard
#define CR0_AM_MASK  (1 << 18)
170 2c0262af bellard
#define CR0_PG_MASK  (1 << 31)
171 2c0262af bellard
172 2c0262af bellard
#define CR4_VME_MASK  (1 << 0)
173 2c0262af bellard
#define CR4_PVI_MASK  (1 << 1)
174 2c0262af bellard
#define CR4_TSD_MASK  (1 << 2)
175 2c0262af bellard
#define CR4_DE_MASK   (1 << 3)
176 2c0262af bellard
#define CR4_PSE_MASK  (1 << 4)
177 64a595f2 bellard
#define CR4_PAE_MASK  (1 << 5)
178 64a595f2 bellard
#define CR4_PGE_MASK  (1 << 7)
179 14ce26e7 bellard
#define CR4_PCE_MASK  (1 << 8)
180 14ce26e7 bellard
#define CR4_OSFXSR_MASK (1 << 9)
181 14ce26e7 bellard
#define CR4_OSXMMEXCPT_MASK  (1 << 10)
182 2c0262af bellard
183 2c0262af bellard
#define PG_PRESENT_BIT        0
184 2c0262af bellard
#define PG_RW_BIT        1
185 2c0262af bellard
#define PG_USER_BIT        2
186 2c0262af bellard
#define PG_PWT_BIT        3
187 2c0262af bellard
#define PG_PCD_BIT        4
188 2c0262af bellard
#define PG_ACCESSED_BIT        5
189 2c0262af bellard
#define PG_DIRTY_BIT        6
190 2c0262af bellard
#define PG_PSE_BIT        7
191 2c0262af bellard
#define PG_GLOBAL_BIT        8
192 5cf38396 bellard
#define PG_NX_BIT        63
193 2c0262af bellard
194 2c0262af bellard
#define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
195 2c0262af bellard
#define PG_RW_MASK         (1 << PG_RW_BIT)
196 2c0262af bellard
#define PG_USER_MASK         (1 << PG_USER_BIT)
197 2c0262af bellard
#define PG_PWT_MASK         (1 << PG_PWT_BIT)
198 2c0262af bellard
#define PG_PCD_MASK         (1 << PG_PCD_BIT)
199 2c0262af bellard
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
200 2c0262af bellard
#define PG_DIRTY_MASK         (1 << PG_DIRTY_BIT)
201 2c0262af bellard
#define PG_PSE_MASK         (1 << PG_PSE_BIT)
202 2c0262af bellard
#define PG_GLOBAL_MASK         (1 << PG_GLOBAL_BIT)
203 5cf38396 bellard
#define PG_NX_MASK         (1LL << PG_NX_BIT)
204 2c0262af bellard
205 2c0262af bellard
#define PG_ERROR_W_BIT     1
206 2c0262af bellard
207 2c0262af bellard
#define PG_ERROR_P_MASK    0x01
208 2c0262af bellard
#define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
209 2c0262af bellard
#define PG_ERROR_U_MASK    0x04
210 2c0262af bellard
#define PG_ERROR_RSVD_MASK 0x08
211 5cf38396 bellard
#define PG_ERROR_I_D_MASK  0x10
212 2c0262af bellard
213 2c0262af bellard
#define MSR_IA32_APICBASE               0x1b
214 2c0262af bellard
#define MSR_IA32_APICBASE_BSP           (1<<8)
215 2c0262af bellard
#define MSR_IA32_APICBASE_ENABLE        (1<<11)
216 2c0262af bellard
#define MSR_IA32_APICBASE_BASE          (0xfffff<<12)
217 2c0262af bellard
218 2c0262af bellard
#define MSR_IA32_SYSENTER_CS            0x174
219 2c0262af bellard
#define MSR_IA32_SYSENTER_ESP           0x175
220 2c0262af bellard
#define MSR_IA32_SYSENTER_EIP           0x176
221 2c0262af bellard
222 8f091a59 bellard
#define MSR_MCG_CAP                     0x179
223 8f091a59 bellard
#define MSR_MCG_STATUS                  0x17a
224 8f091a59 bellard
#define MSR_MCG_CTL                     0x17b
225 8f091a59 bellard
226 8f091a59 bellard
#define MSR_PAT                         0x277
227 8f091a59 bellard
228 14ce26e7 bellard
#define MSR_EFER                        0xc0000080
229 14ce26e7 bellard
230 14ce26e7 bellard
#define MSR_EFER_SCE   (1 << 0)
231 14ce26e7 bellard
#define MSR_EFER_LME   (1 << 8)
232 14ce26e7 bellard
#define MSR_EFER_LMA   (1 << 10)
233 14ce26e7 bellard
#define MSR_EFER_NXE   (1 << 11)
234 14ce26e7 bellard
#define MSR_EFER_FFXSR (1 << 14)
235 14ce26e7 bellard
236 14ce26e7 bellard
#define MSR_STAR                        0xc0000081
237 14ce26e7 bellard
#define MSR_LSTAR                       0xc0000082
238 14ce26e7 bellard
#define MSR_CSTAR                       0xc0000083
239 14ce26e7 bellard
#define MSR_FMASK                       0xc0000084
240 14ce26e7 bellard
#define MSR_FSBASE                      0xc0000100
241 14ce26e7 bellard
#define MSR_GSBASE                      0xc0000101
242 14ce26e7 bellard
#define MSR_KERNELGSBASE                0xc0000102
243 14ce26e7 bellard
244 14ce26e7 bellard
/* cpuid_features bits */
245 14ce26e7 bellard
#define CPUID_FP87 (1 << 0)
246 14ce26e7 bellard
#define CPUID_VME  (1 << 1)
247 14ce26e7 bellard
#define CPUID_DE   (1 << 2)
248 14ce26e7 bellard
#define CPUID_PSE  (1 << 3)
249 14ce26e7 bellard
#define CPUID_TSC  (1 << 4)
250 14ce26e7 bellard
#define CPUID_MSR  (1 << 5)
251 14ce26e7 bellard
#define CPUID_PAE  (1 << 6)
252 14ce26e7 bellard
#define CPUID_MCE  (1 << 7)
253 14ce26e7 bellard
#define CPUID_CX8  (1 << 8)
254 14ce26e7 bellard
#define CPUID_APIC (1 << 9)
255 14ce26e7 bellard
#define CPUID_SEP  (1 << 11) /* sysenter/sysexit */
256 14ce26e7 bellard
#define CPUID_MTRR (1 << 12)
257 14ce26e7 bellard
#define CPUID_PGE  (1 << 13)
258 14ce26e7 bellard
#define CPUID_MCA  (1 << 14)
259 14ce26e7 bellard
#define CPUID_CMOV (1 << 15)
260 8f091a59 bellard
#define CPUID_PAT  (1 << 16)
261 8f091a59 bellard
#define CPUID_CLFLUSH (1 << 19)
262 14ce26e7 bellard
/* ... */
263 14ce26e7 bellard
#define CPUID_MMX  (1 << 23)
264 14ce26e7 bellard
#define CPUID_FXSR (1 << 24)
265 14ce26e7 bellard
#define CPUID_SSE  (1 << 25)
266 14ce26e7 bellard
#define CPUID_SSE2 (1 << 26)
267 14ce26e7 bellard
268 465e9838 bellard
#define CPUID_EXT_SSE3     (1 << 0)
269 9df217a3 bellard
#define CPUID_EXT_MONITOR  (1 << 3)
270 9df217a3 bellard
#define CPUID_EXT_CX16     (1 << 13)
271 9df217a3 bellard
272 9df217a3 bellard
#define CPUID_EXT2_SYSCALL (1 << 11)
273 9df217a3 bellard
#define CPUID_EXT2_NX      (1 << 20)
274 8d9bfc2b bellard
#define CPUID_EXT2_FFXSR   (1 << 25)
275 9df217a3 bellard
#define CPUID_EXT2_LM      (1 << 29)
276 9df217a3 bellard
277 2c0262af bellard
#define EXCP00_DIVZ        0
278 2c0262af bellard
#define EXCP01_SSTP        1
279 2c0262af bellard
#define EXCP02_NMI        2
280 2c0262af bellard
#define EXCP03_INT3        3
281 2c0262af bellard
#define EXCP04_INTO        4
282 2c0262af bellard
#define EXCP05_BOUND        5
283 2c0262af bellard
#define EXCP06_ILLOP        6
284 2c0262af bellard
#define EXCP07_PREX        7
285 2c0262af bellard
#define EXCP08_DBLE        8
286 2c0262af bellard
#define EXCP09_XERR        9
287 2c0262af bellard
#define EXCP0A_TSS        10
288 2c0262af bellard
#define EXCP0B_NOSEG        11
289 2c0262af bellard
#define EXCP0C_STACK        12
290 2c0262af bellard
#define EXCP0D_GPF        13
291 2c0262af bellard
#define EXCP0E_PAGE        14
292 2c0262af bellard
#define EXCP10_COPR        16
293 2c0262af bellard
#define EXCP11_ALGN        17
294 2c0262af bellard
#define EXCP12_MCHK        18
295 2c0262af bellard
296 2c0262af bellard
enum {
297 2c0262af bellard
    CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
298 2c0262af bellard
    CC_OP_EFLAGS,  /* all cc are explicitely computed, CC_SRC = flags */
299 d36cd60e bellard
300 d36cd60e bellard
    CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
301 d36cd60e bellard
    CC_OP_MULW,
302 d36cd60e bellard
    CC_OP_MULL,
303 14ce26e7 bellard
    CC_OP_MULQ,
304 2c0262af bellard
305 2c0262af bellard
    CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
306 2c0262af bellard
    CC_OP_ADDW,
307 2c0262af bellard
    CC_OP_ADDL,
308 14ce26e7 bellard
    CC_OP_ADDQ,
309 2c0262af bellard
310 2c0262af bellard
    CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
311 2c0262af bellard
    CC_OP_ADCW,
312 2c0262af bellard
    CC_OP_ADCL,
313 14ce26e7 bellard
    CC_OP_ADCQ,
314 2c0262af bellard
315 2c0262af bellard
    CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
316 2c0262af bellard
    CC_OP_SUBW,
317 2c0262af bellard
    CC_OP_SUBL,
318 14ce26e7 bellard
    CC_OP_SUBQ,
319 2c0262af bellard
320 2c0262af bellard
    CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
321 2c0262af bellard
    CC_OP_SBBW,
322 2c0262af bellard
    CC_OP_SBBL,
323 14ce26e7 bellard
    CC_OP_SBBQ,
324 2c0262af bellard
325 2c0262af bellard
    CC_OP_LOGICB, /* modify all flags, CC_DST = res */
326 2c0262af bellard
    CC_OP_LOGICW,
327 2c0262af bellard
    CC_OP_LOGICL,
328 14ce26e7 bellard
    CC_OP_LOGICQ,
329 2c0262af bellard
330 2c0262af bellard
    CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
331 2c0262af bellard
    CC_OP_INCW,
332 2c0262af bellard
    CC_OP_INCL,
333 14ce26e7 bellard
    CC_OP_INCQ,
334 2c0262af bellard
335 2c0262af bellard
    CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
336 2c0262af bellard
    CC_OP_DECW,
337 2c0262af bellard
    CC_OP_DECL,
338 14ce26e7 bellard
    CC_OP_DECQ,
339 2c0262af bellard
340 6b652794 bellard
    CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
341 2c0262af bellard
    CC_OP_SHLW,
342 2c0262af bellard
    CC_OP_SHLL,
343 14ce26e7 bellard
    CC_OP_SHLQ,
344 2c0262af bellard
345 2c0262af bellard
    CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
346 2c0262af bellard
    CC_OP_SARW,
347 2c0262af bellard
    CC_OP_SARL,
348 14ce26e7 bellard
    CC_OP_SARQ,
349 2c0262af bellard
350 2c0262af bellard
    CC_OP_NB,
351 2c0262af bellard
};
352 2c0262af bellard
353 7a0e1f41 bellard
#ifdef FLOATX80
354 2c0262af bellard
#define USE_X86LDOUBLE
355 2c0262af bellard
#endif
356 2c0262af bellard
357 2c0262af bellard
#ifdef USE_X86LDOUBLE
358 7a0e1f41 bellard
typedef floatx80 CPU86_LDouble;
359 2c0262af bellard
#else
360 7a0e1f41 bellard
typedef float64 CPU86_LDouble;
361 2c0262af bellard
#endif
362 2c0262af bellard
363 2c0262af bellard
typedef struct SegmentCache {
364 2c0262af bellard
    uint32_t selector;
365 14ce26e7 bellard
    target_ulong base;
366 2c0262af bellard
    uint32_t limit;
367 2c0262af bellard
    uint32_t flags;
368 2c0262af bellard
} SegmentCache;
369 2c0262af bellard
370 826461bb bellard
typedef union {
371 664e0f19 bellard
    uint8_t _b[16];
372 664e0f19 bellard
    uint16_t _w[8];
373 664e0f19 bellard
    uint32_t _l[4];
374 664e0f19 bellard
    uint64_t _q[2];
375 7a0e1f41 bellard
    float32 _s[4];
376 7a0e1f41 bellard
    float64 _d[2];
377 14ce26e7 bellard
} XMMReg;
378 14ce26e7 bellard
379 826461bb bellard
typedef union {
380 826461bb bellard
    uint8_t _b[8];
381 826461bb bellard
    uint16_t _w[2];
382 826461bb bellard
    uint32_t _l[1];
383 826461bb bellard
    uint64_t q;
384 826461bb bellard
} MMXReg;
385 826461bb bellard
386 826461bb bellard
#ifdef WORDS_BIGENDIAN
387 826461bb bellard
#define XMM_B(n) _b[15 - (n)]
388 826461bb bellard
#define XMM_W(n) _w[7 - (n)]
389 826461bb bellard
#define XMM_L(n) _l[3 - (n)]
390 664e0f19 bellard
#define XMM_S(n) _s[3 - (n)]
391 826461bb bellard
#define XMM_Q(n) _q[1 - (n)]
392 664e0f19 bellard
#define XMM_D(n) _d[1 - (n)]
393 826461bb bellard
394 826461bb bellard
#define MMX_B(n) _b[7 - (n)]
395 826461bb bellard
#define MMX_W(n) _w[3 - (n)]
396 826461bb bellard
#define MMX_L(n) _l[1 - (n)]
397 826461bb bellard
#else
398 826461bb bellard
#define XMM_B(n) _b[n]
399 826461bb bellard
#define XMM_W(n) _w[n]
400 826461bb bellard
#define XMM_L(n) _l[n]
401 664e0f19 bellard
#define XMM_S(n) _s[n]
402 826461bb bellard
#define XMM_Q(n) _q[n]
403 664e0f19 bellard
#define XMM_D(n) _d[n]
404 826461bb bellard
405 826461bb bellard
#define MMX_B(n) _b[n]
406 826461bb bellard
#define MMX_W(n) _w[n]
407 826461bb bellard
#define MMX_L(n) _l[n]
408 826461bb bellard
#endif
409 664e0f19 bellard
#define MMX_Q(n) q
410 826461bb bellard
411 14ce26e7 bellard
#ifdef TARGET_X86_64
412 14ce26e7 bellard
#define CPU_NB_REGS 16
413 14ce26e7 bellard
#else
414 14ce26e7 bellard
#define CPU_NB_REGS 8
415 14ce26e7 bellard
#endif
416 14ce26e7 bellard
417 2c0262af bellard
typedef struct CPUX86State {
418 14ce26e7 bellard
#if TARGET_LONG_BITS > HOST_LONG_BITS
419 14ce26e7 bellard
    /* temporaries if we cannot store them in host registers */
420 14ce26e7 bellard
    target_ulong t0, t1, t2;
421 14ce26e7 bellard
#endif
422 14ce26e7 bellard
423 2c0262af bellard
    /* standard registers */
424 14ce26e7 bellard
    target_ulong regs[CPU_NB_REGS];
425 14ce26e7 bellard
    target_ulong eip;
426 14ce26e7 bellard
    target_ulong eflags; /* eflags register. During CPU emulation, CC
427 2c0262af bellard
                        flags and DF are set to zero because they are
428 2c0262af bellard
                        stored elsewhere */
429 2c0262af bellard
430 2c0262af bellard
    /* emulator internal eflags handling */
431 14ce26e7 bellard
    target_ulong cc_src;
432 14ce26e7 bellard
    target_ulong cc_dst;
433 2c0262af bellard
    uint32_t cc_op;
434 2c0262af bellard
    int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
435 2c0262af bellard
    uint32_t hflags; /* hidden flags, see HF_xxx constants */
436 2c0262af bellard
437 9df217a3 bellard
    /* segments */
438 9df217a3 bellard
    SegmentCache segs[6]; /* selector values */
439 9df217a3 bellard
    SegmentCache ldt;
440 9df217a3 bellard
    SegmentCache tr;
441 9df217a3 bellard
    SegmentCache gdt; /* only base and limit are used */
442 9df217a3 bellard
    SegmentCache idt; /* only base and limit are used */
443 9df217a3 bellard
444 9df217a3 bellard
    target_ulong cr[5]; /* NOTE: cr1 is unused */
445 9df217a3 bellard
    uint32_t a20_mask;
446 9df217a3 bellard
447 2c0262af bellard
    /* FPU state */
448 2c0262af bellard
    unsigned int fpstt; /* top of stack index */
449 2c0262af bellard
    unsigned int fpus;
450 2c0262af bellard
    unsigned int fpuc;
451 2c0262af bellard
    uint8_t fptags[8];   /* 0 = valid, 1 = empty */
452 664e0f19 bellard
    union {
453 664e0f19 bellard
#ifdef USE_X86LDOUBLE
454 664e0f19 bellard
        CPU86_LDouble d __attribute__((aligned(16)));
455 664e0f19 bellard
#else
456 664e0f19 bellard
        CPU86_LDouble d;
457 664e0f19 bellard
#endif
458 664e0f19 bellard
        MMXReg mmx;
459 664e0f19 bellard
    } fpregs[8];
460 2c0262af bellard
461 2c0262af bellard
    /* emulator internal variables */
462 7a0e1f41 bellard
    float_status fp_status;
463 2c0262af bellard
    CPU86_LDouble ft0;
464 2c0262af bellard
    union {
465 2c0262af bellard
        float f;
466 2c0262af bellard
        double d;
467 2c0262af bellard
        int i32;
468 2c0262af bellard
        int64_t i64;
469 2c0262af bellard
    } fp_convert;
470 2c0262af bellard
    
471 7a0e1f41 bellard
    float_status sse_status;
472 664e0f19 bellard
    uint32_t mxcsr;
473 14ce26e7 bellard
    XMMReg xmm_regs[CPU_NB_REGS];
474 14ce26e7 bellard
    XMMReg xmm_t0;
475 664e0f19 bellard
    MMXReg mmx_t0;
476 14ce26e7 bellard
477 2c0262af bellard
    /* sysenter registers */
478 2c0262af bellard
    uint32_t sysenter_cs;
479 2c0262af bellard
    uint32_t sysenter_esp;
480 2c0262af bellard
    uint32_t sysenter_eip;
481 8d9bfc2b bellard
    uint64_t efer;
482 8d9bfc2b bellard
    uint64_t star;
483 14ce26e7 bellard
#ifdef TARGET_X86_64
484 14ce26e7 bellard
    target_ulong lstar;
485 14ce26e7 bellard
    target_ulong cstar;
486 14ce26e7 bellard
    target_ulong fmask;
487 14ce26e7 bellard
    target_ulong kernelgsbase;
488 14ce26e7 bellard
#endif
489 58fe2f10 bellard
490 8f091a59 bellard
    uint64_t pat;
491 8f091a59 bellard
492 58fe2f10 bellard
    /* temporary data for USE_CODE_COPY mode */
493 7eee2a50 bellard
#ifdef USE_CODE_COPY
494 58fe2f10 bellard
    uint32_t tmp0;
495 58fe2f10 bellard
    uint32_t saved_esp;
496 7eee2a50 bellard
    int native_fp_regs; /* if true, the FPU state is in the native CPU regs */
497 7eee2a50 bellard
#endif
498 2c0262af bellard
    
499 2c0262af bellard
    /* exception/interrupt handling */
500 2c0262af bellard
    jmp_buf jmp_env;
501 2c0262af bellard
    int exception_index;
502 2c0262af bellard
    int error_code;
503 2c0262af bellard
    int exception_is_int;
504 826461bb bellard
    target_ulong exception_next_eip;
505 14ce26e7 bellard
    target_ulong dr[8]; /* debug registers */
506 2c0262af bellard
    int interrupt_request; 
507 2c0262af bellard
    int user_mode_only; /* user mode only simulation */
508 2c0262af bellard
509 a316d335 bellard
    CPU_COMMON
510 2c0262af bellard
511 14ce26e7 bellard
    /* processor features (e.g. for CPUID insn) */
512 8d9bfc2b bellard
    uint32_t cpuid_level;
513 14ce26e7 bellard
    uint32_t cpuid_vendor1;
514 14ce26e7 bellard
    uint32_t cpuid_vendor2;
515 14ce26e7 bellard
    uint32_t cpuid_vendor3;
516 14ce26e7 bellard
    uint32_t cpuid_version;
517 14ce26e7 bellard
    uint32_t cpuid_features;
518 9df217a3 bellard
    uint32_t cpuid_ext_features;
519 8d9bfc2b bellard
    uint32_t cpuid_xlevel;
520 8d9bfc2b bellard
    uint32_t cpuid_model[12];
521 8d9bfc2b bellard
    uint32_t cpuid_ext2_features;
522 8d9bfc2b bellard
    
523 9df217a3 bellard
#ifdef USE_KQEMU
524 9df217a3 bellard
    int kqemu_enabled;
525 f1c85677 bellard
    int last_io_time;
526 9df217a3 bellard
#endif
527 14ce26e7 bellard
    /* in order to simplify APIC support, we leave this pointer to the
528 14ce26e7 bellard
       user */
529 14ce26e7 bellard
    struct APICState *apic_state;
530 2c0262af bellard
} CPUX86State;
531 2c0262af bellard
532 2c0262af bellard
CPUX86State *cpu_x86_init(void);
533 2c0262af bellard
int cpu_x86_exec(CPUX86State *s);
534 2c0262af bellard
void cpu_x86_close(CPUX86State *s);
535 d720b93d bellard
int cpu_get_pic_interrupt(CPUX86State *s);
536 2ee73ac3 bellard
/* MSDOS compatibility mode FPU exception support */
537 2ee73ac3 bellard
void cpu_set_ferr(CPUX86State *s);
538 2c0262af bellard
539 2c0262af bellard
/* this function must always be used to load data in the segment
540 2c0262af bellard
   cache: it synchronizes the hflags with the segment cache values */
541 2c0262af bellard
static inline void cpu_x86_load_seg_cache(CPUX86State *env, 
542 2c0262af bellard
                                          int seg_reg, unsigned int selector,
543 14ce26e7 bellard
                                          uint32_t base, unsigned int limit, 
544 2c0262af bellard
                                          unsigned int flags)
545 2c0262af bellard
{
546 2c0262af bellard
    SegmentCache *sc;
547 2c0262af bellard
    unsigned int new_hflags;
548 2c0262af bellard
    
549 2c0262af bellard
    sc = &env->segs[seg_reg];
550 2c0262af bellard
    sc->selector = selector;
551 2c0262af bellard
    sc->base = base;
552 2c0262af bellard
    sc->limit = limit;
553 2c0262af bellard
    sc->flags = flags;
554 2c0262af bellard
555 2c0262af bellard
    /* update the hidden flags */
556 14ce26e7 bellard
    {
557 14ce26e7 bellard
        if (seg_reg == R_CS) {
558 14ce26e7 bellard
#ifdef TARGET_X86_64
559 14ce26e7 bellard
            if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
560 14ce26e7 bellard
                /* long mode */
561 14ce26e7 bellard
                env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
562 14ce26e7 bellard
                env->hflags &= ~(HF_ADDSEG_MASK);
563 14ce26e7 bellard
            } else 
564 14ce26e7 bellard
#endif
565 14ce26e7 bellard
            {
566 14ce26e7 bellard
                /* legacy / compatibility case */
567 14ce26e7 bellard
                new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
568 14ce26e7 bellard
                    >> (DESC_B_SHIFT - HF_CS32_SHIFT);
569 14ce26e7 bellard
                env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
570 14ce26e7 bellard
                    new_hflags;
571 14ce26e7 bellard
            }
572 14ce26e7 bellard
        }
573 14ce26e7 bellard
        new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
574 14ce26e7 bellard
            >> (DESC_B_SHIFT - HF_SS32_SHIFT);
575 14ce26e7 bellard
        if (env->hflags & HF_CS64_MASK) {
576 14ce26e7 bellard
            /* zero base assumed for DS, ES and SS in long mode */
577 14ce26e7 bellard
        } else if (!(env->cr[0] & CR0_PE_MASK) || 
578 735a8fd3 bellard
                   (env->eflags & VM_MASK) ||
579 735a8fd3 bellard
                   !(env->hflags & HF_CS32_MASK)) {
580 14ce26e7 bellard
            /* XXX: try to avoid this test. The problem comes from the
581 14ce26e7 bellard
               fact that is real mode or vm86 mode we only modify the
582 14ce26e7 bellard
               'base' and 'selector' fields of the segment cache to go
583 14ce26e7 bellard
               faster. A solution may be to force addseg to one in
584 14ce26e7 bellard
               translate-i386.c. */
585 14ce26e7 bellard
            new_hflags |= HF_ADDSEG_MASK;
586 14ce26e7 bellard
        } else {
587 735a8fd3 bellard
            new_hflags |= ((env->segs[R_DS].base | 
588 735a8fd3 bellard
                            env->segs[R_ES].base |
589 735a8fd3 bellard
                            env->segs[R_SS].base) != 0) << 
590 14ce26e7 bellard
                HF_ADDSEG_SHIFT;
591 14ce26e7 bellard
        }
592 14ce26e7 bellard
        env->hflags = (env->hflags & 
593 14ce26e7 bellard
                       ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
594 2c0262af bellard
    }
595 2c0262af bellard
}
596 2c0262af bellard
597 2c0262af bellard
/* wrapper, just in case memory mappings must be changed */
598 2c0262af bellard
static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
599 2c0262af bellard
{
600 2c0262af bellard
#if HF_CPL_MASK == 3
601 2c0262af bellard
    s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
602 2c0262af bellard
#else
603 2c0262af bellard
#error HF_CPL_MASK is hardcoded
604 2c0262af bellard
#endif
605 2c0262af bellard
}
606 2c0262af bellard
607 1f1af9fd bellard
/* used for debug or cpu save/restore */
608 1f1af9fd bellard
void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
609 1f1af9fd bellard
CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);
610 1f1af9fd bellard
611 2c0262af bellard
/* the following helpers are only usable in user mode simulation as
612 2c0262af bellard
   they can trigger unexpected exceptions */
613 2c0262af bellard
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
614 2c0262af bellard
void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32);
615 2c0262af bellard
void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32);
616 2c0262af bellard
617 2c0262af bellard
/* you can call this signal handler from your SIGBUS and SIGSEGV
618 2c0262af bellard
   signal handlers to inform the virtual CPU of exceptions. non zero
619 2c0262af bellard
   is returned if the signal was handled by the virtual CPU.  */
620 2c0262af bellard
struct siginfo;
621 2c0262af bellard
int cpu_x86_signal_handler(int host_signum, struct siginfo *info, 
622 2c0262af bellard
                           void *puc);
623 461c0471 bellard
void cpu_x86_set_a20(CPUX86State *env, int a20_state);
624 2c0262af bellard
625 28ab0e2e bellard
uint64_t cpu_get_tsc(CPUX86State *env);
626 28ab0e2e bellard
627 14ce26e7 bellard
void cpu_set_apic_base(CPUX86State *env, uint64_t val);
628 14ce26e7 bellard
uint64_t cpu_get_apic_base(CPUX86State *env);
629 9230e66e bellard
void cpu_set_apic_tpr(CPUX86State *env, uint8_t val);
630 9230e66e bellard
#ifndef NO_CPU_IO_DEFS
631 9230e66e bellard
uint8_t cpu_get_apic_tpr(CPUX86State *env);
632 9230e66e bellard
#endif
633 14ce26e7 bellard
634 64a595f2 bellard
/* will be suppressed */
635 64a595f2 bellard
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
636 64a595f2 bellard
637 2c0262af bellard
/* used to debug */
638 2c0262af bellard
#define X86_DUMP_FPU  0x0001 /* dump FPU state too */
639 2c0262af bellard
#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */
640 2c0262af bellard
641 f1c85677 bellard
#ifdef USE_KQEMU
642 f1c85677 bellard
static inline int cpu_get_time_fast(void)
643 f1c85677 bellard
{
644 f1c85677 bellard
    int low, high;
645 f1c85677 bellard
    asm volatile("rdtsc" : "=a" (low), "=d" (high));
646 f1c85677 bellard
    return low;
647 f1c85677 bellard
}
648 f1c85677 bellard
#endif
649 f1c85677 bellard
650 2c0262af bellard
#define TARGET_PAGE_BITS 12
651 2c0262af bellard
#include "cpu-all.h"
652 2c0262af bellard
653 2c0262af bellard
#endif /* CPU_I386_H */