Statistics
| Branch: | Revision:

root / hw / mainstone.c @ 459505a2

History | View | Annotate | Download (5.3 kB)

1
/*
2
 * PXA270-based Intel Mainstone platforms.
3
 *
4
 * Copyright (c) 2007 by Armin Kuster <akuster@kama-aina.net> or
5
 *                                    <akuster@mvista.com>
6
 *
7
 * Code based on spitz platform by Andrzej Zaborowski <balrog@zabor.org>
8
 *
9
 * This code is licensed under the GNU GPL v2.
10
 */
11
#include "hw.h"
12
#include "pxa.h"
13
#include "arm-misc.h"
14
#include "net.h"
15
#include "devices.h"
16
#include "boards.h"
17
#include "sysemu.h"
18
#include "flash.h"
19
#include "blockdev.h"
20
#include "sysbus.h"
21

    
22
/* Device addresses */
23
#define MST_FPGA_PHYS        0x08000000
24
#define MST_ETH_PHYS        0x10000300
25
#define MST_FLASH_0                0x00000000
26
#define MST_FLASH_1                0x04000000
27

    
28
/* IRQ definitions */
29
#define MMC_IRQ       0
30
#define USIM_IRQ      1
31
#define USBC_IRQ      2
32
#define ETHERNET_IRQ  3
33
#define AC97_IRQ      4
34
#define PEN_IRQ       5
35
#define MSINS_IRQ     6
36
#define EXBRD_IRQ     7
37
#define S0_CD_IRQ     9
38
#define S0_STSCHG_IRQ 10
39
#define S0_IRQ        11
40
#define S1_CD_IRQ     13
41
#define S1_STSCHG_IRQ 14
42
#define S1_IRQ        15
43

    
44
static struct keymap map[0xE0] = {
45
    [0 ... 0xDF] = { -1, -1 },
46
    [0x1e] = {0,0}, /* a */
47
    [0x30] = {0,1}, /* b */
48
    [0x2e] = {0,2}, /* c */
49
    [0x20] = {0,3}, /* d */
50
    [0x12] = {0,4}, /* e */
51
    [0x21] = {0,5}, /* f */
52
    [0x22] = {1,0}, /* g */
53
    [0x23] = {1,1}, /* h */
54
    [0x17] = {1,2}, /* i */
55
    [0x24] = {1,3}, /* j */
56
    [0x25] = {1,4}, /* k */
57
    [0x26] = {1,5}, /* l */
58
    [0x32] = {2,0}, /* m */
59
    [0x31] = {2,1}, /* n */
60
    [0x18] = {2,2}, /* o */
61
    [0x19] = {2,3}, /* p */
62
    [0x10] = {2,4}, /* q */
63
    [0x13] = {2,5}, /* r */
64
    [0x1f] = {3,0}, /* s */
65
    [0x14] = {3,1}, /* t */
66
    [0x16] = {3,2}, /* u */
67
    [0x2f] = {3,3}, /* v */
68
    [0x11] = {3,4}, /* w */
69
    [0x2d] = {3,5}, /* x */
70
    [0x15] = {4,2}, /* y */
71
    [0x2c] = {4,3}, /* z */
72
    [0xc7] = {5,0}, /* Home */
73
    [0x2a] = {5,1}, /* shift */
74
    [0x39] = {5,2}, /* space */
75
    [0x39] = {5,3}, /* space */
76
    [0x1c] = {5,5}, /*  enter */
77
    [0xc8] = {6,0}, /* up */
78
    [0xd0] = {6,1}, /* down */
79
    [0xcb] = {6,2}, /* left */
80
    [0xcd] = {6,3}, /* right */
81
};
82

    
83
enum mainstone_model_e { mainstone };
84

    
85
#define MAINSTONE_RAM        0x04000000
86
#define MAINSTONE_ROM        0x00800000
87
#define MAINSTONE_FLASH        0x02000000
88

    
89
static struct arm_boot_info mainstone_binfo = {
90
    .loader_start = PXA2XX_SDRAM_BASE,
91
    .ram_size = 0x04000000,
92
};
93

    
94
static void mainstone_common_init(ram_addr_t ram_size,
95
                const char *kernel_filename,
96
                const char *kernel_cmdline, const char *initrd_filename,
97
                const char *cpu_model, enum mainstone_model_e model, int arm_id)
98
{
99
    uint32_t sector_len = 256 * 1024;
100
    target_phys_addr_t mainstone_flash_base[] = { MST_FLASH_0, MST_FLASH_1 };
101
    PXA2xxState *cpu;
102
    DeviceState *mst_irq;
103
    DriveInfo *dinfo;
104
    int i;
105
    int be;
106

    
107
    if (!cpu_model)
108
        cpu_model = "pxa270-c5";
109

    
110
    /* Setup CPU & memory */
111
    cpu = pxa270_init(mainstone_binfo.ram_size, cpu_model);
112
    cpu_register_physical_memory(0, MAINSTONE_ROM,
113
                    qemu_ram_alloc(NULL, "mainstone.rom",
114
                                   MAINSTONE_ROM) | IO_MEM_ROM);
115

    
116
#ifdef TARGET_WORDS_BIGENDIAN
117
    be = 1;
118
#else
119
    be = 0;
120
#endif
121
    /* There are two 32MiB flash devices on the board */
122
    for (i = 0; i < 2; i ++) {
123
        dinfo = drive_get(IF_PFLASH, 0, i);
124
        if (!dinfo) {
125
            fprintf(stderr, "Two flash images must be given with the "
126
                    "'pflash' parameter\n");
127
            exit(1);
128
        }
129

    
130
        if (!pflash_cfi01_register(mainstone_flash_base[i],
131
                                   qemu_ram_alloc(NULL, i ? "mainstone.flash1" :
132
                                                  "mainstone.flash0",
133
                                                  MAINSTONE_FLASH),
134
                                   dinfo->bdrv, sector_len,
135
                                   MAINSTONE_FLASH / sector_len, 4, 0, 0, 0, 0,
136
                                   be)) {
137
            fprintf(stderr, "qemu: Error registering flash memory.\n");
138
            exit(1);
139
        }
140
    }
141

    
142
    mst_irq = sysbus_create_simple("mainstone-fpga", MST_FPGA_PHYS,
143
                    cpu->pic[PXA2XX_PIC_GPIO_0]);
144

    
145
    /* setup keypad */
146
    printf("map addr %p\n", &map);
147
    pxa27x_register_keypad(cpu->kp, map, 0xe0);
148

    
149
    /* MMC/SD host */
150
    pxa2xx_mmci_handlers(cpu->mmc, NULL, qdev_get_gpio_in(mst_irq, MMC_IRQ));
151

    
152
    smc91c111_init(&nd_table[0], MST_ETH_PHYS,
153
                    qdev_get_gpio_in(mst_irq, ETHERNET_IRQ));
154

    
155
    mainstone_binfo.kernel_filename = kernel_filename;
156
    mainstone_binfo.kernel_cmdline = kernel_cmdline;
157
    mainstone_binfo.initrd_filename = initrd_filename;
158
    mainstone_binfo.board_id = arm_id;
159
    arm_load_kernel(cpu->env, &mainstone_binfo);
160
}
161

    
162
static void mainstone_init(ram_addr_t ram_size,
163
                const char *boot_device,
164
                const char *kernel_filename, const char *kernel_cmdline,
165
                const char *initrd_filename, const char *cpu_model)
166
{
167
    mainstone_common_init(ram_size, kernel_filename,
168
                kernel_cmdline, initrd_filename, cpu_model, mainstone, 0x196);
169
}
170

    
171
static QEMUMachine mainstone2_machine = {
172
    .name = "mainstone",
173
    .desc = "Mainstone II (PXA27x)",
174
    .init = mainstone_init,
175
};
176

    
177
static void mainstone_machine_init(void)
178
{
179
    qemu_register_machine(&mainstone2_machine);
180
}
181

    
182
machine_init(mainstone_machine_init);