Statistics
| Branch: | Revision:

root / target-i386 / translate.c @ 4bb2fcc7

History | View | Annotate | Download (132 kB)

1 2c0262af bellard
/*
2 2c0262af bellard
 *  i386 translation
3 2c0262af bellard
 * 
4 2c0262af bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 2c0262af bellard
 *
6 2c0262af bellard
 * This library is free software; you can redistribute it and/or
7 2c0262af bellard
 * modify it under the terms of the GNU Lesser General Public
8 2c0262af bellard
 * License as published by the Free Software Foundation; either
9 2c0262af bellard
 * version 2 of the License, or (at your option) any later version.
10 2c0262af bellard
 *
11 2c0262af bellard
 * This library is distributed in the hope that it will be useful,
12 2c0262af bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 2c0262af bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 2c0262af bellard
 * Lesser General Public License for more details.
15 2c0262af bellard
 *
16 2c0262af bellard
 * You should have received a copy of the GNU Lesser General Public
17 2c0262af bellard
 * License along with this library; if not, write to the Free Software
18 2c0262af bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 2c0262af bellard
 */
20 2c0262af bellard
#include <stdarg.h>
21 2c0262af bellard
#include <stdlib.h>
22 2c0262af bellard
#include <stdio.h>
23 2c0262af bellard
#include <string.h>
24 2c0262af bellard
#include <inttypes.h>
25 2c0262af bellard
#include <signal.h>
26 2c0262af bellard
#include <assert.h>
27 2c0262af bellard
#include <sys/mman.h>
28 2c0262af bellard
29 2c0262af bellard
#include "cpu.h"
30 2c0262af bellard
#include "exec-all.h"
31 2c0262af bellard
#include "disas.h"
32 2c0262af bellard
33 2c0262af bellard
/* XXX: move that elsewhere */
34 2c0262af bellard
static uint16_t *gen_opc_ptr;
35 2c0262af bellard
static uint32_t *gen_opparam_ptr;
36 2c0262af bellard
37 2c0262af bellard
#define PREFIX_REPZ   0x01
38 2c0262af bellard
#define PREFIX_REPNZ  0x02
39 2c0262af bellard
#define PREFIX_LOCK   0x04
40 2c0262af bellard
#define PREFIX_DATA   0x08
41 2c0262af bellard
#define PREFIX_ADR    0x10
42 2c0262af bellard
43 2c0262af bellard
typedef struct DisasContext {
44 2c0262af bellard
    /* current insn context */
45 2c0262af bellard
    int override; /* -1 if no override */
46 2c0262af bellard
    int prefix;
47 2c0262af bellard
    int aflag, dflag;
48 2c0262af bellard
    uint8_t *pc; /* pc = eip + cs_base */
49 2c0262af bellard
    int is_jmp; /* 1 = means jump (stop translation), 2 means CPU
50 2c0262af bellard
                   static state change (stop translation) */
51 2c0262af bellard
    /* current block context */
52 2c0262af bellard
    uint8_t *cs_base; /* base of CS segment */
53 2c0262af bellard
    int pe;     /* protected mode */
54 2c0262af bellard
    int code32; /* 32 bit code segment */
55 2c0262af bellard
    int ss32;   /* 32 bit stack segment */
56 2c0262af bellard
    int cc_op;  /* current CC operation */
57 2c0262af bellard
    int addseg; /* non zero if either DS/ES/SS have a non zero base */
58 2c0262af bellard
    int f_st;   /* currently unused */
59 2c0262af bellard
    int vm86;   /* vm86 mode */
60 2c0262af bellard
    int cpl;
61 2c0262af bellard
    int iopl;
62 2c0262af bellard
    int tf;     /* TF cpu flag */
63 34865134 bellard
    int singlestep_enabled; /* "hardware" single step enabled */
64 2c0262af bellard
    int jmp_opt; /* use direct block chaining for direct jumps */
65 2c0262af bellard
    int mem_index; /* select memory access functions */
66 7eee2a50 bellard
    int flags; /* all execution flags */
67 2c0262af bellard
    struct TranslationBlock *tb;
68 2c0262af bellard
    int popl_esp_hack; /* for correct popl with esp base handling */
69 2c0262af bellard
} DisasContext;
70 2c0262af bellard
71 2c0262af bellard
static void gen_eob(DisasContext *s);
72 2c0262af bellard
static void gen_jmp(DisasContext *s, unsigned int eip);
73 2c0262af bellard
74 2c0262af bellard
/* i386 arith/logic operations */
75 2c0262af bellard
enum {
76 2c0262af bellard
    OP_ADDL, 
77 2c0262af bellard
    OP_ORL, 
78 2c0262af bellard
    OP_ADCL, 
79 2c0262af bellard
    OP_SBBL,
80 2c0262af bellard
    OP_ANDL, 
81 2c0262af bellard
    OP_SUBL, 
82 2c0262af bellard
    OP_XORL, 
83 2c0262af bellard
    OP_CMPL,
84 2c0262af bellard
};
85 2c0262af bellard
86 2c0262af bellard
/* i386 shift ops */
87 2c0262af bellard
enum {
88 2c0262af bellard
    OP_ROL, 
89 2c0262af bellard
    OP_ROR, 
90 2c0262af bellard
    OP_RCL, 
91 2c0262af bellard
    OP_RCR, 
92 2c0262af bellard
    OP_SHL, 
93 2c0262af bellard
    OP_SHR, 
94 2c0262af bellard
    OP_SHL1, /* undocumented */
95 2c0262af bellard
    OP_SAR = 7,
96 2c0262af bellard
};
97 2c0262af bellard
98 2c0262af bellard
enum {
99 2c0262af bellard
#define DEF(s, n, copy_size) INDEX_op_ ## s,
100 2c0262af bellard
#include "opc.h"
101 2c0262af bellard
#undef DEF
102 2c0262af bellard
    NB_OPS,
103 2c0262af bellard
};
104 2c0262af bellard
105 2c0262af bellard
#include "gen-op.h"
106 2c0262af bellard
107 2c0262af bellard
/* operand size */
108 2c0262af bellard
enum {
109 2c0262af bellard
    OT_BYTE = 0,
110 2c0262af bellard
    OT_WORD,
111 2c0262af bellard
    OT_LONG, 
112 2c0262af bellard
    OT_QUAD,
113 2c0262af bellard
};
114 2c0262af bellard
115 2c0262af bellard
enum {
116 2c0262af bellard
    /* I386 int registers */
117 2c0262af bellard
    OR_EAX,   /* MUST be even numbered */
118 2c0262af bellard
    OR_ECX,
119 2c0262af bellard
    OR_EDX,
120 2c0262af bellard
    OR_EBX,
121 2c0262af bellard
    OR_ESP,
122 2c0262af bellard
    OR_EBP,
123 2c0262af bellard
    OR_ESI,
124 2c0262af bellard
    OR_EDI,
125 2c0262af bellard
    OR_TMP0,    /* temporary operand register */
126 2c0262af bellard
    OR_TMP1,
127 2c0262af bellard
    OR_A0, /* temporary register used when doing address evaluation */
128 2c0262af bellard
    OR_ZERO, /* fixed zero register */
129 2c0262af bellard
    NB_OREGS,
130 2c0262af bellard
};
131 2c0262af bellard
132 2c0262af bellard
static GenOpFunc *gen_op_mov_reg_T0[3][8] = {
133 2c0262af bellard
    [OT_BYTE] = {
134 2c0262af bellard
        gen_op_movb_EAX_T0,
135 2c0262af bellard
        gen_op_movb_ECX_T0,
136 2c0262af bellard
        gen_op_movb_EDX_T0,
137 2c0262af bellard
        gen_op_movb_EBX_T0,
138 2c0262af bellard
        gen_op_movh_EAX_T0,
139 2c0262af bellard
        gen_op_movh_ECX_T0,
140 2c0262af bellard
        gen_op_movh_EDX_T0,
141 2c0262af bellard
        gen_op_movh_EBX_T0,
142 2c0262af bellard
    },
143 2c0262af bellard
    [OT_WORD] = {
144 2c0262af bellard
        gen_op_movw_EAX_T0,
145 2c0262af bellard
        gen_op_movw_ECX_T0,
146 2c0262af bellard
        gen_op_movw_EDX_T0,
147 2c0262af bellard
        gen_op_movw_EBX_T0,
148 2c0262af bellard
        gen_op_movw_ESP_T0,
149 2c0262af bellard
        gen_op_movw_EBP_T0,
150 2c0262af bellard
        gen_op_movw_ESI_T0,
151 2c0262af bellard
        gen_op_movw_EDI_T0,
152 2c0262af bellard
    },
153 2c0262af bellard
    [OT_LONG] = {
154 2c0262af bellard
        gen_op_movl_EAX_T0,
155 2c0262af bellard
        gen_op_movl_ECX_T0,
156 2c0262af bellard
        gen_op_movl_EDX_T0,
157 2c0262af bellard
        gen_op_movl_EBX_T0,
158 2c0262af bellard
        gen_op_movl_ESP_T0,
159 2c0262af bellard
        gen_op_movl_EBP_T0,
160 2c0262af bellard
        gen_op_movl_ESI_T0,
161 2c0262af bellard
        gen_op_movl_EDI_T0,
162 2c0262af bellard
    },
163 2c0262af bellard
};
164 2c0262af bellard
165 2c0262af bellard
static GenOpFunc *gen_op_mov_reg_T1[3][8] = {
166 2c0262af bellard
    [OT_BYTE] = {
167 2c0262af bellard
        gen_op_movb_EAX_T1,
168 2c0262af bellard
        gen_op_movb_ECX_T1,
169 2c0262af bellard
        gen_op_movb_EDX_T1,
170 2c0262af bellard
        gen_op_movb_EBX_T1,
171 2c0262af bellard
        gen_op_movh_EAX_T1,
172 2c0262af bellard
        gen_op_movh_ECX_T1,
173 2c0262af bellard
        gen_op_movh_EDX_T1,
174 2c0262af bellard
        gen_op_movh_EBX_T1,
175 2c0262af bellard
    },
176 2c0262af bellard
    [OT_WORD] = {
177 2c0262af bellard
        gen_op_movw_EAX_T1,
178 2c0262af bellard
        gen_op_movw_ECX_T1,
179 2c0262af bellard
        gen_op_movw_EDX_T1,
180 2c0262af bellard
        gen_op_movw_EBX_T1,
181 2c0262af bellard
        gen_op_movw_ESP_T1,
182 2c0262af bellard
        gen_op_movw_EBP_T1,
183 2c0262af bellard
        gen_op_movw_ESI_T1,
184 2c0262af bellard
        gen_op_movw_EDI_T1,
185 2c0262af bellard
    },
186 2c0262af bellard
    [OT_LONG] = {
187 2c0262af bellard
        gen_op_movl_EAX_T1,
188 2c0262af bellard
        gen_op_movl_ECX_T1,
189 2c0262af bellard
        gen_op_movl_EDX_T1,
190 2c0262af bellard
        gen_op_movl_EBX_T1,
191 2c0262af bellard
        gen_op_movl_ESP_T1,
192 2c0262af bellard
        gen_op_movl_EBP_T1,
193 2c0262af bellard
        gen_op_movl_ESI_T1,
194 2c0262af bellard
        gen_op_movl_EDI_T1,
195 2c0262af bellard
    },
196 2c0262af bellard
};
197 2c0262af bellard
198 2c0262af bellard
static GenOpFunc *gen_op_mov_reg_A0[2][8] = {
199 2c0262af bellard
    [0] = {
200 2c0262af bellard
        gen_op_movw_EAX_A0,
201 2c0262af bellard
        gen_op_movw_ECX_A0,
202 2c0262af bellard
        gen_op_movw_EDX_A0,
203 2c0262af bellard
        gen_op_movw_EBX_A0,
204 2c0262af bellard
        gen_op_movw_ESP_A0,
205 2c0262af bellard
        gen_op_movw_EBP_A0,
206 2c0262af bellard
        gen_op_movw_ESI_A0,
207 2c0262af bellard
        gen_op_movw_EDI_A0,
208 2c0262af bellard
    },
209 2c0262af bellard
    [1] = {
210 2c0262af bellard
        gen_op_movl_EAX_A0,
211 2c0262af bellard
        gen_op_movl_ECX_A0,
212 2c0262af bellard
        gen_op_movl_EDX_A0,
213 2c0262af bellard
        gen_op_movl_EBX_A0,
214 2c0262af bellard
        gen_op_movl_ESP_A0,
215 2c0262af bellard
        gen_op_movl_EBP_A0,
216 2c0262af bellard
        gen_op_movl_ESI_A0,
217 2c0262af bellard
        gen_op_movl_EDI_A0,
218 2c0262af bellard
    },
219 2c0262af bellard
};
220 2c0262af bellard
221 2c0262af bellard
static GenOpFunc *gen_op_mov_TN_reg[3][2][8] = 
222 2c0262af bellard
{
223 2c0262af bellard
    [OT_BYTE] = {
224 2c0262af bellard
        {
225 2c0262af bellard
            gen_op_movl_T0_EAX,
226 2c0262af bellard
            gen_op_movl_T0_ECX,
227 2c0262af bellard
            gen_op_movl_T0_EDX,
228 2c0262af bellard
            gen_op_movl_T0_EBX,
229 2c0262af bellard
            gen_op_movh_T0_EAX,
230 2c0262af bellard
            gen_op_movh_T0_ECX,
231 2c0262af bellard
            gen_op_movh_T0_EDX,
232 2c0262af bellard
            gen_op_movh_T0_EBX,
233 2c0262af bellard
        },
234 2c0262af bellard
        {
235 2c0262af bellard
            gen_op_movl_T1_EAX,
236 2c0262af bellard
            gen_op_movl_T1_ECX,
237 2c0262af bellard
            gen_op_movl_T1_EDX,
238 2c0262af bellard
            gen_op_movl_T1_EBX,
239 2c0262af bellard
            gen_op_movh_T1_EAX,
240 2c0262af bellard
            gen_op_movh_T1_ECX,
241 2c0262af bellard
            gen_op_movh_T1_EDX,
242 2c0262af bellard
            gen_op_movh_T1_EBX,
243 2c0262af bellard
        },
244 2c0262af bellard
    },
245 2c0262af bellard
    [OT_WORD] = {
246 2c0262af bellard
        {
247 2c0262af bellard
            gen_op_movl_T0_EAX,
248 2c0262af bellard
            gen_op_movl_T0_ECX,
249 2c0262af bellard
            gen_op_movl_T0_EDX,
250 2c0262af bellard
            gen_op_movl_T0_EBX,
251 2c0262af bellard
            gen_op_movl_T0_ESP,
252 2c0262af bellard
            gen_op_movl_T0_EBP,
253 2c0262af bellard
            gen_op_movl_T0_ESI,
254 2c0262af bellard
            gen_op_movl_T0_EDI,
255 2c0262af bellard
        },
256 2c0262af bellard
        {
257 2c0262af bellard
            gen_op_movl_T1_EAX,
258 2c0262af bellard
            gen_op_movl_T1_ECX,
259 2c0262af bellard
            gen_op_movl_T1_EDX,
260 2c0262af bellard
            gen_op_movl_T1_EBX,
261 2c0262af bellard
            gen_op_movl_T1_ESP,
262 2c0262af bellard
            gen_op_movl_T1_EBP,
263 2c0262af bellard
            gen_op_movl_T1_ESI,
264 2c0262af bellard
            gen_op_movl_T1_EDI,
265 2c0262af bellard
        },
266 2c0262af bellard
    },
267 2c0262af bellard
    [OT_LONG] = {
268 2c0262af bellard
        {
269 2c0262af bellard
            gen_op_movl_T0_EAX,
270 2c0262af bellard
            gen_op_movl_T0_ECX,
271 2c0262af bellard
            gen_op_movl_T0_EDX,
272 2c0262af bellard
            gen_op_movl_T0_EBX,
273 2c0262af bellard
            gen_op_movl_T0_ESP,
274 2c0262af bellard
            gen_op_movl_T0_EBP,
275 2c0262af bellard
            gen_op_movl_T0_ESI,
276 2c0262af bellard
            gen_op_movl_T0_EDI,
277 2c0262af bellard
        },
278 2c0262af bellard
        {
279 2c0262af bellard
            gen_op_movl_T1_EAX,
280 2c0262af bellard
            gen_op_movl_T1_ECX,
281 2c0262af bellard
            gen_op_movl_T1_EDX,
282 2c0262af bellard
            gen_op_movl_T1_EBX,
283 2c0262af bellard
            gen_op_movl_T1_ESP,
284 2c0262af bellard
            gen_op_movl_T1_EBP,
285 2c0262af bellard
            gen_op_movl_T1_ESI,
286 2c0262af bellard
            gen_op_movl_T1_EDI,
287 2c0262af bellard
        },
288 2c0262af bellard
    },
289 2c0262af bellard
};
290 2c0262af bellard
291 2c0262af bellard
static GenOpFunc *gen_op_movl_A0_reg[8] = {
292 2c0262af bellard
    gen_op_movl_A0_EAX,
293 2c0262af bellard
    gen_op_movl_A0_ECX,
294 2c0262af bellard
    gen_op_movl_A0_EDX,
295 2c0262af bellard
    gen_op_movl_A0_EBX,
296 2c0262af bellard
    gen_op_movl_A0_ESP,
297 2c0262af bellard
    gen_op_movl_A0_EBP,
298 2c0262af bellard
    gen_op_movl_A0_ESI,
299 2c0262af bellard
    gen_op_movl_A0_EDI,
300 2c0262af bellard
};
301 2c0262af bellard
302 2c0262af bellard
static GenOpFunc *gen_op_addl_A0_reg_sN[4][8] = {
303 2c0262af bellard
    [0] = {
304 2c0262af bellard
        gen_op_addl_A0_EAX,
305 2c0262af bellard
        gen_op_addl_A0_ECX,
306 2c0262af bellard
        gen_op_addl_A0_EDX,
307 2c0262af bellard
        gen_op_addl_A0_EBX,
308 2c0262af bellard
        gen_op_addl_A0_ESP,
309 2c0262af bellard
        gen_op_addl_A0_EBP,
310 2c0262af bellard
        gen_op_addl_A0_ESI,
311 2c0262af bellard
        gen_op_addl_A0_EDI,
312 2c0262af bellard
    },
313 2c0262af bellard
    [1] = {
314 2c0262af bellard
        gen_op_addl_A0_EAX_s1,
315 2c0262af bellard
        gen_op_addl_A0_ECX_s1,
316 2c0262af bellard
        gen_op_addl_A0_EDX_s1,
317 2c0262af bellard
        gen_op_addl_A0_EBX_s1,
318 2c0262af bellard
        gen_op_addl_A0_ESP_s1,
319 2c0262af bellard
        gen_op_addl_A0_EBP_s1,
320 2c0262af bellard
        gen_op_addl_A0_ESI_s1,
321 2c0262af bellard
        gen_op_addl_A0_EDI_s1,
322 2c0262af bellard
    },
323 2c0262af bellard
    [2] = {
324 2c0262af bellard
        gen_op_addl_A0_EAX_s2,
325 2c0262af bellard
        gen_op_addl_A0_ECX_s2,
326 2c0262af bellard
        gen_op_addl_A0_EDX_s2,
327 2c0262af bellard
        gen_op_addl_A0_EBX_s2,
328 2c0262af bellard
        gen_op_addl_A0_ESP_s2,
329 2c0262af bellard
        gen_op_addl_A0_EBP_s2,
330 2c0262af bellard
        gen_op_addl_A0_ESI_s2,
331 2c0262af bellard
        gen_op_addl_A0_EDI_s2,
332 2c0262af bellard
    },
333 2c0262af bellard
    [3] = {
334 2c0262af bellard
        gen_op_addl_A0_EAX_s3,
335 2c0262af bellard
        gen_op_addl_A0_ECX_s3,
336 2c0262af bellard
        gen_op_addl_A0_EDX_s3,
337 2c0262af bellard
        gen_op_addl_A0_EBX_s3,
338 2c0262af bellard
        gen_op_addl_A0_ESP_s3,
339 2c0262af bellard
        gen_op_addl_A0_EBP_s3,
340 2c0262af bellard
        gen_op_addl_A0_ESI_s3,
341 2c0262af bellard
        gen_op_addl_A0_EDI_s3,
342 2c0262af bellard
    },
343 2c0262af bellard
};
344 2c0262af bellard
345 2c0262af bellard
static GenOpFunc *gen_op_cmov_reg_T1_T0[2][8] = {
346 2c0262af bellard
    [0] = {
347 2c0262af bellard
        gen_op_cmovw_EAX_T1_T0,
348 2c0262af bellard
        gen_op_cmovw_ECX_T1_T0,
349 2c0262af bellard
        gen_op_cmovw_EDX_T1_T0,
350 2c0262af bellard
        gen_op_cmovw_EBX_T1_T0,
351 2c0262af bellard
        gen_op_cmovw_ESP_T1_T0,
352 2c0262af bellard
        gen_op_cmovw_EBP_T1_T0,
353 2c0262af bellard
        gen_op_cmovw_ESI_T1_T0,
354 2c0262af bellard
        gen_op_cmovw_EDI_T1_T0,
355 2c0262af bellard
    },
356 2c0262af bellard
    [1] = {
357 2c0262af bellard
        gen_op_cmovl_EAX_T1_T0,
358 2c0262af bellard
        gen_op_cmovl_ECX_T1_T0,
359 2c0262af bellard
        gen_op_cmovl_EDX_T1_T0,
360 2c0262af bellard
        gen_op_cmovl_EBX_T1_T0,
361 2c0262af bellard
        gen_op_cmovl_ESP_T1_T0,
362 2c0262af bellard
        gen_op_cmovl_EBP_T1_T0,
363 2c0262af bellard
        gen_op_cmovl_ESI_T1_T0,
364 2c0262af bellard
        gen_op_cmovl_EDI_T1_T0,
365 2c0262af bellard
    },
366 2c0262af bellard
};
367 2c0262af bellard
368 2c0262af bellard
static GenOpFunc *gen_op_arith_T0_T1_cc[8] = {
369 2c0262af bellard
    NULL,
370 2c0262af bellard
    gen_op_orl_T0_T1,
371 2c0262af bellard
    NULL,
372 2c0262af bellard
    NULL,
373 2c0262af bellard
    gen_op_andl_T0_T1,
374 2c0262af bellard
    NULL,
375 2c0262af bellard
    gen_op_xorl_T0_T1,
376 2c0262af bellard
    NULL,
377 2c0262af bellard
};
378 2c0262af bellard
379 4f31916f bellard
#define DEF_ARITHC(SUFFIX)\
380 4f31916f bellard
    {\
381 4f31916f bellard
        gen_op_adcb ## SUFFIX ## _T0_T1_cc,\
382 4f31916f bellard
        gen_op_sbbb ## SUFFIX ## _T0_T1_cc,\
383 4f31916f bellard
    },\
384 4f31916f bellard
    {\
385 4f31916f bellard
        gen_op_adcw ## SUFFIX ## _T0_T1_cc,\
386 4f31916f bellard
        gen_op_sbbw ## SUFFIX ## _T0_T1_cc,\
387 4f31916f bellard
    },\
388 4f31916f bellard
    {\
389 4f31916f bellard
        gen_op_adcl ## SUFFIX ## _T0_T1_cc,\
390 4f31916f bellard
        gen_op_sbbl ## SUFFIX ## _T0_T1_cc,\
391 2c0262af bellard
    },
392 4f31916f bellard
393 4f31916f bellard
static GenOpFunc *gen_op_arithc_T0_T1_cc[3][2] = {
394 4bb2fcc7 bellard
    DEF_ARITHC( )
395 2c0262af bellard
};
396 2c0262af bellard
397 4f31916f bellard
static GenOpFunc *gen_op_arithc_mem_T0_T1_cc[9][2] = {
398 4f31916f bellard
    DEF_ARITHC(_raw)
399 4f31916f bellard
#ifndef CONFIG_USER_ONLY
400 4f31916f bellard
    DEF_ARITHC(_kernel)
401 4f31916f bellard
    DEF_ARITHC(_user)
402 4f31916f bellard
#endif
403 2c0262af bellard
};
404 2c0262af bellard
405 2c0262af bellard
static const int cc_op_arithb[8] = {
406 2c0262af bellard
    CC_OP_ADDB,
407 2c0262af bellard
    CC_OP_LOGICB,
408 2c0262af bellard
    CC_OP_ADDB,
409 2c0262af bellard
    CC_OP_SUBB,
410 2c0262af bellard
    CC_OP_LOGICB,
411 2c0262af bellard
    CC_OP_SUBB,
412 2c0262af bellard
    CC_OP_LOGICB,
413 2c0262af bellard
    CC_OP_SUBB,
414 2c0262af bellard
};
415 2c0262af bellard
416 4f31916f bellard
#define DEF_CMPXCHG(SUFFIX)\
417 4f31916f bellard
    gen_op_cmpxchgb ## SUFFIX ## _T0_T1_EAX_cc,\
418 4f31916f bellard
    gen_op_cmpxchgw ## SUFFIX ## _T0_T1_EAX_cc,\
419 4f31916f bellard
    gen_op_cmpxchgl ## SUFFIX ## _T0_T1_EAX_cc,
420 4f31916f bellard
421 4f31916f bellard
422 2c0262af bellard
static GenOpFunc *gen_op_cmpxchg_T0_T1_EAX_cc[3] = {
423 4bb2fcc7 bellard
    DEF_CMPXCHG( )
424 2c0262af bellard
};
425 2c0262af bellard
426 4f31916f bellard
static GenOpFunc *gen_op_cmpxchg_mem_T0_T1_EAX_cc[9] = {
427 4f31916f bellard
    DEF_CMPXCHG(_raw)
428 4f31916f bellard
#ifndef CONFIG_USER_ONLY
429 4f31916f bellard
    DEF_CMPXCHG(_kernel)
430 4f31916f bellard
    DEF_CMPXCHG(_user)
431 4f31916f bellard
#endif
432 2c0262af bellard
};
433 2c0262af bellard
434 4f31916f bellard
#define DEF_SHIFT(SUFFIX)\
435 4f31916f bellard
    {\
436 4f31916f bellard
        gen_op_rolb ## SUFFIX ## _T0_T1_cc,\
437 4f31916f bellard
        gen_op_rorb ## SUFFIX ## _T0_T1_cc,\
438 4f31916f bellard
        gen_op_rclb ## SUFFIX ## _T0_T1_cc,\
439 4f31916f bellard
        gen_op_rcrb ## SUFFIX ## _T0_T1_cc,\
440 4f31916f bellard
        gen_op_shlb ## SUFFIX ## _T0_T1_cc,\
441 4f31916f bellard
        gen_op_shrb ## SUFFIX ## _T0_T1_cc,\
442 4f31916f bellard
        gen_op_shlb ## SUFFIX ## _T0_T1_cc,\
443 4f31916f bellard
        gen_op_sarb ## SUFFIX ## _T0_T1_cc,\
444 4f31916f bellard
    },\
445 4f31916f bellard
    {\
446 4f31916f bellard
        gen_op_rolw ## SUFFIX ## _T0_T1_cc,\
447 4f31916f bellard
        gen_op_rorw ## SUFFIX ## _T0_T1_cc,\
448 4f31916f bellard
        gen_op_rclw ## SUFFIX ## _T0_T1_cc,\
449 4f31916f bellard
        gen_op_rcrw ## SUFFIX ## _T0_T1_cc,\
450 4f31916f bellard
        gen_op_shlw ## SUFFIX ## _T0_T1_cc,\
451 4f31916f bellard
        gen_op_shrw ## SUFFIX ## _T0_T1_cc,\
452 4f31916f bellard
        gen_op_shlw ## SUFFIX ## _T0_T1_cc,\
453 4f31916f bellard
        gen_op_sarw ## SUFFIX ## _T0_T1_cc,\
454 4f31916f bellard
    },\
455 4f31916f bellard
    {\
456 4f31916f bellard
        gen_op_roll ## SUFFIX ## _T0_T1_cc,\
457 4f31916f bellard
        gen_op_rorl ## SUFFIX ## _T0_T1_cc,\
458 4f31916f bellard
        gen_op_rcll ## SUFFIX ## _T0_T1_cc,\
459 4f31916f bellard
        gen_op_rcrl ## SUFFIX ## _T0_T1_cc,\
460 4f31916f bellard
        gen_op_shll ## SUFFIX ## _T0_T1_cc,\
461 4f31916f bellard
        gen_op_shrl ## SUFFIX ## _T0_T1_cc,\
462 4f31916f bellard
        gen_op_shll ## SUFFIX ## _T0_T1_cc,\
463 4f31916f bellard
        gen_op_sarl ## SUFFIX ## _T0_T1_cc,\
464 2c0262af bellard
    },
465 4f31916f bellard
466 4f31916f bellard
static GenOpFunc *gen_op_shift_T0_T1_cc[3][8] = {
467 4bb2fcc7 bellard
    DEF_SHIFT( )
468 2c0262af bellard
};
469 2c0262af bellard
470 4f31916f bellard
static GenOpFunc *gen_op_shift_mem_T0_T1_cc[9][8] = {
471 4f31916f bellard
    DEF_SHIFT(_raw)
472 4f31916f bellard
#ifndef CONFIG_USER_ONLY
473 4f31916f bellard
    DEF_SHIFT(_kernel)
474 4f31916f bellard
    DEF_SHIFT(_user)
475 4f31916f bellard
#endif
476 2c0262af bellard
};
477 2c0262af bellard
478 4f31916f bellard
#define DEF_SHIFTD(SUFFIX, op)\
479 4f31916f bellard
    {\
480 4f31916f bellard
        NULL,\
481 4f31916f bellard
        NULL,\
482 4f31916f bellard
    },\
483 4f31916f bellard
    {\
484 4f31916f bellard
        gen_op_shldw ## SUFFIX ## _T0_T1_ ## op ## _cc,\
485 4f31916f bellard
        gen_op_shrdw ## SUFFIX ## _T0_T1_ ## op ## _cc,\
486 4f31916f bellard
    },\
487 4f31916f bellard
    {\
488 4f31916f bellard
        gen_op_shldl ## SUFFIX ## _T0_T1_ ## op ## _cc,\
489 4f31916f bellard
        gen_op_shrdl ## SUFFIX ## _T0_T1_ ## op ## _cc,\
490 2c0262af bellard
    },
491 4f31916f bellard
492 4f31916f bellard
493 4f31916f bellard
static GenOpFunc1 *gen_op_shiftd_T0_T1_im_cc[3][2] = {
494 4f31916f bellard
    DEF_SHIFTD(, im)
495 2c0262af bellard
};
496 2c0262af bellard
497 4f31916f bellard
static GenOpFunc *gen_op_shiftd_T0_T1_ECX_cc[3][2] = {
498 4f31916f bellard
    DEF_SHIFTD(, ECX)
499 2c0262af bellard
};
500 2c0262af bellard
501 4f31916f bellard
static GenOpFunc1 *gen_op_shiftd_mem_T0_T1_im_cc[9][2] = {
502 4f31916f bellard
    DEF_SHIFTD(_raw, im)
503 4f31916f bellard
#ifndef CONFIG_USER_ONLY
504 4f31916f bellard
    DEF_SHIFTD(_kernel, im)
505 4f31916f bellard
    DEF_SHIFTD(_user, im)
506 4f31916f bellard
#endif
507 2c0262af bellard
};
508 2c0262af bellard
509 4f31916f bellard
static GenOpFunc *gen_op_shiftd_mem_T0_T1_ECX_cc[9][2] = {
510 4f31916f bellard
    DEF_SHIFTD(_raw, ECX)
511 4f31916f bellard
#ifndef CONFIG_USER_ONLY
512 4f31916f bellard
    DEF_SHIFTD(_kernel, ECX)
513 4f31916f bellard
    DEF_SHIFTD(_user, ECX)
514 4f31916f bellard
#endif
515 2c0262af bellard
};
516 2c0262af bellard
517 2c0262af bellard
static GenOpFunc *gen_op_btx_T0_T1_cc[2][4] = {
518 2c0262af bellard
    [0] = {
519 2c0262af bellard
        gen_op_btw_T0_T1_cc,
520 2c0262af bellard
        gen_op_btsw_T0_T1_cc,
521 2c0262af bellard
        gen_op_btrw_T0_T1_cc,
522 2c0262af bellard
        gen_op_btcw_T0_T1_cc,
523 2c0262af bellard
    },
524 2c0262af bellard
    [1] = {
525 2c0262af bellard
        gen_op_btl_T0_T1_cc,
526 2c0262af bellard
        gen_op_btsl_T0_T1_cc,
527 2c0262af bellard
        gen_op_btrl_T0_T1_cc,
528 2c0262af bellard
        gen_op_btcl_T0_T1_cc,
529 2c0262af bellard
    },
530 2c0262af bellard
};
531 2c0262af bellard
532 2c0262af bellard
static GenOpFunc *gen_op_bsx_T0_cc[2][2] = {
533 2c0262af bellard
    [0] = {
534 2c0262af bellard
        gen_op_bsfw_T0_cc,
535 2c0262af bellard
        gen_op_bsrw_T0_cc,
536 2c0262af bellard
    },
537 2c0262af bellard
    [1] = {
538 2c0262af bellard
        gen_op_bsfl_T0_cc,
539 2c0262af bellard
        gen_op_bsrl_T0_cc,
540 2c0262af bellard
    },
541 2c0262af bellard
};
542 2c0262af bellard
543 2c0262af bellard
static GenOpFunc *gen_op_lds_T0_A0[3 * 3] = {
544 61382a50 bellard
    gen_op_ldsb_raw_T0_A0,
545 61382a50 bellard
    gen_op_ldsw_raw_T0_A0,
546 2c0262af bellard
    NULL,
547 61382a50 bellard
#ifndef CONFIG_USER_ONLY
548 2c0262af bellard
    gen_op_ldsb_kernel_T0_A0,
549 2c0262af bellard
    gen_op_ldsw_kernel_T0_A0,
550 2c0262af bellard
    NULL,
551 2c0262af bellard
552 2c0262af bellard
    gen_op_ldsb_user_T0_A0,
553 2c0262af bellard
    gen_op_ldsw_user_T0_A0,
554 2c0262af bellard
    NULL,
555 61382a50 bellard
#endif
556 2c0262af bellard
};
557 2c0262af bellard
558 2c0262af bellard
static GenOpFunc *gen_op_ldu_T0_A0[3 * 3] = {
559 61382a50 bellard
    gen_op_ldub_raw_T0_A0,
560 61382a50 bellard
    gen_op_lduw_raw_T0_A0,
561 2c0262af bellard
    NULL,
562 2c0262af bellard
563 61382a50 bellard
#ifndef CONFIG_USER_ONLY
564 2c0262af bellard
    gen_op_ldub_kernel_T0_A0,
565 2c0262af bellard
    gen_op_lduw_kernel_T0_A0,
566 2c0262af bellard
    NULL,
567 2c0262af bellard
568 2c0262af bellard
    gen_op_ldub_user_T0_A0,
569 2c0262af bellard
    gen_op_lduw_user_T0_A0,
570 2c0262af bellard
    NULL,
571 61382a50 bellard
#endif
572 2c0262af bellard
};
573 2c0262af bellard
574 2c0262af bellard
/* sign does not matter, except for lidt/lgdt call (TODO: fix it) */
575 2c0262af bellard
static GenOpFunc *gen_op_ld_T0_A0[3 * 3] = {
576 61382a50 bellard
    gen_op_ldub_raw_T0_A0,
577 61382a50 bellard
    gen_op_lduw_raw_T0_A0,
578 61382a50 bellard
    gen_op_ldl_raw_T0_A0,
579 2c0262af bellard
580 61382a50 bellard
#ifndef CONFIG_USER_ONLY
581 2c0262af bellard
    gen_op_ldub_kernel_T0_A0,
582 2c0262af bellard
    gen_op_lduw_kernel_T0_A0,
583 2c0262af bellard
    gen_op_ldl_kernel_T0_A0,
584 2c0262af bellard
585 2c0262af bellard
    gen_op_ldub_user_T0_A0,
586 2c0262af bellard
    gen_op_lduw_user_T0_A0,
587 2c0262af bellard
    gen_op_ldl_user_T0_A0,
588 61382a50 bellard
#endif
589 2c0262af bellard
};
590 2c0262af bellard
591 2c0262af bellard
static GenOpFunc *gen_op_ld_T1_A0[3 * 3] = {
592 61382a50 bellard
    gen_op_ldub_raw_T1_A0,
593 61382a50 bellard
    gen_op_lduw_raw_T1_A0,
594 61382a50 bellard
    gen_op_ldl_raw_T1_A0,
595 2c0262af bellard
596 61382a50 bellard
#ifndef CONFIG_USER_ONLY
597 2c0262af bellard
    gen_op_ldub_kernel_T1_A0,
598 2c0262af bellard
    gen_op_lduw_kernel_T1_A0,
599 2c0262af bellard
    gen_op_ldl_kernel_T1_A0,
600 2c0262af bellard
601 2c0262af bellard
    gen_op_ldub_user_T1_A0,
602 2c0262af bellard
    gen_op_lduw_user_T1_A0,
603 2c0262af bellard
    gen_op_ldl_user_T1_A0,
604 61382a50 bellard
#endif
605 2c0262af bellard
};
606 2c0262af bellard
607 2c0262af bellard
static GenOpFunc *gen_op_st_T0_A0[3 * 3] = {
608 61382a50 bellard
    gen_op_stb_raw_T0_A0,
609 61382a50 bellard
    gen_op_stw_raw_T0_A0,
610 61382a50 bellard
    gen_op_stl_raw_T0_A0,
611 2c0262af bellard
612 61382a50 bellard
#ifndef CONFIG_USER_ONLY
613 2c0262af bellard
    gen_op_stb_kernel_T0_A0,
614 2c0262af bellard
    gen_op_stw_kernel_T0_A0,
615 2c0262af bellard
    gen_op_stl_kernel_T0_A0,
616 2c0262af bellard
617 2c0262af bellard
    gen_op_stb_user_T0_A0,
618 2c0262af bellard
    gen_op_stw_user_T0_A0,
619 2c0262af bellard
    gen_op_stl_user_T0_A0,
620 61382a50 bellard
#endif
621 2c0262af bellard
};
622 2c0262af bellard
623 4f31916f bellard
static GenOpFunc *gen_op_st_T1_A0[3 * 3] = {
624 4f31916f bellard
    NULL,
625 4f31916f bellard
    gen_op_stw_raw_T1_A0,
626 4f31916f bellard
    gen_op_stl_raw_T1_A0,
627 4f31916f bellard
628 4f31916f bellard
#ifndef CONFIG_USER_ONLY
629 4f31916f bellard
    NULL,
630 4f31916f bellard
    gen_op_stw_kernel_T1_A0,
631 4f31916f bellard
    gen_op_stl_kernel_T1_A0,
632 4f31916f bellard
633 4f31916f bellard
    NULL,
634 4f31916f bellard
    gen_op_stw_user_T1_A0,
635 4f31916f bellard
    gen_op_stl_user_T1_A0,
636 4f31916f bellard
#endif
637 4f31916f bellard
};
638 4f31916f bellard
639 2c0262af bellard
static inline void gen_string_movl_A0_ESI(DisasContext *s)
640 2c0262af bellard
{
641 2c0262af bellard
    int override;
642 2c0262af bellard
643 2c0262af bellard
    override = s->override;
644 2c0262af bellard
    if (s->aflag) {
645 2c0262af bellard
        /* 32 bit address */
646 2c0262af bellard
        if (s->addseg && override < 0)
647 2c0262af bellard
            override = R_DS;
648 2c0262af bellard
        if (override >= 0) {
649 2c0262af bellard
            gen_op_movl_A0_seg(offsetof(CPUX86State,segs[override].base));
650 2c0262af bellard
            gen_op_addl_A0_reg_sN[0][R_ESI]();
651 2c0262af bellard
        } else {
652 2c0262af bellard
            gen_op_movl_A0_reg[R_ESI]();
653 2c0262af bellard
        }
654 2c0262af bellard
    } else {
655 2c0262af bellard
        /* 16 address, always override */
656 2c0262af bellard
        if (override < 0)
657 2c0262af bellard
            override = R_DS;
658 2c0262af bellard
        gen_op_movl_A0_reg[R_ESI]();
659 2c0262af bellard
        gen_op_andl_A0_ffff();
660 2c0262af bellard
        gen_op_addl_A0_seg(offsetof(CPUX86State,segs[override].base));
661 2c0262af bellard
    }
662 2c0262af bellard
}
663 2c0262af bellard
664 2c0262af bellard
static inline void gen_string_movl_A0_EDI(DisasContext *s)
665 2c0262af bellard
{
666 2c0262af bellard
    if (s->aflag) {
667 2c0262af bellard
        if (s->addseg) {
668 2c0262af bellard
            gen_op_movl_A0_seg(offsetof(CPUX86State,segs[R_ES].base));
669 2c0262af bellard
            gen_op_addl_A0_reg_sN[0][R_EDI]();
670 2c0262af bellard
        } else {
671 2c0262af bellard
            gen_op_movl_A0_reg[R_EDI]();
672 2c0262af bellard
        }
673 2c0262af bellard
    } else {
674 2c0262af bellard
        gen_op_movl_A0_reg[R_EDI]();
675 2c0262af bellard
        gen_op_andl_A0_ffff();
676 2c0262af bellard
        gen_op_addl_A0_seg(offsetof(CPUX86State,segs[R_ES].base));
677 2c0262af bellard
    }
678 2c0262af bellard
}
679 2c0262af bellard
680 2c0262af bellard
static GenOpFunc *gen_op_movl_T0_Dshift[3] = {
681 2c0262af bellard
    gen_op_movl_T0_Dshiftb,
682 2c0262af bellard
    gen_op_movl_T0_Dshiftw,
683 2c0262af bellard
    gen_op_movl_T0_Dshiftl,
684 2c0262af bellard
};
685 2c0262af bellard
686 2c0262af bellard
static GenOpFunc2 *gen_op_jz_ecx[2] = {
687 2c0262af bellard
    gen_op_jz_ecxw,
688 2c0262af bellard
    gen_op_jz_ecxl,
689 2c0262af bellard
};
690 2c0262af bellard
    
691 2c0262af bellard
static GenOpFunc1 *gen_op_jz_ecx_im[2] = {
692 2c0262af bellard
    gen_op_jz_ecxw_im,
693 2c0262af bellard
    gen_op_jz_ecxl_im,
694 2c0262af bellard
};
695 2c0262af bellard
696 2c0262af bellard
static GenOpFunc *gen_op_dec_ECX[2] = {
697 2c0262af bellard
    gen_op_decw_ECX,
698 2c0262af bellard
    gen_op_decl_ECX,
699 2c0262af bellard
};
700 2c0262af bellard
701 7399c5a9 bellard
#ifdef USE_DIRECT_JUMP
702 7399c5a9 bellard
typedef GenOpFunc GenOpFuncTB2;
703 7399c5a9 bellard
#define gen_op_string_jnz_sub(nz, ot, tb) gen_op_string_jnz_sub2[nz][ot]()
704 7399c5a9 bellard
#else
705 7399c5a9 bellard
typedef GenOpFunc1 GenOpFuncTB2;
706 7399c5a9 bellard
#define gen_op_string_jnz_sub(nz, ot, tb) gen_op_string_jnz_sub2[nz][ot](tb)
707 7399c5a9 bellard
#endif
708 7399c5a9 bellard
709 7399c5a9 bellard
static GenOpFuncTB2 *gen_op_string_jnz_sub2[2][3] = {
710 2c0262af bellard
    {
711 2c0262af bellard
        gen_op_string_jnz_subb,
712 2c0262af bellard
        gen_op_string_jnz_subw,
713 2c0262af bellard
        gen_op_string_jnz_subl,
714 2c0262af bellard
    },
715 2c0262af bellard
    {
716 2c0262af bellard
        gen_op_string_jz_subb,
717 2c0262af bellard
        gen_op_string_jz_subw,
718 2c0262af bellard
        gen_op_string_jz_subl,
719 2c0262af bellard
    },
720 2c0262af bellard
};
721 2c0262af bellard
722 2c0262af bellard
static GenOpFunc1 *gen_op_string_jnz_sub_im[2][3] = {
723 2c0262af bellard
    {
724 2c0262af bellard
        gen_op_string_jnz_subb_im,
725 2c0262af bellard
        gen_op_string_jnz_subw_im,
726 2c0262af bellard
        gen_op_string_jnz_subl_im,
727 2c0262af bellard
    },
728 2c0262af bellard
    {
729 2c0262af bellard
        gen_op_string_jz_subb_im,
730 2c0262af bellard
        gen_op_string_jz_subw_im,
731 2c0262af bellard
        gen_op_string_jz_subl_im,
732 2c0262af bellard
    },
733 2c0262af bellard
};
734 2c0262af bellard
735 2c0262af bellard
static GenOpFunc *gen_op_in_DX_T0[3] = {
736 2c0262af bellard
    gen_op_inb_DX_T0,
737 2c0262af bellard
    gen_op_inw_DX_T0,
738 2c0262af bellard
    gen_op_inl_DX_T0,
739 2c0262af bellard
};
740 2c0262af bellard
741 2c0262af bellard
static GenOpFunc *gen_op_out_DX_T0[3] = {
742 2c0262af bellard
    gen_op_outb_DX_T0,
743 2c0262af bellard
    gen_op_outw_DX_T0,
744 2c0262af bellard
    gen_op_outl_DX_T0,
745 2c0262af bellard
};
746 2c0262af bellard
747 f115e911 bellard
static GenOpFunc *gen_op_in[3] = {
748 f115e911 bellard
    gen_op_inb_T0_T1,
749 f115e911 bellard
    gen_op_inw_T0_T1,
750 f115e911 bellard
    gen_op_inl_T0_T1,
751 f115e911 bellard
};
752 f115e911 bellard
753 f115e911 bellard
static GenOpFunc *gen_op_out[3] = {
754 f115e911 bellard
    gen_op_outb_T0_T1,
755 f115e911 bellard
    gen_op_outw_T0_T1,
756 f115e911 bellard
    gen_op_outl_T0_T1,
757 f115e911 bellard
};
758 f115e911 bellard
759 f115e911 bellard
static GenOpFunc *gen_check_io_T0[3] = {
760 f115e911 bellard
    gen_op_check_iob_T0,
761 f115e911 bellard
    gen_op_check_iow_T0,
762 f115e911 bellard
    gen_op_check_iol_T0,
763 f115e911 bellard
};
764 f115e911 bellard
765 f115e911 bellard
static GenOpFunc *gen_check_io_DX[3] = {
766 f115e911 bellard
    gen_op_check_iob_DX,
767 f115e911 bellard
    gen_op_check_iow_DX,
768 f115e911 bellard
    gen_op_check_iol_DX,
769 f115e911 bellard
};
770 f115e911 bellard
771 f115e911 bellard
static void gen_check_io(DisasContext *s, int ot, int use_dx, int cur_eip)
772 f115e911 bellard
{
773 f115e911 bellard
    if (s->pe && (s->cpl > s->iopl || s->vm86)) {
774 f115e911 bellard
        if (s->cc_op != CC_OP_DYNAMIC)
775 f115e911 bellard
            gen_op_set_cc_op(s->cc_op);
776 f115e911 bellard
        gen_op_jmp_im(cur_eip);
777 f115e911 bellard
        if (use_dx)
778 f115e911 bellard
            gen_check_io_DX[ot]();
779 f115e911 bellard
        else
780 f115e911 bellard
            gen_check_io_T0[ot]();
781 f115e911 bellard
    }
782 f115e911 bellard
}
783 f115e911 bellard
784 2c0262af bellard
static inline void gen_movs(DisasContext *s, int ot)
785 2c0262af bellard
{
786 2c0262af bellard
    gen_string_movl_A0_ESI(s);
787 2c0262af bellard
    gen_op_ld_T0_A0[ot + s->mem_index]();
788 2c0262af bellard
    gen_string_movl_A0_EDI(s);
789 2c0262af bellard
    gen_op_st_T0_A0[ot + s->mem_index]();
790 2c0262af bellard
    gen_op_movl_T0_Dshift[ot]();
791 2c0262af bellard
    if (s->aflag) {
792 2c0262af bellard
        gen_op_addl_ESI_T0();
793 2c0262af bellard
        gen_op_addl_EDI_T0();
794 2c0262af bellard
    } else {
795 2c0262af bellard
        gen_op_addw_ESI_T0();
796 2c0262af bellard
        gen_op_addw_EDI_T0();
797 2c0262af bellard
    }
798 2c0262af bellard
}
799 2c0262af bellard
800 2c0262af bellard
static inline void gen_update_cc_op(DisasContext *s)
801 2c0262af bellard
{
802 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC) {
803 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
804 2c0262af bellard
        s->cc_op = CC_OP_DYNAMIC;
805 2c0262af bellard
    }
806 2c0262af bellard
}
807 2c0262af bellard
808 2c0262af bellard
static inline void gen_jz_ecx_string(DisasContext *s, unsigned int next_eip)
809 2c0262af bellard
{
810 2c0262af bellard
    if (s->jmp_opt) {
811 2c0262af bellard
        gen_op_jz_ecx[s->aflag]((long)s->tb, next_eip);
812 2c0262af bellard
    } else {
813 2c0262af bellard
        /* XXX: does not work with gdbstub "ice" single step - not a
814 2c0262af bellard
           serious problem */
815 2c0262af bellard
        gen_op_jz_ecx_im[s->aflag](next_eip);
816 2c0262af bellard
    }
817 2c0262af bellard
}
818 2c0262af bellard
819 2c0262af bellard
static inline void gen_stos(DisasContext *s, int ot)
820 2c0262af bellard
{
821 2c0262af bellard
    gen_op_mov_TN_reg[OT_LONG][0][R_EAX]();
822 2c0262af bellard
    gen_string_movl_A0_EDI(s);
823 2c0262af bellard
    gen_op_st_T0_A0[ot + s->mem_index]();
824 2c0262af bellard
    gen_op_movl_T0_Dshift[ot]();
825 2c0262af bellard
    if (s->aflag) {
826 2c0262af bellard
        gen_op_addl_EDI_T0();
827 2c0262af bellard
    } else {
828 2c0262af bellard
        gen_op_addw_EDI_T0();
829 2c0262af bellard
    }
830 2c0262af bellard
}
831 2c0262af bellard
832 2c0262af bellard
static inline void gen_lods(DisasContext *s, int ot)
833 2c0262af bellard
{
834 2c0262af bellard
    gen_string_movl_A0_ESI(s);
835 2c0262af bellard
    gen_op_ld_T0_A0[ot + s->mem_index]();
836 2c0262af bellard
    gen_op_mov_reg_T0[ot][R_EAX]();
837 2c0262af bellard
    gen_op_movl_T0_Dshift[ot]();
838 2c0262af bellard
    if (s->aflag) {
839 2c0262af bellard
        gen_op_addl_ESI_T0();
840 2c0262af bellard
    } else {
841 2c0262af bellard
        gen_op_addw_ESI_T0();
842 2c0262af bellard
    }
843 2c0262af bellard
}
844 2c0262af bellard
845 2c0262af bellard
static inline void gen_scas(DisasContext *s, int ot)
846 2c0262af bellard
{
847 2c0262af bellard
    gen_op_mov_TN_reg[OT_LONG][0][R_EAX]();
848 2c0262af bellard
    gen_string_movl_A0_EDI(s);
849 2c0262af bellard
    gen_op_ld_T1_A0[ot + s->mem_index]();
850 2c0262af bellard
    gen_op_cmpl_T0_T1_cc();
851 2c0262af bellard
    gen_op_movl_T0_Dshift[ot]();
852 2c0262af bellard
    if (s->aflag) {
853 2c0262af bellard
        gen_op_addl_EDI_T0();
854 2c0262af bellard
    } else {
855 2c0262af bellard
        gen_op_addw_EDI_T0();
856 2c0262af bellard
    }
857 2c0262af bellard
}
858 2c0262af bellard
859 2c0262af bellard
static inline void gen_cmps(DisasContext *s, int ot)
860 2c0262af bellard
{
861 2c0262af bellard
    gen_string_movl_A0_ESI(s);
862 2c0262af bellard
    gen_op_ld_T0_A0[ot + s->mem_index]();
863 2c0262af bellard
    gen_string_movl_A0_EDI(s);
864 2c0262af bellard
    gen_op_ld_T1_A0[ot + s->mem_index]();
865 2c0262af bellard
    gen_op_cmpl_T0_T1_cc();
866 2c0262af bellard
    gen_op_movl_T0_Dshift[ot]();
867 2c0262af bellard
    if (s->aflag) {
868 2c0262af bellard
        gen_op_addl_ESI_T0();
869 2c0262af bellard
        gen_op_addl_EDI_T0();
870 2c0262af bellard
    } else {
871 2c0262af bellard
        gen_op_addw_ESI_T0();
872 2c0262af bellard
        gen_op_addw_EDI_T0();
873 2c0262af bellard
    }
874 2c0262af bellard
}
875 2c0262af bellard
876 2c0262af bellard
static inline void gen_ins(DisasContext *s, int ot)
877 2c0262af bellard
{
878 2c0262af bellard
    gen_op_in_DX_T0[ot]();
879 2c0262af bellard
    gen_string_movl_A0_EDI(s);
880 2c0262af bellard
    gen_op_st_T0_A0[ot + s->mem_index]();
881 2c0262af bellard
    gen_op_movl_T0_Dshift[ot]();
882 2c0262af bellard
    if (s->aflag) {
883 2c0262af bellard
        gen_op_addl_EDI_T0();
884 2c0262af bellard
    } else {
885 2c0262af bellard
        gen_op_addw_EDI_T0();
886 2c0262af bellard
    }
887 2c0262af bellard
}
888 2c0262af bellard
889 2c0262af bellard
static inline void gen_outs(DisasContext *s, int ot)
890 2c0262af bellard
{
891 2c0262af bellard
    gen_string_movl_A0_ESI(s);
892 2c0262af bellard
    gen_op_ld_T0_A0[ot + s->mem_index]();
893 2c0262af bellard
    gen_op_out_DX_T0[ot]();
894 2c0262af bellard
    gen_op_movl_T0_Dshift[ot]();
895 2c0262af bellard
    if (s->aflag) {
896 2c0262af bellard
        gen_op_addl_ESI_T0();
897 2c0262af bellard
    } else {
898 2c0262af bellard
        gen_op_addw_ESI_T0();
899 2c0262af bellard
    }
900 2c0262af bellard
}
901 2c0262af bellard
902 2c0262af bellard
/* same method as Valgrind : we generate jumps to current or next
903 2c0262af bellard
   instruction */
904 2c0262af bellard
#define GEN_REPZ(op)                                                          \
905 2c0262af bellard
static inline void gen_repz_ ## op(DisasContext *s, int ot,                   \
906 2c0262af bellard
                                 unsigned int cur_eip, unsigned int next_eip) \
907 2c0262af bellard
{                                                                             \
908 2c0262af bellard
    gen_update_cc_op(s);                                                      \
909 2c0262af bellard
    gen_jz_ecx_string(s, next_eip);                                           \
910 2c0262af bellard
    gen_ ## op(s, ot);                                                        \
911 2c0262af bellard
    gen_op_dec_ECX[s->aflag]();                                               \
912 2c0262af bellard
    /* a loop would cause two single step exceptions if ECX = 1               \
913 2c0262af bellard
       before rep string_insn */                                              \
914 2c0262af bellard
    if (!s->jmp_opt)                                                          \
915 2c0262af bellard
        gen_op_jz_ecx_im[s->aflag](next_eip);                                 \
916 2c0262af bellard
    gen_jmp(s, cur_eip);                                                      \
917 2c0262af bellard
}
918 2c0262af bellard
919 2c0262af bellard
#define GEN_REPZ2(op)                                                         \
920 2c0262af bellard
static inline void gen_repz_ ## op(DisasContext *s, int ot,                   \
921 2c0262af bellard
                                   unsigned int cur_eip,                      \
922 2c0262af bellard
                                   unsigned int next_eip,                     \
923 2c0262af bellard
                                   int nz)                                    \
924 2c0262af bellard
{                                                                             \
925 2c0262af bellard
    gen_update_cc_op(s);                                                      \
926 2c0262af bellard
    gen_jz_ecx_string(s, next_eip);                                           \
927 2c0262af bellard
    gen_ ## op(s, ot);                                                        \
928 2c0262af bellard
    gen_op_dec_ECX[s->aflag]();                                               \
929 2c0262af bellard
    gen_op_set_cc_op(CC_OP_SUBB + ot);                                        \
930 2c0262af bellard
    if (!s->jmp_opt)                                                          \
931 2c0262af bellard
        gen_op_string_jnz_sub_im[nz][ot](next_eip);                           \
932 2c0262af bellard
    else                                                                      \
933 7399c5a9 bellard
        gen_op_string_jnz_sub(nz, ot, (long)s->tb);                           \
934 2c0262af bellard
    if (!s->jmp_opt)                                                          \
935 2c0262af bellard
        gen_op_jz_ecx_im[s->aflag](next_eip);                                 \
936 2c0262af bellard
    gen_jmp(s, cur_eip);                                                      \
937 2c0262af bellard
}
938 2c0262af bellard
939 2c0262af bellard
GEN_REPZ(movs)
940 2c0262af bellard
GEN_REPZ(stos)
941 2c0262af bellard
GEN_REPZ(lods)
942 2c0262af bellard
GEN_REPZ(ins)
943 2c0262af bellard
GEN_REPZ(outs)
944 2c0262af bellard
GEN_REPZ2(scas)
945 2c0262af bellard
GEN_REPZ2(cmps)
946 2c0262af bellard
947 2c0262af bellard
enum {
948 2c0262af bellard
    JCC_O,
949 2c0262af bellard
    JCC_B,
950 2c0262af bellard
    JCC_Z,
951 2c0262af bellard
    JCC_BE,
952 2c0262af bellard
    JCC_S,
953 2c0262af bellard
    JCC_P,
954 2c0262af bellard
    JCC_L,
955 2c0262af bellard
    JCC_LE,
956 2c0262af bellard
};
957 2c0262af bellard
958 2c0262af bellard
static GenOpFunc3 *gen_jcc_sub[3][8] = {
959 2c0262af bellard
    [OT_BYTE] = {
960 2c0262af bellard
        NULL,
961 2c0262af bellard
        gen_op_jb_subb,
962 2c0262af bellard
        gen_op_jz_subb,
963 2c0262af bellard
        gen_op_jbe_subb,
964 2c0262af bellard
        gen_op_js_subb,
965 2c0262af bellard
        NULL,
966 2c0262af bellard
        gen_op_jl_subb,
967 2c0262af bellard
        gen_op_jle_subb,
968 2c0262af bellard
    },
969 2c0262af bellard
    [OT_WORD] = {
970 2c0262af bellard
        NULL,
971 2c0262af bellard
        gen_op_jb_subw,
972 2c0262af bellard
        gen_op_jz_subw,
973 2c0262af bellard
        gen_op_jbe_subw,
974 2c0262af bellard
        gen_op_js_subw,
975 2c0262af bellard
        NULL,
976 2c0262af bellard
        gen_op_jl_subw,
977 2c0262af bellard
        gen_op_jle_subw,
978 2c0262af bellard
    },
979 2c0262af bellard
    [OT_LONG] = {
980 2c0262af bellard
        NULL,
981 2c0262af bellard
        gen_op_jb_subl,
982 2c0262af bellard
        gen_op_jz_subl,
983 2c0262af bellard
        gen_op_jbe_subl,
984 2c0262af bellard
        gen_op_js_subl,
985 2c0262af bellard
        NULL,
986 2c0262af bellard
        gen_op_jl_subl,
987 2c0262af bellard
        gen_op_jle_subl,
988 2c0262af bellard
    },
989 2c0262af bellard
};
990 2c0262af bellard
static GenOpFunc2 *gen_op_loop[2][4] = {
991 2c0262af bellard
    [0] = {
992 2c0262af bellard
        gen_op_loopnzw,
993 2c0262af bellard
        gen_op_loopzw,
994 2c0262af bellard
        gen_op_loopw,
995 2c0262af bellard
        gen_op_jecxzw,
996 2c0262af bellard
    },
997 2c0262af bellard
    [1] = {
998 2c0262af bellard
        gen_op_loopnzl,
999 2c0262af bellard
        gen_op_loopzl,
1000 2c0262af bellard
        gen_op_loopl,
1001 2c0262af bellard
        gen_op_jecxzl,
1002 2c0262af bellard
    },
1003 2c0262af bellard
};
1004 2c0262af bellard
1005 2c0262af bellard
static GenOpFunc *gen_setcc_slow[8] = {
1006 2c0262af bellard
    gen_op_seto_T0_cc,
1007 2c0262af bellard
    gen_op_setb_T0_cc,
1008 2c0262af bellard
    gen_op_setz_T0_cc,
1009 2c0262af bellard
    gen_op_setbe_T0_cc,
1010 2c0262af bellard
    gen_op_sets_T0_cc,
1011 2c0262af bellard
    gen_op_setp_T0_cc,
1012 2c0262af bellard
    gen_op_setl_T0_cc,
1013 2c0262af bellard
    gen_op_setle_T0_cc,
1014 2c0262af bellard
};
1015 2c0262af bellard
1016 2c0262af bellard
static GenOpFunc *gen_setcc_sub[3][8] = {
1017 2c0262af bellard
    [OT_BYTE] = {
1018 2c0262af bellard
        NULL,
1019 2c0262af bellard
        gen_op_setb_T0_subb,
1020 2c0262af bellard
        gen_op_setz_T0_subb,
1021 2c0262af bellard
        gen_op_setbe_T0_subb,
1022 2c0262af bellard
        gen_op_sets_T0_subb,
1023 2c0262af bellard
        NULL,
1024 2c0262af bellard
        gen_op_setl_T0_subb,
1025 2c0262af bellard
        gen_op_setle_T0_subb,
1026 2c0262af bellard
    },
1027 2c0262af bellard
    [OT_WORD] = {
1028 2c0262af bellard
        NULL,
1029 2c0262af bellard
        gen_op_setb_T0_subw,
1030 2c0262af bellard
        gen_op_setz_T0_subw,
1031 2c0262af bellard
        gen_op_setbe_T0_subw,
1032 2c0262af bellard
        gen_op_sets_T0_subw,
1033 2c0262af bellard
        NULL,
1034 2c0262af bellard
        gen_op_setl_T0_subw,
1035 2c0262af bellard
        gen_op_setle_T0_subw,
1036 2c0262af bellard
    },
1037 2c0262af bellard
    [OT_LONG] = {
1038 2c0262af bellard
        NULL,
1039 2c0262af bellard
        gen_op_setb_T0_subl,
1040 2c0262af bellard
        gen_op_setz_T0_subl,
1041 2c0262af bellard
        gen_op_setbe_T0_subl,
1042 2c0262af bellard
        gen_op_sets_T0_subl,
1043 2c0262af bellard
        NULL,
1044 2c0262af bellard
        gen_op_setl_T0_subl,
1045 2c0262af bellard
        gen_op_setle_T0_subl,
1046 2c0262af bellard
    },
1047 2c0262af bellard
};
1048 2c0262af bellard
1049 2c0262af bellard
static GenOpFunc *gen_op_fp_arith_ST0_FT0[8] = {
1050 2c0262af bellard
    gen_op_fadd_ST0_FT0,
1051 2c0262af bellard
    gen_op_fmul_ST0_FT0,
1052 2c0262af bellard
    gen_op_fcom_ST0_FT0,
1053 2c0262af bellard
    gen_op_fcom_ST0_FT0,
1054 2c0262af bellard
    gen_op_fsub_ST0_FT0,
1055 2c0262af bellard
    gen_op_fsubr_ST0_FT0,
1056 2c0262af bellard
    gen_op_fdiv_ST0_FT0,
1057 2c0262af bellard
    gen_op_fdivr_ST0_FT0,
1058 2c0262af bellard
};
1059 2c0262af bellard
1060 2c0262af bellard
/* NOTE the exception in "r" op ordering */
1061 2c0262af bellard
static GenOpFunc1 *gen_op_fp_arith_STN_ST0[8] = {
1062 2c0262af bellard
    gen_op_fadd_STN_ST0,
1063 2c0262af bellard
    gen_op_fmul_STN_ST0,
1064 2c0262af bellard
    NULL,
1065 2c0262af bellard
    NULL,
1066 2c0262af bellard
    gen_op_fsubr_STN_ST0,
1067 2c0262af bellard
    gen_op_fsub_STN_ST0,
1068 2c0262af bellard
    gen_op_fdivr_STN_ST0,
1069 2c0262af bellard
    gen_op_fdiv_STN_ST0,
1070 2c0262af bellard
};
1071 2c0262af bellard
1072 2c0262af bellard
/* if d == OR_TMP0, it means memory operand (address in A0) */
1073 2c0262af bellard
static void gen_op(DisasContext *s1, int op, int ot, int d)
1074 2c0262af bellard
{
1075 2c0262af bellard
    GenOpFunc *gen_update_cc;
1076 2c0262af bellard
    
1077 2c0262af bellard
    if (d != OR_TMP0) {
1078 2c0262af bellard
        gen_op_mov_TN_reg[ot][0][d]();
1079 2c0262af bellard
    } else {
1080 2c0262af bellard
        gen_op_ld_T0_A0[ot + s1->mem_index]();
1081 2c0262af bellard
    }
1082 2c0262af bellard
    switch(op) {
1083 2c0262af bellard
    case OP_ADCL:
1084 2c0262af bellard
    case OP_SBBL:
1085 2c0262af bellard
        if (s1->cc_op != CC_OP_DYNAMIC)
1086 2c0262af bellard
            gen_op_set_cc_op(s1->cc_op);
1087 2c0262af bellard
        if (d != OR_TMP0) {
1088 2c0262af bellard
            gen_op_arithc_T0_T1_cc[ot][op - OP_ADCL]();
1089 2c0262af bellard
            gen_op_mov_reg_T0[ot][d]();
1090 2c0262af bellard
        } else {
1091 4f31916f bellard
            gen_op_arithc_mem_T0_T1_cc[ot + s1->mem_index][op - OP_ADCL]();
1092 2c0262af bellard
        }
1093 2c0262af bellard
        s1->cc_op = CC_OP_DYNAMIC;
1094 2c0262af bellard
        goto the_end;
1095 2c0262af bellard
    case OP_ADDL:
1096 2c0262af bellard
        gen_op_addl_T0_T1();
1097 2c0262af bellard
        s1->cc_op = CC_OP_ADDB + ot;
1098 2c0262af bellard
        gen_update_cc = gen_op_update2_cc;
1099 2c0262af bellard
        break;
1100 2c0262af bellard
    case OP_SUBL:
1101 2c0262af bellard
        gen_op_subl_T0_T1();
1102 2c0262af bellard
        s1->cc_op = CC_OP_SUBB + ot;
1103 2c0262af bellard
        gen_update_cc = gen_op_update2_cc;
1104 2c0262af bellard
        break;
1105 2c0262af bellard
    default:
1106 2c0262af bellard
    case OP_ANDL:
1107 2c0262af bellard
    case OP_ORL:
1108 2c0262af bellard
    case OP_XORL:
1109 2c0262af bellard
        gen_op_arith_T0_T1_cc[op]();
1110 2c0262af bellard
        s1->cc_op = CC_OP_LOGICB + ot;
1111 2c0262af bellard
        gen_update_cc = gen_op_update1_cc;
1112 2c0262af bellard
        break;
1113 2c0262af bellard
    case OP_CMPL:
1114 2c0262af bellard
        gen_op_cmpl_T0_T1_cc();
1115 2c0262af bellard
        s1->cc_op = CC_OP_SUBB + ot;
1116 2c0262af bellard
        gen_update_cc = NULL;
1117 2c0262af bellard
        break;
1118 2c0262af bellard
    }
1119 2c0262af bellard
    if (op != OP_CMPL) {
1120 2c0262af bellard
        if (d != OR_TMP0)
1121 2c0262af bellard
            gen_op_mov_reg_T0[ot][d]();
1122 2c0262af bellard
        else
1123 2c0262af bellard
            gen_op_st_T0_A0[ot + s1->mem_index]();
1124 2c0262af bellard
    }
1125 2c0262af bellard
    /* the flags update must happen after the memory write (precise
1126 2c0262af bellard
       exception support) */
1127 2c0262af bellard
    if (gen_update_cc)
1128 2c0262af bellard
        gen_update_cc();
1129 2c0262af bellard
 the_end: ;
1130 2c0262af bellard
}
1131 2c0262af bellard
1132 2c0262af bellard
/* if d == OR_TMP0, it means memory operand (address in A0) */
1133 2c0262af bellard
static void gen_inc(DisasContext *s1, int ot, int d, int c)
1134 2c0262af bellard
{
1135 2c0262af bellard
    if (d != OR_TMP0)
1136 2c0262af bellard
        gen_op_mov_TN_reg[ot][0][d]();
1137 2c0262af bellard
    else
1138 2c0262af bellard
        gen_op_ld_T0_A0[ot + s1->mem_index]();
1139 2c0262af bellard
    if (s1->cc_op != CC_OP_DYNAMIC)
1140 2c0262af bellard
        gen_op_set_cc_op(s1->cc_op);
1141 2c0262af bellard
    if (c > 0) {
1142 2c0262af bellard
        gen_op_incl_T0();
1143 2c0262af bellard
        s1->cc_op = CC_OP_INCB + ot;
1144 2c0262af bellard
    } else {
1145 2c0262af bellard
        gen_op_decl_T0();
1146 2c0262af bellard
        s1->cc_op = CC_OP_DECB + ot;
1147 2c0262af bellard
    }
1148 2c0262af bellard
    if (d != OR_TMP0)
1149 2c0262af bellard
        gen_op_mov_reg_T0[ot][d]();
1150 2c0262af bellard
    else
1151 2c0262af bellard
        gen_op_st_T0_A0[ot + s1->mem_index]();
1152 2c0262af bellard
    gen_op_update_inc_cc();
1153 2c0262af bellard
}
1154 2c0262af bellard
1155 2c0262af bellard
static void gen_shift(DisasContext *s1, int op, int ot, int d, int s)
1156 2c0262af bellard
{
1157 2c0262af bellard
    if (d != OR_TMP0)
1158 2c0262af bellard
        gen_op_mov_TN_reg[ot][0][d]();
1159 2c0262af bellard
    else
1160 2c0262af bellard
        gen_op_ld_T0_A0[ot + s1->mem_index]();
1161 2c0262af bellard
    if (s != OR_TMP1)
1162 2c0262af bellard
        gen_op_mov_TN_reg[ot][1][s]();
1163 2c0262af bellard
    /* for zero counts, flags are not updated, so must do it dynamically */
1164 2c0262af bellard
    if (s1->cc_op != CC_OP_DYNAMIC)
1165 2c0262af bellard
        gen_op_set_cc_op(s1->cc_op);
1166 2c0262af bellard
    
1167 2c0262af bellard
    if (d != OR_TMP0)
1168 2c0262af bellard
        gen_op_shift_T0_T1_cc[ot][op]();
1169 2c0262af bellard
    else
1170 4f31916f bellard
        gen_op_shift_mem_T0_T1_cc[ot + s1->mem_index][op]();
1171 2c0262af bellard
    if (d != OR_TMP0)
1172 2c0262af bellard
        gen_op_mov_reg_T0[ot][d]();
1173 2c0262af bellard
    s1->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1174 2c0262af bellard
}
1175 2c0262af bellard
1176 2c0262af bellard
static void gen_shifti(DisasContext *s1, int op, int ot, int d, int c)
1177 2c0262af bellard
{
1178 2c0262af bellard
    /* currently not optimized */
1179 2c0262af bellard
    gen_op_movl_T1_im(c);
1180 2c0262af bellard
    gen_shift(s1, op, ot, d, OR_TMP1);
1181 2c0262af bellard
}
1182 2c0262af bellard
1183 2c0262af bellard
static void gen_lea_modrm(DisasContext *s, int modrm, int *reg_ptr, int *offset_ptr)
1184 2c0262af bellard
{
1185 2c0262af bellard
    int havesib;
1186 2c0262af bellard
    int base, disp;
1187 2c0262af bellard
    int index;
1188 2c0262af bellard
    int scale;
1189 2c0262af bellard
    int opreg;
1190 2c0262af bellard
    int mod, rm, code, override, must_add_seg;
1191 2c0262af bellard
1192 2c0262af bellard
    override = s->override;
1193 2c0262af bellard
    must_add_seg = s->addseg;
1194 2c0262af bellard
    if (override >= 0)
1195 2c0262af bellard
        must_add_seg = 1;
1196 2c0262af bellard
    mod = (modrm >> 6) & 3;
1197 2c0262af bellard
    rm = modrm & 7;
1198 2c0262af bellard
1199 2c0262af bellard
    if (s->aflag) {
1200 2c0262af bellard
1201 2c0262af bellard
        havesib = 0;
1202 2c0262af bellard
        base = rm;
1203 2c0262af bellard
        index = 0;
1204 2c0262af bellard
        scale = 0;
1205 2c0262af bellard
        
1206 2c0262af bellard
        if (base == 4) {
1207 2c0262af bellard
            havesib = 1;
1208 61382a50 bellard
            code = ldub_code(s->pc++);
1209 2c0262af bellard
            scale = (code >> 6) & 3;
1210 2c0262af bellard
            index = (code >> 3) & 7;
1211 2c0262af bellard
            base = code & 7;
1212 2c0262af bellard
        }
1213 2c0262af bellard
1214 2c0262af bellard
        switch (mod) {
1215 2c0262af bellard
        case 0:
1216 2c0262af bellard
            if (base == 5) {
1217 2c0262af bellard
                base = -1;
1218 61382a50 bellard
                disp = ldl_code(s->pc);
1219 2c0262af bellard
                s->pc += 4;
1220 2c0262af bellard
            } else {
1221 2c0262af bellard
                disp = 0;
1222 2c0262af bellard
            }
1223 2c0262af bellard
            break;
1224 2c0262af bellard
        case 1:
1225 61382a50 bellard
            disp = (int8_t)ldub_code(s->pc++);
1226 2c0262af bellard
            break;
1227 2c0262af bellard
        default:
1228 2c0262af bellard
        case 2:
1229 61382a50 bellard
            disp = ldl_code(s->pc);
1230 2c0262af bellard
            s->pc += 4;
1231 2c0262af bellard
            break;
1232 2c0262af bellard
        }
1233 2c0262af bellard
        
1234 2c0262af bellard
        if (base >= 0) {
1235 2c0262af bellard
            /* for correct popl handling with esp */
1236 2c0262af bellard
            if (base == 4 && s->popl_esp_hack)
1237 2c0262af bellard
                disp += s->popl_esp_hack;
1238 2c0262af bellard
            gen_op_movl_A0_reg[base]();
1239 2c0262af bellard
            if (disp != 0)
1240 2c0262af bellard
                gen_op_addl_A0_im(disp);
1241 2c0262af bellard
        } else {
1242 2c0262af bellard
            gen_op_movl_A0_im(disp);
1243 2c0262af bellard
        }
1244 2c0262af bellard
        /* XXX: index == 4 is always invalid */
1245 2c0262af bellard
        if (havesib && (index != 4 || scale != 0)) {
1246 2c0262af bellard
            gen_op_addl_A0_reg_sN[scale][index]();
1247 2c0262af bellard
        }
1248 2c0262af bellard
        if (must_add_seg) {
1249 2c0262af bellard
            if (override < 0) {
1250 2c0262af bellard
                if (base == R_EBP || base == R_ESP)
1251 2c0262af bellard
                    override = R_SS;
1252 2c0262af bellard
                else
1253 2c0262af bellard
                    override = R_DS;
1254 2c0262af bellard
            }
1255 2c0262af bellard
            gen_op_addl_A0_seg(offsetof(CPUX86State,segs[override].base));
1256 2c0262af bellard
        }
1257 2c0262af bellard
    } else {
1258 2c0262af bellard
        switch (mod) {
1259 2c0262af bellard
        case 0:
1260 2c0262af bellard
            if (rm == 6) {
1261 61382a50 bellard
                disp = lduw_code(s->pc);
1262 2c0262af bellard
                s->pc += 2;
1263 2c0262af bellard
                gen_op_movl_A0_im(disp);
1264 2c0262af bellard
                rm = 0; /* avoid SS override */
1265 2c0262af bellard
                goto no_rm;
1266 2c0262af bellard
            } else {
1267 2c0262af bellard
                disp = 0;
1268 2c0262af bellard
            }
1269 2c0262af bellard
            break;
1270 2c0262af bellard
        case 1:
1271 61382a50 bellard
            disp = (int8_t)ldub_code(s->pc++);
1272 2c0262af bellard
            break;
1273 2c0262af bellard
        default:
1274 2c0262af bellard
        case 2:
1275 61382a50 bellard
            disp = lduw_code(s->pc);
1276 2c0262af bellard
            s->pc += 2;
1277 2c0262af bellard
            break;
1278 2c0262af bellard
        }
1279 2c0262af bellard
        switch(rm) {
1280 2c0262af bellard
        case 0:
1281 2c0262af bellard
            gen_op_movl_A0_reg[R_EBX]();
1282 2c0262af bellard
            gen_op_addl_A0_reg_sN[0][R_ESI]();
1283 2c0262af bellard
            break;
1284 2c0262af bellard
        case 1:
1285 2c0262af bellard
            gen_op_movl_A0_reg[R_EBX]();
1286 2c0262af bellard
            gen_op_addl_A0_reg_sN[0][R_EDI]();
1287 2c0262af bellard
            break;
1288 2c0262af bellard
        case 2:
1289 2c0262af bellard
            gen_op_movl_A0_reg[R_EBP]();
1290 2c0262af bellard
            gen_op_addl_A0_reg_sN[0][R_ESI]();
1291 2c0262af bellard
            break;
1292 2c0262af bellard
        case 3:
1293 2c0262af bellard
            gen_op_movl_A0_reg[R_EBP]();
1294 2c0262af bellard
            gen_op_addl_A0_reg_sN[0][R_EDI]();
1295 2c0262af bellard
            break;
1296 2c0262af bellard
        case 4:
1297 2c0262af bellard
            gen_op_movl_A0_reg[R_ESI]();
1298 2c0262af bellard
            break;
1299 2c0262af bellard
        case 5:
1300 2c0262af bellard
            gen_op_movl_A0_reg[R_EDI]();
1301 2c0262af bellard
            break;
1302 2c0262af bellard
        case 6:
1303 2c0262af bellard
            gen_op_movl_A0_reg[R_EBP]();
1304 2c0262af bellard
            break;
1305 2c0262af bellard
        default:
1306 2c0262af bellard
        case 7:
1307 2c0262af bellard
            gen_op_movl_A0_reg[R_EBX]();
1308 2c0262af bellard
            break;
1309 2c0262af bellard
        }
1310 2c0262af bellard
        if (disp != 0)
1311 2c0262af bellard
            gen_op_addl_A0_im(disp);
1312 2c0262af bellard
        gen_op_andl_A0_ffff();
1313 2c0262af bellard
    no_rm:
1314 2c0262af bellard
        if (must_add_seg) {
1315 2c0262af bellard
            if (override < 0) {
1316 2c0262af bellard
                if (rm == 2 || rm == 3 || rm == 6)
1317 2c0262af bellard
                    override = R_SS;
1318 2c0262af bellard
                else
1319 2c0262af bellard
                    override = R_DS;
1320 2c0262af bellard
            }
1321 2c0262af bellard
            gen_op_addl_A0_seg(offsetof(CPUX86State,segs[override].base));
1322 2c0262af bellard
        }
1323 2c0262af bellard
    }
1324 2c0262af bellard
1325 2c0262af bellard
    opreg = OR_A0;
1326 2c0262af bellard
    disp = 0;
1327 2c0262af bellard
    *reg_ptr = opreg;
1328 2c0262af bellard
    *offset_ptr = disp;
1329 2c0262af bellard
}
1330 2c0262af bellard
1331 2c0262af bellard
/* generate modrm memory load or store of 'reg'. TMP0 is used if reg !=
1332 2c0262af bellard
   OR_TMP0 */
1333 2c0262af bellard
static void gen_ldst_modrm(DisasContext *s, int modrm, int ot, int reg, int is_store)
1334 2c0262af bellard
{
1335 2c0262af bellard
    int mod, rm, opreg, disp;
1336 2c0262af bellard
1337 2c0262af bellard
    mod = (modrm >> 6) & 3;
1338 2c0262af bellard
    rm = modrm & 7;
1339 2c0262af bellard
    if (mod == 3) {
1340 2c0262af bellard
        if (is_store) {
1341 2c0262af bellard
            if (reg != OR_TMP0)
1342 2c0262af bellard
                gen_op_mov_TN_reg[ot][0][reg]();
1343 2c0262af bellard
            gen_op_mov_reg_T0[ot][rm]();
1344 2c0262af bellard
        } else {
1345 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][rm]();
1346 2c0262af bellard
            if (reg != OR_TMP0)
1347 2c0262af bellard
                gen_op_mov_reg_T0[ot][reg]();
1348 2c0262af bellard
        }
1349 2c0262af bellard
    } else {
1350 2c0262af bellard
        gen_lea_modrm(s, modrm, &opreg, &disp);
1351 2c0262af bellard
        if (is_store) {
1352 2c0262af bellard
            if (reg != OR_TMP0)
1353 2c0262af bellard
                gen_op_mov_TN_reg[ot][0][reg]();
1354 2c0262af bellard
            gen_op_st_T0_A0[ot + s->mem_index]();
1355 2c0262af bellard
        } else {
1356 2c0262af bellard
            gen_op_ld_T0_A0[ot + s->mem_index]();
1357 2c0262af bellard
            if (reg != OR_TMP0)
1358 2c0262af bellard
                gen_op_mov_reg_T0[ot][reg]();
1359 2c0262af bellard
        }
1360 2c0262af bellard
    }
1361 2c0262af bellard
}
1362 2c0262af bellard
1363 2c0262af bellard
static inline uint32_t insn_get(DisasContext *s, int ot)
1364 2c0262af bellard
{
1365 2c0262af bellard
    uint32_t ret;
1366 2c0262af bellard
1367 2c0262af bellard
    switch(ot) {
1368 2c0262af bellard
    case OT_BYTE:
1369 61382a50 bellard
        ret = ldub_code(s->pc);
1370 2c0262af bellard
        s->pc++;
1371 2c0262af bellard
        break;
1372 2c0262af bellard
    case OT_WORD:
1373 61382a50 bellard
        ret = lduw_code(s->pc);
1374 2c0262af bellard
        s->pc += 2;
1375 2c0262af bellard
        break;
1376 2c0262af bellard
    default:
1377 2c0262af bellard
    case OT_LONG:
1378 61382a50 bellard
        ret = ldl_code(s->pc);
1379 2c0262af bellard
        s->pc += 4;
1380 2c0262af bellard
        break;
1381 2c0262af bellard
    }
1382 2c0262af bellard
    return ret;
1383 2c0262af bellard
}
1384 2c0262af bellard
1385 2c0262af bellard
static inline void gen_jcc(DisasContext *s, int b, int val, int next_eip)
1386 2c0262af bellard
{
1387 2c0262af bellard
    TranslationBlock *tb;
1388 2c0262af bellard
    int inv, jcc_op;
1389 2c0262af bellard
    GenOpFunc3 *func;
1390 2c0262af bellard
1391 2c0262af bellard
    inv = b & 1;
1392 2c0262af bellard
    jcc_op = (b >> 1) & 7;
1393 2c0262af bellard
    
1394 2c0262af bellard
    if (s->jmp_opt) {
1395 2c0262af bellard
        switch(s->cc_op) {
1396 2c0262af bellard
            /* we optimize the cmp/jcc case */
1397 2c0262af bellard
        case CC_OP_SUBB:
1398 2c0262af bellard
        case CC_OP_SUBW:
1399 2c0262af bellard
        case CC_OP_SUBL:
1400 2c0262af bellard
            func = gen_jcc_sub[s->cc_op - CC_OP_SUBB][jcc_op];
1401 2c0262af bellard
            break;
1402 2c0262af bellard
            
1403 2c0262af bellard
            /* some jumps are easy to compute */
1404 2c0262af bellard
        case CC_OP_ADDB:
1405 2c0262af bellard
        case CC_OP_ADDW:
1406 2c0262af bellard
        case CC_OP_ADDL:
1407 2c0262af bellard
        case CC_OP_ADCB:
1408 2c0262af bellard
        case CC_OP_ADCW:
1409 2c0262af bellard
        case CC_OP_ADCL:
1410 2c0262af bellard
        case CC_OP_SBBB:
1411 2c0262af bellard
        case CC_OP_SBBW:
1412 2c0262af bellard
        case CC_OP_SBBL:
1413 2c0262af bellard
        case CC_OP_LOGICB:
1414 2c0262af bellard
        case CC_OP_LOGICW:
1415 2c0262af bellard
        case CC_OP_LOGICL:
1416 2c0262af bellard
        case CC_OP_INCB:
1417 2c0262af bellard
        case CC_OP_INCW:
1418 2c0262af bellard
        case CC_OP_INCL:
1419 2c0262af bellard
        case CC_OP_DECB:
1420 2c0262af bellard
        case CC_OP_DECW:
1421 2c0262af bellard
        case CC_OP_DECL:
1422 2c0262af bellard
        case CC_OP_SHLB:
1423 2c0262af bellard
        case CC_OP_SHLW:
1424 2c0262af bellard
        case CC_OP_SHLL:
1425 2c0262af bellard
        case CC_OP_SARB:
1426 2c0262af bellard
        case CC_OP_SARW:
1427 2c0262af bellard
        case CC_OP_SARL:
1428 2c0262af bellard
            switch(jcc_op) {
1429 2c0262af bellard
            case JCC_Z:
1430 2c0262af bellard
                func = gen_jcc_sub[(s->cc_op - CC_OP_ADDB) % 3][jcc_op];
1431 2c0262af bellard
                break;
1432 2c0262af bellard
            case JCC_S:
1433 2c0262af bellard
                func = gen_jcc_sub[(s->cc_op - CC_OP_ADDB) % 3][jcc_op];
1434 2c0262af bellard
                break;
1435 2c0262af bellard
            default:
1436 2c0262af bellard
                func = NULL;
1437 2c0262af bellard
                break;
1438 2c0262af bellard
            }
1439 2c0262af bellard
            break;
1440 2c0262af bellard
        default:
1441 2c0262af bellard
            func = NULL;
1442 2c0262af bellard
            break;
1443 2c0262af bellard
        }
1444 2c0262af bellard
1445 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
1446 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
1447 2c0262af bellard
1448 2c0262af bellard
        if (!func) {
1449 2c0262af bellard
            gen_setcc_slow[jcc_op]();
1450 2c0262af bellard
            func = gen_op_jcc;
1451 2c0262af bellard
        }
1452 2c0262af bellard
    
1453 2c0262af bellard
        tb = s->tb;
1454 2c0262af bellard
        if (!inv) {
1455 2c0262af bellard
            func((long)tb, val, next_eip);
1456 2c0262af bellard
        } else {
1457 2c0262af bellard
            func((long)tb, next_eip, val);
1458 2c0262af bellard
        }
1459 2c0262af bellard
        s->is_jmp = 3;
1460 2c0262af bellard
    } else {
1461 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC) {
1462 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
1463 2c0262af bellard
            s->cc_op = CC_OP_DYNAMIC;
1464 2c0262af bellard
        }
1465 2c0262af bellard
        gen_setcc_slow[jcc_op]();
1466 2c0262af bellard
        if (!inv) {
1467 2c0262af bellard
            gen_op_jcc_im(val, next_eip);
1468 2c0262af bellard
        } else {
1469 2c0262af bellard
            gen_op_jcc_im(next_eip, val);
1470 2c0262af bellard
        }
1471 2c0262af bellard
        gen_eob(s);
1472 2c0262af bellard
    }
1473 2c0262af bellard
}
1474 2c0262af bellard
1475 2c0262af bellard
static void gen_setcc(DisasContext *s, int b)
1476 2c0262af bellard
{
1477 2c0262af bellard
    int inv, jcc_op;
1478 2c0262af bellard
    GenOpFunc *func;
1479 2c0262af bellard
1480 2c0262af bellard
    inv = b & 1;
1481 2c0262af bellard
    jcc_op = (b >> 1) & 7;
1482 2c0262af bellard
    switch(s->cc_op) {
1483 2c0262af bellard
        /* we optimize the cmp/jcc case */
1484 2c0262af bellard
    case CC_OP_SUBB:
1485 2c0262af bellard
    case CC_OP_SUBW:
1486 2c0262af bellard
    case CC_OP_SUBL:
1487 2c0262af bellard
        func = gen_setcc_sub[s->cc_op - CC_OP_SUBB][jcc_op];
1488 2c0262af bellard
        if (!func)
1489 2c0262af bellard
            goto slow_jcc;
1490 2c0262af bellard
        break;
1491 2c0262af bellard
        
1492 2c0262af bellard
        /* some jumps are easy to compute */
1493 2c0262af bellard
    case CC_OP_ADDB:
1494 2c0262af bellard
    case CC_OP_ADDW:
1495 2c0262af bellard
    case CC_OP_ADDL:
1496 2c0262af bellard
    case CC_OP_LOGICB:
1497 2c0262af bellard
    case CC_OP_LOGICW:
1498 2c0262af bellard
    case CC_OP_LOGICL:
1499 2c0262af bellard
    case CC_OP_INCB:
1500 2c0262af bellard
    case CC_OP_INCW:
1501 2c0262af bellard
    case CC_OP_INCL:
1502 2c0262af bellard
    case CC_OP_DECB:
1503 2c0262af bellard
    case CC_OP_DECW:
1504 2c0262af bellard
    case CC_OP_DECL:
1505 2c0262af bellard
    case CC_OP_SHLB:
1506 2c0262af bellard
    case CC_OP_SHLW:
1507 2c0262af bellard
    case CC_OP_SHLL:
1508 2c0262af bellard
        switch(jcc_op) {
1509 2c0262af bellard
        case JCC_Z:
1510 2c0262af bellard
            func = gen_setcc_sub[(s->cc_op - CC_OP_ADDB) % 3][jcc_op];
1511 2c0262af bellard
            break;
1512 2c0262af bellard
        case JCC_S:
1513 2c0262af bellard
            func = gen_setcc_sub[(s->cc_op - CC_OP_ADDB) % 3][jcc_op];
1514 2c0262af bellard
            break;
1515 2c0262af bellard
        default:
1516 2c0262af bellard
            goto slow_jcc;
1517 2c0262af bellard
        }
1518 2c0262af bellard
        break;
1519 2c0262af bellard
    default:
1520 2c0262af bellard
    slow_jcc:
1521 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
1522 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
1523 2c0262af bellard
        func = gen_setcc_slow[jcc_op];
1524 2c0262af bellard
        break;
1525 2c0262af bellard
    }
1526 2c0262af bellard
    func();
1527 2c0262af bellard
    if (inv) {
1528 2c0262af bellard
        gen_op_xor_T0_1();
1529 2c0262af bellard
    }
1530 2c0262af bellard
}
1531 2c0262af bellard
1532 2c0262af bellard
/* move T0 to seg_reg and compute if the CPU state may change. Never
1533 2c0262af bellard
   call this function with seg_reg == R_CS */
1534 2c0262af bellard
static void gen_movl_seg_T0(DisasContext *s, int seg_reg, unsigned int cur_eip)
1535 2c0262af bellard
{
1536 3415a4dd bellard
    if (s->pe && !s->vm86) {
1537 3415a4dd bellard
        /* XXX: optimize by finding processor state dynamically */
1538 3415a4dd bellard
        if (s->cc_op != CC_OP_DYNAMIC)
1539 3415a4dd bellard
            gen_op_set_cc_op(s->cc_op);
1540 3415a4dd bellard
        gen_op_jmp_im(cur_eip);
1541 3415a4dd bellard
        gen_op_movl_seg_T0(seg_reg);
1542 3415a4dd bellard
    } else {
1543 2c0262af bellard
        gen_op_movl_seg_T0_vm(offsetof(CPUX86State,segs[seg_reg]));
1544 3415a4dd bellard
    }
1545 2c0262af bellard
    /* abort translation because the register may have a non zero base
1546 2c0262af bellard
       or because ss32 may change. For R_SS, translation must always
1547 2c0262af bellard
       stop as a special handling must be done to disable hardware
1548 2c0262af bellard
       interrupts for the next instruction */
1549 2c0262af bellard
    if (seg_reg == R_SS || (!s->addseg && seg_reg < R_FS))
1550 2c0262af bellard
        s->is_jmp = 3;
1551 2c0262af bellard
}
1552 2c0262af bellard
1553 4f31916f bellard
static inline void gen_stack_update(DisasContext *s, int addend)
1554 4f31916f bellard
{
1555 4f31916f bellard
    if (s->ss32) {
1556 4f31916f bellard
        if (addend == 2)
1557 4f31916f bellard
            gen_op_addl_ESP_2();
1558 4f31916f bellard
        else if (addend == 4)
1559 4f31916f bellard
            gen_op_addl_ESP_4();
1560 4f31916f bellard
        else 
1561 4f31916f bellard
            gen_op_addl_ESP_im(addend);
1562 4f31916f bellard
    } else {
1563 4f31916f bellard
        if (addend == 2)
1564 4f31916f bellard
            gen_op_addw_ESP_2();
1565 4f31916f bellard
        else if (addend == 4)
1566 4f31916f bellard
            gen_op_addw_ESP_4();
1567 4f31916f bellard
        else
1568 4f31916f bellard
            gen_op_addw_ESP_im(addend);
1569 4f31916f bellard
    }
1570 4f31916f bellard
}
1571 4f31916f bellard
1572 2c0262af bellard
/* generate a push. It depends on ss32, addseg and dflag */
1573 2c0262af bellard
static void gen_push_T0(DisasContext *s)
1574 2c0262af bellard
{
1575 4f31916f bellard
    gen_op_movl_A0_reg[R_ESP]();
1576 4f31916f bellard
    if (!s->dflag)
1577 4f31916f bellard
        gen_op_subl_A0_2();
1578 4f31916f bellard
    else
1579 4f31916f bellard
        gen_op_subl_A0_4();
1580 2c0262af bellard
    if (s->ss32) {
1581 4f31916f bellard
        if (s->addseg) {
1582 4f31916f bellard
            gen_op_movl_T1_A0();
1583 4f31916f bellard
            gen_op_addl_A0_SS();
1584 2c0262af bellard
        }
1585 2c0262af bellard
    } else {
1586 4f31916f bellard
        gen_op_andl_A0_ffff();
1587 4f31916f bellard
        gen_op_movl_T1_A0();
1588 4f31916f bellard
        gen_op_addl_A0_SS();
1589 2c0262af bellard
    }
1590 4f31916f bellard
    gen_op_st_T0_A0[s->dflag + 1 + s->mem_index]();
1591 4f31916f bellard
    if (s->ss32 && !s->addseg)
1592 4f31916f bellard
        gen_op_movl_ESP_A0();
1593 4f31916f bellard
    else
1594 4f31916f bellard
        gen_op_mov_reg_T1[s->ss32 + 1][R_ESP]();
1595 2c0262af bellard
}
1596 2c0262af bellard
1597 4f31916f bellard
/* generate a push. It depends on ss32, addseg and dflag */
1598 4f31916f bellard
/* slower version for T1, only used for call Ev */
1599 4f31916f bellard
static void gen_push_T1(DisasContext *s)
1600 2c0262af bellard
{
1601 4f31916f bellard
    gen_op_movl_A0_reg[R_ESP]();
1602 4f31916f bellard
    if (!s->dflag)
1603 4f31916f bellard
        gen_op_subl_A0_2();
1604 4f31916f bellard
    else
1605 4f31916f bellard
        gen_op_subl_A0_4();
1606 2c0262af bellard
    if (s->ss32) {
1607 4f31916f bellard
        if (s->addseg) {
1608 4f31916f bellard
            gen_op_addl_A0_SS();
1609 2c0262af bellard
        }
1610 2c0262af bellard
    } else {
1611 4f31916f bellard
        gen_op_andl_A0_ffff();
1612 4f31916f bellard
        gen_op_addl_A0_SS();
1613 2c0262af bellard
    }
1614 4f31916f bellard
    gen_op_st_T1_A0[s->dflag + 1 + s->mem_index]();
1615 4f31916f bellard
    
1616 4f31916f bellard
    if (s->ss32 && !s->addseg)
1617 4f31916f bellard
        gen_op_movl_ESP_A0();
1618 4f31916f bellard
    else
1619 4f31916f bellard
        gen_stack_update(s, (-2) << s->dflag);
1620 2c0262af bellard
}
1621 2c0262af bellard
1622 4f31916f bellard
/* two step pop is necessary for precise exceptions */
1623 4f31916f bellard
static void gen_pop_T0(DisasContext *s)
1624 2c0262af bellard
{
1625 4f31916f bellard
    gen_op_movl_A0_reg[R_ESP]();
1626 2c0262af bellard
    if (s->ss32) {
1627 4f31916f bellard
        if (s->addseg)
1628 4f31916f bellard
            gen_op_addl_A0_SS();
1629 2c0262af bellard
    } else {
1630 4f31916f bellard
        gen_op_andl_A0_ffff();
1631 4f31916f bellard
        gen_op_addl_A0_SS();
1632 2c0262af bellard
    }
1633 4f31916f bellard
    gen_op_ld_T0_A0[s->dflag + 1 + s->mem_index]();
1634 2c0262af bellard
}
1635 2c0262af bellard
1636 2c0262af bellard
static void gen_pop_update(DisasContext *s)
1637 2c0262af bellard
{
1638 2c0262af bellard
    gen_stack_update(s, 2 << s->dflag);
1639 2c0262af bellard
}
1640 2c0262af bellard
1641 2c0262af bellard
static void gen_stack_A0(DisasContext *s)
1642 2c0262af bellard
{
1643 2c0262af bellard
    gen_op_movl_A0_ESP();
1644 2c0262af bellard
    if (!s->ss32)
1645 2c0262af bellard
        gen_op_andl_A0_ffff();
1646 2c0262af bellard
    gen_op_movl_T1_A0();
1647 2c0262af bellard
    if (s->addseg)
1648 2c0262af bellard
        gen_op_addl_A0_seg(offsetof(CPUX86State,segs[R_SS].base));
1649 2c0262af bellard
}
1650 2c0262af bellard
1651 2c0262af bellard
/* NOTE: wrap around in 16 bit not fully handled */
1652 2c0262af bellard
static void gen_pusha(DisasContext *s)
1653 2c0262af bellard
{
1654 2c0262af bellard
    int i;
1655 2c0262af bellard
    gen_op_movl_A0_ESP();
1656 2c0262af bellard
    gen_op_addl_A0_im(-16 <<  s->dflag);
1657 2c0262af bellard
    if (!s->ss32)
1658 2c0262af bellard
        gen_op_andl_A0_ffff();
1659 2c0262af bellard
    gen_op_movl_T1_A0();
1660 2c0262af bellard
    if (s->addseg)
1661 2c0262af bellard
        gen_op_addl_A0_seg(offsetof(CPUX86State,segs[R_SS].base));
1662 2c0262af bellard
    for(i = 0;i < 8; i++) {
1663 2c0262af bellard
        gen_op_mov_TN_reg[OT_LONG][0][7 - i]();
1664 2c0262af bellard
        gen_op_st_T0_A0[OT_WORD + s->dflag + s->mem_index]();
1665 2c0262af bellard
        gen_op_addl_A0_im(2 <<  s->dflag);
1666 2c0262af bellard
    }
1667 2c0262af bellard
    gen_op_mov_reg_T1[OT_WORD + s->dflag][R_ESP]();
1668 2c0262af bellard
}
1669 2c0262af bellard
1670 2c0262af bellard
/* NOTE: wrap around in 16 bit not fully handled */
1671 2c0262af bellard
static void gen_popa(DisasContext *s)
1672 2c0262af bellard
{
1673 2c0262af bellard
    int i;
1674 2c0262af bellard
    gen_op_movl_A0_ESP();
1675 2c0262af bellard
    if (!s->ss32)
1676 2c0262af bellard
        gen_op_andl_A0_ffff();
1677 2c0262af bellard
    gen_op_movl_T1_A0();
1678 2c0262af bellard
    gen_op_addl_T1_im(16 <<  s->dflag);
1679 2c0262af bellard
    if (s->addseg)
1680 2c0262af bellard
        gen_op_addl_A0_seg(offsetof(CPUX86State,segs[R_SS].base));
1681 2c0262af bellard
    for(i = 0;i < 8; i++) {
1682 2c0262af bellard
        /* ESP is not reloaded */
1683 2c0262af bellard
        if (i != 3) {
1684 2c0262af bellard
            gen_op_ld_T0_A0[OT_WORD + s->dflag + s->mem_index]();
1685 2c0262af bellard
            gen_op_mov_reg_T0[OT_WORD + s->dflag][7 - i]();
1686 2c0262af bellard
        }
1687 2c0262af bellard
        gen_op_addl_A0_im(2 <<  s->dflag);
1688 2c0262af bellard
    }
1689 2c0262af bellard
    gen_op_mov_reg_T1[OT_WORD + s->dflag][R_ESP]();
1690 2c0262af bellard
}
1691 2c0262af bellard
1692 2c0262af bellard
/* NOTE: wrap around in 16 bit not fully handled */
1693 2c0262af bellard
/* XXX: check this */
1694 2c0262af bellard
static void gen_enter(DisasContext *s, int esp_addend, int level)
1695 2c0262af bellard
{
1696 2c0262af bellard
    int ot, level1, addend, opsize;
1697 2c0262af bellard
1698 2c0262af bellard
    ot = s->dflag + OT_WORD;
1699 2c0262af bellard
    level &= 0x1f;
1700 2c0262af bellard
    level1 = level;
1701 2c0262af bellard
    opsize = 2 << s->dflag;
1702 2c0262af bellard
1703 2c0262af bellard
    gen_op_movl_A0_ESP();
1704 2c0262af bellard
    gen_op_addl_A0_im(-opsize);
1705 2c0262af bellard
    if (!s->ss32)
1706 2c0262af bellard
        gen_op_andl_A0_ffff();
1707 2c0262af bellard
    gen_op_movl_T1_A0();
1708 2c0262af bellard
    if (s->addseg)
1709 2c0262af bellard
        gen_op_addl_A0_seg(offsetof(CPUX86State,segs[R_SS].base));
1710 2c0262af bellard
    /* push bp */
1711 2c0262af bellard
    gen_op_mov_TN_reg[OT_LONG][0][R_EBP]();
1712 2c0262af bellard
    gen_op_st_T0_A0[ot + s->mem_index]();
1713 2c0262af bellard
    if (level) {
1714 2c0262af bellard
        while (level--) {
1715 2c0262af bellard
            gen_op_addl_A0_im(-opsize);
1716 2c0262af bellard
            gen_op_addl_T0_im(-opsize);
1717 2c0262af bellard
            gen_op_st_T0_A0[ot + s->mem_index]();
1718 2c0262af bellard
        }
1719 2c0262af bellard
        gen_op_addl_A0_im(-opsize);
1720 4f31916f bellard
        gen_op_st_T1_A0[ot + s->mem_index]();
1721 2c0262af bellard
    }
1722 2c0262af bellard
    gen_op_mov_reg_T1[ot][R_EBP]();
1723 2c0262af bellard
    addend = -esp_addend;
1724 2c0262af bellard
    if (level1)
1725 2c0262af bellard
        addend -= opsize * (level1 + 1);
1726 2c0262af bellard
    gen_op_addl_T1_im(addend);
1727 2c0262af bellard
    gen_op_mov_reg_T1[ot][R_ESP]();
1728 2c0262af bellard
}
1729 2c0262af bellard
1730 2c0262af bellard
static void gen_exception(DisasContext *s, int trapno, unsigned int cur_eip)
1731 2c0262af bellard
{
1732 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1733 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
1734 2c0262af bellard
    gen_op_jmp_im(cur_eip);
1735 2c0262af bellard
    gen_op_raise_exception(trapno);
1736 2c0262af bellard
    s->is_jmp = 3;
1737 2c0262af bellard
}
1738 2c0262af bellard
1739 2c0262af bellard
/* an interrupt is different from an exception because of the
1740 2c0262af bellard
   priviledge checks */
1741 2c0262af bellard
static void gen_interrupt(DisasContext *s, int intno, 
1742 2c0262af bellard
                          unsigned int cur_eip, unsigned int next_eip)
1743 2c0262af bellard
{
1744 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1745 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
1746 2c0262af bellard
    gen_op_jmp_im(cur_eip);
1747 2c0262af bellard
    gen_op_raise_interrupt(intno, next_eip);
1748 2c0262af bellard
    s->is_jmp = 3;
1749 2c0262af bellard
}
1750 2c0262af bellard
1751 2c0262af bellard
static void gen_debug(DisasContext *s, unsigned int cur_eip)
1752 2c0262af bellard
{
1753 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1754 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
1755 2c0262af bellard
    gen_op_jmp_im(cur_eip);
1756 2c0262af bellard
    gen_op_debug();
1757 2c0262af bellard
    s->is_jmp = 3;
1758 2c0262af bellard
}
1759 2c0262af bellard
1760 2c0262af bellard
/* generate a generic end of block. Trace exception is also generated
1761 2c0262af bellard
   if needed */
1762 2c0262af bellard
static void gen_eob(DisasContext *s)
1763 2c0262af bellard
{
1764 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1765 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
1766 a2cc3b24 bellard
    if (s->tb->flags & HF_INHIBIT_IRQ_MASK) {
1767 a2cc3b24 bellard
        gen_op_reset_inhibit_irq();
1768 a2cc3b24 bellard
    }
1769 34865134 bellard
    if (s->singlestep_enabled) {
1770 34865134 bellard
        gen_op_debug();
1771 34865134 bellard
    } else if (s->tf) {
1772 2c0262af bellard
        gen_op_raise_exception(EXCP01_SSTP);
1773 2c0262af bellard
    } else {
1774 2c0262af bellard
        gen_op_movl_T0_0();
1775 2c0262af bellard
        gen_op_exit_tb();
1776 2c0262af bellard
    }
1777 2c0262af bellard
    s->is_jmp = 3;
1778 2c0262af bellard
}
1779 2c0262af bellard
1780 2c0262af bellard
/* generate a jump to eip. No segment change must happen before as a
1781 2c0262af bellard
   direct call to the next block may occur */
1782 2c0262af bellard
static void gen_jmp(DisasContext *s, unsigned int eip)
1783 2c0262af bellard
{
1784 2c0262af bellard
    TranslationBlock *tb = s->tb;
1785 2c0262af bellard
1786 2c0262af bellard
    if (s->jmp_opt) {
1787 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
1788 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
1789 2c0262af bellard
        gen_op_jmp((long)tb, eip);
1790 2c0262af bellard
        s->is_jmp = 3;
1791 2c0262af bellard
    } else {
1792 2c0262af bellard
        gen_op_jmp_im(eip);
1793 2c0262af bellard
        gen_eob(s);
1794 2c0262af bellard
    }
1795 2c0262af bellard
}
1796 2c0262af bellard
1797 2c0262af bellard
/* convert one instruction. s->is_jmp is set if the translation must
1798 2c0262af bellard
   be stopped. Return the next pc value */
1799 2c0262af bellard
static uint8_t *disas_insn(DisasContext *s, uint8_t *pc_start)
1800 2c0262af bellard
{
1801 2c0262af bellard
    int b, prefixes, aflag, dflag;
1802 2c0262af bellard
    int shift, ot;
1803 2c0262af bellard
    int modrm, reg, rm, mod, reg_addr, op, opreg, offset_addr, val;
1804 2c0262af bellard
    unsigned int next_eip;
1805 2c0262af bellard
1806 2c0262af bellard
    s->pc = pc_start;
1807 2c0262af bellard
    prefixes = 0;
1808 2c0262af bellard
    aflag = s->code32;
1809 2c0262af bellard
    dflag = s->code32;
1810 2c0262af bellard
    s->override = -1;
1811 2c0262af bellard
 next_byte:
1812 61382a50 bellard
    b = ldub_code(s->pc);
1813 2c0262af bellard
    s->pc++;
1814 2c0262af bellard
    /* check prefixes */
1815 2c0262af bellard
    switch (b) {
1816 2c0262af bellard
    case 0xf3:
1817 2c0262af bellard
        prefixes |= PREFIX_REPZ;
1818 2c0262af bellard
        goto next_byte;
1819 2c0262af bellard
    case 0xf2:
1820 2c0262af bellard
        prefixes |= PREFIX_REPNZ;
1821 2c0262af bellard
        goto next_byte;
1822 2c0262af bellard
    case 0xf0:
1823 2c0262af bellard
        prefixes |= PREFIX_LOCK;
1824 2c0262af bellard
        goto next_byte;
1825 2c0262af bellard
    case 0x2e:
1826 2c0262af bellard
        s->override = R_CS;
1827 2c0262af bellard
        goto next_byte;
1828 2c0262af bellard
    case 0x36:
1829 2c0262af bellard
        s->override = R_SS;
1830 2c0262af bellard
        goto next_byte;
1831 2c0262af bellard
    case 0x3e:
1832 2c0262af bellard
        s->override = R_DS;
1833 2c0262af bellard
        goto next_byte;
1834 2c0262af bellard
    case 0x26:
1835 2c0262af bellard
        s->override = R_ES;
1836 2c0262af bellard
        goto next_byte;
1837 2c0262af bellard
    case 0x64:
1838 2c0262af bellard
        s->override = R_FS;
1839 2c0262af bellard
        goto next_byte;
1840 2c0262af bellard
    case 0x65:
1841 2c0262af bellard
        s->override = R_GS;
1842 2c0262af bellard
        goto next_byte;
1843 2c0262af bellard
    case 0x66:
1844 2c0262af bellard
        prefixes |= PREFIX_DATA;
1845 2c0262af bellard
        goto next_byte;
1846 2c0262af bellard
    case 0x67:
1847 2c0262af bellard
        prefixes |= PREFIX_ADR;
1848 2c0262af bellard
        goto next_byte;
1849 2c0262af bellard
    }
1850 2c0262af bellard
1851 2c0262af bellard
    if (prefixes & PREFIX_DATA)
1852 2c0262af bellard
        dflag ^= 1;
1853 2c0262af bellard
    if (prefixes & PREFIX_ADR)
1854 2c0262af bellard
        aflag ^= 1;
1855 2c0262af bellard
1856 2c0262af bellard
    s->prefix = prefixes;
1857 2c0262af bellard
    s->aflag = aflag;
1858 2c0262af bellard
    s->dflag = dflag;
1859 2c0262af bellard
1860 2c0262af bellard
    /* lock generation */
1861 2c0262af bellard
    if (prefixes & PREFIX_LOCK)
1862 2c0262af bellard
        gen_op_lock();
1863 2c0262af bellard
1864 2c0262af bellard
    /* now check op code */
1865 2c0262af bellard
 reswitch:
1866 2c0262af bellard
    switch(b) {
1867 2c0262af bellard
    case 0x0f:
1868 2c0262af bellard
        /**************************/
1869 2c0262af bellard
        /* extended op code */
1870 61382a50 bellard
        b = ldub_code(s->pc++) | 0x100;
1871 2c0262af bellard
        goto reswitch;
1872 2c0262af bellard
        
1873 2c0262af bellard
        /**************************/
1874 2c0262af bellard
        /* arith & logic */
1875 2c0262af bellard
    case 0x00 ... 0x05:
1876 2c0262af bellard
    case 0x08 ... 0x0d:
1877 2c0262af bellard
    case 0x10 ... 0x15:
1878 2c0262af bellard
    case 0x18 ... 0x1d:
1879 2c0262af bellard
    case 0x20 ... 0x25:
1880 2c0262af bellard
    case 0x28 ... 0x2d:
1881 2c0262af bellard
    case 0x30 ... 0x35:
1882 2c0262af bellard
    case 0x38 ... 0x3d:
1883 2c0262af bellard
        {
1884 2c0262af bellard
            int op, f, val;
1885 2c0262af bellard
            op = (b >> 3) & 7;
1886 2c0262af bellard
            f = (b >> 1) & 3;
1887 2c0262af bellard
1888 2c0262af bellard
            if ((b & 1) == 0)
1889 2c0262af bellard
                ot = OT_BYTE;
1890 2c0262af bellard
            else
1891 2c0262af bellard
                ot = dflag ? OT_LONG : OT_WORD;
1892 2c0262af bellard
            
1893 2c0262af bellard
            switch(f) {
1894 2c0262af bellard
            case 0: /* OP Ev, Gv */
1895 61382a50 bellard
                modrm = ldub_code(s->pc++);
1896 2c0262af bellard
                reg = ((modrm >> 3) & 7);
1897 2c0262af bellard
                mod = (modrm >> 6) & 3;
1898 2c0262af bellard
                rm = modrm & 7;
1899 2c0262af bellard
                if (mod != 3) {
1900 2c0262af bellard
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
1901 2c0262af bellard
                    opreg = OR_TMP0;
1902 2c0262af bellard
                } else if (op == OP_XORL && rm == reg) {
1903 2c0262af bellard
                xor_zero:
1904 2c0262af bellard
                    /* xor reg, reg optimisation */
1905 2c0262af bellard
                    gen_op_movl_T0_0();
1906 2c0262af bellard
                    s->cc_op = CC_OP_LOGICB + ot;
1907 2c0262af bellard
                    gen_op_mov_reg_T0[ot][reg]();
1908 2c0262af bellard
                    gen_op_update1_cc();
1909 2c0262af bellard
                    break;
1910 2c0262af bellard
                } else {
1911 2c0262af bellard
                    opreg = rm;
1912 2c0262af bellard
                }
1913 2c0262af bellard
                gen_op_mov_TN_reg[ot][1][reg]();
1914 2c0262af bellard
                gen_op(s, op, ot, opreg);
1915 2c0262af bellard
                break;
1916 2c0262af bellard
            case 1: /* OP Gv, Ev */
1917 61382a50 bellard
                modrm = ldub_code(s->pc++);
1918 2c0262af bellard
                mod = (modrm >> 6) & 3;
1919 2c0262af bellard
                reg = ((modrm >> 3) & 7);
1920 2c0262af bellard
                rm = modrm & 7;
1921 2c0262af bellard
                if (mod != 3) {
1922 2c0262af bellard
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
1923 2c0262af bellard
                    gen_op_ld_T1_A0[ot + s->mem_index]();
1924 2c0262af bellard
                } else if (op == OP_XORL && rm == reg) {
1925 2c0262af bellard
                    goto xor_zero;
1926 2c0262af bellard
                } else {
1927 2c0262af bellard
                    gen_op_mov_TN_reg[ot][1][rm]();
1928 2c0262af bellard
                }
1929 2c0262af bellard
                gen_op(s, op, ot, reg);
1930 2c0262af bellard
                break;
1931 2c0262af bellard
            case 2: /* OP A, Iv */
1932 2c0262af bellard
                val = insn_get(s, ot);
1933 2c0262af bellard
                gen_op_movl_T1_im(val);
1934 2c0262af bellard
                gen_op(s, op, ot, OR_EAX);
1935 2c0262af bellard
                break;
1936 2c0262af bellard
            }
1937 2c0262af bellard
        }
1938 2c0262af bellard
        break;
1939 2c0262af bellard
1940 2c0262af bellard
    case 0x80: /* GRP1 */
1941 2c0262af bellard
    case 0x81:
1942 2c0262af bellard
    case 0x83:
1943 2c0262af bellard
        {
1944 2c0262af bellard
            int val;
1945 2c0262af bellard
1946 2c0262af bellard
            if ((b & 1) == 0)
1947 2c0262af bellard
                ot = OT_BYTE;
1948 2c0262af bellard
            else
1949 2c0262af bellard
                ot = dflag ? OT_LONG : OT_WORD;
1950 2c0262af bellard
            
1951 61382a50 bellard
            modrm = ldub_code(s->pc++);
1952 2c0262af bellard
            mod = (modrm >> 6) & 3;
1953 2c0262af bellard
            rm = modrm & 7;
1954 2c0262af bellard
            op = (modrm >> 3) & 7;
1955 2c0262af bellard
            
1956 2c0262af bellard
            if (mod != 3) {
1957 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
1958 2c0262af bellard
                opreg = OR_TMP0;
1959 2c0262af bellard
            } else {
1960 2c0262af bellard
                opreg = rm + OR_EAX;
1961 2c0262af bellard
            }
1962 2c0262af bellard
1963 2c0262af bellard
            switch(b) {
1964 2c0262af bellard
            default:
1965 2c0262af bellard
            case 0x80:
1966 2c0262af bellard
            case 0x81:
1967 2c0262af bellard
                val = insn_get(s, ot);
1968 2c0262af bellard
                break;
1969 2c0262af bellard
            case 0x83:
1970 2c0262af bellard
                val = (int8_t)insn_get(s, OT_BYTE);
1971 2c0262af bellard
                break;
1972 2c0262af bellard
            }
1973 2c0262af bellard
            gen_op_movl_T1_im(val);
1974 2c0262af bellard
            gen_op(s, op, ot, opreg);
1975 2c0262af bellard
        }
1976 2c0262af bellard
        break;
1977 2c0262af bellard
1978 2c0262af bellard
        /**************************/
1979 2c0262af bellard
        /* inc, dec, and other misc arith */
1980 2c0262af bellard
    case 0x40 ... 0x47: /* inc Gv */
1981 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
1982 2c0262af bellard
        gen_inc(s, ot, OR_EAX + (b & 7), 1);
1983 2c0262af bellard
        break;
1984 2c0262af bellard
    case 0x48 ... 0x4f: /* dec Gv */
1985 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
1986 2c0262af bellard
        gen_inc(s, ot, OR_EAX + (b & 7), -1);
1987 2c0262af bellard
        break;
1988 2c0262af bellard
    case 0xf6: /* GRP3 */
1989 2c0262af bellard
    case 0xf7:
1990 2c0262af bellard
        if ((b & 1) == 0)
1991 2c0262af bellard
            ot = OT_BYTE;
1992 2c0262af bellard
        else
1993 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
1994 2c0262af bellard
1995 61382a50 bellard
        modrm = ldub_code(s->pc++);
1996 2c0262af bellard
        mod = (modrm >> 6) & 3;
1997 2c0262af bellard
        rm = modrm & 7;
1998 2c0262af bellard
        op = (modrm >> 3) & 7;
1999 2c0262af bellard
        if (mod != 3) {
2000 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2001 2c0262af bellard
            gen_op_ld_T0_A0[ot + s->mem_index]();
2002 2c0262af bellard
        } else {
2003 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][rm]();
2004 2c0262af bellard
        }
2005 2c0262af bellard
2006 2c0262af bellard
        switch(op) {
2007 2c0262af bellard
        case 0: /* test */
2008 2c0262af bellard
            val = insn_get(s, ot);
2009 2c0262af bellard
            gen_op_movl_T1_im(val);
2010 2c0262af bellard
            gen_op_testl_T0_T1_cc();
2011 2c0262af bellard
            s->cc_op = CC_OP_LOGICB + ot;
2012 2c0262af bellard
            break;
2013 2c0262af bellard
        case 2: /* not */
2014 2c0262af bellard
            gen_op_notl_T0();
2015 2c0262af bellard
            if (mod != 3) {
2016 2c0262af bellard
                gen_op_st_T0_A0[ot + s->mem_index]();
2017 2c0262af bellard
            } else {
2018 2c0262af bellard
                gen_op_mov_reg_T0[ot][rm]();
2019 2c0262af bellard
            }
2020 2c0262af bellard
            break;
2021 2c0262af bellard
        case 3: /* neg */
2022 2c0262af bellard
            gen_op_negl_T0();
2023 2c0262af bellard
            if (mod != 3) {
2024 2c0262af bellard
                gen_op_st_T0_A0[ot + s->mem_index]();
2025 2c0262af bellard
            } else {
2026 2c0262af bellard
                gen_op_mov_reg_T0[ot][rm]();
2027 2c0262af bellard
            }
2028 2c0262af bellard
            gen_op_update_neg_cc();
2029 2c0262af bellard
            s->cc_op = CC_OP_SUBB + ot;
2030 2c0262af bellard
            break;
2031 2c0262af bellard
        case 4: /* mul */
2032 2c0262af bellard
            switch(ot) {
2033 2c0262af bellard
            case OT_BYTE:
2034 2c0262af bellard
                gen_op_mulb_AL_T0();
2035 d36cd60e bellard
                s->cc_op = CC_OP_MULB;
2036 2c0262af bellard
                break;
2037 2c0262af bellard
            case OT_WORD:
2038 2c0262af bellard
                gen_op_mulw_AX_T0();
2039 d36cd60e bellard
                s->cc_op = CC_OP_MULW;
2040 2c0262af bellard
                break;
2041 2c0262af bellard
            default:
2042 2c0262af bellard
            case OT_LONG:
2043 2c0262af bellard
                gen_op_mull_EAX_T0();
2044 d36cd60e bellard
                s->cc_op = CC_OP_MULL;
2045 2c0262af bellard
                break;
2046 2c0262af bellard
            }
2047 2c0262af bellard
            break;
2048 2c0262af bellard
        case 5: /* imul */
2049 2c0262af bellard
            switch(ot) {
2050 2c0262af bellard
            case OT_BYTE:
2051 2c0262af bellard
                gen_op_imulb_AL_T0();
2052 d36cd60e bellard
                s->cc_op = CC_OP_MULB;
2053 2c0262af bellard
                break;
2054 2c0262af bellard
            case OT_WORD:
2055 2c0262af bellard
                gen_op_imulw_AX_T0();
2056 d36cd60e bellard
                s->cc_op = CC_OP_MULW;
2057 2c0262af bellard
                break;
2058 2c0262af bellard
            default:
2059 2c0262af bellard
            case OT_LONG:
2060 2c0262af bellard
                gen_op_imull_EAX_T0();
2061 d36cd60e bellard
                s->cc_op = CC_OP_MULL;
2062 2c0262af bellard
                break;
2063 2c0262af bellard
            }
2064 2c0262af bellard
            break;
2065 2c0262af bellard
        case 6: /* div */
2066 2c0262af bellard
            switch(ot) {
2067 2c0262af bellard
            case OT_BYTE:
2068 2c0262af bellard
                gen_op_divb_AL_T0(pc_start - s->cs_base);
2069 2c0262af bellard
                break;
2070 2c0262af bellard
            case OT_WORD:
2071 2c0262af bellard
                gen_op_divw_AX_T0(pc_start - s->cs_base);
2072 2c0262af bellard
                break;
2073 2c0262af bellard
            default:
2074 2c0262af bellard
            case OT_LONG:
2075 2c0262af bellard
                gen_op_divl_EAX_T0(pc_start - s->cs_base);
2076 2c0262af bellard
                break;
2077 2c0262af bellard
            }
2078 2c0262af bellard
            break;
2079 2c0262af bellard
        case 7: /* idiv */
2080 2c0262af bellard
            switch(ot) {
2081 2c0262af bellard
            case OT_BYTE:
2082 2c0262af bellard
                gen_op_idivb_AL_T0(pc_start - s->cs_base);
2083 2c0262af bellard
                break;
2084 2c0262af bellard
            case OT_WORD:
2085 2c0262af bellard
                gen_op_idivw_AX_T0(pc_start - s->cs_base);
2086 2c0262af bellard
                break;
2087 2c0262af bellard
            default:
2088 2c0262af bellard
            case OT_LONG:
2089 2c0262af bellard
                gen_op_idivl_EAX_T0(pc_start - s->cs_base);
2090 2c0262af bellard
                break;
2091 2c0262af bellard
            }
2092 2c0262af bellard
            break;
2093 2c0262af bellard
        default:
2094 2c0262af bellard
            goto illegal_op;
2095 2c0262af bellard
        }
2096 2c0262af bellard
        break;
2097 2c0262af bellard
2098 2c0262af bellard
    case 0xfe: /* GRP4 */
2099 2c0262af bellard
    case 0xff: /* GRP5 */
2100 2c0262af bellard
        if ((b & 1) == 0)
2101 2c0262af bellard
            ot = OT_BYTE;
2102 2c0262af bellard
        else
2103 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
2104 2c0262af bellard
2105 61382a50 bellard
        modrm = ldub_code(s->pc++);
2106 2c0262af bellard
        mod = (modrm >> 6) & 3;
2107 2c0262af bellard
        rm = modrm & 7;
2108 2c0262af bellard
        op = (modrm >> 3) & 7;
2109 2c0262af bellard
        if (op >= 2 && b == 0xfe) {
2110 2c0262af bellard
            goto illegal_op;
2111 2c0262af bellard
        }
2112 2c0262af bellard
        if (mod != 3) {
2113 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2114 2c0262af bellard
            if (op >= 2 && op != 3 && op != 5)
2115 2c0262af bellard
                gen_op_ld_T0_A0[ot + s->mem_index]();
2116 2c0262af bellard
        } else {
2117 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][rm]();
2118 2c0262af bellard
        }
2119 2c0262af bellard
2120 2c0262af bellard
        switch(op) {
2121 2c0262af bellard
        case 0: /* inc Ev */
2122 2c0262af bellard
            if (mod != 3)
2123 2c0262af bellard
                opreg = OR_TMP0;
2124 2c0262af bellard
            else
2125 2c0262af bellard
                opreg = rm;
2126 2c0262af bellard
            gen_inc(s, ot, opreg, 1);
2127 2c0262af bellard
            break;
2128 2c0262af bellard
        case 1: /* dec Ev */
2129 2c0262af bellard
            if (mod != 3)
2130 2c0262af bellard
                opreg = OR_TMP0;
2131 2c0262af bellard
            else
2132 2c0262af bellard
                opreg = rm;
2133 2c0262af bellard
            gen_inc(s, ot, opreg, -1);
2134 2c0262af bellard
            break;
2135 2c0262af bellard
        case 2: /* call Ev */
2136 4f31916f bellard
            /* XXX: optimize if memory (no 'and' is necessary) */
2137 2c0262af bellard
            if (s->dflag == 0)
2138 2c0262af bellard
                gen_op_andl_T0_ffff();
2139 2c0262af bellard
            next_eip = s->pc - s->cs_base;
2140 4f31916f bellard
            gen_op_movl_T1_im(next_eip);
2141 4f31916f bellard
            gen_push_T1(s);
2142 4f31916f bellard
            gen_op_jmp_T0();
2143 2c0262af bellard
            gen_eob(s);
2144 2c0262af bellard
            break;
2145 61382a50 bellard
        case 3: /* lcall Ev */
2146 2c0262af bellard
            gen_op_ld_T1_A0[ot + s->mem_index]();
2147 2c0262af bellard
            gen_op_addl_A0_im(1 << (ot - OT_WORD + 1));
2148 61382a50 bellard
            gen_op_ldu_T0_A0[OT_WORD + s->mem_index]();
2149 2c0262af bellard
        do_lcall:
2150 2c0262af bellard
            if (s->pe && !s->vm86) {
2151 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
2152 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
2153 2c0262af bellard
                gen_op_jmp_im(pc_start - s->cs_base);
2154 2c0262af bellard
                gen_op_lcall_protected_T0_T1(dflag, s->pc - s->cs_base);
2155 2c0262af bellard
            } else {
2156 2c0262af bellard
                gen_op_lcall_real_T0_T1(dflag, s->pc - s->cs_base);
2157 2c0262af bellard
            }
2158 2c0262af bellard
            gen_eob(s);
2159 2c0262af bellard
            break;
2160 2c0262af bellard
        case 4: /* jmp Ev */
2161 2c0262af bellard
            if (s->dflag == 0)
2162 2c0262af bellard
                gen_op_andl_T0_ffff();
2163 2c0262af bellard
            gen_op_jmp_T0();
2164 2c0262af bellard
            gen_eob(s);
2165 2c0262af bellard
            break;
2166 2c0262af bellard
        case 5: /* ljmp Ev */
2167 2c0262af bellard
            gen_op_ld_T1_A0[ot + s->mem_index]();
2168 2c0262af bellard
            gen_op_addl_A0_im(1 << (ot - OT_WORD + 1));
2169 61382a50 bellard
            gen_op_ldu_T0_A0[OT_WORD + s->mem_index]();
2170 2c0262af bellard
        do_ljmp:
2171 2c0262af bellard
            if (s->pe && !s->vm86) {
2172 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
2173 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
2174 2c0262af bellard
                gen_op_jmp_im(pc_start - s->cs_base);
2175 08cea4ee bellard
                gen_op_ljmp_protected_T0_T1(s->pc - s->cs_base);
2176 2c0262af bellard
            } else {
2177 2c0262af bellard
                gen_op_movl_seg_T0_vm(offsetof(CPUX86State,segs[R_CS]));
2178 2c0262af bellard
                gen_op_movl_T0_T1();
2179 2c0262af bellard
                gen_op_jmp_T0();
2180 2c0262af bellard
            }
2181 2c0262af bellard
            gen_eob(s);
2182 2c0262af bellard
            break;
2183 2c0262af bellard
        case 6: /* push Ev */
2184 2c0262af bellard
            gen_push_T0(s);
2185 2c0262af bellard
            break;
2186 2c0262af bellard
        default:
2187 2c0262af bellard
            goto illegal_op;
2188 2c0262af bellard
        }
2189 2c0262af bellard
        break;
2190 2c0262af bellard
2191 2c0262af bellard
    case 0x84: /* test Ev, Gv */
2192 2c0262af bellard
    case 0x85: 
2193 2c0262af bellard
        if ((b & 1) == 0)
2194 2c0262af bellard
            ot = OT_BYTE;
2195 2c0262af bellard
        else
2196 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
2197 2c0262af bellard
2198 61382a50 bellard
        modrm = ldub_code(s->pc++);
2199 2c0262af bellard
        mod = (modrm >> 6) & 3;
2200 2c0262af bellard
        rm = modrm & 7;
2201 2c0262af bellard
        reg = (modrm >> 3) & 7;
2202 2c0262af bellard
        
2203 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
2204 2c0262af bellard
        gen_op_mov_TN_reg[ot][1][reg + OR_EAX]();
2205 2c0262af bellard
        gen_op_testl_T0_T1_cc();
2206 2c0262af bellard
        s->cc_op = CC_OP_LOGICB + ot;
2207 2c0262af bellard
        break;
2208 2c0262af bellard
        
2209 2c0262af bellard
    case 0xa8: /* test eAX, Iv */
2210 2c0262af bellard
    case 0xa9:
2211 2c0262af bellard
        if ((b & 1) == 0)
2212 2c0262af bellard
            ot = OT_BYTE;
2213 2c0262af bellard
        else
2214 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
2215 2c0262af bellard
        val = insn_get(s, ot);
2216 2c0262af bellard
2217 2c0262af bellard
        gen_op_mov_TN_reg[ot][0][OR_EAX]();
2218 2c0262af bellard
        gen_op_movl_T1_im(val);
2219 2c0262af bellard
        gen_op_testl_T0_T1_cc();
2220 2c0262af bellard
        s->cc_op = CC_OP_LOGICB + ot;
2221 2c0262af bellard
        break;
2222 2c0262af bellard
        
2223 2c0262af bellard
    case 0x98: /* CWDE/CBW */
2224 2c0262af bellard
        if (dflag)
2225 2c0262af bellard
            gen_op_movswl_EAX_AX();
2226 2c0262af bellard
        else
2227 2c0262af bellard
            gen_op_movsbw_AX_AL();
2228 2c0262af bellard
        break;
2229 2c0262af bellard
    case 0x99: /* CDQ/CWD */
2230 2c0262af bellard
        if (dflag)
2231 2c0262af bellard
            gen_op_movslq_EDX_EAX();
2232 2c0262af bellard
        else
2233 2c0262af bellard
            gen_op_movswl_DX_AX();
2234 2c0262af bellard
        break;
2235 2c0262af bellard
    case 0x1af: /* imul Gv, Ev */
2236 2c0262af bellard
    case 0x69: /* imul Gv, Ev, I */
2237 2c0262af bellard
    case 0x6b:
2238 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
2239 61382a50 bellard
        modrm = ldub_code(s->pc++);
2240 2c0262af bellard
        reg = ((modrm >> 3) & 7) + OR_EAX;
2241 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
2242 2c0262af bellard
        if (b == 0x69) {
2243 2c0262af bellard
            val = insn_get(s, ot);
2244 2c0262af bellard
            gen_op_movl_T1_im(val);
2245 2c0262af bellard
        } else if (b == 0x6b) {
2246 2c0262af bellard
            val = insn_get(s, OT_BYTE);
2247 2c0262af bellard
            gen_op_movl_T1_im(val);
2248 2c0262af bellard
        } else {
2249 2c0262af bellard
            gen_op_mov_TN_reg[ot][1][reg]();
2250 2c0262af bellard
        }
2251 2c0262af bellard
2252 2c0262af bellard
        if (ot == OT_LONG) {
2253 2c0262af bellard
            gen_op_imull_T0_T1();
2254 2c0262af bellard
        } else {
2255 2c0262af bellard
            gen_op_imulw_T0_T1();
2256 2c0262af bellard
        }
2257 2c0262af bellard
        gen_op_mov_reg_T0[ot][reg]();
2258 d36cd60e bellard
        s->cc_op = CC_OP_MULB + ot;
2259 2c0262af bellard
        break;
2260 2c0262af bellard
    case 0x1c0:
2261 2c0262af bellard
    case 0x1c1: /* xadd Ev, Gv */
2262 2c0262af bellard
        if ((b & 1) == 0)
2263 2c0262af bellard
            ot = OT_BYTE;
2264 2c0262af bellard
        else
2265 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
2266 61382a50 bellard
        modrm = ldub_code(s->pc++);
2267 2c0262af bellard
        reg = (modrm >> 3) & 7;
2268 2c0262af bellard
        mod = (modrm >> 6) & 3;
2269 2c0262af bellard
        if (mod == 3) {
2270 2c0262af bellard
            rm = modrm & 7;
2271 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][reg]();
2272 2c0262af bellard
            gen_op_mov_TN_reg[ot][1][rm]();
2273 2c0262af bellard
            gen_op_addl_T0_T1();
2274 2c0262af bellard
            gen_op_mov_reg_T1[ot][reg]();
2275 5a1388b6 bellard
            gen_op_mov_reg_T0[ot][rm]();
2276 2c0262af bellard
        } else {
2277 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2278 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][reg]();
2279 2c0262af bellard
            gen_op_ld_T1_A0[ot + s->mem_index]();
2280 2c0262af bellard
            gen_op_addl_T0_T1();
2281 2c0262af bellard
            gen_op_st_T0_A0[ot + s->mem_index]();
2282 2c0262af bellard
            gen_op_mov_reg_T1[ot][reg]();
2283 2c0262af bellard
        }
2284 2c0262af bellard
        gen_op_update2_cc();
2285 2c0262af bellard
        s->cc_op = CC_OP_ADDB + ot;
2286 2c0262af bellard
        break;
2287 2c0262af bellard
    case 0x1b0:
2288 2c0262af bellard
    case 0x1b1: /* cmpxchg Ev, Gv */
2289 2c0262af bellard
        if ((b & 1) == 0)
2290 2c0262af bellard
            ot = OT_BYTE;
2291 2c0262af bellard
        else
2292 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
2293 61382a50 bellard
        modrm = ldub_code(s->pc++);
2294 2c0262af bellard
        reg = (modrm >> 3) & 7;
2295 2c0262af bellard
        mod = (modrm >> 6) & 3;
2296 2c0262af bellard
        gen_op_mov_TN_reg[ot][1][reg]();
2297 2c0262af bellard
        if (mod == 3) {
2298 2c0262af bellard
            rm = modrm & 7;
2299 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][rm]();
2300 2c0262af bellard
            gen_op_cmpxchg_T0_T1_EAX_cc[ot]();
2301 2c0262af bellard
            gen_op_mov_reg_T0[ot][rm]();
2302 2c0262af bellard
        } else {
2303 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2304 2c0262af bellard
            gen_op_ld_T0_A0[ot + s->mem_index]();
2305 4f31916f bellard
            gen_op_cmpxchg_mem_T0_T1_EAX_cc[ot + s->mem_index]();
2306 2c0262af bellard
        }
2307 2c0262af bellard
        s->cc_op = CC_OP_SUBB + ot;
2308 2c0262af bellard
        break;
2309 2c0262af bellard
    case 0x1c7: /* cmpxchg8b */
2310 61382a50 bellard
        modrm = ldub_code(s->pc++);
2311 2c0262af bellard
        mod = (modrm >> 6) & 3;
2312 2c0262af bellard
        if (mod == 3)
2313 2c0262af bellard
            goto illegal_op;
2314 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
2315 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
2316 2c0262af bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2317 2c0262af bellard
        gen_op_cmpxchg8b();
2318 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
2319 2c0262af bellard
        break;
2320 2c0262af bellard
        
2321 2c0262af bellard
        /**************************/
2322 2c0262af bellard
        /* push/pop */
2323 2c0262af bellard
    case 0x50 ... 0x57: /* push */
2324 2c0262af bellard
        gen_op_mov_TN_reg[OT_LONG][0][b & 7]();
2325 2c0262af bellard
        gen_push_T0(s);
2326 2c0262af bellard
        break;
2327 2c0262af bellard
    case 0x58 ... 0x5f: /* pop */
2328 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
2329 2c0262af bellard
        gen_pop_T0(s);
2330 77729c24 bellard
        /* NOTE: order is important for pop %sp */
2331 2c0262af bellard
        gen_pop_update(s);
2332 77729c24 bellard
        gen_op_mov_reg_T0[ot][b & 7]();
2333 2c0262af bellard
        break;
2334 2c0262af bellard
    case 0x60: /* pusha */
2335 2c0262af bellard
        gen_pusha(s);
2336 2c0262af bellard
        break;
2337 2c0262af bellard
    case 0x61: /* popa */
2338 2c0262af bellard
        gen_popa(s);
2339 2c0262af bellard
        break;
2340 2c0262af bellard
    case 0x68: /* push Iv */
2341 2c0262af bellard
    case 0x6a:
2342 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
2343 2c0262af bellard
        if (b == 0x68)
2344 2c0262af bellard
            val = insn_get(s, ot);
2345 2c0262af bellard
        else
2346 2c0262af bellard
            val = (int8_t)insn_get(s, OT_BYTE);
2347 2c0262af bellard
        gen_op_movl_T0_im(val);
2348 2c0262af bellard
        gen_push_T0(s);
2349 2c0262af bellard
        break;
2350 2c0262af bellard
    case 0x8f: /* pop Ev */
2351 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
2352 61382a50 bellard
        modrm = ldub_code(s->pc++);
2353 77729c24 bellard
        mod = (modrm >> 6) & 3;
2354 2c0262af bellard
        gen_pop_T0(s);
2355 77729c24 bellard
        if (mod == 3) {
2356 77729c24 bellard
            /* NOTE: order is important for pop %sp */
2357 77729c24 bellard
            gen_pop_update(s);
2358 77729c24 bellard
            rm = modrm & 7;
2359 77729c24 bellard
            gen_op_mov_reg_T0[ot][rm]();
2360 77729c24 bellard
        } else {
2361 77729c24 bellard
            /* NOTE: order is important too for MMU exceptions */
2362 77729c24 bellard
            s->popl_esp_hack = 2 << dflag;
2363 77729c24 bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
2364 77729c24 bellard
            s->popl_esp_hack = 0;
2365 77729c24 bellard
            gen_pop_update(s);
2366 77729c24 bellard
        }
2367 2c0262af bellard
        break;
2368 2c0262af bellard
    case 0xc8: /* enter */
2369 2c0262af bellard
        {
2370 2c0262af bellard
            int level;
2371 61382a50 bellard
            val = lduw_code(s->pc);
2372 2c0262af bellard
            s->pc += 2;
2373 61382a50 bellard
            level = ldub_code(s->pc++);
2374 2c0262af bellard
            gen_enter(s, val, level);
2375 2c0262af bellard
        }
2376 2c0262af bellard
        break;
2377 2c0262af bellard
    case 0xc9: /* leave */
2378 2c0262af bellard
        /* XXX: exception not precise (ESP is updated before potential exception) */
2379 2c0262af bellard
        if (s->ss32) {
2380 2c0262af bellard
            gen_op_mov_TN_reg[OT_LONG][0][R_EBP]();
2381 2c0262af bellard
            gen_op_mov_reg_T0[OT_LONG][R_ESP]();
2382 2c0262af bellard
        } else {
2383 2c0262af bellard
            gen_op_mov_TN_reg[OT_WORD][0][R_EBP]();
2384 2c0262af bellard
            gen_op_mov_reg_T0[OT_WORD][R_ESP]();
2385 2c0262af bellard
        }
2386 2c0262af bellard
        gen_pop_T0(s);
2387 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
2388 2c0262af bellard
        gen_op_mov_reg_T0[ot][R_EBP]();
2389 2c0262af bellard
        gen_pop_update(s);
2390 2c0262af bellard
        break;
2391 2c0262af bellard
    case 0x06: /* push es */
2392 2c0262af bellard
    case 0x0e: /* push cs */
2393 2c0262af bellard
    case 0x16: /* push ss */
2394 2c0262af bellard
    case 0x1e: /* push ds */
2395 2c0262af bellard
        gen_op_movl_T0_seg(b >> 3);
2396 2c0262af bellard
        gen_push_T0(s);
2397 2c0262af bellard
        break;
2398 2c0262af bellard
    case 0x1a0: /* push fs */
2399 2c0262af bellard
    case 0x1a8: /* push gs */
2400 2c0262af bellard
        gen_op_movl_T0_seg((b >> 3) & 7);
2401 2c0262af bellard
        gen_push_T0(s);
2402 2c0262af bellard
        break;
2403 2c0262af bellard
    case 0x07: /* pop es */
2404 2c0262af bellard
    case 0x17: /* pop ss */
2405 2c0262af bellard
    case 0x1f: /* pop ds */
2406 2c0262af bellard
        reg = b >> 3;
2407 2c0262af bellard
        gen_pop_T0(s);
2408 2c0262af bellard
        gen_movl_seg_T0(s, reg, pc_start - s->cs_base);
2409 2c0262af bellard
        gen_pop_update(s);
2410 2c0262af bellard
        if (reg == R_SS) {
2411 a2cc3b24 bellard
            /* if reg == SS, inhibit interrupts/trace. */
2412 a2cc3b24 bellard
            /* If several instructions disable interrupts, only the
2413 a2cc3b24 bellard
               _first_ does it */
2414 a2cc3b24 bellard
            if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
2415 a2cc3b24 bellard
                gen_op_set_inhibit_irq();
2416 2c0262af bellard
            s->tf = 0;
2417 2c0262af bellard
        }
2418 2c0262af bellard
        if (s->is_jmp) {
2419 2c0262af bellard
            gen_op_jmp_im(s->pc - s->cs_base);
2420 2c0262af bellard
            gen_eob(s);
2421 2c0262af bellard
        }
2422 2c0262af bellard
        break;
2423 2c0262af bellard
    case 0x1a1: /* pop fs */
2424 2c0262af bellard
    case 0x1a9: /* pop gs */
2425 2c0262af bellard
        gen_pop_T0(s);
2426 2c0262af bellard
        gen_movl_seg_T0(s, (b >> 3) & 7, pc_start - s->cs_base);
2427 2c0262af bellard
        gen_pop_update(s);
2428 2c0262af bellard
        if (s->is_jmp) {
2429 2c0262af bellard
            gen_op_jmp_im(s->pc - s->cs_base);
2430 2c0262af bellard
            gen_eob(s);
2431 2c0262af bellard
        }
2432 2c0262af bellard
        break;
2433 2c0262af bellard
2434 2c0262af bellard
        /**************************/
2435 2c0262af bellard
        /* mov */
2436 2c0262af bellard
    case 0x88:
2437 2c0262af bellard
    case 0x89: /* mov Gv, Ev */
2438 2c0262af bellard
        if ((b & 1) == 0)
2439 2c0262af bellard
            ot = OT_BYTE;
2440 2c0262af bellard
        else
2441 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
2442 61382a50 bellard
        modrm = ldub_code(s->pc++);
2443 2c0262af bellard
        reg = (modrm >> 3) & 7;
2444 2c0262af bellard
        
2445 2c0262af bellard
        /* generate a generic store */
2446 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_EAX + reg, 1);
2447 2c0262af bellard
        break;
2448 2c0262af bellard
    case 0xc6:
2449 2c0262af bellard
    case 0xc7: /* mov Ev, Iv */
2450 2c0262af bellard
        if ((b & 1) == 0)
2451 2c0262af bellard
            ot = OT_BYTE;
2452 2c0262af bellard
        else
2453 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
2454 61382a50 bellard
        modrm = ldub_code(s->pc++);
2455 2c0262af bellard
        mod = (modrm >> 6) & 3;
2456 2c0262af bellard
        if (mod != 3)
2457 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2458 2c0262af bellard
        val = insn_get(s, ot);
2459 2c0262af bellard
        gen_op_movl_T0_im(val);
2460 2c0262af bellard
        if (mod != 3)
2461 2c0262af bellard
            gen_op_st_T0_A0[ot + s->mem_index]();
2462 2c0262af bellard
        else
2463 2c0262af bellard
            gen_op_mov_reg_T0[ot][modrm & 7]();
2464 2c0262af bellard
        break;
2465 2c0262af bellard
    case 0x8a:
2466 2c0262af bellard
    case 0x8b: /* mov Ev, Gv */
2467 2c0262af bellard
        if ((b & 1) == 0)
2468 2c0262af bellard
            ot = OT_BYTE;
2469 2c0262af bellard
        else
2470 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
2471 61382a50 bellard
        modrm = ldub_code(s->pc++);
2472 2c0262af bellard
        reg = (modrm >> 3) & 7;
2473 2c0262af bellard
        
2474 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
2475 2c0262af bellard
        gen_op_mov_reg_T0[ot][reg]();
2476 2c0262af bellard
        break;
2477 2c0262af bellard
    case 0x8e: /* mov seg, Gv */
2478 61382a50 bellard
        modrm = ldub_code(s->pc++);
2479 2c0262af bellard
        reg = (modrm >> 3) & 7;
2480 2c0262af bellard
        if (reg >= 6 || reg == R_CS)
2481 2c0262af bellard
            goto illegal_op;
2482 2c0262af bellard
        gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
2483 2c0262af bellard
        gen_movl_seg_T0(s, reg, pc_start - s->cs_base);
2484 2c0262af bellard
        if (reg == R_SS) {
2485 2c0262af bellard
            /* if reg == SS, inhibit interrupts/trace */
2486 a2cc3b24 bellard
            /* If several instructions disable interrupts, only the
2487 a2cc3b24 bellard
               _first_ does it */
2488 a2cc3b24 bellard
            if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
2489 a2cc3b24 bellard
                gen_op_set_inhibit_irq();
2490 2c0262af bellard
            s->tf = 0;
2491 2c0262af bellard
        }
2492 2c0262af bellard
        if (s->is_jmp) {
2493 2c0262af bellard
            gen_op_jmp_im(s->pc - s->cs_base);
2494 2c0262af bellard
            gen_eob(s);
2495 2c0262af bellard
        }
2496 2c0262af bellard
        break;
2497 2c0262af bellard
    case 0x8c: /* mov Gv, seg */
2498 61382a50 bellard
        modrm = ldub_code(s->pc++);
2499 2c0262af bellard
        reg = (modrm >> 3) & 7;
2500 2c0262af bellard
        mod = (modrm >> 6) & 3;
2501 2c0262af bellard
        if (reg >= 6)
2502 2c0262af bellard
            goto illegal_op;
2503 2c0262af bellard
        gen_op_movl_T0_seg(reg);
2504 2c0262af bellard
        ot = OT_WORD;
2505 2c0262af bellard
        if (mod == 3 && dflag)
2506 2c0262af bellard
            ot = OT_LONG;
2507 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
2508 2c0262af bellard
        break;
2509 2c0262af bellard
2510 2c0262af bellard
    case 0x1b6: /* movzbS Gv, Eb */
2511 2c0262af bellard
    case 0x1b7: /* movzwS Gv, Eb */
2512 2c0262af bellard
    case 0x1be: /* movsbS Gv, Eb */
2513 2c0262af bellard
    case 0x1bf: /* movswS Gv, Eb */
2514 2c0262af bellard
        {
2515 2c0262af bellard
            int d_ot;
2516 2c0262af bellard
            /* d_ot is the size of destination */
2517 2c0262af bellard
            d_ot = dflag + OT_WORD;
2518 2c0262af bellard
            /* ot is the size of source */
2519 2c0262af bellard
            ot = (b & 1) + OT_BYTE;
2520 61382a50 bellard
            modrm = ldub_code(s->pc++);
2521 2c0262af bellard
            reg = ((modrm >> 3) & 7) + OR_EAX;
2522 2c0262af bellard
            mod = (modrm >> 6) & 3;
2523 2c0262af bellard
            rm = modrm & 7;
2524 2c0262af bellard
            
2525 2c0262af bellard
            if (mod == 3) {
2526 2c0262af bellard
                gen_op_mov_TN_reg[ot][0][rm]();
2527 2c0262af bellard
                switch(ot | (b & 8)) {
2528 2c0262af bellard
                case OT_BYTE:
2529 2c0262af bellard
                    gen_op_movzbl_T0_T0();
2530 2c0262af bellard
                    break;
2531 2c0262af bellard
                case OT_BYTE | 8:
2532 2c0262af bellard
                    gen_op_movsbl_T0_T0();
2533 2c0262af bellard
                    break;
2534 2c0262af bellard
                case OT_WORD:
2535 2c0262af bellard
                    gen_op_movzwl_T0_T0();
2536 2c0262af bellard
                    break;
2537 2c0262af bellard
                default:
2538 2c0262af bellard
                case OT_WORD | 8:
2539 2c0262af bellard
                    gen_op_movswl_T0_T0();
2540 2c0262af bellard
                    break;
2541 2c0262af bellard
                }
2542 2c0262af bellard
                gen_op_mov_reg_T0[d_ot][reg]();
2543 2c0262af bellard
            } else {
2544 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2545 2c0262af bellard
                if (b & 8) {
2546 2c0262af bellard
                    gen_op_lds_T0_A0[ot + s->mem_index]();
2547 2c0262af bellard
                } else {
2548 2c0262af bellard
                    gen_op_ldu_T0_A0[ot + s->mem_index]();
2549 2c0262af bellard
                }
2550 2c0262af bellard
                gen_op_mov_reg_T0[d_ot][reg]();
2551 2c0262af bellard
            }
2552 2c0262af bellard
        }
2553 2c0262af bellard
        break;
2554 2c0262af bellard
2555 2c0262af bellard
    case 0x8d: /* lea */
2556 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
2557 61382a50 bellard
        modrm = ldub_code(s->pc++);
2558 3a1d9b8b bellard
        mod = (modrm >> 6) & 3;
2559 3a1d9b8b bellard
        if (mod == 3)
2560 3a1d9b8b bellard
            goto illegal_op;
2561 2c0262af bellard
        reg = (modrm >> 3) & 7;
2562 2c0262af bellard
        /* we must ensure that no segment is added */
2563 2c0262af bellard
        s->override = -1;
2564 2c0262af bellard
        val = s->addseg;
2565 2c0262af bellard
        s->addseg = 0;
2566 2c0262af bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2567 2c0262af bellard
        s->addseg = val;
2568 2c0262af bellard
        gen_op_mov_reg_A0[ot - OT_WORD][reg]();
2569 2c0262af bellard
        break;
2570 2c0262af bellard
        
2571 2c0262af bellard
    case 0xa0: /* mov EAX, Ov */
2572 2c0262af bellard
    case 0xa1:
2573 2c0262af bellard
    case 0xa2: /* mov Ov, EAX */
2574 2c0262af bellard
    case 0xa3:
2575 2c0262af bellard
        if ((b & 1) == 0)
2576 2c0262af bellard
            ot = OT_BYTE;
2577 2c0262af bellard
        else
2578 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
2579 2c0262af bellard
        if (s->aflag)
2580 2c0262af bellard
            offset_addr = insn_get(s, OT_LONG);
2581 2c0262af bellard
        else
2582 2c0262af bellard
            offset_addr = insn_get(s, OT_WORD);
2583 2c0262af bellard
        gen_op_movl_A0_im(offset_addr);
2584 2c0262af bellard
        /* handle override */
2585 2c0262af bellard
        {
2586 2c0262af bellard
            int override, must_add_seg;
2587 2c0262af bellard
            must_add_seg = s->addseg;
2588 2c0262af bellard
            if (s->override >= 0) {
2589 2c0262af bellard
                override = s->override;
2590 2c0262af bellard
                must_add_seg = 1;
2591 2c0262af bellard
            } else {
2592 2c0262af bellard
                override = R_DS;
2593 2c0262af bellard
            }
2594 2c0262af bellard
            if (must_add_seg) {
2595 2c0262af bellard
                gen_op_addl_A0_seg(offsetof(CPUX86State,segs[override].base));
2596 2c0262af bellard
            }
2597 2c0262af bellard
        }
2598 2c0262af bellard
        if ((b & 2) == 0) {
2599 2c0262af bellard
            gen_op_ld_T0_A0[ot + s->mem_index]();
2600 2c0262af bellard
            gen_op_mov_reg_T0[ot][R_EAX]();
2601 2c0262af bellard
        } else {
2602 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][R_EAX]();
2603 2c0262af bellard
            gen_op_st_T0_A0[ot + s->mem_index]();
2604 2c0262af bellard
        }
2605 2c0262af bellard
        break;
2606 2c0262af bellard
    case 0xd7: /* xlat */
2607 2c0262af bellard
        gen_op_movl_A0_reg[R_EBX]();
2608 2c0262af bellard
        gen_op_addl_A0_AL();
2609 2c0262af bellard
        if (s->aflag == 0)
2610 2c0262af bellard
            gen_op_andl_A0_ffff();
2611 2c0262af bellard
        /* handle override */
2612 2c0262af bellard
        {
2613 2c0262af bellard
            int override, must_add_seg;
2614 2c0262af bellard
            must_add_seg = s->addseg;
2615 2c0262af bellard
            override = R_DS;
2616 2c0262af bellard
            if (s->override >= 0) {
2617 2c0262af bellard
                override = s->override;
2618 2c0262af bellard
                must_add_seg = 1;
2619 2c0262af bellard
            } else {
2620 2c0262af bellard
                override = R_DS;
2621 2c0262af bellard
            }
2622 2c0262af bellard
            if (must_add_seg) {
2623 2c0262af bellard
                gen_op_addl_A0_seg(offsetof(CPUX86State,segs[override].base));
2624 2c0262af bellard
            }
2625 2c0262af bellard
        }
2626 2c0262af bellard
        gen_op_ldu_T0_A0[OT_BYTE + s->mem_index]();
2627 2c0262af bellard
        gen_op_mov_reg_T0[OT_BYTE][R_EAX]();
2628 2c0262af bellard
        break;
2629 2c0262af bellard
    case 0xb0 ... 0xb7: /* mov R, Ib */
2630 2c0262af bellard
        val = insn_get(s, OT_BYTE);
2631 2c0262af bellard
        gen_op_movl_T0_im(val);
2632 2c0262af bellard
        gen_op_mov_reg_T0[OT_BYTE][b & 7]();
2633 2c0262af bellard
        break;
2634 2c0262af bellard
    case 0xb8 ... 0xbf: /* mov R, Iv */
2635 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
2636 2c0262af bellard
        val = insn_get(s, ot);
2637 2c0262af bellard
        reg = OR_EAX + (b & 7);
2638 2c0262af bellard
        gen_op_movl_T0_im(val);
2639 2c0262af bellard
        gen_op_mov_reg_T0[ot][reg]();
2640 2c0262af bellard
        break;
2641 2c0262af bellard
2642 2c0262af bellard
    case 0x91 ... 0x97: /* xchg R, EAX */
2643 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
2644 2c0262af bellard
        reg = b & 7;
2645 2c0262af bellard
        rm = R_EAX;
2646 2c0262af bellard
        goto do_xchg_reg;
2647 2c0262af bellard
    case 0x86:
2648 2c0262af bellard
    case 0x87: /* xchg Ev, Gv */
2649 2c0262af bellard
        if ((b & 1) == 0)
2650 2c0262af bellard
            ot = OT_BYTE;
2651 2c0262af bellard
        else
2652 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
2653 61382a50 bellard
        modrm = ldub_code(s->pc++);
2654 2c0262af bellard
        reg = (modrm >> 3) & 7;
2655 2c0262af bellard
        mod = (modrm >> 6) & 3;
2656 2c0262af bellard
        if (mod == 3) {
2657 2c0262af bellard
            rm = modrm & 7;
2658 2c0262af bellard
        do_xchg_reg:
2659 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][reg]();
2660 2c0262af bellard
            gen_op_mov_TN_reg[ot][1][rm]();
2661 2c0262af bellard
            gen_op_mov_reg_T0[ot][rm]();
2662 2c0262af bellard
            gen_op_mov_reg_T1[ot][reg]();
2663 2c0262af bellard
        } else {
2664 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2665 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][reg]();
2666 2c0262af bellard
            /* for xchg, lock is implicit */
2667 2c0262af bellard
            if (!(prefixes & PREFIX_LOCK))
2668 2c0262af bellard
                gen_op_lock();
2669 2c0262af bellard
            gen_op_ld_T1_A0[ot + s->mem_index]();
2670 2c0262af bellard
            gen_op_st_T0_A0[ot + s->mem_index]();
2671 2c0262af bellard
            if (!(prefixes & PREFIX_LOCK))
2672 2c0262af bellard
                gen_op_unlock();
2673 2c0262af bellard
            gen_op_mov_reg_T1[ot][reg]();
2674 2c0262af bellard
        }
2675 2c0262af bellard
        break;
2676 2c0262af bellard
    case 0xc4: /* les Gv */
2677 2c0262af bellard
        op = R_ES;
2678 2c0262af bellard
        goto do_lxx;
2679 2c0262af bellard
    case 0xc5: /* lds Gv */
2680 2c0262af bellard
        op = R_DS;
2681 2c0262af bellard
        goto do_lxx;
2682 2c0262af bellard
    case 0x1b2: /* lss Gv */
2683 2c0262af bellard
        op = R_SS;
2684 2c0262af bellard
        goto do_lxx;
2685 2c0262af bellard
    case 0x1b4: /* lfs Gv */
2686 2c0262af bellard
        op = R_FS;
2687 2c0262af bellard
        goto do_lxx;
2688 2c0262af bellard
    case 0x1b5: /* lgs Gv */
2689 2c0262af bellard
        op = R_GS;
2690 2c0262af bellard
    do_lxx:
2691 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
2692 61382a50 bellard
        modrm = ldub_code(s->pc++);
2693 2c0262af bellard
        reg = (modrm >> 3) & 7;
2694 2c0262af bellard
        mod = (modrm >> 6) & 3;
2695 2c0262af bellard
        if (mod == 3)
2696 2c0262af bellard
            goto illegal_op;
2697 2c0262af bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2698 2c0262af bellard
        gen_op_ld_T1_A0[ot + s->mem_index]();
2699 2c0262af bellard
        gen_op_addl_A0_im(1 << (ot - OT_WORD + 1));
2700 2c0262af bellard
        /* load the segment first to handle exceptions properly */
2701 61382a50 bellard
        gen_op_ldu_T0_A0[OT_WORD + s->mem_index]();
2702 2c0262af bellard
        gen_movl_seg_T0(s, op, pc_start - s->cs_base);
2703 2c0262af bellard
        /* then put the data */
2704 2c0262af bellard
        gen_op_mov_reg_T1[ot][reg]();
2705 2c0262af bellard
        if (s->is_jmp) {
2706 2c0262af bellard
            gen_op_jmp_im(s->pc - s->cs_base);
2707 2c0262af bellard
            gen_eob(s);
2708 2c0262af bellard
        }
2709 2c0262af bellard
        break;
2710 2c0262af bellard
        
2711 2c0262af bellard
        /************************/
2712 2c0262af bellard
        /* shifts */
2713 2c0262af bellard
    case 0xc0:
2714 2c0262af bellard
    case 0xc1:
2715 2c0262af bellard
        /* shift Ev,Ib */
2716 2c0262af bellard
        shift = 2;
2717 2c0262af bellard
    grp2:
2718 2c0262af bellard
        {
2719 2c0262af bellard
            if ((b & 1) == 0)
2720 2c0262af bellard
                ot = OT_BYTE;
2721 2c0262af bellard
            else
2722 2c0262af bellard
                ot = dflag ? OT_LONG : OT_WORD;
2723 2c0262af bellard
            
2724 61382a50 bellard
            modrm = ldub_code(s->pc++);
2725 2c0262af bellard
            mod = (modrm >> 6) & 3;
2726 2c0262af bellard
            rm = modrm & 7;
2727 2c0262af bellard
            op = (modrm >> 3) & 7;
2728 2c0262af bellard
            
2729 2c0262af bellard
            if (mod != 3) {
2730 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2731 2c0262af bellard
                opreg = OR_TMP0;
2732 2c0262af bellard
            } else {
2733 2c0262af bellard
                opreg = rm + OR_EAX;
2734 2c0262af bellard
            }
2735 2c0262af bellard
2736 2c0262af bellard
            /* simpler op */
2737 2c0262af bellard
            if (shift == 0) {
2738 2c0262af bellard
                gen_shift(s, op, ot, opreg, OR_ECX);
2739 2c0262af bellard
            } else {
2740 2c0262af bellard
                if (shift == 2) {
2741 61382a50 bellard
                    shift = ldub_code(s->pc++);
2742 2c0262af bellard
                }
2743 2c0262af bellard
                gen_shifti(s, op, ot, opreg, shift);
2744 2c0262af bellard
            }
2745 2c0262af bellard
        }
2746 2c0262af bellard
        break;
2747 2c0262af bellard
    case 0xd0:
2748 2c0262af bellard
    case 0xd1:
2749 2c0262af bellard
        /* shift Ev,1 */
2750 2c0262af bellard
        shift = 1;
2751 2c0262af bellard
        goto grp2;
2752 2c0262af bellard
    case 0xd2:
2753 2c0262af bellard
    case 0xd3:
2754 2c0262af bellard
        /* shift Ev,cl */
2755 2c0262af bellard
        shift = 0;
2756 2c0262af bellard
        goto grp2;
2757 2c0262af bellard
2758 2c0262af bellard
    case 0x1a4: /* shld imm */
2759 2c0262af bellard
        op = 0;
2760 2c0262af bellard
        shift = 1;
2761 2c0262af bellard
        goto do_shiftd;
2762 2c0262af bellard
    case 0x1a5: /* shld cl */
2763 2c0262af bellard
        op = 0;
2764 2c0262af bellard
        shift = 0;
2765 2c0262af bellard
        goto do_shiftd;
2766 2c0262af bellard
    case 0x1ac: /* shrd imm */
2767 2c0262af bellard
        op = 1;
2768 2c0262af bellard
        shift = 1;
2769 2c0262af bellard
        goto do_shiftd;
2770 2c0262af bellard
    case 0x1ad: /* shrd cl */
2771 2c0262af bellard
        op = 1;
2772 2c0262af bellard
        shift = 0;
2773 2c0262af bellard
    do_shiftd:
2774 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
2775 61382a50 bellard
        modrm = ldub_code(s->pc++);
2776 2c0262af bellard
        mod = (modrm >> 6) & 3;
2777 2c0262af bellard
        rm = modrm & 7;
2778 2c0262af bellard
        reg = (modrm >> 3) & 7;
2779 2c0262af bellard
        
2780 2c0262af bellard
        if (mod != 3) {
2781 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2782 2c0262af bellard
            gen_op_ld_T0_A0[ot + s->mem_index]();
2783 2c0262af bellard
        } else {
2784 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][rm]();
2785 2c0262af bellard
        }
2786 2c0262af bellard
        gen_op_mov_TN_reg[ot][1][reg]();
2787 2c0262af bellard
        
2788 2c0262af bellard
        if (shift) {
2789 61382a50 bellard
            val = ldub_code(s->pc++);
2790 2c0262af bellard
            val &= 0x1f;
2791 2c0262af bellard
            if (val) {
2792 2c0262af bellard
                if (mod == 3)
2793 4f31916f bellard
                    gen_op_shiftd_T0_T1_im_cc[ot][op](val);
2794 2c0262af bellard
                else
2795 4f31916f bellard
                    gen_op_shiftd_mem_T0_T1_im_cc[ot + s->mem_index][op](val);
2796 2c0262af bellard
                if (op == 0 && ot != OT_WORD)
2797 2c0262af bellard
                    s->cc_op = CC_OP_SHLB + ot;
2798 2c0262af bellard
                else
2799 2c0262af bellard
                    s->cc_op = CC_OP_SARB + ot;
2800 2c0262af bellard
            }
2801 2c0262af bellard
        } else {
2802 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
2803 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
2804 2c0262af bellard
            if (mod == 3)
2805 4f31916f bellard
                gen_op_shiftd_T0_T1_ECX_cc[ot][op]();
2806 2c0262af bellard
            else
2807 4f31916f bellard
                gen_op_shiftd_mem_T0_T1_ECX_cc[ot + s->mem_index][op]();
2808 2c0262af bellard
            s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
2809 2c0262af bellard
        }
2810 2c0262af bellard
        if (mod == 3) {
2811 2c0262af bellard
            gen_op_mov_reg_T0[ot][rm]();
2812 2c0262af bellard
        }
2813 2c0262af bellard
        break;
2814 2c0262af bellard
2815 2c0262af bellard
        /************************/
2816 2c0262af bellard
        /* floats */
2817 2c0262af bellard
    case 0xd8 ... 0xdf: 
2818 7eee2a50 bellard
        if (s->flags & (HF_EM_MASK | HF_TS_MASK)) {
2819 7eee2a50 bellard
            /* if CR0.EM or CR0.TS are set, generate an FPU exception */
2820 7eee2a50 bellard
            /* XXX: what to do if illegal op ? */
2821 7eee2a50 bellard
            gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
2822 7eee2a50 bellard
            break;
2823 7eee2a50 bellard
        }
2824 61382a50 bellard
        modrm = ldub_code(s->pc++);
2825 2c0262af bellard
        mod = (modrm >> 6) & 3;
2826 2c0262af bellard
        rm = modrm & 7;
2827 2c0262af bellard
        op = ((b & 7) << 3) | ((modrm >> 3) & 7);
2828 2c0262af bellard
        if (mod != 3) {
2829 2c0262af bellard
            /* memory op */
2830 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
2831 2c0262af bellard
            switch(op) {
2832 2c0262af bellard
            case 0x00 ... 0x07: /* fxxxs */
2833 2c0262af bellard
            case 0x10 ... 0x17: /* fixxxl */
2834 2c0262af bellard
            case 0x20 ... 0x27: /* fxxxl */
2835 2c0262af bellard
            case 0x30 ... 0x37: /* fixxx */
2836 2c0262af bellard
                {
2837 2c0262af bellard
                    int op1;
2838 2c0262af bellard
                    op1 = op & 7;
2839 2c0262af bellard
2840 2c0262af bellard
                    switch(op >> 4) {
2841 2c0262af bellard
                    case 0:
2842 2c0262af bellard
                        gen_op_flds_FT0_A0();
2843 2c0262af bellard
                        break;
2844 2c0262af bellard
                    case 1:
2845 2c0262af bellard
                        gen_op_fildl_FT0_A0();
2846 2c0262af bellard
                        break;
2847 2c0262af bellard
                    case 2:
2848 2c0262af bellard
                        gen_op_fldl_FT0_A0();
2849 2c0262af bellard
                        break;
2850 2c0262af bellard
                    case 3:
2851 2c0262af bellard
                    default:
2852 2c0262af bellard
                        gen_op_fild_FT0_A0();
2853 2c0262af bellard
                        break;
2854 2c0262af bellard
                    }
2855 2c0262af bellard
                    
2856 2c0262af bellard
                    gen_op_fp_arith_ST0_FT0[op1]();
2857 2c0262af bellard
                    if (op1 == 3) {
2858 2c0262af bellard
                        /* fcomp needs pop */
2859 2c0262af bellard
                        gen_op_fpop();
2860 2c0262af bellard
                    }
2861 2c0262af bellard
                }
2862 2c0262af bellard
                break;
2863 2c0262af bellard
            case 0x08: /* flds */
2864 2c0262af bellard
            case 0x0a: /* fsts */
2865 2c0262af bellard
            case 0x0b: /* fstps */
2866 2c0262af bellard
            case 0x18: /* fildl */
2867 2c0262af bellard
            case 0x1a: /* fistl */
2868 2c0262af bellard
            case 0x1b: /* fistpl */
2869 2c0262af bellard
            case 0x28: /* fldl */
2870 2c0262af bellard
            case 0x2a: /* fstl */
2871 2c0262af bellard
            case 0x2b: /* fstpl */
2872 2c0262af bellard
            case 0x38: /* filds */
2873 2c0262af bellard
            case 0x3a: /* fists */
2874 2c0262af bellard
            case 0x3b: /* fistps */
2875 2c0262af bellard
                
2876 2c0262af bellard
                switch(op & 7) {
2877 2c0262af bellard
                case 0:
2878 2c0262af bellard
                    switch(op >> 4) {
2879 2c0262af bellard
                    case 0:
2880 2c0262af bellard
                        gen_op_flds_ST0_A0();
2881 2c0262af bellard
                        break;
2882 2c0262af bellard
                    case 1:
2883 2c0262af bellard
                        gen_op_fildl_ST0_A0();
2884 2c0262af bellard
                        break;
2885 2c0262af bellard
                    case 2:
2886 2c0262af bellard
                        gen_op_fldl_ST0_A0();
2887 2c0262af bellard
                        break;
2888 2c0262af bellard
                    case 3:
2889 2c0262af bellard
                    default:
2890 2c0262af bellard
                        gen_op_fild_ST0_A0();
2891 2c0262af bellard
                        break;
2892 2c0262af bellard
                    }
2893 2c0262af bellard
                    break;
2894 2c0262af bellard
                default:
2895 2c0262af bellard
                    switch(op >> 4) {
2896 2c0262af bellard
                    case 0:
2897 2c0262af bellard
                        gen_op_fsts_ST0_A0();
2898 2c0262af bellard
                        break;
2899 2c0262af bellard
                    case 1:
2900 2c0262af bellard
                        gen_op_fistl_ST0_A0();
2901 2c0262af bellard
                        break;
2902 2c0262af bellard
                    case 2:
2903 2c0262af bellard
                        gen_op_fstl_ST0_A0();
2904 2c0262af bellard
                        break;
2905 2c0262af bellard
                    case 3:
2906 2c0262af bellard
                    default:
2907 2c0262af bellard
                        gen_op_fist_ST0_A0();
2908 2c0262af bellard
                        break;
2909 2c0262af bellard
                    }
2910 2c0262af bellard
                    if ((op & 7) == 3)
2911 2c0262af bellard
                        gen_op_fpop();
2912 2c0262af bellard
                    break;
2913 2c0262af bellard
                }
2914 2c0262af bellard
                break;
2915 2c0262af bellard
            case 0x0c: /* fldenv mem */
2916 2c0262af bellard
                gen_op_fldenv_A0(s->dflag);
2917 2c0262af bellard
                break;
2918 2c0262af bellard
            case 0x0d: /* fldcw mem */
2919 2c0262af bellard
                gen_op_fldcw_A0();
2920 2c0262af bellard
                break;
2921 2c0262af bellard
            case 0x0e: /* fnstenv mem */
2922 2c0262af bellard
                gen_op_fnstenv_A0(s->dflag);
2923 2c0262af bellard
                break;
2924 2c0262af bellard
            case 0x0f: /* fnstcw mem */
2925 2c0262af bellard
                gen_op_fnstcw_A0();
2926 2c0262af bellard
                break;
2927 2c0262af bellard
            case 0x1d: /* fldt mem */
2928 2c0262af bellard
                gen_op_fldt_ST0_A0();
2929 2c0262af bellard
                break;
2930 2c0262af bellard
            case 0x1f: /* fstpt mem */
2931 2c0262af bellard
                gen_op_fstt_ST0_A0();
2932 2c0262af bellard
                gen_op_fpop();
2933 2c0262af bellard
                break;
2934 2c0262af bellard
            case 0x2c: /* frstor mem */
2935 2c0262af bellard
                gen_op_frstor_A0(s->dflag);
2936 2c0262af bellard
                break;
2937 2c0262af bellard
            case 0x2e: /* fnsave mem */
2938 2c0262af bellard
                gen_op_fnsave_A0(s->dflag);
2939 2c0262af bellard
                break;
2940 2c0262af bellard
            case 0x2f: /* fnstsw mem */
2941 2c0262af bellard
                gen_op_fnstsw_A0();
2942 2c0262af bellard
                break;
2943 2c0262af bellard
            case 0x3c: /* fbld */
2944 2c0262af bellard
                gen_op_fbld_ST0_A0();
2945 2c0262af bellard
                break;
2946 2c0262af bellard
            case 0x3e: /* fbstp */
2947 2c0262af bellard
                gen_op_fbst_ST0_A0();
2948 2c0262af bellard
                gen_op_fpop();
2949 2c0262af bellard
                break;
2950 2c0262af bellard
            case 0x3d: /* fildll */
2951 2c0262af bellard
                gen_op_fildll_ST0_A0();
2952 2c0262af bellard
                break;
2953 2c0262af bellard
            case 0x3f: /* fistpll */
2954 2c0262af bellard
                gen_op_fistll_ST0_A0();
2955 2c0262af bellard
                gen_op_fpop();
2956 2c0262af bellard
                break;
2957 2c0262af bellard
            default:
2958 2c0262af bellard
                goto illegal_op;
2959 2c0262af bellard
            }
2960 2c0262af bellard
        } else {
2961 2c0262af bellard
            /* register float ops */
2962 2c0262af bellard
            opreg = rm;
2963 2c0262af bellard
2964 2c0262af bellard
            switch(op) {
2965 2c0262af bellard
            case 0x08: /* fld sti */
2966 2c0262af bellard
                gen_op_fpush();
2967 2c0262af bellard
                gen_op_fmov_ST0_STN((opreg + 1) & 7);
2968 2c0262af bellard
                break;
2969 2c0262af bellard
            case 0x09: /* fxchg sti */
2970 2c0262af bellard
                gen_op_fxchg_ST0_STN(opreg);
2971 2c0262af bellard
                break;
2972 2c0262af bellard
            case 0x0a: /* grp d9/2 */
2973 2c0262af bellard
                switch(rm) {
2974 2c0262af bellard
                case 0: /* fnop */
2975 2c0262af bellard
                    break;
2976 2c0262af bellard
                default:
2977 2c0262af bellard
                    goto illegal_op;
2978 2c0262af bellard
                }
2979 2c0262af bellard
                break;
2980 2c0262af bellard
            case 0x0c: /* grp d9/4 */
2981 2c0262af bellard
                switch(rm) {
2982 2c0262af bellard
                case 0: /* fchs */
2983 2c0262af bellard
                    gen_op_fchs_ST0();
2984 2c0262af bellard
                    break;
2985 2c0262af bellard
                case 1: /* fabs */
2986 2c0262af bellard
                    gen_op_fabs_ST0();
2987 2c0262af bellard
                    break;
2988 2c0262af bellard
                case 4: /* ftst */
2989 2c0262af bellard
                    gen_op_fldz_FT0();
2990 2c0262af bellard
                    gen_op_fcom_ST0_FT0();
2991 2c0262af bellard
                    break;
2992 2c0262af bellard
                case 5: /* fxam */
2993 2c0262af bellard
                    gen_op_fxam_ST0();
2994 2c0262af bellard
                    break;
2995 2c0262af bellard
                default:
2996 2c0262af bellard
                    goto illegal_op;
2997 2c0262af bellard
                }
2998 2c0262af bellard
                break;
2999 2c0262af bellard
            case 0x0d: /* grp d9/5 */
3000 2c0262af bellard
                {
3001 2c0262af bellard
                    switch(rm) {
3002 2c0262af bellard
                    case 0:
3003 2c0262af bellard
                        gen_op_fpush();
3004 2c0262af bellard
                        gen_op_fld1_ST0();
3005 2c0262af bellard
                        break;
3006 2c0262af bellard
                    case 1:
3007 2c0262af bellard
                        gen_op_fpush();
3008 2c0262af bellard
                        gen_op_fldl2t_ST0();
3009 2c0262af bellard
                        break;
3010 2c0262af bellard
                    case 2:
3011 2c0262af bellard
                        gen_op_fpush();
3012 2c0262af bellard
                        gen_op_fldl2e_ST0();
3013 2c0262af bellard
                        break;
3014 2c0262af bellard
                    case 3:
3015 2c0262af bellard
                        gen_op_fpush();
3016 2c0262af bellard
                        gen_op_fldpi_ST0();
3017 2c0262af bellard
                        break;
3018 2c0262af bellard
                    case 4:
3019 2c0262af bellard
                        gen_op_fpush();
3020 2c0262af bellard
                        gen_op_fldlg2_ST0();
3021 2c0262af bellard
                        break;
3022 2c0262af bellard
                    case 5:
3023 2c0262af bellard
                        gen_op_fpush();
3024 2c0262af bellard
                        gen_op_fldln2_ST0();
3025 2c0262af bellard
                        break;
3026 2c0262af bellard
                    case 6:
3027 2c0262af bellard
                        gen_op_fpush();
3028 2c0262af bellard
                        gen_op_fldz_ST0();
3029 2c0262af bellard
                        break;
3030 2c0262af bellard
                    default:
3031 2c0262af bellard
                        goto illegal_op;
3032 2c0262af bellard
                    }
3033 2c0262af bellard
                }
3034 2c0262af bellard
                break;
3035 2c0262af bellard
            case 0x0e: /* grp d9/6 */
3036 2c0262af bellard
                switch(rm) {
3037 2c0262af bellard
                case 0: /* f2xm1 */
3038 2c0262af bellard
                    gen_op_f2xm1();
3039 2c0262af bellard
                    break;
3040 2c0262af bellard
                case 1: /* fyl2x */
3041 2c0262af bellard
                    gen_op_fyl2x();
3042 2c0262af bellard
                    break;
3043 2c0262af bellard
                case 2: /* fptan */
3044 2c0262af bellard
                    gen_op_fptan();
3045 2c0262af bellard
                    break;
3046 2c0262af bellard
                case 3: /* fpatan */
3047 2c0262af bellard
                    gen_op_fpatan();
3048 2c0262af bellard
                    break;
3049 2c0262af bellard
                case 4: /* fxtract */
3050 2c0262af bellard
                    gen_op_fxtract();
3051 2c0262af bellard
                    break;
3052 2c0262af bellard
                case 5: /* fprem1 */
3053 2c0262af bellard
                    gen_op_fprem1();
3054 2c0262af bellard
                    break;
3055 2c0262af bellard
                case 6: /* fdecstp */
3056 2c0262af bellard
                    gen_op_fdecstp();
3057 2c0262af bellard
                    break;
3058 2c0262af bellard
                default:
3059 2c0262af bellard
                case 7: /* fincstp */
3060 2c0262af bellard
                    gen_op_fincstp();
3061 2c0262af bellard
                    break;
3062 2c0262af bellard
                }
3063 2c0262af bellard
                break;
3064 2c0262af bellard
            case 0x0f: /* grp d9/7 */
3065 2c0262af bellard
                switch(rm) {
3066 2c0262af bellard
                case 0: /* fprem */
3067 2c0262af bellard
                    gen_op_fprem();
3068 2c0262af bellard
                    break;
3069 2c0262af bellard
                case 1: /* fyl2xp1 */
3070 2c0262af bellard
                    gen_op_fyl2xp1();
3071 2c0262af bellard
                    break;
3072 2c0262af bellard
                case 2: /* fsqrt */
3073 2c0262af bellard
                    gen_op_fsqrt();
3074 2c0262af bellard
                    break;
3075 2c0262af bellard
                case 3: /* fsincos */
3076 2c0262af bellard
                    gen_op_fsincos();
3077 2c0262af bellard
                    break;
3078 2c0262af bellard
                case 5: /* fscale */
3079 2c0262af bellard
                    gen_op_fscale();
3080 2c0262af bellard
                    break;
3081 2c0262af bellard
                case 4: /* frndint */
3082 2c0262af bellard
                    gen_op_frndint();
3083 2c0262af bellard
                    break;
3084 2c0262af bellard
                case 6: /* fsin */
3085 2c0262af bellard
                    gen_op_fsin();
3086 2c0262af bellard
                    break;
3087 2c0262af bellard
                default:
3088 2c0262af bellard
                case 7: /* fcos */
3089 2c0262af bellard
                    gen_op_fcos();
3090 2c0262af bellard
                    break;
3091 2c0262af bellard
                }
3092 2c0262af bellard
                break;
3093 2c0262af bellard
            case 0x00: case 0x01: case 0x04 ... 0x07: /* fxxx st, sti */
3094 2c0262af bellard
            case 0x20: case 0x21: case 0x24 ... 0x27: /* fxxx sti, st */
3095 2c0262af bellard
            case 0x30: case 0x31: case 0x34 ... 0x37: /* fxxxp sti, st */
3096 2c0262af bellard
                {
3097 2c0262af bellard
                    int op1;
3098 2c0262af bellard
                    
3099 2c0262af bellard
                    op1 = op & 7;
3100 2c0262af bellard
                    if (op >= 0x20) {
3101 2c0262af bellard
                        gen_op_fp_arith_STN_ST0[op1](opreg);
3102 2c0262af bellard
                        if (op >= 0x30)
3103 2c0262af bellard
                            gen_op_fpop();
3104 2c0262af bellard
                    } else {
3105 2c0262af bellard
                        gen_op_fmov_FT0_STN(opreg);
3106 2c0262af bellard
                        gen_op_fp_arith_ST0_FT0[op1]();
3107 2c0262af bellard
                    }
3108 2c0262af bellard
                }
3109 2c0262af bellard
                break;
3110 2c0262af bellard
            case 0x02: /* fcom */
3111 2c0262af bellard
                gen_op_fmov_FT0_STN(opreg);
3112 2c0262af bellard
                gen_op_fcom_ST0_FT0();
3113 2c0262af bellard
                break;
3114 2c0262af bellard
            case 0x03: /* fcomp */
3115 2c0262af bellard
                gen_op_fmov_FT0_STN(opreg);
3116 2c0262af bellard
                gen_op_fcom_ST0_FT0();
3117 2c0262af bellard
                gen_op_fpop();
3118 2c0262af bellard
                break;
3119 2c0262af bellard
            case 0x15: /* da/5 */
3120 2c0262af bellard
                switch(rm) {
3121 2c0262af bellard
                case 1: /* fucompp */
3122 2c0262af bellard
                    gen_op_fmov_FT0_STN(1);
3123 2c0262af bellard
                    gen_op_fucom_ST0_FT0();
3124 2c0262af bellard
                    gen_op_fpop();
3125 2c0262af bellard
                    gen_op_fpop();
3126 2c0262af bellard
                    break;
3127 2c0262af bellard
                default:
3128 2c0262af bellard
                    goto illegal_op;
3129 2c0262af bellard
                }
3130 2c0262af bellard
                break;
3131 2c0262af bellard
            case 0x1c:
3132 2c0262af bellard
                switch(rm) {
3133 2c0262af bellard
                case 0: /* feni (287 only, just do nop here) */
3134 2c0262af bellard
                    break;
3135 2c0262af bellard
                case 1: /* fdisi (287 only, just do nop here) */
3136 2c0262af bellard
                    break;
3137 2c0262af bellard
                case 2: /* fclex */
3138 2c0262af bellard
                    gen_op_fclex();
3139 2c0262af bellard
                    break;
3140 2c0262af bellard
                case 3: /* fninit */
3141 2c0262af bellard
                    gen_op_fninit();
3142 2c0262af bellard
                    break;
3143 2c0262af bellard
                case 4: /* fsetpm (287 only, just do nop here) */
3144 2c0262af bellard
                    break;
3145 2c0262af bellard
                default:
3146 2c0262af bellard
                    goto illegal_op;
3147 2c0262af bellard
                }
3148 2c0262af bellard
                break;
3149 2c0262af bellard
            case 0x1d: /* fucomi */
3150 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
3151 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
3152 2c0262af bellard
                gen_op_fmov_FT0_STN(opreg);
3153 2c0262af bellard
                gen_op_fucomi_ST0_FT0();
3154 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
3155 2c0262af bellard
                break;
3156 2c0262af bellard
            case 0x1e: /* fcomi */
3157 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
3158 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
3159 2c0262af bellard
                gen_op_fmov_FT0_STN(opreg);
3160 2c0262af bellard
                gen_op_fcomi_ST0_FT0();
3161 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
3162 2c0262af bellard
                break;
3163 2c0262af bellard
            case 0x2a: /* fst sti */
3164 2c0262af bellard
                gen_op_fmov_STN_ST0(opreg);
3165 2c0262af bellard
                break;
3166 2c0262af bellard
            case 0x2b: /* fstp sti */
3167 2c0262af bellard
                gen_op_fmov_STN_ST0(opreg);
3168 2c0262af bellard
                gen_op_fpop();
3169 2c0262af bellard
                break;
3170 2c0262af bellard
            case 0x2c: /* fucom st(i) */
3171 2c0262af bellard
                gen_op_fmov_FT0_STN(opreg);
3172 2c0262af bellard
                gen_op_fucom_ST0_FT0();
3173 2c0262af bellard
                break;
3174 2c0262af bellard
            case 0x2d: /* fucomp st(i) */
3175 2c0262af bellard
                gen_op_fmov_FT0_STN(opreg);
3176 2c0262af bellard
                gen_op_fucom_ST0_FT0();
3177 2c0262af bellard
                gen_op_fpop();
3178 2c0262af bellard
                break;
3179 2c0262af bellard
            case 0x33: /* de/3 */
3180 2c0262af bellard
                switch(rm) {
3181 2c0262af bellard
                case 1: /* fcompp */
3182 2c0262af bellard
                    gen_op_fmov_FT0_STN(1);
3183 2c0262af bellard
                    gen_op_fcom_ST0_FT0();
3184 2c0262af bellard
                    gen_op_fpop();
3185 2c0262af bellard
                    gen_op_fpop();
3186 2c0262af bellard
                    break;
3187 2c0262af bellard
                default:
3188 2c0262af bellard
                    goto illegal_op;
3189 2c0262af bellard
                }
3190 2c0262af bellard
                break;
3191 2c0262af bellard
            case 0x3c: /* df/4 */
3192 2c0262af bellard
                switch(rm) {
3193 2c0262af bellard
                case 0:
3194 2c0262af bellard
                    gen_op_fnstsw_EAX();
3195 2c0262af bellard
                    break;
3196 2c0262af bellard
                default:
3197 2c0262af bellard
                    goto illegal_op;
3198 2c0262af bellard
                }
3199 2c0262af bellard
                break;
3200 2c0262af bellard
            case 0x3d: /* fucomip */
3201 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
3202 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
3203 2c0262af bellard
                gen_op_fmov_FT0_STN(opreg);
3204 2c0262af bellard
                gen_op_fucomi_ST0_FT0();
3205 2c0262af bellard
                gen_op_fpop();
3206 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
3207 2c0262af bellard
                break;
3208 2c0262af bellard
            case 0x3e: /* fcomip */
3209 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
3210 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
3211 2c0262af bellard
                gen_op_fmov_FT0_STN(opreg);
3212 2c0262af bellard
                gen_op_fcomi_ST0_FT0();
3213 2c0262af bellard
                gen_op_fpop();
3214 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
3215 2c0262af bellard
                break;
3216 a2cc3b24 bellard
            case 0x10 ... 0x13: /* fcmovxx */
3217 a2cc3b24 bellard
            case 0x18 ... 0x1b:
3218 a2cc3b24 bellard
                {
3219 a2cc3b24 bellard
                    int op1;
3220 a2cc3b24 bellard
                    const static uint8_t fcmov_cc[8] = {
3221 a2cc3b24 bellard
                        (JCC_B << 1),
3222 a2cc3b24 bellard
                        (JCC_Z << 1),
3223 a2cc3b24 bellard
                        (JCC_BE << 1),
3224 a2cc3b24 bellard
                        (JCC_P << 1),
3225 a2cc3b24 bellard
                    };
3226 a2cc3b24 bellard
                    op1 = fcmov_cc[op & 3] | ((op >> 3) & 1);
3227 a2cc3b24 bellard
                    gen_setcc(s, op1);
3228 a2cc3b24 bellard
                    gen_op_fcmov_ST0_STN_T0(opreg);
3229 a2cc3b24 bellard
                }
3230 a2cc3b24 bellard
                break;
3231 2c0262af bellard
            default:
3232 2c0262af bellard
                goto illegal_op;
3233 2c0262af bellard
            }
3234 2c0262af bellard
        }
3235 7eee2a50 bellard
#ifdef USE_CODE_COPY
3236 7eee2a50 bellard
        s->tb->cflags |= CF_TB_FP_USED;
3237 7eee2a50 bellard
#endif
3238 2c0262af bellard
        break;
3239 2c0262af bellard
        /************************/
3240 2c0262af bellard
        /* string ops */
3241 2c0262af bellard
3242 2c0262af bellard
    case 0xa4: /* movsS */
3243 2c0262af bellard
    case 0xa5:
3244 2c0262af bellard
        if ((b & 1) == 0)
3245 2c0262af bellard
            ot = OT_BYTE;
3246 2c0262af bellard
        else
3247 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
3248 2c0262af bellard
3249 2c0262af bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
3250 2c0262af bellard
            gen_repz_movs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
3251 2c0262af bellard
        } else {
3252 2c0262af bellard
            gen_movs(s, ot);
3253 2c0262af bellard
        }
3254 2c0262af bellard
        break;
3255 2c0262af bellard
        
3256 2c0262af bellard
    case 0xaa: /* stosS */
3257 2c0262af bellard
    case 0xab:
3258 2c0262af bellard
        if ((b & 1) == 0)
3259 2c0262af bellard
            ot = OT_BYTE;
3260 2c0262af bellard
        else
3261 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
3262 2c0262af bellard
3263 2c0262af bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
3264 2c0262af bellard
            gen_repz_stos(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
3265 2c0262af bellard
        } else {
3266 2c0262af bellard
            gen_stos(s, ot);
3267 2c0262af bellard
        }
3268 2c0262af bellard
        break;
3269 2c0262af bellard
    case 0xac: /* lodsS */
3270 2c0262af bellard
    case 0xad:
3271 2c0262af bellard
        if ((b & 1) == 0)
3272 2c0262af bellard
            ot = OT_BYTE;
3273 2c0262af bellard
        else
3274 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
3275 2c0262af bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
3276 2c0262af bellard
            gen_repz_lods(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
3277 2c0262af bellard
        } else {
3278 2c0262af bellard
            gen_lods(s, ot);
3279 2c0262af bellard
        }
3280 2c0262af bellard
        break;
3281 2c0262af bellard
    case 0xae: /* scasS */
3282 2c0262af bellard
    case 0xaf:
3283 2c0262af bellard
        if ((b & 1) == 0)
3284 2c0262af bellard
            ot = OT_BYTE;
3285 2c0262af bellard
        else
3286 2c0262af bellard
                ot = dflag ? OT_LONG : OT_WORD;
3287 2c0262af bellard
        if (prefixes & PREFIX_REPNZ) {
3288 2c0262af bellard
            gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1);
3289 2c0262af bellard
        } else if (prefixes & PREFIX_REPZ) {
3290 2c0262af bellard
            gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0);
3291 2c0262af bellard
        } else {
3292 2c0262af bellard
            gen_scas(s, ot);
3293 2c0262af bellard
            s->cc_op = CC_OP_SUBB + ot;
3294 2c0262af bellard
        }
3295 2c0262af bellard
        break;
3296 2c0262af bellard
3297 2c0262af bellard
    case 0xa6: /* cmpsS */
3298 2c0262af bellard
    case 0xa7:
3299 2c0262af bellard
        if ((b & 1) == 0)
3300 2c0262af bellard
            ot = OT_BYTE;
3301 2c0262af bellard
        else
3302 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
3303 2c0262af bellard
        if (prefixes & PREFIX_REPNZ) {
3304 2c0262af bellard
            gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1);
3305 2c0262af bellard
        } else if (prefixes & PREFIX_REPZ) {
3306 2c0262af bellard
            gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0);
3307 2c0262af bellard
        } else {
3308 2c0262af bellard
            gen_cmps(s, ot);
3309 2c0262af bellard
            s->cc_op = CC_OP_SUBB + ot;
3310 2c0262af bellard
        }
3311 2c0262af bellard
        break;
3312 2c0262af bellard
    case 0x6c: /* insS */
3313 2c0262af bellard
    case 0x6d:
3314 f115e911 bellard
        if ((b & 1) == 0)
3315 f115e911 bellard
            ot = OT_BYTE;
3316 f115e911 bellard
        else
3317 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
3318 f115e911 bellard
        gen_check_io(s, ot, 1, pc_start - s->cs_base);
3319 f115e911 bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
3320 f115e911 bellard
            gen_repz_ins(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
3321 2c0262af bellard
        } else {
3322 f115e911 bellard
            gen_ins(s, ot);
3323 2c0262af bellard
        }
3324 2c0262af bellard
        break;
3325 2c0262af bellard
    case 0x6e: /* outsS */
3326 2c0262af bellard
    case 0x6f:
3327 f115e911 bellard
        if ((b & 1) == 0)
3328 f115e911 bellard
            ot = OT_BYTE;
3329 f115e911 bellard
        else
3330 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
3331 f115e911 bellard
        gen_check_io(s, ot, 1, pc_start - s->cs_base);
3332 f115e911 bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
3333 f115e911 bellard
            gen_repz_outs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
3334 2c0262af bellard
        } else {
3335 f115e911 bellard
            gen_outs(s, ot);
3336 2c0262af bellard
        }
3337 2c0262af bellard
        break;
3338 2c0262af bellard
3339 2c0262af bellard
        /************************/
3340 2c0262af bellard
        /* port I/O */
3341 2c0262af bellard
    case 0xe4:
3342 2c0262af bellard
    case 0xe5:
3343 f115e911 bellard
        if ((b & 1) == 0)
3344 f115e911 bellard
            ot = OT_BYTE;
3345 f115e911 bellard
        else
3346 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
3347 f115e911 bellard
        val = ldub_code(s->pc++);
3348 f115e911 bellard
        gen_op_movl_T0_im(val);
3349 f115e911 bellard
        gen_check_io(s, ot, 0, pc_start - s->cs_base);
3350 f115e911 bellard
        gen_op_in[ot]();
3351 f115e911 bellard
        gen_op_mov_reg_T1[ot][R_EAX]();
3352 2c0262af bellard
        break;
3353 2c0262af bellard
    case 0xe6:
3354 2c0262af bellard
    case 0xe7:
3355 f115e911 bellard
        if ((b & 1) == 0)
3356 f115e911 bellard
            ot = OT_BYTE;
3357 f115e911 bellard
        else
3358 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
3359 f115e911 bellard
        val = ldub_code(s->pc++);
3360 f115e911 bellard
        gen_op_movl_T0_im(val);
3361 f115e911 bellard
        gen_check_io(s, ot, 0, pc_start - s->cs_base);
3362 f115e911 bellard
        gen_op_mov_TN_reg[ot][1][R_EAX]();
3363 f115e911 bellard
        gen_op_out[ot]();
3364 2c0262af bellard
        break;
3365 2c0262af bellard
    case 0xec:
3366 2c0262af bellard
    case 0xed:
3367 f115e911 bellard
        if ((b & 1) == 0)
3368 f115e911 bellard
            ot = OT_BYTE;
3369 f115e911 bellard
        else
3370 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
3371 f115e911 bellard
        gen_op_mov_TN_reg[OT_WORD][0][R_EDX]();
3372 4f31916f bellard
        gen_op_andl_T0_ffff();
3373 f115e911 bellard
        gen_check_io(s, ot, 0, pc_start - s->cs_base);
3374 f115e911 bellard
        gen_op_in[ot]();
3375 f115e911 bellard
        gen_op_mov_reg_T1[ot][R_EAX]();
3376 2c0262af bellard
        break;
3377 2c0262af bellard
    case 0xee:
3378 2c0262af bellard
    case 0xef:
3379 f115e911 bellard
        if ((b & 1) == 0)
3380 f115e911 bellard
            ot = OT_BYTE;
3381 f115e911 bellard
        else
3382 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
3383 f115e911 bellard
        gen_op_mov_TN_reg[OT_WORD][0][R_EDX]();
3384 4f31916f bellard
        gen_op_andl_T0_ffff();
3385 f115e911 bellard
        gen_check_io(s, ot, 0, pc_start - s->cs_base);
3386 f115e911 bellard
        gen_op_mov_TN_reg[ot][1][R_EAX]();
3387 f115e911 bellard
        gen_op_out[ot]();
3388 2c0262af bellard
        break;
3389 2c0262af bellard
3390 2c0262af bellard
        /************************/
3391 2c0262af bellard
        /* control */
3392 2c0262af bellard
    case 0xc2: /* ret im */
3393 61382a50 bellard
        val = ldsw_code(s->pc);
3394 2c0262af bellard
        s->pc += 2;
3395 2c0262af bellard
        gen_pop_T0(s);
3396 2c0262af bellard
        gen_stack_update(s, val + (2 << s->dflag));
3397 2c0262af bellard
        if (s->dflag == 0)
3398 2c0262af bellard
            gen_op_andl_T0_ffff();
3399 2c0262af bellard
        gen_op_jmp_T0();
3400 2c0262af bellard
        gen_eob(s);
3401 2c0262af bellard
        break;
3402 2c0262af bellard
    case 0xc3: /* ret */
3403 2c0262af bellard
        gen_pop_T0(s);
3404 2c0262af bellard
        gen_pop_update(s);
3405 2c0262af bellard
        if (s->dflag == 0)
3406 2c0262af bellard
            gen_op_andl_T0_ffff();
3407 2c0262af bellard
        gen_op_jmp_T0();
3408 2c0262af bellard
        gen_eob(s);
3409 2c0262af bellard
        break;
3410 2c0262af bellard
    case 0xca: /* lret im */
3411 61382a50 bellard
        val = ldsw_code(s->pc);
3412 2c0262af bellard
        s->pc += 2;
3413 2c0262af bellard
    do_lret:
3414 2c0262af bellard
        if (s->pe && !s->vm86) {
3415 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
3416 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
3417 2c0262af bellard
            gen_op_jmp_im(pc_start - s->cs_base);
3418 2c0262af bellard
            gen_op_lret_protected(s->dflag, val);
3419 2c0262af bellard
        } else {
3420 2c0262af bellard
            gen_stack_A0(s);
3421 2c0262af bellard
            /* pop offset */
3422 2c0262af bellard
            gen_op_ld_T0_A0[1 + s->dflag + s->mem_index]();
3423 2c0262af bellard
            if (s->dflag == 0)
3424 2c0262af bellard
                gen_op_andl_T0_ffff();
3425 2c0262af bellard
            /* NOTE: keeping EIP updated is not a problem in case of
3426 2c0262af bellard
               exception */
3427 2c0262af bellard
            gen_op_jmp_T0();
3428 2c0262af bellard
            /* pop selector */
3429 2c0262af bellard
            gen_op_addl_A0_im(2 << s->dflag);
3430 2c0262af bellard
            gen_op_ld_T0_A0[1 + s->dflag + s->mem_index]();
3431 2c0262af bellard
            gen_op_movl_seg_T0_vm(offsetof(CPUX86State,segs[R_CS]));
3432 2c0262af bellard
            /* add stack offset */
3433 2c0262af bellard
            gen_stack_update(s, val + (4 << s->dflag));
3434 2c0262af bellard
        }
3435 2c0262af bellard
        gen_eob(s);
3436 2c0262af bellard
        break;
3437 2c0262af bellard
    case 0xcb: /* lret */
3438 2c0262af bellard
        val = 0;
3439 2c0262af bellard
        goto do_lret;
3440 2c0262af bellard
    case 0xcf: /* iret */
3441 2c0262af bellard
        if (!s->pe) {
3442 2c0262af bellard
            /* real mode */
3443 2c0262af bellard
            gen_op_iret_real(s->dflag);
3444 2c0262af bellard
            s->cc_op = CC_OP_EFLAGS;
3445 f115e911 bellard
        } else if (s->vm86) {
3446 f115e911 bellard
            if (s->iopl != 3) {
3447 f115e911 bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3448 f115e911 bellard
            } else {
3449 f115e911 bellard
                gen_op_iret_real(s->dflag);
3450 f115e911 bellard
                s->cc_op = CC_OP_EFLAGS;
3451 f115e911 bellard
            }
3452 2c0262af bellard
        } else {
3453 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
3454 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
3455 2c0262af bellard
            gen_op_jmp_im(pc_start - s->cs_base);
3456 08cea4ee bellard
            gen_op_iret_protected(s->dflag, s->pc - s->cs_base);
3457 2c0262af bellard
            s->cc_op = CC_OP_EFLAGS;
3458 2c0262af bellard
        }
3459 2c0262af bellard
        gen_eob(s);
3460 2c0262af bellard
        break;
3461 2c0262af bellard
    case 0xe8: /* call im */
3462 2c0262af bellard
        {
3463 2c0262af bellard
            unsigned int next_eip;
3464 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
3465 2c0262af bellard
            val = insn_get(s, ot);
3466 2c0262af bellard
            next_eip = s->pc - s->cs_base;
3467 2c0262af bellard
            val += next_eip;
3468 2c0262af bellard
            if (s->dflag == 0)
3469 2c0262af bellard
                val &= 0xffff;
3470 2c0262af bellard
            gen_op_movl_T0_im(next_eip);
3471 2c0262af bellard
            gen_push_T0(s);
3472 2c0262af bellard
            gen_jmp(s, val);
3473 2c0262af bellard
        }
3474 2c0262af bellard
        break;
3475 2c0262af bellard
    case 0x9a: /* lcall im */
3476 2c0262af bellard
        {
3477 2c0262af bellard
            unsigned int selector, offset;
3478 2c0262af bellard
3479 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
3480 2c0262af bellard
            offset = insn_get(s, ot);
3481 2c0262af bellard
            selector = insn_get(s, OT_WORD);
3482 2c0262af bellard
            
3483 2c0262af bellard
            gen_op_movl_T0_im(selector);
3484 2c0262af bellard
            gen_op_movl_T1_im(offset);
3485 2c0262af bellard
        }
3486 2c0262af bellard
        goto do_lcall;
3487 2c0262af bellard
    case 0xe9: /* jmp */
3488 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
3489 2c0262af bellard
        val = insn_get(s, ot);
3490 2c0262af bellard
        val += s->pc - s->cs_base;
3491 2c0262af bellard
        if (s->dflag == 0)
3492 2c0262af bellard
            val = val & 0xffff;
3493 2c0262af bellard
        gen_jmp(s, val);
3494 2c0262af bellard
        break;
3495 2c0262af bellard
    case 0xea: /* ljmp im */
3496 2c0262af bellard
        {
3497 2c0262af bellard
            unsigned int selector, offset;
3498 2c0262af bellard
3499 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
3500 2c0262af bellard
            offset = insn_get(s, ot);
3501 2c0262af bellard
            selector = insn_get(s, OT_WORD);
3502 2c0262af bellard
            
3503 2c0262af bellard
            gen_op_movl_T0_im(selector);
3504 2c0262af bellard
            gen_op_movl_T1_im(offset);
3505 2c0262af bellard
        }
3506 2c0262af bellard
        goto do_ljmp;
3507 2c0262af bellard
    case 0xeb: /* jmp Jb */
3508 2c0262af bellard
        val = (int8_t)insn_get(s, OT_BYTE);
3509 2c0262af bellard
        val += s->pc - s->cs_base;
3510 2c0262af bellard
        if (s->dflag == 0)
3511 2c0262af bellard
            val = val & 0xffff;
3512 2c0262af bellard
        gen_jmp(s, val);
3513 2c0262af bellard
        break;
3514 2c0262af bellard
    case 0x70 ... 0x7f: /* jcc Jb */
3515 2c0262af bellard
        val = (int8_t)insn_get(s, OT_BYTE);
3516 2c0262af bellard
        goto do_jcc;
3517 2c0262af bellard
    case 0x180 ... 0x18f: /* jcc Jv */
3518 2c0262af bellard
        if (dflag) {
3519 2c0262af bellard
            val = insn_get(s, OT_LONG);
3520 2c0262af bellard
        } else {
3521 2c0262af bellard
            val = (int16_t)insn_get(s, OT_WORD); 
3522 2c0262af bellard
        }
3523 2c0262af bellard
    do_jcc:
3524 2c0262af bellard
        next_eip = s->pc - s->cs_base;
3525 2c0262af bellard
        val += next_eip;
3526 2c0262af bellard
        if (s->dflag == 0)
3527 2c0262af bellard
            val &= 0xffff;
3528 2c0262af bellard
        gen_jcc(s, b, val, next_eip);
3529 2c0262af bellard
        break;
3530 2c0262af bellard
3531 2c0262af bellard
    case 0x190 ... 0x19f: /* setcc Gv */
3532 61382a50 bellard
        modrm = ldub_code(s->pc++);
3533 2c0262af bellard
        gen_setcc(s, b);
3534 2c0262af bellard
        gen_ldst_modrm(s, modrm, OT_BYTE, OR_TMP0, 1);
3535 2c0262af bellard
        break;
3536 2c0262af bellard
    case 0x140 ... 0x14f: /* cmov Gv, Ev */
3537 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
3538 61382a50 bellard
        modrm = ldub_code(s->pc++);
3539 2c0262af bellard
        reg = (modrm >> 3) & 7;
3540 2c0262af bellard
        mod = (modrm >> 6) & 3;
3541 2c0262af bellard
        gen_setcc(s, b);
3542 2c0262af bellard
        if (mod != 3) {
3543 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3544 2c0262af bellard
            gen_op_ld_T1_A0[ot + s->mem_index]();
3545 2c0262af bellard
        } else {
3546 2c0262af bellard
            rm = modrm & 7;
3547 2c0262af bellard
            gen_op_mov_TN_reg[ot][1][rm]();
3548 2c0262af bellard
        }
3549 2c0262af bellard
        gen_op_cmov_reg_T1_T0[ot - OT_WORD][reg]();
3550 2c0262af bellard
        break;
3551 2c0262af bellard
        
3552 2c0262af bellard
        /************************/
3553 2c0262af bellard
        /* flags */
3554 2c0262af bellard
    case 0x9c: /* pushf */
3555 2c0262af bellard
        if (s->vm86 && s->iopl != 3) {
3556 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3557 2c0262af bellard
        } else {
3558 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
3559 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
3560 2c0262af bellard
            gen_op_movl_T0_eflags();
3561 2c0262af bellard
            gen_push_T0(s);
3562 2c0262af bellard
        }
3563 2c0262af bellard
        break;
3564 2c0262af bellard
    case 0x9d: /* popf */
3565 2c0262af bellard
        if (s->vm86 && s->iopl != 3) {
3566 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3567 2c0262af bellard
        } else {
3568 2c0262af bellard
            gen_pop_T0(s);
3569 2c0262af bellard
            if (s->cpl == 0) {
3570 2c0262af bellard
                if (s->dflag) {
3571 2c0262af bellard
                    gen_op_movl_eflags_T0_cpl0();
3572 2c0262af bellard
                } else {
3573 2c0262af bellard
                    gen_op_movw_eflags_T0_cpl0();
3574 2c0262af bellard
                }
3575 2c0262af bellard
            } else {
3576 4136f33c bellard
                if (s->cpl <= s->iopl) {
3577 4136f33c bellard
                    if (s->dflag) {
3578 4136f33c bellard
                        gen_op_movl_eflags_T0_io();
3579 4136f33c bellard
                    } else {
3580 4136f33c bellard
                        gen_op_movw_eflags_T0_io();
3581 4136f33c bellard
                    }
3582 2c0262af bellard
                } else {
3583 4136f33c bellard
                    if (s->dflag) {
3584 4136f33c bellard
                        gen_op_movl_eflags_T0();
3585 4136f33c bellard
                    } else {
3586 4136f33c bellard
                        gen_op_movw_eflags_T0();
3587 4136f33c bellard
                    }
3588 2c0262af bellard
                }
3589 2c0262af bellard
            }
3590 2c0262af bellard
            gen_pop_update(s);
3591 2c0262af bellard
            s->cc_op = CC_OP_EFLAGS;
3592 2c0262af bellard
            /* abort translation because TF flag may change */
3593 2c0262af bellard
            gen_op_jmp_im(s->pc - s->cs_base);
3594 2c0262af bellard
            gen_eob(s);
3595 2c0262af bellard
        }
3596 2c0262af bellard
        break;
3597 2c0262af bellard
    case 0x9e: /* sahf */
3598 2c0262af bellard
        gen_op_mov_TN_reg[OT_BYTE][0][R_AH]();
3599 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3600 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3601 2c0262af bellard
        gen_op_movb_eflags_T0();
3602 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
3603 2c0262af bellard
        break;
3604 2c0262af bellard
    case 0x9f: /* lahf */
3605 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3606 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3607 2c0262af bellard
        gen_op_movl_T0_eflags();
3608 2c0262af bellard
        gen_op_mov_reg_T0[OT_BYTE][R_AH]();
3609 2c0262af bellard
        break;
3610 2c0262af bellard
    case 0xf5: /* cmc */
3611 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3612 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3613 2c0262af bellard
        gen_op_cmc();
3614 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
3615 2c0262af bellard
        break;
3616 2c0262af bellard
    case 0xf8: /* clc */
3617 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3618 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3619 2c0262af bellard
        gen_op_clc();
3620 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
3621 2c0262af bellard
        break;
3622 2c0262af bellard
    case 0xf9: /* stc */
3623 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3624 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3625 2c0262af bellard
        gen_op_stc();
3626 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
3627 2c0262af bellard
        break;
3628 2c0262af bellard
    case 0xfc: /* cld */
3629 2c0262af bellard
        gen_op_cld();
3630 2c0262af bellard
        break;
3631 2c0262af bellard
    case 0xfd: /* std */
3632 2c0262af bellard
        gen_op_std();
3633 2c0262af bellard
        break;
3634 2c0262af bellard
3635 2c0262af bellard
        /************************/
3636 2c0262af bellard
        /* bit operations */
3637 2c0262af bellard
    case 0x1ba: /* bt/bts/btr/btc Gv, im */
3638 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
3639 61382a50 bellard
        modrm = ldub_code(s->pc++);
3640 2c0262af bellard
        op = (modrm >> 3) & 7;
3641 2c0262af bellard
        mod = (modrm >> 6) & 3;
3642 2c0262af bellard
        rm = modrm & 7;
3643 2c0262af bellard
        if (mod != 3) {
3644 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3645 2c0262af bellard
            gen_op_ld_T0_A0[ot + s->mem_index]();
3646 2c0262af bellard
        } else {
3647 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][rm]();
3648 2c0262af bellard
        }
3649 2c0262af bellard
        /* load shift */
3650 61382a50 bellard
        val = ldub_code(s->pc++);
3651 2c0262af bellard
        gen_op_movl_T1_im(val);
3652 2c0262af bellard
        if (op < 4)
3653 2c0262af bellard
            goto illegal_op;
3654 2c0262af bellard
        op -= 4;
3655 2c0262af bellard
        gen_op_btx_T0_T1_cc[ot - OT_WORD][op]();
3656 2c0262af bellard
        s->cc_op = CC_OP_SARB + ot;
3657 2c0262af bellard
        if (op != 0) {
3658 2c0262af bellard
            if (mod != 3)
3659 2c0262af bellard
                gen_op_st_T0_A0[ot + s->mem_index]();
3660 2c0262af bellard
            else
3661 2c0262af bellard
                gen_op_mov_reg_T0[ot][rm]();
3662 2c0262af bellard
            gen_op_update_bt_cc();
3663 2c0262af bellard
        }
3664 2c0262af bellard
        break;
3665 2c0262af bellard
    case 0x1a3: /* bt Gv, Ev */
3666 2c0262af bellard
        op = 0;
3667 2c0262af bellard
        goto do_btx;
3668 2c0262af bellard
    case 0x1ab: /* bts */
3669 2c0262af bellard
        op = 1;
3670 2c0262af bellard
        goto do_btx;
3671 2c0262af bellard
    case 0x1b3: /* btr */
3672 2c0262af bellard
        op = 2;
3673 2c0262af bellard
        goto do_btx;
3674 2c0262af bellard
    case 0x1bb: /* btc */
3675 2c0262af bellard
        op = 3;
3676 2c0262af bellard
    do_btx:
3677 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
3678 61382a50 bellard
        modrm = ldub_code(s->pc++);
3679 2c0262af bellard
        reg = (modrm >> 3) & 7;
3680 2c0262af bellard
        mod = (modrm >> 6) & 3;
3681 2c0262af bellard
        rm = modrm & 7;
3682 2c0262af bellard
        gen_op_mov_TN_reg[OT_LONG][1][reg]();
3683 2c0262af bellard
        if (mod != 3) {
3684 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3685 2c0262af bellard
            /* specific case: we need to add a displacement */
3686 2c0262af bellard
            if (ot == OT_WORD)
3687 2c0262af bellard
                gen_op_add_bitw_A0_T1();
3688 2c0262af bellard
            else
3689 2c0262af bellard
                gen_op_add_bitl_A0_T1();
3690 2c0262af bellard
            gen_op_ld_T0_A0[ot + s->mem_index]();
3691 2c0262af bellard
        } else {
3692 2c0262af bellard
            gen_op_mov_TN_reg[ot][0][rm]();
3693 2c0262af bellard
        }
3694 2c0262af bellard
        gen_op_btx_T0_T1_cc[ot - OT_WORD][op]();
3695 2c0262af bellard
        s->cc_op = CC_OP_SARB + ot;
3696 2c0262af bellard
        if (op != 0) {
3697 2c0262af bellard
            if (mod != 3)
3698 2c0262af bellard
                gen_op_st_T0_A0[ot + s->mem_index]();
3699 2c0262af bellard
            else
3700 2c0262af bellard
                gen_op_mov_reg_T0[ot][rm]();
3701 2c0262af bellard
            gen_op_update_bt_cc();
3702 2c0262af bellard
        }
3703 2c0262af bellard
        break;
3704 2c0262af bellard
    case 0x1bc: /* bsf */
3705 2c0262af bellard
    case 0x1bd: /* bsr */
3706 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
3707 61382a50 bellard
        modrm = ldub_code(s->pc++);
3708 2c0262af bellard
        reg = (modrm >> 3) & 7;
3709 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
3710 2c0262af bellard
        gen_op_bsx_T0_cc[ot - OT_WORD][b & 1]();
3711 2c0262af bellard
        /* NOTE: we always write back the result. Intel doc says it is
3712 2c0262af bellard
           undefined if T0 == 0 */
3713 2c0262af bellard
        gen_op_mov_reg_T0[ot][reg]();
3714 2c0262af bellard
        s->cc_op = CC_OP_LOGICB + ot;
3715 2c0262af bellard
        break;
3716 2c0262af bellard
        /************************/
3717 2c0262af bellard
        /* bcd */
3718 2c0262af bellard
    case 0x27: /* daa */
3719 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3720 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3721 2c0262af bellard
        gen_op_daa();
3722 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
3723 2c0262af bellard
        break;
3724 2c0262af bellard
    case 0x2f: /* das */
3725 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3726 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3727 2c0262af bellard
        gen_op_das();
3728 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
3729 2c0262af bellard
        break;
3730 2c0262af bellard
    case 0x37: /* aaa */
3731 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3732 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3733 2c0262af bellard
        gen_op_aaa();
3734 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
3735 2c0262af bellard
        break;
3736 2c0262af bellard
    case 0x3f: /* aas */
3737 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3738 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3739 2c0262af bellard
        gen_op_aas();
3740 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
3741 2c0262af bellard
        break;
3742 2c0262af bellard
    case 0xd4: /* aam */
3743 61382a50 bellard
        val = ldub_code(s->pc++);
3744 2c0262af bellard
        gen_op_aam(val);
3745 2c0262af bellard
        s->cc_op = CC_OP_LOGICB;
3746 2c0262af bellard
        break;
3747 2c0262af bellard
    case 0xd5: /* aad */
3748 61382a50 bellard
        val = ldub_code(s->pc++);
3749 2c0262af bellard
        gen_op_aad(val);
3750 2c0262af bellard
        s->cc_op = CC_OP_LOGICB;
3751 2c0262af bellard
        break;
3752 2c0262af bellard
        /************************/
3753 2c0262af bellard
        /* misc */
3754 2c0262af bellard
    case 0x90: /* nop */
3755 ab1f142b bellard
        /* XXX: correct lock test for all insn */
3756 ab1f142b bellard
        if (prefixes & PREFIX_LOCK)
3757 ab1f142b bellard
            goto illegal_op;
3758 2c0262af bellard
        break;
3759 2c0262af bellard
    case 0x9b: /* fwait */
3760 7eee2a50 bellard
        if ((s->flags & (HF_MP_MASK | HF_TS_MASK)) == 
3761 7eee2a50 bellard
            (HF_MP_MASK | HF_TS_MASK)) {
3762 7eee2a50 bellard
            gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
3763 7eee2a50 bellard
        }
3764 2c0262af bellard
        break;
3765 2c0262af bellard
    case 0xcc: /* int3 */
3766 2c0262af bellard
        gen_interrupt(s, EXCP03_INT3, pc_start - s->cs_base, s->pc - s->cs_base);
3767 2c0262af bellard
        break;
3768 2c0262af bellard
    case 0xcd: /* int N */
3769 61382a50 bellard
        val = ldub_code(s->pc++);
3770 f115e911 bellard
        if (s->vm86 && s->iopl != 3) {
3771 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); 
3772 f115e911 bellard
        } else {
3773 f115e911 bellard
            gen_interrupt(s, val, pc_start - s->cs_base, s->pc - s->cs_base);
3774 f115e911 bellard
        }
3775 2c0262af bellard
        break;
3776 2c0262af bellard
    case 0xce: /* into */
3777 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3778 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3779 2c0262af bellard
        gen_op_into(s->pc - s->cs_base);
3780 2c0262af bellard
        break;
3781 2c0262af bellard
    case 0xf1: /* icebp (undocumented, exits to external debugger) */
3782 2c0262af bellard
        gen_debug(s, pc_start - s->cs_base);
3783 2c0262af bellard
        break;
3784 2c0262af bellard
    case 0xfa: /* cli */
3785 2c0262af bellard
        if (!s->vm86) {
3786 2c0262af bellard
            if (s->cpl <= s->iopl) {
3787 2c0262af bellard
                gen_op_cli();
3788 2c0262af bellard
            } else {
3789 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3790 2c0262af bellard
            }
3791 2c0262af bellard
        } else {
3792 2c0262af bellard
            if (s->iopl == 3) {
3793 2c0262af bellard
                gen_op_cli();
3794 2c0262af bellard
            } else {
3795 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3796 2c0262af bellard
            }
3797 2c0262af bellard
        }
3798 2c0262af bellard
        break;
3799 2c0262af bellard
    case 0xfb: /* sti */
3800 2c0262af bellard
        if (!s->vm86) {
3801 2c0262af bellard
            if (s->cpl <= s->iopl) {
3802 2c0262af bellard
            gen_sti:
3803 2c0262af bellard
                gen_op_sti();
3804 2c0262af bellard
                /* interruptions are enabled only the first insn after sti */
3805 a2cc3b24 bellard
                /* If several instructions disable interrupts, only the
3806 a2cc3b24 bellard
                   _first_ does it */
3807 a2cc3b24 bellard
                if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
3808 a2cc3b24 bellard
                    gen_op_set_inhibit_irq();
3809 2c0262af bellard
                /* give a chance to handle pending irqs */
3810 2c0262af bellard
                gen_op_jmp_im(s->pc - s->cs_base);
3811 2c0262af bellard
                gen_eob(s);
3812 2c0262af bellard
            } else {
3813 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3814 2c0262af bellard
            }
3815 2c0262af bellard
        } else {
3816 2c0262af bellard
            if (s->iopl == 3) {
3817 2c0262af bellard
                goto gen_sti;
3818 2c0262af bellard
            } else {
3819 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3820 2c0262af bellard
            }
3821 2c0262af bellard
        }
3822 2c0262af bellard
        break;
3823 2c0262af bellard
    case 0x62: /* bound */
3824 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
3825 61382a50 bellard
        modrm = ldub_code(s->pc++);
3826 2c0262af bellard
        reg = (modrm >> 3) & 7;
3827 2c0262af bellard
        mod = (modrm >> 6) & 3;
3828 2c0262af bellard
        if (mod == 3)
3829 2c0262af bellard
            goto illegal_op;
3830 2c0262af bellard
        gen_op_mov_reg_T0[ot][reg]();
3831 2c0262af bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3832 2c0262af bellard
        if (ot == OT_WORD)
3833 2c0262af bellard
            gen_op_boundw(pc_start - s->cs_base);
3834 2c0262af bellard
        else
3835 2c0262af bellard
            gen_op_boundl(pc_start - s->cs_base);
3836 2c0262af bellard
        break;
3837 2c0262af bellard
    case 0x1c8 ... 0x1cf: /* bswap reg */
3838 2c0262af bellard
        reg = b & 7;
3839 2c0262af bellard
        gen_op_mov_TN_reg[OT_LONG][0][reg]();
3840 2c0262af bellard
        gen_op_bswapl_T0();
3841 2c0262af bellard
        gen_op_mov_reg_T0[OT_LONG][reg]();
3842 2c0262af bellard
        break;
3843 2c0262af bellard
    case 0xd6: /* salc */
3844 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3845 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3846 2c0262af bellard
        gen_op_salc();
3847 2c0262af bellard
        break;
3848 2c0262af bellard
    case 0xe0: /* loopnz */
3849 2c0262af bellard
    case 0xe1: /* loopz */
3850 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
3851 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
3852 2c0262af bellard
        /* FALL THRU */
3853 2c0262af bellard
    case 0xe2: /* loop */
3854 2c0262af bellard
    case 0xe3: /* jecxz */
3855 2c0262af bellard
        val = (int8_t)insn_get(s, OT_BYTE);
3856 2c0262af bellard
        next_eip = s->pc - s->cs_base;
3857 2c0262af bellard
        val += next_eip;
3858 2c0262af bellard
        if (s->dflag == 0)
3859 2c0262af bellard
            val &= 0xffff;
3860 2c0262af bellard
        gen_op_loop[s->aflag][b & 3](val, next_eip);
3861 2c0262af bellard
        gen_eob(s);
3862 2c0262af bellard
        break;
3863 2c0262af bellard
    case 0x130: /* wrmsr */
3864 2c0262af bellard
    case 0x132: /* rdmsr */
3865 2c0262af bellard
        if (s->cpl != 0) {
3866 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3867 2c0262af bellard
        } else {
3868 2c0262af bellard
            if (b & 2)
3869 2c0262af bellard
                gen_op_rdmsr();
3870 2c0262af bellard
            else
3871 2c0262af bellard
                gen_op_wrmsr();
3872 2c0262af bellard
        }
3873 2c0262af bellard
        break;
3874 2c0262af bellard
    case 0x131: /* rdtsc */
3875 2c0262af bellard
        gen_op_rdtsc();
3876 2c0262af bellard
        break;
3877 2c0262af bellard
    case 0x1a2: /* cpuid */
3878 2c0262af bellard
        gen_op_cpuid();
3879 2c0262af bellard
        break;
3880 2c0262af bellard
    case 0xf4: /* hlt */
3881 2c0262af bellard
        if (s->cpl != 0) {
3882 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3883 2c0262af bellard
        } else {
3884 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
3885 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
3886 2c0262af bellard
            gen_op_jmp_im(s->pc - s->cs_base);
3887 2c0262af bellard
            gen_op_hlt();
3888 2c0262af bellard
            s->is_jmp = 3;
3889 2c0262af bellard
        }
3890 2c0262af bellard
        break;
3891 2c0262af bellard
    case 0x100:
3892 61382a50 bellard
        modrm = ldub_code(s->pc++);
3893 2c0262af bellard
        mod = (modrm >> 6) & 3;
3894 2c0262af bellard
        op = (modrm >> 3) & 7;
3895 2c0262af bellard
        switch(op) {
3896 2c0262af bellard
        case 0: /* sldt */
3897 f115e911 bellard
            if (!s->pe || s->vm86)
3898 f115e911 bellard
                goto illegal_op;
3899 2c0262af bellard
            gen_op_movl_T0_env(offsetof(CPUX86State,ldt.selector));
3900 2c0262af bellard
            ot = OT_WORD;
3901 2c0262af bellard
            if (mod == 3)
3902 2c0262af bellard
                ot += s->dflag;
3903 2c0262af bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
3904 2c0262af bellard
            break;
3905 2c0262af bellard
        case 2: /* lldt */
3906 f115e911 bellard
            if (!s->pe || s->vm86)
3907 f115e911 bellard
                goto illegal_op;
3908 2c0262af bellard
            if (s->cpl != 0) {
3909 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3910 2c0262af bellard
            } else {
3911 2c0262af bellard
                gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
3912 2c0262af bellard
                gen_op_jmp_im(pc_start - s->cs_base);
3913 2c0262af bellard
                gen_op_lldt_T0();
3914 2c0262af bellard
            }
3915 2c0262af bellard
            break;
3916 2c0262af bellard
        case 1: /* str */
3917 f115e911 bellard
            if (!s->pe || s->vm86)
3918 f115e911 bellard
                goto illegal_op;
3919 2c0262af bellard
            gen_op_movl_T0_env(offsetof(CPUX86State,tr.selector));
3920 2c0262af bellard
            ot = OT_WORD;
3921 2c0262af bellard
            if (mod == 3)
3922 2c0262af bellard
                ot += s->dflag;
3923 2c0262af bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
3924 2c0262af bellard
            break;
3925 2c0262af bellard
        case 3: /* ltr */
3926 f115e911 bellard
            if (!s->pe || s->vm86)
3927 f115e911 bellard
                goto illegal_op;
3928 2c0262af bellard
            if (s->cpl != 0) {
3929 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3930 2c0262af bellard
            } else {
3931 2c0262af bellard
                gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
3932 2c0262af bellard
                gen_op_jmp_im(pc_start - s->cs_base);
3933 2c0262af bellard
                gen_op_ltr_T0();
3934 2c0262af bellard
            }
3935 2c0262af bellard
            break;
3936 2c0262af bellard
        case 4: /* verr */
3937 2c0262af bellard
        case 5: /* verw */
3938 f115e911 bellard
            if (!s->pe || s->vm86)
3939 f115e911 bellard
                goto illegal_op;
3940 f115e911 bellard
            gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
3941 f115e911 bellard
            if (s->cc_op != CC_OP_DYNAMIC)
3942 f115e911 bellard
                gen_op_set_cc_op(s->cc_op);
3943 f115e911 bellard
            if (op == 4)
3944 f115e911 bellard
                gen_op_verr();
3945 f115e911 bellard
            else
3946 f115e911 bellard
                gen_op_verw();
3947 f115e911 bellard
            s->cc_op = CC_OP_EFLAGS;
3948 f115e911 bellard
            break;
3949 2c0262af bellard
        default:
3950 2c0262af bellard
            goto illegal_op;
3951 2c0262af bellard
        }
3952 2c0262af bellard
        break;
3953 2c0262af bellard
    case 0x101:
3954 61382a50 bellard
        modrm = ldub_code(s->pc++);
3955 2c0262af bellard
        mod = (modrm >> 6) & 3;
3956 2c0262af bellard
        op = (modrm >> 3) & 7;
3957 2c0262af bellard
        switch(op) {
3958 2c0262af bellard
        case 0: /* sgdt */
3959 2c0262af bellard
        case 1: /* sidt */
3960 2c0262af bellard
            if (mod == 3)
3961 2c0262af bellard
                goto illegal_op;
3962 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3963 2c0262af bellard
            if (op == 0)
3964 2c0262af bellard
                gen_op_movl_T0_env(offsetof(CPUX86State,gdt.limit));
3965 2c0262af bellard
            else
3966 2c0262af bellard
                gen_op_movl_T0_env(offsetof(CPUX86State,idt.limit));
3967 2c0262af bellard
            gen_op_st_T0_A0[OT_WORD + s->mem_index]();
3968 2c0262af bellard
            gen_op_addl_A0_im(2);
3969 2c0262af bellard
            if (op == 0)
3970 2c0262af bellard
                gen_op_movl_T0_env(offsetof(CPUX86State,gdt.base));
3971 2c0262af bellard
            else
3972 2c0262af bellard
                gen_op_movl_T0_env(offsetof(CPUX86State,idt.base));
3973 2c0262af bellard
            if (!s->dflag)
3974 2c0262af bellard
                gen_op_andl_T0_im(0xffffff);
3975 2c0262af bellard
            gen_op_st_T0_A0[OT_LONG + s->mem_index]();
3976 2c0262af bellard
            break;
3977 2c0262af bellard
        case 2: /* lgdt */
3978 2c0262af bellard
        case 3: /* lidt */
3979 2c0262af bellard
            if (mod == 3)
3980 2c0262af bellard
                goto illegal_op;
3981 2c0262af bellard
            if (s->cpl != 0) {
3982 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
3983 2c0262af bellard
            } else {
3984 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3985 2c0262af bellard
                gen_op_ld_T1_A0[OT_WORD + s->mem_index]();
3986 2c0262af bellard
                gen_op_addl_A0_im(2);
3987 2c0262af bellard
                gen_op_ld_T0_A0[OT_LONG + s->mem_index]();
3988 2c0262af bellard
                if (!s->dflag)
3989 2c0262af bellard
                    gen_op_andl_T0_im(0xffffff);
3990 2c0262af bellard
                if (op == 2) {
3991 2c0262af bellard
                    gen_op_movl_env_T0(offsetof(CPUX86State,gdt.base));
3992 2c0262af bellard
                    gen_op_movl_env_T1(offsetof(CPUX86State,gdt.limit));
3993 2c0262af bellard
                } else {
3994 2c0262af bellard
                    gen_op_movl_env_T0(offsetof(CPUX86State,idt.base));
3995 2c0262af bellard
                    gen_op_movl_env_T1(offsetof(CPUX86State,idt.limit));
3996 2c0262af bellard
                }
3997 2c0262af bellard
            }
3998 2c0262af bellard
            break;
3999 2c0262af bellard
        case 4: /* smsw */
4000 2c0262af bellard
            gen_op_movl_T0_env(offsetof(CPUX86State,cr[0]));
4001 2c0262af bellard
            gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 1);
4002 2c0262af bellard
            break;
4003 2c0262af bellard
        case 6: /* lmsw */
4004 2c0262af bellard
            if (s->cpl != 0) {
4005 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
4006 2c0262af bellard
            } else {
4007 2c0262af bellard
                gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
4008 2c0262af bellard
                gen_op_lmsw_T0();
4009 d71b9a8b bellard
                gen_op_jmp_im(s->pc - s->cs_base);
4010 d71b9a8b bellard
                gen_eob(s);
4011 2c0262af bellard
            }
4012 2c0262af bellard
            break;
4013 2c0262af bellard
        case 7: /* invlpg */
4014 2c0262af bellard
            if (s->cpl != 0) {
4015 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
4016 2c0262af bellard
            } else {
4017 2c0262af bellard
                if (mod == 3)
4018 2c0262af bellard
                    goto illegal_op;
4019 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4020 2c0262af bellard
                gen_op_invlpg_A0();
4021 3415a4dd bellard
                gen_op_jmp_im(s->pc - s->cs_base);
4022 3415a4dd bellard
                gen_eob(s);
4023 2c0262af bellard
            }
4024 2c0262af bellard
            break;
4025 2c0262af bellard
        default:
4026 2c0262af bellard
            goto illegal_op;
4027 2c0262af bellard
        }
4028 2c0262af bellard
        break;
4029 3415a4dd bellard
    case 0x108: /* invd */
4030 3415a4dd bellard
    case 0x109: /* wbinvd */
4031 3415a4dd bellard
        if (s->cpl != 0) {
4032 3415a4dd bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
4033 3415a4dd bellard
        } else {
4034 3415a4dd bellard
            /* nothing to do */
4035 3415a4dd bellard
        }
4036 3415a4dd bellard
        break;
4037 f115e911 bellard
    case 0x63: /* arpl */
4038 f115e911 bellard
        if (!s->pe || s->vm86)
4039 f115e911 bellard
            goto illegal_op;
4040 f115e911 bellard
        ot = dflag ? OT_LONG : OT_WORD;
4041 f115e911 bellard
        modrm = ldub_code(s->pc++);
4042 f115e911 bellard
        reg = (modrm >> 3) & 7;
4043 f115e911 bellard
        mod = (modrm >> 6) & 3;
4044 f115e911 bellard
        rm = modrm & 7;
4045 f115e911 bellard
        if (mod != 3) {
4046 f115e911 bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4047 f115e911 bellard
            gen_op_ld_T0_A0[ot + s->mem_index]();
4048 f115e911 bellard
        } else {
4049 f115e911 bellard
            gen_op_mov_TN_reg[ot][0][rm]();
4050 f115e911 bellard
        }
4051 f115e911 bellard
        if (s->cc_op != CC_OP_DYNAMIC)
4052 f115e911 bellard
            gen_op_set_cc_op(s->cc_op);
4053 f115e911 bellard
        gen_op_arpl();
4054 f115e911 bellard
        s->cc_op = CC_OP_EFLAGS;
4055 f115e911 bellard
        if (mod != 3) {
4056 f115e911 bellard
            gen_op_st_T0_A0[ot + s->mem_index]();
4057 f115e911 bellard
        } else {
4058 f115e911 bellard
            gen_op_mov_reg_T0[ot][rm]();
4059 f115e911 bellard
        }
4060 f115e911 bellard
        gen_op_arpl_update();
4061 f115e911 bellard
        break;
4062 2c0262af bellard
    case 0x102: /* lar */
4063 2c0262af bellard
    case 0x103: /* lsl */
4064 2c0262af bellard
        if (!s->pe || s->vm86)
4065 2c0262af bellard
            goto illegal_op;
4066 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
4067 61382a50 bellard
        modrm = ldub_code(s->pc++);
4068 2c0262af bellard
        reg = (modrm >> 3) & 7;
4069 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
4070 2c0262af bellard
        gen_op_mov_TN_reg[ot][1][reg]();
4071 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
4072 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
4073 2c0262af bellard
        if (b == 0x102)
4074 2c0262af bellard
            gen_op_lar();
4075 2c0262af bellard
        else
4076 2c0262af bellard
            gen_op_lsl();
4077 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
4078 2c0262af bellard
        gen_op_mov_reg_T1[ot][reg]();
4079 2c0262af bellard
        break;
4080 2c0262af bellard
    case 0x118:
4081 61382a50 bellard
        modrm = ldub_code(s->pc++);
4082 2c0262af bellard
        mod = (modrm >> 6) & 3;
4083 2c0262af bellard
        op = (modrm >> 3) & 7;
4084 2c0262af bellard
        switch(op) {
4085 2c0262af bellard
        case 0: /* prefetchnta */
4086 2c0262af bellard
        case 1: /* prefetchnt0 */
4087 2c0262af bellard
        case 2: /* prefetchnt0 */
4088 2c0262af bellard
        case 3: /* prefetchnt0 */
4089 2c0262af bellard
            if (mod == 3)
4090 2c0262af bellard
                goto illegal_op;
4091 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4092 2c0262af bellard
            /* nothing more to do */
4093 2c0262af bellard
            break;
4094 2c0262af bellard
        default:
4095 2c0262af bellard
            goto illegal_op;
4096 2c0262af bellard
        }
4097 2c0262af bellard
        break;
4098 2c0262af bellard
    case 0x120: /* mov reg, crN */
4099 2c0262af bellard
    case 0x122: /* mov crN, reg */
4100 2c0262af bellard
        if (s->cpl != 0) {
4101 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
4102 2c0262af bellard
        } else {
4103 61382a50 bellard
            modrm = ldub_code(s->pc++);
4104 2c0262af bellard
            if ((modrm & 0xc0) != 0xc0)
4105 2c0262af bellard
                goto illegal_op;
4106 2c0262af bellard
            rm = modrm & 7;
4107 2c0262af bellard
            reg = (modrm >> 3) & 7;
4108 2c0262af bellard
            switch(reg) {
4109 2c0262af bellard
            case 0:
4110 2c0262af bellard
            case 2:
4111 2c0262af bellard
            case 3:
4112 2c0262af bellard
            case 4:
4113 2c0262af bellard
                if (b & 2) {
4114 2c0262af bellard
                    gen_op_mov_TN_reg[OT_LONG][0][rm]();
4115 2c0262af bellard
                    gen_op_movl_crN_T0(reg);
4116 2c0262af bellard
                    gen_op_jmp_im(s->pc - s->cs_base);
4117 2c0262af bellard
                    gen_eob(s);
4118 2c0262af bellard
                } else {
4119 2c0262af bellard
                    gen_op_movl_T0_env(offsetof(CPUX86State,cr[reg]));
4120 2c0262af bellard
                    gen_op_mov_reg_T0[OT_LONG][rm]();
4121 2c0262af bellard
                }
4122 2c0262af bellard
                break;
4123 2c0262af bellard
            default:
4124 2c0262af bellard
                goto illegal_op;
4125 2c0262af bellard
            }
4126 2c0262af bellard
        }
4127 2c0262af bellard
        break;
4128 2c0262af bellard
    case 0x121: /* mov reg, drN */
4129 2c0262af bellard
    case 0x123: /* mov drN, reg */
4130 2c0262af bellard
        if (s->cpl != 0) {
4131 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
4132 2c0262af bellard
        } else {
4133 61382a50 bellard
            modrm = ldub_code(s->pc++);
4134 2c0262af bellard
            if ((modrm & 0xc0) != 0xc0)
4135 2c0262af bellard
                goto illegal_op;
4136 2c0262af bellard
            rm = modrm & 7;
4137 2c0262af bellard
            reg = (modrm >> 3) & 7;
4138 2c0262af bellard
            /* XXX: do it dynamically with CR4.DE bit */
4139 2c0262af bellard
            if (reg == 4 || reg == 5)
4140 2c0262af bellard
                goto illegal_op;
4141 2c0262af bellard
            if (b & 2) {
4142 2c0262af bellard
                gen_op_mov_TN_reg[OT_LONG][0][rm]();
4143 2c0262af bellard
                gen_op_movl_drN_T0(reg);
4144 2c0262af bellard
                gen_op_jmp_im(s->pc - s->cs_base);
4145 2c0262af bellard
                gen_eob(s);
4146 2c0262af bellard
            } else {
4147 2c0262af bellard
                gen_op_movl_T0_env(offsetof(CPUX86State,dr[reg]));
4148 2c0262af bellard
                gen_op_mov_reg_T0[OT_LONG][rm]();
4149 2c0262af bellard
            }
4150 2c0262af bellard
        }
4151 2c0262af bellard
        break;
4152 2c0262af bellard
    case 0x106: /* clts */
4153 2c0262af bellard
        if (s->cpl != 0) {
4154 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
4155 2c0262af bellard
        } else {
4156 2c0262af bellard
            gen_op_clts();
4157 7eee2a50 bellard
            /* abort block because static cpu state changed */
4158 7eee2a50 bellard
            gen_op_jmp_im(s->pc - s->cs_base);
4159 7eee2a50 bellard
            gen_eob(s);
4160 2c0262af bellard
        }
4161 2c0262af bellard
        break;
4162 2c0262af bellard
    default:
4163 2c0262af bellard
        goto illegal_op;
4164 2c0262af bellard
    }
4165 2c0262af bellard
    /* lock generation */
4166 2c0262af bellard
    if (s->prefix & PREFIX_LOCK)
4167 2c0262af bellard
        gen_op_unlock();
4168 2c0262af bellard
    return s->pc;
4169 2c0262af bellard
 illegal_op:
4170 ab1f142b bellard
    if (s->prefix & PREFIX_LOCK)
4171 ab1f142b bellard
        gen_op_unlock();
4172 2c0262af bellard
    /* XXX: ensure that no lock was generated */
4173 2c0262af bellard
    gen_exception(s, EXCP06_ILLOP, pc_start - s->cs_base);
4174 2c0262af bellard
    return s->pc;
4175 2c0262af bellard
}
4176 2c0262af bellard
4177 2c0262af bellard
#define CC_OSZAPC (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C)
4178 2c0262af bellard
#define CC_OSZAP (CC_O | CC_S | CC_Z | CC_A | CC_P)
4179 2c0262af bellard
4180 2c0262af bellard
/* flags read by an operation */
4181 2c0262af bellard
static uint16_t opc_read_flags[NB_OPS] = { 
4182 2c0262af bellard
    [INDEX_op_aas] = CC_A,
4183 2c0262af bellard
    [INDEX_op_aaa] = CC_A,
4184 2c0262af bellard
    [INDEX_op_das] = CC_A | CC_C,
4185 2c0262af bellard
    [INDEX_op_daa] = CC_A | CC_C,
4186 2c0262af bellard
4187 2c0262af bellard
    /* subtle: due to the incl/decl implementation, C is used */
4188 2c0262af bellard
    [INDEX_op_update_inc_cc] = CC_C, 
4189 2c0262af bellard
4190 2c0262af bellard
    [INDEX_op_into] = CC_O,
4191 2c0262af bellard
4192 2c0262af bellard
    [INDEX_op_jb_subb] = CC_C,
4193 2c0262af bellard
    [INDEX_op_jb_subw] = CC_C,
4194 2c0262af bellard
    [INDEX_op_jb_subl] = CC_C,
4195 2c0262af bellard
4196 2c0262af bellard
    [INDEX_op_jz_subb] = CC_Z,
4197 2c0262af bellard
    [INDEX_op_jz_subw] = CC_Z,
4198 2c0262af bellard
    [INDEX_op_jz_subl] = CC_Z,
4199 2c0262af bellard
4200 2c0262af bellard
    [INDEX_op_jbe_subb] = CC_Z | CC_C,
4201 2c0262af bellard
    [INDEX_op_jbe_subw] = CC_Z | CC_C,
4202 2c0262af bellard
    [INDEX_op_jbe_subl] = CC_Z | CC_C,
4203 2c0262af bellard
4204 2c0262af bellard
    [INDEX_op_js_subb] = CC_S,
4205 2c0262af bellard
    [INDEX_op_js_subw] = CC_S,
4206 2c0262af bellard
    [INDEX_op_js_subl] = CC_S,
4207 2c0262af bellard
4208 2c0262af bellard
    [INDEX_op_jl_subb] = CC_O | CC_S,
4209 2c0262af bellard
    [INDEX_op_jl_subw] = CC_O | CC_S,
4210 2c0262af bellard
    [INDEX_op_jl_subl] = CC_O | CC_S,
4211 2c0262af bellard
4212 2c0262af bellard
    [INDEX_op_jle_subb] = CC_O | CC_S | CC_Z,
4213 2c0262af bellard
    [INDEX_op_jle_subw] = CC_O | CC_S | CC_Z,
4214 2c0262af bellard
    [INDEX_op_jle_subl] = CC_O | CC_S | CC_Z,
4215 2c0262af bellard
4216 2c0262af bellard
    [INDEX_op_loopnzw] = CC_Z,
4217 2c0262af bellard
    [INDEX_op_loopnzl] = CC_Z,
4218 2c0262af bellard
    [INDEX_op_loopzw] = CC_Z,
4219 2c0262af bellard
    [INDEX_op_loopzl] = CC_Z,
4220 2c0262af bellard
4221 2c0262af bellard
    [INDEX_op_seto_T0_cc] = CC_O,
4222 2c0262af bellard
    [INDEX_op_setb_T0_cc] = CC_C,
4223 2c0262af bellard
    [INDEX_op_setz_T0_cc] = CC_Z,
4224 2c0262af bellard
    [INDEX_op_setbe_T0_cc] = CC_Z | CC_C,
4225 2c0262af bellard
    [INDEX_op_sets_T0_cc] = CC_S,
4226 2c0262af bellard
    [INDEX_op_setp_T0_cc] = CC_P,
4227 2c0262af bellard
    [INDEX_op_setl_T0_cc] = CC_O | CC_S,
4228 2c0262af bellard
    [INDEX_op_setle_T0_cc] = CC_O | CC_S | CC_Z,
4229 2c0262af bellard
4230 2c0262af bellard
    [INDEX_op_setb_T0_subb] = CC_C,
4231 2c0262af bellard
    [INDEX_op_setb_T0_subw] = CC_C,
4232 2c0262af bellard
    [INDEX_op_setb_T0_subl] = CC_C,
4233 2c0262af bellard
4234 2c0262af bellard
    [INDEX_op_setz_T0_subb] = CC_Z,
4235 2c0262af bellard
    [INDEX_op_setz_T0_subw] = CC_Z,
4236 2c0262af bellard
    [INDEX_op_setz_T0_subl] = CC_Z,
4237 2c0262af bellard
4238 2c0262af bellard
    [INDEX_op_setbe_T0_subb] = CC_Z | CC_C,
4239 2c0262af bellard
    [INDEX_op_setbe_T0_subw] = CC_Z | CC_C,
4240 2c0262af bellard
    [INDEX_op_setbe_T0_subl] = CC_Z | CC_C,
4241 2c0262af bellard
4242 2c0262af bellard
    [INDEX_op_sets_T0_subb] = CC_S,
4243 2c0262af bellard
    [INDEX_op_sets_T0_subw] = CC_S,
4244 2c0262af bellard
    [INDEX_op_sets_T0_subl] = CC_S,
4245 2c0262af bellard
4246 2c0262af bellard
    [INDEX_op_setl_T0_subb] = CC_O | CC_S,
4247 2c0262af bellard
    [INDEX_op_setl_T0_subw] = CC_O | CC_S,
4248 2c0262af bellard
    [INDEX_op_setl_T0_subl] = CC_O | CC_S,
4249 2c0262af bellard
4250 2c0262af bellard
    [INDEX_op_setle_T0_subb] = CC_O | CC_S | CC_Z,
4251 2c0262af bellard
    [INDEX_op_setle_T0_subw] = CC_O | CC_S | CC_Z,
4252 2c0262af bellard
    [INDEX_op_setle_T0_subl] = CC_O | CC_S | CC_Z,
4253 2c0262af bellard
4254 2c0262af bellard
    [INDEX_op_movl_T0_eflags] = CC_OSZAPC,
4255 2c0262af bellard
    [INDEX_op_cmc] = CC_C,
4256 2c0262af bellard
    [INDEX_op_salc] = CC_C,
4257 2c0262af bellard
4258 7399c5a9 bellard
    /* needed for correct flag optimisation before string ops */
4259 7399c5a9 bellard
    [INDEX_op_jz_ecxw] = CC_OSZAPC,
4260 7399c5a9 bellard
    [INDEX_op_jz_ecxl] = CC_OSZAPC,
4261 7399c5a9 bellard
    [INDEX_op_jz_ecxw_im] = CC_OSZAPC,
4262 7399c5a9 bellard
    [INDEX_op_jz_ecxl_im] = CC_OSZAPC,
4263 7399c5a9 bellard
4264 4f31916f bellard
#define DEF_READF(SUFFIX)\
4265 4f31916f bellard
    [INDEX_op_adcb ## SUFFIX ## _T0_T1_cc] = CC_C,\
4266 4f31916f bellard
    [INDEX_op_adcw ## SUFFIX ## _T0_T1_cc] = CC_C,\
4267 4f31916f bellard
    [INDEX_op_adcl ## SUFFIX ## _T0_T1_cc] = CC_C,\
4268 4f31916f bellard
    [INDEX_op_sbbb ## SUFFIX ## _T0_T1_cc] = CC_C,\
4269 4f31916f bellard
    [INDEX_op_sbbw ## SUFFIX ## _T0_T1_cc] = CC_C,\
4270 4f31916f bellard
    [INDEX_op_sbbl ## SUFFIX ## _T0_T1_cc] = CC_C,\
4271 4f31916f bellard
\
4272 4f31916f bellard
    [INDEX_op_rclb ## SUFFIX ## _T0_T1_cc] = CC_C,\
4273 4f31916f bellard
    [INDEX_op_rclw ## SUFFIX ## _T0_T1_cc] = CC_C,\
4274 4f31916f bellard
    [INDEX_op_rcll ## SUFFIX ## _T0_T1_cc] = CC_C,\
4275 4f31916f bellard
    [INDEX_op_rcrb ## SUFFIX ## _T0_T1_cc] = CC_C,\
4276 4f31916f bellard
    [INDEX_op_rcrw ## SUFFIX ## _T0_T1_cc] = CC_C,\
4277 4f31916f bellard
    [INDEX_op_rcrl ## SUFFIX ## _T0_T1_cc] = CC_C,
4278 4f31916f bellard
4279 4f31916f bellard
4280 4bb2fcc7 bellard
    DEF_READF( )
4281 4f31916f bellard
    DEF_READF(_raw)
4282 4f31916f bellard
#ifndef CONFIG_USER_ONLY
4283 4f31916f bellard
    DEF_READF(_kernel)
4284 4f31916f bellard
    DEF_READF(_user)
4285 4f31916f bellard
#endif
4286 2c0262af bellard
};
4287 2c0262af bellard
4288 2c0262af bellard
/* flags written by an operation */
4289 2c0262af bellard
static uint16_t opc_write_flags[NB_OPS] = { 
4290 2c0262af bellard
    [INDEX_op_update2_cc] = CC_OSZAPC,
4291 2c0262af bellard
    [INDEX_op_update1_cc] = CC_OSZAPC,
4292 2c0262af bellard
    [INDEX_op_cmpl_T0_T1_cc] = CC_OSZAPC,
4293 2c0262af bellard
    [INDEX_op_update_neg_cc] = CC_OSZAPC,
4294 2c0262af bellard
    /* subtle: due to the incl/decl implementation, C is used */
4295 2c0262af bellard
    [INDEX_op_update_inc_cc] = CC_OSZAPC, 
4296 2c0262af bellard
    [INDEX_op_testl_T0_T1_cc] = CC_OSZAPC,
4297 2c0262af bellard
4298 2c0262af bellard
    [INDEX_op_mulb_AL_T0] = CC_OSZAPC,
4299 2c0262af bellard
    [INDEX_op_imulb_AL_T0] = CC_OSZAPC,
4300 2c0262af bellard
    [INDEX_op_mulw_AX_T0] = CC_OSZAPC,
4301 2c0262af bellard
    [INDEX_op_imulw_AX_T0] = CC_OSZAPC,
4302 2c0262af bellard
    [INDEX_op_mull_EAX_T0] = CC_OSZAPC,
4303 2c0262af bellard
    [INDEX_op_imull_EAX_T0] = CC_OSZAPC,
4304 2c0262af bellard
    [INDEX_op_imulw_T0_T1] = CC_OSZAPC,
4305 2c0262af bellard
    [INDEX_op_imull_T0_T1] = CC_OSZAPC,
4306 2c0262af bellard
    
4307 2c0262af bellard
    /* bcd */
4308 2c0262af bellard
    [INDEX_op_aam] = CC_OSZAPC,
4309 2c0262af bellard
    [INDEX_op_aad] = CC_OSZAPC,
4310 2c0262af bellard
    [INDEX_op_aas] = CC_OSZAPC,
4311 2c0262af bellard
    [INDEX_op_aaa] = CC_OSZAPC,
4312 2c0262af bellard
    [INDEX_op_das] = CC_OSZAPC,
4313 2c0262af bellard
    [INDEX_op_daa] = CC_OSZAPC,
4314 2c0262af bellard
4315 2c0262af bellard
    [INDEX_op_movb_eflags_T0] = CC_S | CC_Z | CC_A | CC_P | CC_C,
4316 2c0262af bellard
    [INDEX_op_movw_eflags_T0] = CC_OSZAPC,
4317 2c0262af bellard
    [INDEX_op_movl_eflags_T0] = CC_OSZAPC,
4318 4136f33c bellard
    [INDEX_op_movw_eflags_T0_io] = CC_OSZAPC,
4319 4136f33c bellard
    [INDEX_op_movl_eflags_T0_io] = CC_OSZAPC,
4320 4136f33c bellard
    [INDEX_op_movw_eflags_T0_cpl0] = CC_OSZAPC,
4321 4136f33c bellard
    [INDEX_op_movl_eflags_T0_cpl0] = CC_OSZAPC,
4322 2c0262af bellard
    [INDEX_op_clc] = CC_C,
4323 2c0262af bellard
    [INDEX_op_stc] = CC_C,
4324 2c0262af bellard
    [INDEX_op_cmc] = CC_C,
4325 2c0262af bellard
4326 2c0262af bellard
    [INDEX_op_btw_T0_T1_cc] = CC_OSZAPC,
4327 2c0262af bellard
    [INDEX_op_btl_T0_T1_cc] = CC_OSZAPC,
4328 2c0262af bellard
    [INDEX_op_btsw_T0_T1_cc] = CC_OSZAPC,
4329 2c0262af bellard
    [INDEX_op_btsl_T0_T1_cc] = CC_OSZAPC,
4330 2c0262af bellard
    [INDEX_op_btrw_T0_T1_cc] = CC_OSZAPC,
4331 2c0262af bellard
    [INDEX_op_btrl_T0_T1_cc] = CC_OSZAPC,
4332 2c0262af bellard
    [INDEX_op_btcw_T0_T1_cc] = CC_OSZAPC,
4333 2c0262af bellard
    [INDEX_op_btcl_T0_T1_cc] = CC_OSZAPC,
4334 2c0262af bellard
4335 2c0262af bellard
    [INDEX_op_bsfw_T0_cc] = CC_OSZAPC,
4336 2c0262af bellard
    [INDEX_op_bsfl_T0_cc] = CC_OSZAPC,
4337 2c0262af bellard
    [INDEX_op_bsrw_T0_cc] = CC_OSZAPC,
4338 2c0262af bellard
    [INDEX_op_bsrl_T0_cc] = CC_OSZAPC,
4339 2c0262af bellard
4340 2c0262af bellard
    [INDEX_op_cmpxchgb_T0_T1_EAX_cc] = CC_OSZAPC,
4341 2c0262af bellard
    [INDEX_op_cmpxchgw_T0_T1_EAX_cc] = CC_OSZAPC,
4342 2c0262af bellard
    [INDEX_op_cmpxchgl_T0_T1_EAX_cc] = CC_OSZAPC,
4343 2c0262af bellard
4344 2c0262af bellard
    [INDEX_op_cmpxchg8b] = CC_Z,
4345 2c0262af bellard
    [INDEX_op_lar] = CC_Z,
4346 2c0262af bellard
    [INDEX_op_lsl] = CC_Z,
4347 2c0262af bellard
    [INDEX_op_fcomi_ST0_FT0] = CC_Z | CC_P | CC_C,
4348 2c0262af bellard
    [INDEX_op_fucomi_ST0_FT0] = CC_Z | CC_P | CC_C,
4349 4f31916f bellard
4350 4f31916f bellard
#define DEF_WRITEF(SUFFIX)\
4351 4f31916f bellard
    [INDEX_op_adcb ## SUFFIX ## _T0_T1_cc] = CC_OSZAPC,\
4352 4f31916f bellard
    [INDEX_op_adcw ## SUFFIX ## _T0_T1_cc] = CC_OSZAPC,\
4353 4f31916f bellard
    [INDEX_op_adcl ## SUFFIX ## _T0_T1_cc] = CC_OSZAPC,\
4354 4f31916f bellard
    [INDEX_op_sbbb ## SUFFIX ## _T0_T1_cc] = CC_OSZAPC,\
4355 4f31916f bellard
    [INDEX_op_sbbw ## SUFFIX ## _T0_T1_cc] = CC_OSZAPC,\
4356 4f31916f bellard
    [INDEX_op_sbbl ## SUFFIX ## _T0_T1_cc] = CC_OSZAPC,\
4357 4f31916f bellard
\
4358 4f31916f bellard
    [INDEX_op_rolb ## SUFFIX ## _T0_T1_cc] = CC_O | CC_C,\
4359 4f31916f bellard
    [INDEX_op_rolw ## SUFFIX ## _T0_T1_cc] = CC_O | CC_C,\
4360 4f31916f bellard
    [INDEX_op_roll ## SUFFIX ## _T0_T1_cc] = CC_O | CC_C,\
4361 4f31916f bellard
    [INDEX_op_rorb ## SUFFIX ## _T0_T1_cc] = CC_O | CC_C,\
4362 4f31916f bellard
    [INDEX_op_rorw ## SUFFIX ## _T0_T1_cc] = CC_O | CC_C,\
4363 4f31916f bellard
    [INDEX_op_rorl ## SUFFIX ## _T0_T1_cc] = CC_O | CC_C,\
4364 4f31916f bellard
\
4365 4f31916f bellard
    [INDEX_op_rclb ## SUFFIX ## _T0_T1_cc] = CC_O | CC_C,\
4366 4f31916f bellard
    [INDEX_op_rclw ## SUFFIX ## _T0_T1_cc] = CC_O | CC_C,\
4367 4f31916f bellard
    [INDEX_op_rcll ## SUFFIX ## _T0_T1_cc] = CC_O | CC_C,\
4368 4f31916f bellard
    [INDEX_op_rcrb ## SUFFIX ## _T0_T1_cc] = CC_O | CC_C,\
4369 4f31916f bellard
    [INDEX_op_rcrw ## SUFFIX ## _T0_T1_cc] = CC_O | CC_C,\
4370 4f31916f bellard
    [INDEX_op_rcrl ## SUFFIX ## _T0_T1_cc] = CC_O | CC_C,\
4371 4f31916f bellard
\
4372 4f31916f bellard
    [INDEX_op_shlb ## SUFFIX ## _T0_T1_cc] = CC_OSZAPC,\
4373 4f31916f bellard
    [INDEX_op_shlw ## SUFFIX ## _T0_T1_cc] = CC_OSZAPC,\
4374 4f31916f bellard
    [INDEX_op_shll ## SUFFIX ## _T0_T1_cc] = CC_OSZAPC,\
4375 4f31916f bellard
\
4376 4f31916f bellard
    [INDEX_op_shrb ## SUFFIX ## _T0_T1_cc] = CC_OSZAPC,\
4377 4f31916f bellard
    [INDEX_op_shrw ## SUFFIX ## _T0_T1_cc] = CC_OSZAPC,\
4378 4f31916f bellard
    [INDEX_op_shrl ## SUFFIX ## _T0_T1_cc] = CC_OSZAPC,\
4379 4f31916f bellard
\
4380 4f31916f bellard
    [INDEX_op_sarb ## SUFFIX ## _T0_T1_cc] = CC_OSZAPC,\
4381 4f31916f bellard
    [INDEX_op_sarw ## SUFFIX ## _T0_T1_cc] = CC_OSZAPC,\
4382 4f31916f bellard
    [INDEX_op_sarl ## SUFFIX ## _T0_T1_cc] = CC_OSZAPC,\
4383 4f31916f bellard
\
4384 4f31916f bellard
    [INDEX_op_shldw ## SUFFIX ## _T0_T1_ECX_cc] = CC_OSZAPC,\
4385 4f31916f bellard
    [INDEX_op_shldl ## SUFFIX ## _T0_T1_ECX_cc] = CC_OSZAPC,\
4386 4f31916f bellard
    [INDEX_op_shldw ## SUFFIX ## _T0_T1_im_cc] = CC_OSZAPC,\
4387 4f31916f bellard
    [INDEX_op_shldl ## SUFFIX ## _T0_T1_im_cc] = CC_OSZAPC,\
4388 4f31916f bellard
\
4389 4f31916f bellard
    [INDEX_op_shrdw ## SUFFIX ## _T0_T1_ECX_cc] = CC_OSZAPC,\
4390 4f31916f bellard
    [INDEX_op_shrdl ## SUFFIX ## _T0_T1_ECX_cc] = CC_OSZAPC,\
4391 4f31916f bellard
    [INDEX_op_shrdw ## SUFFIX ## _T0_T1_im_cc] = CC_OSZAPC,\
4392 4f31916f bellard
    [INDEX_op_shrdl ## SUFFIX ## _T0_T1_im_cc] = CC_OSZAPC,\
4393 4f31916f bellard
\
4394 4f31916f bellard
    [INDEX_op_cmpxchgb ## SUFFIX ## _T0_T1_EAX_cc] = CC_OSZAPC,\
4395 4f31916f bellard
    [INDEX_op_cmpxchgw ## SUFFIX ## _T0_T1_EAX_cc] = CC_OSZAPC,\
4396 4f31916f bellard
    [INDEX_op_cmpxchgl ## SUFFIX ## _T0_T1_EAX_cc] = CC_OSZAPC,
4397 4f31916f bellard
4398 4f31916f bellard
4399 4bb2fcc7 bellard
    DEF_WRITEF( )
4400 4f31916f bellard
    DEF_WRITEF(_raw)
4401 4f31916f bellard
#ifndef CONFIG_USER_ONLY
4402 4f31916f bellard
    DEF_WRITEF(_kernel)
4403 4f31916f bellard
    DEF_WRITEF(_user)
4404 4f31916f bellard
#endif
4405 2c0262af bellard
};
4406 2c0262af bellard
4407 2c0262af bellard
/* simpler form of an operation if no flags need to be generated */
4408 2c0262af bellard
static uint16_t opc_simpler[NB_OPS] = { 
4409 2c0262af bellard
    [INDEX_op_update2_cc] = INDEX_op_nop,
4410 2c0262af bellard
    [INDEX_op_update1_cc] = INDEX_op_nop,
4411 2c0262af bellard
    [INDEX_op_update_neg_cc] = INDEX_op_nop,
4412 2c0262af bellard
#if 0
4413 2c0262af bellard
    /* broken: CC_OP logic must be rewritten */
4414 2c0262af bellard
    [INDEX_op_update_inc_cc] = INDEX_op_nop,
4415 2c0262af bellard
#endif
4416 2c0262af bellard
4417 2c0262af bellard
    [INDEX_op_shlb_T0_T1_cc] = INDEX_op_shlb_T0_T1,
4418 2c0262af bellard
    [INDEX_op_shlw_T0_T1_cc] = INDEX_op_shlw_T0_T1,
4419 2c0262af bellard
    [INDEX_op_shll_T0_T1_cc] = INDEX_op_shll_T0_T1,
4420 2c0262af bellard
4421 2c0262af bellard
    [INDEX_op_shrb_T0_T1_cc] = INDEX_op_shrb_T0_T1,
4422 2c0262af bellard
    [INDEX_op_shrw_T0_T1_cc] = INDEX_op_shrw_T0_T1,
4423 2c0262af bellard
    [INDEX_op_shrl_T0_T1_cc] = INDEX_op_shrl_T0_T1,
4424 2c0262af bellard
4425 2c0262af bellard
    [INDEX_op_sarb_T0_T1_cc] = INDEX_op_sarb_T0_T1,
4426 2c0262af bellard
    [INDEX_op_sarw_T0_T1_cc] = INDEX_op_sarw_T0_T1,
4427 2c0262af bellard
    [INDEX_op_sarl_T0_T1_cc] = INDEX_op_sarl_T0_T1,
4428 4f31916f bellard
4429 4f31916f bellard
#define DEF_SIMPLER(SUFFIX)\
4430 4f31916f bellard
    [INDEX_op_rolb ## SUFFIX ## _T0_T1_cc] = INDEX_op_rolb ## SUFFIX ## _T0_T1,\
4431 4f31916f bellard
    [INDEX_op_rolw ## SUFFIX ## _T0_T1_cc] = INDEX_op_rolw ## SUFFIX ## _T0_T1,\
4432 4f31916f bellard
    [INDEX_op_roll ## SUFFIX ## _T0_T1_cc] = INDEX_op_roll ## SUFFIX ## _T0_T1,\
4433 4f31916f bellard
\
4434 4f31916f bellard
    [INDEX_op_rorb ## SUFFIX ## _T0_T1_cc] = INDEX_op_rorb ## SUFFIX ## _T0_T1,\
4435 4f31916f bellard
    [INDEX_op_rorw ## SUFFIX ## _T0_T1_cc] = INDEX_op_rorw ## SUFFIX ## _T0_T1,\
4436 4f31916f bellard
    [INDEX_op_rorl ## SUFFIX ## _T0_T1_cc] = INDEX_op_rorl ## SUFFIX ## _T0_T1,
4437 4f31916f bellard
4438 4bb2fcc7 bellard
    DEF_SIMPLER( )
4439 4f31916f bellard
    DEF_SIMPLER(_raw)
4440 4f31916f bellard
#ifndef CONFIG_USER_ONLY
4441 4f31916f bellard
    DEF_SIMPLER(_kernel)
4442 4f31916f bellard
    DEF_SIMPLER(_user)
4443 4f31916f bellard
#endif
4444 2c0262af bellard
};
4445 2c0262af bellard
4446 2c0262af bellard
void optimize_flags_init(void)
4447 2c0262af bellard
{
4448 2c0262af bellard
    int i;
4449 2c0262af bellard
    /* put default values in arrays */
4450 2c0262af bellard
    for(i = 0; i < NB_OPS; i++) {
4451 2c0262af bellard
        if (opc_simpler[i] == 0)
4452 2c0262af bellard
            opc_simpler[i] = i;
4453 2c0262af bellard
    }
4454 2c0262af bellard
}
4455 2c0262af bellard
4456 2c0262af bellard
/* CPU flags computation optimization: we move backward thru the
4457 2c0262af bellard
   generated code to see which flags are needed. The operation is
4458 2c0262af bellard
   modified if suitable */
4459 2c0262af bellard
static void optimize_flags(uint16_t *opc_buf, int opc_buf_len)
4460 2c0262af bellard
{
4461 2c0262af bellard
    uint16_t *opc_ptr;
4462 2c0262af bellard
    int live_flags, write_flags, op;
4463 2c0262af bellard
4464 2c0262af bellard
    opc_ptr = opc_buf + opc_buf_len;
4465 2c0262af bellard
    /* live_flags contains the flags needed by the next instructions
4466 2c0262af bellard
       in the code. At the end of the bloc, we consider that all the
4467 2c0262af bellard
       flags are live. */
4468 2c0262af bellard
    live_flags = CC_OSZAPC;
4469 2c0262af bellard
    while (opc_ptr > opc_buf) {
4470 2c0262af bellard
        op = *--opc_ptr;
4471 2c0262af bellard
        /* if none of the flags written by the instruction is used,
4472 2c0262af bellard
           then we can try to find a simpler instruction */
4473 2c0262af bellard
        write_flags = opc_write_flags[op];
4474 2c0262af bellard
        if ((live_flags & write_flags) == 0) {
4475 2c0262af bellard
            *opc_ptr = opc_simpler[op];
4476 2c0262af bellard
        }
4477 2c0262af bellard
        /* compute the live flags before the instruction */
4478 2c0262af bellard
        live_flags &= ~write_flags;
4479 2c0262af bellard
        live_flags |= opc_read_flags[op];
4480 2c0262af bellard
    }
4481 2c0262af bellard
}
4482 2c0262af bellard
4483 2c0262af bellard
/* generate intermediate code in gen_opc_buf and gen_opparam_buf for
4484 2c0262af bellard
   basic block 'tb'. If search_pc is TRUE, also generate PC
4485 2c0262af bellard
   information for each intermediate instruction. */
4486 2c0262af bellard
static inline int gen_intermediate_code_internal(CPUState *env,
4487 2c0262af bellard
                                                 TranslationBlock *tb, 
4488 2c0262af bellard
                                                 int search_pc)
4489 2c0262af bellard
{
4490 2c0262af bellard
    DisasContext dc1, *dc = &dc1;
4491 2c0262af bellard
    uint8_t *pc_ptr;
4492 2c0262af bellard
    uint16_t *gen_opc_end;
4493 2c0262af bellard
    int flags, j, lj;
4494 2c0262af bellard
    uint8_t *pc_start;
4495 2c0262af bellard
    uint8_t *cs_base;
4496 2c0262af bellard
    
4497 2c0262af bellard
    /* generate intermediate code */
4498 2c0262af bellard
    pc_start = (uint8_t *)tb->pc;
4499 2c0262af bellard
    cs_base = (uint8_t *)tb->cs_base;
4500 2c0262af bellard
    flags = tb->flags;
4501 3a1d9b8b bellard
4502 4f31916f bellard
    dc->pe = (flags >> HF_PE_SHIFT) & 1;
4503 2c0262af bellard
    dc->code32 = (flags >> HF_CS32_SHIFT) & 1;
4504 2c0262af bellard
    dc->ss32 = (flags >> HF_SS32_SHIFT) & 1;
4505 2c0262af bellard
    dc->addseg = (flags >> HF_ADDSEG_SHIFT) & 1;
4506 2c0262af bellard
    dc->f_st = 0;
4507 2c0262af bellard
    dc->vm86 = (flags >> VM_SHIFT) & 1;
4508 2c0262af bellard
    dc->cpl = (flags >> HF_CPL_SHIFT) & 3;
4509 2c0262af bellard
    dc->iopl = (flags >> IOPL_SHIFT) & 3;
4510 2c0262af bellard
    dc->tf = (flags >> TF_SHIFT) & 1;
4511 34865134 bellard
    dc->singlestep_enabled = env->singlestep_enabled;
4512 2c0262af bellard
    dc->cc_op = CC_OP_DYNAMIC;
4513 2c0262af bellard
    dc->cs_base = cs_base;
4514 2c0262af bellard
    dc->tb = tb;
4515 2c0262af bellard
    dc->popl_esp_hack = 0;
4516 2c0262af bellard
    /* select memory access functions */
4517 2c0262af bellard
    dc->mem_index = 0;
4518 2c0262af bellard
    if (flags & HF_SOFTMMU_MASK) {
4519 2c0262af bellard
        if (dc->cpl == 3)
4520 2c0262af bellard
            dc->mem_index = 6;
4521 2c0262af bellard
        else
4522 2c0262af bellard
            dc->mem_index = 3;
4523 2c0262af bellard
    }
4524 7eee2a50 bellard
    dc->flags = flags;
4525 a2cc3b24 bellard
    dc->jmp_opt = !(dc->tf || env->singlestep_enabled ||
4526 a2cc3b24 bellard
                    (flags & HF_INHIBIT_IRQ_MASK)
4527 415fa2ea bellard
#ifndef CONFIG_SOFTMMU
4528 2c0262af bellard
                    || (flags & HF_SOFTMMU_MASK)
4529 2c0262af bellard
#endif
4530 2c0262af bellard
                    );
4531 4f31916f bellard
#if 0
4532 4f31916f bellard
    /* check addseg logic */
4533 4f31916f bellard
    if (!dc->addseg && (dc->vm86 || !dc->pe))
4534 4f31916f bellard
        printf("ERROR addseg\n");
4535 4f31916f bellard
#endif
4536 4f31916f bellard
4537 2c0262af bellard
    gen_opc_ptr = gen_opc_buf;
4538 2c0262af bellard
    gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
4539 2c0262af bellard
    gen_opparam_ptr = gen_opparam_buf;
4540 2c0262af bellard
4541 2c0262af bellard
    dc->is_jmp = DISAS_NEXT;
4542 2c0262af bellard
    pc_ptr = pc_start;
4543 2c0262af bellard
    lj = -1;
4544 2c0262af bellard
4545 2c0262af bellard
    for(;;) {
4546 2c0262af bellard
        if (env->nb_breakpoints > 0) {
4547 2c0262af bellard
            for(j = 0; j < env->nb_breakpoints; j++) {
4548 2c0262af bellard
                if (env->breakpoints[j] == (unsigned long)pc_ptr) {
4549 2c0262af bellard
                    gen_debug(dc, pc_ptr - dc->cs_base);
4550 2c0262af bellard
                    break;
4551 2c0262af bellard
                }
4552 2c0262af bellard
            }
4553 2c0262af bellard
        }
4554 2c0262af bellard
        if (search_pc) {
4555 2c0262af bellard
            j = gen_opc_ptr - gen_opc_buf;
4556 2c0262af bellard
            if (lj < j) {
4557 2c0262af bellard
                lj++;
4558 2c0262af bellard
                while (lj < j)
4559 2c0262af bellard
                    gen_opc_instr_start[lj++] = 0;
4560 2c0262af bellard
            }
4561 2c0262af bellard
            gen_opc_pc[lj] = (uint32_t)pc_ptr;
4562 2c0262af bellard
            gen_opc_cc_op[lj] = dc->cc_op;
4563 2c0262af bellard
            gen_opc_instr_start[lj] = 1;
4564 2c0262af bellard
        }
4565 2c0262af bellard
        pc_ptr = disas_insn(dc, pc_ptr);
4566 2c0262af bellard
        /* stop translation if indicated */
4567 2c0262af bellard
        if (dc->is_jmp)
4568 2c0262af bellard
            break;
4569 2c0262af bellard
        /* if single step mode, we generate only one instruction and
4570 2c0262af bellard
           generate an exception */
4571 a2cc3b24 bellard
        /* if irq were inhibited with HF_INHIBIT_IRQ_MASK, we clear
4572 a2cc3b24 bellard
           the flag and abort the translation to give the irqs a
4573 a2cc3b24 bellard
           change to be happen */
4574 a2cc3b24 bellard
        if (dc->tf || dc->singlestep_enabled || 
4575 a2cc3b24 bellard
            (flags & HF_INHIBIT_IRQ_MASK)) {
4576 2c0262af bellard
            gen_op_jmp_im(pc_ptr - dc->cs_base);
4577 2c0262af bellard
            gen_eob(dc);
4578 2c0262af bellard
            break;
4579 2c0262af bellard
        }
4580 2c0262af bellard
        /* if too long translation, stop generation too */
4581 2c0262af bellard
        if (gen_opc_ptr >= gen_opc_end ||
4582 2c0262af bellard
            (pc_ptr - pc_start) >= (TARGET_PAGE_SIZE - 32)) {
4583 2c0262af bellard
            gen_op_jmp_im(pc_ptr - dc->cs_base);
4584 2c0262af bellard
            gen_eob(dc);
4585 2c0262af bellard
            break;
4586 2c0262af bellard
        }
4587 2c0262af bellard
    }
4588 2c0262af bellard
    *gen_opc_ptr = INDEX_op_end;
4589 2c0262af bellard
    /* we don't forget to fill the last values */
4590 2c0262af bellard
    if (search_pc) {
4591 2c0262af bellard
        j = gen_opc_ptr - gen_opc_buf;
4592 2c0262af bellard
        lj++;
4593 2c0262af bellard
        while (lj <= j)
4594 2c0262af bellard
            gen_opc_instr_start[lj++] = 0;
4595 2c0262af bellard
    }
4596 2c0262af bellard
        
4597 2c0262af bellard
#ifdef DEBUG_DISAS
4598 e19e89a5 bellard
    if (loglevel & CPU_LOG_TB_IN_ASM) {
4599 2c0262af bellard
        fprintf(logfile, "----------------\n");
4600 2c0262af bellard
        fprintf(logfile, "IN: %s\n", lookup_symbol(pc_start));
4601 2c0262af bellard
        disas(logfile, pc_start, pc_ptr - pc_start, 0, !dc->code32);
4602 2c0262af bellard
        fprintf(logfile, "\n");
4603 e19e89a5 bellard
        if (loglevel & CPU_LOG_TB_OP) {
4604 e19e89a5 bellard
            fprintf(logfile, "OP:\n");
4605 e19e89a5 bellard
            dump_ops(gen_opc_buf, gen_opparam_buf);
4606 e19e89a5 bellard
            fprintf(logfile, "\n");
4607 e19e89a5 bellard
        }
4608 2c0262af bellard
    }
4609 2c0262af bellard
#endif
4610 2c0262af bellard
4611 2c0262af bellard
    /* optimize flag computations */
4612 2c0262af bellard
    optimize_flags(gen_opc_buf, gen_opc_ptr - gen_opc_buf);
4613 2c0262af bellard
4614 2c0262af bellard
#ifdef DEBUG_DISAS
4615 e19e89a5 bellard
    if (loglevel & CPU_LOG_TB_OP_OPT) {
4616 2c0262af bellard
        fprintf(logfile, "AFTER FLAGS OPT:\n");
4617 2c0262af bellard
        dump_ops(gen_opc_buf, gen_opparam_buf);
4618 2c0262af bellard
        fprintf(logfile, "\n");
4619 2c0262af bellard
    }
4620 2c0262af bellard
#endif
4621 2c0262af bellard
    if (!search_pc)
4622 2c0262af bellard
        tb->size = pc_ptr - pc_start;
4623 2c0262af bellard
    return 0;
4624 2c0262af bellard
}
4625 2c0262af bellard
4626 2c0262af bellard
int gen_intermediate_code(CPUState *env, TranslationBlock *tb)
4627 2c0262af bellard
{
4628 2c0262af bellard
    return gen_intermediate_code_internal(env, tb, 0);
4629 2c0262af bellard
}
4630 2c0262af bellard
4631 2c0262af bellard
int gen_intermediate_code_pc(CPUState *env, TranslationBlock *tb)
4632 2c0262af bellard
{
4633 2c0262af bellard
    return gen_intermediate_code_internal(env, tb, 1);
4634 2c0262af bellard
}