root / hw / cirrus_vga.c @ 4e12cd94
History | View | Annotate | Download (99.4 kB)
1 | e6e5ad80 | bellard | /*
|
---|---|---|---|
2 | aeb3c85f | bellard | * QEMU Cirrus CLGD 54xx VGA Emulator.
|
3 | 5fafdf24 | ths | *
|
4 | e6e5ad80 | bellard | * Copyright (c) 2004 Fabrice Bellard
|
5 | aeb3c85f | bellard | * Copyright (c) 2004 Makoto Suzuki (suzu)
|
6 | 5fafdf24 | ths | *
|
7 | e6e5ad80 | bellard | * Permission is hereby granted, free of charge, to any person obtaining a copy
|
8 | e6e5ad80 | bellard | * of this software and associated documentation files (the "Software"), to deal
|
9 | e6e5ad80 | bellard | * in the Software without restriction, including without limitation the rights
|
10 | e6e5ad80 | bellard | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
11 | e6e5ad80 | bellard | * copies of the Software, and to permit persons to whom the Software is
|
12 | e6e5ad80 | bellard | * furnished to do so, subject to the following conditions:
|
13 | e6e5ad80 | bellard | *
|
14 | e6e5ad80 | bellard | * The above copyright notice and this permission notice shall be included in
|
15 | e6e5ad80 | bellard | * all copies or substantial portions of the Software.
|
16 | e6e5ad80 | bellard | *
|
17 | e6e5ad80 | bellard | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
18 | e6e5ad80 | bellard | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
19 | e6e5ad80 | bellard | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
20 | e6e5ad80 | bellard | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
21 | e6e5ad80 | bellard | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
22 | e6e5ad80 | bellard | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
23 | e6e5ad80 | bellard | * THE SOFTWARE.
|
24 | e6e5ad80 | bellard | */
|
25 | aeb3c85f | bellard | /*
|
26 | aeb3c85f | bellard | * Reference: Finn Thogersons' VGADOC4b
|
27 | aeb3c85f | bellard | * available at http://home.worldonline.dk/~finth/
|
28 | aeb3c85f | bellard | */
|
29 | 87ecb68b | pbrook | #include "hw.h" |
30 | 87ecb68b | pbrook | #include "pc.h" |
31 | 87ecb68b | pbrook | #include "pci.h" |
32 | 87ecb68b | pbrook | #include "console.h" |
33 | e6e5ad80 | bellard | #include "vga_int.h" |
34 | 2bec46dc | aliguori | #include "kvm.h" |
35 | e6e5ad80 | bellard | |
36 | a5082316 | bellard | /*
|
37 | a5082316 | bellard | * TODO:
|
38 | ad81218e | bellard | * - destination write mask support not complete (bits 5..7)
|
39 | a5082316 | bellard | * - optimize linear mappings
|
40 | a5082316 | bellard | * - optimize bitblt functions
|
41 | a5082316 | bellard | */
|
42 | a5082316 | bellard | |
43 | e36f36e1 | bellard | //#define DEBUG_CIRRUS
|
44 | a21ae81d | bellard | //#define DEBUG_BITBLT
|
45 | e36f36e1 | bellard | |
46 | e6e5ad80 | bellard | /***************************************
|
47 | e6e5ad80 | bellard | *
|
48 | e6e5ad80 | bellard | * definitions
|
49 | e6e5ad80 | bellard | *
|
50 | e6e5ad80 | bellard | ***************************************/
|
51 | e6e5ad80 | bellard | |
52 | e6e5ad80 | bellard | // ID
|
53 | e6e5ad80 | bellard | #define CIRRUS_ID_CLGD5422 (0x23<<2) |
54 | e6e5ad80 | bellard | #define CIRRUS_ID_CLGD5426 (0x24<<2) |
55 | e6e5ad80 | bellard | #define CIRRUS_ID_CLGD5424 (0x25<<2) |
56 | e6e5ad80 | bellard | #define CIRRUS_ID_CLGD5428 (0x26<<2) |
57 | e6e5ad80 | bellard | #define CIRRUS_ID_CLGD5430 (0x28<<2) |
58 | e6e5ad80 | bellard | #define CIRRUS_ID_CLGD5434 (0x2A<<2) |
59 | a21ae81d | bellard | #define CIRRUS_ID_CLGD5436 (0x2B<<2) |
60 | e6e5ad80 | bellard | #define CIRRUS_ID_CLGD5446 (0x2E<<2) |
61 | e6e5ad80 | bellard | |
62 | e6e5ad80 | bellard | // sequencer 0x07
|
63 | e6e5ad80 | bellard | #define CIRRUS_SR7_BPP_VGA 0x00 |
64 | e6e5ad80 | bellard | #define CIRRUS_SR7_BPP_SVGA 0x01 |
65 | e6e5ad80 | bellard | #define CIRRUS_SR7_BPP_MASK 0x0e |
66 | e6e5ad80 | bellard | #define CIRRUS_SR7_BPP_8 0x00 |
67 | e6e5ad80 | bellard | #define CIRRUS_SR7_BPP_16_DOUBLEVCLK 0x02 |
68 | e6e5ad80 | bellard | #define CIRRUS_SR7_BPP_24 0x04 |
69 | e6e5ad80 | bellard | #define CIRRUS_SR7_BPP_16 0x06 |
70 | e6e5ad80 | bellard | #define CIRRUS_SR7_BPP_32 0x08 |
71 | e6e5ad80 | bellard | #define CIRRUS_SR7_ISAADDR_MASK 0xe0 |
72 | e6e5ad80 | bellard | |
73 | e6e5ad80 | bellard | // sequencer 0x0f
|
74 | e6e5ad80 | bellard | #define CIRRUS_MEMSIZE_512k 0x08 |
75 | e6e5ad80 | bellard | #define CIRRUS_MEMSIZE_1M 0x10 |
76 | e6e5ad80 | bellard | #define CIRRUS_MEMSIZE_2M 0x18 |
77 | e6e5ad80 | bellard | #define CIRRUS_MEMFLAGS_BANKSWITCH 0x80 // bank switching is enabled. |
78 | e6e5ad80 | bellard | |
79 | e6e5ad80 | bellard | // sequencer 0x12
|
80 | e6e5ad80 | bellard | #define CIRRUS_CURSOR_SHOW 0x01 |
81 | e6e5ad80 | bellard | #define CIRRUS_CURSOR_HIDDENPEL 0x02 |
82 | e6e5ad80 | bellard | #define CIRRUS_CURSOR_LARGE 0x04 // 64x64 if set, 32x32 if clear |
83 | e6e5ad80 | bellard | |
84 | e6e5ad80 | bellard | // sequencer 0x17
|
85 | e6e5ad80 | bellard | #define CIRRUS_BUSTYPE_VLBFAST 0x10 |
86 | e6e5ad80 | bellard | #define CIRRUS_BUSTYPE_PCI 0x20 |
87 | e6e5ad80 | bellard | #define CIRRUS_BUSTYPE_VLBSLOW 0x30 |
88 | e6e5ad80 | bellard | #define CIRRUS_BUSTYPE_ISA 0x38 |
89 | e6e5ad80 | bellard | #define CIRRUS_MMIO_ENABLE 0x04 |
90 | e6e5ad80 | bellard | #define CIRRUS_MMIO_USE_PCIADDR 0x40 // 0xb8000 if cleared. |
91 | e6e5ad80 | bellard | #define CIRRUS_MEMSIZEEXT_DOUBLE 0x80 |
92 | e6e5ad80 | bellard | |
93 | e6e5ad80 | bellard | // control 0x0b
|
94 | e6e5ad80 | bellard | #define CIRRUS_BANKING_DUAL 0x01 |
95 | e6e5ad80 | bellard | #define CIRRUS_BANKING_GRANULARITY_16K 0x20 // set:16k, clear:4k |
96 | e6e5ad80 | bellard | |
97 | e6e5ad80 | bellard | // control 0x30
|
98 | e6e5ad80 | bellard | #define CIRRUS_BLTMODE_BACKWARDS 0x01 |
99 | e6e5ad80 | bellard | #define CIRRUS_BLTMODE_MEMSYSDEST 0x02 |
100 | e6e5ad80 | bellard | #define CIRRUS_BLTMODE_MEMSYSSRC 0x04 |
101 | e6e5ad80 | bellard | #define CIRRUS_BLTMODE_TRANSPARENTCOMP 0x08 |
102 | e6e5ad80 | bellard | #define CIRRUS_BLTMODE_PATTERNCOPY 0x40 |
103 | e6e5ad80 | bellard | #define CIRRUS_BLTMODE_COLOREXPAND 0x80 |
104 | e6e5ad80 | bellard | #define CIRRUS_BLTMODE_PIXELWIDTHMASK 0x30 |
105 | e6e5ad80 | bellard | #define CIRRUS_BLTMODE_PIXELWIDTH8 0x00 |
106 | e6e5ad80 | bellard | #define CIRRUS_BLTMODE_PIXELWIDTH16 0x10 |
107 | e6e5ad80 | bellard | #define CIRRUS_BLTMODE_PIXELWIDTH24 0x20 |
108 | e6e5ad80 | bellard | #define CIRRUS_BLTMODE_PIXELWIDTH32 0x30 |
109 | e6e5ad80 | bellard | |
110 | e6e5ad80 | bellard | // control 0x31
|
111 | e6e5ad80 | bellard | #define CIRRUS_BLT_BUSY 0x01 |
112 | e6e5ad80 | bellard | #define CIRRUS_BLT_START 0x02 |
113 | e6e5ad80 | bellard | #define CIRRUS_BLT_RESET 0x04 |
114 | e6e5ad80 | bellard | #define CIRRUS_BLT_FIFOUSED 0x10 |
115 | a5082316 | bellard | #define CIRRUS_BLT_AUTOSTART 0x80 |
116 | e6e5ad80 | bellard | |
117 | e6e5ad80 | bellard | // control 0x32
|
118 | e6e5ad80 | bellard | #define CIRRUS_ROP_0 0x00 |
119 | e6e5ad80 | bellard | #define CIRRUS_ROP_SRC_AND_DST 0x05 |
120 | e6e5ad80 | bellard | #define CIRRUS_ROP_NOP 0x06 |
121 | e6e5ad80 | bellard | #define CIRRUS_ROP_SRC_AND_NOTDST 0x09 |
122 | e6e5ad80 | bellard | #define CIRRUS_ROP_NOTDST 0x0b |
123 | e6e5ad80 | bellard | #define CIRRUS_ROP_SRC 0x0d |
124 | e6e5ad80 | bellard | #define CIRRUS_ROP_1 0x0e |
125 | e6e5ad80 | bellard | #define CIRRUS_ROP_NOTSRC_AND_DST 0x50 |
126 | e6e5ad80 | bellard | #define CIRRUS_ROP_SRC_XOR_DST 0x59 |
127 | e6e5ad80 | bellard | #define CIRRUS_ROP_SRC_OR_DST 0x6d |
128 | e6e5ad80 | bellard | #define CIRRUS_ROP_NOTSRC_OR_NOTDST 0x90 |
129 | e6e5ad80 | bellard | #define CIRRUS_ROP_SRC_NOTXOR_DST 0x95 |
130 | e6e5ad80 | bellard | #define CIRRUS_ROP_SRC_OR_NOTDST 0xad |
131 | e6e5ad80 | bellard | #define CIRRUS_ROP_NOTSRC 0xd0 |
132 | e6e5ad80 | bellard | #define CIRRUS_ROP_NOTSRC_OR_DST 0xd6 |
133 | e6e5ad80 | bellard | #define CIRRUS_ROP_NOTSRC_AND_NOTDST 0xda |
134 | e6e5ad80 | bellard | |
135 | a5082316 | bellard | #define CIRRUS_ROP_NOP_INDEX 2 |
136 | a5082316 | bellard | #define CIRRUS_ROP_SRC_INDEX 5 |
137 | a5082316 | bellard | |
138 | a21ae81d | bellard | // control 0x33
|
139 | a5082316 | bellard | #define CIRRUS_BLTMODEEXT_SOLIDFILL 0x04 |
140 | 4c8732d7 | bellard | #define CIRRUS_BLTMODEEXT_COLOREXPINV 0x02 |
141 | a5082316 | bellard | #define CIRRUS_BLTMODEEXT_DWORDGRANULARITY 0x01 |
142 | a21ae81d | bellard | |
143 | e6e5ad80 | bellard | // memory-mapped IO
|
144 | e6e5ad80 | bellard | #define CIRRUS_MMIO_BLTBGCOLOR 0x00 // dword |
145 | e6e5ad80 | bellard | #define CIRRUS_MMIO_BLTFGCOLOR 0x04 // dword |
146 | e6e5ad80 | bellard | #define CIRRUS_MMIO_BLTWIDTH 0x08 // word |
147 | e6e5ad80 | bellard | #define CIRRUS_MMIO_BLTHEIGHT 0x0a // word |
148 | e6e5ad80 | bellard | #define CIRRUS_MMIO_BLTDESTPITCH 0x0c // word |
149 | e6e5ad80 | bellard | #define CIRRUS_MMIO_BLTSRCPITCH 0x0e // word |
150 | e6e5ad80 | bellard | #define CIRRUS_MMIO_BLTDESTADDR 0x10 // dword |
151 | e6e5ad80 | bellard | #define CIRRUS_MMIO_BLTSRCADDR 0x14 // dword |
152 | e6e5ad80 | bellard | #define CIRRUS_MMIO_BLTWRITEMASK 0x17 // byte |
153 | e6e5ad80 | bellard | #define CIRRUS_MMIO_BLTMODE 0x18 // byte |
154 | e6e5ad80 | bellard | #define CIRRUS_MMIO_BLTROP 0x1a // byte |
155 | e6e5ad80 | bellard | #define CIRRUS_MMIO_BLTMODEEXT 0x1b // byte |
156 | e6e5ad80 | bellard | #define CIRRUS_MMIO_BLTTRANSPARENTCOLOR 0x1c // word? |
157 | e6e5ad80 | bellard | #define CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK 0x20 // word? |
158 | e6e5ad80 | bellard | #define CIRRUS_MMIO_LINEARDRAW_START_X 0x24 // word |
159 | e6e5ad80 | bellard | #define CIRRUS_MMIO_LINEARDRAW_START_Y 0x26 // word |
160 | e6e5ad80 | bellard | #define CIRRUS_MMIO_LINEARDRAW_END_X 0x28 // word |
161 | e6e5ad80 | bellard | #define CIRRUS_MMIO_LINEARDRAW_END_Y 0x2a // word |
162 | e6e5ad80 | bellard | #define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_INC 0x2c // byte |
163 | e6e5ad80 | bellard | #define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ROLLOVER 0x2d // byte |
164 | e6e5ad80 | bellard | #define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_MASK 0x2e // byte |
165 | e6e5ad80 | bellard | #define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ACCUM 0x2f // byte |
166 | e6e5ad80 | bellard | #define CIRRUS_MMIO_BRESENHAM_K1 0x30 // word |
167 | e6e5ad80 | bellard | #define CIRRUS_MMIO_BRESENHAM_K3 0x32 // word |
168 | e6e5ad80 | bellard | #define CIRRUS_MMIO_BRESENHAM_ERROR 0x34 // word |
169 | e6e5ad80 | bellard | #define CIRRUS_MMIO_BRESENHAM_DELTA_MAJOR 0x36 // word |
170 | e6e5ad80 | bellard | #define CIRRUS_MMIO_BRESENHAM_DIRECTION 0x38 // byte |
171 | e6e5ad80 | bellard | #define CIRRUS_MMIO_LINEDRAW_MODE 0x39 // byte |
172 | e6e5ad80 | bellard | #define CIRRUS_MMIO_BLTSTATUS 0x40 // byte |
173 | e6e5ad80 | bellard | |
174 | e6e5ad80 | bellard | // PCI 0x04: command(word), 0x06(word): status
|
175 | e6e5ad80 | bellard | #define PCI_COMMAND_IOACCESS 0x0001 |
176 | e6e5ad80 | bellard | #define PCI_COMMAND_MEMACCESS 0x0002 |
177 | e6e5ad80 | bellard | #define PCI_COMMAND_BUSMASTER 0x0004 |
178 | e6e5ad80 | bellard | #define PCI_COMMAND_SPECIALCYCLE 0x0008 |
179 | e6e5ad80 | bellard | #define PCI_COMMAND_MEMWRITEINVALID 0x0010 |
180 | e6e5ad80 | bellard | #define PCI_COMMAND_PALETTESNOOPING 0x0020 |
181 | e6e5ad80 | bellard | #define PCI_COMMAND_PARITYDETECTION 0x0040 |
182 | e6e5ad80 | bellard | #define PCI_COMMAND_ADDRESSDATASTEPPING 0x0080 |
183 | e6e5ad80 | bellard | #define PCI_COMMAND_SERR 0x0100 |
184 | e6e5ad80 | bellard | #define PCI_COMMAND_BACKTOBACKTRANS 0x0200 |
185 | e6e5ad80 | bellard | // PCI 0x08, 0xff000000 (0x09-0x0b:class,0x08:rev)
|
186 | e6e5ad80 | bellard | #define PCI_CLASS_BASE_DISPLAY 0x03 |
187 | e6e5ad80 | bellard | // PCI 0x08, 0x00ff0000
|
188 | e6e5ad80 | bellard | #define PCI_CLASS_SUB_VGA 0x00 |
189 | e6e5ad80 | bellard | // PCI 0x0c, 0x00ff0000 (0x0c:cacheline,0x0d:latency,0x0e:headertype,0x0f:Built-in self test)
|
190 | e6e5ad80 | bellard | // 0x10-0x3f (headertype 00h)
|
191 | e6e5ad80 | bellard | // PCI 0x10,0x14,0x18,0x1c,0x20,0x24: base address mapping registers
|
192 | e6e5ad80 | bellard | // 0x10: MEMBASE, 0x14: IOBASE(hard-coded in XFree86 3.x)
|
193 | e6e5ad80 | bellard | #define PCI_MAP_MEM 0x0 |
194 | e6e5ad80 | bellard | #define PCI_MAP_IO 0x1 |
195 | e6e5ad80 | bellard | #define PCI_MAP_MEM_ADDR_MASK (~0xf) |
196 | e6e5ad80 | bellard | #define PCI_MAP_IO_ADDR_MASK (~0x3) |
197 | e6e5ad80 | bellard | #define PCI_MAP_MEMFLAGS_32BIT 0x0 |
198 | e6e5ad80 | bellard | #define PCI_MAP_MEMFLAGS_32BIT_1M 0x1 |
199 | e6e5ad80 | bellard | #define PCI_MAP_MEMFLAGS_64BIT 0x4 |
200 | e6e5ad80 | bellard | #define PCI_MAP_MEMFLAGS_CACHEABLE 0x8 |
201 | e6e5ad80 | bellard | // PCI 0x28: cardbus CIS pointer
|
202 | e6e5ad80 | bellard | // PCI 0x2c: subsystem vendor id, 0x2e: subsystem id
|
203 | e6e5ad80 | bellard | // PCI 0x30: expansion ROM base address
|
204 | e6e5ad80 | bellard | #define PCI_ROMBIOS_ENABLED 0x1 |
205 | e6e5ad80 | bellard | // PCI 0x34: 0xffffff00=reserved, 0x000000ff=capabilities pointer
|
206 | e6e5ad80 | bellard | // PCI 0x38: reserved
|
207 | e6e5ad80 | bellard | // PCI 0x3c: 0x3c=int-line, 0x3d=int-pin, 0x3e=min-gnt, 0x3f=maax-lat
|
208 | e6e5ad80 | bellard | |
209 | a21ae81d | bellard | #define CIRRUS_PNPMMIO_SIZE 0x1000 |
210 | e6e5ad80 | bellard | |
211 | e6e5ad80 | bellard | |
212 | e6e5ad80 | bellard | /* I/O and memory hook */
|
213 | e6e5ad80 | bellard | #define CIRRUS_HOOK_NOT_HANDLED 0 |
214 | e6e5ad80 | bellard | #define CIRRUS_HOOK_HANDLED 1 |
215 | e6e5ad80 | bellard | |
216 | b2b183c2 | aliguori | #define ABS(a) ((signed)(a) > 0 ? a : -a) |
217 | b2b183c2 | aliguori | |
218 | b2eb849d | aurel32 | #define BLTUNSAFE(s) \
|
219 | b2eb849d | aurel32 | ( \ |
220 | b2eb849d | aurel32 | ( /* check dst is within bounds */ \
|
221 | b2b183c2 | aliguori | (s)->cirrus_blt_height * ABS((s)->cirrus_blt_dstpitch) \ |
222 | b2eb849d | aurel32 | + ((s)->cirrus_blt_dstaddr & (s)->cirrus_addr_mask) > \ |
223 | 4e12cd94 | Avi Kivity | (s)->vga.vram_size \ |
224 | b2eb849d | aurel32 | ) || \ |
225 | b2eb849d | aurel32 | ( /* check src is within bounds */ \
|
226 | b2b183c2 | aliguori | (s)->cirrus_blt_height * ABS((s)->cirrus_blt_srcpitch) \ |
227 | b2eb849d | aurel32 | + ((s)->cirrus_blt_srcaddr & (s)->cirrus_addr_mask) > \ |
228 | 4e12cd94 | Avi Kivity | (s)->vga.vram_size \ |
229 | b2eb849d | aurel32 | ) \ |
230 | b2eb849d | aurel32 | ) |
231 | b2eb849d | aurel32 | |
232 | a5082316 | bellard | struct CirrusVGAState;
|
233 | a5082316 | bellard | typedef void (*cirrus_bitblt_rop_t) (struct CirrusVGAState *s, |
234 | a5082316 | bellard | uint8_t * dst, const uint8_t * src,
|
235 | e6e5ad80 | bellard | int dstpitch, int srcpitch, |
236 | e6e5ad80 | bellard | int bltwidth, int bltheight); |
237 | a5082316 | bellard | typedef void (*cirrus_fill_t)(struct CirrusVGAState *s, |
238 | a5082316 | bellard | uint8_t *dst, int dst_pitch, int width, int height); |
239 | e6e5ad80 | bellard | |
240 | e6e5ad80 | bellard | typedef struct CirrusVGAState { |
241 | 4e12cd94 | Avi Kivity | VGACommonState vga; |
242 | e6e5ad80 | bellard | |
243 | e6e5ad80 | bellard | int cirrus_linear_io_addr;
|
244 | a5082316 | bellard | int cirrus_linear_bitblt_io_addr;
|
245 | e6e5ad80 | bellard | int cirrus_mmio_io_addr;
|
246 | e6e5ad80 | bellard | uint32_t cirrus_addr_mask; |
247 | 78e127ef | bellard | uint32_t linear_mmio_mask; |
248 | e6e5ad80 | bellard | uint8_t cirrus_shadow_gr0; |
249 | e6e5ad80 | bellard | uint8_t cirrus_shadow_gr1; |
250 | e6e5ad80 | bellard | uint8_t cirrus_hidden_dac_lockindex; |
251 | e6e5ad80 | bellard | uint8_t cirrus_hidden_dac_data; |
252 | e6e5ad80 | bellard | uint32_t cirrus_bank_base[2];
|
253 | e6e5ad80 | bellard | uint32_t cirrus_bank_limit[2];
|
254 | e6e5ad80 | bellard | uint8_t cirrus_hidden_palette[48];
|
255 | a5082316 | bellard | uint32_t hw_cursor_x; |
256 | a5082316 | bellard | uint32_t hw_cursor_y; |
257 | e6e5ad80 | bellard | int cirrus_blt_pixelwidth;
|
258 | e6e5ad80 | bellard | int cirrus_blt_width;
|
259 | e6e5ad80 | bellard | int cirrus_blt_height;
|
260 | e6e5ad80 | bellard | int cirrus_blt_dstpitch;
|
261 | e6e5ad80 | bellard | int cirrus_blt_srcpitch;
|
262 | a5082316 | bellard | uint32_t cirrus_blt_fgcol; |
263 | a5082316 | bellard | uint32_t cirrus_blt_bgcol; |
264 | e6e5ad80 | bellard | uint32_t cirrus_blt_dstaddr; |
265 | e6e5ad80 | bellard | uint32_t cirrus_blt_srcaddr; |
266 | e6e5ad80 | bellard | uint8_t cirrus_blt_mode; |
267 | a5082316 | bellard | uint8_t cirrus_blt_modeext; |
268 | e6e5ad80 | bellard | cirrus_bitblt_rop_t cirrus_rop; |
269 | a5082316 | bellard | #define CIRRUS_BLTBUFSIZE (2048 * 4) /* one line width */ |
270 | e6e5ad80 | bellard | uint8_t cirrus_bltbuf[CIRRUS_BLTBUFSIZE]; |
271 | e6e5ad80 | bellard | uint8_t *cirrus_srcptr; |
272 | e6e5ad80 | bellard | uint8_t *cirrus_srcptr_end; |
273 | e6e5ad80 | bellard | uint32_t cirrus_srccounter; |
274 | a5082316 | bellard | /* hwcursor display state */
|
275 | a5082316 | bellard | int last_hw_cursor_size;
|
276 | a5082316 | bellard | int last_hw_cursor_x;
|
277 | a5082316 | bellard | int last_hw_cursor_y;
|
278 | a5082316 | bellard | int last_hw_cursor_y_start;
|
279 | a5082316 | bellard | int last_hw_cursor_y_end;
|
280 | 78e127ef | bellard | int real_vram_size; /* XXX: suppress that */ |
281 | 4abc796d | blueswir1 | int device_id;
|
282 | 4abc796d | blueswir1 | int bustype;
|
283 | e6e5ad80 | bellard | } CirrusVGAState; |
284 | e6e5ad80 | bellard | |
285 | e6e5ad80 | bellard | typedef struct PCICirrusVGAState { |
286 | e6e5ad80 | bellard | PCIDevice dev; |
287 | e6e5ad80 | bellard | CirrusVGAState cirrus_vga; |
288 | e6e5ad80 | bellard | } PCICirrusVGAState; |
289 | e6e5ad80 | bellard | |
290 | a5082316 | bellard | static uint8_t rop_to_index[256]; |
291 | 3b46e624 | ths | |
292 | e6e5ad80 | bellard | /***************************************
|
293 | e6e5ad80 | bellard | *
|
294 | e6e5ad80 | bellard | * prototypes.
|
295 | e6e5ad80 | bellard | *
|
296 | e6e5ad80 | bellard | ***************************************/
|
297 | e6e5ad80 | bellard | |
298 | e6e5ad80 | bellard | |
299 | 8926b517 | bellard | static void cirrus_bitblt_reset(CirrusVGAState *s); |
300 | 8926b517 | bellard | static void cirrus_update_memory_access(CirrusVGAState *s); |
301 | e6e5ad80 | bellard | |
302 | e6e5ad80 | bellard | /***************************************
|
303 | e6e5ad80 | bellard | *
|
304 | e6e5ad80 | bellard | * raster operations
|
305 | e6e5ad80 | bellard | *
|
306 | e6e5ad80 | bellard | ***************************************/
|
307 | e6e5ad80 | bellard | |
308 | a5082316 | bellard | static void cirrus_bitblt_rop_nop(CirrusVGAState *s, |
309 | a5082316 | bellard | uint8_t *dst,const uint8_t *src,
|
310 | a5082316 | bellard | int dstpitch,int srcpitch, |
311 | a5082316 | bellard | int bltwidth,int bltheight) |
312 | a5082316 | bellard | { |
313 | e6e5ad80 | bellard | } |
314 | e6e5ad80 | bellard | |
315 | a5082316 | bellard | static void cirrus_bitblt_fill_nop(CirrusVGAState *s, |
316 | a5082316 | bellard | uint8_t *dst, |
317 | a5082316 | bellard | int dstpitch, int bltwidth,int bltheight) |
318 | e6e5ad80 | bellard | { |
319 | a5082316 | bellard | } |
320 | e6e5ad80 | bellard | |
321 | a5082316 | bellard | #define ROP_NAME 0 |
322 | a5082316 | bellard | #define ROP_OP(d, s) d = 0 |
323 | a5082316 | bellard | #include "cirrus_vga_rop.h" |
324 | e6e5ad80 | bellard | |
325 | a5082316 | bellard | #define ROP_NAME src_and_dst
|
326 | a5082316 | bellard | #define ROP_OP(d, s) d = (s) & (d)
|
327 | a5082316 | bellard | #include "cirrus_vga_rop.h" |
328 | e6e5ad80 | bellard | |
329 | a5082316 | bellard | #define ROP_NAME src_and_notdst
|
330 | a5082316 | bellard | #define ROP_OP(d, s) d = (s) & (~(d))
|
331 | a5082316 | bellard | #include "cirrus_vga_rop.h" |
332 | e6e5ad80 | bellard | |
333 | a5082316 | bellard | #define ROP_NAME notdst
|
334 | a5082316 | bellard | #define ROP_OP(d, s) d = ~(d)
|
335 | a5082316 | bellard | #include "cirrus_vga_rop.h" |
336 | e6e5ad80 | bellard | |
337 | a5082316 | bellard | #define ROP_NAME src
|
338 | a5082316 | bellard | #define ROP_OP(d, s) d = s
|
339 | a5082316 | bellard | #include "cirrus_vga_rop.h" |
340 | e6e5ad80 | bellard | |
341 | a5082316 | bellard | #define ROP_NAME 1 |
342 | 4c8732d7 | bellard | #define ROP_OP(d, s) d = ~0 |
343 | a5082316 | bellard | #include "cirrus_vga_rop.h" |
344 | a5082316 | bellard | |
345 | a5082316 | bellard | #define ROP_NAME notsrc_and_dst
|
346 | a5082316 | bellard | #define ROP_OP(d, s) d = (~(s)) & (d)
|
347 | a5082316 | bellard | #include "cirrus_vga_rop.h" |
348 | a5082316 | bellard | |
349 | a5082316 | bellard | #define ROP_NAME src_xor_dst
|
350 | a5082316 | bellard | #define ROP_OP(d, s) d = (s) ^ (d)
|
351 | a5082316 | bellard | #include "cirrus_vga_rop.h" |
352 | a5082316 | bellard | |
353 | a5082316 | bellard | #define ROP_NAME src_or_dst
|
354 | a5082316 | bellard | #define ROP_OP(d, s) d = (s) | (d)
|
355 | a5082316 | bellard | #include "cirrus_vga_rop.h" |
356 | a5082316 | bellard | |
357 | a5082316 | bellard | #define ROP_NAME notsrc_or_notdst
|
358 | a5082316 | bellard | #define ROP_OP(d, s) d = (~(s)) | (~(d))
|
359 | a5082316 | bellard | #include "cirrus_vga_rop.h" |
360 | a5082316 | bellard | |
361 | a5082316 | bellard | #define ROP_NAME src_notxor_dst
|
362 | a5082316 | bellard | #define ROP_OP(d, s) d = ~((s) ^ (d))
|
363 | a5082316 | bellard | #include "cirrus_vga_rop.h" |
364 | e6e5ad80 | bellard | |
365 | a5082316 | bellard | #define ROP_NAME src_or_notdst
|
366 | a5082316 | bellard | #define ROP_OP(d, s) d = (s) | (~(d))
|
367 | a5082316 | bellard | #include "cirrus_vga_rop.h" |
368 | a5082316 | bellard | |
369 | a5082316 | bellard | #define ROP_NAME notsrc
|
370 | a5082316 | bellard | #define ROP_OP(d, s) d = (~(s))
|
371 | a5082316 | bellard | #include "cirrus_vga_rop.h" |
372 | a5082316 | bellard | |
373 | a5082316 | bellard | #define ROP_NAME notsrc_or_dst
|
374 | a5082316 | bellard | #define ROP_OP(d, s) d = (~(s)) | (d)
|
375 | a5082316 | bellard | #include "cirrus_vga_rop.h" |
376 | a5082316 | bellard | |
377 | a5082316 | bellard | #define ROP_NAME notsrc_and_notdst
|
378 | a5082316 | bellard | #define ROP_OP(d, s) d = (~(s)) & (~(d))
|
379 | a5082316 | bellard | #include "cirrus_vga_rop.h" |
380 | a5082316 | bellard | |
381 | a5082316 | bellard | static const cirrus_bitblt_rop_t cirrus_fwd_rop[16] = { |
382 | a5082316 | bellard | cirrus_bitblt_rop_fwd_0, |
383 | a5082316 | bellard | cirrus_bitblt_rop_fwd_src_and_dst, |
384 | a5082316 | bellard | cirrus_bitblt_rop_nop, |
385 | a5082316 | bellard | cirrus_bitblt_rop_fwd_src_and_notdst, |
386 | a5082316 | bellard | cirrus_bitblt_rop_fwd_notdst, |
387 | a5082316 | bellard | cirrus_bitblt_rop_fwd_src, |
388 | a5082316 | bellard | cirrus_bitblt_rop_fwd_1, |
389 | a5082316 | bellard | cirrus_bitblt_rop_fwd_notsrc_and_dst, |
390 | a5082316 | bellard | cirrus_bitblt_rop_fwd_src_xor_dst, |
391 | a5082316 | bellard | cirrus_bitblt_rop_fwd_src_or_dst, |
392 | a5082316 | bellard | cirrus_bitblt_rop_fwd_notsrc_or_notdst, |
393 | a5082316 | bellard | cirrus_bitblt_rop_fwd_src_notxor_dst, |
394 | a5082316 | bellard | cirrus_bitblt_rop_fwd_src_or_notdst, |
395 | a5082316 | bellard | cirrus_bitblt_rop_fwd_notsrc, |
396 | a5082316 | bellard | cirrus_bitblt_rop_fwd_notsrc_or_dst, |
397 | a5082316 | bellard | cirrus_bitblt_rop_fwd_notsrc_and_notdst, |
398 | a5082316 | bellard | }; |
399 | a5082316 | bellard | |
400 | a5082316 | bellard | static const cirrus_bitblt_rop_t cirrus_bkwd_rop[16] = { |
401 | a5082316 | bellard | cirrus_bitblt_rop_bkwd_0, |
402 | a5082316 | bellard | cirrus_bitblt_rop_bkwd_src_and_dst, |
403 | a5082316 | bellard | cirrus_bitblt_rop_nop, |
404 | a5082316 | bellard | cirrus_bitblt_rop_bkwd_src_and_notdst, |
405 | a5082316 | bellard | cirrus_bitblt_rop_bkwd_notdst, |
406 | a5082316 | bellard | cirrus_bitblt_rop_bkwd_src, |
407 | a5082316 | bellard | cirrus_bitblt_rop_bkwd_1, |
408 | a5082316 | bellard | cirrus_bitblt_rop_bkwd_notsrc_and_dst, |
409 | a5082316 | bellard | cirrus_bitblt_rop_bkwd_src_xor_dst, |
410 | a5082316 | bellard | cirrus_bitblt_rop_bkwd_src_or_dst, |
411 | a5082316 | bellard | cirrus_bitblt_rop_bkwd_notsrc_or_notdst, |
412 | a5082316 | bellard | cirrus_bitblt_rop_bkwd_src_notxor_dst, |
413 | a5082316 | bellard | cirrus_bitblt_rop_bkwd_src_or_notdst, |
414 | a5082316 | bellard | cirrus_bitblt_rop_bkwd_notsrc, |
415 | a5082316 | bellard | cirrus_bitblt_rop_bkwd_notsrc_or_dst, |
416 | a5082316 | bellard | cirrus_bitblt_rop_bkwd_notsrc_and_notdst, |
417 | a5082316 | bellard | }; |
418 | 96cf2df8 | ths | |
419 | 96cf2df8 | ths | #define TRANSP_ROP(name) {\
|
420 | 96cf2df8 | ths | name ## _8,\ |
421 | 96cf2df8 | ths | name ## _16,\ |
422 | 96cf2df8 | ths | } |
423 | 96cf2df8 | ths | #define TRANSP_NOP(func) {\
|
424 | 96cf2df8 | ths | func,\ |
425 | 96cf2df8 | ths | func,\ |
426 | 96cf2df8 | ths | } |
427 | 96cf2df8 | ths | |
428 | 96cf2df8 | ths | static const cirrus_bitblt_rop_t cirrus_fwd_transp_rop[16][2] = { |
429 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_0), |
430 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_dst), |
431 | 96cf2df8 | ths | TRANSP_NOP(cirrus_bitblt_rop_nop), |
432 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_and_notdst), |
433 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notdst), |
434 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src), |
435 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_1), |
436 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_dst), |
437 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_xor_dst), |
438 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_dst), |
439 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_notdst), |
440 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_notxor_dst), |
441 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_src_or_notdst), |
442 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc), |
443 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_or_dst), |
444 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_fwd_transp_notsrc_and_notdst), |
445 | 96cf2df8 | ths | }; |
446 | 96cf2df8 | ths | |
447 | 96cf2df8 | ths | static const cirrus_bitblt_rop_t cirrus_bkwd_transp_rop[16][2] = { |
448 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_0), |
449 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_dst), |
450 | 96cf2df8 | ths | TRANSP_NOP(cirrus_bitblt_rop_nop), |
451 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_and_notdst), |
452 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notdst), |
453 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src), |
454 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_1), |
455 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_dst), |
456 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_xor_dst), |
457 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_dst), |
458 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_notdst), |
459 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_notxor_dst), |
460 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_src_or_notdst), |
461 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc), |
462 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_or_dst), |
463 | 96cf2df8 | ths | TRANSP_ROP(cirrus_bitblt_rop_bkwd_transp_notsrc_and_notdst), |
464 | 96cf2df8 | ths | }; |
465 | 96cf2df8 | ths | |
466 | a5082316 | bellard | #define ROP2(name) {\
|
467 | a5082316 | bellard | name ## _8,\ |
468 | a5082316 | bellard | name ## _16,\ |
469 | a5082316 | bellard | name ## _24,\ |
470 | a5082316 | bellard | name ## _32,\ |
471 | a5082316 | bellard | } |
472 | a5082316 | bellard | |
473 | a5082316 | bellard | #define ROP_NOP2(func) {\
|
474 | a5082316 | bellard | func,\ |
475 | a5082316 | bellard | func,\ |
476 | a5082316 | bellard | func,\ |
477 | a5082316 | bellard | func,\ |
478 | a5082316 | bellard | } |
479 | a5082316 | bellard | |
480 | e69390ce | bellard | static const cirrus_bitblt_rop_t cirrus_patternfill[16][4] = { |
481 | e69390ce | bellard | ROP2(cirrus_patternfill_0), |
482 | e69390ce | bellard | ROP2(cirrus_patternfill_src_and_dst), |
483 | e69390ce | bellard | ROP_NOP2(cirrus_bitblt_rop_nop), |
484 | e69390ce | bellard | ROP2(cirrus_patternfill_src_and_notdst), |
485 | e69390ce | bellard | ROP2(cirrus_patternfill_notdst), |
486 | e69390ce | bellard | ROP2(cirrus_patternfill_src), |
487 | e69390ce | bellard | ROP2(cirrus_patternfill_1), |
488 | e69390ce | bellard | ROP2(cirrus_patternfill_notsrc_and_dst), |
489 | e69390ce | bellard | ROP2(cirrus_patternfill_src_xor_dst), |
490 | e69390ce | bellard | ROP2(cirrus_patternfill_src_or_dst), |
491 | e69390ce | bellard | ROP2(cirrus_patternfill_notsrc_or_notdst), |
492 | e69390ce | bellard | ROP2(cirrus_patternfill_src_notxor_dst), |
493 | e69390ce | bellard | ROP2(cirrus_patternfill_src_or_notdst), |
494 | e69390ce | bellard | ROP2(cirrus_patternfill_notsrc), |
495 | e69390ce | bellard | ROP2(cirrus_patternfill_notsrc_or_dst), |
496 | e69390ce | bellard | ROP2(cirrus_patternfill_notsrc_and_notdst), |
497 | e69390ce | bellard | }; |
498 | e69390ce | bellard | |
499 | a5082316 | bellard | static const cirrus_bitblt_rop_t cirrus_colorexpand_transp[16][4] = { |
500 | a5082316 | bellard | ROP2(cirrus_colorexpand_transp_0), |
501 | a5082316 | bellard | ROP2(cirrus_colorexpand_transp_src_and_dst), |
502 | a5082316 | bellard | ROP_NOP2(cirrus_bitblt_rop_nop), |
503 | a5082316 | bellard | ROP2(cirrus_colorexpand_transp_src_and_notdst), |
504 | a5082316 | bellard | ROP2(cirrus_colorexpand_transp_notdst), |
505 | a5082316 | bellard | ROP2(cirrus_colorexpand_transp_src), |
506 | a5082316 | bellard | ROP2(cirrus_colorexpand_transp_1), |
507 | a5082316 | bellard | ROP2(cirrus_colorexpand_transp_notsrc_and_dst), |
508 | a5082316 | bellard | ROP2(cirrus_colorexpand_transp_src_xor_dst), |
509 | a5082316 | bellard | ROP2(cirrus_colorexpand_transp_src_or_dst), |
510 | a5082316 | bellard | ROP2(cirrus_colorexpand_transp_notsrc_or_notdst), |
511 | a5082316 | bellard | ROP2(cirrus_colorexpand_transp_src_notxor_dst), |
512 | a5082316 | bellard | ROP2(cirrus_colorexpand_transp_src_or_notdst), |
513 | a5082316 | bellard | ROP2(cirrus_colorexpand_transp_notsrc), |
514 | a5082316 | bellard | ROP2(cirrus_colorexpand_transp_notsrc_or_dst), |
515 | a5082316 | bellard | ROP2(cirrus_colorexpand_transp_notsrc_and_notdst), |
516 | a5082316 | bellard | }; |
517 | a5082316 | bellard | |
518 | a5082316 | bellard | static const cirrus_bitblt_rop_t cirrus_colorexpand[16][4] = { |
519 | a5082316 | bellard | ROP2(cirrus_colorexpand_0), |
520 | a5082316 | bellard | ROP2(cirrus_colorexpand_src_and_dst), |
521 | a5082316 | bellard | ROP_NOP2(cirrus_bitblt_rop_nop), |
522 | a5082316 | bellard | ROP2(cirrus_colorexpand_src_and_notdst), |
523 | a5082316 | bellard | ROP2(cirrus_colorexpand_notdst), |
524 | a5082316 | bellard | ROP2(cirrus_colorexpand_src), |
525 | a5082316 | bellard | ROP2(cirrus_colorexpand_1), |
526 | a5082316 | bellard | ROP2(cirrus_colorexpand_notsrc_and_dst), |
527 | a5082316 | bellard | ROP2(cirrus_colorexpand_src_xor_dst), |
528 | a5082316 | bellard | ROP2(cirrus_colorexpand_src_or_dst), |
529 | a5082316 | bellard | ROP2(cirrus_colorexpand_notsrc_or_notdst), |
530 | a5082316 | bellard | ROP2(cirrus_colorexpand_src_notxor_dst), |
531 | a5082316 | bellard | ROP2(cirrus_colorexpand_src_or_notdst), |
532 | a5082316 | bellard | ROP2(cirrus_colorexpand_notsrc), |
533 | a5082316 | bellard | ROP2(cirrus_colorexpand_notsrc_or_dst), |
534 | a5082316 | bellard | ROP2(cirrus_colorexpand_notsrc_and_notdst), |
535 | a5082316 | bellard | }; |
536 | a5082316 | bellard | |
537 | b30d4608 | bellard | static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern_transp[16][4] = { |
538 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_transp_0), |
539 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_transp_src_and_dst), |
540 | b30d4608 | bellard | ROP_NOP2(cirrus_bitblt_rop_nop), |
541 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_transp_src_and_notdst), |
542 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_transp_notdst), |
543 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_transp_src), |
544 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_transp_1), |
545 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_dst), |
546 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_transp_src_xor_dst), |
547 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_transp_src_or_dst), |
548 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_notdst), |
549 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_transp_src_notxor_dst), |
550 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_transp_src_or_notdst), |
551 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_transp_notsrc), |
552 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_dst), |
553 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_notdst), |
554 | b30d4608 | bellard | }; |
555 | b30d4608 | bellard | |
556 | b30d4608 | bellard | static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern[16][4] = { |
557 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_0), |
558 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_src_and_dst), |
559 | b30d4608 | bellard | ROP_NOP2(cirrus_bitblt_rop_nop), |
560 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_src_and_notdst), |
561 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_notdst), |
562 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_src), |
563 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_1), |
564 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_notsrc_and_dst), |
565 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_src_xor_dst), |
566 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_src_or_dst), |
567 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_notsrc_or_notdst), |
568 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_src_notxor_dst), |
569 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_src_or_notdst), |
570 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_notsrc), |
571 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_notsrc_or_dst), |
572 | b30d4608 | bellard | ROP2(cirrus_colorexpand_pattern_notsrc_and_notdst), |
573 | b30d4608 | bellard | }; |
574 | b30d4608 | bellard | |
575 | a5082316 | bellard | static const cirrus_fill_t cirrus_fill[16][4] = { |
576 | a5082316 | bellard | ROP2(cirrus_fill_0), |
577 | a5082316 | bellard | ROP2(cirrus_fill_src_and_dst), |
578 | a5082316 | bellard | ROP_NOP2(cirrus_bitblt_fill_nop), |
579 | a5082316 | bellard | ROP2(cirrus_fill_src_and_notdst), |
580 | a5082316 | bellard | ROP2(cirrus_fill_notdst), |
581 | a5082316 | bellard | ROP2(cirrus_fill_src), |
582 | a5082316 | bellard | ROP2(cirrus_fill_1), |
583 | a5082316 | bellard | ROP2(cirrus_fill_notsrc_and_dst), |
584 | a5082316 | bellard | ROP2(cirrus_fill_src_xor_dst), |
585 | a5082316 | bellard | ROP2(cirrus_fill_src_or_dst), |
586 | a5082316 | bellard | ROP2(cirrus_fill_notsrc_or_notdst), |
587 | a5082316 | bellard | ROP2(cirrus_fill_src_notxor_dst), |
588 | a5082316 | bellard | ROP2(cirrus_fill_src_or_notdst), |
589 | a5082316 | bellard | ROP2(cirrus_fill_notsrc), |
590 | a5082316 | bellard | ROP2(cirrus_fill_notsrc_or_dst), |
591 | a5082316 | bellard | ROP2(cirrus_fill_notsrc_and_notdst), |
592 | a5082316 | bellard | }; |
593 | a5082316 | bellard | |
594 | a5082316 | bellard | static inline void cirrus_bitblt_fgcol(CirrusVGAState *s) |
595 | e6e5ad80 | bellard | { |
596 | a5082316 | bellard | unsigned int color; |
597 | a5082316 | bellard | switch (s->cirrus_blt_pixelwidth) {
|
598 | a5082316 | bellard | case 1: |
599 | a5082316 | bellard | s->cirrus_blt_fgcol = s->cirrus_shadow_gr1; |
600 | a5082316 | bellard | break;
|
601 | a5082316 | bellard | case 2: |
602 | 4e12cd94 | Avi Kivity | color = s->cirrus_shadow_gr1 | (s->vga.gr[0x11] << 8); |
603 | a5082316 | bellard | s->cirrus_blt_fgcol = le16_to_cpu(color); |
604 | a5082316 | bellard | break;
|
605 | a5082316 | bellard | case 3: |
606 | 5fafdf24 | ths | s->cirrus_blt_fgcol = s->cirrus_shadow_gr1 | |
607 | 4e12cd94 | Avi Kivity | (s->vga.gr[0x11] << 8) | (s->vga.gr[0x13] << 16); |
608 | a5082316 | bellard | break;
|
609 | a5082316 | bellard | default:
|
610 | a5082316 | bellard | case 4: |
611 | 4e12cd94 | Avi Kivity | color = s->cirrus_shadow_gr1 | (s->vga.gr[0x11] << 8) | |
612 | 4e12cd94 | Avi Kivity | (s->vga.gr[0x13] << 16) | (s->vga.gr[0x15] << 24); |
613 | a5082316 | bellard | s->cirrus_blt_fgcol = le32_to_cpu(color); |
614 | a5082316 | bellard | break;
|
615 | e6e5ad80 | bellard | } |
616 | e6e5ad80 | bellard | } |
617 | e6e5ad80 | bellard | |
618 | a5082316 | bellard | static inline void cirrus_bitblt_bgcol(CirrusVGAState *s) |
619 | e6e5ad80 | bellard | { |
620 | a5082316 | bellard | unsigned int color; |
621 | e6e5ad80 | bellard | switch (s->cirrus_blt_pixelwidth) {
|
622 | e6e5ad80 | bellard | case 1: |
623 | a5082316 | bellard | s->cirrus_blt_bgcol = s->cirrus_shadow_gr0; |
624 | a5082316 | bellard | break;
|
625 | e6e5ad80 | bellard | case 2: |
626 | 4e12cd94 | Avi Kivity | color = s->cirrus_shadow_gr0 | (s->vga.gr[0x10] << 8); |
627 | a5082316 | bellard | s->cirrus_blt_bgcol = le16_to_cpu(color); |
628 | a5082316 | bellard | break;
|
629 | e6e5ad80 | bellard | case 3: |
630 | 5fafdf24 | ths | s->cirrus_blt_bgcol = s->cirrus_shadow_gr0 | |
631 | 4e12cd94 | Avi Kivity | (s->vga.gr[0x10] << 8) | (s->vga.gr[0x12] << 16); |
632 | a5082316 | bellard | break;
|
633 | e6e5ad80 | bellard | default:
|
634 | a5082316 | bellard | case 4: |
635 | 4e12cd94 | Avi Kivity | color = s->cirrus_shadow_gr0 | (s->vga.gr[0x10] << 8) | |
636 | 4e12cd94 | Avi Kivity | (s->vga.gr[0x12] << 16) | (s->vga.gr[0x14] << 24); |
637 | a5082316 | bellard | s->cirrus_blt_bgcol = le32_to_cpu(color); |
638 | a5082316 | bellard | break;
|
639 | e6e5ad80 | bellard | } |
640 | e6e5ad80 | bellard | } |
641 | e6e5ad80 | bellard | |
642 | e6e5ad80 | bellard | static void cirrus_invalidate_region(CirrusVGAState * s, int off_begin, |
643 | e6e5ad80 | bellard | int off_pitch, int bytesperline, |
644 | e6e5ad80 | bellard | int lines)
|
645 | e6e5ad80 | bellard | { |
646 | e6e5ad80 | bellard | int y;
|
647 | e6e5ad80 | bellard | int off_cur;
|
648 | e6e5ad80 | bellard | int off_cur_end;
|
649 | e6e5ad80 | bellard | |
650 | e6e5ad80 | bellard | for (y = 0; y < lines; y++) { |
651 | e6e5ad80 | bellard | off_cur = off_begin; |
652 | b2eb849d | aurel32 | off_cur_end = (off_cur + bytesperline) & s->cirrus_addr_mask; |
653 | e6e5ad80 | bellard | off_cur &= TARGET_PAGE_MASK; |
654 | e6e5ad80 | bellard | while (off_cur < off_cur_end) {
|
655 | 4e12cd94 | Avi Kivity | cpu_physical_memory_set_dirty(s->vga.vram_offset + off_cur); |
656 | e6e5ad80 | bellard | off_cur += TARGET_PAGE_SIZE; |
657 | e6e5ad80 | bellard | } |
658 | e6e5ad80 | bellard | off_begin += off_pitch; |
659 | e6e5ad80 | bellard | } |
660 | e6e5ad80 | bellard | } |
661 | e6e5ad80 | bellard | |
662 | e6e5ad80 | bellard | static int cirrus_bitblt_common_patterncopy(CirrusVGAState * s, |
663 | e6e5ad80 | bellard | const uint8_t * src)
|
664 | e6e5ad80 | bellard | { |
665 | e6e5ad80 | bellard | uint8_t *dst; |
666 | e6e5ad80 | bellard | |
667 | 4e12cd94 | Avi Kivity | dst = s->vga.vram_ptr + (s->cirrus_blt_dstaddr & s->cirrus_addr_mask); |
668 | b2eb849d | aurel32 | |
669 | b2eb849d | aurel32 | if (BLTUNSAFE(s))
|
670 | b2eb849d | aurel32 | return 0; |
671 | b2eb849d | aurel32 | |
672 | e69390ce | bellard | (*s->cirrus_rop) (s, dst, src, |
673 | 5fafdf24 | ths | s->cirrus_blt_dstpitch, 0,
|
674 | e69390ce | bellard | s->cirrus_blt_width, s->cirrus_blt_height); |
675 | e6e5ad80 | bellard | cirrus_invalidate_region(s, s->cirrus_blt_dstaddr, |
676 | e69390ce | bellard | s->cirrus_blt_dstpitch, s->cirrus_blt_width, |
677 | e69390ce | bellard | s->cirrus_blt_height); |
678 | e6e5ad80 | bellard | return 1; |
679 | e6e5ad80 | bellard | } |
680 | e6e5ad80 | bellard | |
681 | a21ae81d | bellard | /* fill */
|
682 | a21ae81d | bellard | |
683 | a5082316 | bellard | static int cirrus_bitblt_solidfill(CirrusVGAState *s, int blt_rop) |
684 | a21ae81d | bellard | { |
685 | a5082316 | bellard | cirrus_fill_t rop_func; |
686 | a21ae81d | bellard | |
687 | b2eb849d | aurel32 | if (BLTUNSAFE(s))
|
688 | b2eb849d | aurel32 | return 0; |
689 | a5082316 | bellard | rop_func = cirrus_fill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
|
690 | 4e12cd94 | Avi Kivity | rop_func(s, s->vga.vram_ptr + (s->cirrus_blt_dstaddr & s->cirrus_addr_mask), |
691 | a5082316 | bellard | s->cirrus_blt_dstpitch, |
692 | a5082316 | bellard | s->cirrus_blt_width, s->cirrus_blt_height); |
693 | a21ae81d | bellard | cirrus_invalidate_region(s, s->cirrus_blt_dstaddr, |
694 | a21ae81d | bellard | s->cirrus_blt_dstpitch, s->cirrus_blt_width, |
695 | a21ae81d | bellard | s->cirrus_blt_height); |
696 | a21ae81d | bellard | cirrus_bitblt_reset(s); |
697 | a21ae81d | bellard | return 1; |
698 | a21ae81d | bellard | } |
699 | a21ae81d | bellard | |
700 | e6e5ad80 | bellard | /***************************************
|
701 | e6e5ad80 | bellard | *
|
702 | e6e5ad80 | bellard | * bitblt (video-to-video)
|
703 | e6e5ad80 | bellard | *
|
704 | e6e5ad80 | bellard | ***************************************/
|
705 | e6e5ad80 | bellard | |
706 | e6e5ad80 | bellard | static int cirrus_bitblt_videotovideo_patterncopy(CirrusVGAState * s) |
707 | e6e5ad80 | bellard | { |
708 | e6e5ad80 | bellard | return cirrus_bitblt_common_patterncopy(s,
|
709 | 4e12cd94 | Avi Kivity | s->vga.vram_ptr + ((s->cirrus_blt_srcaddr & ~7) &
|
710 | b2eb849d | aurel32 | s->cirrus_addr_mask)); |
711 | e6e5ad80 | bellard | } |
712 | e6e5ad80 | bellard | |
713 | 24236869 | bellard | static void cirrus_do_copy(CirrusVGAState *s, int dst, int src, int w, int h) |
714 | e6e5ad80 | bellard | { |
715 | 24236869 | bellard | int sx, sy;
|
716 | 24236869 | bellard | int dx, dy;
|
717 | 24236869 | bellard | int width, height;
|
718 | 24236869 | bellard | int depth;
|
719 | 24236869 | bellard | int notify = 0; |
720 | 24236869 | bellard | |
721 | 4e12cd94 | Avi Kivity | depth = s->vga.get_bpp(&s->vga) / 8;
|
722 | 4e12cd94 | Avi Kivity | s->vga.get_resolution(&s->vga, &width, &height); |
723 | 24236869 | bellard | |
724 | 24236869 | bellard | /* extra x, y */
|
725 | d85d0d38 | aliguori | sx = (src % ABS(s->cirrus_blt_srcpitch)) / depth; |
726 | d85d0d38 | aliguori | sy = (src / ABS(s->cirrus_blt_srcpitch)); |
727 | d85d0d38 | aliguori | dx = (dst % ABS(s->cirrus_blt_dstpitch)) / depth; |
728 | d85d0d38 | aliguori | dy = (dst / ABS(s->cirrus_blt_dstpitch)); |
729 | 24236869 | bellard | |
730 | 24236869 | bellard | /* normalize width */
|
731 | 24236869 | bellard | w /= depth; |
732 | 24236869 | bellard | |
733 | 24236869 | bellard | /* if we're doing a backward copy, we have to adjust
|
734 | 24236869 | bellard | our x/y to be the upper left corner (instead of the lower
|
735 | 24236869 | bellard | right corner) */
|
736 | 24236869 | bellard | if (s->cirrus_blt_dstpitch < 0) { |
737 | 24236869 | bellard | sx -= (s->cirrus_blt_width / depth) - 1;
|
738 | 24236869 | bellard | dx -= (s->cirrus_blt_width / depth) - 1;
|
739 | 24236869 | bellard | sy -= s->cirrus_blt_height - 1;
|
740 | 24236869 | bellard | dy -= s->cirrus_blt_height - 1;
|
741 | 24236869 | bellard | } |
742 | 24236869 | bellard | |
743 | 24236869 | bellard | /* are we in the visible portion of memory? */
|
744 | 24236869 | bellard | if (sx >= 0 && sy >= 0 && dx >= 0 && dy >= 0 && |
745 | 24236869 | bellard | (sx + w) <= width && (sy + h) <= height && |
746 | 24236869 | bellard | (dx + w) <= width && (dy + h) <= height) { |
747 | 24236869 | bellard | notify = 1;
|
748 | 24236869 | bellard | } |
749 | 24236869 | bellard | |
750 | 24236869 | bellard | /* make to sure only copy if it's a plain copy ROP */
|
751 | 24236869 | bellard | if (*s->cirrus_rop != cirrus_bitblt_rop_fwd_src &&
|
752 | 24236869 | bellard | *s->cirrus_rop != cirrus_bitblt_rop_bkwd_src) |
753 | 24236869 | bellard | notify = 0;
|
754 | 24236869 | bellard | |
755 | 24236869 | bellard | /* we have to flush all pending changes so that the copy
|
756 | 24236869 | bellard | is generated at the appropriate moment in time */
|
757 | 24236869 | bellard | if (notify)
|
758 | 24236869 | bellard | vga_hw_update(); |
759 | 24236869 | bellard | |
760 | 4e12cd94 | Avi Kivity | (*s->cirrus_rop) (s, s->vga.vram_ptr + |
761 | b2eb849d | aurel32 | (s->cirrus_blt_dstaddr & s->cirrus_addr_mask), |
762 | 4e12cd94 | Avi Kivity | s->vga.vram_ptr + |
763 | b2eb849d | aurel32 | (s->cirrus_blt_srcaddr & s->cirrus_addr_mask), |
764 | e6e5ad80 | bellard | s->cirrus_blt_dstpitch, s->cirrus_blt_srcpitch, |
765 | e6e5ad80 | bellard | s->cirrus_blt_width, s->cirrus_blt_height); |
766 | 24236869 | bellard | |
767 | 24236869 | bellard | if (notify)
|
768 | 4e12cd94 | Avi Kivity | qemu_console_copy(s->vga.ds, |
769 | 38334f76 | balrog | sx, sy, dx, dy, |
770 | 38334f76 | balrog | s->cirrus_blt_width / depth, |
771 | 38334f76 | balrog | s->cirrus_blt_height); |
772 | 24236869 | bellard | |
773 | 24236869 | bellard | /* we don't have to notify the display that this portion has
|
774 | 38334f76 | balrog | changed since qemu_console_copy implies this */
|
775 | 24236869 | bellard | |
776 | 31c05501 | aliguori | cirrus_invalidate_region(s, s->cirrus_blt_dstaddr, |
777 | 31c05501 | aliguori | s->cirrus_blt_dstpitch, s->cirrus_blt_width, |
778 | 31c05501 | aliguori | s->cirrus_blt_height); |
779 | 24236869 | bellard | } |
780 | 24236869 | bellard | |
781 | 24236869 | bellard | static int cirrus_bitblt_videotovideo_copy(CirrusVGAState * s) |
782 | 24236869 | bellard | { |
783 | 65d35a09 | aurel32 | if (BLTUNSAFE(s))
|
784 | 65d35a09 | aurel32 | return 0; |
785 | 65d35a09 | aurel32 | |
786 | 4e12cd94 | Avi Kivity | cirrus_do_copy(s, s->cirrus_blt_dstaddr - s->vga.start_addr, |
787 | 4e12cd94 | Avi Kivity | s->cirrus_blt_srcaddr - s->vga.start_addr, |
788 | 7d957bd8 | aliguori | s->cirrus_blt_width, s->cirrus_blt_height); |
789 | 24236869 | bellard | |
790 | e6e5ad80 | bellard | return 1; |
791 | e6e5ad80 | bellard | } |
792 | e6e5ad80 | bellard | |
793 | e6e5ad80 | bellard | /***************************************
|
794 | e6e5ad80 | bellard | *
|
795 | e6e5ad80 | bellard | * bitblt (cpu-to-video)
|
796 | e6e5ad80 | bellard | *
|
797 | e6e5ad80 | bellard | ***************************************/
|
798 | e6e5ad80 | bellard | |
799 | e6e5ad80 | bellard | static void cirrus_bitblt_cputovideo_next(CirrusVGAState * s) |
800 | e6e5ad80 | bellard | { |
801 | e6e5ad80 | bellard | int copy_count;
|
802 | a5082316 | bellard | uint8_t *end_ptr; |
803 | 3b46e624 | ths | |
804 | e6e5ad80 | bellard | if (s->cirrus_srccounter > 0) { |
805 | a5082316 | bellard | if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
|
806 | a5082316 | bellard | cirrus_bitblt_common_patterncopy(s, s->cirrus_bltbuf); |
807 | a5082316 | bellard | the_end:
|
808 | a5082316 | bellard | s->cirrus_srccounter = 0;
|
809 | a5082316 | bellard | cirrus_bitblt_reset(s); |
810 | a5082316 | bellard | } else {
|
811 | a5082316 | bellard | /* at least one scan line */
|
812 | a5082316 | bellard | do {
|
813 | 4e12cd94 | Avi Kivity | (*s->cirrus_rop)(s, s->vga.vram_ptr + |
814 | b2eb849d | aurel32 | (s->cirrus_blt_dstaddr & s->cirrus_addr_mask), |
815 | b2eb849d | aurel32 | s->cirrus_bltbuf, 0, 0, s->cirrus_blt_width, 1); |
816 | a5082316 | bellard | cirrus_invalidate_region(s, s->cirrus_blt_dstaddr, 0,
|
817 | a5082316 | bellard | s->cirrus_blt_width, 1);
|
818 | a5082316 | bellard | s->cirrus_blt_dstaddr += s->cirrus_blt_dstpitch; |
819 | a5082316 | bellard | s->cirrus_srccounter -= s->cirrus_blt_srcpitch; |
820 | a5082316 | bellard | if (s->cirrus_srccounter <= 0) |
821 | a5082316 | bellard | goto the_end;
|
822 | a5082316 | bellard | /* more bytes than needed can be transfered because of
|
823 | a5082316 | bellard | word alignment, so we keep them for the next line */
|
824 | a5082316 | bellard | /* XXX: keep alignment to speed up transfer */
|
825 | a5082316 | bellard | end_ptr = s->cirrus_bltbuf + s->cirrus_blt_srcpitch; |
826 | a5082316 | bellard | copy_count = s->cirrus_srcptr_end - end_ptr; |
827 | a5082316 | bellard | memmove(s->cirrus_bltbuf, end_ptr, copy_count); |
828 | a5082316 | bellard | s->cirrus_srcptr = s->cirrus_bltbuf + copy_count; |
829 | a5082316 | bellard | s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch; |
830 | a5082316 | bellard | } while (s->cirrus_srcptr >= s->cirrus_srcptr_end);
|
831 | a5082316 | bellard | } |
832 | e6e5ad80 | bellard | } |
833 | e6e5ad80 | bellard | } |
834 | e6e5ad80 | bellard | |
835 | e6e5ad80 | bellard | /***************************************
|
836 | e6e5ad80 | bellard | *
|
837 | e6e5ad80 | bellard | * bitblt wrapper
|
838 | e6e5ad80 | bellard | *
|
839 | e6e5ad80 | bellard | ***************************************/
|
840 | e6e5ad80 | bellard | |
841 | e6e5ad80 | bellard | static void cirrus_bitblt_reset(CirrusVGAState * s) |
842 | e6e5ad80 | bellard | { |
843 | f8b237af | aliguori | int need_update;
|
844 | f8b237af | aliguori | |
845 | 4e12cd94 | Avi Kivity | s->vga.gr[0x31] &=
|
846 | e6e5ad80 | bellard | ~(CIRRUS_BLT_START | CIRRUS_BLT_BUSY | CIRRUS_BLT_FIFOUSED); |
847 | f8b237af | aliguori | need_update = s->cirrus_srcptr != &s->cirrus_bltbuf[0]
|
848 | f8b237af | aliguori | || s->cirrus_srcptr_end != &s->cirrus_bltbuf[0];
|
849 | e6e5ad80 | bellard | s->cirrus_srcptr = &s->cirrus_bltbuf[0];
|
850 | e6e5ad80 | bellard | s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
|
851 | e6e5ad80 | bellard | s->cirrus_srccounter = 0;
|
852 | f8b237af | aliguori | if (!need_update)
|
853 | f8b237af | aliguori | return;
|
854 | 8926b517 | bellard | cirrus_update_memory_access(s); |
855 | e6e5ad80 | bellard | } |
856 | e6e5ad80 | bellard | |
857 | e6e5ad80 | bellard | static int cirrus_bitblt_cputovideo(CirrusVGAState * s) |
858 | e6e5ad80 | bellard | { |
859 | a5082316 | bellard | int w;
|
860 | a5082316 | bellard | |
861 | e6e5ad80 | bellard | s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_MEMSYSSRC; |
862 | e6e5ad80 | bellard | s->cirrus_srcptr = &s->cirrus_bltbuf[0];
|
863 | e6e5ad80 | bellard | s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
|
864 | e6e5ad80 | bellard | |
865 | e6e5ad80 | bellard | if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
|
866 | e6e5ad80 | bellard | if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
|
867 | a5082316 | bellard | s->cirrus_blt_srcpitch = 8;
|
868 | e6e5ad80 | bellard | } else {
|
869 | b30d4608 | bellard | /* XXX: check for 24 bpp */
|
870 | a5082316 | bellard | s->cirrus_blt_srcpitch = 8 * 8 * s->cirrus_blt_pixelwidth; |
871 | e6e5ad80 | bellard | } |
872 | a5082316 | bellard | s->cirrus_srccounter = s->cirrus_blt_srcpitch; |
873 | e6e5ad80 | bellard | } else {
|
874 | e6e5ad80 | bellard | if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
|
875 | a5082316 | bellard | w = s->cirrus_blt_width / s->cirrus_blt_pixelwidth; |
876 | 5fafdf24 | ths | if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_DWORDGRANULARITY)
|
877 | a5082316 | bellard | s->cirrus_blt_srcpitch = ((w + 31) >> 5); |
878 | a5082316 | bellard | else
|
879 | a5082316 | bellard | s->cirrus_blt_srcpitch = ((w + 7) >> 3); |
880 | e6e5ad80 | bellard | } else {
|
881 | c9c0eae8 | bellard | /* always align input size to 32 bits */
|
882 | c9c0eae8 | bellard | s->cirrus_blt_srcpitch = (s->cirrus_blt_width + 3) & ~3; |
883 | e6e5ad80 | bellard | } |
884 | a5082316 | bellard | s->cirrus_srccounter = s->cirrus_blt_srcpitch * s->cirrus_blt_height; |
885 | e6e5ad80 | bellard | } |
886 | a5082316 | bellard | s->cirrus_srcptr = s->cirrus_bltbuf; |
887 | a5082316 | bellard | s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch; |
888 | 8926b517 | bellard | cirrus_update_memory_access(s); |
889 | e6e5ad80 | bellard | return 1; |
890 | e6e5ad80 | bellard | } |
891 | e6e5ad80 | bellard | |
892 | e6e5ad80 | bellard | static int cirrus_bitblt_videotocpu(CirrusVGAState * s) |
893 | e6e5ad80 | bellard | { |
894 | e6e5ad80 | bellard | /* XXX */
|
895 | a5082316 | bellard | #ifdef DEBUG_BITBLT
|
896 | e6e5ad80 | bellard | printf("cirrus: bitblt (video to cpu) is not implemented yet\n");
|
897 | e6e5ad80 | bellard | #endif
|
898 | e6e5ad80 | bellard | return 0; |
899 | e6e5ad80 | bellard | } |
900 | e6e5ad80 | bellard | |
901 | e6e5ad80 | bellard | static int cirrus_bitblt_videotovideo(CirrusVGAState * s) |
902 | e6e5ad80 | bellard | { |
903 | e6e5ad80 | bellard | int ret;
|
904 | e6e5ad80 | bellard | |
905 | e6e5ad80 | bellard | if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
|
906 | e6e5ad80 | bellard | ret = cirrus_bitblt_videotovideo_patterncopy(s); |
907 | e6e5ad80 | bellard | } else {
|
908 | e6e5ad80 | bellard | ret = cirrus_bitblt_videotovideo_copy(s); |
909 | e6e5ad80 | bellard | } |
910 | e6e5ad80 | bellard | if (ret)
|
911 | e6e5ad80 | bellard | cirrus_bitblt_reset(s); |
912 | e6e5ad80 | bellard | return ret;
|
913 | e6e5ad80 | bellard | } |
914 | e6e5ad80 | bellard | |
915 | e6e5ad80 | bellard | static void cirrus_bitblt_start(CirrusVGAState * s) |
916 | e6e5ad80 | bellard | { |
917 | e6e5ad80 | bellard | uint8_t blt_rop; |
918 | e6e5ad80 | bellard | |
919 | 4e12cd94 | Avi Kivity | s->vga.gr[0x31] |= CIRRUS_BLT_BUSY;
|
920 | a5082316 | bellard | |
921 | 4e12cd94 | Avi Kivity | s->cirrus_blt_width = (s->vga.gr[0x20] | (s->vga.gr[0x21] << 8)) + 1; |
922 | 4e12cd94 | Avi Kivity | s->cirrus_blt_height = (s->vga.gr[0x22] | (s->vga.gr[0x23] << 8)) + 1; |
923 | 4e12cd94 | Avi Kivity | s->cirrus_blt_dstpitch = (s->vga.gr[0x24] | (s->vga.gr[0x25] << 8)); |
924 | 4e12cd94 | Avi Kivity | s->cirrus_blt_srcpitch = (s->vga.gr[0x26] | (s->vga.gr[0x27] << 8)); |
925 | e6e5ad80 | bellard | s->cirrus_blt_dstaddr = |
926 | 4e12cd94 | Avi Kivity | (s->vga.gr[0x28] | (s->vga.gr[0x29] << 8) | (s->vga.gr[0x2a] << 16)); |
927 | e6e5ad80 | bellard | s->cirrus_blt_srcaddr = |
928 | 4e12cd94 | Avi Kivity | (s->vga.gr[0x2c] | (s->vga.gr[0x2d] << 8) | (s->vga.gr[0x2e] << 16)); |
929 | 4e12cd94 | Avi Kivity | s->cirrus_blt_mode = s->vga.gr[0x30];
|
930 | 4e12cd94 | Avi Kivity | s->cirrus_blt_modeext = s->vga.gr[0x33];
|
931 | 4e12cd94 | Avi Kivity | blt_rop = s->vga.gr[0x32];
|
932 | e6e5ad80 | bellard | |
933 | a21ae81d | bellard | #ifdef DEBUG_BITBLT
|
934 | 0b74ed78 | bellard | printf("rop=0x%02x mode=0x%02x modeext=0x%02x w=%d h=%d dpitch=%d spitch=%d daddr=0x%08x saddr=0x%08x writemask=0x%02x\n",
|
935 | 5fafdf24 | ths | blt_rop, |
936 | a21ae81d | bellard | s->cirrus_blt_mode, |
937 | a5082316 | bellard | s->cirrus_blt_modeext, |
938 | a21ae81d | bellard | s->cirrus_blt_width, |
939 | a21ae81d | bellard | s->cirrus_blt_height, |
940 | a21ae81d | bellard | s->cirrus_blt_dstpitch, |
941 | a21ae81d | bellard | s->cirrus_blt_srcpitch, |
942 | a21ae81d | bellard | s->cirrus_blt_dstaddr, |
943 | a5082316 | bellard | s->cirrus_blt_srcaddr, |
944 | 4e12cd94 | Avi Kivity | s->vga.gr[0x2f]);
|
945 | a21ae81d | bellard | #endif
|
946 | a21ae81d | bellard | |
947 | e6e5ad80 | bellard | switch (s->cirrus_blt_mode & CIRRUS_BLTMODE_PIXELWIDTHMASK) {
|
948 | e6e5ad80 | bellard | case CIRRUS_BLTMODE_PIXELWIDTH8:
|
949 | e6e5ad80 | bellard | s->cirrus_blt_pixelwidth = 1;
|
950 | e6e5ad80 | bellard | break;
|
951 | e6e5ad80 | bellard | case CIRRUS_BLTMODE_PIXELWIDTH16:
|
952 | e6e5ad80 | bellard | s->cirrus_blt_pixelwidth = 2;
|
953 | e6e5ad80 | bellard | break;
|
954 | e6e5ad80 | bellard | case CIRRUS_BLTMODE_PIXELWIDTH24:
|
955 | e6e5ad80 | bellard | s->cirrus_blt_pixelwidth = 3;
|
956 | e6e5ad80 | bellard | break;
|
957 | e6e5ad80 | bellard | case CIRRUS_BLTMODE_PIXELWIDTH32:
|
958 | e6e5ad80 | bellard | s->cirrus_blt_pixelwidth = 4;
|
959 | e6e5ad80 | bellard | break;
|
960 | e6e5ad80 | bellard | default:
|
961 | a5082316 | bellard | #ifdef DEBUG_BITBLT
|
962 | e6e5ad80 | bellard | printf("cirrus: bitblt - pixel width is unknown\n");
|
963 | e6e5ad80 | bellard | #endif
|
964 | e6e5ad80 | bellard | goto bitblt_ignore;
|
965 | e6e5ad80 | bellard | } |
966 | e6e5ad80 | bellard | s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_PIXELWIDTHMASK; |
967 | e6e5ad80 | bellard | |
968 | e6e5ad80 | bellard | if ((s->
|
969 | e6e5ad80 | bellard | cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSSRC | |
970 | e6e5ad80 | bellard | CIRRUS_BLTMODE_MEMSYSDEST)) |
971 | e6e5ad80 | bellard | == (CIRRUS_BLTMODE_MEMSYSSRC | CIRRUS_BLTMODE_MEMSYSDEST)) { |
972 | a5082316 | bellard | #ifdef DEBUG_BITBLT
|
973 | e6e5ad80 | bellard | printf("cirrus: bitblt - memory-to-memory copy is requested\n");
|
974 | e6e5ad80 | bellard | #endif
|
975 | e6e5ad80 | bellard | goto bitblt_ignore;
|
976 | e6e5ad80 | bellard | } |
977 | e6e5ad80 | bellard | |
978 | a5082316 | bellard | if ((s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_SOLIDFILL) &&
|
979 | 5fafdf24 | ths | (s->cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSDEST | |
980 | a21ae81d | bellard | CIRRUS_BLTMODE_TRANSPARENTCOMP | |
981 | 5fafdf24 | ths | CIRRUS_BLTMODE_PATTERNCOPY | |
982 | 5fafdf24 | ths | CIRRUS_BLTMODE_COLOREXPAND)) == |
983 | a21ae81d | bellard | (CIRRUS_BLTMODE_PATTERNCOPY | CIRRUS_BLTMODE_COLOREXPAND)) { |
984 | a5082316 | bellard | cirrus_bitblt_fgcol(s); |
985 | a5082316 | bellard | cirrus_bitblt_solidfill(s, blt_rop); |
986 | e6e5ad80 | bellard | } else {
|
987 | 5fafdf24 | ths | if ((s->cirrus_blt_mode & (CIRRUS_BLTMODE_COLOREXPAND |
|
988 | 5fafdf24 | ths | CIRRUS_BLTMODE_PATTERNCOPY)) == |
989 | a5082316 | bellard | CIRRUS_BLTMODE_COLOREXPAND) { |
990 | a5082316 | bellard | |
991 | a5082316 | bellard | if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
|
992 | b30d4608 | bellard | if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
|
993 | 4c8732d7 | bellard | cirrus_bitblt_bgcol(s); |
994 | b30d4608 | bellard | else
|
995 | 4c8732d7 | bellard | cirrus_bitblt_fgcol(s); |
996 | b30d4608 | bellard | s->cirrus_rop = cirrus_colorexpand_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
|
997 | a5082316 | bellard | } else {
|
998 | a5082316 | bellard | cirrus_bitblt_fgcol(s); |
999 | a5082316 | bellard | cirrus_bitblt_bgcol(s); |
1000 | a5082316 | bellard | s->cirrus_rop = cirrus_colorexpand[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
|
1001 | a5082316 | bellard | } |
1002 | e69390ce | bellard | } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) { |
1003 | b30d4608 | bellard | if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
|
1004 | b30d4608 | bellard | if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
|
1005 | b30d4608 | bellard | if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
|
1006 | b30d4608 | bellard | cirrus_bitblt_bgcol(s); |
1007 | b30d4608 | bellard | else
|
1008 | b30d4608 | bellard | cirrus_bitblt_fgcol(s); |
1009 | b30d4608 | bellard | s->cirrus_rop = cirrus_colorexpand_pattern_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
|
1010 | b30d4608 | bellard | } else {
|
1011 | b30d4608 | bellard | cirrus_bitblt_fgcol(s); |
1012 | b30d4608 | bellard | cirrus_bitblt_bgcol(s); |
1013 | b30d4608 | bellard | s->cirrus_rop = cirrus_colorexpand_pattern[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
|
1014 | b30d4608 | bellard | } |
1015 | b30d4608 | bellard | } else {
|
1016 | b30d4608 | bellard | s->cirrus_rop = cirrus_patternfill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
|
1017 | b30d4608 | bellard | } |
1018 | a21ae81d | bellard | } else {
|
1019 | 96cf2df8 | ths | if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
|
1020 | 96cf2df8 | ths | if (s->cirrus_blt_pixelwidth > 2) { |
1021 | 96cf2df8 | ths | printf("src transparent without colorexpand must be 8bpp or 16bpp\n");
|
1022 | 96cf2df8 | ths | goto bitblt_ignore;
|
1023 | 96cf2df8 | ths | } |
1024 | 96cf2df8 | ths | if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
|
1025 | 96cf2df8 | ths | s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch; |
1026 | 96cf2df8 | ths | s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch; |
1027 | 96cf2df8 | ths | s->cirrus_rop = cirrus_bkwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
|
1028 | 96cf2df8 | ths | } else {
|
1029 | 96cf2df8 | ths | s->cirrus_rop = cirrus_fwd_transp_rop[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
|
1030 | 96cf2df8 | ths | } |
1031 | 96cf2df8 | ths | } else {
|
1032 | 96cf2df8 | ths | if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
|
1033 | 96cf2df8 | ths | s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch; |
1034 | 96cf2df8 | ths | s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch; |
1035 | 96cf2df8 | ths | s->cirrus_rop = cirrus_bkwd_rop[rop_to_index[blt_rop]]; |
1036 | 96cf2df8 | ths | } else {
|
1037 | 96cf2df8 | ths | s->cirrus_rop = cirrus_fwd_rop[rop_to_index[blt_rop]]; |
1038 | 96cf2df8 | ths | } |
1039 | 96cf2df8 | ths | } |
1040 | 96cf2df8 | ths | } |
1041 | a21ae81d | bellard | // setup bitblt engine.
|
1042 | a21ae81d | bellard | if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSSRC) {
|
1043 | a21ae81d | bellard | if (!cirrus_bitblt_cputovideo(s))
|
1044 | a21ae81d | bellard | goto bitblt_ignore;
|
1045 | a21ae81d | bellard | } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSDEST) { |
1046 | a21ae81d | bellard | if (!cirrus_bitblt_videotocpu(s))
|
1047 | a21ae81d | bellard | goto bitblt_ignore;
|
1048 | a21ae81d | bellard | } else {
|
1049 | a21ae81d | bellard | if (!cirrus_bitblt_videotovideo(s))
|
1050 | a21ae81d | bellard | goto bitblt_ignore;
|
1051 | a21ae81d | bellard | } |
1052 | e6e5ad80 | bellard | } |
1053 | e6e5ad80 | bellard | return;
|
1054 | e6e5ad80 | bellard | bitblt_ignore:;
|
1055 | e6e5ad80 | bellard | cirrus_bitblt_reset(s); |
1056 | e6e5ad80 | bellard | } |
1057 | e6e5ad80 | bellard | |
1058 | e6e5ad80 | bellard | static void cirrus_write_bitblt(CirrusVGAState * s, unsigned reg_value) |
1059 | e6e5ad80 | bellard | { |
1060 | e6e5ad80 | bellard | unsigned old_value;
|
1061 | e6e5ad80 | bellard | |
1062 | 4e12cd94 | Avi Kivity | old_value = s->vga.gr[0x31];
|
1063 | 4e12cd94 | Avi Kivity | s->vga.gr[0x31] = reg_value;
|
1064 | e6e5ad80 | bellard | |
1065 | e6e5ad80 | bellard | if (((old_value & CIRRUS_BLT_RESET) != 0) && |
1066 | e6e5ad80 | bellard | ((reg_value & CIRRUS_BLT_RESET) == 0)) {
|
1067 | e6e5ad80 | bellard | cirrus_bitblt_reset(s); |
1068 | e6e5ad80 | bellard | } else if (((old_value & CIRRUS_BLT_START) == 0) && |
1069 | e6e5ad80 | bellard | ((reg_value & CIRRUS_BLT_START) != 0)) {
|
1070 | e6e5ad80 | bellard | cirrus_bitblt_start(s); |
1071 | e6e5ad80 | bellard | } |
1072 | e6e5ad80 | bellard | } |
1073 | e6e5ad80 | bellard | |
1074 | e6e5ad80 | bellard | |
1075 | e6e5ad80 | bellard | /***************************************
|
1076 | e6e5ad80 | bellard | *
|
1077 | e6e5ad80 | bellard | * basic parameters
|
1078 | e6e5ad80 | bellard | *
|
1079 | e6e5ad80 | bellard | ***************************************/
|
1080 | e6e5ad80 | bellard | |
1081 | 5fafdf24 | ths | static void cirrus_get_offsets(VGAState *s1, |
1082 | 83acc96b | bellard | uint32_t *pline_offset, |
1083 | 83acc96b | bellard | uint32_t *pstart_addr, |
1084 | 83acc96b | bellard | uint32_t *pline_compare) |
1085 | e6e5ad80 | bellard | { |
1086 | 4e12cd94 | Avi Kivity | CirrusVGAState * s = container_of(s1, CirrusVGAState, vga); |
1087 | 83acc96b | bellard | uint32_t start_addr, line_offset, line_compare; |
1088 | e6e5ad80 | bellard | |
1089 | 4e12cd94 | Avi Kivity | line_offset = s->vga.cr[0x13]
|
1090 | 4e12cd94 | Avi Kivity | | ((s->vga.cr[0x1b] & 0x10) << 4); |
1091 | e6e5ad80 | bellard | line_offset <<= 3;
|
1092 | e6e5ad80 | bellard | *pline_offset = line_offset; |
1093 | e6e5ad80 | bellard | |
1094 | 4e12cd94 | Avi Kivity | start_addr = (s->vga.cr[0x0c] << 8) |
1095 | 4e12cd94 | Avi Kivity | | s->vga.cr[0x0d]
|
1096 | 4e12cd94 | Avi Kivity | | ((s->vga.cr[0x1b] & 0x01) << 16) |
1097 | 4e12cd94 | Avi Kivity | | ((s->vga.cr[0x1b] & 0x0c) << 15) |
1098 | 4e12cd94 | Avi Kivity | | ((s->vga.cr[0x1d] & 0x80) << 12); |
1099 | e6e5ad80 | bellard | *pstart_addr = start_addr; |
1100 | 83acc96b | bellard | |
1101 | 4e12cd94 | Avi Kivity | line_compare = s->vga.cr[0x18] |
|
1102 | 4e12cd94 | Avi Kivity | ((s->vga.cr[0x07] & 0x10) << 4) | |
1103 | 4e12cd94 | Avi Kivity | ((s->vga.cr[0x09] & 0x40) << 3); |
1104 | 83acc96b | bellard | *pline_compare = line_compare; |
1105 | e6e5ad80 | bellard | } |
1106 | e6e5ad80 | bellard | |
1107 | e6e5ad80 | bellard | static uint32_t cirrus_get_bpp16_depth(CirrusVGAState * s)
|
1108 | e6e5ad80 | bellard | { |
1109 | e6e5ad80 | bellard | uint32_t ret = 16;
|
1110 | e6e5ad80 | bellard | |
1111 | e6e5ad80 | bellard | switch (s->cirrus_hidden_dac_data & 0xf) { |
1112 | e6e5ad80 | bellard | case 0: |
1113 | e6e5ad80 | bellard | ret = 15;
|
1114 | e6e5ad80 | bellard | break; /* Sierra HiColor */ |
1115 | e6e5ad80 | bellard | case 1: |
1116 | e6e5ad80 | bellard | ret = 16;
|
1117 | e6e5ad80 | bellard | break; /* XGA HiColor */ |
1118 | e6e5ad80 | bellard | default:
|
1119 | e6e5ad80 | bellard | #ifdef DEBUG_CIRRUS
|
1120 | e6e5ad80 | bellard | printf("cirrus: invalid DAC value %x in 16bpp\n",
|
1121 | e6e5ad80 | bellard | (s->cirrus_hidden_dac_data & 0xf));
|
1122 | e6e5ad80 | bellard | #endif
|
1123 | e6e5ad80 | bellard | ret = 15; /* XXX */ |
1124 | e6e5ad80 | bellard | break;
|
1125 | e6e5ad80 | bellard | } |
1126 | e6e5ad80 | bellard | return ret;
|
1127 | e6e5ad80 | bellard | } |
1128 | e6e5ad80 | bellard | |
1129 | e6e5ad80 | bellard | static int cirrus_get_bpp(VGAState *s1) |
1130 | e6e5ad80 | bellard | { |
1131 | 4e12cd94 | Avi Kivity | CirrusVGAState * s = container_of(s1, CirrusVGAState, vga); |
1132 | e6e5ad80 | bellard | uint32_t ret = 8;
|
1133 | e6e5ad80 | bellard | |
1134 | 4e12cd94 | Avi Kivity | if ((s->vga.sr[0x07] & 0x01) != 0) { |
1135 | e6e5ad80 | bellard | /* Cirrus SVGA */
|
1136 | 4e12cd94 | Avi Kivity | switch (s->vga.sr[0x07] & CIRRUS_SR7_BPP_MASK) { |
1137 | e6e5ad80 | bellard | case CIRRUS_SR7_BPP_8:
|
1138 | e6e5ad80 | bellard | ret = 8;
|
1139 | e6e5ad80 | bellard | break;
|
1140 | e6e5ad80 | bellard | case CIRRUS_SR7_BPP_16_DOUBLEVCLK:
|
1141 | e6e5ad80 | bellard | ret = cirrus_get_bpp16_depth(s); |
1142 | e6e5ad80 | bellard | break;
|
1143 | e6e5ad80 | bellard | case CIRRUS_SR7_BPP_24:
|
1144 | e6e5ad80 | bellard | ret = 24;
|
1145 | e6e5ad80 | bellard | break;
|
1146 | e6e5ad80 | bellard | case CIRRUS_SR7_BPP_16:
|
1147 | e6e5ad80 | bellard | ret = cirrus_get_bpp16_depth(s); |
1148 | e6e5ad80 | bellard | break;
|
1149 | e6e5ad80 | bellard | case CIRRUS_SR7_BPP_32:
|
1150 | e6e5ad80 | bellard | ret = 32;
|
1151 | e6e5ad80 | bellard | break;
|
1152 | e6e5ad80 | bellard | default:
|
1153 | e6e5ad80 | bellard | #ifdef DEBUG_CIRRUS
|
1154 | 4e12cd94 | Avi Kivity | printf("cirrus: unknown bpp - sr7=%x\n", s->vga.sr[0x7]); |
1155 | e6e5ad80 | bellard | #endif
|
1156 | e6e5ad80 | bellard | ret = 8;
|
1157 | e6e5ad80 | bellard | break;
|
1158 | e6e5ad80 | bellard | } |
1159 | e6e5ad80 | bellard | } else {
|
1160 | e6e5ad80 | bellard | /* VGA */
|
1161 | aeb3c85f | bellard | ret = 0;
|
1162 | e6e5ad80 | bellard | } |
1163 | e6e5ad80 | bellard | |
1164 | e6e5ad80 | bellard | return ret;
|
1165 | e6e5ad80 | bellard | } |
1166 | e6e5ad80 | bellard | |
1167 | 78e127ef | bellard | static void cirrus_get_resolution(VGAState *s, int *pwidth, int *pheight) |
1168 | 78e127ef | bellard | { |
1169 | 78e127ef | bellard | int width, height;
|
1170 | 3b46e624 | ths | |
1171 | 78e127ef | bellard | width = (s->cr[0x01] + 1) * 8; |
1172 | 5fafdf24 | ths | height = s->cr[0x12] |
|
1173 | 5fafdf24 | ths | ((s->cr[0x07] & 0x02) << 7) | |
1174 | 78e127ef | bellard | ((s->cr[0x07] & 0x40) << 3); |
1175 | 78e127ef | bellard | height = (height + 1);
|
1176 | 78e127ef | bellard | /* interlace support */
|
1177 | 78e127ef | bellard | if (s->cr[0x1a] & 0x01) |
1178 | 78e127ef | bellard | height = height * 2;
|
1179 | 78e127ef | bellard | *pwidth = width; |
1180 | 78e127ef | bellard | *pheight = height; |
1181 | 78e127ef | bellard | } |
1182 | 78e127ef | bellard | |
1183 | e6e5ad80 | bellard | /***************************************
|
1184 | e6e5ad80 | bellard | *
|
1185 | e6e5ad80 | bellard | * bank memory
|
1186 | e6e5ad80 | bellard | *
|
1187 | e6e5ad80 | bellard | ***************************************/
|
1188 | e6e5ad80 | bellard | |
1189 | e6e5ad80 | bellard | static void cirrus_update_bank_ptr(CirrusVGAState * s, unsigned bank_index) |
1190 | e6e5ad80 | bellard | { |
1191 | e6e5ad80 | bellard | unsigned offset;
|
1192 | e6e5ad80 | bellard | unsigned limit;
|
1193 | e6e5ad80 | bellard | |
1194 | 4e12cd94 | Avi Kivity | if ((s->vga.gr[0x0b] & 0x01) != 0) /* dual bank */ |
1195 | 4e12cd94 | Avi Kivity | offset = s->vga.gr[0x09 + bank_index];
|
1196 | e6e5ad80 | bellard | else /* single bank */ |
1197 | 4e12cd94 | Avi Kivity | offset = s->vga.gr[0x09];
|
1198 | e6e5ad80 | bellard | |
1199 | 4e12cd94 | Avi Kivity | if ((s->vga.gr[0x0b] & 0x20) != 0) |
1200 | e6e5ad80 | bellard | offset <<= 14;
|
1201 | e6e5ad80 | bellard | else
|
1202 | e6e5ad80 | bellard | offset <<= 12;
|
1203 | e6e5ad80 | bellard | |
1204 | e3a4e4b6 | bellard | if (s->real_vram_size <= offset)
|
1205 | e6e5ad80 | bellard | limit = 0;
|
1206 | e6e5ad80 | bellard | else
|
1207 | e3a4e4b6 | bellard | limit = s->real_vram_size - offset; |
1208 | e6e5ad80 | bellard | |
1209 | 4e12cd94 | Avi Kivity | if (((s->vga.gr[0x0b] & 0x01) == 0) && (bank_index != 0)) { |
1210 | e6e5ad80 | bellard | if (limit > 0x8000) { |
1211 | e6e5ad80 | bellard | offset += 0x8000;
|
1212 | e6e5ad80 | bellard | limit -= 0x8000;
|
1213 | e6e5ad80 | bellard | } else {
|
1214 | e6e5ad80 | bellard | limit = 0;
|
1215 | e6e5ad80 | bellard | } |
1216 | e6e5ad80 | bellard | } |
1217 | e6e5ad80 | bellard | |
1218 | e6e5ad80 | bellard | if (limit > 0) { |
1219 | 2bec46dc | aliguori | /* Thinking about changing bank base? First, drop the dirty bitmap information
|
1220 | 2bec46dc | aliguori | * on the current location, otherwise we lose this pointer forever */
|
1221 | 4e12cd94 | Avi Kivity | if (s->vga.lfb_vram_mapped) {
|
1222 | 2bec46dc | aliguori | target_phys_addr_t base_addr = isa_mem_base + 0xa0000 + bank_index * 0x8000; |
1223 | 2bec46dc | aliguori | cpu_physical_sync_dirty_bitmap(base_addr, base_addr + 0x8000);
|
1224 | 2bec46dc | aliguori | } |
1225 | e6e5ad80 | bellard | s->cirrus_bank_base[bank_index] = offset; |
1226 | e6e5ad80 | bellard | s->cirrus_bank_limit[bank_index] = limit; |
1227 | e6e5ad80 | bellard | } else {
|
1228 | e6e5ad80 | bellard | s->cirrus_bank_base[bank_index] = 0;
|
1229 | e6e5ad80 | bellard | s->cirrus_bank_limit[bank_index] = 0;
|
1230 | e6e5ad80 | bellard | } |
1231 | e6e5ad80 | bellard | } |
1232 | e6e5ad80 | bellard | |
1233 | e6e5ad80 | bellard | /***************************************
|
1234 | e6e5ad80 | bellard | *
|
1235 | e6e5ad80 | bellard | * I/O access between 0x3c4-0x3c5
|
1236 | e6e5ad80 | bellard | *
|
1237 | e6e5ad80 | bellard | ***************************************/
|
1238 | e6e5ad80 | bellard | |
1239 | e6e5ad80 | bellard | static int |
1240 | e6e5ad80 | bellard | cirrus_hook_read_sr(CirrusVGAState * s, unsigned reg_index, int *reg_value) |
1241 | e6e5ad80 | bellard | { |
1242 | e6e5ad80 | bellard | switch (reg_index) {
|
1243 | e6e5ad80 | bellard | case 0x00: // Standard VGA |
1244 | e6e5ad80 | bellard | case 0x01: // Standard VGA |
1245 | e6e5ad80 | bellard | case 0x02: // Standard VGA |
1246 | e6e5ad80 | bellard | case 0x03: // Standard VGA |
1247 | e6e5ad80 | bellard | case 0x04: // Standard VGA |
1248 | e6e5ad80 | bellard | return CIRRUS_HOOK_NOT_HANDLED;
|
1249 | e6e5ad80 | bellard | case 0x06: // Unlock Cirrus extensions |
1250 | 4e12cd94 | Avi Kivity | *reg_value = s->vga.sr[reg_index]; |
1251 | e6e5ad80 | bellard | break;
|
1252 | e6e5ad80 | bellard | case 0x10: |
1253 | e6e5ad80 | bellard | case 0x30: |
1254 | e6e5ad80 | bellard | case 0x50: |
1255 | e6e5ad80 | bellard | case 0x70: // Graphics Cursor X |
1256 | e6e5ad80 | bellard | case 0x90: |
1257 | e6e5ad80 | bellard | case 0xb0: |
1258 | e6e5ad80 | bellard | case 0xd0: |
1259 | e6e5ad80 | bellard | case 0xf0: // Graphics Cursor X |
1260 | 4e12cd94 | Avi Kivity | *reg_value = s->vga.sr[0x10];
|
1261 | aeb3c85f | bellard | break;
|
1262 | e6e5ad80 | bellard | case 0x11: |
1263 | e6e5ad80 | bellard | case 0x31: |
1264 | e6e5ad80 | bellard | case 0x51: |
1265 | e6e5ad80 | bellard | case 0x71: // Graphics Cursor Y |
1266 | e6e5ad80 | bellard | case 0x91: |
1267 | e6e5ad80 | bellard | case 0xb1: |
1268 | e6e5ad80 | bellard | case 0xd1: |
1269 | a5082316 | bellard | case 0xf1: // Graphics Cursor Y |
1270 | 4e12cd94 | Avi Kivity | *reg_value = s->vga.sr[0x11];
|
1271 | aeb3c85f | bellard | break;
|
1272 | aeb3c85f | bellard | case 0x05: // ??? |
1273 | aeb3c85f | bellard | case 0x07: // Extended Sequencer Mode |
1274 | aeb3c85f | bellard | case 0x08: // EEPROM Control |
1275 | aeb3c85f | bellard | case 0x09: // Scratch Register 0 |
1276 | aeb3c85f | bellard | case 0x0a: // Scratch Register 1 |
1277 | aeb3c85f | bellard | case 0x0b: // VCLK 0 |
1278 | aeb3c85f | bellard | case 0x0c: // VCLK 1 |
1279 | aeb3c85f | bellard | case 0x0d: // VCLK 2 |
1280 | aeb3c85f | bellard | case 0x0e: // VCLK 3 |
1281 | aeb3c85f | bellard | case 0x0f: // DRAM Control |
1282 | e6e5ad80 | bellard | case 0x12: // Graphics Cursor Attribute |
1283 | e6e5ad80 | bellard | case 0x13: // Graphics Cursor Pattern Address |
1284 | e6e5ad80 | bellard | case 0x14: // Scratch Register 2 |
1285 | e6e5ad80 | bellard | case 0x15: // Scratch Register 3 |
1286 | e6e5ad80 | bellard | case 0x16: // Performance Tuning Register |
1287 | e6e5ad80 | bellard | case 0x17: // Configuration Readback and Extended Control |
1288 | e6e5ad80 | bellard | case 0x18: // Signature Generator Control |
1289 | e6e5ad80 | bellard | case 0x19: // Signal Generator Result |
1290 | e6e5ad80 | bellard | case 0x1a: // Signal Generator Result |
1291 | e6e5ad80 | bellard | case 0x1b: // VCLK 0 Denominator & Post |
1292 | e6e5ad80 | bellard | case 0x1c: // VCLK 1 Denominator & Post |
1293 | e6e5ad80 | bellard | case 0x1d: // VCLK 2 Denominator & Post |
1294 | e6e5ad80 | bellard | case 0x1e: // VCLK 3 Denominator & Post |
1295 | e6e5ad80 | bellard | case 0x1f: // BIOS Write Enable and MCLK select |
1296 | e6e5ad80 | bellard | #ifdef DEBUG_CIRRUS
|
1297 | e6e5ad80 | bellard | printf("cirrus: handled inport sr_index %02x\n", reg_index);
|
1298 | e6e5ad80 | bellard | #endif
|
1299 | 4e12cd94 | Avi Kivity | *reg_value = s->vga.sr[reg_index]; |
1300 | e6e5ad80 | bellard | break;
|
1301 | e6e5ad80 | bellard | default:
|
1302 | e6e5ad80 | bellard | #ifdef DEBUG_CIRRUS
|
1303 | e6e5ad80 | bellard | printf("cirrus: inport sr_index %02x\n", reg_index);
|
1304 | e6e5ad80 | bellard | #endif
|
1305 | e6e5ad80 | bellard | *reg_value = 0xff;
|
1306 | e6e5ad80 | bellard | break;
|
1307 | e6e5ad80 | bellard | } |
1308 | e6e5ad80 | bellard | |
1309 | e6e5ad80 | bellard | return CIRRUS_HOOK_HANDLED;
|
1310 | e6e5ad80 | bellard | } |
1311 | e6e5ad80 | bellard | |
1312 | e6e5ad80 | bellard | static int |
1313 | e6e5ad80 | bellard | cirrus_hook_write_sr(CirrusVGAState * s, unsigned reg_index, int reg_value) |
1314 | e6e5ad80 | bellard | { |
1315 | e6e5ad80 | bellard | switch (reg_index) {
|
1316 | e6e5ad80 | bellard | case 0x00: // Standard VGA |
1317 | e6e5ad80 | bellard | case 0x01: // Standard VGA |
1318 | e6e5ad80 | bellard | case 0x02: // Standard VGA |
1319 | e6e5ad80 | bellard | case 0x03: // Standard VGA |
1320 | e6e5ad80 | bellard | case 0x04: // Standard VGA |
1321 | e6e5ad80 | bellard | return CIRRUS_HOOK_NOT_HANDLED;
|
1322 | e6e5ad80 | bellard | case 0x06: // Unlock Cirrus extensions |
1323 | e6e5ad80 | bellard | reg_value &= 0x17;
|
1324 | e6e5ad80 | bellard | if (reg_value == 0x12) { |
1325 | 4e12cd94 | Avi Kivity | s->vga.sr[reg_index] = 0x12;
|
1326 | e6e5ad80 | bellard | } else {
|
1327 | 4e12cd94 | Avi Kivity | s->vga.sr[reg_index] = 0x0f;
|
1328 | e6e5ad80 | bellard | } |
1329 | e6e5ad80 | bellard | break;
|
1330 | e6e5ad80 | bellard | case 0x10: |
1331 | e6e5ad80 | bellard | case 0x30: |
1332 | e6e5ad80 | bellard | case 0x50: |
1333 | e6e5ad80 | bellard | case 0x70: // Graphics Cursor X |
1334 | e6e5ad80 | bellard | case 0x90: |
1335 | e6e5ad80 | bellard | case 0xb0: |
1336 | e6e5ad80 | bellard | case 0xd0: |
1337 | e6e5ad80 | bellard | case 0xf0: // Graphics Cursor X |
1338 | 4e12cd94 | Avi Kivity | s->vga.sr[0x10] = reg_value;
|
1339 | a5082316 | bellard | s->hw_cursor_x = (reg_value << 3) | (reg_index >> 5); |
1340 | e6e5ad80 | bellard | break;
|
1341 | e6e5ad80 | bellard | case 0x11: |
1342 | e6e5ad80 | bellard | case 0x31: |
1343 | e6e5ad80 | bellard | case 0x51: |
1344 | e6e5ad80 | bellard | case 0x71: // Graphics Cursor Y |
1345 | e6e5ad80 | bellard | case 0x91: |
1346 | e6e5ad80 | bellard | case 0xb1: |
1347 | e6e5ad80 | bellard | case 0xd1: |
1348 | e6e5ad80 | bellard | case 0xf1: // Graphics Cursor Y |
1349 | 4e12cd94 | Avi Kivity | s->vga.sr[0x11] = reg_value;
|
1350 | a5082316 | bellard | s->hw_cursor_y = (reg_value << 3) | (reg_index >> 5); |
1351 | e6e5ad80 | bellard | break;
|
1352 | e6e5ad80 | bellard | case 0x07: // Extended Sequencer Mode |
1353 | 2bec46dc | aliguori | cirrus_update_memory_access(s); |
1354 | e6e5ad80 | bellard | case 0x08: // EEPROM Control |
1355 | e6e5ad80 | bellard | case 0x09: // Scratch Register 0 |
1356 | e6e5ad80 | bellard | case 0x0a: // Scratch Register 1 |
1357 | e6e5ad80 | bellard | case 0x0b: // VCLK 0 |
1358 | e6e5ad80 | bellard | case 0x0c: // VCLK 1 |
1359 | e6e5ad80 | bellard | case 0x0d: // VCLK 2 |
1360 | e6e5ad80 | bellard | case 0x0e: // VCLK 3 |
1361 | e6e5ad80 | bellard | case 0x0f: // DRAM Control |
1362 | e6e5ad80 | bellard | case 0x12: // Graphics Cursor Attribute |
1363 | e6e5ad80 | bellard | case 0x13: // Graphics Cursor Pattern Address |
1364 | e6e5ad80 | bellard | case 0x14: // Scratch Register 2 |
1365 | e6e5ad80 | bellard | case 0x15: // Scratch Register 3 |
1366 | e6e5ad80 | bellard | case 0x16: // Performance Tuning Register |
1367 | e6e5ad80 | bellard | case 0x18: // Signature Generator Control |
1368 | e6e5ad80 | bellard | case 0x19: // Signature Generator Result |
1369 | e6e5ad80 | bellard | case 0x1a: // Signature Generator Result |
1370 | e6e5ad80 | bellard | case 0x1b: // VCLK 0 Denominator & Post |
1371 | e6e5ad80 | bellard | case 0x1c: // VCLK 1 Denominator & Post |
1372 | e6e5ad80 | bellard | case 0x1d: // VCLK 2 Denominator & Post |
1373 | e6e5ad80 | bellard | case 0x1e: // VCLK 3 Denominator & Post |
1374 | e6e5ad80 | bellard | case 0x1f: // BIOS Write Enable and MCLK select |
1375 | 4e12cd94 | Avi Kivity | s->vga.sr[reg_index] = reg_value; |
1376 | e6e5ad80 | bellard | #ifdef DEBUG_CIRRUS
|
1377 | e6e5ad80 | bellard | printf("cirrus: handled outport sr_index %02x, sr_value %02x\n",
|
1378 | e6e5ad80 | bellard | reg_index, reg_value); |
1379 | e6e5ad80 | bellard | #endif
|
1380 | e6e5ad80 | bellard | break;
|
1381 | 8926b517 | bellard | case 0x17: // Configuration Readback and Extended Control |
1382 | 4e12cd94 | Avi Kivity | s->vga.sr[reg_index] = (s->vga.sr[reg_index] & 0x38) | (reg_value & 0xc7); |
1383 | 8926b517 | bellard | cirrus_update_memory_access(s); |
1384 | 8926b517 | bellard | break;
|
1385 | e6e5ad80 | bellard | default:
|
1386 | e6e5ad80 | bellard | #ifdef DEBUG_CIRRUS
|
1387 | e6e5ad80 | bellard | printf("cirrus: outport sr_index %02x, sr_value %02x\n", reg_index,
|
1388 | e6e5ad80 | bellard | reg_value); |
1389 | e6e5ad80 | bellard | #endif
|
1390 | e6e5ad80 | bellard | break;
|
1391 | e6e5ad80 | bellard | } |
1392 | e6e5ad80 | bellard | |
1393 | e6e5ad80 | bellard | return CIRRUS_HOOK_HANDLED;
|
1394 | e6e5ad80 | bellard | } |
1395 | e6e5ad80 | bellard | |
1396 | e6e5ad80 | bellard | /***************************************
|
1397 | e6e5ad80 | bellard | *
|
1398 | e6e5ad80 | bellard | * I/O access at 0x3c6
|
1399 | e6e5ad80 | bellard | *
|
1400 | e6e5ad80 | bellard | ***************************************/
|
1401 | e6e5ad80 | bellard | |
1402 | e6e5ad80 | bellard | static void cirrus_read_hidden_dac(CirrusVGAState * s, int *reg_value) |
1403 | e6e5ad80 | bellard | { |
1404 | e6e5ad80 | bellard | *reg_value = 0xff;
|
1405 | a21ae81d | bellard | if (++s->cirrus_hidden_dac_lockindex == 5) { |
1406 | a21ae81d | bellard | *reg_value = s->cirrus_hidden_dac_data; |
1407 | a21ae81d | bellard | s->cirrus_hidden_dac_lockindex = 0;
|
1408 | e6e5ad80 | bellard | } |
1409 | e6e5ad80 | bellard | } |
1410 | e6e5ad80 | bellard | |
1411 | e6e5ad80 | bellard | static void cirrus_write_hidden_dac(CirrusVGAState * s, int reg_value) |
1412 | e6e5ad80 | bellard | { |
1413 | e6e5ad80 | bellard | if (s->cirrus_hidden_dac_lockindex == 4) { |
1414 | e6e5ad80 | bellard | s->cirrus_hidden_dac_data = reg_value; |
1415 | a21ae81d | bellard | #if defined(DEBUG_CIRRUS)
|
1416 | e6e5ad80 | bellard | printf("cirrus: outport hidden DAC, value %02x\n", reg_value);
|
1417 | e6e5ad80 | bellard | #endif
|
1418 | e6e5ad80 | bellard | } |
1419 | e6e5ad80 | bellard | s->cirrus_hidden_dac_lockindex = 0;
|
1420 | e6e5ad80 | bellard | } |
1421 | e6e5ad80 | bellard | |
1422 | e6e5ad80 | bellard | /***************************************
|
1423 | e6e5ad80 | bellard | *
|
1424 | e6e5ad80 | bellard | * I/O access at 0x3c9
|
1425 | e6e5ad80 | bellard | *
|
1426 | e6e5ad80 | bellard | ***************************************/
|
1427 | e6e5ad80 | bellard | |
1428 | e6e5ad80 | bellard | static int cirrus_hook_read_palette(CirrusVGAState * s, int *reg_value) |
1429 | e6e5ad80 | bellard | { |
1430 | 4e12cd94 | Avi Kivity | if (!(s->vga.sr[0x12] & CIRRUS_CURSOR_HIDDENPEL)) |
1431 | e6e5ad80 | bellard | return CIRRUS_HOOK_NOT_HANDLED;
|
1432 | a5082316 | bellard | *reg_value = |
1433 | 4e12cd94 | Avi Kivity | s->cirrus_hidden_palette[(s->vga.dac_read_index & 0x0f) * 3 + |
1434 | 4e12cd94 | Avi Kivity | s->vga.dac_sub_index]; |
1435 | 4e12cd94 | Avi Kivity | if (++s->vga.dac_sub_index == 3) { |
1436 | 4e12cd94 | Avi Kivity | s->vga.dac_sub_index = 0;
|
1437 | 4e12cd94 | Avi Kivity | s->vga.dac_read_index++; |
1438 | e6e5ad80 | bellard | } |
1439 | e6e5ad80 | bellard | return CIRRUS_HOOK_HANDLED;
|
1440 | e6e5ad80 | bellard | } |
1441 | e6e5ad80 | bellard | |
1442 | e6e5ad80 | bellard | static int cirrus_hook_write_palette(CirrusVGAState * s, int reg_value) |
1443 | e6e5ad80 | bellard | { |
1444 | 4e12cd94 | Avi Kivity | if (!(s->vga.sr[0x12] & CIRRUS_CURSOR_HIDDENPEL)) |
1445 | e6e5ad80 | bellard | return CIRRUS_HOOK_NOT_HANDLED;
|
1446 | 4e12cd94 | Avi Kivity | s->vga.dac_cache[s->vga.dac_sub_index] = reg_value; |
1447 | 4e12cd94 | Avi Kivity | if (++s->vga.dac_sub_index == 3) { |
1448 | 4e12cd94 | Avi Kivity | memcpy(&s->cirrus_hidden_palette[(s->vga.dac_write_index & 0x0f) * 3], |
1449 | 4e12cd94 | Avi Kivity | s->vga.dac_cache, 3);
|
1450 | a5082316 | bellard | /* XXX update cursor */
|
1451 | 4e12cd94 | Avi Kivity | s->vga.dac_sub_index = 0;
|
1452 | 4e12cd94 | Avi Kivity | s->vga.dac_write_index++; |
1453 | e6e5ad80 | bellard | } |
1454 | e6e5ad80 | bellard | return CIRRUS_HOOK_HANDLED;
|
1455 | e6e5ad80 | bellard | } |
1456 | e6e5ad80 | bellard | |
1457 | e6e5ad80 | bellard | /***************************************
|
1458 | e6e5ad80 | bellard | *
|
1459 | e6e5ad80 | bellard | * I/O access between 0x3ce-0x3cf
|
1460 | e6e5ad80 | bellard | *
|
1461 | e6e5ad80 | bellard | ***************************************/
|
1462 | e6e5ad80 | bellard | |
1463 | e6e5ad80 | bellard | static int |
1464 | e6e5ad80 | bellard | cirrus_hook_read_gr(CirrusVGAState * s, unsigned reg_index, int *reg_value) |
1465 | e6e5ad80 | bellard | { |
1466 | e6e5ad80 | bellard | switch (reg_index) {
|
1467 | aeb3c85f | bellard | case 0x00: // Standard VGA, BGCOLOR 0x000000ff |
1468 | aeb3c85f | bellard | *reg_value = s->cirrus_shadow_gr0; |
1469 | aeb3c85f | bellard | return CIRRUS_HOOK_HANDLED;
|
1470 | aeb3c85f | bellard | case 0x01: // Standard VGA, FGCOLOR 0x000000ff |
1471 | aeb3c85f | bellard | *reg_value = s->cirrus_shadow_gr1; |
1472 | aeb3c85f | bellard | return CIRRUS_HOOK_HANDLED;
|
1473 | e6e5ad80 | bellard | case 0x02: // Standard VGA |
1474 | e6e5ad80 | bellard | case 0x03: // Standard VGA |
1475 | e6e5ad80 | bellard | case 0x04: // Standard VGA |
1476 | e6e5ad80 | bellard | case 0x06: // Standard VGA |
1477 | e6e5ad80 | bellard | case 0x07: // Standard VGA |
1478 | e6e5ad80 | bellard | case 0x08: // Standard VGA |
1479 | e6e5ad80 | bellard | return CIRRUS_HOOK_NOT_HANDLED;
|
1480 | e6e5ad80 | bellard | case 0x05: // Standard VGA, Cirrus extended mode |
1481 | e6e5ad80 | bellard | default:
|
1482 | e6e5ad80 | bellard | break;
|
1483 | e6e5ad80 | bellard | } |
1484 | e6e5ad80 | bellard | |
1485 | e6e5ad80 | bellard | if (reg_index < 0x3a) { |
1486 | 4e12cd94 | Avi Kivity | *reg_value = s->vga.gr[reg_index]; |
1487 | e6e5ad80 | bellard | } else {
|
1488 | e6e5ad80 | bellard | #ifdef DEBUG_CIRRUS
|
1489 | e6e5ad80 | bellard | printf("cirrus: inport gr_index %02x\n", reg_index);
|
1490 | e6e5ad80 | bellard | #endif
|
1491 | e6e5ad80 | bellard | *reg_value = 0xff;
|
1492 | e6e5ad80 | bellard | } |
1493 | e6e5ad80 | bellard | |
1494 | e6e5ad80 | bellard | return CIRRUS_HOOK_HANDLED;
|
1495 | e6e5ad80 | bellard | } |
1496 | e6e5ad80 | bellard | |
1497 | e6e5ad80 | bellard | static int |
1498 | e6e5ad80 | bellard | cirrus_hook_write_gr(CirrusVGAState * s, unsigned reg_index, int reg_value) |
1499 | e6e5ad80 | bellard | { |
1500 | a5082316 | bellard | #if defined(DEBUG_BITBLT) && 0 |
1501 | a5082316 | bellard | printf("gr%02x: %02x\n", reg_index, reg_value);
|
1502 | a5082316 | bellard | #endif
|
1503 | e6e5ad80 | bellard | switch (reg_index) {
|
1504 | e6e5ad80 | bellard | case 0x00: // Standard VGA, BGCOLOR 0x000000ff |
1505 | aeb3c85f | bellard | s->cirrus_shadow_gr0 = reg_value; |
1506 | e6e5ad80 | bellard | return CIRRUS_HOOK_NOT_HANDLED;
|
1507 | e6e5ad80 | bellard | case 0x01: // Standard VGA, FGCOLOR 0x000000ff |
1508 | aeb3c85f | bellard | s->cirrus_shadow_gr1 = reg_value; |
1509 | e6e5ad80 | bellard | return CIRRUS_HOOK_NOT_HANDLED;
|
1510 | e6e5ad80 | bellard | case 0x02: // Standard VGA |
1511 | e6e5ad80 | bellard | case 0x03: // Standard VGA |
1512 | e6e5ad80 | bellard | case 0x04: // Standard VGA |
1513 | e6e5ad80 | bellard | case 0x06: // Standard VGA |
1514 | e6e5ad80 | bellard | case 0x07: // Standard VGA |
1515 | e6e5ad80 | bellard | case 0x08: // Standard VGA |
1516 | e6e5ad80 | bellard | return CIRRUS_HOOK_NOT_HANDLED;
|
1517 | e6e5ad80 | bellard | case 0x05: // Standard VGA, Cirrus extended mode |
1518 | 4e12cd94 | Avi Kivity | s->vga.gr[reg_index] = reg_value & 0x7f;
|
1519 | 8926b517 | bellard | cirrus_update_memory_access(s); |
1520 | e6e5ad80 | bellard | break;
|
1521 | e6e5ad80 | bellard | case 0x09: // bank offset #0 |
1522 | e6e5ad80 | bellard | case 0x0A: // bank offset #1 |
1523 | 4e12cd94 | Avi Kivity | s->vga.gr[reg_index] = reg_value; |
1524 | 8926b517 | bellard | cirrus_update_bank_ptr(s, 0);
|
1525 | 8926b517 | bellard | cirrus_update_bank_ptr(s, 1);
|
1526 | 2bec46dc | aliguori | cirrus_update_memory_access(s); |
1527 | 8926b517 | bellard | break;
|
1528 | e6e5ad80 | bellard | case 0x0B: |
1529 | 4e12cd94 | Avi Kivity | s->vga.gr[reg_index] = reg_value; |
1530 | e6e5ad80 | bellard | cirrus_update_bank_ptr(s, 0);
|
1531 | e6e5ad80 | bellard | cirrus_update_bank_ptr(s, 1);
|
1532 | 8926b517 | bellard | cirrus_update_memory_access(s); |
1533 | e6e5ad80 | bellard | break;
|
1534 | e6e5ad80 | bellard | case 0x10: // BGCOLOR 0x0000ff00 |
1535 | e6e5ad80 | bellard | case 0x11: // FGCOLOR 0x0000ff00 |
1536 | e6e5ad80 | bellard | case 0x12: // BGCOLOR 0x00ff0000 |
1537 | e6e5ad80 | bellard | case 0x13: // FGCOLOR 0x00ff0000 |
1538 | e6e5ad80 | bellard | case 0x14: // BGCOLOR 0xff000000 |
1539 | e6e5ad80 | bellard | case 0x15: // FGCOLOR 0xff000000 |
1540 | e6e5ad80 | bellard | case 0x20: // BLT WIDTH 0x0000ff |
1541 | e6e5ad80 | bellard | case 0x22: // BLT HEIGHT 0x0000ff |
1542 | e6e5ad80 | bellard | case 0x24: // BLT DEST PITCH 0x0000ff |
1543 | e6e5ad80 | bellard | case 0x26: // BLT SRC PITCH 0x0000ff |
1544 | e6e5ad80 | bellard | case 0x28: // BLT DEST ADDR 0x0000ff |
1545 | e6e5ad80 | bellard | case 0x29: // BLT DEST ADDR 0x00ff00 |
1546 | e6e5ad80 | bellard | case 0x2c: // BLT SRC ADDR 0x0000ff |
1547 | e6e5ad80 | bellard | case 0x2d: // BLT SRC ADDR 0x00ff00 |
1548 | a5082316 | bellard | case 0x2f: // BLT WRITEMASK |
1549 | e6e5ad80 | bellard | case 0x30: // BLT MODE |
1550 | e6e5ad80 | bellard | case 0x32: // RASTER OP |
1551 | a21ae81d | bellard | case 0x33: // BLT MODEEXT |
1552 | e6e5ad80 | bellard | case 0x34: // BLT TRANSPARENT COLOR 0x00ff |
1553 | e6e5ad80 | bellard | case 0x35: // BLT TRANSPARENT COLOR 0xff00 |
1554 | e6e5ad80 | bellard | case 0x38: // BLT TRANSPARENT COLOR MASK 0x00ff |
1555 | e6e5ad80 | bellard | case 0x39: // BLT TRANSPARENT COLOR MASK 0xff00 |
1556 | 4e12cd94 | Avi Kivity | s->vga.gr[reg_index] = reg_value; |
1557 | e6e5ad80 | bellard | break;
|
1558 | e6e5ad80 | bellard | case 0x21: // BLT WIDTH 0x001f00 |
1559 | e6e5ad80 | bellard | case 0x23: // BLT HEIGHT 0x001f00 |
1560 | e6e5ad80 | bellard | case 0x25: // BLT DEST PITCH 0x001f00 |
1561 | e6e5ad80 | bellard | case 0x27: // BLT SRC PITCH 0x001f00 |
1562 | 4e12cd94 | Avi Kivity | s->vga.gr[reg_index] = reg_value & 0x1f;
|
1563 | e6e5ad80 | bellard | break;
|
1564 | e6e5ad80 | bellard | case 0x2a: // BLT DEST ADDR 0x3f0000 |
1565 | 4e12cd94 | Avi Kivity | s->vga.gr[reg_index] = reg_value & 0x3f;
|
1566 | a5082316 | bellard | /* if auto start mode, starts bit blt now */
|
1567 | 4e12cd94 | Avi Kivity | if (s->vga.gr[0x31] & CIRRUS_BLT_AUTOSTART) { |
1568 | a5082316 | bellard | cirrus_bitblt_start(s); |
1569 | a5082316 | bellard | } |
1570 | a5082316 | bellard | break;
|
1571 | e6e5ad80 | bellard | case 0x2e: // BLT SRC ADDR 0x3f0000 |
1572 | 4e12cd94 | Avi Kivity | s->vga.gr[reg_index] = reg_value & 0x3f;
|
1573 | e6e5ad80 | bellard | break;
|
1574 | e6e5ad80 | bellard | case 0x31: // BLT STATUS/START |
1575 | e6e5ad80 | bellard | cirrus_write_bitblt(s, reg_value); |
1576 | e6e5ad80 | bellard | break;
|
1577 | e6e5ad80 | bellard | default:
|
1578 | e6e5ad80 | bellard | #ifdef DEBUG_CIRRUS
|
1579 | e6e5ad80 | bellard | printf("cirrus: outport gr_index %02x, gr_value %02x\n", reg_index,
|
1580 | e6e5ad80 | bellard | reg_value); |
1581 | e6e5ad80 | bellard | #endif
|
1582 | e6e5ad80 | bellard | break;
|
1583 | e6e5ad80 | bellard | } |
1584 | e6e5ad80 | bellard | |
1585 | e6e5ad80 | bellard | return CIRRUS_HOOK_HANDLED;
|
1586 | e6e5ad80 | bellard | } |
1587 | e6e5ad80 | bellard | |
1588 | e6e5ad80 | bellard | /***************************************
|
1589 | e6e5ad80 | bellard | *
|
1590 | e6e5ad80 | bellard | * I/O access between 0x3d4-0x3d5
|
1591 | e6e5ad80 | bellard | *
|
1592 | e6e5ad80 | bellard | ***************************************/
|
1593 | e6e5ad80 | bellard | |
1594 | e6e5ad80 | bellard | static int |
1595 | e6e5ad80 | bellard | cirrus_hook_read_cr(CirrusVGAState * s, unsigned reg_index, int *reg_value) |
1596 | e6e5ad80 | bellard | { |
1597 | e6e5ad80 | bellard | switch (reg_index) {
|
1598 | e6e5ad80 | bellard | case 0x00: // Standard VGA |
1599 | e6e5ad80 | bellard | case 0x01: // Standard VGA |
1600 | e6e5ad80 | bellard | case 0x02: // Standard VGA |
1601 | e6e5ad80 | bellard | case 0x03: // Standard VGA |
1602 | e6e5ad80 | bellard | case 0x04: // Standard VGA |
1603 | e6e5ad80 | bellard | case 0x05: // Standard VGA |
1604 | e6e5ad80 | bellard | case 0x06: // Standard VGA |
1605 | e6e5ad80 | bellard | case 0x07: // Standard VGA |
1606 | e6e5ad80 | bellard | case 0x08: // Standard VGA |
1607 | e6e5ad80 | bellard | case 0x09: // Standard VGA |
1608 | e6e5ad80 | bellard | case 0x0a: // Standard VGA |
1609 | e6e5ad80 | bellard | case 0x0b: // Standard VGA |
1610 | e6e5ad80 | bellard | case 0x0c: // Standard VGA |
1611 | e6e5ad80 | bellard | case 0x0d: // Standard VGA |
1612 | e6e5ad80 | bellard | case 0x0e: // Standard VGA |
1613 | e6e5ad80 | bellard | case 0x0f: // Standard VGA |
1614 | e6e5ad80 | bellard | case 0x10: // Standard VGA |
1615 | e6e5ad80 | bellard | case 0x11: // Standard VGA |
1616 | e6e5ad80 | bellard | case 0x12: // Standard VGA |
1617 | e6e5ad80 | bellard | case 0x13: // Standard VGA |
1618 | e6e5ad80 | bellard | case 0x14: // Standard VGA |
1619 | e6e5ad80 | bellard | case 0x15: // Standard VGA |
1620 | e6e5ad80 | bellard | case 0x16: // Standard VGA |
1621 | e6e5ad80 | bellard | case 0x17: // Standard VGA |
1622 | e6e5ad80 | bellard | case 0x18: // Standard VGA |
1623 | e6e5ad80 | bellard | return CIRRUS_HOOK_NOT_HANDLED;
|
1624 | ca896ef3 | aurel32 | case 0x24: // Attribute Controller Toggle Readback (R) |
1625 | 4e12cd94 | Avi Kivity | *reg_value = (s->vga.ar_flip_flop << 7);
|
1626 | ca896ef3 | aurel32 | break;
|
1627 | e6e5ad80 | bellard | case 0x19: // Interlace End |
1628 | e6e5ad80 | bellard | case 0x1a: // Miscellaneous Control |
1629 | e6e5ad80 | bellard | case 0x1b: // Extended Display Control |
1630 | e6e5ad80 | bellard | case 0x1c: // Sync Adjust and Genlock |
1631 | e6e5ad80 | bellard | case 0x1d: // Overlay Extended Control |
1632 | e6e5ad80 | bellard | case 0x22: // Graphics Data Latches Readback (R) |
1633 | e6e5ad80 | bellard | case 0x25: // Part Status |
1634 | e6e5ad80 | bellard | case 0x27: // Part ID (R) |
1635 | 4e12cd94 | Avi Kivity | *reg_value = s->vga.cr[reg_index]; |
1636 | e6e5ad80 | bellard | break;
|
1637 | e6e5ad80 | bellard | case 0x26: // Attribute Controller Index Readback (R) |
1638 | 4e12cd94 | Avi Kivity | *reg_value = s->vga.ar_index & 0x3f;
|
1639 | e6e5ad80 | bellard | break;
|
1640 | e6e5ad80 | bellard | default:
|
1641 | e6e5ad80 | bellard | #ifdef DEBUG_CIRRUS
|
1642 | e6e5ad80 | bellard | printf("cirrus: inport cr_index %02x\n", reg_index);
|
1643 | e6e5ad80 | bellard | *reg_value = 0xff;
|
1644 | e6e5ad80 | bellard | #endif
|
1645 | e6e5ad80 | bellard | break;
|
1646 | e6e5ad80 | bellard | } |
1647 | e6e5ad80 | bellard | |
1648 | e6e5ad80 | bellard | return CIRRUS_HOOK_HANDLED;
|
1649 | e6e5ad80 | bellard | } |
1650 | e6e5ad80 | bellard | |
1651 | e6e5ad80 | bellard | static int |
1652 | e6e5ad80 | bellard | cirrus_hook_write_cr(CirrusVGAState * s, unsigned reg_index, int reg_value) |
1653 | e6e5ad80 | bellard | { |
1654 | e6e5ad80 | bellard | switch (reg_index) {
|
1655 | e6e5ad80 | bellard | case 0x00: // Standard VGA |
1656 | e6e5ad80 | bellard | case 0x01: // Standard VGA |
1657 | e6e5ad80 | bellard | case 0x02: // Standard VGA |
1658 | e6e5ad80 | bellard | case 0x03: // Standard VGA |
1659 | e6e5ad80 | bellard | case 0x04: // Standard VGA |
1660 | e6e5ad80 | bellard | case 0x05: // Standard VGA |
1661 | e6e5ad80 | bellard | case 0x06: // Standard VGA |
1662 | e6e5ad80 | bellard | case 0x07: // Standard VGA |
1663 | e6e5ad80 | bellard | case 0x08: // Standard VGA |
1664 | e6e5ad80 | bellard | case 0x09: // Standard VGA |
1665 | e6e5ad80 | bellard | case 0x0a: // Standard VGA |
1666 | e6e5ad80 | bellard | case 0x0b: // Standard VGA |
1667 | e6e5ad80 | bellard | case 0x0c: // Standard VGA |
1668 | e6e5ad80 | bellard | case 0x0d: // Standard VGA |
1669 | e6e5ad80 | bellard | case 0x0e: // Standard VGA |
1670 | e6e5ad80 | bellard | case 0x0f: // Standard VGA |
1671 | e6e5ad80 | bellard | case 0x10: // Standard VGA |
1672 | e6e5ad80 | bellard | case 0x11: // Standard VGA |
1673 | e6e5ad80 | bellard | case 0x12: // Standard VGA |
1674 | e6e5ad80 | bellard | case 0x13: // Standard VGA |
1675 | e6e5ad80 | bellard | case 0x14: // Standard VGA |
1676 | e6e5ad80 | bellard | case 0x15: // Standard VGA |
1677 | e6e5ad80 | bellard | case 0x16: // Standard VGA |
1678 | e6e5ad80 | bellard | case 0x17: // Standard VGA |
1679 | e6e5ad80 | bellard | case 0x18: // Standard VGA |
1680 | e6e5ad80 | bellard | return CIRRUS_HOOK_NOT_HANDLED;
|
1681 | e6e5ad80 | bellard | case 0x19: // Interlace End |
1682 | e6e5ad80 | bellard | case 0x1a: // Miscellaneous Control |
1683 | e6e5ad80 | bellard | case 0x1b: // Extended Display Control |
1684 | e6e5ad80 | bellard | case 0x1c: // Sync Adjust and Genlock |
1685 | ae184e4a | bellard | case 0x1d: // Overlay Extended Control |
1686 | 4e12cd94 | Avi Kivity | s->vga.cr[reg_index] = reg_value; |
1687 | e6e5ad80 | bellard | #ifdef DEBUG_CIRRUS
|
1688 | e6e5ad80 | bellard | printf("cirrus: handled outport cr_index %02x, cr_value %02x\n",
|
1689 | e6e5ad80 | bellard | reg_index, reg_value); |
1690 | e6e5ad80 | bellard | #endif
|
1691 | e6e5ad80 | bellard | break;
|
1692 | e6e5ad80 | bellard | case 0x22: // Graphics Data Latches Readback (R) |
1693 | e6e5ad80 | bellard | case 0x24: // Attribute Controller Toggle Readback (R) |
1694 | e6e5ad80 | bellard | case 0x26: // Attribute Controller Index Readback (R) |
1695 | e6e5ad80 | bellard | case 0x27: // Part ID (R) |
1696 | e6e5ad80 | bellard | break;
|
1697 | e6e5ad80 | bellard | case 0x25: // Part Status |
1698 | e6e5ad80 | bellard | default:
|
1699 | e6e5ad80 | bellard | #ifdef DEBUG_CIRRUS
|
1700 | e6e5ad80 | bellard | printf("cirrus: outport cr_index %02x, cr_value %02x\n", reg_index,
|
1701 | e6e5ad80 | bellard | reg_value); |
1702 | e6e5ad80 | bellard | #endif
|
1703 | e6e5ad80 | bellard | break;
|
1704 | e6e5ad80 | bellard | } |
1705 | e6e5ad80 | bellard | |
1706 | e6e5ad80 | bellard | return CIRRUS_HOOK_HANDLED;
|
1707 | e6e5ad80 | bellard | } |
1708 | e6e5ad80 | bellard | |
1709 | e6e5ad80 | bellard | /***************************************
|
1710 | e6e5ad80 | bellard | *
|
1711 | e6e5ad80 | bellard | * memory-mapped I/O (bitblt)
|
1712 | e6e5ad80 | bellard | *
|
1713 | e6e5ad80 | bellard | ***************************************/
|
1714 | e6e5ad80 | bellard | |
1715 | e6e5ad80 | bellard | static uint8_t cirrus_mmio_blt_read(CirrusVGAState * s, unsigned address) |
1716 | e6e5ad80 | bellard | { |
1717 | e6e5ad80 | bellard | int value = 0xff; |
1718 | e6e5ad80 | bellard | |
1719 | e6e5ad80 | bellard | switch (address) {
|
1720 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTBGCOLOR + 0): |
1721 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x00, &value);
|
1722 | e6e5ad80 | bellard | break;
|
1723 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTBGCOLOR + 1): |
1724 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x10, &value);
|
1725 | e6e5ad80 | bellard | break;
|
1726 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTBGCOLOR + 2): |
1727 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x12, &value);
|
1728 | e6e5ad80 | bellard | break;
|
1729 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTBGCOLOR + 3): |
1730 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x14, &value);
|
1731 | e6e5ad80 | bellard | break;
|
1732 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTFGCOLOR + 0): |
1733 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x01, &value);
|
1734 | e6e5ad80 | bellard | break;
|
1735 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTFGCOLOR + 1): |
1736 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x11, &value);
|
1737 | e6e5ad80 | bellard | break;
|
1738 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTFGCOLOR + 2): |
1739 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x13, &value);
|
1740 | e6e5ad80 | bellard | break;
|
1741 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTFGCOLOR + 3): |
1742 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x15, &value);
|
1743 | e6e5ad80 | bellard | break;
|
1744 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTWIDTH + 0): |
1745 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x20, &value);
|
1746 | e6e5ad80 | bellard | break;
|
1747 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTWIDTH + 1): |
1748 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x21, &value);
|
1749 | e6e5ad80 | bellard | break;
|
1750 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTHEIGHT + 0): |
1751 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x22, &value);
|
1752 | e6e5ad80 | bellard | break;
|
1753 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTHEIGHT + 1): |
1754 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x23, &value);
|
1755 | e6e5ad80 | bellard | break;
|
1756 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTDESTPITCH + 0): |
1757 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x24, &value);
|
1758 | e6e5ad80 | bellard | break;
|
1759 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTDESTPITCH + 1): |
1760 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x25, &value);
|
1761 | e6e5ad80 | bellard | break;
|
1762 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTSRCPITCH + 0): |
1763 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x26, &value);
|
1764 | e6e5ad80 | bellard | break;
|
1765 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTSRCPITCH + 1): |
1766 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x27, &value);
|
1767 | e6e5ad80 | bellard | break;
|
1768 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTDESTADDR + 0): |
1769 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x28, &value);
|
1770 | e6e5ad80 | bellard | break;
|
1771 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTDESTADDR + 1): |
1772 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x29, &value);
|
1773 | e6e5ad80 | bellard | break;
|
1774 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTDESTADDR + 2): |
1775 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x2a, &value);
|
1776 | e6e5ad80 | bellard | break;
|
1777 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTSRCADDR + 0): |
1778 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x2c, &value);
|
1779 | e6e5ad80 | bellard | break;
|
1780 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTSRCADDR + 1): |
1781 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x2d, &value);
|
1782 | e6e5ad80 | bellard | break;
|
1783 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTSRCADDR + 2): |
1784 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x2e, &value);
|
1785 | e6e5ad80 | bellard | break;
|
1786 | e6e5ad80 | bellard | case CIRRUS_MMIO_BLTWRITEMASK:
|
1787 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x2f, &value);
|
1788 | e6e5ad80 | bellard | break;
|
1789 | e6e5ad80 | bellard | case CIRRUS_MMIO_BLTMODE:
|
1790 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x30, &value);
|
1791 | e6e5ad80 | bellard | break;
|
1792 | e6e5ad80 | bellard | case CIRRUS_MMIO_BLTROP:
|
1793 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x32, &value);
|
1794 | e6e5ad80 | bellard | break;
|
1795 | a21ae81d | bellard | case CIRRUS_MMIO_BLTMODEEXT:
|
1796 | a21ae81d | bellard | cirrus_hook_read_gr(s, 0x33, &value);
|
1797 | a21ae81d | bellard | break;
|
1798 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0): |
1799 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x34, &value);
|
1800 | e6e5ad80 | bellard | break;
|
1801 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1): |
1802 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x35, &value);
|
1803 | e6e5ad80 | bellard | break;
|
1804 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0): |
1805 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x38, &value);
|
1806 | e6e5ad80 | bellard | break;
|
1807 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1): |
1808 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x39, &value);
|
1809 | e6e5ad80 | bellard | break;
|
1810 | e6e5ad80 | bellard | case CIRRUS_MMIO_BLTSTATUS:
|
1811 | e6e5ad80 | bellard | cirrus_hook_read_gr(s, 0x31, &value);
|
1812 | e6e5ad80 | bellard | break;
|
1813 | e6e5ad80 | bellard | default:
|
1814 | e6e5ad80 | bellard | #ifdef DEBUG_CIRRUS
|
1815 | e6e5ad80 | bellard | printf("cirrus: mmio read - address 0x%04x\n", address);
|
1816 | e6e5ad80 | bellard | #endif
|
1817 | e6e5ad80 | bellard | break;
|
1818 | e6e5ad80 | bellard | } |
1819 | e6e5ad80 | bellard | |
1820 | e6e5ad80 | bellard | return (uint8_t) value;
|
1821 | e6e5ad80 | bellard | } |
1822 | e6e5ad80 | bellard | |
1823 | e6e5ad80 | bellard | static void cirrus_mmio_blt_write(CirrusVGAState * s, unsigned address, |
1824 | e6e5ad80 | bellard | uint8_t value) |
1825 | e6e5ad80 | bellard | { |
1826 | e6e5ad80 | bellard | switch (address) {
|
1827 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTBGCOLOR + 0): |
1828 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x00, value);
|
1829 | e6e5ad80 | bellard | break;
|
1830 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTBGCOLOR + 1): |
1831 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x10, value);
|
1832 | e6e5ad80 | bellard | break;
|
1833 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTBGCOLOR + 2): |
1834 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x12, value);
|
1835 | e6e5ad80 | bellard | break;
|
1836 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTBGCOLOR + 3): |
1837 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x14, value);
|
1838 | e6e5ad80 | bellard | break;
|
1839 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTFGCOLOR + 0): |
1840 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x01, value);
|
1841 | e6e5ad80 | bellard | break;
|
1842 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTFGCOLOR + 1): |
1843 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x11, value);
|
1844 | e6e5ad80 | bellard | break;
|
1845 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTFGCOLOR + 2): |
1846 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x13, value);
|
1847 | e6e5ad80 | bellard | break;
|
1848 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTFGCOLOR + 3): |
1849 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x15, value);
|
1850 | e6e5ad80 | bellard | break;
|
1851 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTWIDTH + 0): |
1852 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x20, value);
|
1853 | e6e5ad80 | bellard | break;
|
1854 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTWIDTH + 1): |
1855 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x21, value);
|
1856 | e6e5ad80 | bellard | break;
|
1857 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTHEIGHT + 0): |
1858 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x22, value);
|
1859 | e6e5ad80 | bellard | break;
|
1860 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTHEIGHT + 1): |
1861 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x23, value);
|
1862 | e6e5ad80 | bellard | break;
|
1863 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTDESTPITCH + 0): |
1864 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x24, value);
|
1865 | e6e5ad80 | bellard | break;
|
1866 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTDESTPITCH + 1): |
1867 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x25, value);
|
1868 | e6e5ad80 | bellard | break;
|
1869 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTSRCPITCH + 0): |
1870 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x26, value);
|
1871 | e6e5ad80 | bellard | break;
|
1872 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTSRCPITCH + 1): |
1873 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x27, value);
|
1874 | e6e5ad80 | bellard | break;
|
1875 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTDESTADDR + 0): |
1876 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x28, value);
|
1877 | e6e5ad80 | bellard | break;
|
1878 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTDESTADDR + 1): |
1879 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x29, value);
|
1880 | e6e5ad80 | bellard | break;
|
1881 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTDESTADDR + 2): |
1882 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x2a, value);
|
1883 | e6e5ad80 | bellard | break;
|
1884 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTDESTADDR + 3): |
1885 | e6e5ad80 | bellard | /* ignored */
|
1886 | e6e5ad80 | bellard | break;
|
1887 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTSRCADDR + 0): |
1888 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x2c, value);
|
1889 | e6e5ad80 | bellard | break;
|
1890 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTSRCADDR + 1): |
1891 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x2d, value);
|
1892 | e6e5ad80 | bellard | break;
|
1893 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTSRCADDR + 2): |
1894 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x2e, value);
|
1895 | e6e5ad80 | bellard | break;
|
1896 | e6e5ad80 | bellard | case CIRRUS_MMIO_BLTWRITEMASK:
|
1897 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x2f, value);
|
1898 | e6e5ad80 | bellard | break;
|
1899 | e6e5ad80 | bellard | case CIRRUS_MMIO_BLTMODE:
|
1900 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x30, value);
|
1901 | e6e5ad80 | bellard | break;
|
1902 | e6e5ad80 | bellard | case CIRRUS_MMIO_BLTROP:
|
1903 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x32, value);
|
1904 | e6e5ad80 | bellard | break;
|
1905 | a21ae81d | bellard | case CIRRUS_MMIO_BLTMODEEXT:
|
1906 | a21ae81d | bellard | cirrus_hook_write_gr(s, 0x33, value);
|
1907 | a21ae81d | bellard | break;
|
1908 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0): |
1909 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x34, value);
|
1910 | e6e5ad80 | bellard | break;
|
1911 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1): |
1912 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x35, value);
|
1913 | e6e5ad80 | bellard | break;
|
1914 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0): |
1915 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x38, value);
|
1916 | e6e5ad80 | bellard | break;
|
1917 | e6e5ad80 | bellard | case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1): |
1918 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x39, value);
|
1919 | e6e5ad80 | bellard | break;
|
1920 | e6e5ad80 | bellard | case CIRRUS_MMIO_BLTSTATUS:
|
1921 | e6e5ad80 | bellard | cirrus_hook_write_gr(s, 0x31, value);
|
1922 | e6e5ad80 | bellard | break;
|
1923 | e6e5ad80 | bellard | default:
|
1924 | e6e5ad80 | bellard | #ifdef DEBUG_CIRRUS
|
1925 | e6e5ad80 | bellard | printf("cirrus: mmio write - addr 0x%04x val 0x%02x (ignored)\n",
|
1926 | e6e5ad80 | bellard | address, value); |
1927 | e6e5ad80 | bellard | #endif
|
1928 | e6e5ad80 | bellard | break;
|
1929 | e6e5ad80 | bellard | } |
1930 | e6e5ad80 | bellard | } |
1931 | e6e5ad80 | bellard | |
1932 | e6e5ad80 | bellard | /***************************************
|
1933 | e6e5ad80 | bellard | *
|
1934 | e6e5ad80 | bellard | * write mode 4/5
|
1935 | e6e5ad80 | bellard | *
|
1936 | e6e5ad80 | bellard | * assume TARGET_PAGE_SIZE >= 16
|
1937 | e6e5ad80 | bellard | *
|
1938 | e6e5ad80 | bellard | ***************************************/
|
1939 | e6e5ad80 | bellard | |
1940 | e6e5ad80 | bellard | static void cirrus_mem_writeb_mode4and5_8bpp(CirrusVGAState * s, |
1941 | e6e5ad80 | bellard | unsigned mode,
|
1942 | e6e5ad80 | bellard | unsigned offset,
|
1943 | e6e5ad80 | bellard | uint32_t mem_value) |
1944 | e6e5ad80 | bellard | { |
1945 | e6e5ad80 | bellard | int x;
|
1946 | e6e5ad80 | bellard | unsigned val = mem_value;
|
1947 | e6e5ad80 | bellard | uint8_t *dst; |
1948 | e6e5ad80 | bellard | |
1949 | 4e12cd94 | Avi Kivity | dst = s->vga.vram_ptr + (offset &= s->cirrus_addr_mask); |
1950 | e6e5ad80 | bellard | for (x = 0; x < 8; x++) { |
1951 | e6e5ad80 | bellard | if (val & 0x80) { |
1952 | 0b74ed78 | bellard | *dst = s->cirrus_shadow_gr1; |
1953 | e6e5ad80 | bellard | } else if (mode == 5) { |
1954 | 0b74ed78 | bellard | *dst = s->cirrus_shadow_gr0; |
1955 | e6e5ad80 | bellard | } |
1956 | e6e5ad80 | bellard | val <<= 1;
|
1957 | 0b74ed78 | bellard | dst++; |
1958 | e6e5ad80 | bellard | } |
1959 | 4e12cd94 | Avi Kivity | cpu_physical_memory_set_dirty(s->vga.vram_offset + offset); |
1960 | 4e12cd94 | Avi Kivity | cpu_physical_memory_set_dirty(s->vga.vram_offset + offset + 7);
|
1961 | e6e5ad80 | bellard | } |
1962 | e6e5ad80 | bellard | |
1963 | e6e5ad80 | bellard | static void cirrus_mem_writeb_mode4and5_16bpp(CirrusVGAState * s, |
1964 | e6e5ad80 | bellard | unsigned mode,
|
1965 | e6e5ad80 | bellard | unsigned offset,
|
1966 | e6e5ad80 | bellard | uint32_t mem_value) |
1967 | e6e5ad80 | bellard | { |
1968 | e6e5ad80 | bellard | int x;
|
1969 | e6e5ad80 | bellard | unsigned val = mem_value;
|
1970 | e6e5ad80 | bellard | uint8_t *dst; |
1971 | e6e5ad80 | bellard | |
1972 | 4e12cd94 | Avi Kivity | dst = s->vga.vram_ptr + (offset &= s->cirrus_addr_mask); |
1973 | e6e5ad80 | bellard | for (x = 0; x < 8; x++) { |
1974 | e6e5ad80 | bellard | if (val & 0x80) { |
1975 | 0b74ed78 | bellard | *dst = s->cirrus_shadow_gr1; |
1976 | 4e12cd94 | Avi Kivity | *(dst + 1) = s->vga.gr[0x11]; |
1977 | e6e5ad80 | bellard | } else if (mode == 5) { |
1978 | 0b74ed78 | bellard | *dst = s->cirrus_shadow_gr0; |
1979 | 4e12cd94 | Avi Kivity | *(dst + 1) = s->vga.gr[0x10]; |
1980 | e6e5ad80 | bellard | } |
1981 | e6e5ad80 | bellard | val <<= 1;
|
1982 | 0b74ed78 | bellard | dst += 2;
|
1983 | e6e5ad80 | bellard | } |
1984 | 4e12cd94 | Avi Kivity | cpu_physical_memory_set_dirty(s->vga.vram_offset + offset); |
1985 | 4e12cd94 | Avi Kivity | cpu_physical_memory_set_dirty(s->vga.vram_offset + offset + 15);
|
1986 | e6e5ad80 | bellard | } |
1987 | e6e5ad80 | bellard | |
1988 | e6e5ad80 | bellard | /***************************************
|
1989 | e6e5ad80 | bellard | *
|
1990 | e6e5ad80 | bellard | * memory access between 0xa0000-0xbffff
|
1991 | e6e5ad80 | bellard | *
|
1992 | e6e5ad80 | bellard | ***************************************/
|
1993 | e6e5ad80 | bellard | |
1994 | e6e5ad80 | bellard | static uint32_t cirrus_vga_mem_readb(void *opaque, target_phys_addr_t addr) |
1995 | e6e5ad80 | bellard | { |
1996 | e6e5ad80 | bellard | CirrusVGAState *s = opaque; |
1997 | e6e5ad80 | bellard | unsigned bank_index;
|
1998 | e6e5ad80 | bellard | unsigned bank_offset;
|
1999 | e6e5ad80 | bellard | uint32_t val; |
2000 | e6e5ad80 | bellard | |
2001 | 4e12cd94 | Avi Kivity | if ((s->vga.sr[0x07] & 0x01) == 0) { |
2002 | e6e5ad80 | bellard | return vga_mem_readb(s, addr);
|
2003 | e6e5ad80 | bellard | } |
2004 | e6e5ad80 | bellard | |
2005 | aeb3c85f | bellard | addr &= 0x1ffff;
|
2006 | aeb3c85f | bellard | |
2007 | e6e5ad80 | bellard | if (addr < 0x10000) { |
2008 | e6e5ad80 | bellard | /* XXX handle bitblt */
|
2009 | e6e5ad80 | bellard | /* video memory */
|
2010 | e6e5ad80 | bellard | bank_index = addr >> 15;
|
2011 | e6e5ad80 | bellard | bank_offset = addr & 0x7fff;
|
2012 | e6e5ad80 | bellard | if (bank_offset < s->cirrus_bank_limit[bank_index]) {
|
2013 | e6e5ad80 | bellard | bank_offset += s->cirrus_bank_base[bank_index]; |
2014 | 4e12cd94 | Avi Kivity | if ((s->vga.gr[0x0B] & 0x14) == 0x14) { |
2015 | e6e5ad80 | bellard | bank_offset <<= 4;
|
2016 | 4e12cd94 | Avi Kivity | } else if (s->vga.gr[0x0B] & 0x02) { |
2017 | e6e5ad80 | bellard | bank_offset <<= 3;
|
2018 | e6e5ad80 | bellard | } |
2019 | e6e5ad80 | bellard | bank_offset &= s->cirrus_addr_mask; |
2020 | 4e12cd94 | Avi Kivity | val = *(s->vga.vram_ptr + bank_offset); |
2021 | e6e5ad80 | bellard | } else
|
2022 | e6e5ad80 | bellard | val = 0xff;
|
2023 | e6e5ad80 | bellard | } else if (addr >= 0x18000 && addr < 0x18100) { |
2024 | e6e5ad80 | bellard | /* memory-mapped I/O */
|
2025 | e6e5ad80 | bellard | val = 0xff;
|
2026 | 4e12cd94 | Avi Kivity | if ((s->vga.sr[0x17] & 0x44) == 0x04) { |
2027 | e6e5ad80 | bellard | val = cirrus_mmio_blt_read(s, addr & 0xff);
|
2028 | e6e5ad80 | bellard | } |
2029 | e6e5ad80 | bellard | } else {
|
2030 | e6e5ad80 | bellard | val = 0xff;
|
2031 | e6e5ad80 | bellard | #ifdef DEBUG_CIRRUS
|
2032 | e6e5ad80 | bellard | printf("cirrus: mem_readb %06x\n", addr);
|
2033 | e6e5ad80 | bellard | #endif
|
2034 | e6e5ad80 | bellard | } |
2035 | e6e5ad80 | bellard | return val;
|
2036 | e6e5ad80 | bellard | } |
2037 | e6e5ad80 | bellard | |
2038 | e6e5ad80 | bellard | static uint32_t cirrus_vga_mem_readw(void *opaque, target_phys_addr_t addr) |
2039 | e6e5ad80 | bellard | { |
2040 | e6e5ad80 | bellard | uint32_t v; |
2041 | e6e5ad80 | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
2042 | e6e5ad80 | bellard | v = cirrus_vga_mem_readb(opaque, addr) << 8;
|
2043 | e6e5ad80 | bellard | v |= cirrus_vga_mem_readb(opaque, addr + 1);
|
2044 | e6e5ad80 | bellard | #else
|
2045 | e6e5ad80 | bellard | v = cirrus_vga_mem_readb(opaque, addr); |
2046 | e6e5ad80 | bellard | v |= cirrus_vga_mem_readb(opaque, addr + 1) << 8; |
2047 | e6e5ad80 | bellard | #endif
|
2048 | e6e5ad80 | bellard | return v;
|
2049 | e6e5ad80 | bellard | } |
2050 | e6e5ad80 | bellard | |
2051 | e6e5ad80 | bellard | static uint32_t cirrus_vga_mem_readl(void *opaque, target_phys_addr_t addr) |
2052 | e6e5ad80 | bellard | { |
2053 | e6e5ad80 | bellard | uint32_t v; |
2054 | e6e5ad80 | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
2055 | e6e5ad80 | bellard | v = cirrus_vga_mem_readb(opaque, addr) << 24;
|
2056 | e6e5ad80 | bellard | v |= cirrus_vga_mem_readb(opaque, addr + 1) << 16; |
2057 | e6e5ad80 | bellard | v |= cirrus_vga_mem_readb(opaque, addr + 2) << 8; |
2058 | e6e5ad80 | bellard | v |= cirrus_vga_mem_readb(opaque, addr + 3);
|
2059 | e6e5ad80 | bellard | #else
|
2060 | e6e5ad80 | bellard | v = cirrus_vga_mem_readb(opaque, addr); |
2061 | e6e5ad80 | bellard | v |= cirrus_vga_mem_readb(opaque, addr + 1) << 8; |
2062 | e6e5ad80 | bellard | v |= cirrus_vga_mem_readb(opaque, addr + 2) << 16; |
2063 | e6e5ad80 | bellard | v |= cirrus_vga_mem_readb(opaque, addr + 3) << 24; |
2064 | e6e5ad80 | bellard | #endif
|
2065 | e6e5ad80 | bellard | return v;
|
2066 | e6e5ad80 | bellard | } |
2067 | e6e5ad80 | bellard | |
2068 | 5fafdf24 | ths | static void cirrus_vga_mem_writeb(void *opaque, target_phys_addr_t addr, |
2069 | e6e5ad80 | bellard | uint32_t mem_value) |
2070 | e6e5ad80 | bellard | { |
2071 | e6e5ad80 | bellard | CirrusVGAState *s = opaque; |
2072 | e6e5ad80 | bellard | unsigned bank_index;
|
2073 | e6e5ad80 | bellard | unsigned bank_offset;
|
2074 | e6e5ad80 | bellard | unsigned mode;
|
2075 | e6e5ad80 | bellard | |
2076 | 4e12cd94 | Avi Kivity | if ((s->vga.sr[0x07] & 0x01) == 0) { |
2077 | e6e5ad80 | bellard | vga_mem_writeb(s, addr, mem_value); |
2078 | e6e5ad80 | bellard | return;
|
2079 | e6e5ad80 | bellard | } |
2080 | e6e5ad80 | bellard | |
2081 | aeb3c85f | bellard | addr &= 0x1ffff;
|
2082 | aeb3c85f | bellard | |
2083 | e6e5ad80 | bellard | if (addr < 0x10000) { |
2084 | e6e5ad80 | bellard | if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
|
2085 | e6e5ad80 | bellard | /* bitblt */
|
2086 | e6e5ad80 | bellard | *s->cirrus_srcptr++ = (uint8_t) mem_value; |
2087 | a5082316 | bellard | if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
|
2088 | e6e5ad80 | bellard | cirrus_bitblt_cputovideo_next(s); |
2089 | e6e5ad80 | bellard | } |
2090 | e6e5ad80 | bellard | } else {
|
2091 | e6e5ad80 | bellard | /* video memory */
|
2092 | e6e5ad80 | bellard | bank_index = addr >> 15;
|
2093 | e6e5ad80 | bellard | bank_offset = addr & 0x7fff;
|
2094 | e6e5ad80 | bellard | if (bank_offset < s->cirrus_bank_limit[bank_index]) {
|
2095 | e6e5ad80 | bellard | bank_offset += s->cirrus_bank_base[bank_index]; |
2096 | 4e12cd94 | Avi Kivity | if ((s->vga.gr[0x0B] & 0x14) == 0x14) { |
2097 | e6e5ad80 | bellard | bank_offset <<= 4;
|
2098 | 4e12cd94 | Avi Kivity | } else if (s->vga.gr[0x0B] & 0x02) { |
2099 | e6e5ad80 | bellard | bank_offset <<= 3;
|
2100 | e6e5ad80 | bellard | } |
2101 | e6e5ad80 | bellard | bank_offset &= s->cirrus_addr_mask; |
2102 | 4e12cd94 | Avi Kivity | mode = s->vga.gr[0x05] & 0x7; |
2103 | 4e12cd94 | Avi Kivity | if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) { |
2104 | 4e12cd94 | Avi Kivity | *(s->vga.vram_ptr + bank_offset) = mem_value; |
2105 | 4e12cd94 | Avi Kivity | cpu_physical_memory_set_dirty(s->vga.vram_offset + |
2106 | e6e5ad80 | bellard | bank_offset); |
2107 | e6e5ad80 | bellard | } else {
|
2108 | 4e12cd94 | Avi Kivity | if ((s->vga.gr[0x0B] & 0x14) != 0x14) { |
2109 | e6e5ad80 | bellard | cirrus_mem_writeb_mode4and5_8bpp(s, mode, |
2110 | e6e5ad80 | bellard | bank_offset, |
2111 | e6e5ad80 | bellard | mem_value); |
2112 | e6e5ad80 | bellard | } else {
|
2113 | e6e5ad80 | bellard | cirrus_mem_writeb_mode4and5_16bpp(s, mode, |
2114 | e6e5ad80 | bellard | bank_offset, |
2115 | e6e5ad80 | bellard | mem_value); |
2116 | e6e5ad80 | bellard | } |
2117 | e6e5ad80 | bellard | } |
2118 | e6e5ad80 | bellard | } |
2119 | e6e5ad80 | bellard | } |
2120 | e6e5ad80 | bellard | } else if (addr >= 0x18000 && addr < 0x18100) { |
2121 | e6e5ad80 | bellard | /* memory-mapped I/O */
|
2122 | 4e12cd94 | Avi Kivity | if ((s->vga.sr[0x17] & 0x44) == 0x04) { |
2123 | e6e5ad80 | bellard | cirrus_mmio_blt_write(s, addr & 0xff, mem_value);
|
2124 | e6e5ad80 | bellard | } |
2125 | e6e5ad80 | bellard | } else {
|
2126 | e6e5ad80 | bellard | #ifdef DEBUG_CIRRUS
|
2127 | e6e5ad80 | bellard | printf("cirrus: mem_writeb %06x value %02x\n", addr, mem_value);
|
2128 | e6e5ad80 | bellard | #endif
|
2129 | e6e5ad80 | bellard | } |
2130 | e6e5ad80 | bellard | } |
2131 | e6e5ad80 | bellard | |
2132 | e6e5ad80 | bellard | static void cirrus_vga_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val) |
2133 | e6e5ad80 | bellard | { |
2134 | e6e5ad80 | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
2135 | e6e5ad80 | bellard | cirrus_vga_mem_writeb(opaque, addr, (val >> 8) & 0xff); |
2136 | e6e5ad80 | bellard | cirrus_vga_mem_writeb(opaque, addr + 1, val & 0xff); |
2137 | e6e5ad80 | bellard | #else
|
2138 | e6e5ad80 | bellard | cirrus_vga_mem_writeb(opaque, addr, val & 0xff);
|
2139 | e6e5ad80 | bellard | cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff); |
2140 | e6e5ad80 | bellard | #endif
|
2141 | e6e5ad80 | bellard | } |
2142 | e6e5ad80 | bellard | |
2143 | e6e5ad80 | bellard | static void cirrus_vga_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val) |
2144 | e6e5ad80 | bellard | { |
2145 | e6e5ad80 | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
2146 | e6e5ad80 | bellard | cirrus_vga_mem_writeb(opaque, addr, (val >> 24) & 0xff); |
2147 | e6e5ad80 | bellard | cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 16) & 0xff); |
2148 | e6e5ad80 | bellard | cirrus_vga_mem_writeb(opaque, addr + 2, (val >> 8) & 0xff); |
2149 | e6e5ad80 | bellard | cirrus_vga_mem_writeb(opaque, addr + 3, val & 0xff); |
2150 | e6e5ad80 | bellard | #else
|
2151 | e6e5ad80 | bellard | cirrus_vga_mem_writeb(opaque, addr, val & 0xff);
|
2152 | e6e5ad80 | bellard | cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff); |
2153 | e6e5ad80 | bellard | cirrus_vga_mem_writeb(opaque, addr + 2, (val >> 16) & 0xff); |
2154 | e6e5ad80 | bellard | cirrus_vga_mem_writeb(opaque, addr + 3, (val >> 24) & 0xff); |
2155 | e6e5ad80 | bellard | #endif
|
2156 | e6e5ad80 | bellard | } |
2157 | e6e5ad80 | bellard | |
2158 | e6e5ad80 | bellard | static CPUReadMemoryFunc *cirrus_vga_mem_read[3] = { |
2159 | e6e5ad80 | bellard | cirrus_vga_mem_readb, |
2160 | e6e5ad80 | bellard | cirrus_vga_mem_readw, |
2161 | e6e5ad80 | bellard | cirrus_vga_mem_readl, |
2162 | e6e5ad80 | bellard | }; |
2163 | e6e5ad80 | bellard | |
2164 | e6e5ad80 | bellard | static CPUWriteMemoryFunc *cirrus_vga_mem_write[3] = { |
2165 | e6e5ad80 | bellard | cirrus_vga_mem_writeb, |
2166 | e6e5ad80 | bellard | cirrus_vga_mem_writew, |
2167 | e6e5ad80 | bellard | cirrus_vga_mem_writel, |
2168 | e6e5ad80 | bellard | }; |
2169 | e6e5ad80 | bellard | |
2170 | e6e5ad80 | bellard | /***************************************
|
2171 | e6e5ad80 | bellard | *
|
2172 | a5082316 | bellard | * hardware cursor
|
2173 | a5082316 | bellard | *
|
2174 | a5082316 | bellard | ***************************************/
|
2175 | a5082316 | bellard | |
2176 | a5082316 | bellard | static inline void invalidate_cursor1(CirrusVGAState *s) |
2177 | a5082316 | bellard | { |
2178 | a5082316 | bellard | if (s->last_hw_cursor_size) {
|
2179 | 4e12cd94 | Avi Kivity | vga_invalidate_scanlines(&s->vga, |
2180 | a5082316 | bellard | s->last_hw_cursor_y + s->last_hw_cursor_y_start, |
2181 | a5082316 | bellard | s->last_hw_cursor_y + s->last_hw_cursor_y_end); |
2182 | a5082316 | bellard | } |
2183 | a5082316 | bellard | } |
2184 | a5082316 | bellard | |
2185 | a5082316 | bellard | static inline void cirrus_cursor_compute_yrange(CirrusVGAState *s) |
2186 | a5082316 | bellard | { |
2187 | a5082316 | bellard | const uint8_t *src;
|
2188 | a5082316 | bellard | uint32_t content; |
2189 | a5082316 | bellard | int y, y_min, y_max;
|
2190 | a5082316 | bellard | |
2191 | 4e12cd94 | Avi Kivity | src = s->vga.vram_ptr + s->real_vram_size - 16 * 1024; |
2192 | 4e12cd94 | Avi Kivity | if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) { |
2193 | 4e12cd94 | Avi Kivity | src += (s->vga.sr[0x13] & 0x3c) * 256; |
2194 | a5082316 | bellard | y_min = 64;
|
2195 | a5082316 | bellard | y_max = -1;
|
2196 | a5082316 | bellard | for(y = 0; y < 64; y++) { |
2197 | a5082316 | bellard | content = ((uint32_t *)src)[0] |
|
2198 | a5082316 | bellard | ((uint32_t *)src)[1] |
|
2199 | a5082316 | bellard | ((uint32_t *)src)[2] |
|
2200 | a5082316 | bellard | ((uint32_t *)src)[3];
|
2201 | a5082316 | bellard | if (content) {
|
2202 | a5082316 | bellard | if (y < y_min)
|
2203 | a5082316 | bellard | y_min = y; |
2204 | a5082316 | bellard | if (y > y_max)
|
2205 | a5082316 | bellard | y_max = y; |
2206 | a5082316 | bellard | } |
2207 | a5082316 | bellard | src += 16;
|
2208 | a5082316 | bellard | } |
2209 | a5082316 | bellard | } else {
|
2210 | 4e12cd94 | Avi Kivity | src += (s->vga.sr[0x13] & 0x3f) * 256; |
2211 | a5082316 | bellard | y_min = 32;
|
2212 | a5082316 | bellard | y_max = -1;
|
2213 | a5082316 | bellard | for(y = 0; y < 32; y++) { |
2214 | a5082316 | bellard | content = ((uint32_t *)src)[0] |
|
2215 | a5082316 | bellard | ((uint32_t *)(src + 128))[0]; |
2216 | a5082316 | bellard | if (content) {
|
2217 | a5082316 | bellard | if (y < y_min)
|
2218 | a5082316 | bellard | y_min = y; |
2219 | a5082316 | bellard | if (y > y_max)
|
2220 | a5082316 | bellard | y_max = y; |
2221 | a5082316 | bellard | } |
2222 | a5082316 | bellard | src += 4;
|
2223 | a5082316 | bellard | } |
2224 | a5082316 | bellard | } |
2225 | a5082316 | bellard | if (y_min > y_max) {
|
2226 | a5082316 | bellard | s->last_hw_cursor_y_start = 0;
|
2227 | a5082316 | bellard | s->last_hw_cursor_y_end = 0;
|
2228 | a5082316 | bellard | } else {
|
2229 | a5082316 | bellard | s->last_hw_cursor_y_start = y_min; |
2230 | a5082316 | bellard | s->last_hw_cursor_y_end = y_max + 1;
|
2231 | a5082316 | bellard | } |
2232 | a5082316 | bellard | } |
2233 | a5082316 | bellard | |
2234 | a5082316 | bellard | /* NOTE: we do not currently handle the cursor bitmap change, so we
|
2235 | a5082316 | bellard | update the cursor only if it moves. */
|
2236 | a5082316 | bellard | static void cirrus_cursor_invalidate(VGAState *s1) |
2237 | a5082316 | bellard | { |
2238 | 4e12cd94 | Avi Kivity | CirrusVGAState *s = container_of(s1, CirrusVGAState, vga); |
2239 | a5082316 | bellard | int size;
|
2240 | a5082316 | bellard | |
2241 | 4e12cd94 | Avi Kivity | if (!(s->vga.sr[0x12] & CIRRUS_CURSOR_SHOW)) { |
2242 | a5082316 | bellard | size = 0;
|
2243 | a5082316 | bellard | } else {
|
2244 | 4e12cd94 | Avi Kivity | if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) |
2245 | a5082316 | bellard | size = 64;
|
2246 | a5082316 | bellard | else
|
2247 | a5082316 | bellard | size = 32;
|
2248 | a5082316 | bellard | } |
2249 | a5082316 | bellard | /* invalidate last cursor and new cursor if any change */
|
2250 | a5082316 | bellard | if (s->last_hw_cursor_size != size ||
|
2251 | a5082316 | bellard | s->last_hw_cursor_x != s->hw_cursor_x || |
2252 | a5082316 | bellard | s->last_hw_cursor_y != s->hw_cursor_y) { |
2253 | a5082316 | bellard | |
2254 | a5082316 | bellard | invalidate_cursor1(s); |
2255 | 3b46e624 | ths | |
2256 | a5082316 | bellard | s->last_hw_cursor_size = size; |
2257 | a5082316 | bellard | s->last_hw_cursor_x = s->hw_cursor_x; |
2258 | a5082316 | bellard | s->last_hw_cursor_y = s->hw_cursor_y; |
2259 | a5082316 | bellard | /* compute the real cursor min and max y */
|
2260 | a5082316 | bellard | cirrus_cursor_compute_yrange(s); |
2261 | a5082316 | bellard | invalidate_cursor1(s); |
2262 | a5082316 | bellard | } |
2263 | a5082316 | bellard | } |
2264 | a5082316 | bellard | |
2265 | a5082316 | bellard | static void cirrus_cursor_draw_line(VGAState *s1, uint8_t *d1, int scr_y) |
2266 | a5082316 | bellard | { |
2267 | 4e12cd94 | Avi Kivity | CirrusVGAState *s = container_of(s1, CirrusVGAState, vga); |
2268 | a5082316 | bellard | int w, h, bpp, x1, x2, poffset;
|
2269 | a5082316 | bellard | unsigned int color0, color1; |
2270 | a5082316 | bellard | const uint8_t *palette, *src;
|
2271 | a5082316 | bellard | uint32_t content; |
2272 | 3b46e624 | ths | |
2273 | 4e12cd94 | Avi Kivity | if (!(s->vga.sr[0x12] & CIRRUS_CURSOR_SHOW)) |
2274 | a5082316 | bellard | return;
|
2275 | a5082316 | bellard | /* fast test to see if the cursor intersects with the scan line */
|
2276 | 4e12cd94 | Avi Kivity | if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) { |
2277 | a5082316 | bellard | h = 64;
|
2278 | a5082316 | bellard | } else {
|
2279 | a5082316 | bellard | h = 32;
|
2280 | a5082316 | bellard | } |
2281 | a5082316 | bellard | if (scr_y < s->hw_cursor_y ||
|
2282 | a5082316 | bellard | scr_y >= (s->hw_cursor_y + h)) |
2283 | a5082316 | bellard | return;
|
2284 | 3b46e624 | ths | |
2285 | 4e12cd94 | Avi Kivity | src = s->vga.vram_ptr + s->real_vram_size - 16 * 1024; |
2286 | 4e12cd94 | Avi Kivity | if (s->vga.sr[0x12] & CIRRUS_CURSOR_LARGE) { |
2287 | 4e12cd94 | Avi Kivity | src += (s->vga.sr[0x13] & 0x3c) * 256; |
2288 | a5082316 | bellard | src += (scr_y - s->hw_cursor_y) * 16;
|
2289 | a5082316 | bellard | poffset = 8;
|
2290 | a5082316 | bellard | content = ((uint32_t *)src)[0] |
|
2291 | a5082316 | bellard | ((uint32_t *)src)[1] |
|
2292 | a5082316 | bellard | ((uint32_t *)src)[2] |
|
2293 | a5082316 | bellard | ((uint32_t *)src)[3];
|
2294 | a5082316 | bellard | } else {
|
2295 | 4e12cd94 | Avi Kivity | src += (s->vga.sr[0x13] & 0x3f) * 256; |
2296 | a5082316 | bellard | src += (scr_y - s->hw_cursor_y) * 4;
|
2297 | a5082316 | bellard | poffset = 128;
|
2298 | a5082316 | bellard | content = ((uint32_t *)src)[0] |
|
2299 | a5082316 | bellard | ((uint32_t *)(src + 128))[0]; |
2300 | a5082316 | bellard | } |
2301 | a5082316 | bellard | /* if nothing to draw, no need to continue */
|
2302 | a5082316 | bellard | if (!content)
|
2303 | a5082316 | bellard | return;
|
2304 | a5082316 | bellard | w = h; |
2305 | a5082316 | bellard | |
2306 | a5082316 | bellard | x1 = s->hw_cursor_x; |
2307 | 4e12cd94 | Avi Kivity | if (x1 >= s->vga.last_scr_width)
|
2308 | a5082316 | bellard | return;
|
2309 | a5082316 | bellard | x2 = s->hw_cursor_x + w; |
2310 | 4e12cd94 | Avi Kivity | if (x2 > s->vga.last_scr_width)
|
2311 | 4e12cd94 | Avi Kivity | x2 = s->vga.last_scr_width; |
2312 | a5082316 | bellard | w = x2 - x1; |
2313 | a5082316 | bellard | palette = s->cirrus_hidden_palette; |
2314 | 4e12cd94 | Avi Kivity | color0 = s->vga.rgb_to_pixel(c6_to_8(palette[0x0 * 3]), |
2315 | 4e12cd94 | Avi Kivity | c6_to_8(palette[0x0 * 3 + 1]), |
2316 | 4e12cd94 | Avi Kivity | c6_to_8(palette[0x0 * 3 + 2])); |
2317 | 4e12cd94 | Avi Kivity | color1 = s->vga.rgb_to_pixel(c6_to_8(palette[0xf * 3]), |
2318 | 4e12cd94 | Avi Kivity | c6_to_8(palette[0xf * 3 + 1]), |
2319 | 4e12cd94 | Avi Kivity | c6_to_8(palette[0xf * 3 + 2])); |
2320 | 4e12cd94 | Avi Kivity | bpp = ((ds_get_bits_per_pixel(s->vga.ds) + 7) >> 3); |
2321 | a5082316 | bellard | d1 += x1 * bpp; |
2322 | 4e12cd94 | Avi Kivity | switch(ds_get_bits_per_pixel(s->vga.ds)) {
|
2323 | a5082316 | bellard | default:
|
2324 | a5082316 | bellard | break;
|
2325 | a5082316 | bellard | case 8: |
2326 | a5082316 | bellard | vga_draw_cursor_line_8(d1, src, poffset, w, color0, color1, 0xff);
|
2327 | a5082316 | bellard | break;
|
2328 | a5082316 | bellard | case 15: |
2329 | a5082316 | bellard | vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0x7fff);
|
2330 | a5082316 | bellard | break;
|
2331 | a5082316 | bellard | case 16: |
2332 | a5082316 | bellard | vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0xffff);
|
2333 | a5082316 | bellard | break;
|
2334 | a5082316 | bellard | case 32: |
2335 | a5082316 | bellard | vga_draw_cursor_line_32(d1, src, poffset, w, color0, color1, 0xffffff);
|
2336 | a5082316 | bellard | break;
|
2337 | a5082316 | bellard | } |
2338 | a5082316 | bellard | } |
2339 | a5082316 | bellard | |
2340 | a5082316 | bellard | /***************************************
|
2341 | a5082316 | bellard | *
|
2342 | e6e5ad80 | bellard | * LFB memory access
|
2343 | e6e5ad80 | bellard | *
|
2344 | e6e5ad80 | bellard | ***************************************/
|
2345 | e6e5ad80 | bellard | |
2346 | e6e5ad80 | bellard | static uint32_t cirrus_linear_readb(void *opaque, target_phys_addr_t addr) |
2347 | e6e5ad80 | bellard | { |
2348 | e6e5ad80 | bellard | CirrusVGAState *s = (CirrusVGAState *) opaque; |
2349 | e6e5ad80 | bellard | uint32_t ret; |
2350 | e6e5ad80 | bellard | |
2351 | e6e5ad80 | bellard | addr &= s->cirrus_addr_mask; |
2352 | e6e5ad80 | bellard | |
2353 | 4e12cd94 | Avi Kivity | if (((s->vga.sr[0x17] & 0x44) == 0x44) && |
2354 | 78e127ef | bellard | ((addr & s->linear_mmio_mask) == s->linear_mmio_mask)) { |
2355 | e6e5ad80 | bellard | /* memory-mapped I/O */
|
2356 | e6e5ad80 | bellard | ret = cirrus_mmio_blt_read(s, addr & 0xff);
|
2357 | e6e5ad80 | bellard | } else if (0) { |
2358 | e6e5ad80 | bellard | /* XXX handle bitblt */
|
2359 | e6e5ad80 | bellard | ret = 0xff;
|
2360 | e6e5ad80 | bellard | } else {
|
2361 | e6e5ad80 | bellard | /* video memory */
|
2362 | 4e12cd94 | Avi Kivity | if ((s->vga.gr[0x0B] & 0x14) == 0x14) { |
2363 | e6e5ad80 | bellard | addr <<= 4;
|
2364 | 4e12cd94 | Avi Kivity | } else if (s->vga.gr[0x0B] & 0x02) { |
2365 | e6e5ad80 | bellard | addr <<= 3;
|
2366 | e6e5ad80 | bellard | } |
2367 | e6e5ad80 | bellard | addr &= s->cirrus_addr_mask; |
2368 | 4e12cd94 | Avi Kivity | ret = *(s->vga.vram_ptr + addr); |
2369 | e6e5ad80 | bellard | } |
2370 | e6e5ad80 | bellard | |
2371 | e6e5ad80 | bellard | return ret;
|
2372 | e6e5ad80 | bellard | } |
2373 | e6e5ad80 | bellard | |
2374 | e6e5ad80 | bellard | static uint32_t cirrus_linear_readw(void *opaque, target_phys_addr_t addr) |
2375 | e6e5ad80 | bellard | { |
2376 | e6e5ad80 | bellard | uint32_t v; |
2377 | e6e5ad80 | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
2378 | e6e5ad80 | bellard | v = cirrus_linear_readb(opaque, addr) << 8;
|
2379 | e6e5ad80 | bellard | v |= cirrus_linear_readb(opaque, addr + 1);
|
2380 | e6e5ad80 | bellard | #else
|
2381 | e6e5ad80 | bellard | v = cirrus_linear_readb(opaque, addr); |
2382 | e6e5ad80 | bellard | v |= cirrus_linear_readb(opaque, addr + 1) << 8; |
2383 | e6e5ad80 | bellard | #endif
|
2384 | e6e5ad80 | bellard | return v;
|
2385 | e6e5ad80 | bellard | } |
2386 | e6e5ad80 | bellard | |
2387 | e6e5ad80 | bellard | static uint32_t cirrus_linear_readl(void *opaque, target_phys_addr_t addr) |
2388 | e6e5ad80 | bellard | { |
2389 | e6e5ad80 | bellard | uint32_t v; |
2390 | e6e5ad80 | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
2391 | e6e5ad80 | bellard | v = cirrus_linear_readb(opaque, addr) << 24;
|
2392 | e6e5ad80 | bellard | v |= cirrus_linear_readb(opaque, addr + 1) << 16; |
2393 | e6e5ad80 | bellard | v |= cirrus_linear_readb(opaque, addr + 2) << 8; |
2394 | e6e5ad80 | bellard | v |= cirrus_linear_readb(opaque, addr + 3);
|
2395 | e6e5ad80 | bellard | #else
|
2396 | e6e5ad80 | bellard | v = cirrus_linear_readb(opaque, addr); |
2397 | e6e5ad80 | bellard | v |= cirrus_linear_readb(opaque, addr + 1) << 8; |
2398 | e6e5ad80 | bellard | v |= cirrus_linear_readb(opaque, addr + 2) << 16; |
2399 | e6e5ad80 | bellard | v |= cirrus_linear_readb(opaque, addr + 3) << 24; |
2400 | e6e5ad80 | bellard | #endif
|
2401 | e6e5ad80 | bellard | return v;
|
2402 | e6e5ad80 | bellard | } |
2403 | e6e5ad80 | bellard | |
2404 | e6e5ad80 | bellard | static void cirrus_linear_writeb(void *opaque, target_phys_addr_t addr, |
2405 | e6e5ad80 | bellard | uint32_t val) |
2406 | e6e5ad80 | bellard | { |
2407 | e6e5ad80 | bellard | CirrusVGAState *s = (CirrusVGAState *) opaque; |
2408 | e6e5ad80 | bellard | unsigned mode;
|
2409 | e6e5ad80 | bellard | |
2410 | e6e5ad80 | bellard | addr &= s->cirrus_addr_mask; |
2411 | 3b46e624 | ths | |
2412 | 4e12cd94 | Avi Kivity | if (((s->vga.sr[0x17] & 0x44) == 0x44) && |
2413 | 78e127ef | bellard | ((addr & s->linear_mmio_mask) == s->linear_mmio_mask)) { |
2414 | e6e5ad80 | bellard | /* memory-mapped I/O */
|
2415 | e6e5ad80 | bellard | cirrus_mmio_blt_write(s, addr & 0xff, val);
|
2416 | e6e5ad80 | bellard | } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) { |
2417 | e6e5ad80 | bellard | /* bitblt */
|
2418 | e6e5ad80 | bellard | *s->cirrus_srcptr++ = (uint8_t) val; |
2419 | a5082316 | bellard | if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
|
2420 | e6e5ad80 | bellard | cirrus_bitblt_cputovideo_next(s); |
2421 | e6e5ad80 | bellard | } |
2422 | e6e5ad80 | bellard | } else {
|
2423 | e6e5ad80 | bellard | /* video memory */
|
2424 | 4e12cd94 | Avi Kivity | if ((s->vga.gr[0x0B] & 0x14) == 0x14) { |
2425 | e6e5ad80 | bellard | addr <<= 4;
|
2426 | 4e12cd94 | Avi Kivity | } else if (s->vga.gr[0x0B] & 0x02) { |
2427 | e6e5ad80 | bellard | addr <<= 3;
|
2428 | e6e5ad80 | bellard | } |
2429 | e6e5ad80 | bellard | addr &= s->cirrus_addr_mask; |
2430 | e6e5ad80 | bellard | |
2431 | 4e12cd94 | Avi Kivity | mode = s->vga.gr[0x05] & 0x7; |
2432 | 4e12cd94 | Avi Kivity | if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) { |
2433 | 4e12cd94 | Avi Kivity | *(s->vga.vram_ptr + addr) = (uint8_t) val; |
2434 | 4e12cd94 | Avi Kivity | cpu_physical_memory_set_dirty(s->vga.vram_offset + addr); |
2435 | e6e5ad80 | bellard | } else {
|
2436 | 4e12cd94 | Avi Kivity | if ((s->vga.gr[0x0B] & 0x14) != 0x14) { |
2437 | e6e5ad80 | bellard | cirrus_mem_writeb_mode4and5_8bpp(s, mode, addr, val); |
2438 | e6e5ad80 | bellard | } else {
|
2439 | e6e5ad80 | bellard | cirrus_mem_writeb_mode4and5_16bpp(s, mode, addr, val); |
2440 | e6e5ad80 | bellard | } |
2441 | e6e5ad80 | bellard | } |
2442 | e6e5ad80 | bellard | } |
2443 | e6e5ad80 | bellard | } |
2444 | e6e5ad80 | bellard | |
2445 | e6e5ad80 | bellard | static void cirrus_linear_writew(void *opaque, target_phys_addr_t addr, |
2446 | e6e5ad80 | bellard | uint32_t val) |
2447 | e6e5ad80 | bellard | { |
2448 | e6e5ad80 | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
2449 | e6e5ad80 | bellard | cirrus_linear_writeb(opaque, addr, (val >> 8) & 0xff); |
2450 | e6e5ad80 | bellard | cirrus_linear_writeb(opaque, addr + 1, val & 0xff); |
2451 | e6e5ad80 | bellard | #else
|
2452 | e6e5ad80 | bellard | cirrus_linear_writeb(opaque, addr, val & 0xff);
|
2453 | e6e5ad80 | bellard | cirrus_linear_writeb(opaque, addr + 1, (val >> 8) & 0xff); |
2454 | e6e5ad80 | bellard | #endif
|
2455 | e6e5ad80 | bellard | } |
2456 | e6e5ad80 | bellard | |
2457 | e6e5ad80 | bellard | static void cirrus_linear_writel(void *opaque, target_phys_addr_t addr, |
2458 | e6e5ad80 | bellard | uint32_t val) |
2459 | e6e5ad80 | bellard | { |
2460 | e6e5ad80 | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
2461 | e6e5ad80 | bellard | cirrus_linear_writeb(opaque, addr, (val >> 24) & 0xff); |
2462 | e6e5ad80 | bellard | cirrus_linear_writeb(opaque, addr + 1, (val >> 16) & 0xff); |
2463 | e6e5ad80 | bellard | cirrus_linear_writeb(opaque, addr + 2, (val >> 8) & 0xff); |
2464 | e6e5ad80 | bellard | cirrus_linear_writeb(opaque, addr + 3, val & 0xff); |
2465 | e6e5ad80 | bellard | #else
|
2466 | e6e5ad80 | bellard | cirrus_linear_writeb(opaque, addr, val & 0xff);
|
2467 | e6e5ad80 | bellard | cirrus_linear_writeb(opaque, addr + 1, (val >> 8) & 0xff); |
2468 | e6e5ad80 | bellard | cirrus_linear_writeb(opaque, addr + 2, (val >> 16) & 0xff); |
2469 | e6e5ad80 | bellard | cirrus_linear_writeb(opaque, addr + 3, (val >> 24) & 0xff); |
2470 | e6e5ad80 | bellard | #endif
|
2471 | e6e5ad80 | bellard | } |
2472 | e6e5ad80 | bellard | |
2473 | e6e5ad80 | bellard | |
2474 | e6e5ad80 | bellard | static CPUReadMemoryFunc *cirrus_linear_read[3] = { |
2475 | e6e5ad80 | bellard | cirrus_linear_readb, |
2476 | e6e5ad80 | bellard | cirrus_linear_readw, |
2477 | e6e5ad80 | bellard | cirrus_linear_readl, |
2478 | e6e5ad80 | bellard | }; |
2479 | e6e5ad80 | bellard | |
2480 | e6e5ad80 | bellard | static CPUWriteMemoryFunc *cirrus_linear_write[3] = { |
2481 | e6e5ad80 | bellard | cirrus_linear_writeb, |
2482 | e6e5ad80 | bellard | cirrus_linear_writew, |
2483 | e6e5ad80 | bellard | cirrus_linear_writel, |
2484 | e6e5ad80 | bellard | }; |
2485 | e6e5ad80 | bellard | |
2486 | a5082316 | bellard | /***************************************
|
2487 | a5082316 | bellard | *
|
2488 | a5082316 | bellard | * system to screen memory access
|
2489 | a5082316 | bellard | *
|
2490 | a5082316 | bellard | ***************************************/
|
2491 | a5082316 | bellard | |
2492 | a5082316 | bellard | |
2493 | a5082316 | bellard | static uint32_t cirrus_linear_bitblt_readb(void *opaque, target_phys_addr_t addr) |
2494 | a5082316 | bellard | { |
2495 | a5082316 | bellard | uint32_t ret; |
2496 | a5082316 | bellard | |
2497 | a5082316 | bellard | /* XXX handle bitblt */
|
2498 | a5082316 | bellard | ret = 0xff;
|
2499 | a5082316 | bellard | return ret;
|
2500 | a5082316 | bellard | } |
2501 | a5082316 | bellard | |
2502 | a5082316 | bellard | static uint32_t cirrus_linear_bitblt_readw(void *opaque, target_phys_addr_t addr) |
2503 | a5082316 | bellard | { |
2504 | a5082316 | bellard | uint32_t v; |
2505 | a5082316 | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
2506 | a5082316 | bellard | v = cirrus_linear_bitblt_readb(opaque, addr) << 8;
|
2507 | a5082316 | bellard | v |= cirrus_linear_bitblt_readb(opaque, addr + 1);
|
2508 | a5082316 | bellard | #else
|
2509 | a5082316 | bellard | v = cirrus_linear_bitblt_readb(opaque, addr); |
2510 | a5082316 | bellard | v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 8; |
2511 | a5082316 | bellard | #endif
|
2512 | a5082316 | bellard | return v;
|
2513 | a5082316 | bellard | } |
2514 | a5082316 | bellard | |
2515 | a5082316 | bellard | static uint32_t cirrus_linear_bitblt_readl(void *opaque, target_phys_addr_t addr) |
2516 | a5082316 | bellard | { |
2517 | a5082316 | bellard | uint32_t v; |
2518 | a5082316 | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
2519 | a5082316 | bellard | v = cirrus_linear_bitblt_readb(opaque, addr) << 24;
|
2520 | a5082316 | bellard | v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 16; |
2521 | a5082316 | bellard | v |= cirrus_linear_bitblt_readb(opaque, addr + 2) << 8; |
2522 | a5082316 | bellard | v |= cirrus_linear_bitblt_readb(opaque, addr + 3);
|
2523 | a5082316 | bellard | #else
|
2524 | a5082316 | bellard | v = cirrus_linear_bitblt_readb(opaque, addr); |
2525 | a5082316 | bellard | v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 8; |
2526 | a5082316 | bellard | v |= cirrus_linear_bitblt_readb(opaque, addr + 2) << 16; |
2527 | a5082316 | bellard | v |= cirrus_linear_bitblt_readb(opaque, addr + 3) << 24; |
2528 | a5082316 | bellard | #endif
|
2529 | a5082316 | bellard | return v;
|
2530 | a5082316 | bellard | } |
2531 | a5082316 | bellard | |
2532 | a5082316 | bellard | static void cirrus_linear_bitblt_writeb(void *opaque, target_phys_addr_t addr, |
2533 | a5082316 | bellard | uint32_t val) |
2534 | a5082316 | bellard | { |
2535 | a5082316 | bellard | CirrusVGAState *s = (CirrusVGAState *) opaque; |
2536 | a5082316 | bellard | |
2537 | a5082316 | bellard | if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
|
2538 | a5082316 | bellard | /* bitblt */
|
2539 | a5082316 | bellard | *s->cirrus_srcptr++ = (uint8_t) val; |
2540 | a5082316 | bellard | if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
|
2541 | a5082316 | bellard | cirrus_bitblt_cputovideo_next(s); |
2542 | a5082316 | bellard | } |
2543 | a5082316 | bellard | } |
2544 | a5082316 | bellard | } |
2545 | a5082316 | bellard | |
2546 | a5082316 | bellard | static void cirrus_linear_bitblt_writew(void *opaque, target_phys_addr_t addr, |
2547 | a5082316 | bellard | uint32_t val) |
2548 | a5082316 | bellard | { |
2549 | a5082316 | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
2550 | a5082316 | bellard | cirrus_linear_bitblt_writeb(opaque, addr, (val >> 8) & 0xff); |
2551 | a5082316 | bellard | cirrus_linear_bitblt_writeb(opaque, addr + 1, val & 0xff); |
2552 | a5082316 | bellard | #else
|
2553 | a5082316 | bellard | cirrus_linear_bitblt_writeb(opaque, addr, val & 0xff);
|
2554 | a5082316 | bellard | cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 8) & 0xff); |
2555 | a5082316 | bellard | #endif
|
2556 | a5082316 | bellard | } |
2557 | a5082316 | bellard | |
2558 | a5082316 | bellard | static void cirrus_linear_bitblt_writel(void *opaque, target_phys_addr_t addr, |
2559 | a5082316 | bellard | uint32_t val) |
2560 | a5082316 | bellard | { |
2561 | a5082316 | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
2562 | a5082316 | bellard | cirrus_linear_bitblt_writeb(opaque, addr, (val >> 24) & 0xff); |
2563 | a5082316 | bellard | cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 16) & 0xff); |
2564 | a5082316 | bellard | cirrus_linear_bitblt_writeb(opaque, addr + 2, (val >> 8) & 0xff); |
2565 | a5082316 | bellard | cirrus_linear_bitblt_writeb(opaque, addr + 3, val & 0xff); |
2566 | a5082316 | bellard | #else
|
2567 | a5082316 | bellard | cirrus_linear_bitblt_writeb(opaque, addr, val & 0xff);
|
2568 | a5082316 | bellard | cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 8) & 0xff); |
2569 | a5082316 | bellard | cirrus_linear_bitblt_writeb(opaque, addr + 2, (val >> 16) & 0xff); |
2570 | a5082316 | bellard | cirrus_linear_bitblt_writeb(opaque, addr + 3, (val >> 24) & 0xff); |
2571 | a5082316 | bellard | #endif
|
2572 | a5082316 | bellard | } |
2573 | a5082316 | bellard | |
2574 | a5082316 | bellard | |
2575 | a5082316 | bellard | static CPUReadMemoryFunc *cirrus_linear_bitblt_read[3] = { |
2576 | a5082316 | bellard | cirrus_linear_bitblt_readb, |
2577 | a5082316 | bellard | cirrus_linear_bitblt_readw, |
2578 | a5082316 | bellard | cirrus_linear_bitblt_readl, |
2579 | a5082316 | bellard | }; |
2580 | a5082316 | bellard | |
2581 | a5082316 | bellard | static CPUWriteMemoryFunc *cirrus_linear_bitblt_write[3] = { |
2582 | a5082316 | bellard | cirrus_linear_bitblt_writeb, |
2583 | a5082316 | bellard | cirrus_linear_bitblt_writew, |
2584 | a5082316 | bellard | cirrus_linear_bitblt_writel, |
2585 | a5082316 | bellard | }; |
2586 | a5082316 | bellard | |
2587 | 2bec46dc | aliguori | static void map_linear_vram(CirrusVGAState *s) |
2588 | 2bec46dc | aliguori | { |
2589 | 4e12cd94 | Avi Kivity | if (!s->vga.map_addr && s->vga.lfb_addr && s->vga.lfb_end) {
|
2590 | 4e12cd94 | Avi Kivity | s->vga.map_addr = s->vga.lfb_addr; |
2591 | 4e12cd94 | Avi Kivity | s->vga.map_end = s->vga.lfb_end; |
2592 | 4e12cd94 | Avi Kivity | cpu_register_physical_memory(s->vga.map_addr, s->vga.map_end - s->vga.map_addr, s->vga.vram_offset); |
2593 | 2bec46dc | aliguori | } |
2594 | 2bec46dc | aliguori | |
2595 | 4e12cd94 | Avi Kivity | if (!s->vga.map_addr)
|
2596 | 2bec46dc | aliguori | return;
|
2597 | 2bec46dc | aliguori | |
2598 | 4e12cd94 | Avi Kivity | s->vga.lfb_vram_mapped = 0;
|
2599 | 2bec46dc | aliguori | |
2600 | 2bec46dc | aliguori | if (!(s->cirrus_srcptr != s->cirrus_srcptr_end)
|
2601 | 4e12cd94 | Avi Kivity | && !((s->vga.sr[0x07] & 0x01) == 0) |
2602 | 4e12cd94 | Avi Kivity | && !((s->vga.gr[0x0B] & 0x14) == 0x14) |
2603 | 4e12cd94 | Avi Kivity | && !(s->vga.gr[0x0B] & 0x02)) { |
2604 | 2bec46dc | aliguori | |
2605 | 2bec46dc | aliguori | cpu_register_physical_memory(isa_mem_base + 0xa0000, 0x8000, |
2606 | 4e12cd94 | Avi Kivity | (s->vga.vram_offset + s->cirrus_bank_base[0]) | IO_MEM_RAM);
|
2607 | 2bec46dc | aliguori | cpu_register_physical_memory(isa_mem_base + 0xa8000, 0x8000, |
2608 | 4e12cd94 | Avi Kivity | (s->vga.vram_offset + s->cirrus_bank_base[1]) | IO_MEM_RAM);
|
2609 | 2bec46dc | aliguori | |
2610 | 4e12cd94 | Avi Kivity | s->vga.lfb_vram_mapped = 1;
|
2611 | 2bec46dc | aliguori | } |
2612 | 2bec46dc | aliguori | else {
|
2613 | 7cff316e | aliguori | cpu_register_physical_memory(isa_mem_base + 0xa0000, 0x20000, |
2614 | 4e12cd94 | Avi Kivity | s->vga.vga_io_memory); |
2615 | 2bec46dc | aliguori | } |
2616 | 2bec46dc | aliguori | |
2617 | 4e12cd94 | Avi Kivity | vga_dirty_log_start(&s->vga); |
2618 | 2bec46dc | aliguori | } |
2619 | 2bec46dc | aliguori | |
2620 | 2bec46dc | aliguori | static void unmap_linear_vram(CirrusVGAState *s) |
2621 | 2bec46dc | aliguori | { |
2622 | 4e12cd94 | Avi Kivity | if (s->vga.map_addr && s->vga.lfb_addr && s->vga.lfb_end)
|
2623 | 4e12cd94 | Avi Kivity | s->vga.map_addr = s->vga.map_end = 0;
|
2624 | 2bec46dc | aliguori | |
2625 | 2bec46dc | aliguori | cpu_register_physical_memory(isa_mem_base + 0xa0000, 0x20000, |
2626 | 4e12cd94 | Avi Kivity | s->vga.vga_io_memory); |
2627 | 2bec46dc | aliguori | } |
2628 | 2bec46dc | aliguori | |
2629 | 8926b517 | bellard | /* Compute the memory access functions */
|
2630 | 8926b517 | bellard | static void cirrus_update_memory_access(CirrusVGAState *s) |
2631 | 8926b517 | bellard | { |
2632 | 8926b517 | bellard | unsigned mode;
|
2633 | 8926b517 | bellard | |
2634 | 4e12cd94 | Avi Kivity | if ((s->vga.sr[0x17] & 0x44) == 0x44) { |
2635 | 8926b517 | bellard | goto generic_io;
|
2636 | 8926b517 | bellard | } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) { |
2637 | 8926b517 | bellard | goto generic_io;
|
2638 | 8926b517 | bellard | } else {
|
2639 | 4e12cd94 | Avi Kivity | if ((s->vga.gr[0x0B] & 0x14) == 0x14) { |
2640 | 8926b517 | bellard | goto generic_io;
|
2641 | 4e12cd94 | Avi Kivity | } else if (s->vga.gr[0x0B] & 0x02) { |
2642 | 8926b517 | bellard | goto generic_io;
|
2643 | 8926b517 | bellard | } |
2644 | 3b46e624 | ths | |
2645 | 4e12cd94 | Avi Kivity | mode = s->vga.gr[0x05] & 0x7; |
2646 | 4e12cd94 | Avi Kivity | if (mode < 4 || mode > 5 || ((s->vga.gr[0x0B] & 0x4) == 0)) { |
2647 | 2bec46dc | aliguori | map_linear_vram(s); |
2648 | 8926b517 | bellard | } else {
|
2649 | 8926b517 | bellard | generic_io:
|
2650 | 2bec46dc | aliguori | unmap_linear_vram(s); |
2651 | 8926b517 | bellard | } |
2652 | 8926b517 | bellard | } |
2653 | 8926b517 | bellard | } |
2654 | 8926b517 | bellard | |
2655 | 8926b517 | bellard | |
2656 | e6e5ad80 | bellard | /* I/O ports */
|
2657 | e6e5ad80 | bellard | |
2658 | e6e5ad80 | bellard | static uint32_t vga_ioport_read(void *opaque, uint32_t addr) |
2659 | e6e5ad80 | bellard | { |
2660 | e6e5ad80 | bellard | CirrusVGAState *s = opaque; |
2661 | e6e5ad80 | bellard | int val, index;
|
2662 | e6e5ad80 | bellard | |
2663 | e6e5ad80 | bellard | /* check port range access depending on color/monochrome mode */
|
2664 | 4e12cd94 | Avi Kivity | if ((addr >= 0x3b0 && addr <= 0x3bf && (s->vga.msr & MSR_COLOR_EMULATION)) |
2665 | e6e5ad80 | bellard | || (addr >= 0x3d0 && addr <= 0x3df |
2666 | 4e12cd94 | Avi Kivity | && !(s->vga.msr & MSR_COLOR_EMULATION))) { |
2667 | e6e5ad80 | bellard | val = 0xff;
|
2668 | e6e5ad80 | bellard | } else {
|
2669 | e6e5ad80 | bellard | switch (addr) {
|
2670 | e6e5ad80 | bellard | case 0x3c0: |
2671 | 4e12cd94 | Avi Kivity | if (s->vga.ar_flip_flop == 0) { |
2672 | 4e12cd94 | Avi Kivity | val = s->vga.ar_index; |
2673 | e6e5ad80 | bellard | } else {
|
2674 | e6e5ad80 | bellard | val = 0;
|
2675 | e6e5ad80 | bellard | } |
2676 | e6e5ad80 | bellard | break;
|
2677 | e6e5ad80 | bellard | case 0x3c1: |
2678 | 4e12cd94 | Avi Kivity | index = s->vga.ar_index & 0x1f;
|
2679 | e6e5ad80 | bellard | if (index < 21) |
2680 | 4e12cd94 | Avi Kivity | val = s->vga.ar[index]; |
2681 | e6e5ad80 | bellard | else
|
2682 | e6e5ad80 | bellard | val = 0;
|
2683 | e6e5ad80 | bellard | break;
|
2684 | e6e5ad80 | bellard | case 0x3c2: |
2685 | 4e12cd94 | Avi Kivity | val = s->vga.st00; |
2686 | e6e5ad80 | bellard | break;
|
2687 | e6e5ad80 | bellard | case 0x3c4: |
2688 | 4e12cd94 | Avi Kivity | val = s->vga.sr_index; |
2689 | e6e5ad80 | bellard | break;
|
2690 | e6e5ad80 | bellard | case 0x3c5: |
2691 | 4e12cd94 | Avi Kivity | if (cirrus_hook_read_sr(s, s->vga.sr_index, &val))
|
2692 | e6e5ad80 | bellard | break;
|
2693 | 4e12cd94 | Avi Kivity | val = s->vga.sr[s->vga.sr_index]; |
2694 | e6e5ad80 | bellard | #ifdef DEBUG_VGA_REG
|
2695 | 4e12cd94 | Avi Kivity | printf("vga: read SR%x = 0x%02x\n", s->vga.sr_index, val);
|
2696 | e6e5ad80 | bellard | #endif
|
2697 | e6e5ad80 | bellard | break;
|
2698 | e6e5ad80 | bellard | case 0x3c6: |
2699 | e6e5ad80 | bellard | cirrus_read_hidden_dac(s, &val); |
2700 | e6e5ad80 | bellard | break;
|
2701 | e6e5ad80 | bellard | case 0x3c7: |
2702 | 4e12cd94 | Avi Kivity | val = s->vga.dac_state; |
2703 | e6e5ad80 | bellard | break;
|
2704 | ae184e4a | bellard | case 0x3c8: |
2705 | 4e12cd94 | Avi Kivity | val = s->vga.dac_write_index; |
2706 | ae184e4a | bellard | s->cirrus_hidden_dac_lockindex = 0;
|
2707 | ae184e4a | bellard | break;
|
2708 | ae184e4a | bellard | case 0x3c9: |
2709 | e6e5ad80 | bellard | if (cirrus_hook_read_palette(s, &val))
|
2710 | e6e5ad80 | bellard | break;
|
2711 | 4e12cd94 | Avi Kivity | val = s->vga.palette[s->vga.dac_read_index * 3 + s->vga.dac_sub_index];
|
2712 | 4e12cd94 | Avi Kivity | if (++s->vga.dac_sub_index == 3) { |
2713 | 4e12cd94 | Avi Kivity | s->vga.dac_sub_index = 0;
|
2714 | 4e12cd94 | Avi Kivity | s->vga.dac_read_index++; |
2715 | e6e5ad80 | bellard | } |
2716 | e6e5ad80 | bellard | break;
|
2717 | e6e5ad80 | bellard | case 0x3ca: |
2718 | 4e12cd94 | Avi Kivity | val = s->vga.fcr; |
2719 | e6e5ad80 | bellard | break;
|
2720 | e6e5ad80 | bellard | case 0x3cc: |
2721 | 4e12cd94 | Avi Kivity | val = s->vga.msr; |
2722 | e6e5ad80 | bellard | break;
|
2723 | e6e5ad80 | bellard | case 0x3ce: |
2724 | 4e12cd94 | Avi Kivity | val = s->vga.gr_index; |
2725 | e6e5ad80 | bellard | break;
|
2726 | e6e5ad80 | bellard | case 0x3cf: |
2727 | 4e12cd94 | Avi Kivity | if (cirrus_hook_read_gr(s, s->vga.gr_index, &val))
|
2728 | e6e5ad80 | bellard | break;
|
2729 | 4e12cd94 | Avi Kivity | val = s->vga.gr[s->vga.gr_index]; |
2730 | e6e5ad80 | bellard | #ifdef DEBUG_VGA_REG
|
2731 | 4e12cd94 | Avi Kivity | printf("vga: read GR%x = 0x%02x\n", s->vga.gr_index, val);
|
2732 | e6e5ad80 | bellard | #endif
|
2733 | e6e5ad80 | bellard | break;
|
2734 | e6e5ad80 | bellard | case 0x3b4: |
2735 | e6e5ad80 | bellard | case 0x3d4: |
2736 | 4e12cd94 | Avi Kivity | val = s->vga.cr_index; |
2737 | e6e5ad80 | bellard | break;
|
2738 | e6e5ad80 | bellard | case 0x3b5: |
2739 | e6e5ad80 | bellard | case 0x3d5: |
2740 | 4e12cd94 | Avi Kivity | if (cirrus_hook_read_cr(s, s->vga.cr_index, &val))
|
2741 | e6e5ad80 | bellard | break;
|
2742 | 4e12cd94 | Avi Kivity | val = s->vga.cr[s->vga.cr_index]; |
2743 | e6e5ad80 | bellard | #ifdef DEBUG_VGA_REG
|
2744 | 4e12cd94 | Avi Kivity | printf("vga: read CR%x = 0x%02x\n", s->vga.cr_index, val);
|
2745 | e6e5ad80 | bellard | #endif
|
2746 | e6e5ad80 | bellard | break;
|
2747 | e6e5ad80 | bellard | case 0x3ba: |
2748 | e6e5ad80 | bellard | case 0x3da: |
2749 | e6e5ad80 | bellard | /* just toggle to fool polling */
|
2750 | 4e12cd94 | Avi Kivity | val = s->vga.st01 = s->vga.retrace(&s->vga); |
2751 | 4e12cd94 | Avi Kivity | s->vga.ar_flip_flop = 0;
|
2752 | e6e5ad80 | bellard | break;
|
2753 | e6e5ad80 | bellard | default:
|
2754 | e6e5ad80 | bellard | val = 0x00;
|
2755 | e6e5ad80 | bellard | break;
|
2756 | e6e5ad80 | bellard | } |
2757 | e6e5ad80 | bellard | } |
2758 | e6e5ad80 | bellard | #if defined(DEBUG_VGA)
|
2759 | e6e5ad80 | bellard | printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
|
2760 | e6e5ad80 | bellard | #endif
|
2761 | e6e5ad80 | bellard | return val;
|
2762 | e6e5ad80 | bellard | } |
2763 | e6e5ad80 | bellard | |
2764 | e6e5ad80 | bellard | static void vga_ioport_write(void *opaque, uint32_t addr, uint32_t val) |
2765 | e6e5ad80 | bellard | { |
2766 | e6e5ad80 | bellard | CirrusVGAState *s = opaque; |
2767 | e6e5ad80 | bellard | int index;
|
2768 | e6e5ad80 | bellard | |
2769 | e6e5ad80 | bellard | /* check port range access depending on color/monochrome mode */
|
2770 | 4e12cd94 | Avi Kivity | if ((addr >= 0x3b0 && addr <= 0x3bf && (s->vga.msr & MSR_COLOR_EMULATION)) |
2771 | e6e5ad80 | bellard | || (addr >= 0x3d0 && addr <= 0x3df |
2772 | 4e12cd94 | Avi Kivity | && !(s->vga.msr & MSR_COLOR_EMULATION))) |
2773 | e6e5ad80 | bellard | return;
|
2774 | e6e5ad80 | bellard | |
2775 | e6e5ad80 | bellard | #ifdef DEBUG_VGA
|
2776 | e6e5ad80 | bellard | printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
|
2777 | e6e5ad80 | bellard | #endif
|
2778 | e6e5ad80 | bellard | |
2779 | e6e5ad80 | bellard | switch (addr) {
|
2780 | e6e5ad80 | bellard | case 0x3c0: |
2781 | 4e12cd94 | Avi Kivity | if (s->vga.ar_flip_flop == 0) { |
2782 | e6e5ad80 | bellard | val &= 0x3f;
|
2783 | 4e12cd94 | Avi Kivity | s->vga.ar_index = val; |
2784 | e6e5ad80 | bellard | } else {
|
2785 | 4e12cd94 | Avi Kivity | index = s->vga.ar_index & 0x1f;
|
2786 | e6e5ad80 | bellard | switch (index) {
|
2787 | e6e5ad80 | bellard | case 0x00 ... 0x0f: |
2788 | 4e12cd94 | Avi Kivity | s->vga.ar[index] = val & 0x3f;
|
2789 | e6e5ad80 | bellard | break;
|
2790 | e6e5ad80 | bellard | case 0x10: |
2791 | 4e12cd94 | Avi Kivity | s->vga.ar[index] = val & ~0x10;
|
2792 | e6e5ad80 | bellard | break;
|
2793 | e6e5ad80 | bellard | case 0x11: |
2794 | 4e12cd94 | Avi Kivity | s->vga.ar[index] = val; |
2795 | e6e5ad80 | bellard | break;
|
2796 | e6e5ad80 | bellard | case 0x12: |
2797 | 4e12cd94 | Avi Kivity | s->vga.ar[index] = val & ~0xc0;
|
2798 | e6e5ad80 | bellard | break;
|
2799 | e6e5ad80 | bellard | case 0x13: |
2800 | 4e12cd94 | Avi Kivity | s->vga.ar[index] = val & ~0xf0;
|
2801 | e6e5ad80 | bellard | break;
|
2802 | e6e5ad80 | bellard | case 0x14: |
2803 | 4e12cd94 | Avi Kivity | s->vga.ar[index] = val & ~0xf0;
|
2804 | e6e5ad80 | bellard | break;
|
2805 | e6e5ad80 | bellard | default:
|
2806 | e6e5ad80 | bellard | break;
|
2807 | e6e5ad80 | bellard | } |
2808 | e6e5ad80 | bellard | } |
2809 | 4e12cd94 | Avi Kivity | s->vga.ar_flip_flop ^= 1;
|
2810 | e6e5ad80 | bellard | break;
|
2811 | e6e5ad80 | bellard | case 0x3c2: |
2812 | 4e12cd94 | Avi Kivity | s->vga.msr = val & ~0x10;
|
2813 | 4e12cd94 | Avi Kivity | s->vga.update_retrace_info(&s->vga); |
2814 | e6e5ad80 | bellard | break;
|
2815 | e6e5ad80 | bellard | case 0x3c4: |
2816 | 4e12cd94 | Avi Kivity | s->vga.sr_index = val; |
2817 | e6e5ad80 | bellard | break;
|
2818 | e6e5ad80 | bellard | case 0x3c5: |
2819 | 4e12cd94 | Avi Kivity | if (cirrus_hook_write_sr(s, s->vga.sr_index, val))
|
2820 | e6e5ad80 | bellard | break;
|
2821 | e6e5ad80 | bellard | #ifdef DEBUG_VGA_REG
|
2822 | 4e12cd94 | Avi Kivity | printf("vga: write SR%x = 0x%02x\n", s->vga.sr_index, val);
|
2823 | e6e5ad80 | bellard | #endif
|
2824 | 4e12cd94 | Avi Kivity | s->vga.sr[s->vga.sr_index] = val & sr_mask[s->vga.sr_index]; |
2825 | 4e12cd94 | Avi Kivity | if (s->vga.sr_index == 1) s->vga.update_retrace_info(&s->vga); |
2826 | e6e5ad80 | bellard | break;
|
2827 | e6e5ad80 | bellard | case 0x3c6: |
2828 | e6e5ad80 | bellard | cirrus_write_hidden_dac(s, val); |
2829 | e6e5ad80 | bellard | break;
|
2830 | e6e5ad80 | bellard | case 0x3c7: |
2831 | 4e12cd94 | Avi Kivity | s->vga.dac_read_index = val; |
2832 | 4e12cd94 | Avi Kivity | s->vga.dac_sub_index = 0;
|
2833 | 4e12cd94 | Avi Kivity | s->vga.dac_state = 3;
|
2834 | e6e5ad80 | bellard | break;
|
2835 | e6e5ad80 | bellard | case 0x3c8: |
2836 | 4e12cd94 | Avi Kivity | s->vga.dac_write_index = val; |
2837 | 4e12cd94 | Avi Kivity | s->vga.dac_sub_index = 0;
|
2838 | 4e12cd94 | Avi Kivity | s->vga.dac_state = 0;
|
2839 | e6e5ad80 | bellard | break;
|
2840 | e6e5ad80 | bellard | case 0x3c9: |
2841 | e6e5ad80 | bellard | if (cirrus_hook_write_palette(s, val))
|
2842 | e6e5ad80 | bellard | break;
|
2843 | 4e12cd94 | Avi Kivity | s->vga.dac_cache[s->vga.dac_sub_index] = val; |
2844 | 4e12cd94 | Avi Kivity | if (++s->vga.dac_sub_index == 3) { |
2845 | 4e12cd94 | Avi Kivity | memcpy(&s->vga.palette[s->vga.dac_write_index * 3], s->vga.dac_cache, 3); |
2846 | 4e12cd94 | Avi Kivity | s->vga.dac_sub_index = 0;
|
2847 | 4e12cd94 | Avi Kivity | s->vga.dac_write_index++; |
2848 | e6e5ad80 | bellard | } |
2849 | e6e5ad80 | bellard | break;
|
2850 | e6e5ad80 | bellard | case 0x3ce: |
2851 | 4e12cd94 | Avi Kivity | s->vga.gr_index = val; |
2852 | e6e5ad80 | bellard | break;
|
2853 | e6e5ad80 | bellard | case 0x3cf: |
2854 | 4e12cd94 | Avi Kivity | if (cirrus_hook_write_gr(s, s->vga.gr_index, val))
|
2855 | e6e5ad80 | bellard | break;
|
2856 | e6e5ad80 | bellard | #ifdef DEBUG_VGA_REG
|
2857 | 4e12cd94 | Avi Kivity | printf("vga: write GR%x = 0x%02x\n", s->vga.gr_index, val);
|
2858 | e6e5ad80 | bellard | #endif
|
2859 | 4e12cd94 | Avi Kivity | s->vga.gr[s->vga.gr_index] = val & gr_mask[s->vga.gr_index]; |
2860 | e6e5ad80 | bellard | break;
|
2861 | e6e5ad80 | bellard | case 0x3b4: |
2862 | e6e5ad80 | bellard | case 0x3d4: |
2863 | 4e12cd94 | Avi Kivity | s->vga.cr_index = val; |
2864 | e6e5ad80 | bellard | break;
|
2865 | e6e5ad80 | bellard | case 0x3b5: |
2866 | e6e5ad80 | bellard | case 0x3d5: |
2867 | 4e12cd94 | Avi Kivity | if (cirrus_hook_write_cr(s, s->vga.cr_index, val))
|
2868 | e6e5ad80 | bellard | break;
|
2869 | e6e5ad80 | bellard | #ifdef DEBUG_VGA_REG
|
2870 | 4e12cd94 | Avi Kivity | printf("vga: write CR%x = 0x%02x\n", s->vga.cr_index, val);
|
2871 | e6e5ad80 | bellard | #endif
|
2872 | e6e5ad80 | bellard | /* handle CR0-7 protection */
|
2873 | 4e12cd94 | Avi Kivity | if ((s->vga.cr[0x11] & 0x80) && s->vga.cr_index <= 7) { |
2874 | e6e5ad80 | bellard | /* can always write bit 4 of CR7 */
|
2875 | 4e12cd94 | Avi Kivity | if (s->vga.cr_index == 7) |
2876 | 4e12cd94 | Avi Kivity | s->vga.cr[7] = (s->vga.cr[7] & ~0x10) | (val & 0x10); |
2877 | e6e5ad80 | bellard | return;
|
2878 | e6e5ad80 | bellard | } |
2879 | 4e12cd94 | Avi Kivity | switch (s->vga.cr_index) {
|
2880 | e6e5ad80 | bellard | case 0x01: /* horizontal display end */ |
2881 | e6e5ad80 | bellard | case 0x07: |
2882 | e6e5ad80 | bellard | case 0x09: |
2883 | e6e5ad80 | bellard | case 0x0c: |
2884 | e6e5ad80 | bellard | case 0x0d: |
2885 | e91c8a77 | ths | case 0x12: /* vertical display end */ |
2886 | 4e12cd94 | Avi Kivity | s->vga.cr[s->vga.cr_index] = val; |
2887 | e6e5ad80 | bellard | break;
|
2888 | e6e5ad80 | bellard | |
2889 | e6e5ad80 | bellard | default:
|
2890 | 4e12cd94 | Avi Kivity | s->vga.cr[s->vga.cr_index] = val; |
2891 | e6e5ad80 | bellard | break;
|
2892 | e6e5ad80 | bellard | } |
2893 | cb5a7aa8 | malc | |
2894 | 4e12cd94 | Avi Kivity | switch(s->vga.cr_index) {
|
2895 | cb5a7aa8 | malc | case 0x00: |
2896 | cb5a7aa8 | malc | case 0x04: |
2897 | cb5a7aa8 | malc | case 0x05: |
2898 | cb5a7aa8 | malc | case 0x06: |
2899 | cb5a7aa8 | malc | case 0x07: |
2900 | cb5a7aa8 | malc | case 0x11: |
2901 | cb5a7aa8 | malc | case 0x17: |
2902 | 4e12cd94 | Avi Kivity | s->vga.update_retrace_info(&s->vga); |
2903 | cb5a7aa8 | malc | break;
|
2904 | cb5a7aa8 | malc | } |
2905 | e6e5ad80 | bellard | break;
|
2906 | e6e5ad80 | bellard | case 0x3ba: |
2907 | e6e5ad80 | bellard | case 0x3da: |
2908 | 4e12cd94 | Avi Kivity | s->vga.fcr = val & 0x10;
|
2909 | e6e5ad80 | bellard | break;
|
2910 | e6e5ad80 | bellard | } |
2911 | e6e5ad80 | bellard | } |
2912 | e6e5ad80 | bellard | |
2913 | e6e5ad80 | bellard | /***************************************
|
2914 | e6e5ad80 | bellard | *
|
2915 | e36f36e1 | bellard | * memory-mapped I/O access
|
2916 | e36f36e1 | bellard | *
|
2917 | e36f36e1 | bellard | ***************************************/
|
2918 | e36f36e1 | bellard | |
2919 | e36f36e1 | bellard | static uint32_t cirrus_mmio_readb(void *opaque, target_phys_addr_t addr) |
2920 | e36f36e1 | bellard | { |
2921 | e36f36e1 | bellard | CirrusVGAState *s = (CirrusVGAState *) opaque; |
2922 | e36f36e1 | bellard | |
2923 | e36f36e1 | bellard | addr &= CIRRUS_PNPMMIO_SIZE - 1;
|
2924 | e36f36e1 | bellard | |
2925 | e36f36e1 | bellard | if (addr >= 0x100) { |
2926 | e36f36e1 | bellard | return cirrus_mmio_blt_read(s, addr - 0x100); |
2927 | e36f36e1 | bellard | } else {
|
2928 | e36f36e1 | bellard | return vga_ioport_read(s, addr + 0x3c0); |
2929 | e36f36e1 | bellard | } |
2930 | e36f36e1 | bellard | } |
2931 | e36f36e1 | bellard | |
2932 | e36f36e1 | bellard | static uint32_t cirrus_mmio_readw(void *opaque, target_phys_addr_t addr) |
2933 | e36f36e1 | bellard | { |
2934 | e36f36e1 | bellard | uint32_t v; |
2935 | e36f36e1 | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
2936 | e36f36e1 | bellard | v = cirrus_mmio_readb(opaque, addr) << 8;
|
2937 | e36f36e1 | bellard | v |= cirrus_mmio_readb(opaque, addr + 1);
|
2938 | e36f36e1 | bellard | #else
|
2939 | e36f36e1 | bellard | v = cirrus_mmio_readb(opaque, addr); |
2940 | e36f36e1 | bellard | v |= cirrus_mmio_readb(opaque, addr + 1) << 8; |
2941 | e36f36e1 | bellard | #endif
|
2942 | e36f36e1 | bellard | return v;
|
2943 | e36f36e1 | bellard | } |
2944 | e36f36e1 | bellard | |
2945 | e36f36e1 | bellard | static uint32_t cirrus_mmio_readl(void *opaque, target_phys_addr_t addr) |
2946 | e36f36e1 | bellard | { |
2947 | e36f36e1 | bellard | uint32_t v; |
2948 | e36f36e1 | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
2949 | e36f36e1 | bellard | v = cirrus_mmio_readb(opaque, addr) << 24;
|
2950 | e36f36e1 | bellard | v |= cirrus_mmio_readb(opaque, addr + 1) << 16; |
2951 | e36f36e1 | bellard | v |= cirrus_mmio_readb(opaque, addr + 2) << 8; |
2952 | e36f36e1 | bellard | v |= cirrus_mmio_readb(opaque, addr + 3);
|
2953 | e36f36e1 | bellard | #else
|
2954 | e36f36e1 | bellard | v = cirrus_mmio_readb(opaque, addr); |
2955 | e36f36e1 | bellard | v |= cirrus_mmio_readb(opaque, addr + 1) << 8; |
2956 | e36f36e1 | bellard | v |= cirrus_mmio_readb(opaque, addr + 2) << 16; |
2957 | e36f36e1 | bellard | v |= cirrus_mmio_readb(opaque, addr + 3) << 24; |
2958 | e36f36e1 | bellard | #endif
|
2959 | e36f36e1 | bellard | return v;
|
2960 | e36f36e1 | bellard | } |
2961 | e36f36e1 | bellard | |
2962 | e36f36e1 | bellard | static void cirrus_mmio_writeb(void *opaque, target_phys_addr_t addr, |
2963 | e36f36e1 | bellard | uint32_t val) |
2964 | e36f36e1 | bellard | { |
2965 | e36f36e1 | bellard | CirrusVGAState *s = (CirrusVGAState *) opaque; |
2966 | e36f36e1 | bellard | |
2967 | e36f36e1 | bellard | addr &= CIRRUS_PNPMMIO_SIZE - 1;
|
2968 | e36f36e1 | bellard | |
2969 | e36f36e1 | bellard | if (addr >= 0x100) { |
2970 | e36f36e1 | bellard | cirrus_mmio_blt_write(s, addr - 0x100, val);
|
2971 | e36f36e1 | bellard | } else {
|
2972 | e36f36e1 | bellard | vga_ioport_write(s, addr + 0x3c0, val);
|
2973 | e36f36e1 | bellard | } |
2974 | e36f36e1 | bellard | } |
2975 | e36f36e1 | bellard | |
2976 | e36f36e1 | bellard | static void cirrus_mmio_writew(void *opaque, target_phys_addr_t addr, |
2977 | e36f36e1 | bellard | uint32_t val) |
2978 | e36f36e1 | bellard | { |
2979 | e36f36e1 | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
2980 | e36f36e1 | bellard | cirrus_mmio_writeb(opaque, addr, (val >> 8) & 0xff); |
2981 | e36f36e1 | bellard | cirrus_mmio_writeb(opaque, addr + 1, val & 0xff); |
2982 | e36f36e1 | bellard | #else
|
2983 | e36f36e1 | bellard | cirrus_mmio_writeb(opaque, addr, val & 0xff);
|
2984 | e36f36e1 | bellard | cirrus_mmio_writeb(opaque, addr + 1, (val >> 8) & 0xff); |
2985 | e36f36e1 | bellard | #endif
|
2986 | e36f36e1 | bellard | } |
2987 | e36f36e1 | bellard | |
2988 | e36f36e1 | bellard | static void cirrus_mmio_writel(void *opaque, target_phys_addr_t addr, |
2989 | e36f36e1 | bellard | uint32_t val) |
2990 | e36f36e1 | bellard | { |
2991 | e36f36e1 | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
2992 | e36f36e1 | bellard | cirrus_mmio_writeb(opaque, addr, (val >> 24) & 0xff); |
2993 | e36f36e1 | bellard | cirrus_mmio_writeb(opaque, addr + 1, (val >> 16) & 0xff); |
2994 | e36f36e1 | bellard | cirrus_mmio_writeb(opaque, addr + 2, (val >> 8) & 0xff); |
2995 | e36f36e1 | bellard | cirrus_mmio_writeb(opaque, addr + 3, val & 0xff); |
2996 | e36f36e1 | bellard | #else
|
2997 | e36f36e1 | bellard | cirrus_mmio_writeb(opaque, addr, val & 0xff);
|
2998 | e36f36e1 | bellard | cirrus_mmio_writeb(opaque, addr + 1, (val >> 8) & 0xff); |
2999 | e36f36e1 | bellard | cirrus_mmio_writeb(opaque, addr + 2, (val >> 16) & 0xff); |
3000 | e36f36e1 | bellard | cirrus_mmio_writeb(opaque, addr + 3, (val >> 24) & 0xff); |
3001 | e36f36e1 | bellard | #endif
|
3002 | e36f36e1 | bellard | } |
3003 | e36f36e1 | bellard | |
3004 | e36f36e1 | bellard | |
3005 | e36f36e1 | bellard | static CPUReadMemoryFunc *cirrus_mmio_read[3] = { |
3006 | e36f36e1 | bellard | cirrus_mmio_readb, |
3007 | e36f36e1 | bellard | cirrus_mmio_readw, |
3008 | e36f36e1 | bellard | cirrus_mmio_readl, |
3009 | e36f36e1 | bellard | }; |
3010 | e36f36e1 | bellard | |
3011 | e36f36e1 | bellard | static CPUWriteMemoryFunc *cirrus_mmio_write[3] = { |
3012 | e36f36e1 | bellard | cirrus_mmio_writeb, |
3013 | e36f36e1 | bellard | cirrus_mmio_writew, |
3014 | e36f36e1 | bellard | cirrus_mmio_writel, |
3015 | e36f36e1 | bellard | }; |
3016 | e36f36e1 | bellard | |
3017 | 2c6ab832 | bellard | /* load/save state */
|
3018 | 2c6ab832 | bellard | |
3019 | 2c6ab832 | bellard | static void cirrus_vga_save(QEMUFile *f, void *opaque) |
3020 | 2c6ab832 | bellard | { |
3021 | 2c6ab832 | bellard | CirrusVGAState *s = opaque; |
3022 | 2c6ab832 | bellard | |
3023 | 4e12cd94 | Avi Kivity | if (s->vga.pci_dev)
|
3024 | 4e12cd94 | Avi Kivity | pci_device_save(s->vga.pci_dev, f); |
3025 | d2269f6f | bellard | |
3026 | 4e12cd94 | Avi Kivity | qemu_put_be32s(f, &s->vga.latch); |
3027 | 4e12cd94 | Avi Kivity | qemu_put_8s(f, &s->vga.sr_index); |
3028 | 4e12cd94 | Avi Kivity | qemu_put_buffer(f, s->vga.sr, 256);
|
3029 | 4e12cd94 | Avi Kivity | qemu_put_8s(f, &s->vga.gr_index); |
3030 | 2c6ab832 | bellard | qemu_put_8s(f, &s->cirrus_shadow_gr0); |
3031 | 2c6ab832 | bellard | qemu_put_8s(f, &s->cirrus_shadow_gr1); |
3032 | 4e12cd94 | Avi Kivity | qemu_put_buffer(f, s->vga.gr + 2, 254); |
3033 | 4e12cd94 | Avi Kivity | qemu_put_8s(f, &s->vga.ar_index); |
3034 | 4e12cd94 | Avi Kivity | qemu_put_buffer(f, s->vga.ar, 21);
|
3035 | 4e12cd94 | Avi Kivity | qemu_put_be32(f, s->vga.ar_flip_flop); |
3036 | 4e12cd94 | Avi Kivity | qemu_put_8s(f, &s->vga.cr_index); |
3037 | 4e12cd94 | Avi Kivity | qemu_put_buffer(f, s->vga.cr, 256);
|
3038 | 4e12cd94 | Avi Kivity | qemu_put_8s(f, &s->vga.msr); |
3039 | 4e12cd94 | Avi Kivity | qemu_put_8s(f, &s->vga.fcr); |
3040 | 4e12cd94 | Avi Kivity | qemu_put_8s(f, &s->vga.st00); |
3041 | 4e12cd94 | Avi Kivity | qemu_put_8s(f, &s->vga.st01); |
3042 | 4e12cd94 | Avi Kivity | |
3043 | 4e12cd94 | Avi Kivity | qemu_put_8s(f, &s->vga.dac_state); |
3044 | 4e12cd94 | Avi Kivity | qemu_put_8s(f, &s->vga.dac_sub_index); |
3045 | 4e12cd94 | Avi Kivity | qemu_put_8s(f, &s->vga.dac_read_index); |
3046 | 4e12cd94 | Avi Kivity | qemu_put_8s(f, &s->vga.dac_write_index); |
3047 | 4e12cd94 | Avi Kivity | qemu_put_buffer(f, s->vga.dac_cache, 3);
|
3048 | 4e12cd94 | Avi Kivity | qemu_put_buffer(f, s->vga.palette, 768);
|
3049 | 4e12cd94 | Avi Kivity | |
3050 | 4e12cd94 | Avi Kivity | qemu_put_be32(f, s->vga.bank_offset); |
3051 | 2c6ab832 | bellard | |
3052 | 2c6ab832 | bellard | qemu_put_8s(f, &s->cirrus_hidden_dac_lockindex); |
3053 | 2c6ab832 | bellard | qemu_put_8s(f, &s->cirrus_hidden_dac_data); |
3054 | 2c6ab832 | bellard | |
3055 | 2c6ab832 | bellard | qemu_put_be32s(f, &s->hw_cursor_x); |
3056 | 2c6ab832 | bellard | qemu_put_be32s(f, &s->hw_cursor_y); |
3057 | 2c6ab832 | bellard | /* XXX: we do not save the bitblt state - we assume we do not save
|
3058 | 2c6ab832 | bellard | the state when the blitter is active */
|
3059 | 2c6ab832 | bellard | } |
3060 | 2c6ab832 | bellard | |
3061 | 2c6ab832 | bellard | static int cirrus_vga_load(QEMUFile *f, void *opaque, int version_id) |
3062 | 2c6ab832 | bellard | { |
3063 | 2c6ab832 | bellard | CirrusVGAState *s = opaque; |
3064 | d2269f6f | bellard | int ret;
|
3065 | 2c6ab832 | bellard | |
3066 | d2269f6f | bellard | if (version_id > 2) |
3067 | 2c6ab832 | bellard | return -EINVAL;
|
3068 | 2c6ab832 | bellard | |
3069 | 4e12cd94 | Avi Kivity | if (s->vga.pci_dev && version_id >= 2) { |
3070 | 4e12cd94 | Avi Kivity | ret = pci_device_load(s->vga.pci_dev, f); |
3071 | d2269f6f | bellard | if (ret < 0) |
3072 | d2269f6f | bellard | return ret;
|
3073 | d2269f6f | bellard | } |
3074 | d2269f6f | bellard | |
3075 | 4e12cd94 | Avi Kivity | qemu_get_be32s(f, &s->vga.latch); |
3076 | 4e12cd94 | Avi Kivity | qemu_get_8s(f, &s->vga.sr_index); |
3077 | 4e12cd94 | Avi Kivity | qemu_get_buffer(f, s->vga.sr, 256);
|
3078 | 4e12cd94 | Avi Kivity | qemu_get_8s(f, &s->vga.gr_index); |
3079 | 2c6ab832 | bellard | qemu_get_8s(f, &s->cirrus_shadow_gr0); |
3080 | 2c6ab832 | bellard | qemu_get_8s(f, &s->cirrus_shadow_gr1); |
3081 | 4e12cd94 | Avi Kivity | s->vga.gr[0x00] = s->cirrus_shadow_gr0 & 0x0f; |
3082 | 4e12cd94 | Avi Kivity | s->vga.gr[0x01] = s->cirrus_shadow_gr1 & 0x0f; |
3083 | 4e12cd94 | Avi Kivity | qemu_get_buffer(f, s->vga.gr + 2, 254); |
3084 | 4e12cd94 | Avi Kivity | qemu_get_8s(f, &s->vga.ar_index); |
3085 | 4e12cd94 | Avi Kivity | qemu_get_buffer(f, s->vga.ar, 21);
|
3086 | 4e12cd94 | Avi Kivity | s->vga.ar_flip_flop=qemu_get_be32(f); |
3087 | 4e12cd94 | Avi Kivity | qemu_get_8s(f, &s->vga.cr_index); |
3088 | 4e12cd94 | Avi Kivity | qemu_get_buffer(f, s->vga.cr, 256);
|
3089 | 4e12cd94 | Avi Kivity | qemu_get_8s(f, &s->vga.msr); |
3090 | 4e12cd94 | Avi Kivity | qemu_get_8s(f, &s->vga.fcr); |
3091 | 4e12cd94 | Avi Kivity | qemu_get_8s(f, &s->vga.st00); |
3092 | 4e12cd94 | Avi Kivity | qemu_get_8s(f, &s->vga.st01); |
3093 | 4e12cd94 | Avi Kivity | |
3094 | 4e12cd94 | Avi Kivity | qemu_get_8s(f, &s->vga.dac_state); |
3095 | 4e12cd94 | Avi Kivity | qemu_get_8s(f, &s->vga.dac_sub_index); |
3096 | 4e12cd94 | Avi Kivity | qemu_get_8s(f, &s->vga.dac_read_index); |
3097 | 4e12cd94 | Avi Kivity | qemu_get_8s(f, &s->vga.dac_write_index); |
3098 | 4e12cd94 | Avi Kivity | qemu_get_buffer(f, s->vga.dac_cache, 3);
|
3099 | 4e12cd94 | Avi Kivity | qemu_get_buffer(f, s->vga.palette, 768);
|
3100 | 4e12cd94 | Avi Kivity | |
3101 | 4e12cd94 | Avi Kivity | s->vga.bank_offset = qemu_get_be32(f); |
3102 | 2c6ab832 | bellard | |
3103 | 2c6ab832 | bellard | qemu_get_8s(f, &s->cirrus_hidden_dac_lockindex); |
3104 | 2c6ab832 | bellard | qemu_get_8s(f, &s->cirrus_hidden_dac_data); |
3105 | 2c6ab832 | bellard | |
3106 | 2c6ab832 | bellard | qemu_get_be32s(f, &s->hw_cursor_x); |
3107 | 2c6ab832 | bellard | qemu_get_be32s(f, &s->hw_cursor_y); |
3108 | 2c6ab832 | bellard | |
3109 | 2bec46dc | aliguori | cirrus_update_memory_access(s); |
3110 | 2c6ab832 | bellard | /* force refresh */
|
3111 | 4e12cd94 | Avi Kivity | s->vga.graphic_mode = -1;
|
3112 | 2c6ab832 | bellard | cirrus_update_bank_ptr(s, 0);
|
3113 | 2c6ab832 | bellard | cirrus_update_bank_ptr(s, 1);
|
3114 | 2c6ab832 | bellard | return 0; |
3115 | 2c6ab832 | bellard | } |
3116 | 2c6ab832 | bellard | |
3117 | e36f36e1 | bellard | /***************************************
|
3118 | e36f36e1 | bellard | *
|
3119 | e6e5ad80 | bellard | * initialize
|
3120 | e6e5ad80 | bellard | *
|
3121 | e6e5ad80 | bellard | ***************************************/
|
3122 | e6e5ad80 | bellard | |
3123 | 4abc796d | blueswir1 | static void cirrus_reset(void *opaque) |
3124 | e6e5ad80 | bellard | { |
3125 | 4abc796d | blueswir1 | CirrusVGAState *s = opaque; |
3126 | e6e5ad80 | bellard | |
3127 | 4abc796d | blueswir1 | vga_reset(s); |
3128 | ee50c6bc | aliguori | unmap_linear_vram(s); |
3129 | 4e12cd94 | Avi Kivity | s->vga.sr[0x06] = 0x0f; |
3130 | 4abc796d | blueswir1 | if (s->device_id == CIRRUS_ID_CLGD5446) {
|
3131 | 78e127ef | bellard | /* 4MB 64 bit memory config, always PCI */
|
3132 | 4e12cd94 | Avi Kivity | s->vga.sr[0x1F] = 0x2d; // MemClock |
3133 | 4e12cd94 | Avi Kivity | s->vga.gr[0x18] = 0x0f; // fastest memory configuration |
3134 | 4e12cd94 | Avi Kivity | s->vga.sr[0x0f] = 0x98; |
3135 | 4e12cd94 | Avi Kivity | s->vga.sr[0x17] = 0x20; |
3136 | 4e12cd94 | Avi Kivity | s->vga.sr[0x15] = 0x04; /* memory size, 3=2MB, 4=4MB */ |
3137 | 78e127ef | bellard | } else {
|
3138 | 4e12cd94 | Avi Kivity | s->vga.sr[0x1F] = 0x22; // MemClock |
3139 | 4e12cd94 | Avi Kivity | s->vga.sr[0x0F] = CIRRUS_MEMSIZE_2M;
|
3140 | 4e12cd94 | Avi Kivity | s->vga.sr[0x17] = s->bustype;
|
3141 | 4e12cd94 | Avi Kivity | s->vga.sr[0x15] = 0x03; /* memory size, 3=2MB, 4=4MB */ |
3142 | 78e127ef | bellard | } |
3143 | 4e12cd94 | Avi Kivity | s->vga.cr[0x27] = s->device_id;
|
3144 | e6e5ad80 | bellard | |
3145 | 78e127ef | bellard | /* Win2K seems to assume that the pattern buffer is at 0xff
|
3146 | 78e127ef | bellard | initially ! */
|
3147 | 4e12cd94 | Avi Kivity | memset(s->vga.vram_ptr, 0xff, s->real_vram_size);
|
3148 | 78e127ef | bellard | |
3149 | e6e5ad80 | bellard | s->cirrus_hidden_dac_lockindex = 5;
|
3150 | e6e5ad80 | bellard | s->cirrus_hidden_dac_data = 0;
|
3151 | 4abc796d | blueswir1 | } |
3152 | 4abc796d | blueswir1 | |
3153 | 4abc796d | blueswir1 | static void cirrus_init_common(CirrusVGAState * s, int device_id, int is_pci) |
3154 | 4abc796d | blueswir1 | { |
3155 | 4abc796d | blueswir1 | int i;
|
3156 | 4abc796d | blueswir1 | static int inited; |
3157 | 4abc796d | blueswir1 | |
3158 | 4abc796d | blueswir1 | if (!inited) {
|
3159 | 4abc796d | blueswir1 | inited = 1;
|
3160 | 4abc796d | blueswir1 | for(i = 0;i < 256; i++) |
3161 | 4abc796d | blueswir1 | rop_to_index[i] = CIRRUS_ROP_NOP_INDEX; /* nop rop */
|
3162 | 4abc796d | blueswir1 | rop_to_index[CIRRUS_ROP_0] = 0;
|
3163 | 4abc796d | blueswir1 | rop_to_index[CIRRUS_ROP_SRC_AND_DST] = 1;
|
3164 | 4abc796d | blueswir1 | rop_to_index[CIRRUS_ROP_NOP] = 2;
|
3165 | 4abc796d | blueswir1 | rop_to_index[CIRRUS_ROP_SRC_AND_NOTDST] = 3;
|
3166 | 4abc796d | blueswir1 | rop_to_index[CIRRUS_ROP_NOTDST] = 4;
|
3167 | 4abc796d | blueswir1 | rop_to_index[CIRRUS_ROP_SRC] = 5;
|
3168 | 4abc796d | blueswir1 | rop_to_index[CIRRUS_ROP_1] = 6;
|
3169 | 4abc796d | blueswir1 | rop_to_index[CIRRUS_ROP_NOTSRC_AND_DST] = 7;
|
3170 | 4abc796d | blueswir1 | rop_to_index[CIRRUS_ROP_SRC_XOR_DST] = 8;
|
3171 | 4abc796d | blueswir1 | rop_to_index[CIRRUS_ROP_SRC_OR_DST] = 9;
|
3172 | 4abc796d | blueswir1 | rop_to_index[CIRRUS_ROP_NOTSRC_OR_NOTDST] = 10;
|
3173 | 4abc796d | blueswir1 | rop_to_index[CIRRUS_ROP_SRC_NOTXOR_DST] = 11;
|
3174 | 4abc796d | blueswir1 | rop_to_index[CIRRUS_ROP_SRC_OR_NOTDST] = 12;
|
3175 | 4abc796d | blueswir1 | rop_to_index[CIRRUS_ROP_NOTSRC] = 13;
|
3176 | 4abc796d | blueswir1 | rop_to_index[CIRRUS_ROP_NOTSRC_OR_DST] = 14;
|
3177 | 4abc796d | blueswir1 | rop_to_index[CIRRUS_ROP_NOTSRC_AND_NOTDST] = 15;
|
3178 | 4abc796d | blueswir1 | s->device_id = device_id; |
3179 | 4abc796d | blueswir1 | if (is_pci)
|
3180 | 4abc796d | blueswir1 | s->bustype = CIRRUS_BUSTYPE_PCI; |
3181 | 4abc796d | blueswir1 | else
|
3182 | 4abc796d | blueswir1 | s->bustype = CIRRUS_BUSTYPE_ISA; |
3183 | 4abc796d | blueswir1 | } |
3184 | 4abc796d | blueswir1 | |
3185 | 4abc796d | blueswir1 | register_ioport_write(0x3c0, 16, 1, vga_ioport_write, s); |
3186 | 4abc796d | blueswir1 | |
3187 | 4abc796d | blueswir1 | register_ioport_write(0x3b4, 2, 1, vga_ioport_write, s); |
3188 | 4abc796d | blueswir1 | register_ioport_write(0x3d4, 2, 1, vga_ioport_write, s); |
3189 | 4abc796d | blueswir1 | register_ioport_write(0x3ba, 1, 1, vga_ioport_write, s); |
3190 | 4abc796d | blueswir1 | register_ioport_write(0x3da, 1, 1, vga_ioport_write, s); |
3191 | 4abc796d | blueswir1 | |
3192 | 4abc796d | blueswir1 | register_ioport_read(0x3c0, 16, 1, vga_ioport_read, s); |
3193 | 4abc796d | blueswir1 | |
3194 | 4abc796d | blueswir1 | register_ioport_read(0x3b4, 2, 1, vga_ioport_read, s); |
3195 | 4abc796d | blueswir1 | register_ioport_read(0x3d4, 2, 1, vga_ioport_read, s); |
3196 | 4abc796d | blueswir1 | register_ioport_read(0x3ba, 1, 1, vga_ioport_read, s); |
3197 | 4abc796d | blueswir1 | register_ioport_read(0x3da, 1, 1, vga_ioport_read, s); |
3198 | 4abc796d | blueswir1 | |
3199 | 4e12cd94 | Avi Kivity | s->vga.vga_io_memory = cpu_register_io_memory(0, cirrus_vga_mem_read,
|
3200 | 4e12cd94 | Avi Kivity | cirrus_vga_mem_write, s); |
3201 | 4abc796d | blueswir1 | cpu_register_physical_memory(isa_mem_base + 0x000a0000, 0x20000, |
3202 | 4e12cd94 | Avi Kivity | s->vga.vga_io_memory); |
3203 | 4abc796d | blueswir1 | qemu_register_coalesced_mmio(isa_mem_base + 0x000a0000, 0x20000); |
3204 | 2c6ab832 | bellard | |
3205 | fefe54e3 | aliguori | /* I/O handler for LFB */
|
3206 | fefe54e3 | aliguori | s->cirrus_linear_io_addr = |
3207 | fefe54e3 | aliguori | cpu_register_io_memory(0, cirrus_linear_read, cirrus_linear_write, s);
|
3208 | fefe54e3 | aliguori | |
3209 | fefe54e3 | aliguori | /* I/O handler for LFB */
|
3210 | fefe54e3 | aliguori | s->cirrus_linear_bitblt_io_addr = |
3211 | fefe54e3 | aliguori | cpu_register_io_memory(0, cirrus_linear_bitblt_read,
|
3212 | fefe54e3 | aliguori | cirrus_linear_bitblt_write, s); |
3213 | fefe54e3 | aliguori | |
3214 | fefe54e3 | aliguori | /* I/O handler for memory-mapped I/O */
|
3215 | fefe54e3 | aliguori | s->cirrus_mmio_io_addr = |
3216 | fefe54e3 | aliguori | cpu_register_io_memory(0, cirrus_mmio_read, cirrus_mmio_write, s);
|
3217 | fefe54e3 | aliguori | |
3218 | fefe54e3 | aliguori | s->real_vram_size = |
3219 | fefe54e3 | aliguori | (s->device_id == CIRRUS_ID_CLGD5446) ? 4096 * 1024 : 2048 * 1024; |
3220 | fefe54e3 | aliguori | |
3221 | 4e12cd94 | Avi Kivity | /* XXX: s->vga.vram_size must be a power of two */
|
3222 | fefe54e3 | aliguori | s->cirrus_addr_mask = s->real_vram_size - 1;
|
3223 | fefe54e3 | aliguori | s->linear_mmio_mask = s->real_vram_size - 256;
|
3224 | fefe54e3 | aliguori | |
3225 | 4e12cd94 | Avi Kivity | s->vga.get_bpp = cirrus_get_bpp; |
3226 | 4e12cd94 | Avi Kivity | s->vga.get_offsets = cirrus_get_offsets; |
3227 | 4e12cd94 | Avi Kivity | s->vga.get_resolution = cirrus_get_resolution; |
3228 | 4e12cd94 | Avi Kivity | s->vga.cursor_invalidate = cirrus_cursor_invalidate; |
3229 | 4e12cd94 | Avi Kivity | s->vga.cursor_draw_line = cirrus_cursor_draw_line; |
3230 | fefe54e3 | aliguori | |
3231 | 4abc796d | blueswir1 | qemu_register_reset(cirrus_reset, s); |
3232 | 4abc796d | blueswir1 | cirrus_reset(s); |
3233 | d2269f6f | bellard | register_savevm("cirrus_vga", 0, 2, cirrus_vga_save, cirrus_vga_load, s); |
3234 | e6e5ad80 | bellard | } |
3235 | e6e5ad80 | bellard | |
3236 | e6e5ad80 | bellard | /***************************************
|
3237 | e6e5ad80 | bellard | *
|
3238 | e6e5ad80 | bellard | * ISA bus support
|
3239 | e6e5ad80 | bellard | *
|
3240 | e6e5ad80 | bellard | ***************************************/
|
3241 | e6e5ad80 | bellard | |
3242 | b584726d | pbrook | void isa_cirrus_vga_init(int vga_ram_size) |
3243 | e6e5ad80 | bellard | { |
3244 | e6e5ad80 | bellard | CirrusVGAState *s; |
3245 | e6e5ad80 | bellard | |
3246 | e6e5ad80 | bellard | s = qemu_mallocz(sizeof(CirrusVGAState));
|
3247 | 3b46e624 | ths | |
3248 | 4e12cd94 | Avi Kivity | vga_common_init(&s->vga, vga_ram_size); |
3249 | 78e127ef | bellard | cirrus_init_common(s, CIRRUS_ID_CLGD5430, 0);
|
3250 | 4e12cd94 | Avi Kivity | s->vga.ds = graphic_console_init(s->vga.update, s->vga.invalidate, |
3251 | 4e12cd94 | Avi Kivity | s->vga.screen_dump, s->vga.text_update, |
3252 | 4e12cd94 | Avi Kivity | &s->vga); |
3253 | e6e5ad80 | bellard | /* XXX ISA-LFB support */
|
3254 | e6e5ad80 | bellard | } |
3255 | e6e5ad80 | bellard | |
3256 | e6e5ad80 | bellard | /***************************************
|
3257 | e6e5ad80 | bellard | *
|
3258 | e6e5ad80 | bellard | * PCI bus support
|
3259 | e6e5ad80 | bellard | *
|
3260 | e6e5ad80 | bellard | ***************************************/
|
3261 | e6e5ad80 | bellard | |
3262 | e6e5ad80 | bellard | static void cirrus_pci_lfb_map(PCIDevice *d, int region_num, |
3263 | e6e5ad80 | bellard | uint32_t addr, uint32_t size, int type)
|
3264 | e6e5ad80 | bellard | { |
3265 | e6e5ad80 | bellard | CirrusVGAState *s = &((PCICirrusVGAState *)d)->cirrus_vga; |
3266 | e6e5ad80 | bellard | |
3267 | a5082316 | bellard | /* XXX: add byte swapping apertures */
|
3268 | 4e12cd94 | Avi Kivity | cpu_register_physical_memory(addr, s->vga.vram_size, |
3269 | e6e5ad80 | bellard | s->cirrus_linear_io_addr); |
3270 | a5082316 | bellard | cpu_register_physical_memory(addr + 0x1000000, 0x400000, |
3271 | a5082316 | bellard | s->cirrus_linear_bitblt_io_addr); |
3272 | 2bec46dc | aliguori | |
3273 | 4e12cd94 | Avi Kivity | s->vga.map_addr = s->vga.map_end = 0;
|
3274 | 4e12cd94 | Avi Kivity | s->vga.lfb_addr = addr & TARGET_PAGE_MASK; |
3275 | 4e12cd94 | Avi Kivity | s->vga.lfb_end = ((addr + VGA_RAM_SIZE) + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
|
3276 | 2bec46dc | aliguori | /* account for overflow */
|
3277 | 4e12cd94 | Avi Kivity | if (s->vga.lfb_end < addr + VGA_RAM_SIZE)
|
3278 | 4e12cd94 | Avi Kivity | s->vga.lfb_end = addr + VGA_RAM_SIZE; |
3279 | ba7349cd | aliguori | |
3280 | 4e12cd94 | Avi Kivity | vga_dirty_log_start(&s->vga); |
3281 | e6e5ad80 | bellard | } |
3282 | e6e5ad80 | bellard | |
3283 | e6e5ad80 | bellard | static void cirrus_pci_mmio_map(PCIDevice *d, int region_num, |
3284 | e6e5ad80 | bellard | uint32_t addr, uint32_t size, int type)
|
3285 | e6e5ad80 | bellard | { |
3286 | e6e5ad80 | bellard | CirrusVGAState *s = &((PCICirrusVGAState *)d)->cirrus_vga; |
3287 | e6e5ad80 | bellard | |
3288 | e6e5ad80 | bellard | cpu_register_physical_memory(addr, CIRRUS_PNPMMIO_SIZE, |
3289 | e6e5ad80 | bellard | s->cirrus_mmio_io_addr); |
3290 | e6e5ad80 | bellard | } |
3291 | e6e5ad80 | bellard | |
3292 | ba7349cd | aliguori | static void pci_cirrus_write_config(PCIDevice *d, |
3293 | ba7349cd | aliguori | uint32_t address, uint32_t val, int len)
|
3294 | ba7349cd | aliguori | { |
3295 | ba7349cd | aliguori | PCICirrusVGAState *pvs = container_of(d, PCICirrusVGAState, dev); |
3296 | ba7349cd | aliguori | CirrusVGAState *s = &pvs->cirrus_vga; |
3297 | ba7349cd | aliguori | |
3298 | ba7349cd | aliguori | pci_default_write_config(d, address, val, len); |
3299 | 4e12cd94 | Avi Kivity | if (s->vga.map_addr && pvs->dev.io_regions[0].addr == -1) |
3300 | 4e12cd94 | Avi Kivity | s->vga.map_addr = 0;
|
3301 | ba7349cd | aliguori | cirrus_update_memory_access(s); |
3302 | ba7349cd | aliguori | } |
3303 | ba7349cd | aliguori | |
3304 | b584726d | pbrook | void pci_cirrus_vga_init(PCIBus *bus, int vga_ram_size) |
3305 | e6e5ad80 | bellard | { |
3306 | e6e5ad80 | bellard | PCICirrusVGAState *d; |
3307 | e6e5ad80 | bellard | uint8_t *pci_conf; |
3308 | e6e5ad80 | bellard | CirrusVGAState *s; |
3309 | 20ba3ae1 | bellard | int device_id;
|
3310 | 3b46e624 | ths | |
3311 | 20ba3ae1 | bellard | device_id = CIRRUS_ID_CLGD5446; |
3312 | e6e5ad80 | bellard | |
3313 | e6e5ad80 | bellard | /* setup PCI configuration registers */
|
3314 | 5fafdf24 | ths | d = (PCICirrusVGAState *)pci_register_device(bus, "Cirrus VGA",
|
3315 | 5fafdf24 | ths | sizeof(PCICirrusVGAState),
|
3316 | ba7349cd | aliguori | -1, NULL, pci_cirrus_write_config); |
3317 | e6e5ad80 | bellard | pci_conf = d->dev.config; |
3318 | deb54399 | aliguori | pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_CIRRUS); |
3319 | deb54399 | aliguori | pci_config_set_device_id(pci_conf, device_id); |
3320 | e6e5ad80 | bellard | pci_conf[0x04] = PCI_COMMAND_IOACCESS | PCI_COMMAND_MEMACCESS;
|
3321 | 173a543b | blueswir1 | pci_config_set_class(pci_conf, PCI_CLASS_DISPLAY_VGA); |
3322 | 6407f373 | Isaku Yamahata | pci_conf[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; |
3323 | e6e5ad80 | bellard | |
3324 | e6e5ad80 | bellard | /* setup VGA */
|
3325 | e6e5ad80 | bellard | s = &d->cirrus_vga; |
3326 | 4e12cd94 | Avi Kivity | vga_common_init(&s->vga, vga_ram_size); |
3327 | 78e127ef | bellard | cirrus_init_common(s, device_id, 1);
|
3328 | d34cab9f | ths | |
3329 | 4e12cd94 | Avi Kivity | s->vga.ds = graphic_console_init(s->vga.update, s->vga.invalidate, |
3330 | 4e12cd94 | Avi Kivity | s->vga.screen_dump, s->vga.text_update, |
3331 | 4e12cd94 | Avi Kivity | &s->vga); |
3332 | d34cab9f | ths | |
3333 | 4e12cd94 | Avi Kivity | s->vga.pci_dev = (PCIDevice *)d; |
3334 | e6e5ad80 | bellard | |
3335 | e6e5ad80 | bellard | /* setup memory space */
|
3336 | e6e5ad80 | bellard | /* memory #0 LFB */
|
3337 | e6e5ad80 | bellard | /* memory #1 memory-mapped I/O */
|
3338 | 4e12cd94 | Avi Kivity | /* XXX: s->vga.vram_size must be a power of two */
|
3339 | a5082316 | bellard | pci_register_io_region((PCIDevice *)d, 0, 0x2000000, |
3340 | a21ae81d | bellard | PCI_ADDRESS_SPACE_MEM_PREFETCH, cirrus_pci_lfb_map); |
3341 | 20ba3ae1 | bellard | if (device_id == CIRRUS_ID_CLGD5446) {
|
3342 | a21ae81d | bellard | pci_register_io_region((PCIDevice *)d, 1, CIRRUS_PNPMMIO_SIZE,
|
3343 | a21ae81d | bellard | PCI_ADDRESS_SPACE_MEM, cirrus_pci_mmio_map); |
3344 | a21ae81d | bellard | } |
3345 | e6e5ad80 | bellard | /* XXX: ROM BIOS */
|
3346 | e6e5ad80 | bellard | } |