Statistics
| Branch: | Revision:

root / target-mips / cpu.h @ 4e9f8537

History | View | Annotate | Download (15.4 kB)

1 6af0bf9c bellard
#if !defined (__MIPS_CPU_H__)
2 6af0bf9c bellard
#define __MIPS_CPU_H__
3 6af0bf9c bellard
4 4ad40f36 bellard
#define TARGET_HAS_ICE 1
5 4ad40f36 bellard
6 9042c0e2 ths
#define ELF_MACHINE        EM_MIPS
7 9042c0e2 ths
8 c5d6edc3 bellard
#include "config.h"
9 6af0bf9c bellard
#include "mips-defs.h"
10 6af0bf9c bellard
#include "cpu-defs.h"
11 6af0bf9c bellard
#include "softfloat.h"
12 6af0bf9c bellard
13 fdbb4691 bellard
// uint_fast8_t and uint_fast16_t not in <sys/int_types.h>
14 fdbb4691 bellard
// XXX: move that elsewhere
15 36bb244b ths
#if defined(HOST_SOLARIS) && HOST_SOLARIS < 10
16 fdbb4691 bellard
typedef unsigned char           uint_fast8_t;
17 fdbb4691 bellard
typedef unsigned int            uint_fast16_t;
18 fdbb4691 bellard
#endif
19 fdbb4691 bellard
20 ead9360e ths
struct CPUMIPSState;
21 6af0bf9c bellard
22 29929e34 ths
typedef struct r4k_tlb_t r4k_tlb_t;
23 29929e34 ths
struct r4k_tlb_t {
24 6af0bf9c bellard
    target_ulong VPN;
25 9c2149c8 ths
    uint32_t PageMask;
26 98c1b82b pbrook
    uint_fast8_t ASID;
27 98c1b82b pbrook
    uint_fast16_t G:1;
28 98c1b82b pbrook
    uint_fast16_t C0:3;
29 98c1b82b pbrook
    uint_fast16_t C1:3;
30 98c1b82b pbrook
    uint_fast16_t V0:1;
31 98c1b82b pbrook
    uint_fast16_t V1:1;
32 98c1b82b pbrook
    uint_fast16_t D0:1;
33 98c1b82b pbrook
    uint_fast16_t D1:1;
34 6af0bf9c bellard
    target_ulong PFN[2];
35 6af0bf9c bellard
};
36 6af0bf9c bellard
37 ead9360e ths
typedef struct CPUMIPSTLBContext CPUMIPSTLBContext;
38 ead9360e ths
struct CPUMIPSTLBContext {
39 ead9360e ths
    uint32_t nb_tlb;
40 ead9360e ths
    uint32_t tlb_in_use;
41 ead9360e ths
    int (*map_address) (struct CPUMIPSState *env, target_ulong *physical, int *prot, target_ulong address, int rw, int access_type);
42 ead9360e ths
    void (*do_tlbwi) (void);
43 ead9360e ths
    void (*do_tlbwr) (void);
44 ead9360e ths
    void (*do_tlbp) (void);
45 ead9360e ths
    void (*do_tlbr) (void);
46 ead9360e ths
    union {
47 ead9360e ths
        struct {
48 ead9360e ths
            r4k_tlb_t tlb[MIPS_TLB_MAX];
49 ead9360e ths
        } r4k;
50 ead9360e ths
    } mmu;
51 ead9360e ths
};
52 51b2772f ths
53 ead9360e ths
typedef union fpr_t fpr_t;
54 ead9360e ths
union fpr_t {
55 ead9360e ths
    float64  fd;   /* ieee double precision */
56 ead9360e ths
    float32  fs[2];/* ieee single precision */
57 ead9360e ths
    uint64_t d;    /* binary double fixed-point */
58 ead9360e ths
    uint32_t w[2]; /* binary single fixed-point */
59 ead9360e ths
};
60 ead9360e ths
/* define FP_ENDIAN_IDX to access the same location
61 ead9360e ths
 * in the fpr_t union regardless of the host endianess
62 ead9360e ths
 */
63 ead9360e ths
#if defined(WORDS_BIGENDIAN)
64 ead9360e ths
#  define FP_ENDIAN_IDX 1
65 ead9360e ths
#else
66 ead9360e ths
#  define FP_ENDIAN_IDX 0
67 c570fd16 ths
#endif
68 ead9360e ths
69 ead9360e ths
typedef struct CPUMIPSFPUContext CPUMIPSFPUContext;
70 ead9360e ths
struct CPUMIPSFPUContext {
71 6af0bf9c bellard
    /* Floating point registers */
72 f7cfb2a1 ths
    fpr_t fpr[32];
73 6ea83fed bellard
#ifndef USE_HOST_FLOAT_REGS
74 6ea83fed bellard
    fpr_t ft0;
75 6ea83fed bellard
    fpr_t ft1;
76 6ea83fed bellard
    fpr_t ft2;
77 6ea83fed bellard
#endif
78 6ea83fed bellard
    float_status fp_status;
79 5a5012ec ths
    /* fpu implementation/revision register (fir) */
80 6af0bf9c bellard
    uint32_t fcr0;
81 5a5012ec ths
#define FCR0_F64 22
82 5a5012ec ths
#define FCR0_L 21
83 5a5012ec ths
#define FCR0_W 20
84 5a5012ec ths
#define FCR0_3D 19
85 5a5012ec ths
#define FCR0_PS 18
86 5a5012ec ths
#define FCR0_D 17
87 5a5012ec ths
#define FCR0_S 16
88 5a5012ec ths
#define FCR0_PRID 8
89 5a5012ec ths
#define FCR0_REV 0
90 6ea83fed bellard
    /* fcsr */
91 6ea83fed bellard
    uint32_t fcr31;
92 fd4a04eb ths
#define SET_FP_COND(num,env)     do { ((env)->fcr31) |= ((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
93 fd4a04eb ths
#define CLEAR_FP_COND(num,env)   do { ((env)->fcr31) &= ~((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
94 fd4a04eb ths
#define GET_FP_COND(env)         ((((env)->fcr31 >> 24) & 0xfe) | (((env)->fcr31 >> 23) & 0x1))
95 5a5012ec ths
#define GET_FP_CAUSE(reg)        (((reg) >> 12) & 0x3f)
96 5a5012ec ths
#define GET_FP_ENABLE(reg)       (((reg) >>  7) & 0x1f)
97 5a5012ec ths
#define GET_FP_FLAGS(reg)        (((reg) >>  2) & 0x1f)
98 5a5012ec ths
#define SET_FP_CAUSE(reg,v)      do { (reg) = ((reg) & ~(0x3f << 12)) | ((v & 0x3f) << 12); } while(0)
99 5a5012ec ths
#define SET_FP_ENABLE(reg,v)     do { (reg) = ((reg) & ~(0x1f <<  7)) | ((v & 0x1f) << 7); } while(0)
100 5a5012ec ths
#define SET_FP_FLAGS(reg,v)      do { (reg) = ((reg) & ~(0x1f <<  2)) | ((v & 0x1f) << 2); } while(0)
101 5a5012ec ths
#define UPDATE_FP_FLAGS(reg,v)   do { (reg) |= ((v & 0x1f) << 2); } while(0)
102 6ea83fed bellard
#define FP_INEXACT        1
103 6ea83fed bellard
#define FP_UNDERFLOW      2
104 6ea83fed bellard
#define FP_OVERFLOW       4
105 6ea83fed bellard
#define FP_DIV0           8
106 6ea83fed bellard
#define FP_INVALID        16
107 6ea83fed bellard
#define FP_UNIMPLEMENTED  32
108 ead9360e ths
};
109 ead9360e ths
110 ead9360e ths
typedef struct CPUMIPSMVPContext CPUMIPSMVPContext;
111 ead9360e ths
struct CPUMIPSMVPContext {
112 ead9360e ths
    int32_t CP0_MVPControl;
113 ead9360e ths
#define CP0MVPCo_CPA        3
114 ead9360e ths
#define CP0MVPCo_STLB        2
115 ead9360e ths
#define CP0MVPCo_VPC        1
116 ead9360e ths
#define CP0MVPCo_EVP        0
117 ead9360e ths
    int32_t CP0_MVPConf0;
118 ead9360e ths
#define CP0MVPC0_M        31
119 ead9360e ths
#define CP0MVPC0_TLBS        29
120 ead9360e ths
#define CP0MVPC0_GS        28
121 ead9360e ths
#define CP0MVPC0_PCP        27
122 ead9360e ths
#define CP0MVPC0_PTLBE        16
123 ead9360e ths
#define CP0MVPC0_TCA        15
124 ead9360e ths
#define CP0MVPC0_PVPE        10
125 ead9360e ths
#define CP0MVPC0_PTC        0
126 ead9360e ths
    int32_t CP0_MVPConf1;
127 ead9360e ths
#define CP0MVPC1_CIM        31
128 ead9360e ths
#define CP0MVPC1_CIF        30
129 ead9360e ths
#define CP0MVPC1_PCX        20
130 ead9360e ths
#define CP0MVPC1_PCP2        10
131 ead9360e ths
#define CP0MVPC1_PCP1        0
132 ead9360e ths
};
133 ead9360e ths
134 ead9360e ths
typedef struct mips_def_t mips_def_t;
135 ead9360e ths
136 ead9360e ths
#define MIPS_SHADOW_SET_MAX 16
137 ead9360e ths
#define MIPS_TC_MAX 5
138 ead9360e ths
#define MIPS_DSP_ACC 4
139 ead9360e ths
140 ead9360e ths
typedef struct CPUMIPSState CPUMIPSState;
141 ead9360e ths
struct CPUMIPSState {
142 ead9360e ths
    /* General integer registers */
143 ead9360e ths
    target_ulong gpr[32][MIPS_SHADOW_SET_MAX];
144 ead9360e ths
    /* Special registers */
145 ead9360e ths
    target_ulong PC[MIPS_TC_MAX];
146 ead9360e ths
#if TARGET_LONG_BITS > HOST_LONG_BITS
147 ead9360e ths
    target_ulong t0;
148 ead9360e ths
    target_ulong t1;
149 ead9360e ths
    target_ulong t2;
150 ead9360e ths
#endif
151 ead9360e ths
    target_ulong HI[MIPS_DSP_ACC][MIPS_TC_MAX];
152 ead9360e ths
    target_ulong LO[MIPS_DSP_ACC][MIPS_TC_MAX];
153 ead9360e ths
    target_ulong ACX[MIPS_DSP_ACC][MIPS_TC_MAX];
154 ead9360e ths
    target_ulong DSPControl[MIPS_TC_MAX];
155 ead9360e ths
156 ead9360e ths
    CPUMIPSMVPContext *mvp;
157 ead9360e ths
    CPUMIPSTLBContext *tlb;
158 ead9360e ths
    CPUMIPSFPUContext *fpu;
159 ead9360e ths
    uint32_t current_tc;
160 36d23958 ths
161 e034e2c3 ths
    uint32_t SEGBITS;
162 e034e2c3 ths
    target_ulong SEGMask;
163 29929e34 ths
164 9c2149c8 ths
    int32_t CP0_Index;
165 ead9360e ths
    /* CP0_MVP* are per MVP registers. */
166 9c2149c8 ths
    int32_t CP0_Random;
167 ead9360e ths
    int32_t CP0_VPEControl;
168 ead9360e ths
#define CP0VPECo_YSI        21
169 ead9360e ths
#define CP0VPECo_GSI        20
170 ead9360e ths
#define CP0VPECo_EXCPT        16
171 ead9360e ths
#define CP0VPECo_TE        15
172 ead9360e ths
#define CP0VPECo_TargTC        0
173 ead9360e ths
    int32_t CP0_VPEConf0;
174 ead9360e ths
#define CP0VPEC0_M        31
175 ead9360e ths
#define CP0VPEC0_XTC        21
176 ead9360e ths
#define CP0VPEC0_TCS        19
177 ead9360e ths
#define CP0VPEC0_SCS        18
178 ead9360e ths
#define CP0VPEC0_DSC        17
179 ead9360e ths
#define CP0VPEC0_ICS        16
180 ead9360e ths
#define CP0VPEC0_MVP        1
181 ead9360e ths
#define CP0VPEC0_VPA        0
182 ead9360e ths
    int32_t CP0_VPEConf1;
183 ead9360e ths
#define CP0VPEC1_NCX        20
184 ead9360e ths
#define CP0VPEC1_NCP2        10
185 ead9360e ths
#define CP0VPEC1_NCP1        0
186 ead9360e ths
    target_ulong CP0_YQMask;
187 ead9360e ths
    target_ulong CP0_VPESchedule;
188 ead9360e ths
    target_ulong CP0_VPEScheFBack;
189 ead9360e ths
    int32_t CP0_VPEOpt;
190 ead9360e ths
#define CP0VPEOpt_IWX7        15
191 ead9360e ths
#define CP0VPEOpt_IWX6        14
192 ead9360e ths
#define CP0VPEOpt_IWX5        13
193 ead9360e ths
#define CP0VPEOpt_IWX4        12
194 ead9360e ths
#define CP0VPEOpt_IWX3        11
195 ead9360e ths
#define CP0VPEOpt_IWX2        10
196 ead9360e ths
#define CP0VPEOpt_IWX1        9
197 ead9360e ths
#define CP0VPEOpt_IWX0        8
198 ead9360e ths
#define CP0VPEOpt_DWX7        7
199 ead9360e ths
#define CP0VPEOpt_DWX6        6
200 ead9360e ths
#define CP0VPEOpt_DWX5        5
201 ead9360e ths
#define CP0VPEOpt_DWX4        4
202 ead9360e ths
#define CP0VPEOpt_DWX3        3
203 ead9360e ths
#define CP0VPEOpt_DWX2        2
204 ead9360e ths
#define CP0VPEOpt_DWX1        1
205 ead9360e ths
#define CP0VPEOpt_DWX0        0
206 9c2149c8 ths
    target_ulong CP0_EntryLo0;
207 ead9360e ths
    int32_t CP0_TCStatus[MIPS_TC_MAX];
208 ead9360e ths
#define CP0TCSt_TCU3        31
209 ead9360e ths
#define CP0TCSt_TCU2        30
210 ead9360e ths
#define CP0TCSt_TCU1        29
211 ead9360e ths
#define CP0TCSt_TCU0        28
212 ead9360e ths
#define CP0TCSt_TMX        27
213 ead9360e ths
#define CP0TCSt_RNST        23
214 ead9360e ths
#define CP0TCSt_TDS        21
215 ead9360e ths
#define CP0TCSt_DT        20
216 ead9360e ths
#define CP0TCSt_DA        15
217 ead9360e ths
#define CP0TCSt_A        13
218 ead9360e ths
#define CP0TCSt_TKSU        11
219 ead9360e ths
#define CP0TCSt_IXMT        10
220 ead9360e ths
#define CP0TCSt_TASID        0
221 ead9360e ths
    int32_t CP0_TCBind[MIPS_TC_MAX];
222 ead9360e ths
#define CP0TCBd_CurTC        21
223 ead9360e ths
#define CP0TCBd_TBE        17
224 ead9360e ths
#define CP0TCBd_CurVPE        0
225 ead9360e ths
    target_ulong CP0_TCHalt[MIPS_TC_MAX];
226 ead9360e ths
    target_ulong CP0_TCContext[MIPS_TC_MAX];
227 ead9360e ths
    target_ulong CP0_TCSchedule[MIPS_TC_MAX];
228 ead9360e ths
    target_ulong CP0_TCScheFBack[MIPS_TC_MAX];
229 9c2149c8 ths
    target_ulong CP0_EntryLo1;
230 9c2149c8 ths
    target_ulong CP0_Context;
231 9c2149c8 ths
    int32_t CP0_PageMask;
232 9c2149c8 ths
    int32_t CP0_PageGrain;
233 9c2149c8 ths
    int32_t CP0_Wired;
234 ead9360e ths
    int32_t CP0_SRSConf0_rw_bitmask;
235 ead9360e ths
    int32_t CP0_SRSConf0;
236 ead9360e ths
#define CP0SRSC0_M        31
237 ead9360e ths
#define CP0SRSC0_SRS3        20
238 ead9360e ths
#define CP0SRSC0_SRS2        10
239 ead9360e ths
#define CP0SRSC0_SRS1        0
240 ead9360e ths
    int32_t CP0_SRSConf1_rw_bitmask;
241 ead9360e ths
    int32_t CP0_SRSConf1;
242 ead9360e ths
#define CP0SRSC1_M        31
243 ead9360e ths
#define CP0SRSC1_SRS6        20
244 ead9360e ths
#define CP0SRSC1_SRS5        10
245 ead9360e ths
#define CP0SRSC1_SRS4        0
246 ead9360e ths
    int32_t CP0_SRSConf2_rw_bitmask;
247 ead9360e ths
    int32_t CP0_SRSConf2;
248 ead9360e ths
#define CP0SRSC2_M        31
249 ead9360e ths
#define CP0SRSC2_SRS9        20
250 ead9360e ths
#define CP0SRSC2_SRS8        10
251 ead9360e ths
#define CP0SRSC2_SRS7        0
252 ead9360e ths
    int32_t CP0_SRSConf3_rw_bitmask;
253 ead9360e ths
    int32_t CP0_SRSConf3;
254 ead9360e ths
#define CP0SRSC3_M        31
255 ead9360e ths
#define CP0SRSC3_SRS12        20
256 ead9360e ths
#define CP0SRSC3_SRS11        10
257 ead9360e ths
#define CP0SRSC3_SRS10        0
258 ead9360e ths
    int32_t CP0_SRSConf4_rw_bitmask;
259 ead9360e ths
    int32_t CP0_SRSConf4;
260 ead9360e ths
#define CP0SRSC4_SRS15        20
261 ead9360e ths
#define CP0SRSC4_SRS14        10
262 ead9360e ths
#define CP0SRSC4_SRS13        0
263 9c2149c8 ths
    int32_t CP0_HWREna;
264 c570fd16 ths
    target_ulong CP0_BadVAddr;
265 9c2149c8 ths
    int32_t CP0_Count;
266 9c2149c8 ths
    target_ulong CP0_EntryHi;
267 9c2149c8 ths
    int32_t CP0_Compare;
268 9c2149c8 ths
    int32_t CP0_Status;
269 6af0bf9c bellard
#define CP0St_CU3   31
270 6af0bf9c bellard
#define CP0St_CU2   30
271 6af0bf9c bellard
#define CP0St_CU1   29
272 6af0bf9c bellard
#define CP0St_CU0   28
273 6af0bf9c bellard
#define CP0St_RP    27
274 6ea83fed bellard
#define CP0St_FR    26
275 6af0bf9c bellard
#define CP0St_RE    25
276 7a387fff ths
#define CP0St_MX    24
277 7a387fff ths
#define CP0St_PX    23
278 6af0bf9c bellard
#define CP0St_BEV   22
279 6af0bf9c bellard
#define CP0St_TS    21
280 6af0bf9c bellard
#define CP0St_SR    20
281 6af0bf9c bellard
#define CP0St_NMI   19
282 6af0bf9c bellard
#define CP0St_IM    8
283 7a387fff ths
#define CP0St_KX    7
284 7a387fff ths
#define CP0St_SX    6
285 7a387fff ths
#define CP0St_UX    5
286 6af0bf9c bellard
#define CP0St_UM    4
287 7a387fff ths
#define CP0St_R0    3
288 6af0bf9c bellard
#define CP0St_ERL   2
289 6af0bf9c bellard
#define CP0St_EXL   1
290 6af0bf9c bellard
#define CP0St_IE    0
291 9c2149c8 ths
    int32_t CP0_IntCtl;
292 ead9360e ths
#define CP0IntCtl_IPTI 29
293 ead9360e ths
#define CP0IntCtl_IPPC1 26
294 ead9360e ths
#define CP0IntCtl_VS 5
295 9c2149c8 ths
    int32_t CP0_SRSCtl;
296 ead9360e ths
#define CP0SRSCtl_HSS 26
297 ead9360e ths
#define CP0SRSCtl_EICSS 18
298 ead9360e ths
#define CP0SRSCtl_ESS 12
299 ead9360e ths
#define CP0SRSCtl_PSS 6
300 ead9360e ths
#define CP0SRSCtl_CSS 0
301 9c2149c8 ths
    int32_t CP0_SRSMap;
302 ead9360e ths
#define CP0SRSMap_SSV7 28
303 ead9360e ths
#define CP0SRSMap_SSV6 24
304 ead9360e ths
#define CP0SRSMap_SSV5 20
305 ead9360e ths
#define CP0SRSMap_SSV4 16
306 ead9360e ths
#define CP0SRSMap_SSV3 12
307 ead9360e ths
#define CP0SRSMap_SSV2 8
308 ead9360e ths
#define CP0SRSMap_SSV1 4
309 ead9360e ths
#define CP0SRSMap_SSV0 0
310 9c2149c8 ths
    int32_t CP0_Cause;
311 7a387fff ths
#define CP0Ca_BD   31
312 7a387fff ths
#define CP0Ca_TI   30
313 7a387fff ths
#define CP0Ca_CE   28
314 7a387fff ths
#define CP0Ca_DC   27
315 7a387fff ths
#define CP0Ca_PCI  26
316 6af0bf9c bellard
#define CP0Ca_IV   23
317 7a387fff ths
#define CP0Ca_WP   22
318 7a387fff ths
#define CP0Ca_IP    8
319 4de9b249 ths
#define CP0Ca_IP_mask 0x0000FF00
320 7a387fff ths
#define CP0Ca_EC    2
321 c570fd16 ths
    target_ulong CP0_EPC;
322 9c2149c8 ths
    int32_t CP0_PRid;
323 b29a0341 ths
    int32_t CP0_EBase;
324 9c2149c8 ths
    int32_t CP0_Config0;
325 6af0bf9c bellard
#define CP0C0_M    31
326 6af0bf9c bellard
#define CP0C0_K23  28
327 6af0bf9c bellard
#define CP0C0_KU   25
328 6af0bf9c bellard
#define CP0C0_MDU  20
329 6af0bf9c bellard
#define CP0C0_MM   17
330 6af0bf9c bellard
#define CP0C0_BM   16
331 6af0bf9c bellard
#define CP0C0_BE   15
332 6af0bf9c bellard
#define CP0C0_AT   13
333 6af0bf9c bellard
#define CP0C0_AR   10
334 6af0bf9c bellard
#define CP0C0_MT   7
335 7a387fff ths
#define CP0C0_VI   3
336 6af0bf9c bellard
#define CP0C0_K0   0
337 9c2149c8 ths
    int32_t CP0_Config1;
338 7a387fff ths
#define CP0C1_M    31
339 6af0bf9c bellard
#define CP0C1_MMU  25
340 6af0bf9c bellard
#define CP0C1_IS   22
341 6af0bf9c bellard
#define CP0C1_IL   19
342 6af0bf9c bellard
#define CP0C1_IA   16
343 6af0bf9c bellard
#define CP0C1_DS   13
344 6af0bf9c bellard
#define CP0C1_DL   10
345 6af0bf9c bellard
#define CP0C1_DA   7
346 7a387fff ths
#define CP0C1_C2   6
347 7a387fff ths
#define CP0C1_MD   5
348 6af0bf9c bellard
#define CP0C1_PC   4
349 6af0bf9c bellard
#define CP0C1_WR   3
350 6af0bf9c bellard
#define CP0C1_CA   2
351 6af0bf9c bellard
#define CP0C1_EP   1
352 6af0bf9c bellard
#define CP0C1_FP   0
353 9c2149c8 ths
    int32_t CP0_Config2;
354 7a387fff ths
#define CP0C2_M    31
355 7a387fff ths
#define CP0C2_TU   28
356 7a387fff ths
#define CP0C2_TS   24
357 7a387fff ths
#define CP0C2_TL   20
358 7a387fff ths
#define CP0C2_TA   16
359 7a387fff ths
#define CP0C2_SU   12
360 7a387fff ths
#define CP0C2_SS   8
361 7a387fff ths
#define CP0C2_SL   4
362 7a387fff ths
#define CP0C2_SA   0
363 9c2149c8 ths
    int32_t CP0_Config3;
364 7a387fff ths
#define CP0C3_M    31
365 7a387fff ths
#define CP0C3_DSPP 10
366 7a387fff ths
#define CP0C3_LPA  7
367 7a387fff ths
#define CP0C3_VEIC 6
368 7a387fff ths
#define CP0C3_VInt 5
369 7a387fff ths
#define CP0C3_SP   4
370 7a387fff ths
#define CP0C3_MT   2
371 7a387fff ths
#define CP0C3_SM   1
372 7a387fff ths
#define CP0C3_TL   0
373 e397ee33 ths
    int32_t CP0_Config6;
374 e397ee33 ths
    int32_t CP0_Config7;
375 ead9360e ths
    /* XXX: Maybe make LLAddr per-TC? */
376 c570fd16 ths
    target_ulong CP0_LLAddr;
377 fd88b6ab ths
    target_ulong CP0_WatchLo[8];
378 fd88b6ab ths
    int32_t CP0_WatchHi[8];
379 9c2149c8 ths
    target_ulong CP0_XContext;
380 9c2149c8 ths
    int32_t CP0_Framemask;
381 9c2149c8 ths
    int32_t CP0_Debug;
382 ead9360e ths
#define CP0DB_DBD  31
383 6af0bf9c bellard
#define CP0DB_DM   30
384 6af0bf9c bellard
#define CP0DB_LSNM 28
385 6af0bf9c bellard
#define CP0DB_Doze 27
386 6af0bf9c bellard
#define CP0DB_Halt 26
387 6af0bf9c bellard
#define CP0DB_CNT  25
388 6af0bf9c bellard
#define CP0DB_IBEP 24
389 6af0bf9c bellard
#define CP0DB_DBEP 21
390 6af0bf9c bellard
#define CP0DB_IEXI 20
391 6af0bf9c bellard
#define CP0DB_VER  15
392 6af0bf9c bellard
#define CP0DB_DEC  10
393 6af0bf9c bellard
#define CP0DB_SSt  8
394 6af0bf9c bellard
#define CP0DB_DINT 5
395 6af0bf9c bellard
#define CP0DB_DIB  4
396 6af0bf9c bellard
#define CP0DB_DDBS 3
397 6af0bf9c bellard
#define CP0DB_DDBL 2
398 6af0bf9c bellard
#define CP0DB_DBp  1
399 6af0bf9c bellard
#define CP0DB_DSS  0
400 ead9360e ths
    int32_t CP0_Debug_tcstatus[MIPS_TC_MAX];
401 c570fd16 ths
    target_ulong CP0_DEPC;
402 9c2149c8 ths
    int32_t CP0_Performance0;
403 9c2149c8 ths
    int32_t CP0_TagLo;
404 9c2149c8 ths
    int32_t CP0_DataLo;
405 9c2149c8 ths
    int32_t CP0_TagHi;
406 9c2149c8 ths
    int32_t CP0_DataHi;
407 c570fd16 ths
    target_ulong CP0_ErrorEPC;
408 9c2149c8 ths
    int32_t CP0_DESAVE;
409 6af0bf9c bellard
    /* Qemu */
410 6af0bf9c bellard
    int interrupt_request;
411 6af0bf9c bellard
    jmp_buf jmp_env;
412 6af0bf9c bellard
    int exception_index;
413 6af0bf9c bellard
    int error_code;
414 6af0bf9c bellard
    int user_mode_only; /* user mode only simulation */
415 6af0bf9c bellard
    uint32_t hflags;    /* CPU State */
416 6af0bf9c bellard
    /* TMASK defines different execution modes */
417 387a8fe5 ths
#define MIPS_HFLAG_TMASK  0x00FF
418 78749ba8 ths
#define MIPS_HFLAG_MODE   0x0007 /* execution modes                    */
419 6af0bf9c bellard
#define MIPS_HFLAG_UM     0x0001 /* user mode                          */
420 5e755519 ths
#define MIPS_HFLAG_DM     0x0002 /* Debug mode                         */
421 5e755519 ths
#define MIPS_HFLAG_SM     0x0004 /* Supervisor mode                    */
422 5e755519 ths
#define MIPS_HFLAG_64     0x0008 /* 64-bit instructions enabled        */
423 387a8fe5 ths
#define MIPS_HFLAG_CP0    0x0010 /* CP0 enabled                        */
424 387a8fe5 ths
#define MIPS_HFLAG_FPU    0x0020 /* FPU enabled                        */
425 387a8fe5 ths
#define MIPS_HFLAG_F64    0x0040 /* 64-bit FPU enabled                 */
426 387a8fe5 ths
#define MIPS_HFLAG_RE     0x0080 /* Reversed endianness                */
427 4ad40f36 bellard
    /* If translation is interrupted between the branch instruction and
428 4ad40f36 bellard
     * the delay slot, record what type of branch it is so that we can
429 4ad40f36 bellard
     * resume translation properly.  It might be possible to reduce
430 4ad40f36 bellard
     * this from three bits to two.  */
431 387a8fe5 ths
#define MIPS_HFLAG_BMASK  0x0700
432 387a8fe5 ths
#define MIPS_HFLAG_B      0x0100 /* Unconditional branch               */
433 387a8fe5 ths
#define MIPS_HFLAG_BC     0x0200 /* Conditional branch                 */
434 387a8fe5 ths
#define MIPS_HFLAG_BL     0x0300 /* Likely branch                      */
435 387a8fe5 ths
#define MIPS_HFLAG_BR     0x0400 /* branch to register (can't link TB) */
436 6af0bf9c bellard
    target_ulong btarget;        /* Jump / branch target               */
437 6af0bf9c bellard
    int bcond;                   /* Branch condition (if needed)       */
438 a316d335 bellard
439 4ad40f36 bellard
    int halted; /* TRUE if the CPU is in suspend state */
440 4ad40f36 bellard
441 7a387fff ths
    int SYNCI_Step; /* Address step size for SYNCI */
442 7a387fff ths
    int CCRes; /* Cycle count resolution/divisor */
443 ead9360e ths
    uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */
444 ead9360e ths
    uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */
445 e189e748 ths
    int insn_flags; /* Supported instruction set */
446 7a387fff ths
447 33ac7f16 ths
#ifdef CONFIG_USER_ONLY
448 6f5b89a0 ths
    target_ulong tls_value;
449 6f5b89a0 ths
#endif
450 6f5b89a0 ths
451 a316d335 bellard
    CPU_COMMON
452 6ae81775 ths
453 6ae81775 ths
    int ram_size;
454 6ae81775 ths
    const char *kernel_filename;
455 6ae81775 ths
    const char *kernel_cmdline;
456 6ae81775 ths
    const char *initrd_filename;
457 6ae81775 ths
458 51b2772f ths
    mips_def_t *cpu_model;
459 33ac7f16 ths
#ifndef CONFIG_USER_ONLY
460 33ac7f16 ths
    void *irq[8];
461 33ac7f16 ths
#endif
462 51b2772f ths
463 6ae81775 ths
    struct QEMUTimer *timer; /* Internal timer */
464 6af0bf9c bellard
};
465 6af0bf9c bellard
466 29929e34 ths
int no_mmu_map_address (CPUMIPSState *env, target_ulong *physical, int *prot,
467 29929e34 ths
                        target_ulong address, int rw, int access_type);
468 29929e34 ths
int fixed_mmu_map_address (CPUMIPSState *env, target_ulong *physical, int *prot,
469 29929e34 ths
                           target_ulong address, int rw, int access_type);
470 29929e34 ths
int r4k_map_address (CPUMIPSState *env, target_ulong *physical, int *prot,
471 29929e34 ths
                     target_ulong address, int rw, int access_type);
472 29929e34 ths
void r4k_do_tlbwi (void);
473 29929e34 ths
void r4k_do_tlbwr (void);
474 29929e34 ths
void r4k_do_tlbp (void);
475 29929e34 ths
void r4k_do_tlbr (void);
476 33d68b5f ths
int mips_find_by_name (const unsigned char *name, mips_def_t **def);
477 33d68b5f ths
void mips_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
478 33d68b5f ths
int cpu_mips_register (CPUMIPSState *env, mips_def_t *def);
479 33d68b5f ths
480 9467d44c ths
#define CPUState CPUMIPSState
481 9467d44c ths
#define cpu_init cpu_mips_init
482 9467d44c ths
#define cpu_exec cpu_mips_exec
483 9467d44c ths
#define cpu_gen_code cpu_mips_gen_code
484 9467d44c ths
#define cpu_signal_handler cpu_mips_signal_handler
485 9467d44c ths
486 6af0bf9c bellard
#include "cpu-all.h"
487 6af0bf9c bellard
488 6af0bf9c bellard
/* Memory access type :
489 6af0bf9c bellard
 * may be needed for precise access rights control and precise exceptions.
490 6af0bf9c bellard
 */
491 6af0bf9c bellard
enum {
492 6af0bf9c bellard
    /* 1 bit to define user level / supervisor access */
493 6af0bf9c bellard
    ACCESS_USER  = 0x00,
494 6af0bf9c bellard
    ACCESS_SUPER = 0x01,
495 6af0bf9c bellard
    /* 1 bit to indicate direction */
496 6af0bf9c bellard
    ACCESS_STORE = 0x02,
497 6af0bf9c bellard
    /* Type of instruction that generated the access */
498 6af0bf9c bellard
    ACCESS_CODE  = 0x10, /* Code fetch access                */
499 6af0bf9c bellard
    ACCESS_INT   = 0x20, /* Integer load/store access        */
500 6af0bf9c bellard
    ACCESS_FLOAT = 0x30, /* floating point load/store access */
501 6af0bf9c bellard
};
502 6af0bf9c bellard
503 6af0bf9c bellard
/* Exceptions */
504 6af0bf9c bellard
enum {
505 6af0bf9c bellard
    EXCP_NONE          = -1,
506 6af0bf9c bellard
    EXCP_RESET         = 0,
507 6af0bf9c bellard
    EXCP_SRESET,
508 6af0bf9c bellard
    EXCP_DSS,
509 6af0bf9c bellard
    EXCP_DINT,
510 6af0bf9c bellard
    EXCP_NMI,
511 6af0bf9c bellard
    EXCP_MCHECK,
512 6af0bf9c bellard
    EXCP_EXT_INTERRUPT,
513 6af0bf9c bellard
    EXCP_DFWATCH,
514 6af0bf9c bellard
    EXCP_DIB, /* 8 */
515 6af0bf9c bellard
    EXCP_IWATCH,
516 6af0bf9c bellard
    EXCP_AdEL,
517 6af0bf9c bellard
    EXCP_AdES,
518 6af0bf9c bellard
    EXCP_TLBF,
519 6af0bf9c bellard
    EXCP_IBE,
520 6af0bf9c bellard
    EXCP_DBp,
521 6af0bf9c bellard
    EXCP_SYSCALL,
522 4ad40f36 bellard
    EXCP_BREAK, /* 16 */
523 4ad40f36 bellard
    EXCP_CpU,
524 6af0bf9c bellard
    EXCP_RI,
525 6af0bf9c bellard
    EXCP_OVERFLOW,
526 6af0bf9c bellard
    EXCP_TRAP,
527 5a5012ec ths
    EXCP_FPE,
528 6af0bf9c bellard
    EXCP_DDBS,
529 6af0bf9c bellard
    EXCP_DWATCH,
530 5a5012ec ths
    EXCP_LAE, /* 24 */
531 5a5012ec ths
    EXCP_SAE,
532 6af0bf9c bellard
    EXCP_LTLBL,
533 6af0bf9c bellard
    EXCP_TLBL,
534 6af0bf9c bellard
    EXCP_TLBS,
535 6af0bf9c bellard
    EXCP_DBE,
536 6af0bf9c bellard
    EXCP_DDBL,
537 ead9360e ths
    EXCP_THREAD,
538 6af0bf9c bellard
    EXCP_MTCP0         = 0x104, /* mtmsr instruction:               */
539 6af0bf9c bellard
                                /* may change privilege level       */
540 6af0bf9c bellard
    EXCP_BRANCH        = 0x108, /* branch instruction               */
541 6af0bf9c bellard
    EXCP_ERET          = 0x10C, /* return from interrupt            */
542 6af0bf9c bellard
    EXCP_SYSCALL_USER  = 0x110, /* System call in user mode only    */
543 6af0bf9c bellard
    EXCP_FLUSH         = 0x109,
544 6af0bf9c bellard
};
545 6af0bf9c bellard
546 6af0bf9c bellard
int cpu_mips_exec(CPUMIPSState *s);
547 6af0bf9c bellard
CPUMIPSState *cpu_mips_init(void);
548 6af0bf9c bellard
uint32_t cpu_mips_get_clock (void);
549 388bb21a ths
int cpu_mips_signal_handler(int host_signum, void *pinfo, void *puc);
550 6af0bf9c bellard
551 6af0bf9c bellard
#endif /* !defined (__MIPS_CPU_H__) */