Statistics
| Branch: | Revision:

root / hw / vmware_vga.c @ 4eccfec4

History | View | Annotate | Download (36.5 kB)

1 d34cab9f ths
/*
2 d34cab9f ths
 * QEMU VMware-SVGA "chipset".
3 d34cab9f ths
 *
4 d34cab9f ths
 * Copyright (c) 2007 Andrzej Zaborowski  <balrog@zabor.org>
5 d34cab9f ths
 *
6 d34cab9f ths
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 d34cab9f ths
 * of this software and associated documentation files (the "Software"), to deal
8 d34cab9f ths
 * in the Software without restriction, including without limitation the rights
9 d34cab9f ths
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 d34cab9f ths
 * copies of the Software, and to permit persons to whom the Software is
11 d34cab9f ths
 * furnished to do so, subject to the following conditions:
12 d34cab9f ths
 *
13 d34cab9f ths
 * The above copyright notice and this permission notice shall be included in
14 d34cab9f ths
 * all copies or substantial portions of the Software.
15 d34cab9f ths
 *
16 d34cab9f ths
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 d34cab9f ths
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 d34cab9f ths
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 d34cab9f ths
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 d34cab9f ths
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 d34cab9f ths
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 d34cab9f ths
 * THE SOFTWARE.
23 d34cab9f ths
 */
24 87ecb68b pbrook
#include "hw.h"
25 b3c3f123 Dave Airlie
#include "loader.h"
26 87ecb68b pbrook
#include "console.h"
27 87ecb68b pbrook
#include "pci.h"
28 18e08a55 Michael S. Tsirkin
#include "vmware_vga.h"
29 d34cab9f ths
30 d34cab9f ths
#define VERBOSE
31 d34cab9f ths
#undef DIRECT_VRAM
32 d34cab9f ths
#define HW_RECT_ACCEL
33 d34cab9f ths
#define HW_FILL_ACCEL
34 d34cab9f ths
#define HW_MOUSE_ACCEL
35 d34cab9f ths
36 d34cab9f ths
# include "vga_int.h"
37 d34cab9f ths
38 d34cab9f ths
struct vmsvga_state_s {
39 4e12cd94 Avi Kivity
    VGACommonState vga;
40 d34cab9f ths
41 d34cab9f ths
    int width;
42 d34cab9f ths
    int height;
43 d34cab9f ths
    int invalidated;
44 d34cab9f ths
    int depth;
45 d34cab9f ths
    int bypp;
46 d34cab9f ths
    int enable;
47 d34cab9f ths
    int config;
48 d34cab9f ths
    struct {
49 d34cab9f ths
        int id;
50 d34cab9f ths
        int x;
51 d34cab9f ths
        int y;
52 d34cab9f ths
        int on;
53 d34cab9f ths
    } cursor;
54 d34cab9f ths
55 c227f099 Anthony Liguori
    target_phys_addr_t vram_base;
56 d34cab9f ths
57 d34cab9f ths
    int index;
58 d34cab9f ths
    int scratch_size;
59 d34cab9f ths
    uint32_t *scratch;
60 d34cab9f ths
    int new_width;
61 d34cab9f ths
    int new_height;
62 d34cab9f ths
    uint32_t guest;
63 d34cab9f ths
    uint32_t svgaid;
64 d34cab9f ths
    uint32_t wred;
65 d34cab9f ths
    uint32_t wgreen;
66 d34cab9f ths
    uint32_t wblue;
67 d34cab9f ths
    int syncing;
68 d34cab9f ths
    int fb_size;
69 d34cab9f ths
70 f351d050 Dave Airlie
    ram_addr_t fifo_offset;
71 f351d050 Dave Airlie
    uint8_t *fifo_ptr;
72 f351d050 Dave Airlie
    unsigned int fifo_size;
73 f351d050 Dave Airlie
    target_phys_addr_t fifo_base;
74 f351d050 Dave Airlie
75 d34cab9f ths
    union {
76 d34cab9f ths
        uint32_t *fifo;
77 d34cab9f ths
        struct __attribute__((__packed__)) {
78 d34cab9f ths
            uint32_t min;
79 d34cab9f ths
            uint32_t max;
80 d34cab9f ths
            uint32_t next_cmd;
81 d34cab9f ths
            uint32_t stop;
82 d34cab9f ths
            /* Add registers here when adding capabilities.  */
83 d34cab9f ths
            uint32_t fifo[0];
84 d34cab9f ths
        } *cmd;
85 d34cab9f ths
    };
86 d34cab9f ths
87 d34cab9f ths
#define REDRAW_FIFO_LEN        512
88 d34cab9f ths
    struct vmsvga_rect_s {
89 d34cab9f ths
        int x, y, w, h;
90 d34cab9f ths
    } redraw_fifo[REDRAW_FIFO_LEN];
91 d34cab9f ths
    int redraw_fifo_first, redraw_fifo_last;
92 d34cab9f ths
};
93 d34cab9f ths
94 d34cab9f ths
struct pci_vmsvga_state_s {
95 d34cab9f ths
    PCIDevice card;
96 d34cab9f ths
    struct vmsvga_state_s chip;
97 d34cab9f ths
};
98 d34cab9f ths
99 d34cab9f ths
#define SVGA_MAGIC                0x900000UL
100 d34cab9f ths
#define SVGA_MAKE_ID(ver)        (SVGA_MAGIC << 8 | (ver))
101 d34cab9f ths
#define SVGA_ID_0                SVGA_MAKE_ID(0)
102 d34cab9f ths
#define SVGA_ID_1                SVGA_MAKE_ID(1)
103 d34cab9f ths
#define SVGA_ID_2                SVGA_MAKE_ID(2)
104 d34cab9f ths
105 d34cab9f ths
#define SVGA_LEGACY_BASE_PORT        0x4560
106 d34cab9f ths
#define SVGA_INDEX_PORT                0x0
107 d34cab9f ths
#define SVGA_VALUE_PORT                0x1
108 d34cab9f ths
#define SVGA_BIOS_PORT                0x2
109 d34cab9f ths
110 d34cab9f ths
#define SVGA_VERSION_2
111 d34cab9f ths
112 d34cab9f ths
#ifdef SVGA_VERSION_2
113 d34cab9f ths
# define SVGA_ID                SVGA_ID_2
114 d34cab9f ths
# define SVGA_IO_BASE                SVGA_LEGACY_BASE_PORT
115 d34cab9f ths
# define SVGA_IO_MUL                1
116 d34cab9f ths
# define SVGA_FIFO_SIZE                0x10000
117 d34cab9f ths
# define SVGA_PCI_DEVICE_ID        PCI_DEVICE_ID_VMWARE_SVGA2
118 d34cab9f ths
#else
119 d34cab9f ths
# define SVGA_ID                SVGA_ID_1
120 d34cab9f ths
# define SVGA_IO_BASE                SVGA_LEGACY_BASE_PORT
121 d34cab9f ths
# define SVGA_IO_MUL                4
122 d34cab9f ths
# define SVGA_FIFO_SIZE                0x10000
123 d34cab9f ths
# define SVGA_PCI_DEVICE_ID        PCI_DEVICE_ID_VMWARE_SVGA
124 d34cab9f ths
#endif
125 d34cab9f ths
126 d34cab9f ths
enum {
127 d34cab9f ths
    /* ID 0, 1 and 2 registers */
128 d34cab9f ths
    SVGA_REG_ID = 0,
129 d34cab9f ths
    SVGA_REG_ENABLE = 1,
130 d34cab9f ths
    SVGA_REG_WIDTH = 2,
131 d34cab9f ths
    SVGA_REG_HEIGHT = 3,
132 d34cab9f ths
    SVGA_REG_MAX_WIDTH = 4,
133 d34cab9f ths
    SVGA_REG_MAX_HEIGHT = 5,
134 d34cab9f ths
    SVGA_REG_DEPTH = 6,
135 d34cab9f ths
    SVGA_REG_BITS_PER_PIXEL = 7,        /* Current bpp in the guest */
136 d34cab9f ths
    SVGA_REG_PSEUDOCOLOR = 8,
137 d34cab9f ths
    SVGA_REG_RED_MASK = 9,
138 d34cab9f ths
    SVGA_REG_GREEN_MASK = 10,
139 d34cab9f ths
    SVGA_REG_BLUE_MASK = 11,
140 d34cab9f ths
    SVGA_REG_BYTES_PER_LINE = 12,
141 d34cab9f ths
    SVGA_REG_FB_START = 13,
142 d34cab9f ths
    SVGA_REG_FB_OFFSET = 14,
143 d34cab9f ths
    SVGA_REG_VRAM_SIZE = 15,
144 d34cab9f ths
    SVGA_REG_FB_SIZE = 16,
145 d34cab9f ths
146 d34cab9f ths
    /* ID 1 and 2 registers */
147 d34cab9f ths
    SVGA_REG_CAPABILITIES = 17,
148 d34cab9f ths
    SVGA_REG_MEM_START = 18,                /* Memory for command FIFO */
149 d34cab9f ths
    SVGA_REG_MEM_SIZE = 19,
150 d34cab9f ths
    SVGA_REG_CONFIG_DONE = 20,                /* Set when memory area configured */
151 d34cab9f ths
    SVGA_REG_SYNC = 21,                        /* Write to force synchronization */
152 d34cab9f ths
    SVGA_REG_BUSY = 22,                        /* Read to check if sync is done */
153 d34cab9f ths
    SVGA_REG_GUEST_ID = 23,                /* Set guest OS identifier */
154 d34cab9f ths
    SVGA_REG_CURSOR_ID = 24,                /* ID of cursor */
155 d34cab9f ths
    SVGA_REG_CURSOR_X = 25,                /* Set cursor X position */
156 d34cab9f ths
    SVGA_REG_CURSOR_Y = 26,                /* Set cursor Y position */
157 d34cab9f ths
    SVGA_REG_CURSOR_ON = 27,                /* Turn cursor on/off */
158 d34cab9f ths
    SVGA_REG_HOST_BITS_PER_PIXEL = 28,        /* Current bpp in the host */
159 d34cab9f ths
    SVGA_REG_SCRATCH_SIZE = 29,                /* Number of scratch registers */
160 d34cab9f ths
    SVGA_REG_MEM_REGS = 30,                /* Number of FIFO registers */
161 d34cab9f ths
    SVGA_REG_NUM_DISPLAYS = 31,                /* Number of guest displays */
162 d34cab9f ths
    SVGA_REG_PITCHLOCK = 32,                /* Fixed pitch for all modes */
163 d34cab9f ths
164 d34cab9f ths
    SVGA_PALETTE_BASE = 1024,                /* Base of SVGA color map */
165 d34cab9f ths
    SVGA_PALETTE_END  = SVGA_PALETTE_BASE + 767,
166 d34cab9f ths
    SVGA_SCRATCH_BASE = SVGA_PALETTE_BASE + 768,
167 d34cab9f ths
};
168 d34cab9f ths
169 d34cab9f ths
#define SVGA_CAP_NONE                        0
170 d34cab9f ths
#define SVGA_CAP_RECT_FILL                (1 << 0)
171 d34cab9f ths
#define SVGA_CAP_RECT_COPY                (1 << 1)
172 d34cab9f ths
#define SVGA_CAP_RECT_PAT_FILL                (1 << 2)
173 d34cab9f ths
#define SVGA_CAP_LEGACY_OFFSCREEN        (1 << 3)
174 d34cab9f ths
#define SVGA_CAP_RASTER_OP                (1 << 4)
175 d34cab9f ths
#define SVGA_CAP_CURSOR                        (1 << 5)
176 d34cab9f ths
#define SVGA_CAP_CURSOR_BYPASS                (1 << 6)
177 d34cab9f ths
#define SVGA_CAP_CURSOR_BYPASS_2        (1 << 7)
178 d34cab9f ths
#define SVGA_CAP_8BIT_EMULATION                (1 << 8)
179 d34cab9f ths
#define SVGA_CAP_ALPHA_CURSOR                (1 << 9)
180 d34cab9f ths
#define SVGA_CAP_GLYPH                        (1 << 10)
181 d34cab9f ths
#define SVGA_CAP_GLYPH_CLIPPING                (1 << 11)
182 d34cab9f ths
#define SVGA_CAP_OFFSCREEN_1                (1 << 12)
183 d34cab9f ths
#define SVGA_CAP_ALPHA_BLEND                (1 << 13)
184 d34cab9f ths
#define SVGA_CAP_3D                        (1 << 14)
185 d34cab9f ths
#define SVGA_CAP_EXTENDED_FIFO                (1 << 15)
186 d34cab9f ths
#define SVGA_CAP_MULTIMON                (1 << 16)
187 d34cab9f ths
#define SVGA_CAP_PITCHLOCK                (1 << 17)
188 d34cab9f ths
189 d34cab9f ths
/*
190 d34cab9f ths
 * FIFO offsets (seen as an array of 32-bit words)
191 d34cab9f ths
 */
192 d34cab9f ths
enum {
193 d34cab9f ths
    /*
194 d34cab9f ths
     * The original defined FIFO offsets
195 d34cab9f ths
     */
196 d34cab9f ths
    SVGA_FIFO_MIN = 0,
197 d34cab9f ths
    SVGA_FIFO_MAX,        /* The distance from MIN to MAX must be at least 10K */
198 d34cab9f ths
    SVGA_FIFO_NEXT_CMD,
199 d34cab9f ths
    SVGA_FIFO_STOP,
200 d34cab9f ths
201 d34cab9f ths
    /*
202 d34cab9f ths
     * Additional offsets added as of SVGA_CAP_EXTENDED_FIFO
203 d34cab9f ths
     */
204 d34cab9f ths
    SVGA_FIFO_CAPABILITIES = 4,
205 d34cab9f ths
    SVGA_FIFO_FLAGS,
206 d34cab9f ths
    SVGA_FIFO_FENCE,
207 d34cab9f ths
    SVGA_FIFO_3D_HWVERSION,
208 d34cab9f ths
    SVGA_FIFO_PITCHLOCK,
209 d34cab9f ths
};
210 d34cab9f ths
211 d34cab9f ths
#define SVGA_FIFO_CAP_NONE                0
212 d34cab9f ths
#define SVGA_FIFO_CAP_FENCE                (1 << 0)
213 d34cab9f ths
#define SVGA_FIFO_CAP_ACCELFRONT        (1 << 1)
214 d34cab9f ths
#define SVGA_FIFO_CAP_PITCHLOCK                (1 << 2)
215 d34cab9f ths
216 d34cab9f ths
#define SVGA_FIFO_FLAG_NONE                0
217 d34cab9f ths
#define SVGA_FIFO_FLAG_ACCELFRONT        (1 << 0)
218 d34cab9f ths
219 d34cab9f ths
/* These values can probably be changed arbitrarily.  */
220 d34cab9f ths
#define SVGA_SCRATCH_SIZE                0x8000
221 d34cab9f ths
#define SVGA_MAX_WIDTH                        2360
222 d34cab9f ths
#define SVGA_MAX_HEIGHT                        1770
223 d34cab9f ths
224 d34cab9f ths
#ifdef VERBOSE
225 d34cab9f ths
# define GUEST_OS_BASE                0x5001
226 d34cab9f ths
static const char *vmsvga_guest_id[] = {
227 f707cfba balrog
    [0x00] = "Dos",
228 f707cfba balrog
    [0x01] = "Windows 3.1",
229 f707cfba balrog
    [0x02] = "Windows 95",
230 f707cfba balrog
    [0x03] = "Windows 98",
231 f707cfba balrog
    [0x04] = "Windows ME",
232 f707cfba balrog
    [0x05] = "Windows NT",
233 f707cfba balrog
    [0x06] = "Windows 2000",
234 f707cfba balrog
    [0x07] = "Linux",
235 f707cfba balrog
    [0x08] = "OS/2",
236 511d2b14 blueswir1
    [0x09] = "an unknown OS",
237 f707cfba balrog
    [0x0a] = "BSD",
238 f707cfba balrog
    [0x0b] = "Whistler",
239 511d2b14 blueswir1
    [0x0c] = "an unknown OS",
240 511d2b14 blueswir1
    [0x0d] = "an unknown OS",
241 511d2b14 blueswir1
    [0x0e] = "an unknown OS",
242 511d2b14 blueswir1
    [0x0f] = "an unknown OS",
243 511d2b14 blueswir1
    [0x10] = "an unknown OS",
244 511d2b14 blueswir1
    [0x11] = "an unknown OS",
245 511d2b14 blueswir1
    [0x12] = "an unknown OS",
246 511d2b14 blueswir1
    [0x13] = "an unknown OS",
247 511d2b14 blueswir1
    [0x14] = "an unknown OS",
248 f707cfba balrog
    [0x15] = "Windows 2003",
249 d34cab9f ths
};
250 d34cab9f ths
#endif
251 d34cab9f ths
252 d34cab9f ths
enum {
253 d34cab9f ths
    SVGA_CMD_INVALID_CMD = 0,
254 d34cab9f ths
    SVGA_CMD_UPDATE = 1,
255 d34cab9f ths
    SVGA_CMD_RECT_FILL = 2,
256 d34cab9f ths
    SVGA_CMD_RECT_COPY = 3,
257 d34cab9f ths
    SVGA_CMD_DEFINE_BITMAP = 4,
258 d34cab9f ths
    SVGA_CMD_DEFINE_BITMAP_SCANLINE = 5,
259 d34cab9f ths
    SVGA_CMD_DEFINE_PIXMAP = 6,
260 d34cab9f ths
    SVGA_CMD_DEFINE_PIXMAP_SCANLINE = 7,
261 d34cab9f ths
    SVGA_CMD_RECT_BITMAP_FILL = 8,
262 d34cab9f ths
    SVGA_CMD_RECT_PIXMAP_FILL = 9,
263 d34cab9f ths
    SVGA_CMD_RECT_BITMAP_COPY = 10,
264 d34cab9f ths
    SVGA_CMD_RECT_PIXMAP_COPY = 11,
265 d34cab9f ths
    SVGA_CMD_FREE_OBJECT = 12,
266 d34cab9f ths
    SVGA_CMD_RECT_ROP_FILL = 13,
267 d34cab9f ths
    SVGA_CMD_RECT_ROP_COPY = 14,
268 d34cab9f ths
    SVGA_CMD_RECT_ROP_BITMAP_FILL = 15,
269 d34cab9f ths
    SVGA_CMD_RECT_ROP_PIXMAP_FILL = 16,
270 d34cab9f ths
    SVGA_CMD_RECT_ROP_BITMAP_COPY = 17,
271 d34cab9f ths
    SVGA_CMD_RECT_ROP_PIXMAP_COPY = 18,
272 d34cab9f ths
    SVGA_CMD_DEFINE_CURSOR = 19,
273 d34cab9f ths
    SVGA_CMD_DISPLAY_CURSOR = 20,
274 d34cab9f ths
    SVGA_CMD_MOVE_CURSOR = 21,
275 d34cab9f ths
    SVGA_CMD_DEFINE_ALPHA_CURSOR = 22,
276 d34cab9f ths
    SVGA_CMD_DRAW_GLYPH = 23,
277 d34cab9f ths
    SVGA_CMD_DRAW_GLYPH_CLIPPED = 24,
278 d34cab9f ths
    SVGA_CMD_UPDATE_VERBOSE = 25,
279 d34cab9f ths
    SVGA_CMD_SURFACE_FILL = 26,
280 d34cab9f ths
    SVGA_CMD_SURFACE_COPY = 27,
281 d34cab9f ths
    SVGA_CMD_SURFACE_ALPHA_BLEND = 28,
282 d34cab9f ths
    SVGA_CMD_FRONT_ROP_FILL = 29,
283 d34cab9f ths
    SVGA_CMD_FENCE = 30,
284 d34cab9f ths
};
285 d34cab9f ths
286 d34cab9f ths
/* Legal values for the SVGA_REG_CURSOR_ON register in cursor bypass mode */
287 d34cab9f ths
enum {
288 d34cab9f ths
    SVGA_CURSOR_ON_HIDE = 0,
289 d34cab9f ths
    SVGA_CURSOR_ON_SHOW = 1,
290 d34cab9f ths
    SVGA_CURSOR_ON_REMOVE_FROM_FB = 2,
291 d34cab9f ths
    SVGA_CURSOR_ON_RESTORE_TO_FB = 3,
292 d34cab9f ths
};
293 d34cab9f ths
294 d34cab9f ths
static inline void vmsvga_update_rect(struct vmsvga_state_s *s,
295 d34cab9f ths
                int x, int y, int w, int h)
296 d34cab9f ths
{
297 d34cab9f ths
#ifndef DIRECT_VRAM
298 a8fbaf96 balrog
    int line;
299 a8fbaf96 balrog
    int bypl;
300 a8fbaf96 balrog
    int width;
301 a8fbaf96 balrog
    int start;
302 a8fbaf96 balrog
    uint8_t *src;
303 a8fbaf96 balrog
    uint8_t *dst;
304 a8fbaf96 balrog
305 a8fbaf96 balrog
    if (x + w > s->width) {
306 a8fbaf96 balrog
        fprintf(stderr, "%s: update width too large x: %d, w: %d\n",
307 a8fbaf96 balrog
                        __FUNCTION__, x, w);
308 a8fbaf96 balrog
        x = MIN(x, s->width);
309 a8fbaf96 balrog
        w = s->width - x;
310 a8fbaf96 balrog
    }
311 a8fbaf96 balrog
312 a8fbaf96 balrog
    if (y + h > s->height) {
313 a8fbaf96 balrog
        fprintf(stderr, "%s: update height too large y: %d, h: %d\n",
314 a8fbaf96 balrog
                        __FUNCTION__, y, h);
315 a8fbaf96 balrog
        y = MIN(y, s->height);
316 a8fbaf96 balrog
        h = s->height - y;
317 a8fbaf96 balrog
    }
318 a8fbaf96 balrog
319 a8fbaf96 balrog
    line = h;
320 a8fbaf96 balrog
    bypl = s->bypp * s->width;
321 a8fbaf96 balrog
    width = s->bypp * w;
322 a8fbaf96 balrog
    start = s->bypp * x + bypl * y;
323 4e12cd94 Avi Kivity
    src = s->vga.vram_ptr + start;
324 4e12cd94 Avi Kivity
    dst = ds_get_data(s->vga.ds) + start;
325 d34cab9f ths
326 d34cab9f ths
    for (; line > 0; line --, src += bypl, dst += bypl)
327 d34cab9f ths
        memcpy(dst, src, width);
328 d34cab9f ths
#endif
329 d34cab9f ths
330 4e12cd94 Avi Kivity
    dpy_update(s->vga.ds, x, y, w, h);
331 d34cab9f ths
}
332 d34cab9f ths
333 d34cab9f ths
static inline void vmsvga_update_screen(struct vmsvga_state_s *s)
334 d34cab9f ths
{
335 d34cab9f ths
#ifndef DIRECT_VRAM
336 4e12cd94 Avi Kivity
    memcpy(ds_get_data(s->vga.ds), s->vga.vram_ptr, s->bypp * s->width * s->height);
337 d34cab9f ths
#endif
338 d34cab9f ths
339 4e12cd94 Avi Kivity
    dpy_update(s->vga.ds, 0, 0, s->width, s->height);
340 d34cab9f ths
}
341 d34cab9f ths
342 d34cab9f ths
#ifdef DIRECT_VRAM
343 d34cab9f ths
# define vmsvga_update_rect_delayed        vmsvga_update_rect
344 d34cab9f ths
#else
345 d34cab9f ths
static inline void vmsvga_update_rect_delayed(struct vmsvga_state_s *s,
346 d34cab9f ths
                int x, int y, int w, int h)
347 d34cab9f ths
{
348 d34cab9f ths
    struct vmsvga_rect_s *rect = &s->redraw_fifo[s->redraw_fifo_last ++];
349 d34cab9f ths
    s->redraw_fifo_last &= REDRAW_FIFO_LEN - 1;
350 d34cab9f ths
    rect->x = x;
351 d34cab9f ths
    rect->y = y;
352 d34cab9f ths
    rect->w = w;
353 d34cab9f ths
    rect->h = h;
354 d34cab9f ths
}
355 d34cab9f ths
#endif
356 d34cab9f ths
357 d34cab9f ths
static inline void vmsvga_update_rect_flush(struct vmsvga_state_s *s)
358 d34cab9f ths
{
359 d34cab9f ths
    struct vmsvga_rect_s *rect;
360 d34cab9f ths
    if (s->invalidated) {
361 d34cab9f ths
        s->redraw_fifo_first = s->redraw_fifo_last;
362 d34cab9f ths
        return;
363 d34cab9f ths
    }
364 d34cab9f ths
    /* Overlapping region updates can be optimised out here - if someone
365 d34cab9f ths
     * knows a smart algorithm to do that, please share.  */
366 d34cab9f ths
    while (s->redraw_fifo_first != s->redraw_fifo_last) {
367 d34cab9f ths
        rect = &s->redraw_fifo[s->redraw_fifo_first ++];
368 d34cab9f ths
        s->redraw_fifo_first &= REDRAW_FIFO_LEN - 1;
369 d34cab9f ths
        vmsvga_update_rect(s, rect->x, rect->y, rect->w, rect->h);
370 d34cab9f ths
    }
371 d34cab9f ths
}
372 d34cab9f ths
373 d34cab9f ths
#ifdef HW_RECT_ACCEL
374 d34cab9f ths
static inline void vmsvga_copy_rect(struct vmsvga_state_s *s,
375 d34cab9f ths
                int x0, int y0, int x1, int y1, int w, int h)
376 d34cab9f ths
{
377 d34cab9f ths
# ifdef DIRECT_VRAM
378 0e1f5a0c aliguori
    uint8_t *vram = ds_get_data(s->ds);
379 d34cab9f ths
# else
380 4e12cd94 Avi Kivity
    uint8_t *vram = s->vga.vram_ptr;
381 d34cab9f ths
# endif
382 d34cab9f ths
    int bypl = s->bypp * s->width;
383 d34cab9f ths
    int width = s->bypp * w;
384 d34cab9f ths
    int line = h;
385 d34cab9f ths
    uint8_t *ptr[2];
386 d34cab9f ths
387 d34cab9f ths
# ifdef DIRECT_VRAM
388 d34cab9f ths
    if (s->ds->dpy_copy)
389 3023f332 aliguori
        qemu_console_copy(s->ds, x0, y0, x1, y1, w, h);
390 d34cab9f ths
    else
391 d34cab9f ths
# endif
392 d34cab9f ths
    {
393 d34cab9f ths
        if (y1 > y0) {
394 d34cab9f ths
            ptr[0] = vram + s->bypp * x0 + bypl * (y0 + h - 1);
395 d34cab9f ths
            ptr[1] = vram + s->bypp * x1 + bypl * (y1 + h - 1);
396 d34cab9f ths
            for (; line > 0; line --, ptr[0] -= bypl, ptr[1] -= bypl)
397 d34cab9f ths
                memmove(ptr[1], ptr[0], width);
398 d34cab9f ths
        } else {
399 d34cab9f ths
            ptr[0] = vram + s->bypp * x0 + bypl * y0;
400 d34cab9f ths
            ptr[1] = vram + s->bypp * x1 + bypl * y1;
401 d34cab9f ths
            for (; line > 0; line --, ptr[0] += bypl, ptr[1] += bypl)
402 d34cab9f ths
                memmove(ptr[1], ptr[0], width);
403 d34cab9f ths
        }
404 d34cab9f ths
    }
405 d34cab9f ths
406 d34cab9f ths
    vmsvga_update_rect_delayed(s, x1, y1, w, h);
407 d34cab9f ths
}
408 d34cab9f ths
#endif
409 d34cab9f ths
410 d34cab9f ths
#ifdef HW_FILL_ACCEL
411 d34cab9f ths
static inline void vmsvga_fill_rect(struct vmsvga_state_s *s,
412 d34cab9f ths
                uint32_t c, int x, int y, int w, int h)
413 d34cab9f ths
{
414 d34cab9f ths
# ifdef DIRECT_VRAM
415 0e1f5a0c aliguori
    uint8_t *vram = ds_get_data(s->ds);
416 d34cab9f ths
# else
417 4e12cd94 Avi Kivity
    uint8_t *vram = s->vga.vram_ptr;
418 d34cab9f ths
# endif
419 d34cab9f ths
    int bypp = s->bypp;
420 d34cab9f ths
    int bypl = bypp * s->width;
421 d34cab9f ths
    int width = bypp * w;
422 d34cab9f ths
    int line = h;
423 d34cab9f ths
    int column;
424 d34cab9f ths
    uint8_t *fst = vram + bypp * x + bypl * y;
425 d34cab9f ths
    uint8_t *dst;
426 d34cab9f ths
    uint8_t *src;
427 d34cab9f ths
    uint8_t col[4];
428 d34cab9f ths
429 d34cab9f ths
# ifdef DIRECT_VRAM
430 d34cab9f ths
    if (s->ds->dpy_fill)
431 d34cab9f ths
        s->ds->dpy_fill(s->ds, x, y, w, h, c);
432 d34cab9f ths
    else
433 d34cab9f ths
# endif
434 d34cab9f ths
    {
435 d34cab9f ths
        col[0] = c;
436 d34cab9f ths
        col[1] = c >> 8;
437 d34cab9f ths
        col[2] = c >> 16;
438 d34cab9f ths
        col[3] = c >> 24;
439 d34cab9f ths
440 d34cab9f ths
        if (line --) {
441 d34cab9f ths
            dst = fst;
442 d34cab9f ths
            src = col;
443 d34cab9f ths
            for (column = width; column > 0; column --) {
444 d34cab9f ths
                *(dst ++) = *(src ++);
445 d34cab9f ths
                if (src - col == bypp)
446 d34cab9f ths
                    src = col;
447 d34cab9f ths
            }
448 d34cab9f ths
            dst = fst;
449 d34cab9f ths
            for (; line > 0; line --) {
450 d34cab9f ths
                dst += bypl;
451 d34cab9f ths
                memcpy(dst, fst, width);
452 d34cab9f ths
            }
453 d34cab9f ths
        }
454 d34cab9f ths
    }
455 d34cab9f ths
456 d34cab9f ths
    vmsvga_update_rect_delayed(s, x, y, w, h);
457 d34cab9f ths
}
458 d34cab9f ths
#endif
459 d34cab9f ths
460 d34cab9f ths
struct vmsvga_cursor_definition_s {
461 d34cab9f ths
    int width;
462 d34cab9f ths
    int height;
463 d34cab9f ths
    int id;
464 d34cab9f ths
    int bpp;
465 d34cab9f ths
    int hot_x;
466 d34cab9f ths
    int hot_y;
467 d34cab9f ths
    uint32_t mask[1024];
468 8095cb3e Dave Airlie
    uint32_t image[4096];
469 d34cab9f ths
};
470 d34cab9f ths
471 d34cab9f ths
#define SVGA_BITMAP_SIZE(w, h)                ((((w) + 31) >> 5) * (h))
472 d34cab9f ths
#define SVGA_PIXMAP_SIZE(w, h, bpp)        (((((w) * (bpp)) + 31) >> 5) * (h))
473 d34cab9f ths
474 d34cab9f ths
#ifdef HW_MOUSE_ACCEL
475 d34cab9f ths
static inline void vmsvga_cursor_define(struct vmsvga_state_s *s,
476 d34cab9f ths
                struct vmsvga_cursor_definition_s *c)
477 d34cab9f ths
{
478 fbe6d7a4 Gerd Hoffmann
    QEMUCursor *qc;
479 fbe6d7a4 Gerd Hoffmann
    int i, pixels;
480 fbe6d7a4 Gerd Hoffmann
481 fbe6d7a4 Gerd Hoffmann
    qc = cursor_alloc(c->width, c->height);
482 fbe6d7a4 Gerd Hoffmann
    qc->hot_x = c->hot_x;
483 fbe6d7a4 Gerd Hoffmann
    qc->hot_y = c->hot_y;
484 fbe6d7a4 Gerd Hoffmann
    switch (c->bpp) {
485 fbe6d7a4 Gerd Hoffmann
    case 1:
486 fbe6d7a4 Gerd Hoffmann
        cursor_set_mono(qc, 0xffffff, 0x000000, (void*)c->image,
487 fbe6d7a4 Gerd Hoffmann
                        1, (void*)c->mask);
488 fbe6d7a4 Gerd Hoffmann
#ifdef DEBUG
489 fbe6d7a4 Gerd Hoffmann
        cursor_print_ascii_art(qc, "vmware/mono");
490 fbe6d7a4 Gerd Hoffmann
#endif
491 fbe6d7a4 Gerd Hoffmann
        break;
492 fbe6d7a4 Gerd Hoffmann
    case 32:
493 fbe6d7a4 Gerd Hoffmann
        /* fill alpha channel from mask, set color to zero */
494 fbe6d7a4 Gerd Hoffmann
        cursor_set_mono(qc, 0x000000, 0x000000, (void*)c->mask,
495 fbe6d7a4 Gerd Hoffmann
                        1, (void*)c->mask);
496 fbe6d7a4 Gerd Hoffmann
        /* add in rgb values */
497 fbe6d7a4 Gerd Hoffmann
        pixels = c->width * c->height;
498 fbe6d7a4 Gerd Hoffmann
        for (i = 0; i < pixels; i++) {
499 fbe6d7a4 Gerd Hoffmann
            qc->data[i] |= c->image[i] & 0xffffff;
500 fbe6d7a4 Gerd Hoffmann
        }
501 fbe6d7a4 Gerd Hoffmann
#ifdef DEBUG
502 fbe6d7a4 Gerd Hoffmann
        cursor_print_ascii_art(qc, "vmware/32bit");
503 fbe6d7a4 Gerd Hoffmann
#endif
504 fbe6d7a4 Gerd Hoffmann
        break;
505 fbe6d7a4 Gerd Hoffmann
    default:
506 fbe6d7a4 Gerd Hoffmann
        fprintf(stderr, "%s: unhandled bpp %d, using fallback cursor\n",
507 fbe6d7a4 Gerd Hoffmann
                __FUNCTION__, c->bpp);
508 fbe6d7a4 Gerd Hoffmann
        cursor_put(qc);
509 fbe6d7a4 Gerd Hoffmann
        qc = cursor_builtin_left_ptr();
510 fbe6d7a4 Gerd Hoffmann
    }
511 d34cab9f ths
512 4e12cd94 Avi Kivity
    if (s->vga.ds->cursor_define)
513 fbe6d7a4 Gerd Hoffmann
        s->vga.ds->cursor_define(qc);
514 fbe6d7a4 Gerd Hoffmann
    cursor_put(qc);
515 d34cab9f ths
}
516 d34cab9f ths
#endif
517 d34cab9f ths
518 ff9cf2cb balrog
#define CMD(f)        le32_to_cpu(s->cmd->f)
519 ff9cf2cb balrog
520 4dedc07f Andrzej Zaborowski
static inline int vmsvga_fifo_length(struct vmsvga_state_s *s)
521 d34cab9f ths
{
522 4dedc07f Andrzej Zaborowski
    int num;
523 d34cab9f ths
    if (!s->config || !s->enable)
524 4dedc07f Andrzej Zaborowski
        return 0;
525 4dedc07f Andrzej Zaborowski
    num = CMD(next_cmd) - CMD(stop);
526 4dedc07f Andrzej Zaborowski
    if (num < 0)
527 4dedc07f Andrzej Zaborowski
        num += CMD(max) - CMD(min);
528 4dedc07f Andrzej Zaborowski
    return num >> 2;
529 d34cab9f ths
}
530 d34cab9f ths
531 ff9cf2cb balrog
static inline uint32_t vmsvga_fifo_read_raw(struct vmsvga_state_s *s)
532 d34cab9f ths
{
533 ff9cf2cb balrog
    uint32_t cmd = s->fifo[CMD(stop) >> 2];
534 ff9cf2cb balrog
    s->cmd->stop = cpu_to_le32(CMD(stop) + 4);
535 ff9cf2cb balrog
    if (CMD(stop) >= CMD(max))
536 d34cab9f ths
        s->cmd->stop = s->cmd->min;
537 d34cab9f ths
    return cmd;
538 d34cab9f ths
}
539 d34cab9f ths
540 ff9cf2cb balrog
static inline uint32_t vmsvga_fifo_read(struct vmsvga_state_s *s)
541 ff9cf2cb balrog
{
542 ff9cf2cb balrog
    return le32_to_cpu(vmsvga_fifo_read_raw(s));
543 ff9cf2cb balrog
}
544 ff9cf2cb balrog
545 d34cab9f ths
static void vmsvga_fifo_run(struct vmsvga_state_s *s)
546 d34cab9f ths
{
547 d34cab9f ths
    uint32_t cmd, colour;
548 4dedc07f Andrzej Zaborowski
    int args, len;
549 d34cab9f ths
    int x, y, dx, dy, width, height;
550 d34cab9f ths
    struct vmsvga_cursor_definition_s cursor;
551 4dedc07f Andrzej Zaborowski
    uint32_t cmd_start;
552 4dedc07f Andrzej Zaborowski
553 4dedc07f Andrzej Zaborowski
    len = vmsvga_fifo_length(s);
554 4dedc07f Andrzej Zaborowski
    while (len > 0) {
555 4dedc07f Andrzej Zaborowski
        /* May need to go back to the start of the command if incomplete */
556 4dedc07f Andrzej Zaborowski
        cmd_start = s->cmd->stop;
557 4dedc07f Andrzej Zaborowski
558 d34cab9f ths
        switch (cmd = vmsvga_fifo_read(s)) {
559 d34cab9f ths
        case SVGA_CMD_UPDATE:
560 d34cab9f ths
        case SVGA_CMD_UPDATE_VERBOSE:
561 4dedc07f Andrzej Zaborowski
            len -= 5;
562 4dedc07f Andrzej Zaborowski
            if (len < 0)
563 4dedc07f Andrzej Zaborowski
                goto rewind;
564 4dedc07f Andrzej Zaborowski
565 d34cab9f ths
            x = vmsvga_fifo_read(s);
566 d34cab9f ths
            y = vmsvga_fifo_read(s);
567 d34cab9f ths
            width = vmsvga_fifo_read(s);
568 d34cab9f ths
            height = vmsvga_fifo_read(s);
569 d34cab9f ths
            vmsvga_update_rect_delayed(s, x, y, width, height);
570 d34cab9f ths
            break;
571 d34cab9f ths
572 d34cab9f ths
        case SVGA_CMD_RECT_FILL:
573 4dedc07f Andrzej Zaborowski
            len -= 6;
574 4dedc07f Andrzej Zaborowski
            if (len < 0)
575 4dedc07f Andrzej Zaborowski
                goto rewind;
576 4dedc07f Andrzej Zaborowski
577 d34cab9f ths
            colour = vmsvga_fifo_read(s);
578 d34cab9f ths
            x = vmsvga_fifo_read(s);
579 d34cab9f ths
            y = vmsvga_fifo_read(s);
580 d34cab9f ths
            width = vmsvga_fifo_read(s);
581 d34cab9f ths
            height = vmsvga_fifo_read(s);
582 d34cab9f ths
#ifdef HW_FILL_ACCEL
583 d34cab9f ths
            vmsvga_fill_rect(s, colour, x, y, width, height);
584 d34cab9f ths
            break;
585 d34cab9f ths
#else
586 4dedc07f Andrzej Zaborowski
            args = 0;
587 d34cab9f ths
            goto badcmd;
588 d34cab9f ths
#endif
589 d34cab9f ths
590 d34cab9f ths
        case SVGA_CMD_RECT_COPY:
591 4dedc07f Andrzej Zaborowski
            len -= 7;
592 4dedc07f Andrzej Zaborowski
            if (len < 0)
593 4dedc07f Andrzej Zaborowski
                goto rewind;
594 4dedc07f Andrzej Zaborowski
595 d34cab9f ths
            x = vmsvga_fifo_read(s);
596 d34cab9f ths
            y = vmsvga_fifo_read(s);
597 d34cab9f ths
            dx = vmsvga_fifo_read(s);
598 d34cab9f ths
            dy = vmsvga_fifo_read(s);
599 d34cab9f ths
            width = vmsvga_fifo_read(s);
600 d34cab9f ths
            height = vmsvga_fifo_read(s);
601 d34cab9f ths
#ifdef HW_RECT_ACCEL
602 d34cab9f ths
            vmsvga_copy_rect(s, x, y, dx, dy, width, height);
603 d34cab9f ths
            break;
604 d34cab9f ths
#else
605 4dedc07f Andrzej Zaborowski
            args = 0;
606 d34cab9f ths
            goto badcmd;
607 d34cab9f ths
#endif
608 d34cab9f ths
609 d34cab9f ths
        case SVGA_CMD_DEFINE_CURSOR:
610 4dedc07f Andrzej Zaborowski
            len -= 8;
611 4dedc07f Andrzej Zaborowski
            if (len < 0)
612 4dedc07f Andrzej Zaborowski
                goto rewind;
613 4dedc07f Andrzej Zaborowski
614 d34cab9f ths
            cursor.id = vmsvga_fifo_read(s);
615 d34cab9f ths
            cursor.hot_x = vmsvga_fifo_read(s);
616 d34cab9f ths
            cursor.hot_y = vmsvga_fifo_read(s);
617 d34cab9f ths
            cursor.width = x = vmsvga_fifo_read(s);
618 d34cab9f ths
            cursor.height = y = vmsvga_fifo_read(s);
619 d34cab9f ths
            vmsvga_fifo_read(s);
620 d34cab9f ths
            cursor.bpp = vmsvga_fifo_read(s);
621 f2d928d4 Roland Dreier
622 4dedc07f Andrzej Zaborowski
            args = SVGA_BITMAP_SIZE(x, y) + SVGA_PIXMAP_SIZE(x, y, cursor.bpp);
623 9f810beb Andrzej Zaborowski
            if (SVGA_BITMAP_SIZE(x, y) > sizeof cursor.mask ||
624 9f810beb Andrzej Zaborowski
                SVGA_PIXMAP_SIZE(x, y, cursor.bpp) > sizeof cursor.image)
625 9f810beb Andrzej Zaborowski
                    goto badcmd;
626 4dedc07f Andrzej Zaborowski
627 4dedc07f Andrzej Zaborowski
            len -= args;
628 4dedc07f Andrzej Zaborowski
            if (len < 0)
629 4dedc07f Andrzej Zaborowski
                goto rewind;
630 f2d928d4 Roland Dreier
631 d34cab9f ths
            for (args = 0; args < SVGA_BITMAP_SIZE(x, y); args ++)
632 ff9cf2cb balrog
                cursor.mask[args] = vmsvga_fifo_read_raw(s);
633 d34cab9f ths
            for (args = 0; args < SVGA_PIXMAP_SIZE(x, y, cursor.bpp); args ++)
634 ff9cf2cb balrog
                cursor.image[args] = vmsvga_fifo_read_raw(s);
635 d34cab9f ths
#ifdef HW_MOUSE_ACCEL
636 d34cab9f ths
            vmsvga_cursor_define(s, &cursor);
637 d34cab9f ths
            break;
638 d34cab9f ths
#else
639 d34cab9f ths
            args = 0;
640 d34cab9f ths
            goto badcmd;
641 d34cab9f ths
#endif
642 d34cab9f ths
643 d34cab9f ths
        /*
644 d34cab9f ths
         * Other commands that we at least know the number of arguments
645 d34cab9f ths
         * for so we can avoid FIFO desync if driver uses them illegally.
646 d34cab9f ths
         */
647 d34cab9f ths
        case SVGA_CMD_DEFINE_ALPHA_CURSOR:
648 4dedc07f Andrzej Zaborowski
            len -= 6;
649 4dedc07f Andrzej Zaborowski
            if (len < 0)
650 4dedc07f Andrzej Zaborowski
                goto rewind;
651 4dedc07f Andrzej Zaborowski
652 d34cab9f ths
            vmsvga_fifo_read(s);
653 d34cab9f ths
            vmsvga_fifo_read(s);
654 d34cab9f ths
            vmsvga_fifo_read(s);
655 d34cab9f ths
            x = vmsvga_fifo_read(s);
656 d34cab9f ths
            y = vmsvga_fifo_read(s);
657 d34cab9f ths
            args = x * y;
658 d34cab9f ths
            goto badcmd;
659 d34cab9f ths
        case SVGA_CMD_RECT_ROP_FILL:
660 d34cab9f ths
            args = 6;
661 d34cab9f ths
            goto badcmd;
662 d34cab9f ths
        case SVGA_CMD_RECT_ROP_COPY:
663 d34cab9f ths
            args = 7;
664 d34cab9f ths
            goto badcmd;
665 d34cab9f ths
        case SVGA_CMD_DRAW_GLYPH_CLIPPED:
666 4dedc07f Andrzej Zaborowski
            len -= 4;
667 4dedc07f Andrzej Zaborowski
            if (len < 0)
668 4dedc07f Andrzej Zaborowski
                goto rewind;
669 4dedc07f Andrzej Zaborowski
670 d34cab9f ths
            vmsvga_fifo_read(s);
671 d34cab9f ths
            vmsvga_fifo_read(s);
672 d34cab9f ths
            args = 7 + (vmsvga_fifo_read(s) >> 2);
673 d34cab9f ths
            goto badcmd;
674 d34cab9f ths
        case SVGA_CMD_SURFACE_ALPHA_BLEND:
675 d34cab9f ths
            args = 12;
676 d34cab9f ths
            goto badcmd;
677 d34cab9f ths
678 d34cab9f ths
        /*
679 d34cab9f ths
         * Other commands that are not listed as depending on any
680 d34cab9f ths
         * CAPABILITIES bits, but are not described in the README either.
681 d34cab9f ths
         */
682 d34cab9f ths
        case SVGA_CMD_SURFACE_FILL:
683 d34cab9f ths
        case SVGA_CMD_SURFACE_COPY:
684 d34cab9f ths
        case SVGA_CMD_FRONT_ROP_FILL:
685 d34cab9f ths
        case SVGA_CMD_FENCE:
686 d34cab9f ths
        case SVGA_CMD_INVALID_CMD:
687 d34cab9f ths
            break; /* Nop */
688 d34cab9f ths
689 d34cab9f ths
        default:
690 4dedc07f Andrzej Zaborowski
            args = 0;
691 d34cab9f ths
        badcmd:
692 4dedc07f Andrzej Zaborowski
            len -= args;
693 4dedc07f Andrzej Zaborowski
            if (len < 0)
694 4dedc07f Andrzej Zaborowski
                goto rewind;
695 d34cab9f ths
            while (args --)
696 d34cab9f ths
                vmsvga_fifo_read(s);
697 d34cab9f ths
            printf("%s: Unknown command 0x%02x in SVGA command FIFO\n",
698 d34cab9f ths
                            __FUNCTION__, cmd);
699 d34cab9f ths
            break;
700 4dedc07f Andrzej Zaborowski
701 4dedc07f Andrzej Zaborowski
        rewind:
702 4dedc07f Andrzej Zaborowski
            s->cmd->stop = cmd_start;
703 4dedc07f Andrzej Zaborowski
            break;
704 d34cab9f ths
        }
705 4dedc07f Andrzej Zaborowski
    }
706 d34cab9f ths
707 d34cab9f ths
    s->syncing = 0;
708 d34cab9f ths
}
709 d34cab9f ths
710 d34cab9f ths
static uint32_t vmsvga_index_read(void *opaque, uint32_t address)
711 d34cab9f ths
{
712 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
713 d34cab9f ths
    return s->index;
714 d34cab9f ths
}
715 d34cab9f ths
716 d34cab9f ths
static void vmsvga_index_write(void *opaque, uint32_t address, uint32_t index)
717 d34cab9f ths
{
718 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
719 d34cab9f ths
    s->index = index;
720 d34cab9f ths
}
721 d34cab9f ths
722 d34cab9f ths
static uint32_t vmsvga_value_read(void *opaque, uint32_t address)
723 d34cab9f ths
{
724 d34cab9f ths
    uint32_t caps;
725 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
726 d34cab9f ths
    switch (s->index) {
727 d34cab9f ths
    case SVGA_REG_ID:
728 d34cab9f ths
        return s->svgaid;
729 d34cab9f ths
730 d34cab9f ths
    case SVGA_REG_ENABLE:
731 d34cab9f ths
        return s->enable;
732 d34cab9f ths
733 d34cab9f ths
    case SVGA_REG_WIDTH:
734 d34cab9f ths
        return s->width;
735 d34cab9f ths
736 d34cab9f ths
    case SVGA_REG_HEIGHT:
737 d34cab9f ths
        return s->height;
738 d34cab9f ths
739 d34cab9f ths
    case SVGA_REG_MAX_WIDTH:
740 d34cab9f ths
        return SVGA_MAX_WIDTH;
741 d34cab9f ths
742 d34cab9f ths
    case SVGA_REG_MAX_HEIGHT:
743 f707cfba balrog
        return SVGA_MAX_HEIGHT;
744 d34cab9f ths
745 d34cab9f ths
    case SVGA_REG_DEPTH:
746 d34cab9f ths
        return s->depth;
747 d34cab9f ths
748 d34cab9f ths
    case SVGA_REG_BITS_PER_PIXEL:
749 d34cab9f ths
        return (s->depth + 7) & ~7;
750 d34cab9f ths
751 d34cab9f ths
    case SVGA_REG_PSEUDOCOLOR:
752 d34cab9f ths
        return 0x0;
753 d34cab9f ths
754 d34cab9f ths
    case SVGA_REG_RED_MASK:
755 d34cab9f ths
        return s->wred;
756 d34cab9f ths
    case SVGA_REG_GREEN_MASK:
757 d34cab9f ths
        return s->wgreen;
758 d34cab9f ths
    case SVGA_REG_BLUE_MASK:
759 d34cab9f ths
        return s->wblue;
760 d34cab9f ths
761 d34cab9f ths
    case SVGA_REG_BYTES_PER_LINE:
762 d34cab9f ths
        return ((s->depth + 7) >> 3) * s->new_width;
763 d34cab9f ths
764 d34cab9f ths
    case SVGA_REG_FB_START:
765 3016d80b balrog
        return s->vram_base;
766 d34cab9f ths
767 d34cab9f ths
    case SVGA_REG_FB_OFFSET:
768 d34cab9f ths
        return 0x0;
769 d34cab9f ths
770 d34cab9f ths
    case SVGA_REG_VRAM_SIZE:
771 f351d050 Dave Airlie
        return s->vga.vram_size;
772 d34cab9f ths
773 d34cab9f ths
    case SVGA_REG_FB_SIZE:
774 d34cab9f ths
        return s->fb_size;
775 d34cab9f ths
776 d34cab9f ths
    case SVGA_REG_CAPABILITIES:
777 d34cab9f ths
        caps = SVGA_CAP_NONE;
778 d34cab9f ths
#ifdef HW_RECT_ACCEL
779 d34cab9f ths
        caps |= SVGA_CAP_RECT_COPY;
780 d34cab9f ths
#endif
781 d34cab9f ths
#ifdef HW_FILL_ACCEL
782 d34cab9f ths
        caps |= SVGA_CAP_RECT_FILL;
783 d34cab9f ths
#endif
784 d34cab9f ths
#ifdef HW_MOUSE_ACCEL
785 4e12cd94 Avi Kivity
        if (s->vga.ds->mouse_set)
786 d34cab9f ths
            caps |= SVGA_CAP_CURSOR | SVGA_CAP_CURSOR_BYPASS_2 |
787 d34cab9f ths
                    SVGA_CAP_CURSOR_BYPASS;
788 d34cab9f ths
#endif
789 d34cab9f ths
        return caps;
790 d34cab9f ths
791 d34cab9f ths
    case SVGA_REG_MEM_START:
792 f351d050 Dave Airlie
        return s->fifo_base;
793 d34cab9f ths
794 d34cab9f ths
    case SVGA_REG_MEM_SIZE:
795 f351d050 Dave Airlie
        return s->fifo_size;
796 d34cab9f ths
797 d34cab9f ths
    case SVGA_REG_CONFIG_DONE:
798 d34cab9f ths
        return s->config;
799 d34cab9f ths
800 d34cab9f ths
    case SVGA_REG_SYNC:
801 d34cab9f ths
    case SVGA_REG_BUSY:
802 d34cab9f ths
        return s->syncing;
803 d34cab9f ths
804 d34cab9f ths
    case SVGA_REG_GUEST_ID:
805 d34cab9f ths
        return s->guest;
806 d34cab9f ths
807 d34cab9f ths
    case SVGA_REG_CURSOR_ID:
808 d34cab9f ths
        return s->cursor.id;
809 d34cab9f ths
810 d34cab9f ths
    case SVGA_REG_CURSOR_X:
811 d34cab9f ths
        return s->cursor.x;
812 d34cab9f ths
813 d34cab9f ths
    case SVGA_REG_CURSOR_Y:
814 d34cab9f ths
        return s->cursor.x;
815 d34cab9f ths
816 d34cab9f ths
    case SVGA_REG_CURSOR_ON:
817 d34cab9f ths
        return s->cursor.on;
818 d34cab9f ths
819 d34cab9f ths
    case SVGA_REG_HOST_BITS_PER_PIXEL:
820 d34cab9f ths
        return (s->depth + 7) & ~7;
821 d34cab9f ths
822 d34cab9f ths
    case SVGA_REG_SCRATCH_SIZE:
823 d34cab9f ths
        return s->scratch_size;
824 d34cab9f ths
825 d34cab9f ths
    case SVGA_REG_MEM_REGS:
826 d34cab9f ths
    case SVGA_REG_NUM_DISPLAYS:
827 d34cab9f ths
    case SVGA_REG_PITCHLOCK:
828 d34cab9f ths
    case SVGA_PALETTE_BASE ... SVGA_PALETTE_END:
829 d34cab9f ths
        return 0;
830 d34cab9f ths
831 d34cab9f ths
    default:
832 d34cab9f ths
        if (s->index >= SVGA_SCRATCH_BASE &&
833 d34cab9f ths
                s->index < SVGA_SCRATCH_BASE + s->scratch_size)
834 d34cab9f ths
            return s->scratch[s->index - SVGA_SCRATCH_BASE];
835 d34cab9f ths
        printf("%s: Bad register %02x\n", __FUNCTION__, s->index);
836 d34cab9f ths
    }
837 d34cab9f ths
838 d34cab9f ths
    return 0;
839 d34cab9f ths
}
840 d34cab9f ths
841 d34cab9f ths
static void vmsvga_value_write(void *opaque, uint32_t address, uint32_t value)
842 d34cab9f ths
{
843 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
844 d34cab9f ths
    switch (s->index) {
845 d34cab9f ths
    case SVGA_REG_ID:
846 d34cab9f ths
        if (value == SVGA_ID_2 || value == SVGA_ID_1 || value == SVGA_ID_0)
847 d34cab9f ths
            s->svgaid = value;
848 d34cab9f ths
        break;
849 d34cab9f ths
850 d34cab9f ths
    case SVGA_REG_ENABLE:
851 f707cfba balrog
        s->enable = value;
852 f707cfba balrog
        s->config &= !!value;
853 d34cab9f ths
        s->width = -1;
854 d34cab9f ths
        s->height = -1;
855 d34cab9f ths
        s->invalidated = 1;
856 4e12cd94 Avi Kivity
        s->vga.invalidate(&s->vga);
857 b5cc6e32 Anthony Liguori
        if (s->enable) {
858 9f810beb Andrzej Zaborowski
            s->fb_size = ((s->depth + 7) >> 3) * s->new_width * s->new_height;
859 9f810beb Andrzej Zaborowski
            vga_dirty_log_stop(&s->vga);
860 9f810beb Andrzej Zaborowski
        } else {
861 9f810beb Andrzej Zaborowski
            vga_dirty_log_start(&s->vga);
862 9f810beb Andrzej Zaborowski
        }
863 d34cab9f ths
        break;
864 d34cab9f ths
865 d34cab9f ths
    case SVGA_REG_WIDTH:
866 d34cab9f ths
        s->new_width = value;
867 d34cab9f ths
        s->invalidated = 1;
868 d34cab9f ths
        break;
869 d34cab9f ths
870 d34cab9f ths
    case SVGA_REG_HEIGHT:
871 d34cab9f ths
        s->new_height = value;
872 d34cab9f ths
        s->invalidated = 1;
873 d34cab9f ths
        break;
874 d34cab9f ths
875 d34cab9f ths
    case SVGA_REG_DEPTH:
876 d34cab9f ths
    case SVGA_REG_BITS_PER_PIXEL:
877 d34cab9f ths
        if (value != s->depth) {
878 d34cab9f ths
            printf("%s: Bad colour depth: %i bits\n", __FUNCTION__, value);
879 d34cab9f ths
            s->config = 0;
880 d34cab9f ths
        }
881 d34cab9f ths
        break;
882 d34cab9f ths
883 d34cab9f ths
    case SVGA_REG_CONFIG_DONE:
884 d34cab9f ths
        if (value) {
885 f351d050 Dave Airlie
            s->fifo = (uint32_t *) s->fifo_ptr;
886 d34cab9f ths
            /* Check range and alignment.  */
887 ff9cf2cb balrog
            if ((CMD(min) | CMD(max) |
888 ff9cf2cb balrog
                        CMD(next_cmd) | CMD(stop)) & 3)
889 d34cab9f ths
                break;
890 ff9cf2cb balrog
            if (CMD(min) < (uint8_t *) s->cmd->fifo - (uint8_t *) s->fifo)
891 d34cab9f ths
                break;
892 ff9cf2cb balrog
            if (CMD(max) > SVGA_FIFO_SIZE)
893 d34cab9f ths
                break;
894 ff9cf2cb balrog
            if (CMD(max) < CMD(min) + 10 * 1024)
895 d34cab9f ths
                break;
896 d34cab9f ths
        }
897 f707cfba balrog
        s->config = !!value;
898 d34cab9f ths
        break;
899 d34cab9f ths
900 d34cab9f ths
    case SVGA_REG_SYNC:
901 d34cab9f ths
        s->syncing = 1;
902 d34cab9f ths
        vmsvga_fifo_run(s); /* Or should we just wait for update_display? */
903 d34cab9f ths
        break;
904 d34cab9f ths
905 d34cab9f ths
    case SVGA_REG_GUEST_ID:
906 d34cab9f ths
        s->guest = value;
907 d34cab9f ths
#ifdef VERBOSE
908 d34cab9f ths
        if (value >= GUEST_OS_BASE && value < GUEST_OS_BASE +
909 b1503cda malc
                ARRAY_SIZE(vmsvga_guest_id))
910 d34cab9f ths
            printf("%s: guest runs %s.\n", __FUNCTION__,
911 d34cab9f ths
                            vmsvga_guest_id[value - GUEST_OS_BASE]);
912 d34cab9f ths
#endif
913 d34cab9f ths
        break;
914 d34cab9f ths
915 d34cab9f ths
    case SVGA_REG_CURSOR_ID:
916 d34cab9f ths
        s->cursor.id = value;
917 d34cab9f ths
        break;
918 d34cab9f ths
919 d34cab9f ths
    case SVGA_REG_CURSOR_X:
920 d34cab9f ths
        s->cursor.x = value;
921 d34cab9f ths
        break;
922 d34cab9f ths
923 d34cab9f ths
    case SVGA_REG_CURSOR_Y:
924 d34cab9f ths
        s->cursor.y = value;
925 d34cab9f ths
        break;
926 d34cab9f ths
927 d34cab9f ths
    case SVGA_REG_CURSOR_ON:
928 d34cab9f ths
        s->cursor.on |= (value == SVGA_CURSOR_ON_SHOW);
929 d34cab9f ths
        s->cursor.on &= (value != SVGA_CURSOR_ON_HIDE);
930 d34cab9f ths
#ifdef HW_MOUSE_ACCEL
931 4e12cd94 Avi Kivity
        if (s->vga.ds->mouse_set && value <= SVGA_CURSOR_ON_SHOW)
932 4e12cd94 Avi Kivity
            s->vga.ds->mouse_set(s->cursor.x, s->cursor.y, s->cursor.on);
933 d34cab9f ths
#endif
934 d34cab9f ths
        break;
935 d34cab9f ths
936 d34cab9f ths
    case SVGA_REG_MEM_REGS:
937 d34cab9f ths
    case SVGA_REG_NUM_DISPLAYS:
938 d34cab9f ths
    case SVGA_REG_PITCHLOCK:
939 d34cab9f ths
    case SVGA_PALETTE_BASE ... SVGA_PALETTE_END:
940 d34cab9f ths
        break;
941 d34cab9f ths
942 d34cab9f ths
    default:
943 d34cab9f ths
        if (s->index >= SVGA_SCRATCH_BASE &&
944 d34cab9f ths
                s->index < SVGA_SCRATCH_BASE + s->scratch_size) {
945 d34cab9f ths
            s->scratch[s->index - SVGA_SCRATCH_BASE] = value;
946 d34cab9f ths
            break;
947 d34cab9f ths
        }
948 d34cab9f ths
        printf("%s: Bad register %02x\n", __FUNCTION__, s->index);
949 d34cab9f ths
    }
950 d34cab9f ths
}
951 d34cab9f ths
952 d34cab9f ths
static uint32_t vmsvga_bios_read(void *opaque, uint32_t address)
953 d34cab9f ths
{
954 d34cab9f ths
    printf("%s: what are we supposed to return?\n", __FUNCTION__);
955 d34cab9f ths
    return 0xcafe;
956 d34cab9f ths
}
957 d34cab9f ths
958 d34cab9f ths
static void vmsvga_bios_write(void *opaque, uint32_t address, uint32_t data)
959 d34cab9f ths
{
960 d34cab9f ths
    printf("%s: what are we supposed to do with (%08x)?\n",
961 d34cab9f ths
                    __FUNCTION__, data);
962 d34cab9f ths
}
963 d34cab9f ths
964 d34cab9f ths
static inline void vmsvga_size(struct vmsvga_state_s *s)
965 d34cab9f ths
{
966 d34cab9f ths
    if (s->new_width != s->width || s->new_height != s->height) {
967 d34cab9f ths
        s->width = s->new_width;
968 d34cab9f ths
        s->height = s->new_height;
969 4e12cd94 Avi Kivity
        qemu_console_resize(s->vga.ds, s->width, s->height);
970 d34cab9f ths
        s->invalidated = 1;
971 d34cab9f ths
    }
972 d34cab9f ths
}
973 d34cab9f ths
974 d34cab9f ths
static void vmsvga_update_display(void *opaque)
975 d34cab9f ths
{
976 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
977 d34cab9f ths
    if (!s->enable) {
978 4e12cd94 Avi Kivity
        s->vga.update(&s->vga);
979 d34cab9f ths
        return;
980 d34cab9f ths
    }
981 d34cab9f ths
982 d34cab9f ths
    vmsvga_size(s);
983 d34cab9f ths
984 d34cab9f ths
    vmsvga_fifo_run(s);
985 d34cab9f ths
    vmsvga_update_rect_flush(s);
986 d34cab9f ths
987 d34cab9f ths
    /*
988 d34cab9f ths
     * Is it more efficient to look at vram VGA-dirty bits or wait
989 d34cab9f ths
     * for the driver to issue SVGA_CMD_UPDATE?
990 d34cab9f ths
     */
991 d34cab9f ths
    if (s->invalidated) {
992 d34cab9f ths
        s->invalidated = 0;
993 d34cab9f ths
        vmsvga_update_screen(s);
994 d34cab9f ths
    }
995 d34cab9f ths
}
996 d34cab9f ths
997 d34cab9f ths
static void vmsvga_reset(struct vmsvga_state_s *s)
998 d34cab9f ths
{
999 d34cab9f ths
    s->index = 0;
1000 d34cab9f ths
    s->enable = 0;
1001 d34cab9f ths
    s->config = 0;
1002 d34cab9f ths
    s->width = -1;
1003 d34cab9f ths
    s->height = -1;
1004 d34cab9f ths
    s->svgaid = SVGA_ID;
1005 a6109ff1 Anthony Liguori
    s->depth = ds_get_bits_per_pixel(s->vga.ds);
1006 a6109ff1 Anthony Liguori
    s->bypp = ds_get_bytes_per_pixel(s->vga.ds);
1007 d34cab9f ths
    s->cursor.on = 0;
1008 d34cab9f ths
    s->redraw_fifo_first = 0;
1009 d34cab9f ths
    s->redraw_fifo_last = 0;
1010 d34cab9f ths
    switch (s->depth) {
1011 d34cab9f ths
    case 8:
1012 d34cab9f ths
        s->wred   = 0x00000007;
1013 d34cab9f ths
        s->wgreen = 0x00000038;
1014 d34cab9f ths
        s->wblue  = 0x000000c0;
1015 d34cab9f ths
        break;
1016 d34cab9f ths
    case 15:
1017 d34cab9f ths
        s->wred   = 0x0000001f;
1018 d34cab9f ths
        s->wgreen = 0x000003e0;
1019 d34cab9f ths
        s->wblue  = 0x00007c00;
1020 d34cab9f ths
        break;
1021 d34cab9f ths
    case 16:
1022 d34cab9f ths
        s->wred   = 0x0000001f;
1023 d34cab9f ths
        s->wgreen = 0x000007e0;
1024 d34cab9f ths
        s->wblue  = 0x0000f800;
1025 d34cab9f ths
        break;
1026 d34cab9f ths
    case 24:
1027 f707cfba balrog
        s->wred   = 0x00ff0000;
1028 d34cab9f ths
        s->wgreen = 0x0000ff00;
1029 f707cfba balrog
        s->wblue  = 0x000000ff;
1030 d34cab9f ths
        break;
1031 d34cab9f ths
    case 32:
1032 f707cfba balrog
        s->wred   = 0x00ff0000;
1033 d34cab9f ths
        s->wgreen = 0x0000ff00;
1034 f707cfba balrog
        s->wblue  = 0x000000ff;
1035 d34cab9f ths
        break;
1036 d34cab9f ths
    }
1037 d34cab9f ths
    s->syncing = 0;
1038 b5cc6e32 Anthony Liguori
1039 b5cc6e32 Anthony Liguori
    vga_dirty_log_start(&s->vga);
1040 d34cab9f ths
}
1041 d34cab9f ths
1042 d34cab9f ths
static void vmsvga_invalidate_display(void *opaque)
1043 d34cab9f ths
{
1044 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
1045 d34cab9f ths
    if (!s->enable) {
1046 4e12cd94 Avi Kivity
        s->vga.invalidate(&s->vga);
1047 d34cab9f ths
        return;
1048 d34cab9f ths
    }
1049 d34cab9f ths
1050 d34cab9f ths
    s->invalidated = 1;
1051 d34cab9f ths
}
1052 d34cab9f ths
1053 f707cfba balrog
/* save the vga display in a PPM image even if no display is
1054 f707cfba balrog
   available */
1055 d34cab9f ths
static void vmsvga_screen_dump(void *opaque, const char *filename)
1056 d34cab9f ths
{
1057 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
1058 d34cab9f ths
    if (!s->enable) {
1059 4e12cd94 Avi Kivity
        s->vga.screen_dump(&s->vga, filename);
1060 d34cab9f ths
        return;
1061 d34cab9f ths
    }
1062 d34cab9f ths
1063 f707cfba balrog
    if (s->depth == 32) {
1064 e07d630a aliguori
        DisplaySurface *ds = qemu_create_displaysurface_from(s->width,
1065 4e12cd94 Avi Kivity
                s->height, 32, ds_get_linesize(s->vga.ds), s->vga.vram_ptr);
1066 e07d630a aliguori
        ppm_save(filename, ds);
1067 e07d630a aliguori
        qemu_free(ds);
1068 f707cfba balrog
    }
1069 d34cab9f ths
}
1070 d34cab9f ths
1071 c227f099 Anthony Liguori
static void vmsvga_text_update(void *opaque, console_ch_t *chardata)
1072 4d3b6f6e balrog
{
1073 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
1074 4d3b6f6e balrog
1075 4e12cd94 Avi Kivity
    if (s->vga.text_update)
1076 4e12cd94 Avi Kivity
        s->vga.text_update(&s->vga, chardata);
1077 4d3b6f6e balrog
}
1078 4d3b6f6e balrog
1079 d34cab9f ths
#ifdef DIRECT_VRAM
1080 c227f099 Anthony Liguori
static uint32_t vmsvga_vram_readb(void *opaque, target_phys_addr_t addr)
1081 d34cab9f ths
{
1082 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
1083 d34cab9f ths
    if (addr < s->fb_size)
1084 0e1f5a0c aliguori
        return *(uint8_t *) (ds_get_data(s->ds) + addr);
1085 d34cab9f ths
    else
1086 b584726d pbrook
        return *(uint8_t *) (s->vram_ptr + addr);
1087 d34cab9f ths
}
1088 d34cab9f ths
1089 c227f099 Anthony Liguori
static uint32_t vmsvga_vram_readw(void *opaque, target_phys_addr_t addr)
1090 d34cab9f ths
{
1091 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
1092 d34cab9f ths
    if (addr < s->fb_size)
1093 0e1f5a0c aliguori
        return *(uint16_t *) (ds_get_data(s->ds) + addr);
1094 d34cab9f ths
    else
1095 b584726d pbrook
        return *(uint16_t *) (s->vram_ptr + addr);
1096 d34cab9f ths
}
1097 d34cab9f ths
1098 c227f099 Anthony Liguori
static uint32_t vmsvga_vram_readl(void *opaque, target_phys_addr_t addr)
1099 d34cab9f ths
{
1100 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
1101 d34cab9f ths
    if (addr < s->fb_size)
1102 0e1f5a0c aliguori
        return *(uint32_t *) (ds_get_data(s->ds) + addr);
1103 d34cab9f ths
    else
1104 b584726d pbrook
        return *(uint32_t *) (s->vram_ptr + addr);
1105 d34cab9f ths
}
1106 d34cab9f ths
1107 c227f099 Anthony Liguori
static void vmsvga_vram_writeb(void *opaque, target_phys_addr_t addr,
1108 d34cab9f ths
                uint32_t value)
1109 d34cab9f ths
{
1110 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
1111 d34cab9f ths
    if (addr < s->fb_size)
1112 0e1f5a0c aliguori
        *(uint8_t *) (ds_get_data(s->ds) + addr) = value;
1113 d34cab9f ths
    else
1114 b584726d pbrook
        *(uint8_t *) (s->vram_ptr + addr) = value;
1115 d34cab9f ths
}
1116 d34cab9f ths
1117 c227f099 Anthony Liguori
static void vmsvga_vram_writew(void *opaque, target_phys_addr_t addr,
1118 d34cab9f ths
                uint32_t value)
1119 d34cab9f ths
{
1120 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
1121 d34cab9f ths
    if (addr < s->fb_size)
1122 0e1f5a0c aliguori
        *(uint16_t *) (ds_get_data(s->ds) + addr) = value;
1123 d34cab9f ths
    else
1124 b584726d pbrook
        *(uint16_t *) (s->vram_ptr + addr) = value;
1125 d34cab9f ths
}
1126 d34cab9f ths
1127 c227f099 Anthony Liguori
static void vmsvga_vram_writel(void *opaque, target_phys_addr_t addr,
1128 d34cab9f ths
                uint32_t value)
1129 d34cab9f ths
{
1130 467d44b2 Juan Quintela
    struct vmsvga_state_s *s = opaque;
1131 d34cab9f ths
    if (addr < s->fb_size)
1132 0e1f5a0c aliguori
        *(uint32_t *) (ds_get_data(s->ds) + addr) = value;
1133 d34cab9f ths
    else
1134 b584726d pbrook
        *(uint32_t *) (s->vram_ptr + addr) = value;
1135 d34cab9f ths
}
1136 d34cab9f ths
1137 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const vmsvga_vram_read[] = {
1138 d34cab9f ths
    vmsvga_vram_readb,
1139 d34cab9f ths
    vmsvga_vram_readw,
1140 d34cab9f ths
    vmsvga_vram_readl,
1141 d34cab9f ths
};
1142 d34cab9f ths
1143 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const vmsvga_vram_write[] = {
1144 d34cab9f ths
    vmsvga_vram_writeb,
1145 d34cab9f ths
    vmsvga_vram_writew,
1146 d34cab9f ths
    vmsvga_vram_writel,
1147 d34cab9f ths
};
1148 d34cab9f ths
#endif
1149 d34cab9f ths
1150 bacbe284 Juan Quintela
static int vmsvga_post_load(void *opaque, int version_id)
1151 d34cab9f ths
{
1152 bacbe284 Juan Quintela
    struct vmsvga_state_s *s = opaque;
1153 d34cab9f ths
1154 d34cab9f ths
    s->invalidated = 1;
1155 d34cab9f ths
    if (s->config)
1156 f351d050 Dave Airlie
        s->fifo = (uint32_t *) s->fifo_ptr;
1157 d34cab9f ths
1158 d34cab9f ths
    return 0;
1159 d34cab9f ths
}
1160 d34cab9f ths
1161 d05ac8fa Blue Swirl
static const VMStateDescription vmstate_vmware_vga_internal = {
1162 bacbe284 Juan Quintela
    .name = "vmware_vga_internal",
1163 bacbe284 Juan Quintela
    .version_id = 0,
1164 bacbe284 Juan Quintela
    .minimum_version_id = 0,
1165 bacbe284 Juan Quintela
    .minimum_version_id_old = 0,
1166 bacbe284 Juan Quintela
    .post_load = vmsvga_post_load,
1167 bacbe284 Juan Quintela
    .fields      = (VMStateField []) {
1168 bacbe284 Juan Quintela
        VMSTATE_INT32_EQUAL(depth, struct vmsvga_state_s),
1169 bacbe284 Juan Quintela
        VMSTATE_INT32(enable, struct vmsvga_state_s),
1170 bacbe284 Juan Quintela
        VMSTATE_INT32(config, struct vmsvga_state_s),
1171 bacbe284 Juan Quintela
        VMSTATE_INT32(cursor.id, struct vmsvga_state_s),
1172 bacbe284 Juan Quintela
        VMSTATE_INT32(cursor.x, struct vmsvga_state_s),
1173 bacbe284 Juan Quintela
        VMSTATE_INT32(cursor.y, struct vmsvga_state_s),
1174 bacbe284 Juan Quintela
        VMSTATE_INT32(cursor.on, struct vmsvga_state_s),
1175 bacbe284 Juan Quintela
        VMSTATE_INT32(index, struct vmsvga_state_s),
1176 bacbe284 Juan Quintela
        VMSTATE_VARRAY_INT32(scratch, struct vmsvga_state_s,
1177 bacbe284 Juan Quintela
                             scratch_size, 0, vmstate_info_uint32, uint32_t),
1178 bacbe284 Juan Quintela
        VMSTATE_INT32(new_width, struct vmsvga_state_s),
1179 bacbe284 Juan Quintela
        VMSTATE_INT32(new_height, struct vmsvga_state_s),
1180 bacbe284 Juan Quintela
        VMSTATE_UINT32(guest, struct vmsvga_state_s),
1181 bacbe284 Juan Quintela
        VMSTATE_UINT32(svgaid, struct vmsvga_state_s),
1182 bacbe284 Juan Quintela
        VMSTATE_INT32(syncing, struct vmsvga_state_s),
1183 bacbe284 Juan Quintela
        VMSTATE_INT32(fb_size, struct vmsvga_state_s),
1184 bacbe284 Juan Quintela
        VMSTATE_END_OF_LIST()
1185 bacbe284 Juan Quintela
    }
1186 bacbe284 Juan Quintela
};
1187 bacbe284 Juan Quintela
1188 d05ac8fa Blue Swirl
static const VMStateDescription vmstate_vmware_vga = {
1189 bacbe284 Juan Quintela
    .name = "vmware_vga",
1190 bacbe284 Juan Quintela
    .version_id = 0,
1191 bacbe284 Juan Quintela
    .minimum_version_id = 0,
1192 bacbe284 Juan Quintela
    .minimum_version_id_old = 0,
1193 bacbe284 Juan Quintela
    .fields      = (VMStateField []) {
1194 bacbe284 Juan Quintela
        VMSTATE_PCI_DEVICE(card, struct pci_vmsvga_state_s),
1195 bacbe284 Juan Quintela
        VMSTATE_STRUCT(chip, struct pci_vmsvga_state_s, 0,
1196 bacbe284 Juan Quintela
                       vmstate_vmware_vga_internal, struct vmsvga_state_s),
1197 bacbe284 Juan Quintela
        VMSTATE_END_OF_LIST()
1198 bacbe284 Juan Quintela
    }
1199 bacbe284 Juan Quintela
};
1200 bacbe284 Juan Quintela
1201 b584726d pbrook
static void vmsvga_init(struct vmsvga_state_s *s, int vga_ram_size)
1202 d34cab9f ths
{
1203 d34cab9f ths
    s->scratch_size = SVGA_SCRATCH_SIZE;
1204 fe740c43 Juan Quintela
    s->scratch = qemu_malloc(s->scratch_size * 4);
1205 d34cab9f ths
1206 a6109ff1 Anthony Liguori
    s->vga.ds = graphic_console_init(vmsvga_update_display,
1207 a6109ff1 Anthony Liguori
                                     vmsvga_invalidate_display,
1208 a6109ff1 Anthony Liguori
                                     vmsvga_screen_dump,
1209 a6109ff1 Anthony Liguori
                                     vmsvga_text_update, s);
1210 a6109ff1 Anthony Liguori
1211 4445b0a6 Andrzej Zaborowski
1212 f351d050 Dave Airlie
    s->fifo_size = SVGA_FIFO_SIZE;
1213 1724f049 Alex Williamson
    s->fifo_offset = qemu_ram_alloc(NULL, "vmsvga.fifo", s->fifo_size);
1214 f351d050 Dave Airlie
    s->fifo_ptr = qemu_get_ram_ptr(s->fifo_offset);
1215 f351d050 Dave Airlie
1216 a4a2f59c Juan Quintela
    vga_common_init(&s->vga, vga_ram_size);
1217 a4a2f59c Juan Quintela
    vga_init(&s->vga);
1218 0be71e32 Alex Williamson
    vmstate_register(NULL, 0, &vmstate_vga_common, &s->vga);
1219 e93a5f4f balrog
1220 b5cc6e32 Anthony Liguori
    vmsvga_reset(s);
1221 d34cab9f ths
}
1222 d34cab9f ths
1223 1492a3c4 balrog
static void pci_vmsvga_map_ioport(PCIDevice *pci_dev, int region_num,
1224 6e355d90 Isaku Yamahata
                pcibus_t addr, pcibus_t size, int type)
1225 1492a3c4 balrog
{
1226 1492a3c4 balrog
    struct pci_vmsvga_state_s *d = (struct pci_vmsvga_state_s *) pci_dev;
1227 1492a3c4 balrog
    struct vmsvga_state_s *s = &d->chip;
1228 1492a3c4 balrog
1229 1492a3c4 balrog
    register_ioport_read(addr + SVGA_IO_MUL * SVGA_INDEX_PORT,
1230 1492a3c4 balrog
                    1, 4, vmsvga_index_read, s);
1231 1492a3c4 balrog
    register_ioport_write(addr + SVGA_IO_MUL * SVGA_INDEX_PORT,
1232 1492a3c4 balrog
                    1, 4, vmsvga_index_write, s);
1233 1492a3c4 balrog
    register_ioport_read(addr + SVGA_IO_MUL * SVGA_VALUE_PORT,
1234 1492a3c4 balrog
                    1, 4, vmsvga_value_read, s);
1235 1492a3c4 balrog
    register_ioport_write(addr + SVGA_IO_MUL * SVGA_VALUE_PORT,
1236 1492a3c4 balrog
                    1, 4, vmsvga_value_write, s);
1237 1492a3c4 balrog
    register_ioport_read(addr + SVGA_IO_MUL * SVGA_BIOS_PORT,
1238 1492a3c4 balrog
                    1, 4, vmsvga_bios_read, s);
1239 1492a3c4 balrog
    register_ioport_write(addr + SVGA_IO_MUL * SVGA_BIOS_PORT,
1240 1492a3c4 balrog
                    1, 4, vmsvga_bios_write, s);
1241 1492a3c4 balrog
}
1242 1492a3c4 balrog
1243 3016d80b balrog
static void pci_vmsvga_map_mem(PCIDevice *pci_dev, int region_num,
1244 6e355d90 Isaku Yamahata
                pcibus_t addr, pcibus_t size, int type)
1245 3016d80b balrog
{
1246 3016d80b balrog
    struct pci_vmsvga_state_s *d = (struct pci_vmsvga_state_s *) pci_dev;
1247 3016d80b balrog
    struct vmsvga_state_s *s = &d->chip;
1248 c227f099 Anthony Liguori
    ram_addr_t iomemtype;
1249 3016d80b balrog
1250 3016d80b balrog
    s->vram_base = addr;
1251 3016d80b balrog
#ifdef DIRECT_VRAM
1252 1eed09cb Avi Kivity
    iomemtype = cpu_register_io_memory(vmsvga_vram_read,
1253 3016d80b balrog
                    vmsvga_vram_write, s);
1254 3016d80b balrog
#else
1255 4e12cd94 Avi Kivity
    iomemtype = s->vga.vram_offset | IO_MEM_RAM;
1256 3016d80b balrog
#endif
1257 4e12cd94 Avi Kivity
    cpu_register_physical_memory(s->vram_base, s->vga.vram_size,
1258 3016d80b balrog
                    iomemtype);
1259 ee3e41a9 Anthony Liguori
1260 ee3e41a9 Anthony Liguori
    s->vga.map_addr = addr;
1261 ee3e41a9 Anthony Liguori
    s->vga.map_end = addr + s->vga.vram_size;
1262 b5cc6e32 Anthony Liguori
    vga_dirty_log_restart(&s->vga);
1263 3016d80b balrog
}
1264 3016d80b balrog
1265 f351d050 Dave Airlie
static void pci_vmsvga_map_fifo(PCIDevice *pci_dev, int region_num,
1266 f351d050 Dave Airlie
                pcibus_t addr, pcibus_t size, int type)
1267 f351d050 Dave Airlie
{
1268 f351d050 Dave Airlie
    struct pci_vmsvga_state_s *d = (struct pci_vmsvga_state_s *) pci_dev;
1269 f351d050 Dave Airlie
    struct vmsvga_state_s *s = &d->chip;
1270 f351d050 Dave Airlie
    ram_addr_t iomemtype;
1271 f351d050 Dave Airlie
1272 f351d050 Dave Airlie
    s->fifo_base = addr;
1273 f351d050 Dave Airlie
    iomemtype = s->fifo_offset | IO_MEM_RAM;
1274 f351d050 Dave Airlie
    cpu_register_physical_memory(s->fifo_base, s->fifo_size,
1275 f351d050 Dave Airlie
                    iomemtype);
1276 f351d050 Dave Airlie
}
1277 f351d050 Dave Airlie
1278 81a322d4 Gerd Hoffmann
static int pci_vmsvga_initfn(PCIDevice *dev)
1279 d34cab9f ths
{
1280 a414c306 Gerd Hoffmann
    struct pci_vmsvga_state_s *s =
1281 a414c306 Gerd Hoffmann
        DO_UPCAST(struct pci_vmsvga_state_s, card, dev);
1282 d34cab9f ths
1283 deb54399 aliguori
    pci_config_set_vendor_id(s->card.config, PCI_VENDOR_ID_VMWARE);
1284 deb54399 aliguori
    pci_config_set_device_id(s->card.config, SVGA_PCI_DEVICE_ID);
1285 173a543b blueswir1
    pci_config_set_class(s->card.config, PCI_CLASS_DISPLAY_VGA);
1286 3fa0f955 Michael S. Tsirkin
    s->card.config[PCI_CACHE_LINE_SIZE]        = 0x08;                /* Cache line size */
1287 3fa0f955 Michael S. Tsirkin
    s->card.config[PCI_LATENCY_TIMER] = 0x40;                /* Latency timer */
1288 3fa0f955 Michael S. Tsirkin
    s->card.config[PCI_SUBSYSTEM_VENDOR_ID] = PCI_VENDOR_ID_VMWARE & 0xff;
1289 3fa0f955 Michael S. Tsirkin
    s->card.config[PCI_SUBSYSTEM_VENDOR_ID + 1]        = PCI_VENDOR_ID_VMWARE >> 8;
1290 3fa0f955 Michael S. Tsirkin
    s->card.config[PCI_SUBSYSTEM_ID] = SVGA_PCI_DEVICE_ID & 0xff;
1291 3fa0f955 Michael S. Tsirkin
    s->card.config[PCI_SUBSYSTEM_ID + 1] = SVGA_PCI_DEVICE_ID >> 8;
1292 3fa0f955 Michael S. Tsirkin
    s->card.config[PCI_INTERRUPT_LINE] = 0xff;                /* End */
1293 d34cab9f ths
1294 28c2c264 Avi Kivity
    pci_register_bar(&s->card, 0, 0x10,
1295 0392a017 Isaku Yamahata
                    PCI_BASE_ADDRESS_SPACE_IO, pci_vmsvga_map_ioport);
1296 28c2c264 Avi Kivity
    pci_register_bar(&s->card, 1, VGA_RAM_SIZE,
1297 0392a017 Isaku Yamahata
                    PCI_BASE_ADDRESS_MEM_PREFETCH, pci_vmsvga_map_mem);
1298 1492a3c4 balrog
1299 f351d050 Dave Airlie
    pci_register_bar(&s->card, 2, SVGA_FIFO_SIZE,
1300 9f810beb Andrzej Zaborowski
                    PCI_BASE_ADDRESS_MEM_PREFETCH, pci_vmsvga_map_fifo);
1301 f351d050 Dave Airlie
1302 fbe1b595 Paul Brook
    vmsvga_init(&s->chip, VGA_RAM_SIZE);
1303 d34cab9f ths
1304 81a322d4 Gerd Hoffmann
    return 0;
1305 d34cab9f ths
}
1306 a414c306 Gerd Hoffmann
1307 a414c306 Gerd Hoffmann
void pci_vmsvga_init(PCIBus *bus)
1308 a414c306 Gerd Hoffmann
{
1309 556cd098 Markus Armbruster
    pci_create_simple(bus, -1, "vmware-svga");
1310 a414c306 Gerd Hoffmann
}
1311 a414c306 Gerd Hoffmann
1312 a414c306 Gerd Hoffmann
static PCIDeviceInfo vmsvga_info = {
1313 556cd098 Markus Armbruster
    .qdev.name    = "vmware-svga",
1314 a414c306 Gerd Hoffmann
    .qdev.size    = sizeof(struct pci_vmsvga_state_s),
1315 be73cfe2 Juan Quintela
    .qdev.vmsd    = &vmstate_vmware_vga,
1316 a414c306 Gerd Hoffmann
    .init         = pci_vmsvga_initfn,
1317 4eccfec4 Gerd Hoffmann
    .romfile      = "vgabios-vmware.bin",
1318 a414c306 Gerd Hoffmann
};
1319 a414c306 Gerd Hoffmann
1320 a414c306 Gerd Hoffmann
static void vmsvga_register(void)
1321 a414c306 Gerd Hoffmann
{
1322 a414c306 Gerd Hoffmann
    pci_qdev_register(&vmsvga_info);
1323 a414c306 Gerd Hoffmann
}
1324 a414c306 Gerd Hoffmann
device_init(vmsvga_register);