Statistics
| Branch: | Revision:

root / target-mips / cpu.h @ 51cc2e78

History | View | Annotate | Download (17.2 kB)

1 6af0bf9c bellard
#if !defined (__MIPS_CPU_H__)
2 6af0bf9c bellard
#define __MIPS_CPU_H__
3 6af0bf9c bellard
4 4ad40f36 bellard
#define TARGET_HAS_ICE 1
5 4ad40f36 bellard
6 9042c0e2 ths
#define ELF_MACHINE        EM_MIPS
7 9042c0e2 ths
8 c2764719 pbrook
#define CPUState struct CPUMIPSState
9 c2764719 pbrook
10 c5d6edc3 bellard
#include "config.h"
11 6af0bf9c bellard
#include "mips-defs.h"
12 6af0bf9c bellard
#include "cpu-defs.h"
13 6af0bf9c bellard
#include "softfloat.h"
14 6af0bf9c bellard
15 fdbb4691 bellard
// uint_fast8_t and uint_fast16_t not in <sys/int_types.h>
16 fdbb4691 bellard
// XXX: move that elsewhere
17 dfe5fff3 Juan Quintela
#if defined(CONFIG_SOLARIS) && CONFIG_SOLARIS_VERSION < 10
18 fdbb4691 bellard
typedef unsigned char           uint_fast8_t;
19 fdbb4691 bellard
typedef unsigned int            uint_fast16_t;
20 fdbb4691 bellard
#endif
21 fdbb4691 bellard
22 ead9360e ths
struct CPUMIPSState;
23 6af0bf9c bellard
24 c227f099 Anthony Liguori
typedef struct r4k_tlb_t r4k_tlb_t;
25 c227f099 Anthony Liguori
struct r4k_tlb_t {
26 6af0bf9c bellard
    target_ulong VPN;
27 9c2149c8 ths
    uint32_t PageMask;
28 98c1b82b pbrook
    uint_fast8_t ASID;
29 98c1b82b pbrook
    uint_fast16_t G:1;
30 98c1b82b pbrook
    uint_fast16_t C0:3;
31 98c1b82b pbrook
    uint_fast16_t C1:3;
32 98c1b82b pbrook
    uint_fast16_t V0:1;
33 98c1b82b pbrook
    uint_fast16_t V1:1;
34 98c1b82b pbrook
    uint_fast16_t D0:1;
35 98c1b82b pbrook
    uint_fast16_t D1:1;
36 6af0bf9c bellard
    target_ulong PFN[2];
37 6af0bf9c bellard
};
38 6af0bf9c bellard
39 ead9360e ths
typedef struct CPUMIPSTLBContext CPUMIPSTLBContext;
40 ead9360e ths
struct CPUMIPSTLBContext {
41 ead9360e ths
    uint32_t nb_tlb;
42 ead9360e ths
    uint32_t tlb_in_use;
43 ead9360e ths
    int (*map_address) (struct CPUMIPSState *env, target_ulong *physical, int *prot, target_ulong address, int rw, int access_type);
44 c01fccd2 aurel32
    void (*helper_tlbwi) (void);
45 c01fccd2 aurel32
    void (*helper_tlbwr) (void);
46 c01fccd2 aurel32
    void (*helper_tlbp) (void);
47 c01fccd2 aurel32
    void (*helper_tlbr) (void);
48 ead9360e ths
    union {
49 ead9360e ths
        struct {
50 c227f099 Anthony Liguori
            r4k_tlb_t tlb[MIPS_TLB_MAX];
51 ead9360e ths
        } r4k;
52 ead9360e ths
    } mmu;
53 ead9360e ths
};
54 51b2772f ths
55 c227f099 Anthony Liguori
typedef union fpr_t fpr_t;
56 c227f099 Anthony Liguori
union fpr_t {
57 ead9360e ths
    float64  fd;   /* ieee double precision */
58 ead9360e ths
    float32  fs[2];/* ieee single precision */
59 ead9360e ths
    uint64_t d;    /* binary double fixed-point */
60 ead9360e ths
    uint32_t w[2]; /* binary single fixed-point */
61 ead9360e ths
};
62 ead9360e ths
/* define FP_ENDIAN_IDX to access the same location
63 ead9360e ths
 * in the fpr_t union regardless of the host endianess
64 ead9360e ths
 */
65 e2542fe2 Juan Quintela
#if defined(HOST_WORDS_BIGENDIAN)
66 ead9360e ths
#  define FP_ENDIAN_IDX 1
67 ead9360e ths
#else
68 ead9360e ths
#  define FP_ENDIAN_IDX 0
69 c570fd16 ths
#endif
70 ead9360e ths
71 ead9360e ths
typedef struct CPUMIPSFPUContext CPUMIPSFPUContext;
72 ead9360e ths
struct CPUMIPSFPUContext {
73 6af0bf9c bellard
    /* Floating point registers */
74 c227f099 Anthony Liguori
    fpr_t fpr[32];
75 6ea83fed bellard
    float_status fp_status;
76 5a5012ec ths
    /* fpu implementation/revision register (fir) */
77 6af0bf9c bellard
    uint32_t fcr0;
78 5a5012ec ths
#define FCR0_F64 22
79 5a5012ec ths
#define FCR0_L 21
80 5a5012ec ths
#define FCR0_W 20
81 5a5012ec ths
#define FCR0_3D 19
82 5a5012ec ths
#define FCR0_PS 18
83 5a5012ec ths
#define FCR0_D 17
84 5a5012ec ths
#define FCR0_S 16
85 5a5012ec ths
#define FCR0_PRID 8
86 5a5012ec ths
#define FCR0_REV 0
87 6ea83fed bellard
    /* fcsr */
88 6ea83fed bellard
    uint32_t fcr31;
89 f01be154 ths
#define SET_FP_COND(num,env)     do { ((env).fcr31) |= ((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
90 f01be154 ths
#define CLEAR_FP_COND(num,env)   do { ((env).fcr31) &= ~((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
91 f01be154 ths
#define GET_FP_COND(env)         ((((env).fcr31 >> 24) & 0xfe) | (((env).fcr31 >> 23) & 0x1))
92 5a5012ec ths
#define GET_FP_CAUSE(reg)        (((reg) >> 12) & 0x3f)
93 5a5012ec ths
#define GET_FP_ENABLE(reg)       (((reg) >>  7) & 0x1f)
94 5a5012ec ths
#define GET_FP_FLAGS(reg)        (((reg) >>  2) & 0x1f)
95 5a5012ec ths
#define SET_FP_CAUSE(reg,v)      do { (reg) = ((reg) & ~(0x3f << 12)) | ((v & 0x3f) << 12); } while(0)
96 5a5012ec ths
#define SET_FP_ENABLE(reg,v)     do { (reg) = ((reg) & ~(0x1f <<  7)) | ((v & 0x1f) << 7); } while(0)
97 5a5012ec ths
#define SET_FP_FLAGS(reg,v)      do { (reg) = ((reg) & ~(0x1f <<  2)) | ((v & 0x1f) << 2); } while(0)
98 5a5012ec ths
#define UPDATE_FP_FLAGS(reg,v)   do { (reg) |= ((v & 0x1f) << 2); } while(0)
99 6ea83fed bellard
#define FP_INEXACT        1
100 6ea83fed bellard
#define FP_UNDERFLOW      2
101 6ea83fed bellard
#define FP_OVERFLOW       4
102 6ea83fed bellard
#define FP_DIV0           8
103 6ea83fed bellard
#define FP_INVALID        16
104 6ea83fed bellard
#define FP_UNIMPLEMENTED  32
105 ead9360e ths
};
106 ead9360e ths
107 623a930e ths
#define NB_MMU_MODES 3
108 6ebbf390 j_mayer
109 ead9360e ths
typedef struct CPUMIPSMVPContext CPUMIPSMVPContext;
110 ead9360e ths
struct CPUMIPSMVPContext {
111 ead9360e ths
    int32_t CP0_MVPControl;
112 ead9360e ths
#define CP0MVPCo_CPA        3
113 ead9360e ths
#define CP0MVPCo_STLB        2
114 ead9360e ths
#define CP0MVPCo_VPC        1
115 ead9360e ths
#define CP0MVPCo_EVP        0
116 ead9360e ths
    int32_t CP0_MVPConf0;
117 ead9360e ths
#define CP0MVPC0_M        31
118 ead9360e ths
#define CP0MVPC0_TLBS        29
119 ead9360e ths
#define CP0MVPC0_GS        28
120 ead9360e ths
#define CP0MVPC0_PCP        27
121 ead9360e ths
#define CP0MVPC0_PTLBE        16
122 ead9360e ths
#define CP0MVPC0_TCA        15
123 ead9360e ths
#define CP0MVPC0_PVPE        10
124 ead9360e ths
#define CP0MVPC0_PTC        0
125 ead9360e ths
    int32_t CP0_MVPConf1;
126 ead9360e ths
#define CP0MVPC1_CIM        31
127 ead9360e ths
#define CP0MVPC1_CIF        30
128 ead9360e ths
#define CP0MVPC1_PCX        20
129 ead9360e ths
#define CP0MVPC1_PCP2        10
130 ead9360e ths
#define CP0MVPC1_PCP1        0
131 ead9360e ths
};
132 ead9360e ths
133 c227f099 Anthony Liguori
typedef struct mips_def_t mips_def_t;
134 ead9360e ths
135 ead9360e ths
#define MIPS_SHADOW_SET_MAX 16
136 ead9360e ths
#define MIPS_TC_MAX 5
137 f01be154 ths
#define MIPS_FPU_MAX 1
138 ead9360e ths
#define MIPS_DSP_ACC 4
139 ead9360e ths
140 b5dc7732 ths
typedef struct TCState TCState;
141 b5dc7732 ths
struct TCState {
142 b5dc7732 ths
    target_ulong gpr[32];
143 b5dc7732 ths
    target_ulong PC;
144 b5dc7732 ths
    target_ulong HI[MIPS_DSP_ACC];
145 b5dc7732 ths
    target_ulong LO[MIPS_DSP_ACC];
146 b5dc7732 ths
    target_ulong ACX[MIPS_DSP_ACC];
147 b5dc7732 ths
    target_ulong DSPControl;
148 b5dc7732 ths
    int32_t CP0_TCStatus;
149 b5dc7732 ths
#define CP0TCSt_TCU3        31
150 b5dc7732 ths
#define CP0TCSt_TCU2        30
151 b5dc7732 ths
#define CP0TCSt_TCU1        29
152 b5dc7732 ths
#define CP0TCSt_TCU0        28
153 b5dc7732 ths
#define CP0TCSt_TMX        27
154 b5dc7732 ths
#define CP0TCSt_RNST        23
155 b5dc7732 ths
#define CP0TCSt_TDS        21
156 b5dc7732 ths
#define CP0TCSt_DT        20
157 b5dc7732 ths
#define CP0TCSt_DA        15
158 b5dc7732 ths
#define CP0TCSt_A        13
159 b5dc7732 ths
#define CP0TCSt_TKSU        11
160 b5dc7732 ths
#define CP0TCSt_IXMT        10
161 b5dc7732 ths
#define CP0TCSt_TASID        0
162 b5dc7732 ths
    int32_t CP0_TCBind;
163 b5dc7732 ths
#define CP0TCBd_CurTC        21
164 b5dc7732 ths
#define CP0TCBd_TBE        17
165 b5dc7732 ths
#define CP0TCBd_CurVPE        0
166 b5dc7732 ths
    target_ulong CP0_TCHalt;
167 b5dc7732 ths
    target_ulong CP0_TCContext;
168 b5dc7732 ths
    target_ulong CP0_TCSchedule;
169 b5dc7732 ths
    target_ulong CP0_TCScheFBack;
170 b5dc7732 ths
    int32_t CP0_Debug_tcstatus;
171 b5dc7732 ths
};
172 b5dc7732 ths
173 ead9360e ths
typedef struct CPUMIPSState CPUMIPSState;
174 ead9360e ths
struct CPUMIPSState {
175 b5dc7732 ths
    TCState active_tc;
176 f01be154 ths
    CPUMIPSFPUContext active_fpu;
177 b5dc7732 ths
178 ead9360e ths
    uint32_t current_tc;
179 f01be154 ths
    uint32_t current_fpu;
180 36d23958 ths
181 e034e2c3 ths
    uint32_t SEGBITS;
182 6d35524c ths
    uint32_t PABITS;
183 b6d96bed ths
    target_ulong SEGMask;
184 6d35524c ths
    target_ulong PAMask;
185 29929e34 ths
186 9c2149c8 ths
    int32_t CP0_Index;
187 ead9360e ths
    /* CP0_MVP* are per MVP registers. */
188 9c2149c8 ths
    int32_t CP0_Random;
189 ead9360e ths
    int32_t CP0_VPEControl;
190 ead9360e ths
#define CP0VPECo_YSI        21
191 ead9360e ths
#define CP0VPECo_GSI        20
192 ead9360e ths
#define CP0VPECo_EXCPT        16
193 ead9360e ths
#define CP0VPECo_TE        15
194 ead9360e ths
#define CP0VPECo_TargTC        0
195 ead9360e ths
    int32_t CP0_VPEConf0;
196 ead9360e ths
#define CP0VPEC0_M        31
197 ead9360e ths
#define CP0VPEC0_XTC        21
198 ead9360e ths
#define CP0VPEC0_TCS        19
199 ead9360e ths
#define CP0VPEC0_SCS        18
200 ead9360e ths
#define CP0VPEC0_DSC        17
201 ead9360e ths
#define CP0VPEC0_ICS        16
202 ead9360e ths
#define CP0VPEC0_MVP        1
203 ead9360e ths
#define CP0VPEC0_VPA        0
204 ead9360e ths
    int32_t CP0_VPEConf1;
205 ead9360e ths
#define CP0VPEC1_NCX        20
206 ead9360e ths
#define CP0VPEC1_NCP2        10
207 ead9360e ths
#define CP0VPEC1_NCP1        0
208 ead9360e ths
    target_ulong CP0_YQMask;
209 ead9360e ths
    target_ulong CP0_VPESchedule;
210 ead9360e ths
    target_ulong CP0_VPEScheFBack;
211 ead9360e ths
    int32_t CP0_VPEOpt;
212 ead9360e ths
#define CP0VPEOpt_IWX7        15
213 ead9360e ths
#define CP0VPEOpt_IWX6        14
214 ead9360e ths
#define CP0VPEOpt_IWX5        13
215 ead9360e ths
#define CP0VPEOpt_IWX4        12
216 ead9360e ths
#define CP0VPEOpt_IWX3        11
217 ead9360e ths
#define CP0VPEOpt_IWX2        10
218 ead9360e ths
#define CP0VPEOpt_IWX1        9
219 ead9360e ths
#define CP0VPEOpt_IWX0        8
220 ead9360e ths
#define CP0VPEOpt_DWX7        7
221 ead9360e ths
#define CP0VPEOpt_DWX6        6
222 ead9360e ths
#define CP0VPEOpt_DWX5        5
223 ead9360e ths
#define CP0VPEOpt_DWX4        4
224 ead9360e ths
#define CP0VPEOpt_DWX3        3
225 ead9360e ths
#define CP0VPEOpt_DWX2        2
226 ead9360e ths
#define CP0VPEOpt_DWX1        1
227 ead9360e ths
#define CP0VPEOpt_DWX0        0
228 9c2149c8 ths
    target_ulong CP0_EntryLo0;
229 9c2149c8 ths
    target_ulong CP0_EntryLo1;
230 9c2149c8 ths
    target_ulong CP0_Context;
231 9c2149c8 ths
    int32_t CP0_PageMask;
232 9c2149c8 ths
    int32_t CP0_PageGrain;
233 9c2149c8 ths
    int32_t CP0_Wired;
234 ead9360e ths
    int32_t CP0_SRSConf0_rw_bitmask;
235 ead9360e ths
    int32_t CP0_SRSConf0;
236 ead9360e ths
#define CP0SRSC0_M        31
237 ead9360e ths
#define CP0SRSC0_SRS3        20
238 ead9360e ths
#define CP0SRSC0_SRS2        10
239 ead9360e ths
#define CP0SRSC0_SRS1        0
240 ead9360e ths
    int32_t CP0_SRSConf1_rw_bitmask;
241 ead9360e ths
    int32_t CP0_SRSConf1;
242 ead9360e ths
#define CP0SRSC1_M        31
243 ead9360e ths
#define CP0SRSC1_SRS6        20
244 ead9360e ths
#define CP0SRSC1_SRS5        10
245 ead9360e ths
#define CP0SRSC1_SRS4        0
246 ead9360e ths
    int32_t CP0_SRSConf2_rw_bitmask;
247 ead9360e ths
    int32_t CP0_SRSConf2;
248 ead9360e ths
#define CP0SRSC2_M        31
249 ead9360e ths
#define CP0SRSC2_SRS9        20
250 ead9360e ths
#define CP0SRSC2_SRS8        10
251 ead9360e ths
#define CP0SRSC2_SRS7        0
252 ead9360e ths
    int32_t CP0_SRSConf3_rw_bitmask;
253 ead9360e ths
    int32_t CP0_SRSConf3;
254 ead9360e ths
#define CP0SRSC3_M        31
255 ead9360e ths
#define CP0SRSC3_SRS12        20
256 ead9360e ths
#define CP0SRSC3_SRS11        10
257 ead9360e ths
#define CP0SRSC3_SRS10        0
258 ead9360e ths
    int32_t CP0_SRSConf4_rw_bitmask;
259 ead9360e ths
    int32_t CP0_SRSConf4;
260 ead9360e ths
#define CP0SRSC4_SRS15        20
261 ead9360e ths
#define CP0SRSC4_SRS14        10
262 ead9360e ths
#define CP0SRSC4_SRS13        0
263 9c2149c8 ths
    int32_t CP0_HWREna;
264 c570fd16 ths
    target_ulong CP0_BadVAddr;
265 9c2149c8 ths
    int32_t CP0_Count;
266 9c2149c8 ths
    target_ulong CP0_EntryHi;
267 9c2149c8 ths
    int32_t CP0_Compare;
268 9c2149c8 ths
    int32_t CP0_Status;
269 6af0bf9c bellard
#define CP0St_CU3   31
270 6af0bf9c bellard
#define CP0St_CU2   30
271 6af0bf9c bellard
#define CP0St_CU1   29
272 6af0bf9c bellard
#define CP0St_CU0   28
273 6af0bf9c bellard
#define CP0St_RP    27
274 6ea83fed bellard
#define CP0St_FR    26
275 6af0bf9c bellard
#define CP0St_RE    25
276 7a387fff ths
#define CP0St_MX    24
277 7a387fff ths
#define CP0St_PX    23
278 6af0bf9c bellard
#define CP0St_BEV   22
279 6af0bf9c bellard
#define CP0St_TS    21
280 6af0bf9c bellard
#define CP0St_SR    20
281 6af0bf9c bellard
#define CP0St_NMI   19
282 6af0bf9c bellard
#define CP0St_IM    8
283 7a387fff ths
#define CP0St_KX    7
284 7a387fff ths
#define CP0St_SX    6
285 7a387fff ths
#define CP0St_UX    5
286 623a930e ths
#define CP0St_KSU   3
287 6af0bf9c bellard
#define CP0St_ERL   2
288 6af0bf9c bellard
#define CP0St_EXL   1
289 6af0bf9c bellard
#define CP0St_IE    0
290 9c2149c8 ths
    int32_t CP0_IntCtl;
291 ead9360e ths
#define CP0IntCtl_IPTI 29
292 ead9360e ths
#define CP0IntCtl_IPPC1 26
293 ead9360e ths
#define CP0IntCtl_VS 5
294 9c2149c8 ths
    int32_t CP0_SRSCtl;
295 ead9360e ths
#define CP0SRSCtl_HSS 26
296 ead9360e ths
#define CP0SRSCtl_EICSS 18
297 ead9360e ths
#define CP0SRSCtl_ESS 12
298 ead9360e ths
#define CP0SRSCtl_PSS 6
299 ead9360e ths
#define CP0SRSCtl_CSS 0
300 9c2149c8 ths
    int32_t CP0_SRSMap;
301 ead9360e ths
#define CP0SRSMap_SSV7 28
302 ead9360e ths
#define CP0SRSMap_SSV6 24
303 ead9360e ths
#define CP0SRSMap_SSV5 20
304 ead9360e ths
#define CP0SRSMap_SSV4 16
305 ead9360e ths
#define CP0SRSMap_SSV3 12
306 ead9360e ths
#define CP0SRSMap_SSV2 8
307 ead9360e ths
#define CP0SRSMap_SSV1 4
308 ead9360e ths
#define CP0SRSMap_SSV0 0
309 9c2149c8 ths
    int32_t CP0_Cause;
310 7a387fff ths
#define CP0Ca_BD   31
311 7a387fff ths
#define CP0Ca_TI   30
312 7a387fff ths
#define CP0Ca_CE   28
313 7a387fff ths
#define CP0Ca_DC   27
314 7a387fff ths
#define CP0Ca_PCI  26
315 6af0bf9c bellard
#define CP0Ca_IV   23
316 7a387fff ths
#define CP0Ca_WP   22
317 7a387fff ths
#define CP0Ca_IP    8
318 4de9b249 ths
#define CP0Ca_IP_mask 0x0000FF00
319 7a387fff ths
#define CP0Ca_EC    2
320 c570fd16 ths
    target_ulong CP0_EPC;
321 9c2149c8 ths
    int32_t CP0_PRid;
322 b29a0341 ths
    int32_t CP0_EBase;
323 9c2149c8 ths
    int32_t CP0_Config0;
324 6af0bf9c bellard
#define CP0C0_M    31
325 6af0bf9c bellard
#define CP0C0_K23  28
326 6af0bf9c bellard
#define CP0C0_KU   25
327 6af0bf9c bellard
#define CP0C0_MDU  20
328 6af0bf9c bellard
#define CP0C0_MM   17
329 6af0bf9c bellard
#define CP0C0_BM   16
330 6af0bf9c bellard
#define CP0C0_BE   15
331 6af0bf9c bellard
#define CP0C0_AT   13
332 6af0bf9c bellard
#define CP0C0_AR   10
333 6af0bf9c bellard
#define CP0C0_MT   7
334 7a387fff ths
#define CP0C0_VI   3
335 6af0bf9c bellard
#define CP0C0_K0   0
336 9c2149c8 ths
    int32_t CP0_Config1;
337 7a387fff ths
#define CP0C1_M    31
338 6af0bf9c bellard
#define CP0C1_MMU  25
339 6af0bf9c bellard
#define CP0C1_IS   22
340 6af0bf9c bellard
#define CP0C1_IL   19
341 6af0bf9c bellard
#define CP0C1_IA   16
342 6af0bf9c bellard
#define CP0C1_DS   13
343 6af0bf9c bellard
#define CP0C1_DL   10
344 6af0bf9c bellard
#define CP0C1_DA   7
345 7a387fff ths
#define CP0C1_C2   6
346 7a387fff ths
#define CP0C1_MD   5
347 6af0bf9c bellard
#define CP0C1_PC   4
348 6af0bf9c bellard
#define CP0C1_WR   3
349 6af0bf9c bellard
#define CP0C1_CA   2
350 6af0bf9c bellard
#define CP0C1_EP   1
351 6af0bf9c bellard
#define CP0C1_FP   0
352 9c2149c8 ths
    int32_t CP0_Config2;
353 7a387fff ths
#define CP0C2_M    31
354 7a387fff ths
#define CP0C2_TU   28
355 7a387fff ths
#define CP0C2_TS   24
356 7a387fff ths
#define CP0C2_TL   20
357 7a387fff ths
#define CP0C2_TA   16
358 7a387fff ths
#define CP0C2_SU   12
359 7a387fff ths
#define CP0C2_SS   8
360 7a387fff ths
#define CP0C2_SL   4
361 7a387fff ths
#define CP0C2_SA   0
362 9c2149c8 ths
    int32_t CP0_Config3;
363 7a387fff ths
#define CP0C3_M    31
364 7a387fff ths
#define CP0C3_DSPP 10
365 7a387fff ths
#define CP0C3_LPA  7
366 7a387fff ths
#define CP0C3_VEIC 6
367 7a387fff ths
#define CP0C3_VInt 5
368 7a387fff ths
#define CP0C3_SP   4
369 7a387fff ths
#define CP0C3_MT   2
370 7a387fff ths
#define CP0C3_SM   1
371 7a387fff ths
#define CP0C3_TL   0
372 e397ee33 ths
    int32_t CP0_Config6;
373 e397ee33 ths
    int32_t CP0_Config7;
374 ead9360e ths
    /* XXX: Maybe make LLAddr per-TC? */
375 c570fd16 ths
    target_ulong CP0_LLAddr;
376 590bc601 Paul Brook
    target_ulong llval;
377 590bc601 Paul Brook
    target_ulong llnewval;
378 590bc601 Paul Brook
    target_ulong llreg;
379 fd88b6ab ths
    target_ulong CP0_WatchLo[8];
380 fd88b6ab ths
    int32_t CP0_WatchHi[8];
381 9c2149c8 ths
    target_ulong CP0_XContext;
382 9c2149c8 ths
    int32_t CP0_Framemask;
383 9c2149c8 ths
    int32_t CP0_Debug;
384 ead9360e ths
#define CP0DB_DBD  31
385 6af0bf9c bellard
#define CP0DB_DM   30
386 6af0bf9c bellard
#define CP0DB_LSNM 28
387 6af0bf9c bellard
#define CP0DB_Doze 27
388 6af0bf9c bellard
#define CP0DB_Halt 26
389 6af0bf9c bellard
#define CP0DB_CNT  25
390 6af0bf9c bellard
#define CP0DB_IBEP 24
391 6af0bf9c bellard
#define CP0DB_DBEP 21
392 6af0bf9c bellard
#define CP0DB_IEXI 20
393 6af0bf9c bellard
#define CP0DB_VER  15
394 6af0bf9c bellard
#define CP0DB_DEC  10
395 6af0bf9c bellard
#define CP0DB_SSt  8
396 6af0bf9c bellard
#define CP0DB_DINT 5
397 6af0bf9c bellard
#define CP0DB_DIB  4
398 6af0bf9c bellard
#define CP0DB_DDBS 3
399 6af0bf9c bellard
#define CP0DB_DDBL 2
400 6af0bf9c bellard
#define CP0DB_DBp  1
401 6af0bf9c bellard
#define CP0DB_DSS  0
402 c570fd16 ths
    target_ulong CP0_DEPC;
403 9c2149c8 ths
    int32_t CP0_Performance0;
404 9c2149c8 ths
    int32_t CP0_TagLo;
405 9c2149c8 ths
    int32_t CP0_DataLo;
406 9c2149c8 ths
    int32_t CP0_TagHi;
407 9c2149c8 ths
    int32_t CP0_DataHi;
408 c570fd16 ths
    target_ulong CP0_ErrorEPC;
409 9c2149c8 ths
    int32_t CP0_DESAVE;
410 b5dc7732 ths
    /* We waste some space so we can handle shadow registers like TCs. */
411 b5dc7732 ths
    TCState tcs[MIPS_SHADOW_SET_MAX];
412 f01be154 ths
    CPUMIPSFPUContext fpus[MIPS_FPU_MAX];
413 6af0bf9c bellard
    /* Qemu */
414 6af0bf9c bellard
    int error_code;
415 6af0bf9c bellard
    uint32_t hflags;    /* CPU State */
416 6af0bf9c bellard
    /* TMASK defines different execution modes */
417 2623c1ec aurel32
#define MIPS_HFLAG_TMASK  0x03FF
418 78749ba8 ths
#define MIPS_HFLAG_MODE   0x0007 /* execution modes                    */
419 623a930e ths
    /* The KSU flags must be the lowest bits in hflags. The flag order
420 623a930e ths
       must be the same as defined for CP0 Status. This allows to use
421 623a930e ths
       the bits as the value of mmu_idx. */
422 623a930e ths
#define MIPS_HFLAG_KSU    0x0003 /* kernel/supervisor/user mode mask   */
423 623a930e ths
#define MIPS_HFLAG_UM       0x0002 /* user mode flag */
424 623a930e ths
#define MIPS_HFLAG_SM       0x0001 /* supervisor mode flag */
425 623a930e ths
#define MIPS_HFLAG_KM       0x0000 /* kernel mode flag */
426 623a930e ths
#define MIPS_HFLAG_DM     0x0004 /* Debug mode                         */
427 5e755519 ths
#define MIPS_HFLAG_64     0x0008 /* 64-bit instructions enabled        */
428 387a8fe5 ths
#define MIPS_HFLAG_CP0    0x0010 /* CP0 enabled                        */
429 387a8fe5 ths
#define MIPS_HFLAG_FPU    0x0020 /* FPU enabled                        */
430 387a8fe5 ths
#define MIPS_HFLAG_F64    0x0040 /* 64-bit FPU enabled                 */
431 b8aa4598 ths
    /* True if the MIPS IV COP1X instructions can be used.  This also
432 b8aa4598 ths
       controls the non-COP1X instructions RECIP.S, RECIP.D, RSQRT.S
433 b8aa4598 ths
       and RSQRT.D.  */
434 b8aa4598 ths
#define MIPS_HFLAG_COP1X  0x0080 /* COP1X instructions enabled         */
435 b8aa4598 ths
#define MIPS_HFLAG_RE     0x0100 /* Reversed endianness                */
436 2623c1ec aurel32
#define MIPS_HFLAG_UX     0x0200 /* 64-bit user mode                   */
437 4ad40f36 bellard
    /* If translation is interrupted between the branch instruction and
438 4ad40f36 bellard
     * the delay slot, record what type of branch it is so that we can
439 4ad40f36 bellard
     * resume translation properly.  It might be possible to reduce
440 4ad40f36 bellard
     * this from three bits to two.  */
441 2623c1ec aurel32
#define MIPS_HFLAG_BMASK  0x1C00
442 2623c1ec aurel32
#define MIPS_HFLAG_B      0x0400 /* Unconditional branch               */
443 2623c1ec aurel32
#define MIPS_HFLAG_BC     0x0800 /* Conditional branch                 */
444 2623c1ec aurel32
#define MIPS_HFLAG_BL     0x0C00 /* Likely branch                      */
445 2623c1ec aurel32
#define MIPS_HFLAG_BR     0x1000 /* branch to register (can't link TB) */
446 6af0bf9c bellard
    target_ulong btarget;        /* Jump / branch target               */
447 1ba74fb8 aurel32
    target_ulong bcond;          /* Branch condition (if needed)       */
448 a316d335 bellard
449 7a387fff ths
    int SYNCI_Step; /* Address step size for SYNCI */
450 7a387fff ths
    int CCRes; /* Cycle count resolution/divisor */
451 ead9360e ths
    uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */
452 ead9360e ths
    uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */
453 e189e748 ths
    int insn_flags; /* Supported instruction set */
454 7a387fff ths
455 0eaef5aa ths
    target_ulong tls_value; /* For usermode emulation */
456 6f5b89a0 ths
457 a316d335 bellard
    CPU_COMMON
458 6ae81775 ths
459 51cc2e78 Blue Swirl
    CPUMIPSMVPContext *mvp;
460 51cc2e78 Blue Swirl
    CPUMIPSTLBContext *tlb;
461 51cc2e78 Blue Swirl
462 c227f099 Anthony Liguori
    const mips_def_t *cpu_model;
463 33ac7f16 ths
    void *irq[8];
464 6ae81775 ths
    struct QEMUTimer *timer; /* Internal timer */
465 6af0bf9c bellard
};
466 6af0bf9c bellard
467 29929e34 ths
int no_mmu_map_address (CPUMIPSState *env, target_ulong *physical, int *prot,
468 29929e34 ths
                        target_ulong address, int rw, int access_type);
469 29929e34 ths
int fixed_mmu_map_address (CPUMIPSState *env, target_ulong *physical, int *prot,
470 29929e34 ths
                           target_ulong address, int rw, int access_type);
471 29929e34 ths
int r4k_map_address (CPUMIPSState *env, target_ulong *physical, int *prot,
472 29929e34 ths
                     target_ulong address, int rw, int access_type);
473 c01fccd2 aurel32
void r4k_helper_tlbwi (void);
474 c01fccd2 aurel32
void r4k_helper_tlbwr (void);
475 c01fccd2 aurel32
void r4k_helper_tlbp (void);
476 c01fccd2 aurel32
void r4k_helper_tlbr (void);
477 33d68b5f ths
void mips_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
478 33d68b5f ths
479 c227f099 Anthony Liguori
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
480 e18231a3 blueswir1
                          int unused, int size);
481 647de6ca ths
482 9467d44c ths
#define cpu_init cpu_mips_init
483 9467d44c ths
#define cpu_exec cpu_mips_exec
484 9467d44c ths
#define cpu_gen_code cpu_mips_gen_code
485 9467d44c ths
#define cpu_signal_handler cpu_mips_signal_handler
486 c732abe2 j_mayer
#define cpu_list mips_cpu_list
487 9467d44c ths
488 b3c7724c pbrook
#define CPU_SAVE_VERSION 3
489 b3c7724c pbrook
490 623a930e ths
/* MMU modes definitions. We carefully match the indices with our
491 623a930e ths
   hflags layout. */
492 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _kernel
493 623a930e ths
#define MMU_MODE1_SUFFIX _super
494 623a930e ths
#define MMU_MODE2_SUFFIX _user
495 623a930e ths
#define MMU_USER_IDX 2
496 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
497 6ebbf390 j_mayer
{
498 623a930e ths
    return env->hflags & MIPS_HFLAG_KSU;
499 6ebbf390 j_mayer
}
500 6ebbf390 j_mayer
501 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
502 6e68e076 pbrook
{
503 f8ed7070 pbrook
    if (newsp)
504 b5dc7732 ths
        env->active_tc.gpr[29] = newsp;
505 b5dc7732 ths
    env->active_tc.gpr[7] = 0;
506 b5dc7732 ths
    env->active_tc.gpr[2] = 0;
507 6e68e076 pbrook
}
508 6e68e076 pbrook
509 6af0bf9c bellard
#include "cpu-all.h"
510 622ed360 aliguori
#include "exec-all.h"
511 6af0bf9c bellard
512 6af0bf9c bellard
/* Memory access type :
513 6af0bf9c bellard
 * may be needed for precise access rights control and precise exceptions.
514 6af0bf9c bellard
 */
515 6af0bf9c bellard
enum {
516 6af0bf9c bellard
    /* 1 bit to define user level / supervisor access */
517 6af0bf9c bellard
    ACCESS_USER  = 0x00,
518 6af0bf9c bellard
    ACCESS_SUPER = 0x01,
519 6af0bf9c bellard
    /* 1 bit to indicate direction */
520 6af0bf9c bellard
    ACCESS_STORE = 0x02,
521 6af0bf9c bellard
    /* Type of instruction that generated the access */
522 6af0bf9c bellard
    ACCESS_CODE  = 0x10, /* Code fetch access                */
523 6af0bf9c bellard
    ACCESS_INT   = 0x20, /* Integer load/store access        */
524 6af0bf9c bellard
    ACCESS_FLOAT = 0x30, /* floating point load/store access */
525 6af0bf9c bellard
};
526 6af0bf9c bellard
527 6af0bf9c bellard
/* Exceptions */
528 6af0bf9c bellard
enum {
529 6af0bf9c bellard
    EXCP_NONE          = -1,
530 6af0bf9c bellard
    EXCP_RESET         = 0,
531 6af0bf9c bellard
    EXCP_SRESET,
532 6af0bf9c bellard
    EXCP_DSS,
533 6af0bf9c bellard
    EXCP_DINT,
534 14e51cc7 ths
    EXCP_DDBL,
535 14e51cc7 ths
    EXCP_DDBS,
536 6af0bf9c bellard
    EXCP_NMI,
537 6af0bf9c bellard
    EXCP_MCHECK,
538 14e51cc7 ths
    EXCP_EXT_INTERRUPT, /* 8 */
539 6af0bf9c bellard
    EXCP_DFWATCH,
540 14e51cc7 ths
    EXCP_DIB,
541 6af0bf9c bellard
    EXCP_IWATCH,
542 6af0bf9c bellard
    EXCP_AdEL,
543 6af0bf9c bellard
    EXCP_AdES,
544 6af0bf9c bellard
    EXCP_TLBF,
545 6af0bf9c bellard
    EXCP_IBE,
546 14e51cc7 ths
    EXCP_DBp, /* 16 */
547 6af0bf9c bellard
    EXCP_SYSCALL,
548 14e51cc7 ths
    EXCP_BREAK,
549 4ad40f36 bellard
    EXCP_CpU,
550 6af0bf9c bellard
    EXCP_RI,
551 6af0bf9c bellard
    EXCP_OVERFLOW,
552 6af0bf9c bellard
    EXCP_TRAP,
553 5a5012ec ths
    EXCP_FPE,
554 14e51cc7 ths
    EXCP_DWATCH, /* 24 */
555 6af0bf9c bellard
    EXCP_LTLBL,
556 6af0bf9c bellard
    EXCP_TLBL,
557 6af0bf9c bellard
    EXCP_TLBS,
558 6af0bf9c bellard
    EXCP_DBE,
559 ead9360e ths
    EXCP_THREAD,
560 14e51cc7 ths
    EXCP_MDMX,
561 14e51cc7 ths
    EXCP_C2E,
562 14e51cc7 ths
    EXCP_CACHE, /* 32 */
563 14e51cc7 ths
564 14e51cc7 ths
    EXCP_LAST = EXCP_CACHE,
565 6af0bf9c bellard
};
566 590bc601 Paul Brook
/* Dummy exception for conditional stores.  */
567 590bc601 Paul Brook
#define EXCP_SC 0x100
568 6af0bf9c bellard
569 6af0bf9c bellard
int cpu_mips_exec(CPUMIPSState *s);
570 aaed909a bellard
CPUMIPSState *cpu_mips_init(const char *cpu_model);
571 f9480ffc ths
//~ uint32_t cpu_mips_get_clock (void);
572 388bb21a ths
int cpu_mips_signal_handler(int host_signum, void *pinfo, void *puc);
573 6af0bf9c bellard
574 f9480ffc ths
/* mips_timer.c */
575 f9480ffc ths
uint32_t cpu_mips_get_random (CPUState *env);
576 f9480ffc ths
uint32_t cpu_mips_get_count (CPUState *env);
577 f9480ffc ths
void cpu_mips_store_count (CPUState *env, uint32_t value);
578 f9480ffc ths
void cpu_mips_store_compare (CPUState *env, uint32_t value);
579 f9480ffc ths
void cpu_mips_start_count(CPUState *env);
580 f9480ffc ths
void cpu_mips_stop_count(CPUState *env);
581 f9480ffc ths
582 f9480ffc ths
/* mips_int.c */
583 f9480ffc ths
void cpu_mips_update_irq (CPUState *env);
584 f9480ffc ths
585 f9480ffc ths
/* helper.c */
586 f9480ffc ths
int cpu_mips_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
587 f9480ffc ths
                               int mmu_idx, int is_softmmu);
588 0b5c1ce8 Nathan Froyd
#define cpu_handle_mmu_fault cpu_mips_handle_mmu_fault
589 f9480ffc ths
void do_interrupt (CPUState *env);
590 f9480ffc ths
void r4k_invalidate_tlb (CPUState *env, int idx, int use_extra);
591 f9480ffc ths
592 622ed360 aliguori
static inline void cpu_pc_from_tb(CPUState *env, TranslationBlock *tb)
593 622ed360 aliguori
{
594 622ed360 aliguori
    env->active_tc.PC = tb->pc;
595 622ed360 aliguori
    env->hflags &= ~MIPS_HFLAG_BMASK;
596 622ed360 aliguori
    env->hflags |= tb->flags & MIPS_HFLAG_BMASK;
597 622ed360 aliguori
}
598 2e70f6ef pbrook
599 6b917547 aliguori
static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
600 6b917547 aliguori
                                        target_ulong *cs_base, int *flags)
601 6b917547 aliguori
{
602 6b917547 aliguori
    *pc = env->active_tc.PC;
603 6b917547 aliguori
    *cs_base = 0;
604 6b917547 aliguori
    *flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
605 6b917547 aliguori
}
606 6b917547 aliguori
607 ff867ddc Paul Brook
static inline void cpu_set_tls(CPUState *env, target_ulong newtls)
608 ff867ddc Paul Brook
{
609 ff867ddc Paul Brook
    env->tls_value = newtls;
610 ff867ddc Paul Brook
}
611 ff867ddc Paul Brook
612 6af0bf9c bellard
#endif /* !defined (__MIPS_CPU_H__) */