Statistics
| Branch: | Revision:

root / target-i386 / cpu.h @ 558fa836

History | View | Annotate | Download (22.6 kB)

1
/*
2
 * i386 virtual CPU header
3
 *
4
 *  Copyright (c) 2003 Fabrice Bellard
5
 *
6
 * This library is free software; you can redistribute it and/or
7
 * modify it under the terms of the GNU Lesser General Public
8
 * License as published by the Free Software Foundation; either
9
 * version 2 of the License, or (at your option) any later version.
10
 *
11
 * This library is distributed in the hope that it will be useful,
12
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14
 * Lesser General Public License for more details.
15
 *
16
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, write to the Free Software
18
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19
 */
20
#ifndef CPU_I386_H
21
#define CPU_I386_H
22

    
23
#include "config.h"
24

    
25
#ifdef TARGET_X86_64
26
#define TARGET_LONG_BITS 64
27
#else
28
#define TARGET_LONG_BITS 32
29
#endif
30

    
31
/* target supports implicit self modifying code */
32
#define TARGET_HAS_SMC
33
/* support for self modifying code even if the modified instruction is
34
   close to the modifying instruction */
35
#define TARGET_HAS_PRECISE_SMC
36

    
37
#define TARGET_HAS_ICE 1
38

    
39
#ifdef TARGET_X86_64
40
#define ELF_MACHINE        EM_X86_64
41
#else
42
#define ELF_MACHINE        EM_386
43
#endif
44

    
45
#include "cpu-defs.h"
46

    
47
#include "softfloat.h"
48

    
49
#define R_EAX 0
50
#define R_ECX 1
51
#define R_EDX 2
52
#define R_EBX 3
53
#define R_ESP 4
54
#define R_EBP 5
55
#define R_ESI 6
56
#define R_EDI 7
57

    
58
#define R_AL 0
59
#define R_CL 1
60
#define R_DL 2
61
#define R_BL 3
62
#define R_AH 4
63
#define R_CH 5
64
#define R_DH 6
65
#define R_BH 7
66

    
67
#define R_ES 0
68
#define R_CS 1
69
#define R_SS 2
70
#define R_DS 3
71
#define R_FS 4
72
#define R_GS 5
73

    
74
/* segment descriptor fields */
75
#define DESC_G_MASK     (1 << 23)
76
#define DESC_B_SHIFT    22
77
#define DESC_B_MASK     (1 << DESC_B_SHIFT)
78
#define DESC_L_SHIFT    21 /* x86_64 only : 64 bit code segment */
79
#define DESC_L_MASK     (1 << DESC_L_SHIFT)
80
#define DESC_AVL_MASK   (1 << 20)
81
#define DESC_P_MASK     (1 << 15)
82
#define DESC_DPL_SHIFT  13
83
#define DESC_DPL_MASK   (1 << DESC_DPL_SHIFT)
84
#define DESC_S_MASK     (1 << 12)
85
#define DESC_TYPE_SHIFT 8
86
#define DESC_A_MASK     (1 << 8)
87

    
88
#define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
89
#define DESC_C_MASK     (1 << 10) /* code: conforming */
90
#define DESC_R_MASK     (1 << 9)  /* code: readable */
91

    
92
#define DESC_E_MASK     (1 << 10) /* data: expansion direction */
93
#define DESC_W_MASK     (1 << 9)  /* data: writable */
94

    
95
#define DESC_TSS_BUSY_MASK (1 << 9)
96

    
97
/* eflags masks */
98
#define CC_C           0x0001
99
#define CC_P         0x0004
100
#define CC_A        0x0010
101
#define CC_Z        0x0040
102
#define CC_S    0x0080
103
#define CC_O    0x0800
104

    
105
#define TF_SHIFT   8
106
#define IOPL_SHIFT 12
107
#define VM_SHIFT   17
108

    
109
#define TF_MASK                 0x00000100
110
#define IF_MASK                 0x00000200
111
#define DF_MASK                 0x00000400
112
#define IOPL_MASK                0x00003000
113
#define NT_MASK                         0x00004000
114
#define RF_MASK                        0x00010000
115
#define VM_MASK                        0x00020000
116
#define AC_MASK                        0x00040000
117
#define VIF_MASK                0x00080000
118
#define VIP_MASK                0x00100000
119
#define ID_MASK                 0x00200000
120

    
121
/* hidden flags - used internally by qemu to represent additional cpu
122
   states. Only the CPL, INHIBIT_IRQ, SMM and SVMI are not
123
   redundant. We avoid using the IOPL_MASK, TF_MASK and VM_MASK bit
124
   position to ease oring with eflags. */
125
/* current cpl */
126
#define HF_CPL_SHIFT         0
127
/* true if soft mmu is being used */
128
#define HF_SOFTMMU_SHIFT     2
129
/* true if hardware interrupts must be disabled for next instruction */
130
#define HF_INHIBIT_IRQ_SHIFT 3
131
/* 16 or 32 segments */
132
#define HF_CS32_SHIFT        4
133
#define HF_SS32_SHIFT        5
134
/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
135
#define HF_ADDSEG_SHIFT      6
136
/* copy of CR0.PE (protected mode) */
137
#define HF_PE_SHIFT          7
138
#define HF_TF_SHIFT          8 /* must be same as eflags */
139
#define HF_MP_SHIFT          9 /* the order must be MP, EM, TS */
140
#define HF_EM_SHIFT         10
141
#define HF_TS_SHIFT         11
142
#define HF_IOPL_SHIFT       12 /* must be same as eflags */
143
#define HF_LMA_SHIFT        14 /* only used on x86_64: long mode active */
144
#define HF_CS64_SHIFT       15 /* only used on x86_64: 64 bit code segment  */
145
#define HF_OSFXSR_SHIFT     16 /* CR4.OSFXSR */
146
#define HF_VM_SHIFT         17 /* must be same as eflags */
147
#define HF_SMM_SHIFT        19 /* CPU in SMM mode */
148
#define HF_SVME_SHIFT       20 /* SVME enabled (copy of EFER.SVME) */
149
#define HF_SVMI_SHIFT       21 /* SVM intercepts are active */
150

    
151
#define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
152
#define HF_SOFTMMU_MASK      (1 << HF_SOFTMMU_SHIFT)
153
#define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
154
#define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
155
#define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
156
#define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
157
#define HF_PE_MASK           (1 << HF_PE_SHIFT)
158
#define HF_TF_MASK           (1 << HF_TF_SHIFT)
159
#define HF_MP_MASK           (1 << HF_MP_SHIFT)
160
#define HF_EM_MASK           (1 << HF_EM_SHIFT)
161
#define HF_TS_MASK           (1 << HF_TS_SHIFT)
162
#define HF_LMA_MASK          (1 << HF_LMA_SHIFT)
163
#define HF_CS64_MASK         (1 << HF_CS64_SHIFT)
164
#define HF_OSFXSR_MASK       (1 << HF_OSFXSR_SHIFT)
165
#define HF_SMM_MASK          (1 << HF_SMM_SHIFT)
166
#define HF_SVME_MASK         (1 << HF_SVME_SHIFT)
167
#define HF_SVMI_MASK         (1 << HF_SVMI_SHIFT)
168

    
169
/* hflags2 */
170

    
171
#define HF2_GIF_SHIFT        0 /* if set CPU takes interrupts */
172
#define HF2_HIF_SHIFT        1 /* value of IF_MASK when entering SVM */
173
#define HF2_NMI_SHIFT        2 /* CPU serving NMI */
174
#define HF2_VINTR_SHIFT      3 /* value of V_INTR_MASKING bit */
175

    
176
#define HF2_GIF_MASK          (1 << HF2_GIF_SHIFT)
177
#define HF2_HIF_MASK          (1 << HF2_HIF_SHIFT) 
178
#define HF2_NMI_MASK          (1 << HF2_NMI_SHIFT)
179
#define HF2_VINTR_MASK        (1 << HF2_VINTR_SHIFT)
180

    
181
#define CR0_PE_MASK  (1 << 0)
182
#define CR0_MP_MASK  (1 << 1)
183
#define CR0_EM_MASK  (1 << 2)
184
#define CR0_TS_MASK  (1 << 3)
185
#define CR0_ET_MASK  (1 << 4)
186
#define CR0_NE_MASK  (1 << 5)
187
#define CR0_WP_MASK  (1 << 16)
188
#define CR0_AM_MASK  (1 << 18)
189
#define CR0_PG_MASK  (1 << 31)
190

    
191
#define CR4_VME_MASK  (1 << 0)
192
#define CR4_PVI_MASK  (1 << 1)
193
#define CR4_TSD_MASK  (1 << 2)
194
#define CR4_DE_MASK   (1 << 3)
195
#define CR4_PSE_MASK  (1 << 4)
196
#define CR4_PAE_MASK  (1 << 5)
197
#define CR4_PGE_MASK  (1 << 7)
198
#define CR4_PCE_MASK  (1 << 8)
199
#define CR4_OSFXSR_MASK (1 << 9)
200
#define CR4_OSXMMEXCPT_MASK  (1 << 10)
201

    
202
#define PG_PRESENT_BIT        0
203
#define PG_RW_BIT        1
204
#define PG_USER_BIT        2
205
#define PG_PWT_BIT        3
206
#define PG_PCD_BIT        4
207
#define PG_ACCESSED_BIT        5
208
#define PG_DIRTY_BIT        6
209
#define PG_PSE_BIT        7
210
#define PG_GLOBAL_BIT        8
211
#define PG_NX_BIT        63
212

    
213
#define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
214
#define PG_RW_MASK         (1 << PG_RW_BIT)
215
#define PG_USER_MASK         (1 << PG_USER_BIT)
216
#define PG_PWT_MASK         (1 << PG_PWT_BIT)
217
#define PG_PCD_MASK         (1 << PG_PCD_BIT)
218
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
219
#define PG_DIRTY_MASK         (1 << PG_DIRTY_BIT)
220
#define PG_PSE_MASK         (1 << PG_PSE_BIT)
221
#define PG_GLOBAL_MASK         (1 << PG_GLOBAL_BIT)
222
#define PG_NX_MASK         (1LL << PG_NX_BIT)
223

    
224
#define PG_ERROR_W_BIT     1
225

    
226
#define PG_ERROR_P_MASK    0x01
227
#define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
228
#define PG_ERROR_U_MASK    0x04
229
#define PG_ERROR_RSVD_MASK 0x08
230
#define PG_ERROR_I_D_MASK  0x10
231

    
232
#define MSR_IA32_APICBASE               0x1b
233
#define MSR_IA32_APICBASE_BSP           (1<<8)
234
#define MSR_IA32_APICBASE_ENABLE        (1<<11)
235
#define MSR_IA32_APICBASE_BASE          (0xfffff<<12)
236

    
237
#define MSR_IA32_SYSENTER_CS            0x174
238
#define MSR_IA32_SYSENTER_ESP           0x175
239
#define MSR_IA32_SYSENTER_EIP           0x176
240

    
241
#define MSR_MCG_CAP                     0x179
242
#define MSR_MCG_STATUS                  0x17a
243
#define MSR_MCG_CTL                     0x17b
244

    
245
#define MSR_IA32_PERF_STATUS            0x198
246

    
247
#define MSR_PAT                         0x277
248

    
249
#define MSR_EFER                        0xc0000080
250

    
251
#define MSR_EFER_SCE   (1 << 0)
252
#define MSR_EFER_LME   (1 << 8)
253
#define MSR_EFER_LMA   (1 << 10)
254
#define MSR_EFER_NXE   (1 << 11)
255
#define MSR_EFER_SVME  (1 << 12)
256
#define MSR_EFER_FFXSR (1 << 14)
257

    
258
#define MSR_STAR                        0xc0000081
259
#define MSR_LSTAR                       0xc0000082
260
#define MSR_CSTAR                       0xc0000083
261
#define MSR_FMASK                       0xc0000084
262
#define MSR_FSBASE                      0xc0000100
263
#define MSR_GSBASE                      0xc0000101
264
#define MSR_KERNELGSBASE                0xc0000102
265

    
266
#define MSR_VM_HSAVE_PA                 0xc0010117
267

    
268
/* cpuid_features bits */
269
#define CPUID_FP87 (1 << 0)
270
#define CPUID_VME  (1 << 1)
271
#define CPUID_DE   (1 << 2)
272
#define CPUID_PSE  (1 << 3)
273
#define CPUID_TSC  (1 << 4)
274
#define CPUID_MSR  (1 << 5)
275
#define CPUID_PAE  (1 << 6)
276
#define CPUID_MCE  (1 << 7)
277
#define CPUID_CX8  (1 << 8)
278
#define CPUID_APIC (1 << 9)
279
#define CPUID_SEP  (1 << 11) /* sysenter/sysexit */
280
#define CPUID_MTRR (1 << 12)
281
#define CPUID_PGE  (1 << 13)
282
#define CPUID_MCA  (1 << 14)
283
#define CPUID_CMOV (1 << 15)
284
#define CPUID_PAT  (1 << 16)
285
#define CPUID_PSE36   (1 << 17)
286
#define CPUID_PN   (1 << 18)
287
#define CPUID_CLFLUSH (1 << 19)
288
#define CPUID_DTS (1 << 21)
289
#define CPUID_ACPI (1 << 22)
290
#define CPUID_MMX  (1 << 23)
291
#define CPUID_FXSR (1 << 24)
292
#define CPUID_SSE  (1 << 25)
293
#define CPUID_SSE2 (1 << 26)
294
#define CPUID_SS (1 << 27)
295
#define CPUID_HT (1 << 28)
296
#define CPUID_TM (1 << 29)
297
#define CPUID_IA64 (1 << 30)
298
#define CPUID_PBE (1 << 31)
299

    
300
#define CPUID_EXT_SSE3     (1 << 0)
301
#define CPUID_EXT_DTES64   (1 << 2)
302
#define CPUID_EXT_MONITOR  (1 << 3)
303
#define CPUID_EXT_DSCPL    (1 << 4)
304
#define CPUID_EXT_VMX      (1 << 5)
305
#define CPUID_EXT_SMX      (1 << 6)
306
#define CPUID_EXT_EST      (1 << 7)
307
#define CPUID_EXT_TM2      (1 << 8)
308
#define CPUID_EXT_SSSE3    (1 << 9)
309
#define CPUID_EXT_CID      (1 << 10)
310
#define CPUID_EXT_CX16     (1 << 13)
311
#define CPUID_EXT_XTPR     (1 << 14)
312
#define CPUID_EXT_PDCM     (1 << 15)
313
#define CPUID_EXT_DCA      (1 << 18)
314
#define CPUID_EXT_SSE41    (1 << 19)
315
#define CPUID_EXT_SSE42    (1 << 20)
316
#define CPUID_EXT_X2APIC   (1 << 21)
317
#define CPUID_EXT_MOVBE    (1 << 22)
318
#define CPUID_EXT_POPCNT   (1 << 23)
319
#define CPUID_EXT_XSAVE    (1 << 26)
320
#define CPUID_EXT_OSXSAVE  (1 << 27)
321

    
322
#define CPUID_EXT2_SYSCALL (1 << 11)
323
#define CPUID_EXT2_MP      (1 << 19)
324
#define CPUID_EXT2_NX      (1 << 20)
325
#define CPUID_EXT2_MMXEXT  (1 << 22)
326
#define CPUID_EXT2_FFXSR   (1 << 25)
327
#define CPUID_EXT2_PDPE1GB (1 << 26)
328
#define CPUID_EXT2_RDTSCP  (1 << 27)
329
#define CPUID_EXT2_LM      (1 << 29)
330
#define CPUID_EXT2_3DNOWEXT (1 << 30)
331
#define CPUID_EXT2_3DNOW   (1 << 31)
332

    
333
#define CPUID_EXT3_LAHF_LM (1 << 0)
334
#define CPUID_EXT3_CMP_LEG (1 << 1)
335
#define CPUID_EXT3_SVM     (1 << 2)
336
#define CPUID_EXT3_EXTAPIC (1 << 3)
337
#define CPUID_EXT3_CR8LEG  (1 << 4)
338
#define CPUID_EXT3_ABM     (1 << 5)
339
#define CPUID_EXT3_SSE4A   (1 << 6)
340
#define CPUID_EXT3_MISALIGNSSE (1 << 7)
341
#define CPUID_EXT3_3DNOWPREFETCH (1 << 8)
342
#define CPUID_EXT3_OSVW    (1 << 9)
343
#define CPUID_EXT3_IBS     (1 << 10)
344
#define CPUID_EXT3_SKINIT  (1 << 12)
345

    
346
#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
347
#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
348
#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
349

    
350
#define CPUID_VENDOR_AMD_1   0x68747541 /* "Auth" */
351
#define CPUID_VENDOR_AMD_2   0x69746e65 /* "enti" */ 
352
#define CPUID_VENDOR_AMD_3   0x444d4163 /* "cAMD" */
353

    
354
#define CPUID_MWAIT_IBE     (1 << 1) /* Interrupts can exit capability */
355
#define CPUID_MWAIT_EMX     (1 << 0) /* enumeration supported */
356

    
357
#define EXCP00_DIVZ        0
358
#define EXCP01_SSTP        1
359
#define EXCP02_NMI        2
360
#define EXCP03_INT3        3
361
#define EXCP04_INTO        4
362
#define EXCP05_BOUND        5
363
#define EXCP06_ILLOP        6
364
#define EXCP07_PREX        7
365
#define EXCP08_DBLE        8
366
#define EXCP09_XERR        9
367
#define EXCP0A_TSS        10
368
#define EXCP0B_NOSEG        11
369
#define EXCP0C_STACK        12
370
#define EXCP0D_GPF        13
371
#define EXCP0E_PAGE        14
372
#define EXCP10_COPR        16
373
#define EXCP11_ALGN        17
374
#define EXCP12_MCHK        18
375

    
376
#define EXCP_SYSCALL    0x100 /* only happens in user only emulation
377
                                 for syscall instruction */
378

    
379
enum {
380
    CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
381
    CC_OP_EFLAGS,  /* all cc are explicitly computed, CC_SRC = flags */
382

    
383
    CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
384
    CC_OP_MULW,
385
    CC_OP_MULL,
386
    CC_OP_MULQ,
387

    
388
    CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
389
    CC_OP_ADDW,
390
    CC_OP_ADDL,
391
    CC_OP_ADDQ,
392

    
393
    CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
394
    CC_OP_ADCW,
395
    CC_OP_ADCL,
396
    CC_OP_ADCQ,
397

    
398
    CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
399
    CC_OP_SUBW,
400
    CC_OP_SUBL,
401
    CC_OP_SUBQ,
402

    
403
    CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
404
    CC_OP_SBBW,
405
    CC_OP_SBBL,
406
    CC_OP_SBBQ,
407

    
408
    CC_OP_LOGICB, /* modify all flags, CC_DST = res */
409
    CC_OP_LOGICW,
410
    CC_OP_LOGICL,
411
    CC_OP_LOGICQ,
412

    
413
    CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
414
    CC_OP_INCW,
415
    CC_OP_INCL,
416
    CC_OP_INCQ,
417

    
418
    CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
419
    CC_OP_DECW,
420
    CC_OP_DECL,
421
    CC_OP_DECQ,
422

    
423
    CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
424
    CC_OP_SHLW,
425
    CC_OP_SHLL,
426
    CC_OP_SHLQ,
427

    
428
    CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
429
    CC_OP_SARW,
430
    CC_OP_SARL,
431
    CC_OP_SARQ,
432

    
433
    CC_OP_NB,
434
};
435

    
436
#ifdef FLOATX80
437
#define USE_X86LDOUBLE
438
#endif
439

    
440
#ifdef USE_X86LDOUBLE
441
typedef floatx80 CPU86_LDouble;
442
#else
443
typedef float64 CPU86_LDouble;
444
#endif
445

    
446
typedef struct SegmentCache {
447
    uint32_t selector;
448
    target_ulong base;
449
    uint32_t limit;
450
    uint32_t flags;
451
} SegmentCache;
452

    
453
typedef union {
454
    uint8_t _b[16];
455
    uint16_t _w[8];
456
    uint32_t _l[4];
457
    uint64_t _q[2];
458
    float32 _s[4];
459
    float64 _d[2];
460
} XMMReg;
461

    
462
typedef union {
463
    uint8_t _b[8];
464
    uint16_t _w[4];
465
    uint32_t _l[2];
466
    float32 _s[2];
467
    uint64_t q;
468
} MMXReg;
469

    
470
#ifdef WORDS_BIGENDIAN
471
#define XMM_B(n) _b[15 - (n)]
472
#define XMM_W(n) _w[7 - (n)]
473
#define XMM_L(n) _l[3 - (n)]
474
#define XMM_S(n) _s[3 - (n)]
475
#define XMM_Q(n) _q[1 - (n)]
476
#define XMM_D(n) _d[1 - (n)]
477

    
478
#define MMX_B(n) _b[7 - (n)]
479
#define MMX_W(n) _w[3 - (n)]
480
#define MMX_L(n) _l[1 - (n)]
481
#define MMX_S(n) _s[1 - (n)]
482
#else
483
#define XMM_B(n) _b[n]
484
#define XMM_W(n) _w[n]
485
#define XMM_L(n) _l[n]
486
#define XMM_S(n) _s[n]
487
#define XMM_Q(n) _q[n]
488
#define XMM_D(n) _d[n]
489

    
490
#define MMX_B(n) _b[n]
491
#define MMX_W(n) _w[n]
492
#define MMX_L(n) _l[n]
493
#define MMX_S(n) _s[n]
494
#endif
495
#define MMX_Q(n) q
496

    
497
#ifdef TARGET_X86_64
498
#define CPU_NB_REGS 16
499
#else
500
#define CPU_NB_REGS 8
501
#endif
502

    
503
#define NB_MMU_MODES 2
504

    
505
typedef struct CPUX86State {
506
    /* standard registers */
507
    target_ulong regs[CPU_NB_REGS];
508
    target_ulong eip;
509
    target_ulong eflags; /* eflags register. During CPU emulation, CC
510
                        flags and DF are set to zero because they are
511
                        stored elsewhere */
512

    
513
    /* emulator internal eflags handling */
514
    target_ulong cc_src;
515
    target_ulong cc_dst;
516
    uint32_t cc_op;
517
    int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
518
    uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
519
                        are known at translation time. */
520
    uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
521

    
522
    /* segments */
523
    SegmentCache segs[6]; /* selector values */
524
    SegmentCache ldt;
525
    SegmentCache tr;
526
    SegmentCache gdt; /* only base and limit are used */
527
    SegmentCache idt; /* only base and limit are used */
528

    
529
    target_ulong cr[5]; /* NOTE: cr1 is unused */
530
    uint64_t a20_mask;
531

    
532
    /* FPU state */
533
    unsigned int fpstt; /* top of stack index */
534
    unsigned int fpus;
535
    unsigned int fpuc;
536
    uint8_t fptags[8];   /* 0 = valid, 1 = empty */
537
    union {
538
#ifdef USE_X86LDOUBLE
539
        CPU86_LDouble d __attribute__((aligned(16)));
540
#else
541
        CPU86_LDouble d;
542
#endif
543
        MMXReg mmx;
544
    } fpregs[8];
545

    
546
    /* emulator internal variables */
547
    float_status fp_status;
548
    CPU86_LDouble ft0;
549

    
550
    float_status mmx_status; /* for 3DNow! float ops */
551
    float_status sse_status;
552
    uint32_t mxcsr;
553
    XMMReg xmm_regs[CPU_NB_REGS];
554
    XMMReg xmm_t0;
555
    MMXReg mmx_t0;
556
    target_ulong cc_tmp; /* temporary for rcr/rcl */
557

    
558
    /* sysenter registers */
559
    uint32_t sysenter_cs;
560
    target_ulong sysenter_esp;
561
    target_ulong sysenter_eip;
562
    uint64_t efer;
563
    uint64_t star;
564

    
565
    uint64_t vm_hsave;
566
    uint64_t vm_vmcb;
567
    uint64_t tsc_offset;
568
    uint64_t intercept;
569
    uint16_t intercept_cr_read;
570
    uint16_t intercept_cr_write;
571
    uint16_t intercept_dr_read;
572
    uint16_t intercept_dr_write;
573
    uint32_t intercept_exceptions;
574
    uint8_t v_tpr;
575

    
576
#ifdef TARGET_X86_64
577
    target_ulong lstar;
578
    target_ulong cstar;
579
    target_ulong fmask;
580
    target_ulong kernelgsbase;
581
#endif
582

    
583
    uint64_t pat;
584

    
585
    /* exception/interrupt handling */
586
    int error_code;
587
    int exception_is_int;
588
    target_ulong exception_next_eip;
589
    target_ulong dr[8]; /* debug registers */
590
    uint32_t smbase;
591
    int old_exception;  /* exception in flight */
592

    
593
    CPU_COMMON
594

    
595
    /* processor features (e.g. for CPUID insn) */
596
    uint32_t cpuid_level;
597
    uint32_t cpuid_vendor1;
598
    uint32_t cpuid_vendor2;
599
    uint32_t cpuid_vendor3;
600
    uint32_t cpuid_version;
601
    uint32_t cpuid_features;
602
    uint32_t cpuid_ext_features;
603
    uint32_t cpuid_xlevel;
604
    uint32_t cpuid_model[12];
605
    uint32_t cpuid_ext2_features;
606
    uint32_t cpuid_ext3_features;
607
    uint32_t cpuid_apic_id;
608

    
609
#ifdef USE_KQEMU
610
    int kqemu_enabled;
611
    int last_io_time;
612
#endif
613
    /* in order to simplify APIC support, we leave this pointer to the
614
       user */
615
    struct APICState *apic_state;
616
} CPUX86State;
617

    
618
CPUX86State *cpu_x86_init(const char *cpu_model);
619
int cpu_x86_exec(CPUX86State *s);
620
void cpu_x86_close(CPUX86State *s);
621
void x86_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt,
622
                                                 ...));
623
int cpu_get_pic_interrupt(CPUX86State *s);
624
/* MSDOS compatibility mode FPU exception support */
625
void cpu_set_ferr(CPUX86State *s);
626

    
627
/* this function must always be used to load data in the segment
628
   cache: it synchronizes the hflags with the segment cache values */
629
static inline void cpu_x86_load_seg_cache(CPUX86State *env,
630
                                          int seg_reg, unsigned int selector,
631
                                          target_ulong base,
632
                                          unsigned int limit,
633
                                          unsigned int flags)
634
{
635
    SegmentCache *sc;
636
    unsigned int new_hflags;
637

    
638
    sc = &env->segs[seg_reg];
639
    sc->selector = selector;
640
    sc->base = base;
641
    sc->limit = limit;
642
    sc->flags = flags;
643

    
644
    /* update the hidden flags */
645
    {
646
        if (seg_reg == R_CS) {
647
#ifdef TARGET_X86_64
648
            if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
649
                /* long mode */
650
                env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
651
                env->hflags &= ~(HF_ADDSEG_MASK);
652
            } else
653
#endif
654
            {
655
                /* legacy / compatibility case */
656
                new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
657
                    >> (DESC_B_SHIFT - HF_CS32_SHIFT);
658
                env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
659
                    new_hflags;
660
            }
661
        }
662
        new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
663
            >> (DESC_B_SHIFT - HF_SS32_SHIFT);
664
        if (env->hflags & HF_CS64_MASK) {
665
            /* zero base assumed for DS, ES and SS in long mode */
666
        } else if (!(env->cr[0] & CR0_PE_MASK) ||
667
                   (env->eflags & VM_MASK) ||
668
                   !(env->hflags & HF_CS32_MASK)) {
669
            /* XXX: try to avoid this test. The problem comes from the
670
               fact that is real mode or vm86 mode we only modify the
671
               'base' and 'selector' fields of the segment cache to go
672
               faster. A solution may be to force addseg to one in
673
               translate-i386.c. */
674
            new_hflags |= HF_ADDSEG_MASK;
675
        } else {
676
            new_hflags |= ((env->segs[R_DS].base |
677
                            env->segs[R_ES].base |
678
                            env->segs[R_SS].base) != 0) <<
679
                HF_ADDSEG_SHIFT;
680
        }
681
        env->hflags = (env->hflags &
682
                       ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
683
    }
684
}
685

    
686
/* wrapper, just in case memory mappings must be changed */
687
static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
688
{
689
#if HF_CPL_MASK == 3
690
    s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
691
#else
692
#error HF_CPL_MASK is hardcoded
693
#endif
694
}
695

    
696
/* used for debug or cpu save/restore */
697
void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
698
CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);
699

    
700
/* the following helpers are only usable in user mode simulation as
701
   they can trigger unexpected exceptions */
702
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
703
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
704
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
705

    
706
/* you can call this signal handler from your SIGBUS and SIGSEGV
707
   signal handlers to inform the virtual CPU of exceptions. non zero
708
   is returned if the signal was handled by the virtual CPU.  */
709
int cpu_x86_signal_handler(int host_signum, void *pinfo,
710
                           void *puc);
711
void cpu_x86_set_a20(CPUX86State *env, int a20_state);
712

    
713
uint64_t cpu_get_tsc(CPUX86State *env);
714

    
715
void cpu_set_apic_base(CPUX86State *env, uint64_t val);
716
uint64_t cpu_get_apic_base(CPUX86State *env);
717
void cpu_set_apic_tpr(CPUX86State *env, uint8_t val);
718
#ifndef NO_CPU_IO_DEFS
719
uint8_t cpu_get_apic_tpr(CPUX86State *env);
720
#endif
721
void cpu_smm_update(CPUX86State *env);
722

    
723
/* will be suppressed */
724
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
725

    
726
/* used to debug */
727
#define X86_DUMP_FPU  0x0001 /* dump FPU state too */
728
#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */
729

    
730
#ifdef USE_KQEMU
731
static inline int cpu_get_time_fast(void)
732
{
733
    int low, high;
734
    asm volatile("rdtsc" : "=a" (low), "=d" (high));
735
    return low;
736
}
737
#endif
738

    
739
#define TARGET_PAGE_BITS 12
740

    
741
#define CPUState CPUX86State
742
#define cpu_init cpu_x86_init
743
#define cpu_exec cpu_x86_exec
744
#define cpu_gen_code cpu_x86_gen_code
745
#define cpu_signal_handler cpu_x86_signal_handler
746
#define cpu_list x86_cpu_list
747

    
748
#define CPU_SAVE_VERSION 7
749

    
750
/* MMU modes definitions */
751
#define MMU_MODE0_SUFFIX _kernel
752
#define MMU_MODE1_SUFFIX _user
753
#define MMU_USER_IDX 1
754
static inline int cpu_mmu_index (CPUState *env)
755
{
756
    return (env->hflags & HF_CPL_MASK) == 3 ? 1 : 0;
757
}
758

    
759
void optimize_flags_init(void);
760

    
761
typedef struct CCTable {
762
    int (*compute_all)(void); /* return all the flags */
763
    int (*compute_c)(void);  /* return the C flag */
764
} CCTable;
765

    
766
extern CCTable cc_table[];
767

    
768
#if defined(CONFIG_USER_ONLY)
769
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
770
{
771
    if (newsp)
772
        env->regs[R_ESP] = newsp;
773
    env->regs[R_EAX] = 0;
774
}
775
#endif
776

    
777
#define CPU_PC_FROM_TB(env, tb) env->eip = tb->pc - tb->cs_base
778

    
779
#include "cpu-all.h"
780

    
781
#include "svm.h"
782

    
783
#endif /* CPU_I386_H */