Statistics
| Branch: | Revision:

root / target-mips / exec.h @ 5a5012ec

History | View | Annotate | Download (4.6 kB)

1
#if !defined(__QEMU_MIPS_EXEC_H__)
2
#define __QEMU_MIPS_EXEC_H__
3

    
4
//#define DEBUG_OP
5

    
6
#include "config.h"
7
#include "mips-defs.h"
8
#include "dyngen-exec.h"
9
#include "cpu-defs.h"
10

    
11
register struct CPUMIPSState *env asm(AREG0);
12

    
13
#if TARGET_LONG_BITS > HOST_LONG_BITS
14
#define T0 (env->t0)
15
#define T1 (env->t1)
16
#define T2 (env->t2)
17
#else
18
register target_ulong T0 asm(AREG1);
19
register target_ulong T1 asm(AREG2);
20
register target_ulong T2 asm(AREG3);
21
#endif
22

    
23
#if defined (USE_HOST_FLOAT_REGS)
24
#error "implement me."
25
#else
26
#define FDT0 (env->ft0.fd)
27
#define FDT1 (env->ft1.fd)
28
#define FDT2 (env->ft2.fd)
29
#define FST0 (env->ft0.fs[FP_ENDIAN_IDX])
30
#define FST1 (env->ft1.fs[FP_ENDIAN_IDX])
31
#define FST2 (env->ft2.fs[FP_ENDIAN_IDX])
32
#define FSTH0 (env->ft0.fs[!FP_ENDIAN_IDX])
33
#define FSTH1 (env->ft1.fs[!FP_ENDIAN_IDX])
34
#define FSTH2 (env->ft2.fs[!FP_ENDIAN_IDX])
35
#define DT0 (env->ft0.d)
36
#define DT1 (env->ft1.d)
37
#define DT2 (env->ft2.d)
38
#define WT0 (env->ft0.w[FP_ENDIAN_IDX])
39
#define WT1 (env->ft1.w[FP_ENDIAN_IDX])
40
#define WT2 (env->ft2.w[FP_ENDIAN_IDX])
41
#define WTH0 (env->ft0.w[!FP_ENDIAN_IDX])
42
#define WTH1 (env->ft1.w[!FP_ENDIAN_IDX])
43
#define WTH2 (env->ft2.w[!FP_ENDIAN_IDX])
44
#endif
45

    
46
#if defined (DEBUG_OP)
47
# define RETURN() __asm__ __volatile__("nop" : : : "memory");
48
#else
49
# define RETURN() __asm__ __volatile__("" : : : "memory");
50
#endif
51

    
52
#include "cpu.h"
53
#include "exec-all.h"
54

    
55
#if !defined(CONFIG_USER_ONLY)
56
#include "softmmu_exec.h"
57
#endif /* !defined(CONFIG_USER_ONLY) */
58

    
59
static inline void env_to_regs(void)
60
{
61
}
62

    
63
static inline void regs_to_env(void)
64
{
65
}
66

    
67
#ifdef TARGET_MIPS64
68
#if TARGET_LONG_BITS > HOST_LONG_BITS
69
void do_dsll (void);
70
void do_dsll32 (void);
71
void do_dsra (void);
72
void do_dsra32 (void);
73
void do_dsrl (void);
74
void do_dsrl32 (void);
75
void do_drotr (void);
76
void do_drotr32 (void);
77
void do_dsllv (void);
78
void do_dsrav (void);
79
void do_dsrlv (void);
80
void do_drotrv (void);
81
#endif
82
#endif
83

    
84
#if HOST_LONG_BITS < 64
85
void do_div (void);
86
#endif
87
#if TARGET_LONG_BITS > HOST_LONG_BITS
88
void do_mult (void);
89
void do_multu (void);
90
void do_madd (void);
91
void do_maddu (void);
92
void do_msub (void);
93
void do_msubu (void);
94
#endif
95
#ifdef TARGET_MIPS64
96
void do_ddiv (void);
97
#if TARGET_LONG_BITS > HOST_LONG_BITS
98
void do_ddivu (void);
99
#endif
100
void do_dmult (void);
101
void do_dmultu (void);
102
#endif
103
void do_mfc0_random(void);
104
void do_mfc0_count(void);
105
void do_mtc0_entryhi(uint32_t in);
106
void do_mtc0_status_debug(uint32_t old, uint32_t val);
107
void do_mtc0_status_irqraise_debug(void);
108
void do_tlbwi (void);
109
void do_tlbwr (void);
110
void do_tlbp (void);
111
void do_tlbr (void);
112
void dump_fpu(CPUState *env);
113
void fpu_dump_state(CPUState *env, FILE *f, 
114
                    int (*fpu_fprintf)(FILE *f, const char *fmt, ...),
115
                    int flags);
116
void dump_sc (void);
117
void do_lwl_raw (uint32_t);
118
void do_lwr_raw (uint32_t);
119
uint32_t do_swl_raw (uint32_t);
120
uint32_t do_swr_raw (uint32_t);
121
#ifdef TARGET_MIPS64
122
void do_ldl_raw (uint64_t);
123
void do_ldr_raw (uint64_t);
124
uint64_t do_sdl_raw (uint64_t);
125
uint64_t do_sdr_raw (uint64_t);
126
#endif
127
#if !defined(CONFIG_USER_ONLY)
128
void do_lwl_user (uint32_t);
129
void do_lwl_kernel (uint32_t);
130
void do_lwr_user (uint32_t);
131
void do_lwr_kernel (uint32_t);
132
uint32_t do_swl_user (uint32_t);
133
uint32_t do_swl_kernel (uint32_t);
134
uint32_t do_swr_user (uint32_t);
135
uint32_t do_swr_kernel (uint32_t);
136
#ifdef TARGET_MIPS64
137
void do_ldl_user (uint64_t);
138
void do_ldl_kernel (uint64_t);
139
void do_ldr_user (uint64_t);
140
void do_ldr_kernel (uint64_t);
141
uint64_t do_sdl_user (uint64_t);
142
uint64_t do_sdl_kernel (uint64_t);
143
uint64_t do_sdr_user (uint64_t);
144
uint64_t do_sdr_kernel (uint64_t);
145
#endif
146
#endif
147
void do_pmon (int function);
148

    
149
void dump_sc (void);
150

    
151
int cpu_mips_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
152
                               int is_user, int is_softmmu);
153
void do_interrupt (CPUState *env);
154
void invalidate_tlb (CPUState *env, int idx, int use_extra);
155

    
156
void cpu_loop_exit(void);
157
void do_raise_exception_err (uint32_t exception, int error_code);
158
void do_raise_exception (uint32_t exception);
159
void do_raise_exception_direct_err (uint32_t exception, int error_code);
160
void do_raise_exception_direct (uint32_t exception);
161

    
162
void cpu_dump_state(CPUState *env, FILE *f, 
163
                    int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
164
                    int flags);
165
void cpu_mips_irqctrl_init (void);
166
uint32_t cpu_mips_get_random (CPUState *env);
167
uint32_t cpu_mips_get_count (CPUState *env);
168
void cpu_mips_store_count (CPUState *env, uint32_t value);
169
void cpu_mips_store_compare (CPUState *env, uint32_t value);
170
void cpu_mips_update_irq (CPUState *env);
171
void cpu_mips_clock_init (CPUState *env);
172
void cpu_mips_tlb_flush (CPUState *env, int flush_global);
173

    
174
#endif /* !defined(__QEMU_MIPS_EXEC_H__) */