root / target-mips / translate_init.c @ 5a5012ec
History | View | Annotate | Download (6.9 kB)
1 |
/*
|
---|---|
2 |
* MIPS emulation for qemu: CPU initialisation routines.
|
3 |
*
|
4 |
* Copyright (c) 2004-2005 Jocelyn Mayer
|
5 |
* Copyright (c) 2007 Herve Poussineau
|
6 |
*
|
7 |
* This library is free software; you can redistribute it and/or
|
8 |
* modify it under the terms of the GNU Lesser General Public
|
9 |
* License as published by the Free Software Foundation; either
|
10 |
* version 2 of the License, or (at your option) any later version.
|
11 |
*
|
12 |
* This library is distributed in the hope that it will be useful,
|
13 |
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
14 |
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
15 |
* Lesser General Public License for more details.
|
16 |
*
|
17 |
* You should have received a copy of the GNU Lesser General Public
|
18 |
* License along with this library; if not, write to the Free Software
|
19 |
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
20 |
*/
|
21 |
|
22 |
/* CPU / CPU family specific config register values. */
|
23 |
|
24 |
/* Have config1, is MIPS32R1, uses TLB, no virtual icache,
|
25 |
uncached coherency */
|
26 |
#define MIPS_CONFIG0 \
|
27 |
((1 << CP0C0_M) | (0x0 << CP0C0_K23) | (0x0 << CP0C0_KU) | \ |
28 |
(0x0 << CP0C0_AT) | (0x0 << CP0C0_AR) | (0x1 << CP0C0_MT) | \ |
29 |
(0x2 << CP0C0_K0))
|
30 |
|
31 |
/* Have config2, 64 sets Icache, 16 bytes Icache line,
|
32 |
2-way Icache, 64 sets Dcache, 16 bytes Dcache line, 2-way Dcache,
|
33 |
no coprocessor2 attached, no MDMX support attached,
|
34 |
no performance counters, watch registers present,
|
35 |
no code compression, EJTAG present, no FPU */
|
36 |
#define MIPS_CONFIG1 \
|
37 |
((1 << CP0C1_M) | \
|
38 |
(0x0 << CP0C1_IS) | (0x3 << CP0C1_IL) | (0x1 << CP0C1_IA) | \ |
39 |
(0x0 << CP0C1_DS) | (0x3 << CP0C1_DL) | (0x1 << CP0C1_DA) | \ |
40 |
(0 << CP0C1_C2) | (0 << CP0C1_MD) | (0 << CP0C1_PC) | \ |
41 |
(1 << CP0C1_WR) | (0 << CP0C1_CA) | (1 << CP0C1_EP) | \ |
42 |
(0 << CP0C1_FP))
|
43 |
|
44 |
/* Have config3, no tertiary/secondary caches implemented */
|
45 |
#define MIPS_CONFIG2 \
|
46 |
((1 << CP0C2_M))
|
47 |
|
48 |
/* No config4, no DSP ASE, no large physaddr,
|
49 |
no external interrupt controller, no vectored interupts,
|
50 |
no 1kb pages, no MT ASE, no SmartMIPS ASE, no trace logic */
|
51 |
#define MIPS_CONFIG3 \
|
52 |
((0 << CP0C3_M) | (0 << CP0C3_DSPP) | (0 << CP0C3_LPA) | \ |
53 |
(0 << CP0C3_VEIC) | (0 << CP0C3_VInt) | (0 << CP0C3_SP) | \ |
54 |
(0 << CP0C3_MT) | (0 << CP0C3_SM) | (0 << CP0C3_TL)) |
55 |
|
56 |
/* Define a implementation number of 1.
|
57 |
Define a major version 1, minor version 0. */
|
58 |
#define MIPS_FCR0 ((0 << FCR0_S) | (0x1 << FCR0_PRID) | (0x10 << FCR0_REV)) |
59 |
|
60 |
|
61 |
struct mips_def_t {
|
62 |
const unsigned char *name; |
63 |
int32_t CP0_PRid; |
64 |
int32_t CP0_Config0; |
65 |
int32_t CP0_Config1; |
66 |
int32_t CP0_Config2; |
67 |
int32_t CP0_Config3; |
68 |
int32_t CP0_Config6; |
69 |
int32_t CP0_Config7; |
70 |
int32_t SYNCI_Step; |
71 |
int32_t CCRes; |
72 |
int32_t Status_rw_bitmask; |
73 |
int32_t CP1_fcr0; |
74 |
}; |
75 |
|
76 |
/*****************************************************************************/
|
77 |
/* MIPS CPU definitions */
|
78 |
static mips_def_t mips_defs[] =
|
79 |
{ |
80 |
#ifndef TARGET_MIPS64
|
81 |
{ |
82 |
.name = "4Kc",
|
83 |
.CP0_PRid = 0x00018000,
|
84 |
.CP0_Config0 = MIPS_CONFIG0, |
85 |
.CP0_Config1 = MIPS_CONFIG1 | (15 << CP0C1_MMU),
|
86 |
.CP0_Config2 = MIPS_CONFIG2, |
87 |
.CP0_Config3 = MIPS_CONFIG3, |
88 |
.SYNCI_Step = 32,
|
89 |
.CCRes = 2,
|
90 |
.Status_rw_bitmask = 0x3278FF17,
|
91 |
}, |
92 |
{ |
93 |
.name = "4KEcR1",
|
94 |
.CP0_PRid = 0x00018400,
|
95 |
.CP0_Config0 = MIPS_CONFIG0, |
96 |
.CP0_Config1 = MIPS_CONFIG1 | (15 << CP0C1_MMU),
|
97 |
.CP0_Config2 = MIPS_CONFIG2, |
98 |
.CP0_Config3 = MIPS_CONFIG3, |
99 |
.SYNCI_Step = 32,
|
100 |
.CCRes = 2,
|
101 |
}, |
102 |
{ |
103 |
.name = "4KEc",
|
104 |
.CP0_PRid = 0x00019000,
|
105 |
.CP0_Config0 = MIPS_CONFIG0 | (0x1 << CP0C0_AR),
|
106 |
.CP0_Config1 = MIPS_CONFIG1 | (15 << CP0C1_MMU),
|
107 |
.CP0_Config2 = MIPS_CONFIG2, |
108 |
.CP0_Config3 = MIPS_CONFIG3, |
109 |
.SYNCI_Step = 32,
|
110 |
.CCRes = 2,
|
111 |
.Status_rw_bitmask = 0x3278FF17,
|
112 |
}, |
113 |
{ |
114 |
.name = "24Kc",
|
115 |
.CP0_PRid = 0x00019300,
|
116 |
.CP0_Config0 = MIPS_CONFIG0 | (0x1 << CP0C0_AR),
|
117 |
.CP0_Config1 = MIPS_CONFIG1 | (15 << CP0C1_MMU),
|
118 |
.CP0_Config2 = MIPS_CONFIG2, |
119 |
.CP0_Config3 = MIPS_CONFIG3, |
120 |
.SYNCI_Step = 32,
|
121 |
.CCRes = 2,
|
122 |
.Status_rw_bitmask = 0x3278FF17,
|
123 |
}, |
124 |
{ |
125 |
.name = "24Kf",
|
126 |
.CP0_PRid = 0x00019300,
|
127 |
.CP0_Config0 = MIPS_CONFIG0 | (0x1 << CP0C0_AR),
|
128 |
.CP0_Config1 = MIPS_CONFIG1 | (1 << CP0C1_FP) | (15 << CP0C1_MMU), |
129 |
.CP0_Config2 = MIPS_CONFIG2, |
130 |
.CP0_Config3 = MIPS_CONFIG3, |
131 |
.SYNCI_Step = 32,
|
132 |
.CCRes = 2,
|
133 |
.Status_rw_bitmask = 0x3678FF17,
|
134 |
.CP1_fcr0 = (1 << FCR0_F64) | (1 << FCR0_L) | (1 << FCR0_W) | |
135 |
(1 << FCR0_D) | (1 << FCR0_S) | (0x93 << FCR0_PRID), |
136 |
}, |
137 |
#else
|
138 |
{ |
139 |
.name = "R4000",
|
140 |
.CP0_PRid = 0x00000400,
|
141 |
.CP0_Config0 = MIPS_CONFIG0 | (0x2 << CP0C0_AT),
|
142 |
.CP0_Config1 = MIPS_CONFIG1 | (1 << CP0C1_FP) | (47 << CP0C1_MMU), |
143 |
.CP0_Config2 = MIPS_CONFIG2, |
144 |
.CP0_Config3 = MIPS_CONFIG3, |
145 |
.SYNCI_Step = 16,
|
146 |
.CCRes = 2,
|
147 |
.Status_rw_bitmask = 0x3678FFFF,
|
148 |
.CP1_fcr0 = (1 << FCR0_F64) | (1 << FCR0_L) | (1 << FCR0_W) | |
149 |
(1 << FCR0_D) | (1 << FCR0_S) | |
150 |
(0x4 << FCR0_PRID) | (0x0 << FCR0_REV), |
151 |
}, |
152 |
#endif
|
153 |
}; |
154 |
|
155 |
int mips_find_by_name (const unsigned char *name, mips_def_t **def) |
156 |
{ |
157 |
int i, ret;
|
158 |
|
159 |
ret = -1;
|
160 |
*def = NULL;
|
161 |
for (i = 0; i < sizeof(mips_defs) / sizeof(mips_defs[0]); i++) { |
162 |
if (strcasecmp(name, mips_defs[i].name) == 0) { |
163 |
*def = &mips_defs[i]; |
164 |
ret = 0;
|
165 |
break;
|
166 |
} |
167 |
} |
168 |
|
169 |
return ret;
|
170 |
} |
171 |
|
172 |
void mips_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...)) |
173 |
{ |
174 |
int i;
|
175 |
|
176 |
for (i = 0; i < sizeof(mips_defs) / sizeof(mips_defs[0]); i++) { |
177 |
(*cpu_fprintf)(f, "MIPS '%s'\n",
|
178 |
mips_defs[i].name); |
179 |
} |
180 |
} |
181 |
|
182 |
int cpu_mips_register (CPUMIPSState *env, mips_def_t *def)
|
183 |
{ |
184 |
if (!def)
|
185 |
cpu_abort(env, "Unable to find MIPS CPU definition\n");
|
186 |
env->CP0_PRid = def->CP0_PRid; |
187 |
#ifdef TARGET_WORDS_BIGENDIAN
|
188 |
env->CP0_Config0 = def->CP0_Config0 | (1 << CP0C0_BE);
|
189 |
#else
|
190 |
env->CP0_Config0 = def->CP0_Config0; |
191 |
#endif
|
192 |
env->CP0_Config1 = def->CP0_Config1; |
193 |
env->CP0_Config2 = def->CP0_Config2; |
194 |
env->CP0_Config3 = def->CP0_Config3; |
195 |
env->CP0_Config6 = def->CP0_Config6; |
196 |
env->CP0_Config7 = def->CP0_Config7; |
197 |
env->SYNCI_Step = def->SYNCI_Step; |
198 |
env->CCRes = def->CCRes; |
199 |
env->Status_rw_bitmask = def->Status_rw_bitmask; |
200 |
env->fcr0 = def->CP1_fcr0; |
201 |
#if defined (MIPS_USES_R4K_TLB)
|
202 |
env->nb_tlb = 1 + ((def->CP0_Config1 >> CP0C1_MMU) & 63); |
203 |
env->CP0_Random = env->nb_tlb - 1;
|
204 |
env->tlb_in_use = env->nb_tlb; |
205 |
#endif
|
206 |
return 0; |
207 |
} |