Statistics
| Branch: | Revision:

root / hw / cuda.c @ 5fafdf24

History | View | Annotate | Download (17.7 kB)

1 267002cd bellard
/*
2 267002cd bellard
 * QEMU CUDA support
3 5fafdf24 ths
 *
4 267002cd bellard
 * Copyright (c) 2004 Fabrice Bellard
5 5fafdf24 ths
 *
6 267002cd bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 267002cd bellard
 * of this software and associated documentation files (the "Software"), to deal
8 267002cd bellard
 * in the Software without restriction, including without limitation the rights
9 267002cd bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 267002cd bellard
 * copies of the Software, and to permit persons to whom the Software is
11 267002cd bellard
 * furnished to do so, subject to the following conditions:
12 267002cd bellard
 *
13 267002cd bellard
 * The above copyright notice and this permission notice shall be included in
14 267002cd bellard
 * all copies or substantial portions of the Software.
15 267002cd bellard
 *
16 267002cd bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 267002cd bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 267002cd bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 267002cd bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 267002cd bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 267002cd bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 267002cd bellard
 * THE SOFTWARE.
23 267002cd bellard
 */
24 267002cd bellard
#include "vl.h"
25 267002cd bellard
26 61271e5c bellard
/* XXX: implement all timer modes */
27 61271e5c bellard
28 819e712b bellard
//#define DEBUG_CUDA
29 819e712b bellard
//#define DEBUG_CUDA_PACKET
30 819e712b bellard
31 267002cd bellard
/* Bits in B data register: all active low */
32 267002cd bellard
#define TREQ                0x08                /* Transfer request (input) */
33 267002cd bellard
#define TACK                0x10                /* Transfer acknowledge (output) */
34 267002cd bellard
#define TIP                0x20                /* Transfer in progress (output) */
35 267002cd bellard
36 267002cd bellard
/* Bits in ACR */
37 267002cd bellard
#define SR_CTRL                0x1c                /* Shift register control bits */
38 267002cd bellard
#define SR_EXT                0x0c                /* Shift on external clock */
39 267002cd bellard
#define SR_OUT                0x10                /* Shift out if 1 */
40 267002cd bellard
41 267002cd bellard
/* Bits in IFR and IER */
42 267002cd bellard
#define IER_SET                0x80                /* set bits in IER */
43 267002cd bellard
#define IER_CLR                0                /* clear bits in IER */
44 267002cd bellard
#define SR_INT                0x04                /* Shift register full/empty */
45 267002cd bellard
#define T1_INT          0x40            /* Timer 1 interrupt */
46 61271e5c bellard
#define T2_INT          0x20            /* Timer 2 interrupt */
47 267002cd bellard
48 267002cd bellard
/* Bits in ACR */
49 267002cd bellard
#define T1MODE          0xc0            /* Timer 1 mode */
50 267002cd bellard
#define T1MODE_CONT     0x40            /*  continuous interrupts */
51 267002cd bellard
52 267002cd bellard
/* commands (1st byte) */
53 267002cd bellard
#define ADB_PACKET        0
54 267002cd bellard
#define CUDA_PACKET        1
55 267002cd bellard
#define ERROR_PACKET        2
56 267002cd bellard
#define TIMER_PACKET        3
57 267002cd bellard
#define POWER_PACKET        4
58 267002cd bellard
#define MACIIC_PACKET        5
59 267002cd bellard
#define PMU_PACKET        6
60 267002cd bellard
61 267002cd bellard
62 267002cd bellard
/* CUDA commands (2nd byte) */
63 267002cd bellard
#define CUDA_WARM_START                        0x0
64 267002cd bellard
#define CUDA_AUTOPOLL                        0x1
65 267002cd bellard
#define CUDA_GET_6805_ADDR                0x2
66 267002cd bellard
#define CUDA_GET_TIME                        0x3
67 267002cd bellard
#define CUDA_GET_PRAM                        0x7
68 267002cd bellard
#define CUDA_SET_6805_ADDR                0x8
69 267002cd bellard
#define CUDA_SET_TIME                        0x9
70 267002cd bellard
#define CUDA_POWERDOWN                        0xa
71 267002cd bellard
#define CUDA_POWERUP_TIME                0xb
72 267002cd bellard
#define CUDA_SET_PRAM                        0xc
73 267002cd bellard
#define CUDA_MS_RESET                        0xd
74 267002cd bellard
#define CUDA_SEND_DFAC                        0xe
75 267002cd bellard
#define CUDA_BATTERY_SWAP_SENSE                0x10
76 267002cd bellard
#define CUDA_RESET_SYSTEM                0x11
77 267002cd bellard
#define CUDA_SET_IPL                        0x12
78 267002cd bellard
#define CUDA_FILE_SERVER_FLAG                0x13
79 267002cd bellard
#define CUDA_SET_AUTO_RATE                0x14
80 267002cd bellard
#define CUDA_GET_AUTO_RATE                0x16
81 267002cd bellard
#define CUDA_SET_DEVICE_LIST                0x19
82 267002cd bellard
#define CUDA_GET_DEVICE_LIST                0x1a
83 267002cd bellard
#define CUDA_SET_ONE_SECOND_MODE        0x1b
84 267002cd bellard
#define CUDA_SET_POWER_MESSAGES                0x21
85 267002cd bellard
#define CUDA_GET_SET_IIC                0x22
86 267002cd bellard
#define CUDA_WAKEUP                        0x23
87 267002cd bellard
#define CUDA_TIMER_TICKLE                0x24
88 267002cd bellard
#define CUDA_COMBINED_FORMAT_IIC        0x25
89 267002cd bellard
90 267002cd bellard
#define CUDA_TIMER_FREQ (4700000 / 6)
91 e2733d20 bellard
#define CUDA_ADB_POLL_FREQ 50
92 267002cd bellard
93 d7ce296f bellard
/* CUDA returns time_t's offset from Jan 1, 1904, not 1970 */
94 d7ce296f bellard
#define RTC_OFFSET                      2082844800
95 d7ce296f bellard
96 267002cd bellard
typedef struct CUDATimer {
97 5fafdf24 ths
    int index;
98 61271e5c bellard
    uint16_t latch;
99 267002cd bellard
    uint16_t counter_value; /* counter value at load time */
100 267002cd bellard
    int64_t load_time;
101 267002cd bellard
    int64_t next_irq_time;
102 267002cd bellard
    QEMUTimer *timer;
103 267002cd bellard
} CUDATimer;
104 267002cd bellard
105 267002cd bellard
typedef struct CUDAState {
106 267002cd bellard
    /* cuda registers */
107 267002cd bellard
    uint8_t b;      /* B-side data */
108 267002cd bellard
    uint8_t a;      /* A-side data */
109 267002cd bellard
    uint8_t dirb;   /* B-side direction (1=output) */
110 267002cd bellard
    uint8_t dira;   /* A-side direction (1=output) */
111 267002cd bellard
    uint8_t sr;     /* Shift register */
112 267002cd bellard
    uint8_t acr;    /* Auxiliary control register */
113 267002cd bellard
    uint8_t pcr;    /* Peripheral control register */
114 267002cd bellard
    uint8_t ifr;    /* Interrupt flag register */
115 267002cd bellard
    uint8_t ier;    /* Interrupt enable register */
116 267002cd bellard
    uint8_t anh;    /* A-side data, no handshake */
117 267002cd bellard
118 267002cd bellard
    CUDATimer timers[2];
119 5fafdf24 ths
   
120 267002cd bellard
    uint8_t last_b; /* last value of B register */
121 267002cd bellard
    uint8_t last_acr; /* last value of B register */
122 5fafdf24 ths
   
123 267002cd bellard
    int data_in_size;
124 267002cd bellard
    int data_in_index;
125 267002cd bellard
    int data_out_index;
126 267002cd bellard
127 d537cf6c pbrook
    qemu_irq irq;
128 267002cd bellard
    uint8_t autopoll;
129 267002cd bellard
    uint8_t data_in[128];
130 267002cd bellard
    uint8_t data_out[16];
131 e2733d20 bellard
    QEMUTimer *adb_poll_timer;
132 267002cd bellard
} CUDAState;
133 267002cd bellard
134 267002cd bellard
static CUDAState cuda_state;
135 267002cd bellard
ADBBusState adb_bus;
136 267002cd bellard
137 267002cd bellard
static void cuda_update(CUDAState *s);
138 5fafdf24 ths
static void cuda_receive_packet_from_host(CUDAState *s,
139 267002cd bellard
                                          const uint8_t *data, int len);
140 5fafdf24 ths
static void cuda_timer_update(CUDAState *s, CUDATimer *ti,
141 819e712b bellard
                              int64_t current_time);
142 267002cd bellard
143 267002cd bellard
static void cuda_update_irq(CUDAState *s)
144 267002cd bellard
{
145 819e712b bellard
    if (s->ifr & s->ier & (SR_INT | T1_INT)) {
146 d537cf6c pbrook
        qemu_irq_raise(s->irq);
147 267002cd bellard
    } else {
148 d537cf6c pbrook
        qemu_irq_lower(s->irq);
149 267002cd bellard
    }
150 267002cd bellard
}
151 267002cd bellard
152 267002cd bellard
static unsigned int get_counter(CUDATimer *s)
153 267002cd bellard
{
154 267002cd bellard
    int64_t d;
155 267002cd bellard
    unsigned int counter;
156 267002cd bellard
157 5fafdf24 ths
    d = muldiv64(qemu_get_clock(vm_clock) - s->load_time,
158 267002cd bellard
                 CUDA_TIMER_FREQ, ticks_per_sec);
159 61271e5c bellard
    if (s->index == 0) {
160 61271e5c bellard
        /* the timer goes down from latch to -1 (period of latch + 2) */
161 61271e5c bellard
        if (d <= (s->counter_value + 1)) {
162 61271e5c bellard
            counter = (s->counter_value - d) & 0xffff;
163 61271e5c bellard
        } else {
164 61271e5c bellard
            counter = (d - (s->counter_value + 1)) % (s->latch + 2);
165 5fafdf24 ths
            counter = (s->latch - counter) & 0xffff;
166 61271e5c bellard
        }
167 267002cd bellard
    } else {
168 61271e5c bellard
        counter = (s->counter_value - d) & 0xffff;
169 267002cd bellard
    }
170 267002cd bellard
    return counter;
171 267002cd bellard
}
172 267002cd bellard
173 819e712b bellard
static void set_counter(CUDAState *s, CUDATimer *ti, unsigned int val)
174 267002cd bellard
{
175 819e712b bellard
#ifdef DEBUG_CUDA
176 819e712b bellard
    printf("cuda: T%d.counter=%d\n",
177 819e712b bellard
           1 + (ti->timer == NULL), val);
178 819e712b bellard
#endif
179 819e712b bellard
    ti->load_time = qemu_get_clock(vm_clock);
180 819e712b bellard
    ti->counter_value = val;
181 819e712b bellard
    cuda_timer_update(s, ti, ti->load_time);
182 267002cd bellard
}
183 267002cd bellard
184 267002cd bellard
static int64_t get_next_irq_time(CUDATimer *s, int64_t current_time)
185 267002cd bellard
{
186 61271e5c bellard
    int64_t d, next_time;
187 61271e5c bellard
    unsigned int counter;
188 61271e5c bellard
189 267002cd bellard
    /* current counter value */
190 5fafdf24 ths
    d = muldiv64(current_time - s->load_time,
191 267002cd bellard
                 CUDA_TIMER_FREQ, ticks_per_sec);
192 61271e5c bellard
    /* the timer goes down from latch to -1 (period of latch + 2) */
193 61271e5c bellard
    if (d <= (s->counter_value + 1)) {
194 61271e5c bellard
        counter = (s->counter_value - d) & 0xffff;
195 61271e5c bellard
    } else {
196 61271e5c bellard
        counter = (d - (s->counter_value + 1)) % (s->latch + 2);
197 5fafdf24 ths
        counter = (s->latch - counter) & 0xffff;
198 61271e5c bellard
    }
199 5fafdf24 ths
   
200 61271e5c bellard
    /* Note: we consider the irq is raised on 0 */
201 61271e5c bellard
    if (counter == 0xffff) {
202 61271e5c bellard
        next_time = d + s->latch + 1;
203 61271e5c bellard
    } else if (counter == 0) {
204 61271e5c bellard
        next_time = d + s->latch + 2;
205 61271e5c bellard
    } else {
206 61271e5c bellard
        next_time = d + counter;
207 267002cd bellard
    }
208 dccfafc4 bellard
#if 0
209 819e712b bellard
#ifdef DEBUG_CUDA
210 5fafdf24 ths
    printf("latch=%d counter=%" PRId64 " delta_next=%" PRId64 "\n",
211 819e712b bellard
           s->latch, d, next_time - d);
212 819e712b bellard
#endif
213 dccfafc4 bellard
#endif
214 5fafdf24 ths
    next_time = muldiv64(next_time, ticks_per_sec, CUDA_TIMER_FREQ) +
215 267002cd bellard
        s->load_time;
216 267002cd bellard
    if (next_time <= current_time)
217 267002cd bellard
        next_time = current_time + 1;
218 267002cd bellard
    return next_time;
219 267002cd bellard
}
220 267002cd bellard
221 5fafdf24 ths
static void cuda_timer_update(CUDAState *s, CUDATimer *ti,
222 819e712b bellard
                              int64_t current_time)
223 819e712b bellard
{
224 819e712b bellard
    if (!ti->timer)
225 819e712b bellard
        return;
226 819e712b bellard
    if ((s->acr & T1MODE) != T1MODE_CONT) {
227 819e712b bellard
        qemu_del_timer(ti->timer);
228 819e712b bellard
    } else {
229 819e712b bellard
        ti->next_irq_time = get_next_irq_time(ti, current_time);
230 819e712b bellard
        qemu_mod_timer(ti->timer, ti->next_irq_time);
231 819e712b bellard
    }
232 819e712b bellard
}
233 819e712b bellard
234 267002cd bellard
static void cuda_timer1(void *opaque)
235 267002cd bellard
{
236 267002cd bellard
    CUDAState *s = opaque;
237 267002cd bellard
    CUDATimer *ti = &s->timers[0];
238 267002cd bellard
239 819e712b bellard
    cuda_timer_update(s, ti, ti->next_irq_time);
240 267002cd bellard
    s->ifr |= T1_INT;
241 267002cd bellard
    cuda_update_irq(s);
242 267002cd bellard
}
243 267002cd bellard
244 267002cd bellard
static uint32_t cuda_readb(void *opaque, target_phys_addr_t addr)
245 267002cd bellard
{
246 267002cd bellard
    CUDAState *s = opaque;
247 267002cd bellard
    uint32_t val;
248 267002cd bellard
249 267002cd bellard
    addr = (addr >> 9) & 0xf;
250 267002cd bellard
    switch(addr) {
251 267002cd bellard
    case 0:
252 267002cd bellard
        val = s->b;
253 267002cd bellard
        break;
254 267002cd bellard
    case 1:
255 267002cd bellard
        val = s->a;
256 267002cd bellard
        break;
257 267002cd bellard
    case 2:
258 267002cd bellard
        val = s->dirb;
259 267002cd bellard
        break;
260 267002cd bellard
    case 3:
261 267002cd bellard
        val = s->dira;
262 267002cd bellard
        break;
263 267002cd bellard
    case 4:
264 267002cd bellard
        val = get_counter(&s->timers[0]) & 0xff;
265 267002cd bellard
        s->ifr &= ~T1_INT;
266 267002cd bellard
        cuda_update_irq(s);
267 267002cd bellard
        break;
268 267002cd bellard
    case 5:
269 267002cd bellard
        val = get_counter(&s->timers[0]) >> 8;
270 267002cd bellard
        cuda_update_irq(s);
271 267002cd bellard
        break;
272 267002cd bellard
    case 6:
273 267002cd bellard
        val = s->timers[0].latch & 0xff;
274 267002cd bellard
        break;
275 267002cd bellard
    case 7:
276 61271e5c bellard
        /* XXX: check this */
277 267002cd bellard
        val = (s->timers[0].latch >> 8) & 0xff;
278 267002cd bellard
        break;
279 267002cd bellard
    case 8:
280 267002cd bellard
        val = get_counter(&s->timers[1]) & 0xff;
281 61271e5c bellard
        s->ifr &= ~T2_INT;
282 267002cd bellard
        break;
283 267002cd bellard
    case 9:
284 267002cd bellard
        val = get_counter(&s->timers[1]) >> 8;
285 267002cd bellard
        break;
286 267002cd bellard
    case 10:
287 819e712b bellard
        val = s->sr;
288 819e712b bellard
        s->ifr &= ~SR_INT;
289 819e712b bellard
        cuda_update_irq(s);
290 267002cd bellard
        break;
291 267002cd bellard
    case 11:
292 267002cd bellard
        val = s->acr;
293 267002cd bellard
        break;
294 267002cd bellard
    case 12:
295 267002cd bellard
        val = s->pcr;
296 267002cd bellard
        break;
297 267002cd bellard
    case 13:
298 267002cd bellard
        val = s->ifr;
299 5fafdf24 ths
        if (s->ifr & s->ier)
300 b7c7b181 bellard
            val |= 0x80;
301 267002cd bellard
        break;
302 267002cd bellard
    case 14:
303 b7c7b181 bellard
        val = s->ier | 0x80;
304 267002cd bellard
        break;
305 267002cd bellard
    default:
306 267002cd bellard
    case 15:
307 267002cd bellard
        val = s->anh;
308 267002cd bellard
        break;
309 267002cd bellard
    }
310 267002cd bellard
#ifdef DEBUG_CUDA
311 819e712b bellard
    if (addr != 13 || val != 0)
312 819e712b bellard
        printf("cuda: read: reg=0x%x val=%02x\n", addr, val);
313 267002cd bellard
#endif
314 267002cd bellard
    return val;
315 267002cd bellard
}
316 267002cd bellard
317 267002cd bellard
static void cuda_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
318 267002cd bellard
{
319 267002cd bellard
    CUDAState *s = opaque;
320 5fafdf24 ths
   
321 267002cd bellard
    addr = (addr >> 9) & 0xf;
322 267002cd bellard
#ifdef DEBUG_CUDA
323 267002cd bellard
    printf("cuda: write: reg=0x%x val=%02x\n", addr, val);
324 267002cd bellard
#endif
325 267002cd bellard
326 267002cd bellard
    switch(addr) {
327 267002cd bellard
    case 0:
328 267002cd bellard
        s->b = val;
329 267002cd bellard
        cuda_update(s);
330 267002cd bellard
        break;
331 267002cd bellard
    case 1:
332 267002cd bellard
        s->a = val;
333 267002cd bellard
        break;
334 267002cd bellard
    case 2:
335 267002cd bellard
        s->dirb = val;
336 267002cd bellard
        break;
337 267002cd bellard
    case 3:
338 267002cd bellard
        s->dira = val;
339 267002cd bellard
        break;
340 267002cd bellard
    case 4:
341 61271e5c bellard
        s->timers[0].latch = (s->timers[0].latch & 0xff00) | val;
342 61271e5c bellard
        cuda_timer_update(s, &s->timers[0], qemu_get_clock(vm_clock));
343 267002cd bellard
        break;
344 267002cd bellard
    case 5:
345 61271e5c bellard
        s->timers[0].latch = (s->timers[0].latch & 0xff) | (val << 8);
346 61271e5c bellard
        s->ifr &= ~T1_INT;
347 61271e5c bellard
        set_counter(s, &s->timers[0], s->timers[0].latch);
348 267002cd bellard
        break;
349 267002cd bellard
    case 6:
350 267002cd bellard
        s->timers[0].latch = (s->timers[0].latch & 0xff00) | val;
351 819e712b bellard
        cuda_timer_update(s, &s->timers[0], qemu_get_clock(vm_clock));
352 267002cd bellard
        break;
353 267002cd bellard
    case 7:
354 267002cd bellard
        s->timers[0].latch = (s->timers[0].latch & 0xff) | (val << 8);
355 61271e5c bellard
        s->ifr &= ~T1_INT;
356 819e712b bellard
        cuda_timer_update(s, &s->timers[0], qemu_get_clock(vm_clock));
357 267002cd bellard
        break;
358 267002cd bellard
    case 8:
359 61271e5c bellard
        s->timers[1].latch = val;
360 819e712b bellard
        set_counter(s, &s->timers[1], val);
361 267002cd bellard
        break;
362 267002cd bellard
    case 9:
363 61271e5c bellard
        set_counter(s, &s->timers[1], (val << 8) | s->timers[1].latch);
364 267002cd bellard
        break;
365 267002cd bellard
    case 10:
366 267002cd bellard
        s->sr = val;
367 267002cd bellard
        break;
368 267002cd bellard
    case 11:
369 267002cd bellard
        s->acr = val;
370 819e712b bellard
        cuda_timer_update(s, &s->timers[0], qemu_get_clock(vm_clock));
371 267002cd bellard
        cuda_update(s);
372 267002cd bellard
        break;
373 267002cd bellard
    case 12:
374 267002cd bellard
        s->pcr = val;
375 267002cd bellard
        break;
376 267002cd bellard
    case 13:
377 267002cd bellard
        /* reset bits */
378 267002cd bellard
        s->ifr &= ~val;
379 267002cd bellard
        cuda_update_irq(s);
380 267002cd bellard
        break;
381 267002cd bellard
    case 14:
382 267002cd bellard
        if (val & IER_SET) {
383 267002cd bellard
            /* set bits */
384 267002cd bellard
            s->ier |= val & 0x7f;
385 267002cd bellard
        } else {
386 267002cd bellard
            /* reset bits */
387 267002cd bellard
            s->ier &= ~val;
388 267002cd bellard
        }
389 267002cd bellard
        cuda_update_irq(s);
390 267002cd bellard
        break;
391 267002cd bellard
    default:
392 267002cd bellard
    case 15:
393 267002cd bellard
        s->anh = val;
394 267002cd bellard
        break;
395 267002cd bellard
    }
396 267002cd bellard
}
397 267002cd bellard
398 267002cd bellard
/* NOTE: TIP and TREQ are negated */
399 267002cd bellard
static void cuda_update(CUDAState *s)
400 267002cd bellard
{
401 819e712b bellard
    int packet_received, len;
402 819e712b bellard
403 819e712b bellard
    packet_received = 0;
404 819e712b bellard
    if (!(s->b & TIP)) {
405 819e712b bellard
        /* transfer requested from host */
406 267002cd bellard
407 819e712b bellard
        if (s->acr & SR_OUT) {
408 819e712b bellard
            /* data output */
409 819e712b bellard
            if ((s->b & (TACK | TIP)) != (s->last_b & (TACK | TIP))) {
410 819e712b bellard
                if (s->data_out_index < sizeof(s->data_out)) {
411 819e712b bellard
#ifdef DEBUG_CUDA
412 819e712b bellard
                    printf("cuda: send: %02x\n", s->sr);
413 819e712b bellard
#endif
414 819e712b bellard
                    s->data_out[s->data_out_index++] = s->sr;
415 819e712b bellard
                    s->ifr |= SR_INT;
416 819e712b bellard
                    cuda_update_irq(s);
417 819e712b bellard
                }
418 819e712b bellard
            }
419 819e712b bellard
        } else {
420 819e712b bellard
            if (s->data_in_index < s->data_in_size) {
421 819e712b bellard
                /* data input */
422 819e712b bellard
                if ((s->b & (TACK | TIP)) != (s->last_b & (TACK | TIP))) {
423 819e712b bellard
                    s->sr = s->data_in[s->data_in_index++];
424 819e712b bellard
#ifdef DEBUG_CUDA
425 819e712b bellard
                    printf("cuda: recv: %02x\n", s->sr);
426 819e712b bellard
#endif
427 819e712b bellard
                    /* indicate end of transfer */
428 819e712b bellard
                    if (s->data_in_index >= s->data_in_size) {
429 819e712b bellard
                        s->b = (s->b | TREQ);
430 819e712b bellard
                    }
431 819e712b bellard
                    s->ifr |= SR_INT;
432 819e712b bellard
                    cuda_update_irq(s);
433 819e712b bellard
                }
434 267002cd bellard
            }
435 819e712b bellard
        }
436 819e712b bellard
    } else {
437 819e712b bellard
        /* no transfer requested: handle sync case */
438 819e712b bellard
        if ((s->last_b & TIP) && (s->b & TACK) != (s->last_b & TACK)) {
439 819e712b bellard
            /* update TREQ state each time TACK change state */
440 819e712b bellard
            if (s->b & TACK)
441 819e712b bellard
                s->b = (s->b | TREQ);
442 819e712b bellard
            else
443 819e712b bellard
                s->b = (s->b & ~TREQ);
444 267002cd bellard
            s->ifr |= SR_INT;
445 267002cd bellard
            cuda_update_irq(s);
446 819e712b bellard
        } else {
447 819e712b bellard
            if (!(s->last_b & TIP)) {
448 e91c8a77 ths
                /* handle end of host to cuda transfer */
449 819e712b bellard
                packet_received = (s->data_out_index > 0);
450 e91c8a77 ths
                /* always an IRQ at the end of transfer */
451 819e712b bellard
                s->ifr |= SR_INT;
452 819e712b bellard
                cuda_update_irq(s);
453 819e712b bellard
            }
454 819e712b bellard
            /* signal if there is data to read */
455 819e712b bellard
            if (s->data_in_index < s->data_in_size) {
456 819e712b bellard
                s->b = (s->b & ~TREQ);
457 819e712b bellard
            }
458 267002cd bellard
        }
459 267002cd bellard
    }
460 267002cd bellard
461 267002cd bellard
    s->last_acr = s->acr;
462 267002cd bellard
    s->last_b = s->b;
463 819e712b bellard
464 819e712b bellard
    /* NOTE: cuda_receive_packet_from_host() can call cuda_update()
465 819e712b bellard
       recursively */
466 819e712b bellard
    if (packet_received) {
467 819e712b bellard
        len = s->data_out_index;
468 819e712b bellard
        s->data_out_index = 0;
469 819e712b bellard
        cuda_receive_packet_from_host(s, s->data_out, len);
470 819e712b bellard
    }
471 267002cd bellard
}
472 267002cd bellard
473 5fafdf24 ths
static void cuda_send_packet_to_host(CUDAState *s,
474 267002cd bellard
                                     const uint8_t *data, int len)
475 267002cd bellard
{
476 819e712b bellard
#ifdef DEBUG_CUDA_PACKET
477 819e712b bellard
    {
478 819e712b bellard
        int i;
479 819e712b bellard
        printf("cuda_send_packet_to_host:\n");
480 819e712b bellard
        for(i = 0; i < len; i++)
481 819e712b bellard
            printf(" %02x", data[i]);
482 819e712b bellard
        printf("\n");
483 819e712b bellard
    }
484 819e712b bellard
#endif
485 267002cd bellard
    memcpy(s->data_in, data, len);
486 267002cd bellard
    s->data_in_size = len;
487 267002cd bellard
    s->data_in_index = 0;
488 267002cd bellard
    cuda_update(s);
489 267002cd bellard
    s->ifr |= SR_INT;
490 267002cd bellard
    cuda_update_irq(s);
491 267002cd bellard
}
492 267002cd bellard
493 7db4eea6 bellard
static void cuda_adb_poll(void *opaque)
494 e2733d20 bellard
{
495 e2733d20 bellard
    CUDAState *s = opaque;
496 e2733d20 bellard
    uint8_t obuf[ADB_MAX_OUT_LEN + 2];
497 e2733d20 bellard
    int olen;
498 e2733d20 bellard
499 e2733d20 bellard
    olen = adb_poll(&adb_bus, obuf + 2);
500 e2733d20 bellard
    if (olen > 0) {
501 e2733d20 bellard
        obuf[0] = ADB_PACKET;
502 e2733d20 bellard
        obuf[1] = 0x40; /* polled data */
503 e2733d20 bellard
        cuda_send_packet_to_host(s, obuf, olen + 2);
504 e2733d20 bellard
    }
505 5fafdf24 ths
    qemu_mod_timer(s->adb_poll_timer,
506 5fafdf24 ths
                   qemu_get_clock(vm_clock) +
507 e2733d20 bellard
                   (ticks_per_sec / CUDA_ADB_POLL_FREQ));
508 e2733d20 bellard
}
509 e2733d20 bellard
510 5fafdf24 ths
static void cuda_receive_packet(CUDAState *s,
511 267002cd bellard
                                const uint8_t *data, int len)
512 267002cd bellard
{
513 267002cd bellard
    uint8_t obuf[16];
514 e2733d20 bellard
    int ti, autopoll;
515 267002cd bellard
516 267002cd bellard
    switch(data[0]) {
517 267002cd bellard
    case CUDA_AUTOPOLL:
518 e2733d20 bellard
        autopoll = (data[1] != 0);
519 e2733d20 bellard
        if (autopoll != s->autopoll) {
520 e2733d20 bellard
            s->autopoll = autopoll;
521 e2733d20 bellard
            if (autopoll) {
522 5fafdf24 ths
                qemu_mod_timer(s->adb_poll_timer,
523 5fafdf24 ths
                               qemu_get_clock(vm_clock) +
524 e2733d20 bellard
                               (ticks_per_sec / CUDA_ADB_POLL_FREQ));
525 e2733d20 bellard
            } else {
526 e2733d20 bellard
                qemu_del_timer(s->adb_poll_timer);
527 e2733d20 bellard
            }
528 e2733d20 bellard
        }
529 267002cd bellard
        obuf[0] = CUDA_PACKET;
530 267002cd bellard
        obuf[1] = data[1];
531 267002cd bellard
        cuda_send_packet_to_host(s, obuf, 2);
532 267002cd bellard
        break;
533 267002cd bellard
    case CUDA_GET_TIME:
534 dccfafc4 bellard
    case CUDA_SET_TIME:
535 267002cd bellard
        /* XXX: add time support ? */
536 d7ce296f bellard
        ti = time(NULL) + RTC_OFFSET;
537 267002cd bellard
        obuf[0] = CUDA_PACKET;
538 267002cd bellard
        obuf[1] = 0;
539 267002cd bellard
        obuf[2] = 0;
540 267002cd bellard
        obuf[3] = ti >> 24;
541 267002cd bellard
        obuf[4] = ti >> 16;
542 267002cd bellard
        obuf[5] = ti >> 8;
543 267002cd bellard
        obuf[6] = ti;
544 267002cd bellard
        cuda_send_packet_to_host(s, obuf, 7);
545 267002cd bellard
        break;
546 267002cd bellard
    case CUDA_FILE_SERVER_FLAG:
547 267002cd bellard
    case CUDA_SET_DEVICE_LIST:
548 267002cd bellard
    case CUDA_SET_AUTO_RATE:
549 267002cd bellard
    case CUDA_SET_POWER_MESSAGES:
550 267002cd bellard
        obuf[0] = CUDA_PACKET;
551 267002cd bellard
        obuf[1] = 0;
552 267002cd bellard
        cuda_send_packet_to_host(s, obuf, 2);
553 267002cd bellard
        break;
554 d7ce296f bellard
    case CUDA_POWERDOWN:
555 d7ce296f bellard
        obuf[0] = CUDA_PACKET;
556 d7ce296f bellard
        obuf[1] = 0;
557 d7ce296f bellard
        cuda_send_packet_to_host(s, obuf, 2);
558 d7ce296f bellard
        qemu_system_shutdown_request();
559 d7ce296f bellard
        break;
560 267002cd bellard
    default:
561 267002cd bellard
        break;
562 267002cd bellard
    }
563 267002cd bellard
}
564 267002cd bellard
565 5fafdf24 ths
static void cuda_receive_packet_from_host(CUDAState *s,
566 267002cd bellard
                                          const uint8_t *data, int len)
567 267002cd bellard
{
568 819e712b bellard
#ifdef DEBUG_CUDA_PACKET
569 819e712b bellard
    {
570 819e712b bellard
        int i;
571 cadae95f bellard
        printf("cuda_receive_packet_from_host:\n");
572 819e712b bellard
        for(i = 0; i < len; i++)
573 819e712b bellard
            printf(" %02x", data[i]);
574 819e712b bellard
        printf("\n");
575 819e712b bellard
    }
576 819e712b bellard
#endif
577 267002cd bellard
    switch(data[0]) {
578 267002cd bellard
    case ADB_PACKET:
579 e2733d20 bellard
        {
580 e2733d20 bellard
            uint8_t obuf[ADB_MAX_OUT_LEN + 2];
581 e2733d20 bellard
            int olen;
582 e2733d20 bellard
            olen = adb_request(&adb_bus, obuf + 2, data + 1, len - 1);
583 38f0b147 bellard
            if (olen > 0) {
584 e2733d20 bellard
                obuf[0] = ADB_PACKET;
585 e2733d20 bellard
                obuf[1] = 0x00;
586 e2733d20 bellard
            } else {
587 38f0b147 bellard
                /* error */
588 e2733d20 bellard
                obuf[0] = ADB_PACKET;
589 38f0b147 bellard
                obuf[1] = -olen;
590 38f0b147 bellard
                olen = 0;
591 e2733d20 bellard
            }
592 e2733d20 bellard
            cuda_send_packet_to_host(s, obuf, olen + 2);
593 e2733d20 bellard
        }
594 267002cd bellard
        break;
595 267002cd bellard
    case CUDA_PACKET:
596 267002cd bellard
        cuda_receive_packet(s, data + 1, len - 1);
597 267002cd bellard
        break;
598 267002cd bellard
    }
599 267002cd bellard
}
600 267002cd bellard
601 267002cd bellard
static void cuda_writew (void *opaque, target_phys_addr_t addr, uint32_t value)
602 267002cd bellard
{
603 267002cd bellard
}
604 267002cd bellard
605 267002cd bellard
static void cuda_writel (void *opaque, target_phys_addr_t addr, uint32_t value)
606 267002cd bellard
{
607 267002cd bellard
}
608 267002cd bellard
609 267002cd bellard
static uint32_t cuda_readw (void *opaque, target_phys_addr_t addr)
610 267002cd bellard
{
611 267002cd bellard
    return 0;
612 267002cd bellard
}
613 267002cd bellard
614 267002cd bellard
static uint32_t cuda_readl (void *opaque, target_phys_addr_t addr)
615 267002cd bellard
{
616 267002cd bellard
    return 0;
617 267002cd bellard
}
618 267002cd bellard
619 267002cd bellard
static CPUWriteMemoryFunc *cuda_write[] = {
620 267002cd bellard
    &cuda_writeb,
621 267002cd bellard
    &cuda_writew,
622 267002cd bellard
    &cuda_writel,
623 267002cd bellard
};
624 267002cd bellard
625 267002cd bellard
static CPUReadMemoryFunc *cuda_read[] = {
626 267002cd bellard
    &cuda_readb,
627 267002cd bellard
    &cuda_readw,
628 267002cd bellard
    &cuda_readl,
629 267002cd bellard
};
630 267002cd bellard
631 d537cf6c pbrook
int cuda_init(qemu_irq irq)
632 267002cd bellard
{
633 267002cd bellard
    CUDAState *s = &cuda_state;
634 267002cd bellard
    int cuda_mem_index;
635 267002cd bellard
636 819e712b bellard
    s->irq = irq;
637 819e712b bellard
638 61271e5c bellard
    s->timers[0].index = 0;
639 267002cd bellard
    s->timers[0].timer = qemu_new_timer(vm_clock, cuda_timer1, s);
640 61271e5c bellard
    s->timers[0].latch = 0xffff;
641 819e712b bellard
    set_counter(s, &s->timers[0], 0xffff);
642 61271e5c bellard
643 61271e5c bellard
    s->timers[1].index = 1;
644 61271e5c bellard
    s->timers[1].latch = 0;
645 cadae95f bellard
    //    s->ier = T1_INT | SR_INT;
646 cadae95f bellard
    s->ier = 0;
647 819e712b bellard
    set_counter(s, &s->timers[1], 0xffff);
648 e2733d20 bellard
649 e2733d20 bellard
    s->adb_poll_timer = qemu_new_timer(vm_clock, cuda_adb_poll, s);
650 267002cd bellard
    cuda_mem_index = cpu_register_io_memory(0, cuda_read, cuda_write, s);
651 267002cd bellard
    return cuda_mem_index;
652 267002cd bellard
}