Statistics
| Branch: | Revision:

root / hw / iommu.c @ 5fafdf24

History | View | Annotate | Download (10.3 kB)

1 420557e8 bellard
/*
2 420557e8 bellard
 * QEMU SPARC iommu emulation
3 420557e8 bellard
 *
4 66321a11 bellard
 * Copyright (c) 2003-2005 Fabrice Bellard
5 5fafdf24 ths
 *
6 420557e8 bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 420557e8 bellard
 * of this software and associated documentation files (the "Software"), to deal
8 420557e8 bellard
 * in the Software without restriction, including without limitation the rights
9 420557e8 bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 420557e8 bellard
 * copies of the Software, and to permit persons to whom the Software is
11 420557e8 bellard
 * furnished to do so, subject to the following conditions:
12 420557e8 bellard
 *
13 420557e8 bellard
 * The above copyright notice and this permission notice shall be included in
14 420557e8 bellard
 * all copies or substantial portions of the Software.
15 420557e8 bellard
 *
16 420557e8 bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 420557e8 bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 420557e8 bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 420557e8 bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 420557e8 bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 420557e8 bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 420557e8 bellard
 * THE SOFTWARE.
23 420557e8 bellard
 */
24 420557e8 bellard
#include "vl.h"
25 420557e8 bellard
26 420557e8 bellard
/* debug iommu */
27 420557e8 bellard
//#define DEBUG_IOMMU
28 420557e8 bellard
29 66321a11 bellard
#ifdef DEBUG_IOMMU
30 66321a11 bellard
#define DPRINTF(fmt, args...) \
31 66321a11 bellard
do { printf("IOMMU: " fmt , ##args); } while (0)
32 66321a11 bellard
#else
33 66321a11 bellard
#define DPRINTF(fmt, args...)
34 66321a11 bellard
#endif
35 420557e8 bellard
36 4e3b1ea1 bellard
#define IOMMU_NREGS (3*4096/4)
37 4e3b1ea1 bellard
#define IOMMU_CTRL          (0x0000 >> 2)
38 420557e8 bellard
#define IOMMU_CTRL_IMPL     0xf0000000 /* Implementation */
39 420557e8 bellard
#define IOMMU_CTRL_VERS     0x0f000000 /* Version */
40 4e3b1ea1 bellard
#define IOMMU_VERSION       0x04000000
41 420557e8 bellard
#define IOMMU_CTRL_RNGE     0x0000001c /* Mapping RANGE */
42 420557e8 bellard
#define IOMMU_RNGE_16MB     0x00000000 /* 0xff000000 -> 0xffffffff */
43 420557e8 bellard
#define IOMMU_RNGE_32MB     0x00000004 /* 0xfe000000 -> 0xffffffff */
44 420557e8 bellard
#define IOMMU_RNGE_64MB     0x00000008 /* 0xfc000000 -> 0xffffffff */
45 420557e8 bellard
#define IOMMU_RNGE_128MB    0x0000000c /* 0xf8000000 -> 0xffffffff */
46 420557e8 bellard
#define IOMMU_RNGE_256MB    0x00000010 /* 0xf0000000 -> 0xffffffff */
47 420557e8 bellard
#define IOMMU_RNGE_512MB    0x00000014 /* 0xe0000000 -> 0xffffffff */
48 420557e8 bellard
#define IOMMU_RNGE_1GB      0x00000018 /* 0xc0000000 -> 0xffffffff */
49 420557e8 bellard
#define IOMMU_RNGE_2GB      0x0000001c /* 0x80000000 -> 0xffffffff */
50 420557e8 bellard
#define IOMMU_CTRL_ENAB     0x00000001 /* IOMMU Enable */
51 4e3b1ea1 bellard
#define IOMMU_CTRL_MASK     0x0000001d
52 4e3b1ea1 bellard
53 4e3b1ea1 bellard
#define IOMMU_BASE          (0x0004 >> 2)
54 4e3b1ea1 bellard
#define IOMMU_BASE_MASK     0x07fffc00
55 4e3b1ea1 bellard
56 4e3b1ea1 bellard
#define IOMMU_TLBFLUSH      (0x0014 >> 2)
57 4e3b1ea1 bellard
#define IOMMU_TLBFLUSH_MASK 0xffffffff
58 4e3b1ea1 bellard
59 4e3b1ea1 bellard
#define IOMMU_PGFLUSH       (0x0018 >> 2)
60 4e3b1ea1 bellard
#define IOMMU_PGFLUSH_MASK  0xffffffff
61 4e3b1ea1 bellard
62 225d4be7 blueswir1
#define IOMMU_AFSR          (0x1000 >> 2)
63 225d4be7 blueswir1
#define IOMMU_AFSR_ERR      0x80000000 /* LE, TO, or BE asserted */
64 225d4be7 blueswir1
#define IOMMU_AFSR_LE       0x40000000 /* SBUS reports error after transaction */
65 225d4be7 blueswir1
#define IOMMU_AFSR_TO       0x20000000 /* Write access took more than 12.8 us. */
66 225d4be7 blueswir1
#define IOMMU_AFSR_BE       0x10000000 /* Write access received error acknowledge */
67 225d4be7 blueswir1
#define IOMMU_AFSR_SIZE     0x0e000000 /* Size of transaction causing error */
68 225d4be7 blueswir1
#define IOMMU_AFSR_S        0x01000000 /* Sparc was in supervisor mode */
69 225d4be7 blueswir1
#define IOMMU_AFSR_RESV     0x00f00000 /* Reserved, forced to 0x8 by hardware */
70 225d4be7 blueswir1
#define IOMMU_AFSR_ME       0x00080000 /* Multiple errors occurred */
71 225d4be7 blueswir1
#define IOMMU_AFSR_RD       0x00040000 /* A read operation was in progress */
72 225d4be7 blueswir1
#define IOMMU_AFSR_FAV      0x00020000 /* IOMMU afar has valid contents */
73 225d4be7 blueswir1
74 225d4be7 blueswir1
#define IOMMU_AFAR          (0x1004 >> 2)
75 225d4be7 blueswir1
76 4e3b1ea1 bellard
#define IOMMU_SBCFG0        (0x1010 >> 2) /* SBUS configration per-slot */
77 4e3b1ea1 bellard
#define IOMMU_SBCFG1        (0x1014 >> 2) /* SBUS configration per-slot */
78 4e3b1ea1 bellard
#define IOMMU_SBCFG2        (0x1018 >> 2) /* SBUS configration per-slot */
79 4e3b1ea1 bellard
#define IOMMU_SBCFG3        (0x101c >> 2) /* SBUS configration per-slot */
80 4e3b1ea1 bellard
#define IOMMU_SBCFG_SAB30   0x00010000 /* Phys-address bit 30 when bypass enabled */
81 4e3b1ea1 bellard
#define IOMMU_SBCFG_BA16    0x00000004 /* Slave supports 16 byte bursts */
82 4e3b1ea1 bellard
#define IOMMU_SBCFG_BA8     0x00000002 /* Slave supports 8 byte bursts */
83 4e3b1ea1 bellard
#define IOMMU_SBCFG_BYPASS  0x00000001 /* Bypass IOMMU, treat all addresses
84 4e3b1ea1 bellard
                                                 produced by this device as pure
85 4e3b1ea1 bellard
                                          physical. */
86 4e3b1ea1 bellard
#define IOMMU_SBCFG_MASK    0x00010003
87 4e3b1ea1 bellard
88 4e3b1ea1 bellard
#define IOMMU_ARBEN         (0x2000 >> 2) /* SBUS arbitration enable */
89 4e3b1ea1 bellard
#define IOMMU_ARBEN_MASK    0x001f0000
90 4e3b1ea1 bellard
#define IOMMU_MID           0x00000008
91 420557e8 bellard
92 420557e8 bellard
/* The format of an iopte in the page tables */
93 420557e8 bellard
#define IOPTE_PAGE          0x07ffff00 /* Physical page number (PA[30:12]) */
94 420557e8 bellard
#define IOPTE_CACHE         0x00000080 /* Cached (in vme IOCACHE or Viking/MXCC) */
95 420557e8 bellard
#define IOPTE_WRITE         0x00000004 /* Writeable */
96 420557e8 bellard
#define IOPTE_VALID         0x00000002 /* IOPTE is valid */
97 420557e8 bellard
#define IOPTE_WAZ           0x00000001 /* Write as zeros */
98 420557e8 bellard
99 420557e8 bellard
#define PAGE_SHIFT      12
100 420557e8 bellard
#define PAGE_SIZE       (1 << PAGE_SHIFT)
101 420557e8 bellard
#define PAGE_MASK        (PAGE_SIZE - 1)
102 420557e8 bellard
103 420557e8 bellard
typedef struct IOMMUState {
104 5dcb6b91 blueswir1
    target_phys_addr_t addr;
105 66321a11 bellard
    uint32_t regs[IOMMU_NREGS];
106 5dcb6b91 blueswir1
    target_phys_addr_t iostart;
107 420557e8 bellard
} IOMMUState;
108 420557e8 bellard
109 420557e8 bellard
static uint32_t iommu_mem_readw(void *opaque, target_phys_addr_t addr)
110 420557e8 bellard
{
111 420557e8 bellard
    IOMMUState *s = opaque;
112 5dcb6b91 blueswir1
    target_phys_addr_t saddr;
113 420557e8 bellard
114 8d5f07fa bellard
    saddr = (addr - s->addr) >> 2;
115 420557e8 bellard
    switch (saddr) {
116 420557e8 bellard
    default:
117 981a2e99 blueswir1
        DPRINTF("read reg[%d] = %x\n", (int)saddr, s->regs[saddr]);
118 420557e8 bellard
        return s->regs[saddr];
119 420557e8 bellard
        break;
120 420557e8 bellard
    }
121 420557e8 bellard
    return 0;
122 420557e8 bellard
}
123 420557e8 bellard
124 420557e8 bellard
static void iommu_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
125 420557e8 bellard
{
126 420557e8 bellard
    IOMMUState *s = opaque;
127 5dcb6b91 blueswir1
    target_phys_addr_t saddr;
128 420557e8 bellard
129 8d5f07fa bellard
    saddr = (addr - s->addr) >> 2;
130 981a2e99 blueswir1
    DPRINTF("write reg[%d] = %x\n", (int)saddr, val);
131 420557e8 bellard
    switch (saddr) {
132 4e3b1ea1 bellard
    case IOMMU_CTRL:
133 8d5f07fa bellard
        switch (val & IOMMU_CTRL_RNGE) {
134 8d5f07fa bellard
        case IOMMU_RNGE_16MB:
135 5dcb6b91 blueswir1
            s->iostart = 0xffffffffff000000ULL;
136 8d5f07fa bellard
            break;
137 8d5f07fa bellard
        case IOMMU_RNGE_32MB:
138 5dcb6b91 blueswir1
            s->iostart = 0xfffffffffe000000ULL;
139 8d5f07fa bellard
            break;
140 8d5f07fa bellard
        case IOMMU_RNGE_64MB:
141 5dcb6b91 blueswir1
            s->iostart = 0xfffffffffc000000ULL;
142 8d5f07fa bellard
            break;
143 8d5f07fa bellard
        case IOMMU_RNGE_128MB:
144 5dcb6b91 blueswir1
            s->iostart = 0xfffffffff8000000ULL;
145 8d5f07fa bellard
            break;
146 8d5f07fa bellard
        case IOMMU_RNGE_256MB:
147 5dcb6b91 blueswir1
            s->iostart = 0xfffffffff0000000ULL;
148 8d5f07fa bellard
            break;
149 8d5f07fa bellard
        case IOMMU_RNGE_512MB:
150 5dcb6b91 blueswir1
            s->iostart = 0xffffffffe0000000ULL;
151 8d5f07fa bellard
            break;
152 8d5f07fa bellard
        case IOMMU_RNGE_1GB:
153 5dcb6b91 blueswir1
            s->iostart = 0xffffffffc0000000ULL;
154 8d5f07fa bellard
            break;
155 8d5f07fa bellard
        default:
156 8d5f07fa bellard
        case IOMMU_RNGE_2GB:
157 5dcb6b91 blueswir1
            s->iostart = 0xffffffff80000000ULL;
158 8d5f07fa bellard
            break;
159 8d5f07fa bellard
        }
160 981a2e99 blueswir1
        DPRINTF("iostart = " TARGET_FMT_plx "\n", s->iostart);
161 4e3b1ea1 bellard
        s->regs[saddr] = ((val & IOMMU_CTRL_MASK) | IOMMU_VERSION);
162 4e3b1ea1 bellard
        break;
163 4e3b1ea1 bellard
    case IOMMU_BASE:
164 4e3b1ea1 bellard
        s->regs[saddr] = val & IOMMU_BASE_MASK;
165 4e3b1ea1 bellard
        break;
166 4e3b1ea1 bellard
    case IOMMU_TLBFLUSH:
167 4e3b1ea1 bellard
        DPRINTF("tlb flush %x\n", val);
168 4e3b1ea1 bellard
        s->regs[saddr] = val & IOMMU_TLBFLUSH_MASK;
169 4e3b1ea1 bellard
        break;
170 4e3b1ea1 bellard
    case IOMMU_PGFLUSH:
171 4e3b1ea1 bellard
        DPRINTF("page flush %x\n", val);
172 4e3b1ea1 bellard
        s->regs[saddr] = val & IOMMU_PGFLUSH_MASK;
173 4e3b1ea1 bellard
        break;
174 4e3b1ea1 bellard
    case IOMMU_SBCFG0:
175 4e3b1ea1 bellard
    case IOMMU_SBCFG1:
176 4e3b1ea1 bellard
    case IOMMU_SBCFG2:
177 4e3b1ea1 bellard
    case IOMMU_SBCFG3:
178 4e3b1ea1 bellard
        s->regs[saddr] = val & IOMMU_SBCFG_MASK;
179 4e3b1ea1 bellard
        break;
180 4e3b1ea1 bellard
    case IOMMU_ARBEN:
181 4e3b1ea1 bellard
        // XXX implement SBus probing: fault when reading unmapped
182 4e3b1ea1 bellard
        // addresses, fault cause and address stored to MMU/IOMMU
183 4e3b1ea1 bellard
        s->regs[saddr] = (val & IOMMU_ARBEN_MASK) | IOMMU_MID;
184 4e3b1ea1 bellard
        break;
185 420557e8 bellard
    default:
186 420557e8 bellard
        s->regs[saddr] = val;
187 420557e8 bellard
        break;
188 420557e8 bellard
    }
189 420557e8 bellard
}
190 420557e8 bellard
191 420557e8 bellard
static CPUReadMemoryFunc *iommu_mem_read[3] = {
192 420557e8 bellard
    iommu_mem_readw,
193 420557e8 bellard
    iommu_mem_readw,
194 420557e8 bellard
    iommu_mem_readw,
195 420557e8 bellard
};
196 420557e8 bellard
197 420557e8 bellard
static CPUWriteMemoryFunc *iommu_mem_write[3] = {
198 420557e8 bellard
    iommu_mem_writew,
199 420557e8 bellard
    iommu_mem_writew,
200 420557e8 bellard
    iommu_mem_writew,
201 420557e8 bellard
};
202 420557e8 bellard
203 5dcb6b91 blueswir1
static uint32_t iommu_page_get_flags(IOMMUState *s, target_phys_addr_t addr)
204 420557e8 bellard
{
205 981a2e99 blueswir1
    uint32_t iopte, ret;
206 981a2e99 blueswir1
#ifdef DEBUG_IOMMU
207 981a2e99 blueswir1
    target_phys_addr_t pa = addr;
208 981a2e99 blueswir1
#endif
209 420557e8 bellard
210 981a2e99 blueswir1
    iopte = s->regs[IOMMU_BASE] << 4;
211 66321a11 bellard
    addr &= ~s->iostart;
212 66321a11 bellard
    iopte += (addr >> (PAGE_SHIFT - 2)) & ~3;
213 981a2e99 blueswir1
    ret = ldl_phys(iopte);
214 981a2e99 blueswir1
    DPRINTF("get flags addr " TARGET_FMT_plx " => pte %x, *ptes = %x\n", pa,
215 981a2e99 blueswir1
            iopte, ret);
216 981a2e99 blueswir1
217 981a2e99 blueswir1
    return ret;
218 a917d384 pbrook
}
219 a917d384 pbrook
220 5dcb6b91 blueswir1
static target_phys_addr_t iommu_translate_pa(IOMMUState *s,
221 5dcb6b91 blueswir1
                                             target_phys_addr_t addr,
222 5dcb6b91 blueswir1
                                             uint32_t pte)
223 a917d384 pbrook
{
224 a917d384 pbrook
    uint32_t tmppte;
225 5dcb6b91 blueswir1
    target_phys_addr_t pa;
226 5dcb6b91 blueswir1
227 5dcb6b91 blueswir1
    tmppte = pte;
228 5dcb6b91 blueswir1
    pa = ((pte & IOPTE_PAGE) << 4) + (addr & PAGE_MASK);
229 5dcb6b91 blueswir1
    DPRINTF("xlate dva " TARGET_FMT_plx " => pa " TARGET_FMT_plx
230 5dcb6b91 blueswir1
            " (iopte = %x)\n", addr, pa, tmppte);
231 a917d384 pbrook
232 66321a11 bellard
    return pa;
233 420557e8 bellard
}
234 420557e8 bellard
235 225d4be7 blueswir1
static void iommu_bad_addr(IOMMUState *s, target_phys_addr_t addr, int is_write)
236 225d4be7 blueswir1
{
237 225d4be7 blueswir1
    DPRINTF("bad addr " TARGET_FMT_plx "\n", addr);
238 225d4be7 blueswir1
    s->regs[IOMMU_AFSR] = IOMMU_AFSR_ERR | IOMMU_AFSR_LE | (8 << 20) |
239 225d4be7 blueswir1
        IOMMU_AFSR_FAV;
240 225d4be7 blueswir1
    if (!is_write)
241 225d4be7 blueswir1
        s->regs[IOMMU_AFSR] |= IOMMU_AFSR_RD;
242 225d4be7 blueswir1
    s->regs[IOMMU_AFAR] = addr;
243 225d4be7 blueswir1
}
244 225d4be7 blueswir1
245 67e999be bellard
void sparc_iommu_memory_rw(void *opaque, target_phys_addr_t addr,
246 67e999be bellard
                           uint8_t *buf, int len, int is_write)
247 a917d384 pbrook
{
248 5dcb6b91 blueswir1
    int l;
249 5dcb6b91 blueswir1
    uint32_t flags;
250 5dcb6b91 blueswir1
    target_phys_addr_t page, phys_addr;
251 a917d384 pbrook
252 a917d384 pbrook
    while (len > 0) {
253 a917d384 pbrook
        page = addr & TARGET_PAGE_MASK;
254 a917d384 pbrook
        l = (page + TARGET_PAGE_SIZE) - addr;
255 a917d384 pbrook
        if (l > len)
256 a917d384 pbrook
            l = len;
257 a917d384 pbrook
        flags = iommu_page_get_flags(opaque, page);
258 225d4be7 blueswir1
        if (!(flags & IOPTE_VALID)) {
259 225d4be7 blueswir1
            iommu_bad_addr(opaque, page, is_write);
260 a917d384 pbrook
            return;
261 225d4be7 blueswir1
        }
262 a917d384 pbrook
        phys_addr = iommu_translate_pa(opaque, addr, flags);
263 a917d384 pbrook
        if (is_write) {
264 225d4be7 blueswir1
            if (!(flags & IOPTE_WRITE)) {
265 225d4be7 blueswir1
                iommu_bad_addr(opaque, page, is_write);
266 a917d384 pbrook
                return;
267 225d4be7 blueswir1
            }
268 a917d384 pbrook
            cpu_physical_memory_write(phys_addr, buf, len);
269 a917d384 pbrook
        } else {
270 a917d384 pbrook
            cpu_physical_memory_read(phys_addr, buf, len);
271 a917d384 pbrook
        }
272 a917d384 pbrook
        len -= l;
273 a917d384 pbrook
        buf += l;
274 a917d384 pbrook
        addr += l;
275 a917d384 pbrook
    }
276 a917d384 pbrook
}
277 a917d384 pbrook
278 e80cfcfc bellard
static void iommu_save(QEMUFile *f, void *opaque)
279 e80cfcfc bellard
{
280 e80cfcfc bellard
    IOMMUState *s = opaque;
281 e80cfcfc bellard
    int i;
282 5fafdf24 ths
   
283 66321a11 bellard
    for (i = 0; i < IOMMU_NREGS; i++)
284 e80cfcfc bellard
        qemu_put_be32s(f, &s->regs[i]);
285 5dcb6b91 blueswir1
    qemu_put_be64s(f, &s->iostart);
286 e80cfcfc bellard
}
287 e80cfcfc bellard
288 e80cfcfc bellard
static int iommu_load(QEMUFile *f, void *opaque, int version_id)
289 e80cfcfc bellard
{
290 e80cfcfc bellard
    IOMMUState *s = opaque;
291 e80cfcfc bellard
    int i;
292 5fafdf24 ths
   
293 5dcb6b91 blueswir1
    if (version_id != 2)
294 e80cfcfc bellard
        return -EINVAL;
295 e80cfcfc bellard
296 66321a11 bellard
    for (i = 0; i < IOMMU_NREGS; i++)
297 fda77c2d blueswir1
        qemu_get_be32s(f, &s->regs[i]);
298 5dcb6b91 blueswir1
    qemu_get_be64s(f, &s->iostart);
299 e80cfcfc bellard
300 e80cfcfc bellard
    return 0;
301 e80cfcfc bellard
}
302 e80cfcfc bellard
303 e80cfcfc bellard
static void iommu_reset(void *opaque)
304 e80cfcfc bellard
{
305 e80cfcfc bellard
    IOMMUState *s = opaque;
306 e80cfcfc bellard
307 66321a11 bellard
    memset(s->regs, 0, IOMMU_NREGS * 4);
308 e80cfcfc bellard
    s->iostart = 0;
309 981a2e99 blueswir1
    s->regs[IOMMU_CTRL] = IOMMU_VERSION;
310 e80cfcfc bellard
}
311 e80cfcfc bellard
312 5dcb6b91 blueswir1
void *iommu_init(target_phys_addr_t addr)
313 420557e8 bellard
{
314 420557e8 bellard
    IOMMUState *s;
315 8d5f07fa bellard
    int iommu_io_memory;
316 420557e8 bellard
317 420557e8 bellard
    s = qemu_mallocz(sizeof(IOMMUState));
318 420557e8 bellard
    if (!s)
319 e80cfcfc bellard
        return NULL;
320 420557e8 bellard
321 8d5f07fa bellard
    s->addr = addr;
322 8d5f07fa bellard
323 420557e8 bellard
    iommu_io_memory = cpu_register_io_memory(0, iommu_mem_read, iommu_mem_write, s);
324 66321a11 bellard
    cpu_register_physical_memory(addr, IOMMU_NREGS * 4, iommu_io_memory);
325 5fafdf24 ths
   
326 5dcb6b91 blueswir1
    register_savevm("iommu", addr, 2, iommu_save, iommu_load, s);
327 e80cfcfc bellard
    qemu_register_reset(iommu_reset, s);
328 e80cfcfc bellard
    return s;
329 420557e8 bellard
}