Statistics
| Branch: | Revision:

root / hw / m48t59.c @ 5fafdf24

History | View | Annotate | Download (16.5 kB)

1 a541f297 bellard
/*
2 819385c5 bellard
 * QEMU M48T59 and M48T08 NVRAM emulation for PPC PREP and Sparc platforms
3 5fafdf24 ths
 *
4 3ccacc4a blueswir1
 * Copyright (c) 2003-2005, 2007 Jocelyn Mayer
5 5fafdf24 ths
 *
6 a541f297 bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 a541f297 bellard
 * of this software and associated documentation files (the "Software"), to deal
8 a541f297 bellard
 * in the Software without restriction, including without limitation the rights
9 a541f297 bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 a541f297 bellard
 * copies of the Software, and to permit persons to whom the Software is
11 a541f297 bellard
 * furnished to do so, subject to the following conditions:
12 a541f297 bellard
 *
13 a541f297 bellard
 * The above copyright notice and this permission notice shall be included in
14 a541f297 bellard
 * all copies or substantial portions of the Software.
15 a541f297 bellard
 *
16 a541f297 bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 a541f297 bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 a541f297 bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 a541f297 bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 a541f297 bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 a541f297 bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 a541f297 bellard
 * THE SOFTWARE.
23 a541f297 bellard
 */
24 a541f297 bellard
#include "vl.h"
25 c5df018e bellard
#include "m48t59.h"
26 a541f297 bellard
27 13ab5daa bellard
//#define DEBUG_NVRAM
28 a541f297 bellard
29 13ab5daa bellard
#if defined(DEBUG_NVRAM)
30 a541f297 bellard
#define NVRAM_PRINTF(fmt, args...) do { printf(fmt , ##args); } while (0)
31 a541f297 bellard
#else
32 a541f297 bellard
#define NVRAM_PRINTF(fmt, args...) do { } while (0)
33 a541f297 bellard
#endif
34 a541f297 bellard
35 819385c5 bellard
/*
36 819385c5 bellard
 * The M48T08 and M48T59 chips are very similar. The newer '59 has
37 819385c5 bellard
 * alarm and a watchdog timer and related control registers. In the
38 819385c5 bellard
 * PPC platform there is also a nvram lock function.
39 819385c5 bellard
 */
40 c5df018e bellard
struct m48t59_t {
41 819385c5 bellard
    /* Model parameters */
42 819385c5 bellard
    int type; // 8 = m48t08, 59 = m48t59
43 a541f297 bellard
    /* Hardware parameters */
44 d537cf6c pbrook
    qemu_irq IRQ;
45 e1bb04f7 bellard
    int mem_index;
46 5dcb6b91 blueswir1
    target_phys_addr_t mem_base;
47 a541f297 bellard
    uint32_t io_base;
48 a541f297 bellard
    uint16_t size;
49 a541f297 bellard
    /* RTC management */
50 a541f297 bellard
    time_t   time_offset;
51 a541f297 bellard
    time_t   stop_time;
52 a541f297 bellard
    /* Alarm & watchdog */
53 a541f297 bellard
    time_t   alarm;
54 a541f297 bellard
    struct QEMUTimer *alrm_timer;
55 a541f297 bellard
    struct QEMUTimer *wd_timer;
56 a541f297 bellard
    /* NVRAM storage */
57 13ab5daa bellard
    uint8_t  lock;
58 a541f297 bellard
    uint16_t addr;
59 a541f297 bellard
    uint8_t *buffer;
60 c5df018e bellard
};
61 a541f297 bellard
62 a541f297 bellard
/* Fake timer functions */
63 a541f297 bellard
/* Generic helpers for BCD */
64 a541f297 bellard
static inline uint8_t toBCD (uint8_t value)
65 a541f297 bellard
{
66 a541f297 bellard
    return (((value / 10) % 10) << 4) | (value % 10);
67 a541f297 bellard
}
68 a541f297 bellard
69 a541f297 bellard
static inline uint8_t fromBCD (uint8_t BCD)
70 a541f297 bellard
{
71 a541f297 bellard
    return ((BCD >> 4) * 10) + (BCD & 0x0F);
72 a541f297 bellard
}
73 a541f297 bellard
74 a541f297 bellard
/* RTC management helpers */
75 a541f297 bellard
static void get_time (m48t59_t *NVRAM, struct tm *tm)
76 a541f297 bellard
{
77 a541f297 bellard
    time_t t;
78 a541f297 bellard
79 a541f297 bellard
    t = time(NULL) + NVRAM->time_offset;
80 d157e205 bellard
#ifdef _WIN32
81 d157e205 bellard
    memcpy(tm,localtime(&t),sizeof(*tm));
82 d157e205 bellard
#else
83 36cbaae5 blueswir1
    if (rtc_utc)
84 36cbaae5 blueswir1
        gmtime_r (&t, tm);
85 36cbaae5 blueswir1
    else
86 36cbaae5 blueswir1
        localtime_r (&t, tm) ;
87 d157e205 bellard
#endif
88 a541f297 bellard
}
89 a541f297 bellard
90 a541f297 bellard
static void set_time (m48t59_t *NVRAM, struct tm *tm)
91 a541f297 bellard
{
92 a541f297 bellard
    time_t now, new_time;
93 5fafdf24 ths
   
94 a541f297 bellard
    new_time = mktime(tm);
95 a541f297 bellard
    now = time(NULL);
96 a541f297 bellard
    NVRAM->time_offset = new_time - now;
97 a541f297 bellard
}
98 a541f297 bellard
99 a541f297 bellard
/* Alarm management */
100 a541f297 bellard
static void alarm_cb (void *opaque)
101 a541f297 bellard
{
102 a541f297 bellard
    struct tm tm, tm_now;
103 a541f297 bellard
    uint64_t next_time;
104 a541f297 bellard
    m48t59_t *NVRAM = opaque;
105 a541f297 bellard
106 d537cf6c pbrook
    qemu_set_irq(NVRAM->IRQ, 1);
107 5fafdf24 ths
    if ((NVRAM->buffer[0x1FF5] & 0x80) == 0 &&
108 a541f297 bellard
        (NVRAM->buffer[0x1FF4] & 0x80) == 0 &&
109 a541f297 bellard
        (NVRAM->buffer[0x1FF3] & 0x80) == 0 &&
110 a541f297 bellard
        (NVRAM->buffer[0x1FF2] & 0x80) == 0) {
111 a541f297 bellard
        /* Repeat once a month */
112 a541f297 bellard
        get_time(NVRAM, &tm_now);
113 a541f297 bellard
        memcpy(&tm, &tm_now, sizeof(struct tm));
114 a541f297 bellard
        tm.tm_mon++;
115 a541f297 bellard
        if (tm.tm_mon == 13) {
116 a541f297 bellard
            tm.tm_mon = 1;
117 a541f297 bellard
            tm.tm_year++;
118 a541f297 bellard
        }
119 a541f297 bellard
        next_time = mktime(&tm);
120 a541f297 bellard
    } else if ((NVRAM->buffer[0x1FF5] & 0x80) != 0 &&
121 a541f297 bellard
               (NVRAM->buffer[0x1FF4] & 0x80) == 0 &&
122 a541f297 bellard
               (NVRAM->buffer[0x1FF3] & 0x80) == 0 &&
123 a541f297 bellard
               (NVRAM->buffer[0x1FF2] & 0x80) == 0) {
124 a541f297 bellard
        /* Repeat once a day */
125 a541f297 bellard
        next_time = 24 * 60 * 60 + mktime(&tm_now);
126 a541f297 bellard
    } else if ((NVRAM->buffer[0x1FF5] & 0x80) != 0 &&
127 a541f297 bellard
               (NVRAM->buffer[0x1FF4] & 0x80) != 0 &&
128 a541f297 bellard
               (NVRAM->buffer[0x1FF3] & 0x80) == 0 &&
129 a541f297 bellard
               (NVRAM->buffer[0x1FF2] & 0x80) == 0) {
130 a541f297 bellard
        /* Repeat once an hour */
131 a541f297 bellard
        next_time = 60 * 60 + mktime(&tm_now);
132 a541f297 bellard
    } else if ((NVRAM->buffer[0x1FF5] & 0x80) != 0 &&
133 a541f297 bellard
               (NVRAM->buffer[0x1FF4] & 0x80) != 0 &&
134 a541f297 bellard
               (NVRAM->buffer[0x1FF3] & 0x80) != 0 &&
135 a541f297 bellard
               (NVRAM->buffer[0x1FF2] & 0x80) == 0) {
136 a541f297 bellard
        /* Repeat once a minute */
137 a541f297 bellard
        next_time = 60 + mktime(&tm_now);
138 a541f297 bellard
    } else {
139 a541f297 bellard
        /* Repeat once a second */
140 a541f297 bellard
        next_time = 1 + mktime(&tm_now);
141 a541f297 bellard
    }
142 a541f297 bellard
    qemu_mod_timer(NVRAM->alrm_timer, next_time * 1000);
143 d537cf6c pbrook
    qemu_set_irq(NVRAM->IRQ, 0);
144 a541f297 bellard
}
145 a541f297 bellard
146 a541f297 bellard
147 a541f297 bellard
static void get_alarm (m48t59_t *NVRAM, struct tm *tm)
148 a541f297 bellard
{
149 d157e205 bellard
#ifdef _WIN32
150 d157e205 bellard
    memcpy(tm,localtime(&NVRAM->alarm),sizeof(*tm));
151 d157e205 bellard
#else
152 36cbaae5 blueswir1
    if (rtc_utc)
153 36cbaae5 blueswir1
        gmtime_r (&NVRAM->alarm, tm);
154 36cbaae5 blueswir1
    else
155 36cbaae5 blueswir1
        localtime_r (&NVRAM->alarm, tm);
156 d157e205 bellard
#endif
157 a541f297 bellard
}
158 a541f297 bellard
159 a541f297 bellard
static void set_alarm (m48t59_t *NVRAM, struct tm *tm)
160 a541f297 bellard
{
161 a541f297 bellard
    NVRAM->alarm = mktime(tm);
162 a541f297 bellard
    if (NVRAM->alrm_timer != NULL) {
163 a541f297 bellard
        qemu_del_timer(NVRAM->alrm_timer);
164 a541f297 bellard
        NVRAM->alrm_timer = NULL;
165 a541f297 bellard
    }
166 a541f297 bellard
    if (NVRAM->alarm - time(NULL) > 0)
167 a541f297 bellard
        qemu_mod_timer(NVRAM->alrm_timer, NVRAM->alarm * 1000);
168 a541f297 bellard
}
169 a541f297 bellard
170 a541f297 bellard
/* Watchdog management */
171 a541f297 bellard
static void watchdog_cb (void *opaque)
172 a541f297 bellard
{
173 a541f297 bellard
    m48t59_t *NVRAM = opaque;
174 a541f297 bellard
175 a541f297 bellard
    NVRAM->buffer[0x1FF0] |= 0x80;
176 a541f297 bellard
    if (NVRAM->buffer[0x1FF7] & 0x80) {
177 a541f297 bellard
        NVRAM->buffer[0x1FF7] = 0x00;
178 a541f297 bellard
        NVRAM->buffer[0x1FFC] &= ~0x40;
179 13ab5daa bellard
        /* May it be a hw CPU Reset instead ? */
180 d7d02e3c bellard
        qemu_system_reset_request();
181 a541f297 bellard
    } else {
182 d537cf6c pbrook
        qemu_set_irq(NVRAM->IRQ, 1);
183 d537cf6c pbrook
        qemu_set_irq(NVRAM->IRQ, 0);
184 a541f297 bellard
    }
185 a541f297 bellard
}
186 a541f297 bellard
187 a541f297 bellard
static void set_up_watchdog (m48t59_t *NVRAM, uint8_t value)
188 a541f297 bellard
{
189 a541f297 bellard
    uint64_t interval; /* in 1/16 seconds */
190 a541f297 bellard
191 a541f297 bellard
    if (NVRAM->wd_timer != NULL) {
192 a541f297 bellard
        qemu_del_timer(NVRAM->wd_timer);
193 a541f297 bellard
        NVRAM->wd_timer = NULL;
194 a541f297 bellard
    }
195 a541f297 bellard
    NVRAM->buffer[0x1FF0] &= ~0x80;
196 a541f297 bellard
    if (value != 0) {
197 a541f297 bellard
        interval = (1 << (2 * (value & 0x03))) * ((value >> 2) & 0x1F);
198 a541f297 bellard
        qemu_mod_timer(NVRAM->wd_timer, ((uint64_t)time(NULL) * 1000) +
199 a541f297 bellard
                       ((interval * 1000) >> 4));
200 a541f297 bellard
    }
201 a541f297 bellard
}
202 a541f297 bellard
203 a541f297 bellard
/* Direct access to NVRAM */
204 819385c5 bellard
void m48t59_write (m48t59_t *NVRAM, uint32_t addr, uint32_t val)
205 a541f297 bellard
{
206 a541f297 bellard
    struct tm tm;
207 a541f297 bellard
    int tmp;
208 a541f297 bellard
209 819385c5 bellard
    if (addr > 0x1FF8 && addr < 0x2000)
210 819385c5 bellard
        NVRAM_PRINTF("%s: 0x%08x => 0x%08x\n", __func__, addr, val);
211 5fafdf24 ths
    if (NVRAM->type == 8 &&
212 819385c5 bellard
        (addr >= 0x1ff0 && addr <= 0x1ff7))
213 819385c5 bellard
        goto do_write;
214 819385c5 bellard
    switch (addr) {
215 a541f297 bellard
    case 0x1FF0:
216 a541f297 bellard
        /* flags register : read-only */
217 a541f297 bellard
        break;
218 a541f297 bellard
    case 0x1FF1:
219 a541f297 bellard
        /* unused */
220 a541f297 bellard
        break;
221 a541f297 bellard
    case 0x1FF2:
222 a541f297 bellard
        /* alarm seconds */
223 819385c5 bellard
        tmp = fromBCD(val & 0x7F);
224 819385c5 bellard
        if (tmp >= 0 && tmp <= 59) {
225 819385c5 bellard
            get_alarm(NVRAM, &tm);
226 819385c5 bellard
            tm.tm_sec = tmp;
227 819385c5 bellard
            NVRAM->buffer[0x1FF2] = val;
228 819385c5 bellard
            set_alarm(NVRAM, &tm);
229 819385c5 bellard
        }
230 a541f297 bellard
        break;
231 a541f297 bellard
    case 0x1FF3:
232 a541f297 bellard
        /* alarm minutes */
233 819385c5 bellard
        tmp = fromBCD(val & 0x7F);
234 819385c5 bellard
        if (tmp >= 0 && tmp <= 59) {
235 819385c5 bellard
            get_alarm(NVRAM, &tm);
236 819385c5 bellard
            tm.tm_min = tmp;
237 819385c5 bellard
            NVRAM->buffer[0x1FF3] = val;
238 819385c5 bellard
            set_alarm(NVRAM, &tm);
239 819385c5 bellard
        }
240 a541f297 bellard
        break;
241 a541f297 bellard
    case 0x1FF4:
242 a541f297 bellard
        /* alarm hours */
243 819385c5 bellard
        tmp = fromBCD(val & 0x3F);
244 819385c5 bellard
        if (tmp >= 0 && tmp <= 23) {
245 819385c5 bellard
            get_alarm(NVRAM, &tm);
246 819385c5 bellard
            tm.tm_hour = tmp;
247 819385c5 bellard
            NVRAM->buffer[0x1FF4] = val;
248 819385c5 bellard
            set_alarm(NVRAM, &tm);
249 819385c5 bellard
        }
250 a541f297 bellard
        break;
251 a541f297 bellard
    case 0x1FF5:
252 a541f297 bellard
        /* alarm date */
253 819385c5 bellard
        tmp = fromBCD(val & 0x1F);
254 819385c5 bellard
        if (tmp != 0) {
255 819385c5 bellard
            get_alarm(NVRAM, &tm);
256 819385c5 bellard
            tm.tm_mday = tmp;
257 819385c5 bellard
            NVRAM->buffer[0x1FF5] = val;
258 819385c5 bellard
            set_alarm(NVRAM, &tm);
259 819385c5 bellard
        }
260 a541f297 bellard
        break;
261 a541f297 bellard
    case 0x1FF6:
262 a541f297 bellard
        /* interrupts */
263 819385c5 bellard
        NVRAM->buffer[0x1FF6] = val;
264 a541f297 bellard
        break;
265 a541f297 bellard
    case 0x1FF7:
266 a541f297 bellard
        /* watchdog */
267 819385c5 bellard
        NVRAM->buffer[0x1FF7] = val;
268 819385c5 bellard
        set_up_watchdog(NVRAM, val);
269 a541f297 bellard
        break;
270 a541f297 bellard
    case 0x1FF8:
271 a541f297 bellard
        /* control */
272 a541f297 bellard
        NVRAM->buffer[0x1FF8] = (val & ~0xA0) | 0x90;
273 a541f297 bellard
        break;
274 a541f297 bellard
    case 0x1FF9:
275 a541f297 bellard
        /* seconds (BCD) */
276 a541f297 bellard
        tmp = fromBCD(val & 0x7F);
277 a541f297 bellard
        if (tmp >= 0 && tmp <= 59) {
278 a541f297 bellard
            get_time(NVRAM, &tm);
279 a541f297 bellard
            tm.tm_sec = tmp;
280 a541f297 bellard
            set_time(NVRAM, &tm);
281 a541f297 bellard
        }
282 a541f297 bellard
        if ((val & 0x80) ^ (NVRAM->buffer[0x1FF9] & 0x80)) {
283 a541f297 bellard
            if (val & 0x80) {
284 a541f297 bellard
                NVRAM->stop_time = time(NULL);
285 a541f297 bellard
            } else {
286 a541f297 bellard
                NVRAM->time_offset += NVRAM->stop_time - time(NULL);
287 a541f297 bellard
                NVRAM->stop_time = 0;
288 a541f297 bellard
            }
289 a541f297 bellard
        }
290 a541f297 bellard
        NVRAM->buffer[0x1FF9] = val & 0x80;
291 a541f297 bellard
        break;
292 a541f297 bellard
    case 0x1FFA:
293 a541f297 bellard
        /* minutes (BCD) */
294 a541f297 bellard
        tmp = fromBCD(val & 0x7F);
295 a541f297 bellard
        if (tmp >= 0 && tmp <= 59) {
296 a541f297 bellard
            get_time(NVRAM, &tm);
297 a541f297 bellard
            tm.tm_min = tmp;
298 a541f297 bellard
            set_time(NVRAM, &tm);
299 a541f297 bellard
        }
300 a541f297 bellard
        break;
301 a541f297 bellard
    case 0x1FFB:
302 a541f297 bellard
        /* hours (BCD) */
303 a541f297 bellard
        tmp = fromBCD(val & 0x3F);
304 a541f297 bellard
        if (tmp >= 0 && tmp <= 23) {
305 a541f297 bellard
            get_time(NVRAM, &tm);
306 a541f297 bellard
            tm.tm_hour = tmp;
307 a541f297 bellard
            set_time(NVRAM, &tm);
308 a541f297 bellard
        }
309 a541f297 bellard
        break;
310 a541f297 bellard
    case 0x1FFC:
311 a541f297 bellard
        /* day of the week / century */
312 a541f297 bellard
        tmp = fromBCD(val & 0x07);
313 a541f297 bellard
        get_time(NVRAM, &tm);
314 a541f297 bellard
        tm.tm_wday = tmp;
315 a541f297 bellard
        set_time(NVRAM, &tm);
316 a541f297 bellard
        NVRAM->buffer[0x1FFC] = val & 0x40;
317 a541f297 bellard
        break;
318 a541f297 bellard
    case 0x1FFD:
319 a541f297 bellard
        /* date */
320 a541f297 bellard
        tmp = fromBCD(val & 0x1F);
321 a541f297 bellard
        if (tmp != 0) {
322 a541f297 bellard
            get_time(NVRAM, &tm);
323 a541f297 bellard
            tm.tm_mday = tmp;
324 a541f297 bellard
            set_time(NVRAM, &tm);
325 a541f297 bellard
        }
326 a541f297 bellard
        break;
327 a541f297 bellard
    case 0x1FFE:
328 a541f297 bellard
        /* month */
329 a541f297 bellard
        tmp = fromBCD(val & 0x1F);
330 a541f297 bellard
        if (tmp >= 1 && tmp <= 12) {
331 a541f297 bellard
            get_time(NVRAM, &tm);
332 a541f297 bellard
            tm.tm_mon = tmp - 1;
333 a541f297 bellard
            set_time(NVRAM, &tm);
334 a541f297 bellard
        }
335 a541f297 bellard
        break;
336 a541f297 bellard
    case 0x1FFF:
337 a541f297 bellard
        /* year */
338 a541f297 bellard
        tmp = fromBCD(val);
339 a541f297 bellard
        if (tmp >= 0 && tmp <= 99) {
340 a541f297 bellard
            get_time(NVRAM, &tm);
341 180b700d bellard
            if (NVRAM->type == 8)
342 180b700d bellard
                tm.tm_year = fromBCD(val) + 68; // Base year is 1968
343 180b700d bellard
            else
344 180b700d bellard
                tm.tm_year = fromBCD(val);
345 a541f297 bellard
            set_time(NVRAM, &tm);
346 a541f297 bellard
        }
347 a541f297 bellard
        break;
348 a541f297 bellard
    default:
349 13ab5daa bellard
        /* Check lock registers state */
350 819385c5 bellard
        if (addr >= 0x20 && addr <= 0x2F && (NVRAM->lock & 1))
351 13ab5daa bellard
            break;
352 819385c5 bellard
        if (addr >= 0x30 && addr <= 0x3F && (NVRAM->lock & 2))
353 13ab5daa bellard
            break;
354 819385c5 bellard
    do_write:
355 819385c5 bellard
        if (addr < NVRAM->size) {
356 819385c5 bellard
            NVRAM->buffer[addr] = val & 0xFF;
357 a541f297 bellard
        }
358 a541f297 bellard
        break;
359 a541f297 bellard
    }
360 a541f297 bellard
}
361 a541f297 bellard
362 819385c5 bellard
uint32_t m48t59_read (m48t59_t *NVRAM, uint32_t addr)
363 a541f297 bellard
{
364 a541f297 bellard
    struct tm tm;
365 a541f297 bellard
    uint32_t retval = 0xFF;
366 a541f297 bellard
367 5fafdf24 ths
    if (NVRAM->type == 8 &&
368 819385c5 bellard
        (addr >= 0x1ff0 && addr <= 0x1ff7))
369 819385c5 bellard
        goto do_read;
370 819385c5 bellard
    switch (addr) {
371 a541f297 bellard
    case 0x1FF0:
372 a541f297 bellard
        /* flags register */
373 a541f297 bellard
        goto do_read;
374 a541f297 bellard
    case 0x1FF1:
375 a541f297 bellard
        /* unused */
376 a541f297 bellard
        retval = 0;
377 a541f297 bellard
        break;
378 a541f297 bellard
    case 0x1FF2:
379 a541f297 bellard
        /* alarm seconds */
380 a541f297 bellard
        goto do_read;
381 a541f297 bellard
    case 0x1FF3:
382 a541f297 bellard
        /* alarm minutes */
383 a541f297 bellard
        goto do_read;
384 a541f297 bellard
    case 0x1FF4:
385 a541f297 bellard
        /* alarm hours */
386 a541f297 bellard
        goto do_read;
387 a541f297 bellard
    case 0x1FF5:
388 a541f297 bellard
        /* alarm date */
389 a541f297 bellard
        goto do_read;
390 a541f297 bellard
    case 0x1FF6:
391 a541f297 bellard
        /* interrupts */
392 a541f297 bellard
        goto do_read;
393 a541f297 bellard
    case 0x1FF7:
394 a541f297 bellard
        /* A read resets the watchdog */
395 a541f297 bellard
        set_up_watchdog(NVRAM, NVRAM->buffer[0x1FF7]);
396 a541f297 bellard
        goto do_read;
397 a541f297 bellard
    case 0x1FF8:
398 a541f297 bellard
        /* control */
399 a541f297 bellard
        goto do_read;
400 a541f297 bellard
    case 0x1FF9:
401 a541f297 bellard
        /* seconds (BCD) */
402 a541f297 bellard
        get_time(NVRAM, &tm);
403 a541f297 bellard
        retval = (NVRAM->buffer[0x1FF9] & 0x80) | toBCD(tm.tm_sec);
404 a541f297 bellard
        break;
405 a541f297 bellard
    case 0x1FFA:
406 a541f297 bellard
        /* minutes (BCD) */
407 a541f297 bellard
        get_time(NVRAM, &tm);
408 a541f297 bellard
        retval = toBCD(tm.tm_min);
409 a541f297 bellard
        break;
410 a541f297 bellard
    case 0x1FFB:
411 a541f297 bellard
        /* hours (BCD) */
412 a541f297 bellard
        get_time(NVRAM, &tm);
413 a541f297 bellard
        retval = toBCD(tm.tm_hour);
414 a541f297 bellard
        break;
415 a541f297 bellard
    case 0x1FFC:
416 a541f297 bellard
        /* day of the week / century */
417 a541f297 bellard
        get_time(NVRAM, &tm);
418 a541f297 bellard
        retval = NVRAM->buffer[0x1FFC] | tm.tm_wday;
419 a541f297 bellard
        break;
420 a541f297 bellard
    case 0x1FFD:
421 a541f297 bellard
        /* date */
422 a541f297 bellard
        get_time(NVRAM, &tm);
423 a541f297 bellard
        retval = toBCD(tm.tm_mday);
424 a541f297 bellard
        break;
425 a541f297 bellard
    case 0x1FFE:
426 a541f297 bellard
        /* month */
427 a541f297 bellard
        get_time(NVRAM, &tm);
428 a541f297 bellard
        retval = toBCD(tm.tm_mon + 1);
429 a541f297 bellard
        break;
430 a541f297 bellard
    case 0x1FFF:
431 a541f297 bellard
        /* year */
432 a541f297 bellard
        get_time(NVRAM, &tm);
433 5fafdf24 ths
        if (NVRAM->type == 8)
434 180b700d bellard
            retval = toBCD(tm.tm_year - 68); // Base year is 1968
435 180b700d bellard
        else
436 180b700d bellard
            retval = toBCD(tm.tm_year);
437 a541f297 bellard
        break;
438 a541f297 bellard
    default:
439 13ab5daa bellard
        /* Check lock registers state */
440 819385c5 bellard
        if (addr >= 0x20 && addr <= 0x2F && (NVRAM->lock & 1))
441 13ab5daa bellard
            break;
442 819385c5 bellard
        if (addr >= 0x30 && addr <= 0x3F && (NVRAM->lock & 2))
443 13ab5daa bellard
            break;
444 819385c5 bellard
    do_read:
445 819385c5 bellard
        if (addr < NVRAM->size) {
446 819385c5 bellard
            retval = NVRAM->buffer[addr];
447 a541f297 bellard
        }
448 a541f297 bellard
        break;
449 a541f297 bellard
    }
450 819385c5 bellard
    if (addr > 0x1FF9 && addr < 0x2000)
451 819385c5 bellard
        NVRAM_PRINTF("0x%08x <= 0x%08x\n", addr, retval);
452 a541f297 bellard
453 a541f297 bellard
    return retval;
454 a541f297 bellard
}
455 a541f297 bellard
456 c5df018e bellard
void m48t59_set_addr (m48t59_t *NVRAM, uint32_t addr)
457 a541f297 bellard
{
458 a541f297 bellard
    NVRAM->addr = addr;
459 a541f297 bellard
}
460 a541f297 bellard
461 13ab5daa bellard
void m48t59_toggle_lock (m48t59_t *NVRAM, int lock)
462 13ab5daa bellard
{
463 13ab5daa bellard
    NVRAM->lock ^= 1 << lock;
464 13ab5daa bellard
}
465 13ab5daa bellard
466 a541f297 bellard
/* IO access to NVRAM */
467 a541f297 bellard
static void NVRAM_writeb (void *opaque, uint32_t addr, uint32_t val)
468 a541f297 bellard
{
469 a541f297 bellard
    m48t59_t *NVRAM = opaque;
470 a541f297 bellard
471 a541f297 bellard
    addr -= NVRAM->io_base;
472 13ab5daa bellard
    NVRAM_PRINTF("0x%08x => 0x%08x\n", addr, val);
473 a541f297 bellard
    switch (addr) {
474 a541f297 bellard
    case 0:
475 a541f297 bellard
        NVRAM->addr &= ~0x00FF;
476 a541f297 bellard
        NVRAM->addr |= val;
477 a541f297 bellard
        break;
478 a541f297 bellard
    case 1:
479 a541f297 bellard
        NVRAM->addr &= ~0xFF00;
480 a541f297 bellard
        NVRAM->addr |= val << 8;
481 a541f297 bellard
        break;
482 a541f297 bellard
    case 3:
483 819385c5 bellard
        m48t59_write(NVRAM, val, NVRAM->addr);
484 a541f297 bellard
        NVRAM->addr = 0x0000;
485 a541f297 bellard
        break;
486 a541f297 bellard
    default:
487 a541f297 bellard
        break;
488 a541f297 bellard
    }
489 a541f297 bellard
}
490 a541f297 bellard
491 a541f297 bellard
static uint32_t NVRAM_readb (void *opaque, uint32_t addr)
492 a541f297 bellard
{
493 a541f297 bellard
    m48t59_t *NVRAM = opaque;
494 13ab5daa bellard
    uint32_t retval;
495 a541f297 bellard
496 13ab5daa bellard
    addr -= NVRAM->io_base;
497 13ab5daa bellard
    switch (addr) {
498 13ab5daa bellard
    case 3:
499 819385c5 bellard
        retval = m48t59_read(NVRAM, NVRAM->addr);
500 13ab5daa bellard
        break;
501 13ab5daa bellard
    default:
502 13ab5daa bellard
        retval = -1;
503 13ab5daa bellard
        break;
504 13ab5daa bellard
    }
505 13ab5daa bellard
    NVRAM_PRINTF("0x%08x <= 0x%08x\n", addr, retval);
506 a541f297 bellard
507 13ab5daa bellard
    return retval;
508 a541f297 bellard
}
509 a541f297 bellard
510 e1bb04f7 bellard
static void nvram_writeb (void *opaque, target_phys_addr_t addr, uint32_t value)
511 e1bb04f7 bellard
{
512 e1bb04f7 bellard
    m48t59_t *NVRAM = opaque;
513 5fafdf24 ths
   
514 e1bb04f7 bellard
    addr -= NVRAM->mem_base;
515 819385c5 bellard
    m48t59_write(NVRAM, addr, value & 0xff);
516 e1bb04f7 bellard
}
517 e1bb04f7 bellard
518 e1bb04f7 bellard
static void nvram_writew (void *opaque, target_phys_addr_t addr, uint32_t value)
519 e1bb04f7 bellard
{
520 e1bb04f7 bellard
    m48t59_t *NVRAM = opaque;
521 5fafdf24 ths
   
522 e1bb04f7 bellard
    addr -= NVRAM->mem_base;
523 819385c5 bellard
    m48t59_write(NVRAM, addr, (value >> 8) & 0xff);
524 819385c5 bellard
    m48t59_write(NVRAM, addr + 1, value & 0xff);
525 e1bb04f7 bellard
}
526 e1bb04f7 bellard
527 e1bb04f7 bellard
static void nvram_writel (void *opaque, target_phys_addr_t addr, uint32_t value)
528 e1bb04f7 bellard
{
529 e1bb04f7 bellard
    m48t59_t *NVRAM = opaque;
530 5fafdf24 ths
   
531 e1bb04f7 bellard
    addr -= NVRAM->mem_base;
532 819385c5 bellard
    m48t59_write(NVRAM, addr, (value >> 24) & 0xff);
533 819385c5 bellard
    m48t59_write(NVRAM, addr + 1, (value >> 16) & 0xff);
534 819385c5 bellard
    m48t59_write(NVRAM, addr + 2, (value >> 8) & 0xff);
535 819385c5 bellard
    m48t59_write(NVRAM, addr + 3, value & 0xff);
536 e1bb04f7 bellard
}
537 e1bb04f7 bellard
538 e1bb04f7 bellard
static uint32_t nvram_readb (void *opaque, target_phys_addr_t addr)
539 e1bb04f7 bellard
{
540 e1bb04f7 bellard
    m48t59_t *NVRAM = opaque;
541 819385c5 bellard
    uint32_t retval;
542 5fafdf24 ths
   
543 e1bb04f7 bellard
    addr -= NVRAM->mem_base;
544 819385c5 bellard
    retval = m48t59_read(NVRAM, addr);
545 e1bb04f7 bellard
    return retval;
546 e1bb04f7 bellard
}
547 e1bb04f7 bellard
548 e1bb04f7 bellard
static uint32_t nvram_readw (void *opaque, target_phys_addr_t addr)
549 e1bb04f7 bellard
{
550 e1bb04f7 bellard
    m48t59_t *NVRAM = opaque;
551 819385c5 bellard
    uint32_t retval;
552 5fafdf24 ths
   
553 e1bb04f7 bellard
    addr -= NVRAM->mem_base;
554 819385c5 bellard
    retval = m48t59_read(NVRAM, addr) << 8;
555 819385c5 bellard
    retval |= m48t59_read(NVRAM, addr + 1);
556 e1bb04f7 bellard
    return retval;
557 e1bb04f7 bellard
}
558 e1bb04f7 bellard
559 e1bb04f7 bellard
static uint32_t nvram_readl (void *opaque, target_phys_addr_t addr)
560 e1bb04f7 bellard
{
561 e1bb04f7 bellard
    m48t59_t *NVRAM = opaque;
562 819385c5 bellard
    uint32_t retval;
563 e1bb04f7 bellard
564 819385c5 bellard
    addr -= NVRAM->mem_base;
565 819385c5 bellard
    retval = m48t59_read(NVRAM, addr) << 24;
566 819385c5 bellard
    retval |= m48t59_read(NVRAM, addr + 1) << 16;
567 819385c5 bellard
    retval |= m48t59_read(NVRAM, addr + 2) << 8;
568 819385c5 bellard
    retval |= m48t59_read(NVRAM, addr + 3);
569 e1bb04f7 bellard
    return retval;
570 e1bb04f7 bellard
}
571 e1bb04f7 bellard
572 e1bb04f7 bellard
static CPUWriteMemoryFunc *nvram_write[] = {
573 e1bb04f7 bellard
    &nvram_writeb,
574 e1bb04f7 bellard
    &nvram_writew,
575 e1bb04f7 bellard
    &nvram_writel,
576 e1bb04f7 bellard
};
577 e1bb04f7 bellard
578 e1bb04f7 bellard
static CPUReadMemoryFunc *nvram_read[] = {
579 e1bb04f7 bellard
    &nvram_readb,
580 e1bb04f7 bellard
    &nvram_readw,
581 e1bb04f7 bellard
    &nvram_readl,
582 e1bb04f7 bellard
};
583 819385c5 bellard
584 3ccacc4a blueswir1
static void m48t59_save(QEMUFile *f, void *opaque)
585 3ccacc4a blueswir1
{
586 3ccacc4a blueswir1
    m48t59_t *s = opaque;
587 3ccacc4a blueswir1
588 3ccacc4a blueswir1
    qemu_put_8s(f, &s->lock);
589 3ccacc4a blueswir1
    qemu_put_be16s(f, &s->addr);
590 3ccacc4a blueswir1
    qemu_put_buffer(f, s->buffer, s->size);
591 3ccacc4a blueswir1
}
592 3ccacc4a blueswir1
593 3ccacc4a blueswir1
static int m48t59_load(QEMUFile *f, void *opaque, int version_id)
594 3ccacc4a blueswir1
{
595 3ccacc4a blueswir1
    m48t59_t *s = opaque;
596 3ccacc4a blueswir1
597 3ccacc4a blueswir1
    if (version_id != 1)
598 3ccacc4a blueswir1
        return -EINVAL;
599 3ccacc4a blueswir1
600 3ccacc4a blueswir1
    qemu_get_8s(f, &s->lock);
601 3ccacc4a blueswir1
    qemu_get_be16s(f, &s->addr);
602 3ccacc4a blueswir1
    qemu_get_buffer(f, s->buffer, s->size);
603 3ccacc4a blueswir1
604 3ccacc4a blueswir1
    return 0;
605 3ccacc4a blueswir1
}
606 3ccacc4a blueswir1
607 3ccacc4a blueswir1
static void m48t59_reset(void *opaque)
608 3ccacc4a blueswir1
{
609 3ccacc4a blueswir1
    m48t59_t *NVRAM = opaque;
610 3ccacc4a blueswir1
611 3ccacc4a blueswir1
    if (NVRAM->alrm_timer != NULL)
612 3ccacc4a blueswir1
        qemu_del_timer(NVRAM->alrm_timer);
613 3ccacc4a blueswir1
614 3ccacc4a blueswir1
    if (NVRAM->wd_timer != NULL)
615 3ccacc4a blueswir1
        qemu_del_timer(NVRAM->wd_timer);
616 3ccacc4a blueswir1
}
617 3ccacc4a blueswir1
618 a541f297 bellard
/* Initialisation routine */
619 5dcb6b91 blueswir1
m48t59_t *m48t59_init (qemu_irq IRQ, target_phys_addr_t mem_base,
620 819385c5 bellard
                       uint32_t io_base, uint16_t size,
621 819385c5 bellard
                       int type)
622 a541f297 bellard
{
623 c5df018e bellard
    m48t59_t *s;
624 5dcb6b91 blueswir1
    target_phys_addr_t save_base;
625 a541f297 bellard
626 c5df018e bellard
    s = qemu_mallocz(sizeof(m48t59_t));
627 c5df018e bellard
    if (!s)
628 a541f297 bellard
        return NULL;
629 c5df018e bellard
    s->buffer = qemu_mallocz(size);
630 c5df018e bellard
    if (!s->buffer) {
631 c5df018e bellard
        qemu_free(s);
632 c5df018e bellard
        return NULL;
633 c5df018e bellard
    }
634 c5df018e bellard
    s->IRQ = IRQ;
635 c5df018e bellard
    s->size = size;
636 e1bb04f7 bellard
    s->mem_base = mem_base;
637 c5df018e bellard
    s->io_base = io_base;
638 c5df018e bellard
    s->addr = 0;
639 819385c5 bellard
    s->type = type;
640 819385c5 bellard
    if (io_base != 0) {
641 819385c5 bellard
        register_ioport_read(io_base, 0x04, 1, NVRAM_readb, s);
642 819385c5 bellard
        register_ioport_write(io_base, 0x04, 1, NVRAM_writeb, s);
643 819385c5 bellard
    }
644 e1bb04f7 bellard
    if (mem_base != 0) {
645 e1bb04f7 bellard
        s->mem_index = cpu_register_io_memory(0, nvram_read, nvram_write, s);
646 e1bb04f7 bellard
        cpu_register_physical_memory(mem_base, 0x4000, s->mem_index);
647 e1bb04f7 bellard
    }
648 819385c5 bellard
    if (type == 59) {
649 819385c5 bellard
        s->alrm_timer = qemu_new_timer(vm_clock, &alarm_cb, s);
650 819385c5 bellard
        s->wd_timer = qemu_new_timer(vm_clock, &watchdog_cb, s);
651 819385c5 bellard
    }
652 13ab5daa bellard
    s->lock = 0;
653 13ab5daa bellard
654 3ccacc4a blueswir1
    qemu_register_reset(m48t59_reset, s);
655 3ccacc4a blueswir1
    save_base = mem_base ? mem_base : io_base;
656 3ccacc4a blueswir1
    register_savevm("m48t59", save_base, 1, m48t59_save, m48t59_load, s);
657 3ccacc4a blueswir1
658 c5df018e bellard
    return s;
659 a541f297 bellard
}