Statistics
| Branch: | Revision:

root / hw / ppc_prep.c @ 5fafdf24

History | View | Annotate | Download (19.8 kB)

1 9a64fbe4 bellard
/*
2 a541f297 bellard
 * QEMU PPC PREP hardware System Emulator
3 5fafdf24 ths
 *
4 47103572 j_mayer
 * Copyright (c) 2003-2007 Jocelyn Mayer
5 5fafdf24 ths
 *
6 a541f297 bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 a541f297 bellard
 * of this software and associated documentation files (the "Software"), to deal
8 a541f297 bellard
 * in the Software without restriction, including without limitation the rights
9 a541f297 bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 a541f297 bellard
 * copies of the Software, and to permit persons to whom the Software is
11 a541f297 bellard
 * furnished to do so, subject to the following conditions:
12 a541f297 bellard
 *
13 a541f297 bellard
 * The above copyright notice and this permission notice shall be included in
14 a541f297 bellard
 * all copies or substantial portions of the Software.
15 a541f297 bellard
 *
16 a541f297 bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 a541f297 bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 a541f297 bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 a541f297 bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 a541f297 bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 a541f297 bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 a541f297 bellard
 * THE SOFTWARE.
23 9a64fbe4 bellard
 */
24 9a64fbe4 bellard
#include "vl.h"
25 9fddaa0c bellard
26 9a64fbe4 bellard
//#define HARD_DEBUG_PPC_IO
27 a541f297 bellard
//#define DEBUG_PPC_IO
28 9a64fbe4 bellard
29 b6b8bd18 bellard
#define BIOS_FILENAME "ppc_rom.bin"
30 b6b8bd18 bellard
#define KERNEL_LOAD_ADDR 0x01000000
31 b6b8bd18 bellard
#define INITRD_LOAD_ADDR 0x01800000
32 64201201 bellard
33 9a64fbe4 bellard
extern int loglevel;
34 9a64fbe4 bellard
extern FILE *logfile;
35 9a64fbe4 bellard
36 9a64fbe4 bellard
#if defined (HARD_DEBUG_PPC_IO) && !defined (DEBUG_PPC_IO)
37 9a64fbe4 bellard
#define DEBUG_PPC_IO
38 9a64fbe4 bellard
#endif
39 9a64fbe4 bellard
40 9a64fbe4 bellard
#if defined (HARD_DEBUG_PPC_IO)
41 9a64fbe4 bellard
#define PPC_IO_DPRINTF(fmt, args...)                     \
42 9a64fbe4 bellard
do {                                                     \
43 b6b8bd18 bellard
    if (loglevel & CPU_LOG_IOPORT) {                     \
44 9a64fbe4 bellard
        fprintf(logfile, "%s: " fmt, __func__ , ##args); \
45 9a64fbe4 bellard
    } else {                                             \
46 9a64fbe4 bellard
        printf("%s : " fmt, __func__ , ##args);          \
47 9a64fbe4 bellard
    }                                                    \
48 9a64fbe4 bellard
} while (0)
49 9a64fbe4 bellard
#elif defined (DEBUG_PPC_IO)
50 9a64fbe4 bellard
#define PPC_IO_DPRINTF(fmt, args...)                     \
51 9a64fbe4 bellard
do {                                                     \
52 b6b8bd18 bellard
    if (loglevel & CPU_LOG_IOPORT) {                     \
53 9a64fbe4 bellard
        fprintf(logfile, "%s: " fmt, __func__ , ##args); \
54 9a64fbe4 bellard
    }                                                    \
55 9a64fbe4 bellard
} while (0)
56 9a64fbe4 bellard
#else
57 9a64fbe4 bellard
#define PPC_IO_DPRINTF(fmt, args...) do { } while (0)
58 9a64fbe4 bellard
#endif
59 9a64fbe4 bellard
60 64201201 bellard
/* Constants for devices init */
61 a541f297 bellard
static const int ide_iobase[2] = { 0x1f0, 0x170 };
62 a541f297 bellard
static const int ide_iobase2[2] = { 0x3f6, 0x376 };
63 a541f297 bellard
static const int ide_irq[2] = { 13, 13 };
64 a541f297 bellard
65 a541f297 bellard
#define NE2000_NB_MAX 6
66 a541f297 bellard
67 a541f297 bellard
static uint32_t ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 };
68 a541f297 bellard
static int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
69 9a64fbe4 bellard
70 64201201 bellard
//static PITState *pit;
71 64201201 bellard
72 64201201 bellard
/* ISA IO ports bridge */
73 9a64fbe4 bellard
#define PPC_IO_BASE 0x80000000
74 9a64fbe4 bellard
75 64201201 bellard
/* Speaker port 0x61 */
76 64201201 bellard
int speaker_data_on;
77 64201201 bellard
int dummy_refresh_clock;
78 64201201 bellard
79 64201201 bellard
static void speaker_ioport_write(void *opaque, uint32_t addr, uint32_t val)
80 9a64fbe4 bellard
{
81 a541f297 bellard
#if 0
82 64201201 bellard
    speaker_data_on = (val >> 1) & 1;
83 64201201 bellard
    pit_set_gate(pit, 2, val & 1);
84 a541f297 bellard
#endif
85 9a64fbe4 bellard
}
86 9a64fbe4 bellard
87 47103572 j_mayer
static uint32_t speaker_ioport_read (void *opaque, uint32_t addr)
88 9a64fbe4 bellard
{
89 a541f297 bellard
#if 0
90 64201201 bellard
    int out;
91 64201201 bellard
    out = pit_get_out(pit, 2, qemu_get_clock(vm_clock));
92 64201201 bellard
    dummy_refresh_clock ^= 1;
93 64201201 bellard
    return (speaker_data_on << 1) | pit_get_gate(pit, 2) | (out << 5) |
94 47103572 j_mayer
        (dummy_refresh_clock << 4);
95 a541f297 bellard
#endif
96 64201201 bellard
    return 0;
97 9a64fbe4 bellard
}
98 9a64fbe4 bellard
99 64201201 bellard
/* PCI intack register */
100 64201201 bellard
/* Read-only register (?) */
101 47103572 j_mayer
static void _PPC_intack_write (void *opaque,
102 47103572 j_mayer
                               target_phys_addr_t addr, uint32_t value)
103 64201201 bellard
{
104 64201201 bellard
    //    printf("%s: 0x%08x => 0x%08x\n", __func__, addr, value);
105 64201201 bellard
}
106 64201201 bellard
107 64201201 bellard
static inline uint32_t _PPC_intack_read (target_phys_addr_t addr)
108 64201201 bellard
{
109 64201201 bellard
    uint32_t retval = 0;
110 64201201 bellard
111 64201201 bellard
    if (addr == 0xBFFFFFF0)
112 3de388f6 bellard
        retval = pic_intack_read(isa_pic);
113 64201201 bellard
       //   printf("%s: 0x%08x <= %d\n", __func__, addr, retval);
114 64201201 bellard
115 64201201 bellard
    return retval;
116 64201201 bellard
}
117 64201201 bellard
118 a4193c8a bellard
static uint32_t PPC_intack_readb (void *opaque, target_phys_addr_t addr)
119 64201201 bellard
{
120 64201201 bellard
    return _PPC_intack_read(addr);
121 64201201 bellard
}
122 64201201 bellard
123 a4193c8a bellard
static uint32_t PPC_intack_readw (void *opaque, target_phys_addr_t addr)
124 9a64fbe4 bellard
{
125 f658b4db bellard
#ifdef TARGET_WORDS_BIGENDIAN
126 64201201 bellard
    return bswap16(_PPC_intack_read(addr));
127 64201201 bellard
#else
128 64201201 bellard
    return _PPC_intack_read(addr);
129 f658b4db bellard
#endif
130 9a64fbe4 bellard
}
131 9a64fbe4 bellard
132 a4193c8a bellard
static uint32_t PPC_intack_readl (void *opaque, target_phys_addr_t addr)
133 9a64fbe4 bellard
{
134 f658b4db bellard
#ifdef TARGET_WORDS_BIGENDIAN
135 64201201 bellard
    return bswap32(_PPC_intack_read(addr));
136 64201201 bellard
#else
137 64201201 bellard
    return _PPC_intack_read(addr);
138 f658b4db bellard
#endif
139 9a64fbe4 bellard
}
140 9a64fbe4 bellard
141 64201201 bellard
static CPUWriteMemoryFunc *PPC_intack_write[] = {
142 64201201 bellard
    &_PPC_intack_write,
143 64201201 bellard
    &_PPC_intack_write,
144 64201201 bellard
    &_PPC_intack_write,
145 64201201 bellard
};
146 64201201 bellard
147 64201201 bellard
static CPUReadMemoryFunc *PPC_intack_read[] = {
148 64201201 bellard
    &PPC_intack_readb,
149 64201201 bellard
    &PPC_intack_readw,
150 64201201 bellard
    &PPC_intack_readl,
151 64201201 bellard
};
152 64201201 bellard
153 64201201 bellard
/* PowerPC control and status registers */
154 64201201 bellard
#if 0 // Not used
155 64201201 bellard
static struct {
156 64201201 bellard
    /* IDs */
157 64201201 bellard
    uint32_t veni_devi;
158 64201201 bellard
    uint32_t revi;
159 64201201 bellard
    /* Control and status */
160 64201201 bellard
    uint32_t gcsr;
161 64201201 bellard
    uint32_t xcfr;
162 64201201 bellard
    uint32_t ct32;
163 64201201 bellard
    uint32_t mcsr;
164 64201201 bellard
    /* General purpose registers */
165 64201201 bellard
    uint32_t gprg[6];
166 64201201 bellard
    /* Exceptions */
167 64201201 bellard
    uint32_t feen;
168 64201201 bellard
    uint32_t fest;
169 64201201 bellard
    uint32_t fema;
170 64201201 bellard
    uint32_t fecl;
171 64201201 bellard
    uint32_t eeen;
172 64201201 bellard
    uint32_t eest;
173 64201201 bellard
    uint32_t eecl;
174 64201201 bellard
    uint32_t eeint;
175 64201201 bellard
    uint32_t eemck0;
176 64201201 bellard
    uint32_t eemck1;
177 64201201 bellard
    /* Error diagnostic */
178 64201201 bellard
} XCSR;
179 64201201 bellard

180 a4193c8a bellard
static void PPC_XCSR_writeb (void *opaque, target_phys_addr_t addr, uint32_t value)
181 64201201 bellard
{
182 64201201 bellard
    printf("%s: 0x%08lx => 0x%08x\n", __func__, (long)addr, value);
183 64201201 bellard
}
184 64201201 bellard

185 a4193c8a bellard
static void PPC_XCSR_writew (void *opaque, target_phys_addr_t addr, uint32_t value)
186 9a64fbe4 bellard
{
187 f658b4db bellard
#ifdef TARGET_WORDS_BIGENDIAN
188 64201201 bellard
    value = bswap16(value);
189 f658b4db bellard
#endif
190 64201201 bellard
    printf("%s: 0x%08lx => 0x%08x\n", __func__, (long)addr, value);
191 9a64fbe4 bellard
}
192 9a64fbe4 bellard
193 a4193c8a bellard
static void PPC_XCSR_writel (void *opaque, target_phys_addr_t addr, uint32_t value)
194 9a64fbe4 bellard
{
195 f658b4db bellard
#ifdef TARGET_WORDS_BIGENDIAN
196 64201201 bellard
    value = bswap32(value);
197 f658b4db bellard
#endif
198 64201201 bellard
    printf("%s: 0x%08lx => 0x%08x\n", __func__, (long)addr, value);
199 9a64fbe4 bellard
}
200 9a64fbe4 bellard
201 a4193c8a bellard
static uint32_t PPC_XCSR_readb (void *opaque, target_phys_addr_t addr)
202 64201201 bellard
{
203 64201201 bellard
    uint32_t retval = 0;
204 9a64fbe4 bellard
205 64201201 bellard
    printf("%s: 0x%08lx <= %d\n", __func__, (long)addr, retval);
206 9a64fbe4 bellard
207 64201201 bellard
    return retval;
208 64201201 bellard
}
209 64201201 bellard
210 a4193c8a bellard
static uint32_t PPC_XCSR_readw (void *opaque, target_phys_addr_t addr)
211 9a64fbe4 bellard
{
212 64201201 bellard
    uint32_t retval = 0;
213 64201201 bellard
214 64201201 bellard
    printf("%s: 0x%08lx <= %d\n", __func__, (long)addr, retval);
215 64201201 bellard
#ifdef TARGET_WORDS_BIGENDIAN
216 64201201 bellard
    retval = bswap16(retval);
217 64201201 bellard
#endif
218 64201201 bellard
219 64201201 bellard
    return retval;
220 9a64fbe4 bellard
}
221 9a64fbe4 bellard
222 a4193c8a bellard
static uint32_t PPC_XCSR_readl (void *opaque, target_phys_addr_t addr)
223 9a64fbe4 bellard
{
224 9a64fbe4 bellard
    uint32_t retval = 0;
225 9a64fbe4 bellard
226 64201201 bellard
    printf("%s: 0x%08lx <= %d\n", __func__, (long)addr, retval);
227 64201201 bellard
#ifdef TARGET_WORDS_BIGENDIAN
228 64201201 bellard
    retval = bswap32(retval);
229 64201201 bellard
#endif
230 9a64fbe4 bellard
231 9a64fbe4 bellard
    return retval;
232 9a64fbe4 bellard
}
233 9a64fbe4 bellard
234 64201201 bellard
static CPUWriteMemoryFunc *PPC_XCSR_write[] = {
235 64201201 bellard
    &PPC_XCSR_writeb,
236 64201201 bellard
    &PPC_XCSR_writew,
237 64201201 bellard
    &PPC_XCSR_writel,
238 9a64fbe4 bellard
};
239 9a64fbe4 bellard
240 64201201 bellard
static CPUReadMemoryFunc *PPC_XCSR_read[] = {
241 64201201 bellard
    &PPC_XCSR_readb,
242 64201201 bellard
    &PPC_XCSR_readw,
243 64201201 bellard
    &PPC_XCSR_readl,
244 9a64fbe4 bellard
};
245 b6b8bd18 bellard
#endif
246 9a64fbe4 bellard
247 64201201 bellard
/* Fake super-io ports for PREP platform (Intel 82378ZB) */
248 64201201 bellard
typedef struct sysctrl_t {
249 64201201 bellard
    m48t59_t *nvram;
250 64201201 bellard
    uint8_t state;
251 64201201 bellard
    uint8_t syscontrol;
252 64201201 bellard
    uint8_t fake_io[2];
253 da9b266b bellard
    int contiguous_map;
254 fb3444b8 bellard
    int endian;
255 64201201 bellard
} sysctrl_t;
256 9a64fbe4 bellard
257 64201201 bellard
enum {
258 64201201 bellard
    STATE_HARDFILE = 0x01,
259 9a64fbe4 bellard
};
260 9a64fbe4 bellard
261 64201201 bellard
static sysctrl_t *sysctrl;
262 9a64fbe4 bellard
263 a541f297 bellard
static void PREP_io_write (void *opaque, uint32_t addr, uint32_t val)
264 9a64fbe4 bellard
{
265 64201201 bellard
    sysctrl_t *sysctrl = opaque;
266 64201201 bellard
267 64201201 bellard
    PPC_IO_DPRINTF("0x%08lx => 0x%08x\n", (long)addr - PPC_IO_BASE, val);
268 64201201 bellard
    sysctrl->fake_io[addr - 0x0398] = val;
269 9a64fbe4 bellard
}
270 9a64fbe4 bellard
271 a541f297 bellard
static uint32_t PREP_io_read (void *opaque, uint32_t addr)
272 9a64fbe4 bellard
{
273 64201201 bellard
    sysctrl_t *sysctrl = opaque;
274 9a64fbe4 bellard
275 64201201 bellard
    PPC_IO_DPRINTF("0x%08lx <= 0x%08x\n", (long)addr - PPC_IO_BASE,
276 64201201 bellard
                   sysctrl->fake_io[addr - 0x0398]);
277 64201201 bellard
    return sysctrl->fake_io[addr - 0x0398];
278 64201201 bellard
}
279 9a64fbe4 bellard
280 a541f297 bellard
static void PREP_io_800_writeb (void *opaque, uint32_t addr, uint32_t val)
281 9a64fbe4 bellard
{
282 64201201 bellard
    sysctrl_t *sysctrl = opaque;
283 64201201 bellard
284 64201201 bellard
    PPC_IO_DPRINTF("0x%08lx => 0x%08x\n", (long)addr - PPC_IO_BASE, val);
285 9a64fbe4 bellard
    switch (addr) {
286 9a64fbe4 bellard
    case 0x0092:
287 9a64fbe4 bellard
        /* Special port 92 */
288 9a64fbe4 bellard
        /* Check soft reset asked */
289 64201201 bellard
        if (val & 0x01) {
290 47103572 j_mayer
            //            cpu_interrupt(first_cpu, PPC_INTERRUPT_RESET);
291 9a64fbe4 bellard
        }
292 9a64fbe4 bellard
        /* Check LE mode */
293 64201201 bellard
        if (val & 0x02) {
294 fb3444b8 bellard
            sysctrl->endian = 1;
295 fb3444b8 bellard
        } else {
296 fb3444b8 bellard
            sysctrl->endian = 0;
297 9a64fbe4 bellard
        }
298 9a64fbe4 bellard
        break;
299 64201201 bellard
    case 0x0800:
300 64201201 bellard
        /* Motorola CPU configuration register : read-only */
301 64201201 bellard
        break;
302 64201201 bellard
    case 0x0802:
303 64201201 bellard
        /* Motorola base module feature register : read-only */
304 64201201 bellard
        break;
305 64201201 bellard
    case 0x0803:
306 64201201 bellard
        /* Motorola base module status register : read-only */
307 64201201 bellard
        break;
308 9a64fbe4 bellard
    case 0x0808:
309 64201201 bellard
        /* Hardfile light register */
310 64201201 bellard
        if (val & 1)
311 64201201 bellard
            sysctrl->state |= STATE_HARDFILE;
312 64201201 bellard
        else
313 64201201 bellard
            sysctrl->state &= ~STATE_HARDFILE;
314 9a64fbe4 bellard
        break;
315 9a64fbe4 bellard
    case 0x0810:
316 9a64fbe4 bellard
        /* Password protect 1 register */
317 64201201 bellard
        if (sysctrl->nvram != NULL)
318 64201201 bellard
            m48t59_toggle_lock(sysctrl->nvram, 1);
319 9a64fbe4 bellard
        break;
320 9a64fbe4 bellard
    case 0x0812:
321 9a64fbe4 bellard
        /* Password protect 2 register */
322 64201201 bellard
        if (sysctrl->nvram != NULL)
323 64201201 bellard
            m48t59_toggle_lock(sysctrl->nvram, 2);
324 9a64fbe4 bellard
        break;
325 9a64fbe4 bellard
    case 0x0814:
326 64201201 bellard
        /* L2 invalidate register */
327 c68ea704 bellard
        //        tlb_flush(first_cpu, 1);
328 9a64fbe4 bellard
        break;
329 9a64fbe4 bellard
    case 0x081C:
330 9a64fbe4 bellard
        /* system control register */
331 64201201 bellard
        sysctrl->syscontrol = val & 0x0F;
332 9a64fbe4 bellard
        break;
333 9a64fbe4 bellard
    case 0x0850:
334 9a64fbe4 bellard
        /* I/O map type register */
335 da9b266b bellard
        sysctrl->contiguous_map = val & 0x01;
336 9a64fbe4 bellard
        break;
337 9a64fbe4 bellard
    default:
338 64201201 bellard
        printf("ERROR: unaffected IO port write: %04lx => %02x\n",
339 64201201 bellard
               (long)addr, val);
340 9a64fbe4 bellard
        break;
341 9a64fbe4 bellard
    }
342 9a64fbe4 bellard
}
343 9a64fbe4 bellard
344 a541f297 bellard
static uint32_t PREP_io_800_readb (void *opaque, uint32_t addr)
345 9a64fbe4 bellard
{
346 64201201 bellard
    sysctrl_t *sysctrl = opaque;
347 9a64fbe4 bellard
    uint32_t retval = 0xFF;
348 9a64fbe4 bellard
349 9a64fbe4 bellard
    switch (addr) {
350 9a64fbe4 bellard
    case 0x0092:
351 9a64fbe4 bellard
        /* Special port 92 */
352 64201201 bellard
        retval = 0x00;
353 64201201 bellard
        break;
354 64201201 bellard
    case 0x0800:
355 64201201 bellard
        /* Motorola CPU configuration register */
356 64201201 bellard
        retval = 0xEF; /* MPC750 */
357 64201201 bellard
        break;
358 64201201 bellard
    case 0x0802:
359 64201201 bellard
        /* Motorola Base module feature register */
360 64201201 bellard
        retval = 0xAD; /* No ESCC, PMC slot neither ethernet */
361 64201201 bellard
        break;
362 64201201 bellard
    case 0x0803:
363 64201201 bellard
        /* Motorola base module status register */
364 64201201 bellard
        retval = 0xE0; /* Standard MPC750 */
365 9a64fbe4 bellard
        break;
366 9a64fbe4 bellard
    case 0x080C:
367 9a64fbe4 bellard
        /* Equipment present register:
368 9a64fbe4 bellard
         *  no L2 cache
369 9a64fbe4 bellard
         *  no upgrade processor
370 9a64fbe4 bellard
         *  no cards in PCI slots
371 9a64fbe4 bellard
         *  SCSI fuse is bad
372 9a64fbe4 bellard
         */
373 64201201 bellard
        retval = 0x3C;
374 64201201 bellard
        break;
375 64201201 bellard
    case 0x0810:
376 64201201 bellard
        /* Motorola base module extended feature register */
377 64201201 bellard
        retval = 0x39; /* No USB, CF and PCI bridge. NVRAM present */
378 9a64fbe4 bellard
        break;
379 da9b266b bellard
    case 0x0814:
380 da9b266b bellard
        /* L2 invalidate: don't care */
381 da9b266b bellard
        break;
382 9a64fbe4 bellard
    case 0x0818:
383 9a64fbe4 bellard
        /* Keylock */
384 9a64fbe4 bellard
        retval = 0x00;
385 9a64fbe4 bellard
        break;
386 9a64fbe4 bellard
    case 0x081C:
387 9a64fbe4 bellard
        /* system control register
388 9a64fbe4 bellard
         * 7 - 6 / 1 - 0: L2 cache enable
389 9a64fbe4 bellard
         */
390 64201201 bellard
        retval = sysctrl->syscontrol;
391 9a64fbe4 bellard
        break;
392 9a64fbe4 bellard
    case 0x0823:
393 9a64fbe4 bellard
        /* */
394 9a64fbe4 bellard
        retval = 0x03; /* no L2 cache */
395 9a64fbe4 bellard
        break;
396 9a64fbe4 bellard
    case 0x0850:
397 9a64fbe4 bellard
        /* I/O map type register */
398 da9b266b bellard
        retval = sysctrl->contiguous_map;
399 9a64fbe4 bellard
        break;
400 9a64fbe4 bellard
    default:
401 64201201 bellard
        printf("ERROR: unaffected IO port: %04lx read\n", (long)addr);
402 9a64fbe4 bellard
        break;
403 9a64fbe4 bellard
    }
404 64201201 bellard
    PPC_IO_DPRINTF("0x%08lx <= 0x%08x\n", (long)addr - PPC_IO_BASE, retval);
405 9a64fbe4 bellard
406 9a64fbe4 bellard
    return retval;
407 9a64fbe4 bellard
}
408 9a64fbe4 bellard
409 da9b266b bellard
static inline target_phys_addr_t prep_IO_address (sysctrl_t *sysctrl,
410 da9b266b bellard
                                                  target_phys_addr_t addr)
411 da9b266b bellard
{
412 da9b266b bellard
    if (sysctrl->contiguous_map == 0) {
413 da9b266b bellard
        /* 64 KB contiguous space for IOs */
414 da9b266b bellard
        addr &= 0xFFFF;
415 da9b266b bellard
    } else {
416 da9b266b bellard
        /* 8 MB non-contiguous space for IOs */
417 da9b266b bellard
        addr = (addr & 0x1F) | ((addr & 0x007FFF000) >> 7);
418 da9b266b bellard
    }
419 da9b266b bellard
420 da9b266b bellard
    return addr;
421 da9b266b bellard
}
422 da9b266b bellard
423 da9b266b bellard
static void PPC_prep_io_writeb (void *opaque, target_phys_addr_t addr,
424 da9b266b bellard
                                uint32_t value)
425 da9b266b bellard
{
426 da9b266b bellard
    sysctrl_t *sysctrl = opaque;
427 da9b266b bellard
428 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
429 da9b266b bellard
    cpu_outb(NULL, addr, value);
430 da9b266b bellard
}
431 da9b266b bellard
432 da9b266b bellard
static uint32_t PPC_prep_io_readb (void *opaque, target_phys_addr_t addr)
433 da9b266b bellard
{
434 da9b266b bellard
    sysctrl_t *sysctrl = opaque;
435 da9b266b bellard
    uint32_t ret;
436 da9b266b bellard
437 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
438 da9b266b bellard
    ret = cpu_inb(NULL, addr);
439 da9b266b bellard
440 da9b266b bellard
    return ret;
441 da9b266b bellard
}
442 da9b266b bellard
443 da9b266b bellard
static void PPC_prep_io_writew (void *opaque, target_phys_addr_t addr,
444 da9b266b bellard
                                uint32_t value)
445 da9b266b bellard
{
446 da9b266b bellard
    sysctrl_t *sysctrl = opaque;
447 da9b266b bellard
448 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
449 da9b266b bellard
#ifdef TARGET_WORDS_BIGENDIAN
450 da9b266b bellard
    value = bswap16(value);
451 da9b266b bellard
#endif
452 da9b266b bellard
    PPC_IO_DPRINTF("0x%08lx => 0x%08x\n", (long)addr, value);
453 da9b266b bellard
    cpu_outw(NULL, addr, value);
454 da9b266b bellard
}
455 da9b266b bellard
456 da9b266b bellard
static uint32_t PPC_prep_io_readw (void *opaque, target_phys_addr_t addr)
457 da9b266b bellard
{
458 da9b266b bellard
    sysctrl_t *sysctrl = opaque;
459 da9b266b bellard
    uint32_t ret;
460 da9b266b bellard
461 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
462 da9b266b bellard
    ret = cpu_inw(NULL, addr);
463 da9b266b bellard
#ifdef TARGET_WORDS_BIGENDIAN
464 da9b266b bellard
    ret = bswap16(ret);
465 da9b266b bellard
#endif
466 da9b266b bellard
    PPC_IO_DPRINTF("0x%08lx <= 0x%08x\n", (long)addr, ret);
467 da9b266b bellard
468 da9b266b bellard
    return ret;
469 da9b266b bellard
}
470 da9b266b bellard
471 da9b266b bellard
static void PPC_prep_io_writel (void *opaque, target_phys_addr_t addr,
472 da9b266b bellard
                                uint32_t value)
473 da9b266b bellard
{
474 da9b266b bellard
    sysctrl_t *sysctrl = opaque;
475 da9b266b bellard
476 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
477 da9b266b bellard
#ifdef TARGET_WORDS_BIGENDIAN
478 da9b266b bellard
    value = bswap32(value);
479 da9b266b bellard
#endif
480 da9b266b bellard
    PPC_IO_DPRINTF("0x%08lx => 0x%08x\n", (long)addr, value);
481 da9b266b bellard
    cpu_outl(NULL, addr, value);
482 da9b266b bellard
}
483 da9b266b bellard
484 da9b266b bellard
static uint32_t PPC_prep_io_readl (void *opaque, target_phys_addr_t addr)
485 da9b266b bellard
{
486 da9b266b bellard
    sysctrl_t *sysctrl = opaque;
487 da9b266b bellard
    uint32_t ret;
488 da9b266b bellard
489 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
490 da9b266b bellard
    ret = cpu_inl(NULL, addr);
491 da9b266b bellard
#ifdef TARGET_WORDS_BIGENDIAN
492 da9b266b bellard
    ret = bswap32(ret);
493 da9b266b bellard
#endif
494 da9b266b bellard
    PPC_IO_DPRINTF("0x%08lx <= 0x%08x\n", (long)addr, ret);
495 da9b266b bellard
496 da9b266b bellard
    return ret;
497 da9b266b bellard
}
498 da9b266b bellard
499 da9b266b bellard
CPUWriteMemoryFunc *PPC_prep_io_write[] = {
500 da9b266b bellard
    &PPC_prep_io_writeb,
501 da9b266b bellard
    &PPC_prep_io_writew,
502 da9b266b bellard
    &PPC_prep_io_writel,
503 da9b266b bellard
};
504 da9b266b bellard
505 da9b266b bellard
CPUReadMemoryFunc *PPC_prep_io_read[] = {
506 da9b266b bellard
    &PPC_prep_io_readb,
507 da9b266b bellard
    &PPC_prep_io_readw,
508 da9b266b bellard
    &PPC_prep_io_readl,
509 da9b266b bellard
};
510 da9b266b bellard
511 64201201 bellard
#define NVRAM_SIZE        0x2000
512 a541f297 bellard
513 26aa7d72 bellard
/* PowerPC PREP hardware initialisation */
514 94fc95cd j_mayer
static void ppc_prep_init (int ram_size, int vga_ram_size, int boot_device,
515 94fc95cd j_mayer
                           DisplayState *ds, const char **fd_filename,
516 94fc95cd j_mayer
                           int snapshot, const char *kernel_filename,
517 94fc95cd j_mayer
                           const char *kernel_cmdline,
518 94fc95cd j_mayer
                           const char *initrd_filename,
519 94fc95cd j_mayer
                           const char *cpu_model)
520 a541f297 bellard
{
521 c68ea704 bellard
    CPUState *env;
522 a541f297 bellard
    char buf[1024];
523 64201201 bellard
    m48t59_t *nvram;
524 a541f297 bellard
    int PPC_io_memory;
525 4157a662 bellard
    int linux_boot, i, nb_nics1, bios_size;
526 64201201 bellard
    unsigned long bios_offset;
527 64201201 bellard
    uint32_t kernel_base, kernel_size, initrd_base, initrd_size;
528 3fc6c082 bellard
    ppc_def_t *def;
529 46e50e9d bellard
    PCIBus *pci_bus;
530 d537cf6c pbrook
    qemu_irq *i8259;
531 64201201 bellard
532 64201201 bellard
    sysctrl = qemu_mallocz(sizeof(sysctrl_t));
533 64201201 bellard
    if (sysctrl == NULL)
534 0a032cbe j_mayer
        return;
535 a541f297 bellard
536 a541f297 bellard
    linux_boot = (kernel_filename != NULL);
537 0a032cbe j_mayer
538 c68ea704 bellard
    /* init CPUs */
539 c68ea704 bellard
540 c68ea704 bellard
    env = cpu_init();
541 0a032cbe j_mayer
    qemu_register_reset(&cpu_ppc_reset, env);
542 c68ea704 bellard
    register_savevm("cpu", 0, 3, cpu_save, cpu_load, env);
543 94fc95cd j_mayer
544 94fc95cd j_mayer
    /* Default CPU is a 604 */
545 94fc95cd j_mayer
    if (cpu_model == NULL)
546 94fc95cd j_mayer
        cpu_model = "604";
547 94fc95cd j_mayer
    ppc_find_by_name(cpu_model, &def);
548 c68ea704 bellard
    if (def == NULL) {
549 c68ea704 bellard
        cpu_abort(env, "Unable to find PowerPC CPU definition\n");
550 c68ea704 bellard
    }
551 c68ea704 bellard
    cpu_ppc_register(env, def);
552 c68ea704 bellard
    /* Set time-base frequency to 100 Mhz */
553 c68ea704 bellard
    cpu_ppc_tb_init(env, 100UL * 1000UL * 1000UL);
554 a541f297 bellard
555 a541f297 bellard
    /* allocate RAM */
556 64201201 bellard
    cpu_register_physical_memory(0, ram_size, IO_MEM_RAM);
557 64201201 bellard
558 64201201 bellard
    /* allocate and load BIOS */
559 64201201 bellard
    bios_offset = ram_size + vga_ram_size;
560 64201201 bellard
    snprintf(buf, sizeof(buf), "%s/%s", bios_dir, BIOS_FILENAME);
561 4157a662 bellard
    bios_size = load_image(buf, phys_ram_base + bios_offset);
562 4157a662 bellard
    if (bios_size < 0 || bios_size > BIOS_SIZE) {
563 4a057712 j_mayer
        cpu_abort(env, "qemu: could not load PPC PREP bios '%s'\n", buf);
564 64201201 bellard
        exit(1);
565 64201201 bellard
    }
566 4157a662 bellard
    bios_size = (bios_size + 0xfff) & ~0xfff;
567 4a057712 j_mayer
    cpu_register_physical_memory((uint32_t)(-bios_size),
568 4157a662 bellard
                                 bios_size, bios_offset | IO_MEM_ROM);
569 26aa7d72 bellard
570 a541f297 bellard
    if (linux_boot) {
571 64201201 bellard
        kernel_base = KERNEL_LOAD_ADDR;
572 a541f297 bellard
        /* now we can load the kernel */
573 64201201 bellard
        kernel_size = load_image(kernel_filename, phys_ram_base + kernel_base);
574 64201201 bellard
        if (kernel_size < 0) {
575 4a057712 j_mayer
            cpu_abort(env, "qemu: could not load kernel '%s'\n",
576 4a057712 j_mayer
                      kernel_filename);
577 a541f297 bellard
            exit(1);
578 a541f297 bellard
        }
579 a541f297 bellard
        /* load initrd */
580 a541f297 bellard
        if (initrd_filename) {
581 64201201 bellard
            initrd_base = INITRD_LOAD_ADDR;
582 64201201 bellard
            initrd_size = load_image(initrd_filename,
583 64201201 bellard
                                     phys_ram_base + initrd_base);
584 a541f297 bellard
            if (initrd_size < 0) {
585 4a057712 j_mayer
                cpu_abort(env, "qemu: could not load initial ram disk '%s'\n",
586 4a057712 j_mayer
                          initrd_filename);
587 a541f297 bellard
                exit(1);
588 a541f297 bellard
            }
589 64201201 bellard
        } else {
590 64201201 bellard
            initrd_base = 0;
591 64201201 bellard
            initrd_size = 0;
592 a541f297 bellard
        }
593 64201201 bellard
        boot_device = 'm';
594 a541f297 bellard
    } else {
595 64201201 bellard
        kernel_base = 0;
596 64201201 bellard
        kernel_size = 0;
597 64201201 bellard
        initrd_base = 0;
598 64201201 bellard
        initrd_size = 0;
599 a541f297 bellard
    }
600 a541f297 bellard
601 64201201 bellard
    isa_mem_base = 0xc0000000;
602 dd37a5e4 j_mayer
    if (PPC_INPUT(env) != PPC_FLAGS_INPUT_6xx) {
603 dd37a5e4 j_mayer
        cpu_abort(env, "Only 6xx bus is supported on PREP machine\n");
604 dd37a5e4 j_mayer
        exit(1);
605 dd37a5e4 j_mayer
    }
606 24be5ae3 j_mayer
    i8259 = i8259_init(first_cpu->irq_inputs[PPC6xx_INPUT_INT]);
607 d537cf6c pbrook
    pci_bus = pci_prep_init(i8259);
608 da9b266b bellard
    //    pci_bus = i440fx_init();
609 da9b266b bellard
    /* Register 8 MB of ISA IO space (needed for non-contiguous map) */
610 da9b266b bellard
    PPC_io_memory = cpu_register_io_memory(0, PPC_prep_io_read,
611 da9b266b bellard
                                           PPC_prep_io_write, sysctrl);
612 da9b266b bellard
    cpu_register_physical_memory(0x80000000, 0x00800000, PPC_io_memory);
613 64201201 bellard
614 a541f297 bellard
    /* init basic PC hardware */
615 5fafdf24 ths
    pci_vga_init(pci_bus, ds, phys_ram_base + ram_size, ram_size,
616 89b6b508 bellard
                 vga_ram_size, 0, 0);
617 64201201 bellard
    //    openpic = openpic_init(0x00000000, 0xF0000000, 1);
618 d537cf6c pbrook
    //    pit = pit_init(0x40, i8259[0]);
619 d537cf6c pbrook
    rtc_init(0x70, i8259[8]);
620 a541f297 bellard
621 d537cf6c pbrook
    serial_init(0x3f8, i8259[4], serial_hds[0]);
622 a541f297 bellard
    nb_nics1 = nb_nics;
623 a541f297 bellard
    if (nb_nics1 > NE2000_NB_MAX)
624 a541f297 bellard
        nb_nics1 = NE2000_NB_MAX;
625 a541f297 bellard
    for(i = 0; i < nb_nics1; i++) {
626 a41b2ff2 pbrook
        if (nd_table[0].model == NULL
627 a41b2ff2 pbrook
            || strcmp(nd_table[0].model, "ne2k_isa") == 0) {
628 d537cf6c pbrook
            isa_ne2000_init(ne2000_io[i], i8259[ne2000_irq[i]], &nd_table[i]);
629 c4a7060c blueswir1
        } else if (strcmp(nd_table[0].model, "?") == 0) {
630 c4a7060c blueswir1
            fprintf(stderr, "qemu: Supported NICs: ne2k_isa\n");
631 c4a7060c blueswir1
            exit (1);
632 a41b2ff2 pbrook
        } else {
633 4a057712 j_mayer
            /* Why ? */
634 4a057712 j_mayer
            cpu_abort(env, "qemu: Unsupported NIC: %s\n", nd_table[0].model);
635 a41b2ff2 pbrook
            exit (1);
636 a41b2ff2 pbrook
        }
637 a541f297 bellard
    }
638 a541f297 bellard
639 a541f297 bellard
    for(i = 0; i < 2; i++) {
640 d537cf6c pbrook
        isa_ide_init(ide_iobase[i], ide_iobase2[i], i8259[ide_irq[i]],
641 69b91039 bellard
                     bs_table[2 * i], bs_table[2 * i + 1]);
642 a541f297 bellard
    }
643 d537cf6c pbrook
    i8042_init(i8259[1], i8259[12], 0x60);
644 b6b8bd18 bellard
    DMA_init(1);
645 64201201 bellard
    //    AUD_init();
646 a541f297 bellard
    //    SB16_init();
647 a541f297 bellard
648 d537cf6c pbrook
    fdctrl_init(i8259[6], 2, 0, 0x3f0, fd_table);
649 a541f297 bellard
650 64201201 bellard
    /* Register speaker port */
651 64201201 bellard
    register_ioport_read(0x61, 1, 1, speaker_ioport_read, NULL);
652 64201201 bellard
    register_ioport_write(0x61, 1, 1, speaker_ioport_write, NULL);
653 a541f297 bellard
    /* Register fake IO ports for PREP */
654 64201201 bellard
    register_ioport_read(0x398, 2, 1, &PREP_io_read, sysctrl);
655 64201201 bellard
    register_ioport_write(0x398, 2, 1, &PREP_io_write, sysctrl);
656 a541f297 bellard
    /* System control ports */
657 64201201 bellard
    register_ioport_read(0x0092, 0x01, 1, &PREP_io_800_readb, sysctrl);
658 64201201 bellard
    register_ioport_write(0x0092, 0x01, 1, &PREP_io_800_writeb, sysctrl);
659 64201201 bellard
    register_ioport_read(0x0800, 0x52, 1, &PREP_io_800_readb, sysctrl);
660 64201201 bellard
    register_ioport_write(0x0800, 0x52, 1, &PREP_io_800_writeb, sysctrl);
661 64201201 bellard
    /* PCI intack location */
662 64201201 bellard
    PPC_io_memory = cpu_register_io_memory(0, PPC_intack_read,
663 a4193c8a bellard
                                           PPC_intack_write, NULL);
664 a541f297 bellard
    cpu_register_physical_memory(0xBFFFFFF0, 0x4, PPC_io_memory);
665 64201201 bellard
    /* PowerPC control and status register group */
666 b6b8bd18 bellard
#if 0
667 a4193c8a bellard
    PPC_io_memory = cpu_register_io_memory(0, PPC_XCSR_read, PPC_XCSR_write, NULL);
668 64201201 bellard
    cpu_register_physical_memory(0xFEFF0000, 0x1000, PPC_io_memory);
669 b6b8bd18 bellard
#endif
670 a541f297 bellard
671 0d92ed30 pbrook
    if (usb_enabled) {
672 e24ad6f1 pbrook
        usb_ohci_init_pci(pci_bus, 3, -1);
673 0d92ed30 pbrook
    }
674 0d92ed30 pbrook
675 d537cf6c pbrook
    nvram = m48t59_init(i8259[8], 0, 0x0074, NVRAM_SIZE, 59);
676 64201201 bellard
    if (nvram == NULL)
677 64201201 bellard
        return;
678 64201201 bellard
    sysctrl->nvram = nvram;
679 64201201 bellard
680 64201201 bellard
    /* Initialise NVRAM */
681 64201201 bellard
    PPC_NVRAM_set_params(nvram, NVRAM_SIZE, "PREP", ram_size, boot_device,
682 64201201 bellard
                         kernel_base, kernel_size,
683 b6b8bd18 bellard
                         kernel_cmdline,
684 64201201 bellard
                         initrd_base, initrd_size,
685 64201201 bellard
                         /* XXX: need an option to load a NVRAM image */
686 b6b8bd18 bellard
                         0,
687 b6b8bd18 bellard
                         graphic_width, graphic_height, graphic_depth);
688 c0e564d5 bellard
689 c0e564d5 bellard
    /* Special port to get debug messages from Open-Firmware */
690 c0e564d5 bellard
    register_ioport_write(0x0F00, 4, 1, &PPC_debug_write, NULL);
691 a541f297 bellard
}
692 c0e564d5 bellard
693 c0e564d5 bellard
QEMUMachine prep_machine = {
694 c0e564d5 bellard
    "prep",
695 c0e564d5 bellard
    "PowerPC PREP platform",
696 c0e564d5 bellard
    ppc_prep_init,
697 c0e564d5 bellard
};