Statistics
| Branch: | Revision:

root / hw / versatilepb.c @ 5fafdf24

History | View | Annotate | Download (8.6 kB)

1 5fafdf24 ths
/*
2 16406950 pbrook
 * ARM Versatile Platform/Application Baseboard System emulation.
3 cdbdb648 pbrook
 *
4 a1bb27b1 pbrook
 * Copyright (c) 2005-2007 CodeSourcery.
5 cdbdb648 pbrook
 * Written by Paul Brook
6 cdbdb648 pbrook
 *
7 cdbdb648 pbrook
 * This code is licenced under the GPL.
8 cdbdb648 pbrook
 */
9 cdbdb648 pbrook
10 cdbdb648 pbrook
#include "vl.h"
11 cdbdb648 pbrook
#include "arm_pic.h"
12 cdbdb648 pbrook
13 cdbdb648 pbrook
/* Primary interrupt controller.  */
14 cdbdb648 pbrook
15 cdbdb648 pbrook
typedef struct vpb_sic_state
16 cdbdb648 pbrook
{
17 cdbdb648 pbrook
  uint32_t base;
18 cdbdb648 pbrook
  uint32_t level;
19 cdbdb648 pbrook
  uint32_t mask;
20 cdbdb648 pbrook
  uint32_t pic_enable;
21 d537cf6c pbrook
  qemu_irq *parent;
22 cdbdb648 pbrook
  int irq;
23 cdbdb648 pbrook
} vpb_sic_state;
24 cdbdb648 pbrook
25 cdbdb648 pbrook
static void vpb_sic_update(vpb_sic_state *s)
26 cdbdb648 pbrook
{
27 cdbdb648 pbrook
    uint32_t flags;
28 cdbdb648 pbrook
29 cdbdb648 pbrook
    flags = s->level & s->mask;
30 d537cf6c pbrook
    qemu_set_irq(s->parent[s->irq], flags != 0);
31 cdbdb648 pbrook
}
32 cdbdb648 pbrook
33 cdbdb648 pbrook
static void vpb_sic_update_pic(vpb_sic_state *s)
34 cdbdb648 pbrook
{
35 cdbdb648 pbrook
    int i;
36 cdbdb648 pbrook
    uint32_t mask;
37 cdbdb648 pbrook
38 cdbdb648 pbrook
    for (i = 21; i <= 30; i++) {
39 cdbdb648 pbrook
        mask = 1u << i;
40 cdbdb648 pbrook
        if (!(s->pic_enable & mask))
41 cdbdb648 pbrook
            continue;
42 d537cf6c pbrook
        qemu_set_irq(s->parent[i], (s->level & mask) != 0);
43 cdbdb648 pbrook
    }
44 cdbdb648 pbrook
}
45 cdbdb648 pbrook
46 cdbdb648 pbrook
static void vpb_sic_set_irq(void *opaque, int irq, int level)
47 cdbdb648 pbrook
{
48 cdbdb648 pbrook
    vpb_sic_state *s = (vpb_sic_state *)opaque;
49 cdbdb648 pbrook
    if (level)
50 cdbdb648 pbrook
        s->level |= 1u << irq;
51 cdbdb648 pbrook
    else
52 cdbdb648 pbrook
        s->level &= ~(1u << irq);
53 cdbdb648 pbrook
    if (s->pic_enable & (1u << irq))
54 d537cf6c pbrook
        qemu_set_irq(s->parent[irq], level);
55 cdbdb648 pbrook
    vpb_sic_update(s);
56 cdbdb648 pbrook
}
57 cdbdb648 pbrook
58 cdbdb648 pbrook
static uint32_t vpb_sic_read(void *opaque, target_phys_addr_t offset)
59 cdbdb648 pbrook
{
60 cdbdb648 pbrook
    vpb_sic_state *s = (vpb_sic_state *)opaque;
61 cdbdb648 pbrook
62 cdbdb648 pbrook
    offset -= s->base;
63 cdbdb648 pbrook
    switch (offset >> 2) {
64 cdbdb648 pbrook
    case 0: /* STATUS */
65 cdbdb648 pbrook
        return s->level & s->mask;
66 cdbdb648 pbrook
    case 1: /* RAWSTAT */
67 cdbdb648 pbrook
        return s->level;
68 cdbdb648 pbrook
    case 2: /* ENABLE */
69 cdbdb648 pbrook
        return s->mask;
70 cdbdb648 pbrook
    case 4: /* SOFTINT */
71 cdbdb648 pbrook
        return s->level & 1;
72 cdbdb648 pbrook
    case 8: /* PICENABLE */
73 cdbdb648 pbrook
        return s->pic_enable;
74 cdbdb648 pbrook
    default:
75 e69954b9 pbrook
        printf ("vpb_sic_read: Bad register offset 0x%x\n", (int)offset);
76 cdbdb648 pbrook
        return 0;
77 cdbdb648 pbrook
    }
78 cdbdb648 pbrook
}
79 cdbdb648 pbrook
80 cdbdb648 pbrook
static void vpb_sic_write(void *opaque, target_phys_addr_t offset,
81 cdbdb648 pbrook
                          uint32_t value)
82 cdbdb648 pbrook
{
83 cdbdb648 pbrook
    vpb_sic_state *s = (vpb_sic_state *)opaque;
84 cdbdb648 pbrook
    offset -= s->base;
85 cdbdb648 pbrook
86 cdbdb648 pbrook
    switch (offset >> 2) {
87 cdbdb648 pbrook
    case 2: /* ENSET */
88 cdbdb648 pbrook
        s->mask |= value;
89 cdbdb648 pbrook
        break;
90 cdbdb648 pbrook
    case 3: /* ENCLR */
91 cdbdb648 pbrook
        s->mask &= ~value;
92 cdbdb648 pbrook
        break;
93 cdbdb648 pbrook
    case 4: /* SOFTINTSET */
94 cdbdb648 pbrook
        if (value)
95 cdbdb648 pbrook
            s->mask |= 1;
96 cdbdb648 pbrook
        break;
97 cdbdb648 pbrook
    case 5: /* SOFTINTCLR */
98 cdbdb648 pbrook
        if (value)
99 cdbdb648 pbrook
            s->mask &= ~1u;
100 cdbdb648 pbrook
        break;
101 cdbdb648 pbrook
    case 8: /* PICENSET */
102 cdbdb648 pbrook
        s->pic_enable |= (value & 0x7fe00000);
103 cdbdb648 pbrook
        vpb_sic_update_pic(s);
104 cdbdb648 pbrook
        break;
105 cdbdb648 pbrook
    case 9: /* PICENCLR */
106 cdbdb648 pbrook
        s->pic_enable &= ~value;
107 cdbdb648 pbrook
        vpb_sic_update_pic(s);
108 cdbdb648 pbrook
        break;
109 cdbdb648 pbrook
    default:
110 e69954b9 pbrook
        printf ("vpb_sic_write: Bad register offset 0x%x\n", (int)offset);
111 cdbdb648 pbrook
        return;
112 cdbdb648 pbrook
    }
113 cdbdb648 pbrook
    vpb_sic_update(s);
114 cdbdb648 pbrook
}
115 cdbdb648 pbrook
116 cdbdb648 pbrook
static CPUReadMemoryFunc *vpb_sic_readfn[] = {
117 cdbdb648 pbrook
   vpb_sic_read,
118 cdbdb648 pbrook
   vpb_sic_read,
119 cdbdb648 pbrook
   vpb_sic_read
120 cdbdb648 pbrook
};
121 cdbdb648 pbrook
122 cdbdb648 pbrook
static CPUWriteMemoryFunc *vpb_sic_writefn[] = {
123 cdbdb648 pbrook
   vpb_sic_write,
124 cdbdb648 pbrook
   vpb_sic_write,
125 cdbdb648 pbrook
   vpb_sic_write
126 cdbdb648 pbrook
};
127 cdbdb648 pbrook
128 d537cf6c pbrook
static qemu_irq *vpb_sic_init(uint32_t base, qemu_irq *parent, int irq)
129 cdbdb648 pbrook
{
130 cdbdb648 pbrook
    vpb_sic_state *s;
131 d537cf6c pbrook
    qemu_irq *qi;
132 cdbdb648 pbrook
    int iomemtype;
133 cdbdb648 pbrook
134 cdbdb648 pbrook
    s = (vpb_sic_state *)qemu_mallocz(sizeof(vpb_sic_state));
135 cdbdb648 pbrook
    if (!s)
136 cdbdb648 pbrook
        return NULL;
137 d537cf6c pbrook
    qi = qemu_allocate_irqs(vpb_sic_set_irq, s, 32);
138 cdbdb648 pbrook
    s->base = base;
139 cdbdb648 pbrook
    s->parent = parent;
140 cdbdb648 pbrook
    s->irq = irq;
141 cdbdb648 pbrook
    iomemtype = cpu_register_io_memory(0, vpb_sic_readfn,
142 cdbdb648 pbrook
                                       vpb_sic_writefn, s);
143 187337f8 pbrook
    cpu_register_physical_memory(base, 0x00001000, iomemtype);
144 cdbdb648 pbrook
    /* ??? Save/restore.  */
145 d537cf6c pbrook
    return qi;
146 cdbdb648 pbrook
}
147 cdbdb648 pbrook
148 cdbdb648 pbrook
/* Board init.  */
149 cdbdb648 pbrook
150 16406950 pbrook
/* The AB and PB boards both use the same core, just with different
151 16406950 pbrook
   peripherans and expansion busses.  For now we emulate a subset of the
152 16406950 pbrook
   PB peripherals and just change the board ID.  */
153 cdbdb648 pbrook
154 16406950 pbrook
static void versatile_init(int ram_size, int vga_ram_size, int boot_device,
155 cdbdb648 pbrook
                     DisplayState *ds, const char **fd_filename, int snapshot,
156 cdbdb648 pbrook
                     const char *kernel_filename, const char *kernel_cmdline,
157 3371d272 pbrook
                     const char *initrd_filename, const char *cpu_model,
158 3371d272 pbrook
                     int board_id)
159 cdbdb648 pbrook
{
160 cdbdb648 pbrook
    CPUState *env;
161 d537cf6c pbrook
    qemu_irq *pic;
162 d537cf6c pbrook
    qemu_irq *sic;
163 7d8406be pbrook
    void *scsi_hba;
164 502a5395 pbrook
    PCIBus *pci_bus;
165 502a5395 pbrook
    NICInfo *nd;
166 502a5395 pbrook
    int n;
167 502a5395 pbrook
    int done_smc = 0;
168 cdbdb648 pbrook
169 cdbdb648 pbrook
    env = cpu_init();
170 3371d272 pbrook
    if (!cpu_model)
171 3371d272 pbrook
        cpu_model = "arm926";
172 3371d272 pbrook
    cpu_arm_set_model(env, cpu_model);
173 cdbdb648 pbrook
    /* ??? RAM shoud repeat to fill physical memory space.  */
174 cdbdb648 pbrook
    /* SDRAM at address zero.  */
175 cdbdb648 pbrook
    cpu_register_physical_memory(0, ram_size, IO_MEM_RAM);
176 cdbdb648 pbrook
177 e69954b9 pbrook
    arm_sysctl_init(0x10000000, 0x41007004);
178 cdbdb648 pbrook
    pic = arm_pic_init_cpu(env);
179 d537cf6c pbrook
    pic = pl190_init(0x10140000, pic[0], pic[1]);
180 cdbdb648 pbrook
    sic = vpb_sic_init(0x10003000, pic, 31);
181 d537cf6c pbrook
    pl050_init(0x10006000, sic[3], 0);
182 d537cf6c pbrook
    pl050_init(0x10007000, sic[4], 1);
183 cdbdb648 pbrook
184 e69954b9 pbrook
    pci_bus = pci_vpb_init(sic, 27, 0);
185 502a5395 pbrook
    /* The Versatile PCI bridge does not provide access to PCI IO space,
186 502a5395 pbrook
       so many of the qemu PCI devices are not useable.  */
187 502a5395 pbrook
    for(n = 0; n < nb_nics; n++) {
188 502a5395 pbrook
        nd = &nd_table[n];
189 502a5395 pbrook
        if (!nd->model)
190 502a5395 pbrook
            nd->model = done_smc ? "rtl8139" : "smc91c111";
191 502a5395 pbrook
        if (strcmp(nd->model, "smc91c111") == 0) {
192 d537cf6c pbrook
            smc91c111_init(nd, 0x10010000, sic[25]);
193 cdbdb648 pbrook
        } else {
194 abcebc7e ths
            pci_nic_init(pci_bus, nd, -1);
195 cdbdb648 pbrook
        }
196 cdbdb648 pbrook
    }
197 0d92ed30 pbrook
    if (usb_enabled) {
198 e24ad6f1 pbrook
        usb_ohci_init_pci(pci_bus, 3, -1);
199 0d92ed30 pbrook
    }
200 7d8406be pbrook
    scsi_hba = lsi_scsi_init(pci_bus, -1);
201 7d8406be pbrook
    for (n = 0; n < MAX_DISKS; n++) {
202 7d8406be pbrook
        if (bs_table[n]) {
203 7d8406be pbrook
            lsi_scsi_attach(scsi_hba, bs_table[n], n);
204 7d8406be pbrook
        }
205 7d8406be pbrook
    }
206 cdbdb648 pbrook
207 d537cf6c pbrook
    pl011_init(0x101f1000, pic[12], serial_hds[0]);
208 d537cf6c pbrook
    pl011_init(0x101f2000, pic[13], serial_hds[1]);
209 d537cf6c pbrook
    pl011_init(0x101f3000, pic[14], serial_hds[2]);
210 d537cf6c pbrook
    pl011_init(0x10009000, sic[6], serial_hds[3]);
211 cdbdb648 pbrook
212 d537cf6c pbrook
    pl080_init(0x10130000, pic[17], 8);
213 d537cf6c pbrook
    sp804_init(0x101e2000, pic[4]);
214 d537cf6c pbrook
    sp804_init(0x101e3000, pic[5]);
215 cdbdb648 pbrook
216 cdbdb648 pbrook
    /* The versatile/PB actually has a modified Color LCD controller
217 cdbdb648 pbrook
       that includes hardware cursor support from the PL111.  */
218 d537cf6c pbrook
    pl110_init(ds, 0x10120000, pic[16], 1);
219 cdbdb648 pbrook
220 d537cf6c pbrook
    pl181_init(0x10005000, sd_bdrv, sic[22], sic[1]);
221 a1bb27b1 pbrook
#if 0
222 a1bb27b1 pbrook
    /* Disabled because there's no way of specifying a block device.  */
223 a1bb27b1 pbrook
    pl181_init(0x1000b000, NULL, sic, 23, 2);
224 a1bb27b1 pbrook
#endif
225 a1bb27b1 pbrook
226 7e1543c2 pbrook
    /* Add PL031 Real Time Clock. */
227 7e1543c2 pbrook
    pl031_init(0x101e8000,pic[10]);
228 7e1543c2 pbrook
229 16406950 pbrook
    /* Memory map for Versatile/PB:  */
230 cdbdb648 pbrook
    /* 0x10000000 System registers.  */
231 cdbdb648 pbrook
    /* 0x10001000 PCI controller config registers.  */
232 cdbdb648 pbrook
    /* 0x10002000 Serial bus interface.  */
233 cdbdb648 pbrook
    /*  0x10003000 Secondary interrupt controller.  */
234 cdbdb648 pbrook
    /* 0x10004000 AACI (audio).  */
235 a1bb27b1 pbrook
    /*  0x10005000 MMCI0.  */
236 cdbdb648 pbrook
    /*  0x10006000 KMI0 (keyboard).  */
237 cdbdb648 pbrook
    /*  0x10007000 KMI1 (mouse).  */
238 cdbdb648 pbrook
    /* 0x10008000 Character LCD Interface.  */
239 cdbdb648 pbrook
    /*  0x10009000 UART3.  */
240 cdbdb648 pbrook
    /* 0x1000a000 Smart card 1.  */
241 a1bb27b1 pbrook
    /*  0x1000b000 MMCI1.  */
242 cdbdb648 pbrook
    /*  0x10010000 Ethernet.  */
243 cdbdb648 pbrook
    /* 0x10020000 USB.  */
244 cdbdb648 pbrook
    /* 0x10100000 SSMC.  */
245 cdbdb648 pbrook
    /* 0x10110000 MPMC.  */
246 cdbdb648 pbrook
    /*  0x10120000 CLCD Controller.  */
247 cdbdb648 pbrook
    /*  0x10130000 DMA Controller.  */
248 cdbdb648 pbrook
    /*  0x10140000 Vectored interrupt controller.  */
249 cdbdb648 pbrook
    /* 0x101d0000 AHB Monitor Interface.  */
250 cdbdb648 pbrook
    /* 0x101e0000 System Controller.  */
251 cdbdb648 pbrook
    /* 0x101e1000 Watchdog Interface.  */
252 cdbdb648 pbrook
    /* 0x101e2000 Timer 0/1.  */
253 cdbdb648 pbrook
    /* 0x101e3000 Timer 2/3.  */
254 cdbdb648 pbrook
    /* 0x101e4000 GPIO port 0.  */
255 cdbdb648 pbrook
    /* 0x101e5000 GPIO port 1.  */
256 cdbdb648 pbrook
    /* 0x101e6000 GPIO port 2.  */
257 cdbdb648 pbrook
    /* 0x101e7000 GPIO port 3.  */
258 cdbdb648 pbrook
    /* 0x101e8000 RTC.  */
259 cdbdb648 pbrook
    /* 0x101f0000 Smart card 0.  */
260 cdbdb648 pbrook
    /*  0x101f1000 UART0.  */
261 cdbdb648 pbrook
    /*  0x101f2000 UART1.  */
262 cdbdb648 pbrook
    /*  0x101f3000 UART2.  */
263 cdbdb648 pbrook
    /* 0x101f4000 SSPI.  */
264 cdbdb648 pbrook
265 daf90626 pbrook
    arm_load_kernel(env, ram_size, kernel_filename, kernel_cmdline,
266 9d551997 balrog
                    initrd_filename, board_id, 0x0);
267 16406950 pbrook
}
268 16406950 pbrook
269 16406950 pbrook
static void vpb_init(int ram_size, int vga_ram_size, int boot_device,
270 16406950 pbrook
                     DisplayState *ds, const char **fd_filename, int snapshot,
271 16406950 pbrook
                     const char *kernel_filename, const char *kernel_cmdline,
272 94fc95cd j_mayer
                     const char *initrd_filename, const char *cpu_model)
273 16406950 pbrook
{
274 16406950 pbrook
    versatile_init(ram_size, vga_ram_size, boot_device,
275 16406950 pbrook
                   ds, fd_filename, snapshot,
276 16406950 pbrook
                   kernel_filename, kernel_cmdline,
277 3371d272 pbrook
                   initrd_filename, cpu_model, 0x183);
278 16406950 pbrook
}
279 16406950 pbrook
280 16406950 pbrook
static void vab_init(int ram_size, int vga_ram_size, int boot_device,
281 16406950 pbrook
                     DisplayState *ds, const char **fd_filename, int snapshot,
282 16406950 pbrook
                     const char *kernel_filename, const char *kernel_cmdline,
283 94fc95cd j_mayer
                     const char *initrd_filename, const char *cpu_model)
284 16406950 pbrook
{
285 16406950 pbrook
    versatile_init(ram_size, vga_ram_size, boot_device,
286 16406950 pbrook
                   ds, fd_filename, snapshot,
287 16406950 pbrook
                   kernel_filename, kernel_cmdline,
288 3371d272 pbrook
                   initrd_filename, cpu_model, 0x25e);
289 cdbdb648 pbrook
}
290 cdbdb648 pbrook
291 cdbdb648 pbrook
QEMUMachine versatilepb_machine = {
292 cdbdb648 pbrook
    "versatilepb",
293 cdbdb648 pbrook
    "ARM Versatile/PB (ARM926EJ-S)",
294 cdbdb648 pbrook
    vpb_init,
295 cdbdb648 pbrook
};
296 16406950 pbrook
297 16406950 pbrook
QEMUMachine versatileab_machine = {
298 16406950 pbrook
    "versatileab",
299 16406950 pbrook
    "ARM Versatile/AB (ARM926EJ-S)",
300 16406950 pbrook
    vab_init,
301 16406950 pbrook
};