Statistics
| Branch: | Revision:

root / target-ppc / translate.c @ 5fafdf24

History | View | Annotate | Download (197 kB)

1 79aceca5 bellard
/*
2 3fc6c082 bellard
 *  PowerPC emulation for qemu: main translation routines.
3 5fafdf24 ths
 *
4 76a66253 j_mayer
 *  Copyright (c) 2003-2007 Jocelyn Mayer
5 79aceca5 bellard
 *
6 79aceca5 bellard
 * This library is free software; you can redistribute it and/or
7 79aceca5 bellard
 * modify it under the terms of the GNU Lesser General Public
8 79aceca5 bellard
 * License as published by the Free Software Foundation; either
9 79aceca5 bellard
 * version 2 of the License, or (at your option) any later version.
10 79aceca5 bellard
 *
11 79aceca5 bellard
 * This library is distributed in the hope that it will be useful,
12 79aceca5 bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 79aceca5 bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 79aceca5 bellard
 * Lesser General Public License for more details.
15 79aceca5 bellard
 *
16 79aceca5 bellard
 * You should have received a copy of the GNU Lesser General Public
17 79aceca5 bellard
 * License along with this library; if not, write to the Free Software
18 79aceca5 bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 79aceca5 bellard
 */
20 c6a1c22b bellard
#include <stdarg.h>
21 c6a1c22b bellard
#include <stdlib.h>
22 c6a1c22b bellard
#include <stdio.h>
23 c6a1c22b bellard
#include <string.h>
24 c6a1c22b bellard
#include <inttypes.h>
25 c6a1c22b bellard
26 79aceca5 bellard
#include "cpu.h"
27 c6a1c22b bellard
#include "exec-all.h"
28 79aceca5 bellard
#include "disas.h"
29 79aceca5 bellard
30 79aceca5 bellard
//#define DO_SINGLE_STEP
31 9fddaa0c bellard
//#define PPC_DEBUG_DISAS
32 a496775f j_mayer
//#define DEBUG_MEMORY_ACCESSES
33 76a66253 j_mayer
//#define DO_PPC_STATISTICS
34 79aceca5 bellard
35 d9bce9d9 j_mayer
#if defined(USE_DIRECT_JUMP)
36 c53be334 bellard
#define TBPARAM(x)
37 c53be334 bellard
#else
38 c53be334 bellard
#define TBPARAM(x) (long)(x)
39 c53be334 bellard
#endif
40 c53be334 bellard
41 79aceca5 bellard
enum {
42 79aceca5 bellard
#define DEF(s, n, copy_size) INDEX_op_ ## s,
43 79aceca5 bellard
#include "opc.h"
44 79aceca5 bellard
#undef DEF
45 79aceca5 bellard
    NB_OPS,
46 79aceca5 bellard
};
47 79aceca5 bellard
48 79aceca5 bellard
static uint16_t *gen_opc_ptr;
49 79aceca5 bellard
static uint32_t *gen_opparam_ptr;
50 79aceca5 bellard
51 79aceca5 bellard
#include "gen-op.h"
52 28b6751f bellard
53 d9bce9d9 j_mayer
static inline void gen_set_T0 (target_ulong val)
54 d9bce9d9 j_mayer
{
55 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
56 d9bce9d9 j_mayer
    if (val >> 32)
57 d9bce9d9 j_mayer
        gen_op_set_T0_64(val >> 32, val);
58 d9bce9d9 j_mayer
    else
59 d9bce9d9 j_mayer
#endif
60 d9bce9d9 j_mayer
        gen_op_set_T0(val);
61 d9bce9d9 j_mayer
}
62 d9bce9d9 j_mayer
63 d9bce9d9 j_mayer
static inline void gen_set_T1 (target_ulong val)
64 d9bce9d9 j_mayer
{
65 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
66 d9bce9d9 j_mayer
    if (val >> 32)
67 d9bce9d9 j_mayer
        gen_op_set_T1_64(val >> 32, val);
68 d9bce9d9 j_mayer
    else
69 d9bce9d9 j_mayer
#endif
70 d9bce9d9 j_mayer
        gen_op_set_T1(val);
71 d9bce9d9 j_mayer
}
72 d9bce9d9 j_mayer
73 d9bce9d9 j_mayer
#define GEN8(func, NAME)                                                      \
74 9a64fbe4 bellard
static GenOpFunc *NAME ## _table [8] = {                                      \
75 9a64fbe4 bellard
NAME ## 0, NAME ## 1, NAME ## 2, NAME ## 3,                                   \
76 9a64fbe4 bellard
NAME ## 4, NAME ## 5, NAME ## 6, NAME ## 7,                                   \
77 9a64fbe4 bellard
};                                                                            \
78 9a64fbe4 bellard
static inline void func(int n)                                                \
79 9a64fbe4 bellard
{                                                                             \
80 9a64fbe4 bellard
    NAME ## _table[n]();                                                      \
81 9a64fbe4 bellard
}
82 9a64fbe4 bellard
83 9a64fbe4 bellard
#define GEN16(func, NAME)                                                     \
84 9a64fbe4 bellard
static GenOpFunc *NAME ## _table [16] = {                                     \
85 9a64fbe4 bellard
NAME ## 0, NAME ## 1, NAME ## 2, NAME ## 3,                                   \
86 9a64fbe4 bellard
NAME ## 4, NAME ## 5, NAME ## 6, NAME ## 7,                                   \
87 9a64fbe4 bellard
NAME ## 8, NAME ## 9, NAME ## 10, NAME ## 11,                                 \
88 9a64fbe4 bellard
NAME ## 12, NAME ## 13, NAME ## 14, NAME ## 15,                               \
89 9a64fbe4 bellard
};                                                                            \
90 9a64fbe4 bellard
static inline void func(int n)                                                \
91 9a64fbe4 bellard
{                                                                             \
92 9a64fbe4 bellard
    NAME ## _table[n]();                                                      \
93 28b6751f bellard
}
94 28b6751f bellard
95 d9bce9d9 j_mayer
#define GEN32(func, NAME)                                                     \
96 9a64fbe4 bellard
static GenOpFunc *NAME ## _table [32] = {                                     \
97 9a64fbe4 bellard
NAME ## 0, NAME ## 1, NAME ## 2, NAME ## 3,                                   \
98 9a64fbe4 bellard
NAME ## 4, NAME ## 5, NAME ## 6, NAME ## 7,                                   \
99 9a64fbe4 bellard
NAME ## 8, NAME ## 9, NAME ## 10, NAME ## 11,                                 \
100 9a64fbe4 bellard
NAME ## 12, NAME ## 13, NAME ## 14, NAME ## 15,                               \
101 9a64fbe4 bellard
NAME ## 16, NAME ## 17, NAME ## 18, NAME ## 19,                               \
102 9a64fbe4 bellard
NAME ## 20, NAME ## 21, NAME ## 22, NAME ## 23,                               \
103 9a64fbe4 bellard
NAME ## 24, NAME ## 25, NAME ## 26, NAME ## 27,                               \
104 9a64fbe4 bellard
NAME ## 28, NAME ## 29, NAME ## 30, NAME ## 31,                               \
105 9a64fbe4 bellard
};                                                                            \
106 9a64fbe4 bellard
static inline void func(int n)                                                \
107 9a64fbe4 bellard
{                                                                             \
108 9a64fbe4 bellard
    NAME ## _table[n]();                                                      \
109 9a64fbe4 bellard
}
110 9a64fbe4 bellard
111 9a64fbe4 bellard
/* Condition register moves */
112 9a64fbe4 bellard
GEN8(gen_op_load_crf_T0, gen_op_load_crf_T0_crf);
113 9a64fbe4 bellard
GEN8(gen_op_load_crf_T1, gen_op_load_crf_T1_crf);
114 9a64fbe4 bellard
GEN8(gen_op_store_T0_crf, gen_op_store_T0_crf_crf);
115 9a64fbe4 bellard
GEN8(gen_op_store_T1_crf, gen_op_store_T1_crf_crf);
116 28b6751f bellard
117 fb0eaffc bellard
/* Floating point condition and status register moves */
118 fb0eaffc bellard
GEN8(gen_op_load_fpscr_T0, gen_op_load_fpscr_T0_fpscr);
119 fb0eaffc bellard
GEN8(gen_op_store_T0_fpscr, gen_op_store_T0_fpscr_fpscr);
120 fb0eaffc bellard
GEN8(gen_op_clear_fpscr, gen_op_clear_fpscr_fpscr);
121 fb0eaffc bellard
static inline void gen_op_store_T0_fpscri(int n, uint8_t param)
122 fb0eaffc bellard
{
123 76a66253 j_mayer
    gen_op_set_T0(param);
124 76a66253 j_mayer
    gen_op_store_T0_fpscr(n);
125 fb0eaffc bellard
}
126 fb0eaffc bellard
127 9a64fbe4 bellard
/* General purpose registers moves */
128 9a64fbe4 bellard
GEN32(gen_op_load_gpr_T0, gen_op_load_gpr_T0_gpr);
129 9a64fbe4 bellard
GEN32(gen_op_load_gpr_T1, gen_op_load_gpr_T1_gpr);
130 9a64fbe4 bellard
GEN32(gen_op_load_gpr_T2, gen_op_load_gpr_T2_gpr);
131 9a64fbe4 bellard
132 9a64fbe4 bellard
GEN32(gen_op_store_T0_gpr, gen_op_store_T0_gpr_gpr);
133 9a64fbe4 bellard
GEN32(gen_op_store_T1_gpr, gen_op_store_T1_gpr_gpr);
134 76a66253 j_mayer
#if 0 // unused
135 9a64fbe4 bellard
GEN32(gen_op_store_T2_gpr, gen_op_store_T2_gpr_gpr);
136 76a66253 j_mayer
#endif
137 28b6751f bellard
138 fb0eaffc bellard
/* floating point registers moves */
139 fb0eaffc bellard
GEN32(gen_op_load_fpr_FT0, gen_op_load_fpr_FT0_fpr);
140 fb0eaffc bellard
GEN32(gen_op_load_fpr_FT1, gen_op_load_fpr_FT1_fpr);
141 fb0eaffc bellard
GEN32(gen_op_load_fpr_FT2, gen_op_load_fpr_FT2_fpr);
142 fb0eaffc bellard
GEN32(gen_op_store_FT0_fpr, gen_op_store_FT0_fpr_fpr);
143 fb0eaffc bellard
GEN32(gen_op_store_FT1_fpr, gen_op_store_FT1_fpr_fpr);
144 76a66253 j_mayer
#if 0 // unused
145 fb0eaffc bellard
GEN32(gen_op_store_FT2_fpr, gen_op_store_FT2_fpr_fpr);
146 76a66253 j_mayer
#endif
147 79aceca5 bellard
148 79aceca5 bellard
/* internal defines */
149 79aceca5 bellard
typedef struct DisasContext {
150 79aceca5 bellard
    struct TranslationBlock *tb;
151 0fa85d43 bellard
    target_ulong nip;
152 79aceca5 bellard
    uint32_t opcode;
153 9a64fbe4 bellard
    uint32_t exception;
154 3cc62370 bellard
    /* Routine used to access memory */
155 3cc62370 bellard
    int mem_idx;
156 3cc62370 bellard
    /* Translation flags */
157 9a64fbe4 bellard
#if !defined(CONFIG_USER_ONLY)
158 79aceca5 bellard
    int supervisor;
159 9a64fbe4 bellard
#endif
160 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
161 d9bce9d9 j_mayer
    int sf_mode;
162 d9bce9d9 j_mayer
#endif
163 3cc62370 bellard
    int fpu_enabled;
164 35cdaad6 j_mayer
#if defined(TARGET_PPCEMB)
165 0487d6a8 j_mayer
    int spe_enabled;
166 0487d6a8 j_mayer
#endif
167 3fc6c082 bellard
    ppc_spr_t *spr_cb; /* Needed to check rights for mfspr/mtspr */
168 ea4e754f bellard
    int singlestep_enabled;
169 79aceca5 bellard
} DisasContext;
170 79aceca5 bellard
171 3fc6c082 bellard
struct opc_handler_t {
172 79aceca5 bellard
    /* invalid bits */
173 79aceca5 bellard
    uint32_t inval;
174 9a64fbe4 bellard
    /* instruction type */
175 0487d6a8 j_mayer
    uint64_t type;
176 79aceca5 bellard
    /* handler */
177 79aceca5 bellard
    void (*handler)(DisasContext *ctx);
178 76a66253 j_mayer
#if defined(DO_PPC_STATISTICS)
179 76a66253 j_mayer
    const unsigned char *oname;
180 76a66253 j_mayer
    uint64_t count;
181 76a66253 j_mayer
#endif
182 3fc6c082 bellard
};
183 79aceca5 bellard
184 76a66253 j_mayer
static inline void gen_set_Rc0 (DisasContext *ctx)
185 76a66253 j_mayer
{
186 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
187 d9bce9d9 j_mayer
    if (ctx->sf_mode)
188 d9bce9d9 j_mayer
        gen_op_cmpi_64(0);
189 d9bce9d9 j_mayer
    else
190 d9bce9d9 j_mayer
#endif
191 d9bce9d9 j_mayer
        gen_op_cmpi(0);
192 76a66253 j_mayer
    gen_op_set_Rc0();
193 76a66253 j_mayer
}
194 76a66253 j_mayer
195 d9bce9d9 j_mayer
static inline void gen_update_nip (DisasContext *ctx, target_ulong nip)
196 d9bce9d9 j_mayer
{
197 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
198 d9bce9d9 j_mayer
    if (ctx->sf_mode)
199 d9bce9d9 j_mayer
        gen_op_update_nip_64(nip >> 32, nip);
200 d9bce9d9 j_mayer
    else
201 d9bce9d9 j_mayer
#endif
202 d9bce9d9 j_mayer
        gen_op_update_nip(nip);
203 d9bce9d9 j_mayer
}
204 d9bce9d9 j_mayer
205 9fddaa0c bellard
#define RET_EXCP(ctx, excp, error)                                            \
206 79aceca5 bellard
do {                                                                          \
207 9fddaa0c bellard
    if ((ctx)->exception == EXCP_NONE) {                                      \
208 d9bce9d9 j_mayer
        gen_update_nip(ctx, (ctx)->nip);                                      \
209 9fddaa0c bellard
    }                                                                         \
210 9fddaa0c bellard
    gen_op_raise_exception_err((excp), (error));                              \
211 9fddaa0c bellard
    ctx->exception = (excp);                                                  \
212 79aceca5 bellard
} while (0)
213 79aceca5 bellard
214 9fddaa0c bellard
#define RET_INVAL(ctx)                                                        \
215 9fddaa0c bellard
RET_EXCP((ctx), EXCP_PROGRAM, EXCP_INVAL | EXCP_INVAL_INVAL)
216 9fddaa0c bellard
217 9fddaa0c bellard
#define RET_PRIVOPC(ctx)                                                      \
218 9fddaa0c bellard
RET_EXCP((ctx), EXCP_PROGRAM, EXCP_INVAL | EXCP_PRIV_OPC)
219 9a64fbe4 bellard
220 9fddaa0c bellard
#define RET_PRIVREG(ctx)                                                      \
221 9fddaa0c bellard
RET_EXCP((ctx), EXCP_PROGRAM, EXCP_INVAL | EXCP_PRIV_REG)
222 9a64fbe4 bellard
223 f24e5695 bellard
/* Stop translation */
224 3fc6c082 bellard
static inline void RET_STOP (DisasContext *ctx)
225 3fc6c082 bellard
{
226 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
227 f24e5695 bellard
    ctx->exception = EXCP_MTMSR;
228 3fc6c082 bellard
}
229 3fc6c082 bellard
230 f24e5695 bellard
/* No need to update nip here, as execution flow will change */
231 2be0071f bellard
static inline void RET_CHG_FLOW (DisasContext *ctx)
232 2be0071f bellard
{
233 2be0071f bellard
    ctx->exception = EXCP_MTMSR;
234 2be0071f bellard
}
235 2be0071f bellard
236 79aceca5 bellard
#define GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                      \
237 79aceca5 bellard
static void gen_##name (DisasContext *ctx);                                   \
238 79aceca5 bellard
GEN_OPCODE(name, opc1, opc2, opc3, inval, type);                              \
239 79aceca5 bellard
static void gen_##name (DisasContext *ctx)
240 79aceca5 bellard
241 79aceca5 bellard
typedef struct opcode_t {
242 79aceca5 bellard
    unsigned char opc1, opc2, opc3;
243 18fba28c bellard
#if HOST_LONG_BITS == 64 /* Explicitely align to 64 bits */
244 18fba28c bellard
    unsigned char pad[5];
245 18fba28c bellard
#else
246 18fba28c bellard
    unsigned char pad[1];
247 18fba28c bellard
#endif
248 79aceca5 bellard
    opc_handler_t handler;
249 3fc6c082 bellard
    const unsigned char *oname;
250 79aceca5 bellard
} opcode_t;
251 79aceca5 bellard
252 79aceca5 bellard
/***                           Instruction decoding                        ***/
253 79aceca5 bellard
#define EXTRACT_HELPER(name, shift, nb)                                       \
254 d9bce9d9 j_mayer
static inline uint32_t name (uint32_t opcode)                                 \
255 79aceca5 bellard
{                                                                             \
256 79aceca5 bellard
    return (opcode >> (shift)) & ((1 << (nb)) - 1);                           \
257 79aceca5 bellard
}
258 79aceca5 bellard
259 79aceca5 bellard
#define EXTRACT_SHELPER(name, shift, nb)                                      \
260 d9bce9d9 j_mayer
static inline int32_t name (uint32_t opcode)                                  \
261 79aceca5 bellard
{                                                                             \
262 18fba28c bellard
    return (int16_t)((opcode >> (shift)) & ((1 << (nb)) - 1));                \
263 79aceca5 bellard
}
264 79aceca5 bellard
265 79aceca5 bellard
/* Opcode part 1 */
266 79aceca5 bellard
EXTRACT_HELPER(opc1, 26, 6);
267 79aceca5 bellard
/* Opcode part 2 */
268 79aceca5 bellard
EXTRACT_HELPER(opc2, 1, 5);
269 79aceca5 bellard
/* Opcode part 3 */
270 79aceca5 bellard
EXTRACT_HELPER(opc3, 6, 5);
271 79aceca5 bellard
/* Update Cr0 flags */
272 79aceca5 bellard
EXTRACT_HELPER(Rc, 0, 1);
273 79aceca5 bellard
/* Destination */
274 79aceca5 bellard
EXTRACT_HELPER(rD, 21, 5);
275 79aceca5 bellard
/* Source */
276 79aceca5 bellard
EXTRACT_HELPER(rS, 21, 5);
277 79aceca5 bellard
/* First operand */
278 79aceca5 bellard
EXTRACT_HELPER(rA, 16, 5);
279 79aceca5 bellard
/* Second operand */
280 79aceca5 bellard
EXTRACT_HELPER(rB, 11, 5);
281 79aceca5 bellard
/* Third operand */
282 79aceca5 bellard
EXTRACT_HELPER(rC, 6, 5);
283 79aceca5 bellard
/***                               Get CRn                                 ***/
284 79aceca5 bellard
EXTRACT_HELPER(crfD, 23, 3);
285 79aceca5 bellard
EXTRACT_HELPER(crfS, 18, 3);
286 79aceca5 bellard
EXTRACT_HELPER(crbD, 21, 5);
287 79aceca5 bellard
EXTRACT_HELPER(crbA, 16, 5);
288 79aceca5 bellard
EXTRACT_HELPER(crbB, 11, 5);
289 79aceca5 bellard
/* SPR / TBL */
290 3fc6c082 bellard
EXTRACT_HELPER(_SPR, 11, 10);
291 3fc6c082 bellard
static inline uint32_t SPR (uint32_t opcode)
292 3fc6c082 bellard
{
293 3fc6c082 bellard
    uint32_t sprn = _SPR(opcode);
294 3fc6c082 bellard
295 3fc6c082 bellard
    return ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
296 3fc6c082 bellard
}
297 79aceca5 bellard
/***                              Get constants                            ***/
298 79aceca5 bellard
EXTRACT_HELPER(IMM, 12, 8);
299 79aceca5 bellard
/* 16 bits signed immediate value */
300 79aceca5 bellard
EXTRACT_SHELPER(SIMM, 0, 16);
301 79aceca5 bellard
/* 16 bits unsigned immediate value */
302 79aceca5 bellard
EXTRACT_HELPER(UIMM, 0, 16);
303 79aceca5 bellard
/* Bit count */
304 79aceca5 bellard
EXTRACT_HELPER(NB, 11, 5);
305 79aceca5 bellard
/* Shift count */
306 79aceca5 bellard
EXTRACT_HELPER(SH, 11, 5);
307 79aceca5 bellard
/* Mask start */
308 79aceca5 bellard
EXTRACT_HELPER(MB, 6, 5);
309 79aceca5 bellard
/* Mask end */
310 79aceca5 bellard
EXTRACT_HELPER(ME, 1, 5);
311 fb0eaffc bellard
/* Trap operand */
312 fb0eaffc bellard
EXTRACT_HELPER(TO, 21, 5);
313 79aceca5 bellard
314 79aceca5 bellard
EXTRACT_HELPER(CRM, 12, 8);
315 79aceca5 bellard
EXTRACT_HELPER(FM, 17, 8);
316 79aceca5 bellard
EXTRACT_HELPER(SR, 16, 4);
317 fb0eaffc bellard
EXTRACT_HELPER(FPIMM, 20, 4);
318 fb0eaffc bellard
319 79aceca5 bellard
/***                            Jump target decoding                       ***/
320 79aceca5 bellard
/* Displacement */
321 79aceca5 bellard
EXTRACT_SHELPER(d, 0, 16);
322 79aceca5 bellard
/* Immediate address */
323 76a66253 j_mayer
static inline target_ulong LI (uint32_t opcode)
324 79aceca5 bellard
{
325 79aceca5 bellard
    return (opcode >> 0) & 0x03FFFFFC;
326 79aceca5 bellard
}
327 79aceca5 bellard
328 79aceca5 bellard
static inline uint32_t BD (uint32_t opcode)
329 79aceca5 bellard
{
330 79aceca5 bellard
    return (opcode >> 0) & 0xFFFC;
331 79aceca5 bellard
}
332 79aceca5 bellard
333 79aceca5 bellard
EXTRACT_HELPER(BO, 21, 5);
334 79aceca5 bellard
EXTRACT_HELPER(BI, 16, 5);
335 79aceca5 bellard
/* Absolute/relative address */
336 79aceca5 bellard
EXTRACT_HELPER(AA, 1, 1);
337 79aceca5 bellard
/* Link */
338 79aceca5 bellard
EXTRACT_HELPER(LK, 0, 1);
339 79aceca5 bellard
340 79aceca5 bellard
/* Create a mask between <start> and <end> bits */
341 76a66253 j_mayer
static inline target_ulong MASK (uint32_t start, uint32_t end)
342 79aceca5 bellard
{
343 76a66253 j_mayer
    target_ulong ret;
344 79aceca5 bellard
345 76a66253 j_mayer
#if defined(TARGET_PPC64)
346 76a66253 j_mayer
    if (likely(start == 0)) {
347 76a66253 j_mayer
        ret = (uint64_t)(-1ULL) << (63 - end);
348 76a66253 j_mayer
    } else if (likely(end == 63)) {
349 76a66253 j_mayer
        ret = (uint64_t)(-1ULL) >> start;
350 76a66253 j_mayer
    }
351 76a66253 j_mayer
#else
352 76a66253 j_mayer
    if (likely(start == 0)) {
353 76a66253 j_mayer
        ret = (uint32_t)(-1ULL) << (31  - end);
354 76a66253 j_mayer
    } else if (likely(end == 31)) {
355 76a66253 j_mayer
        ret = (uint32_t)(-1ULL) >> start;
356 76a66253 j_mayer
    }
357 76a66253 j_mayer
#endif
358 76a66253 j_mayer
    else {
359 76a66253 j_mayer
        ret = (((target_ulong)(-1ULL)) >> (start)) ^
360 76a66253 j_mayer
            (((target_ulong)(-1ULL) >> (end)) >> 1);
361 76a66253 j_mayer
        if (unlikely(start > end))
362 76a66253 j_mayer
            return ~ret;
363 76a66253 j_mayer
    }
364 79aceca5 bellard
365 79aceca5 bellard
    return ret;
366 79aceca5 bellard
}
367 79aceca5 bellard
368 3fc6c082 bellard
#if HOST_LONG_BITS == 64
369 3fc6c082 bellard
#define OPC_ALIGN 8
370 3fc6c082 bellard
#else
371 3fc6c082 bellard
#define OPC_ALIGN 4
372 3fc6c082 bellard
#endif
373 1b039c09 bellard
#if defined(__APPLE__)
374 d9bce9d9 j_mayer
#define OPCODES_SECTION                                                       \
375 3fc6c082 bellard
    __attribute__ ((section("__TEXT,__opcodes"), unused, aligned (OPC_ALIGN) ))
376 933dc6eb bellard
#else
377 d9bce9d9 j_mayer
#define OPCODES_SECTION                                                       \
378 3fc6c082 bellard
    __attribute__ ((section(".opcodes"), unused, aligned (OPC_ALIGN) ))
379 933dc6eb bellard
#endif
380 933dc6eb bellard
381 76a66253 j_mayer
#if defined(DO_PPC_STATISTICS)
382 79aceca5 bellard
#define GEN_OPCODE(name, op1, op2, op3, invl, _typ)                           \
383 18fba28c bellard
OPCODES_SECTION opcode_t opc_##name = {                                       \
384 79aceca5 bellard
    .opc1 = op1,                                                              \
385 79aceca5 bellard
    .opc2 = op2,                                                              \
386 79aceca5 bellard
    .opc3 = op3,                                                              \
387 18fba28c bellard
    .pad  = { 0, },                                                           \
388 79aceca5 bellard
    .handler = {                                                              \
389 79aceca5 bellard
        .inval   = invl,                                                      \
390 9a64fbe4 bellard
        .type = _typ,                                                         \
391 79aceca5 bellard
        .handler = &gen_##name,                                               \
392 76a66253 j_mayer
        .oname = stringify(name),                                             \
393 79aceca5 bellard
    },                                                                        \
394 3fc6c082 bellard
    .oname = stringify(name),                                                 \
395 79aceca5 bellard
}
396 76a66253 j_mayer
#else
397 76a66253 j_mayer
#define GEN_OPCODE(name, op1, op2, op3, invl, _typ)                           \
398 76a66253 j_mayer
OPCODES_SECTION opcode_t opc_##name = {                                       \
399 76a66253 j_mayer
    .opc1 = op1,                                                              \
400 76a66253 j_mayer
    .opc2 = op2,                                                              \
401 76a66253 j_mayer
    .opc3 = op3,                                                              \
402 76a66253 j_mayer
    .pad  = { 0, },                                                           \
403 76a66253 j_mayer
    .handler = {                                                              \
404 76a66253 j_mayer
        .inval   = invl,                                                      \
405 76a66253 j_mayer
        .type = _typ,                                                         \
406 76a66253 j_mayer
        .handler = &gen_##name,                                               \
407 76a66253 j_mayer
    },                                                                        \
408 76a66253 j_mayer
    .oname = stringify(name),                                                 \
409 76a66253 j_mayer
}
410 76a66253 j_mayer
#endif
411 79aceca5 bellard
412 79aceca5 bellard
#define GEN_OPCODE_MARK(name)                                                 \
413 18fba28c bellard
OPCODES_SECTION opcode_t opc_##name = {                                       \
414 79aceca5 bellard
    .opc1 = 0xFF,                                                             \
415 79aceca5 bellard
    .opc2 = 0xFF,                                                             \
416 79aceca5 bellard
    .opc3 = 0xFF,                                                             \
417 18fba28c bellard
    .pad  = { 0, },                                                           \
418 79aceca5 bellard
    .handler = {                                                              \
419 79aceca5 bellard
        .inval   = 0x00000000,                                                \
420 9a64fbe4 bellard
        .type = 0x00,                                                         \
421 79aceca5 bellard
        .handler = NULL,                                                      \
422 79aceca5 bellard
    },                                                                        \
423 3fc6c082 bellard
    .oname = stringify(name),                                                 \
424 79aceca5 bellard
}
425 79aceca5 bellard
426 79aceca5 bellard
/* Start opcode list */
427 79aceca5 bellard
GEN_OPCODE_MARK(start);
428 79aceca5 bellard
429 79aceca5 bellard
/* Invalid instruction */
430 9a64fbe4 bellard
GEN_HANDLER(invalid, 0x00, 0x00, 0x00, 0xFFFFFFFF, PPC_NONE)
431 9a64fbe4 bellard
{
432 9fddaa0c bellard
    RET_INVAL(ctx);
433 9a64fbe4 bellard
}
434 9a64fbe4 bellard
435 79aceca5 bellard
static opc_handler_t invalid_handler = {
436 79aceca5 bellard
    .inval   = 0xFFFFFFFF,
437 9a64fbe4 bellard
    .type    = PPC_NONE,
438 79aceca5 bellard
    .handler = gen_invalid,
439 79aceca5 bellard
};
440 79aceca5 bellard
441 79aceca5 bellard
/***                           Integer arithmetic                          ***/
442 d9bce9d9 j_mayer
#define __GEN_INT_ARITH2(name, opc1, opc2, opc3, inval, type)                 \
443 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                              \
444 79aceca5 bellard
{                                                                             \
445 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
446 79aceca5 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));                                      \
447 79aceca5 bellard
    gen_op_##name();                                                          \
448 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
449 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
450 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
451 79aceca5 bellard
}
452 79aceca5 bellard
453 d9bce9d9 j_mayer
#define __GEN_INT_ARITH2_O(name, opc1, opc2, opc3, inval, type)               \
454 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                              \
455 79aceca5 bellard
{                                                                             \
456 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
457 79aceca5 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));                                      \
458 79aceca5 bellard
    gen_op_##name();                                                          \
459 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
460 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
461 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
462 79aceca5 bellard
}
463 79aceca5 bellard
464 d9bce9d9 j_mayer
#define __GEN_INT_ARITH1(name, opc1, opc2, opc3, type)                        \
465 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, 0x0000F800, type)                         \
466 79aceca5 bellard
{                                                                             \
467 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
468 79aceca5 bellard
    gen_op_##name();                                                          \
469 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
470 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
471 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
472 79aceca5 bellard
}
473 d9bce9d9 j_mayer
#define __GEN_INT_ARITH1_O(name, opc1, opc2, opc3, type)                      \
474 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, 0x0000F800, type)                         \
475 79aceca5 bellard
{                                                                             \
476 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
477 79aceca5 bellard
    gen_op_##name();                                                          \
478 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
479 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
480 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
481 79aceca5 bellard
}
482 79aceca5 bellard
483 79aceca5 bellard
/* Two operands arithmetic functions */
484 d9bce9d9 j_mayer
#define GEN_INT_ARITH2(name, opc1, opc2, opc3, type)                          \
485 d9bce9d9 j_mayer
__GEN_INT_ARITH2(name, opc1, opc2, opc3, 0x00000000, type)                    \
486 d9bce9d9 j_mayer
__GEN_INT_ARITH2_O(name##o, opc1, opc2, opc3 | 0x10, 0x00000000, type)
487 d9bce9d9 j_mayer
488 d9bce9d9 j_mayer
/* Two operands arithmetic functions with no overflow allowed */
489 d9bce9d9 j_mayer
#define GEN_INT_ARITHN(name, opc1, opc2, opc3, type)                          \
490 d9bce9d9 j_mayer
__GEN_INT_ARITH2(name, opc1, opc2, opc3, 0x00000400, type)
491 d9bce9d9 j_mayer
492 d9bce9d9 j_mayer
/* One operand arithmetic functions */
493 d9bce9d9 j_mayer
#define GEN_INT_ARITH1(name, opc1, opc2, opc3, type)                          \
494 d9bce9d9 j_mayer
__GEN_INT_ARITH1(name, opc1, opc2, opc3, type)                                \
495 d9bce9d9 j_mayer
__GEN_INT_ARITH1_O(name##o, opc1, opc2, opc3 | 0x10, type)
496 d9bce9d9 j_mayer
497 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
498 d9bce9d9 j_mayer
#define __GEN_INT_ARITH2_64(name, opc1, opc2, opc3, inval, type)              \
499 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                              \
500 d9bce9d9 j_mayer
{                                                                             \
501 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
502 d9bce9d9 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));                                      \
503 d9bce9d9 j_mayer
    if (ctx->sf_mode)                                                         \
504 d9bce9d9 j_mayer
        gen_op_##name##_64();                                                 \
505 d9bce9d9 j_mayer
    else                                                                      \
506 d9bce9d9 j_mayer
        gen_op_##name();                                                      \
507 d9bce9d9 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
508 d9bce9d9 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
509 d9bce9d9 j_mayer
        gen_set_Rc0(ctx);                                                     \
510 d9bce9d9 j_mayer
}
511 d9bce9d9 j_mayer
512 d9bce9d9 j_mayer
#define __GEN_INT_ARITH2_O_64(name, opc1, opc2, opc3, inval, type)            \
513 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                              \
514 d9bce9d9 j_mayer
{                                                                             \
515 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
516 d9bce9d9 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));                                      \
517 d9bce9d9 j_mayer
    if (ctx->sf_mode)                                                         \
518 d9bce9d9 j_mayer
        gen_op_##name##_64();                                                 \
519 d9bce9d9 j_mayer
    else                                                                      \
520 d9bce9d9 j_mayer
        gen_op_##name();                                                      \
521 d9bce9d9 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
522 d9bce9d9 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
523 d9bce9d9 j_mayer
        gen_set_Rc0(ctx);                                                     \
524 d9bce9d9 j_mayer
}
525 d9bce9d9 j_mayer
526 d9bce9d9 j_mayer
#define __GEN_INT_ARITH1_64(name, opc1, opc2, opc3, type)                     \
527 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, 0x0000F800, type)                         \
528 d9bce9d9 j_mayer
{                                                                             \
529 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
530 d9bce9d9 j_mayer
    if (ctx->sf_mode)                                                         \
531 d9bce9d9 j_mayer
        gen_op_##name##_64();                                                 \
532 d9bce9d9 j_mayer
    else                                                                      \
533 d9bce9d9 j_mayer
        gen_op_##name();                                                      \
534 d9bce9d9 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
535 d9bce9d9 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
536 d9bce9d9 j_mayer
        gen_set_Rc0(ctx);                                                     \
537 d9bce9d9 j_mayer
}
538 d9bce9d9 j_mayer
#define __GEN_INT_ARITH1_O_64(name, opc1, opc2, opc3, type)                   \
539 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, 0x0000F800, type)                         \
540 d9bce9d9 j_mayer
{                                                                             \
541 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
542 d9bce9d9 j_mayer
    if (ctx->sf_mode)                                                         \
543 d9bce9d9 j_mayer
        gen_op_##name##_64();                                                 \
544 d9bce9d9 j_mayer
    else                                                                      \
545 d9bce9d9 j_mayer
        gen_op_##name();                                                      \
546 d9bce9d9 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
547 d9bce9d9 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
548 d9bce9d9 j_mayer
        gen_set_Rc0(ctx);                                                     \
549 d9bce9d9 j_mayer
}
550 d9bce9d9 j_mayer
551 d9bce9d9 j_mayer
/* Two operands arithmetic functions */
552 d9bce9d9 j_mayer
#define GEN_INT_ARITH2_64(name, opc1, opc2, opc3, type)                       \
553 d9bce9d9 j_mayer
__GEN_INT_ARITH2_64(name, opc1, opc2, opc3, 0x00000000, type)                 \
554 d9bce9d9 j_mayer
__GEN_INT_ARITH2_O_64(name##o, opc1, opc2, opc3 | 0x10, 0x00000000, type)
555 79aceca5 bellard
556 79aceca5 bellard
/* Two operands arithmetic functions with no overflow allowed */
557 d9bce9d9 j_mayer
#define GEN_INT_ARITHN_64(name, opc1, opc2, opc3, type)                       \
558 d9bce9d9 j_mayer
__GEN_INT_ARITH2_64(name, opc1, opc2, opc3, 0x00000400, type)
559 79aceca5 bellard
560 79aceca5 bellard
/* One operand arithmetic functions */
561 d9bce9d9 j_mayer
#define GEN_INT_ARITH1_64(name, opc1, opc2, opc3, type)                       \
562 d9bce9d9 j_mayer
__GEN_INT_ARITH1_64(name, opc1, opc2, opc3, type)                             \
563 d9bce9d9 j_mayer
__GEN_INT_ARITH1_O_64(name##o, opc1, opc2, opc3 | 0x10, type)
564 d9bce9d9 j_mayer
#else
565 d9bce9d9 j_mayer
#define GEN_INT_ARITH2_64 GEN_INT_ARITH2
566 d9bce9d9 j_mayer
#define GEN_INT_ARITHN_64 GEN_INT_ARITHN
567 d9bce9d9 j_mayer
#define GEN_INT_ARITH1_64 GEN_INT_ARITH1
568 d9bce9d9 j_mayer
#endif
569 79aceca5 bellard
570 79aceca5 bellard
/* add    add.    addo    addo.    */
571 d9bce9d9 j_mayer
static inline void gen_op_addo (void)
572 d9bce9d9 j_mayer
{
573 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
574 d9bce9d9 j_mayer
    gen_op_add();
575 d9bce9d9 j_mayer
    gen_op_check_addo();
576 d9bce9d9 j_mayer
}
577 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
578 d9bce9d9 j_mayer
#define gen_op_add_64 gen_op_add
579 d9bce9d9 j_mayer
static inline void gen_op_addo_64 (void)
580 d9bce9d9 j_mayer
{
581 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
582 d9bce9d9 j_mayer
    gen_op_add();
583 d9bce9d9 j_mayer
    gen_op_check_addo_64();
584 d9bce9d9 j_mayer
}
585 d9bce9d9 j_mayer
#endif
586 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (add,    0x1F, 0x0A, 0x08, PPC_INTEGER);
587 79aceca5 bellard
/* addc   addc.   addco   addco.   */
588 d9bce9d9 j_mayer
static inline void gen_op_addc (void)
589 d9bce9d9 j_mayer
{
590 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
591 d9bce9d9 j_mayer
    gen_op_add();
592 d9bce9d9 j_mayer
    gen_op_check_addc();
593 d9bce9d9 j_mayer
}
594 d9bce9d9 j_mayer
static inline void gen_op_addco (void)
595 d9bce9d9 j_mayer
{
596 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
597 d9bce9d9 j_mayer
    gen_op_add();
598 d9bce9d9 j_mayer
    gen_op_check_addc();
599 d9bce9d9 j_mayer
    gen_op_check_addo();
600 d9bce9d9 j_mayer
}
601 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
602 d9bce9d9 j_mayer
static inline void gen_op_addc_64 (void)
603 d9bce9d9 j_mayer
{
604 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
605 d9bce9d9 j_mayer
    gen_op_add();
606 d9bce9d9 j_mayer
    gen_op_check_addc_64();
607 d9bce9d9 j_mayer
}
608 d9bce9d9 j_mayer
static inline void gen_op_addco_64 (void)
609 d9bce9d9 j_mayer
{
610 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
611 d9bce9d9 j_mayer
    gen_op_add();
612 d9bce9d9 j_mayer
    gen_op_check_addc_64();
613 d9bce9d9 j_mayer
    gen_op_check_addo_64();
614 d9bce9d9 j_mayer
}
615 d9bce9d9 j_mayer
#endif
616 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (addc,   0x1F, 0x0A, 0x00, PPC_INTEGER);
617 79aceca5 bellard
/* adde   adde.   addeo   addeo.   */
618 d9bce9d9 j_mayer
static inline void gen_op_addeo (void)
619 d9bce9d9 j_mayer
{
620 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
621 d9bce9d9 j_mayer
    gen_op_adde();
622 d9bce9d9 j_mayer
    gen_op_check_addo();
623 d9bce9d9 j_mayer
}
624 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
625 d9bce9d9 j_mayer
static inline void gen_op_addeo_64 (void)
626 d9bce9d9 j_mayer
{
627 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
628 d9bce9d9 j_mayer
    gen_op_adde_64();
629 d9bce9d9 j_mayer
    gen_op_check_addo_64();
630 d9bce9d9 j_mayer
}
631 d9bce9d9 j_mayer
#endif
632 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (adde,   0x1F, 0x0A, 0x04, PPC_INTEGER);
633 79aceca5 bellard
/* addme  addme.  addmeo  addmeo.  */
634 d9bce9d9 j_mayer
static inline void gen_op_addme (void)
635 d9bce9d9 j_mayer
{
636 d9bce9d9 j_mayer
    gen_op_move_T1_T0();
637 d9bce9d9 j_mayer
    gen_op_add_me();
638 d9bce9d9 j_mayer
}
639 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
640 d9bce9d9 j_mayer
static inline void gen_op_addme_64 (void)
641 d9bce9d9 j_mayer
{
642 d9bce9d9 j_mayer
    gen_op_move_T1_T0();
643 d9bce9d9 j_mayer
    gen_op_add_me_64();
644 d9bce9d9 j_mayer
}
645 d9bce9d9 j_mayer
#endif
646 d9bce9d9 j_mayer
GEN_INT_ARITH1_64 (addme,  0x1F, 0x0A, 0x07, PPC_INTEGER);
647 79aceca5 bellard
/* addze  addze.  addzeo  addzeo.  */
648 d9bce9d9 j_mayer
static inline void gen_op_addze (void)
649 d9bce9d9 j_mayer
{
650 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
651 d9bce9d9 j_mayer
    gen_op_add_ze();
652 d9bce9d9 j_mayer
    gen_op_check_addc();
653 d9bce9d9 j_mayer
}
654 d9bce9d9 j_mayer
static inline void gen_op_addzeo (void)
655 d9bce9d9 j_mayer
{
656 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
657 d9bce9d9 j_mayer
    gen_op_add_ze();
658 d9bce9d9 j_mayer
    gen_op_check_addc();
659 d9bce9d9 j_mayer
    gen_op_check_addo();
660 d9bce9d9 j_mayer
}
661 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
662 d9bce9d9 j_mayer
static inline void gen_op_addze_64 (void)
663 d9bce9d9 j_mayer
{
664 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
665 d9bce9d9 j_mayer
    gen_op_add_ze();
666 d9bce9d9 j_mayer
    gen_op_check_addc_64();
667 d9bce9d9 j_mayer
}
668 d9bce9d9 j_mayer
static inline void gen_op_addzeo_64 (void)
669 d9bce9d9 j_mayer
{
670 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
671 d9bce9d9 j_mayer
    gen_op_add_ze();
672 d9bce9d9 j_mayer
    gen_op_check_addc_64();
673 d9bce9d9 j_mayer
    gen_op_check_addo_64();
674 d9bce9d9 j_mayer
}
675 d9bce9d9 j_mayer
#endif
676 d9bce9d9 j_mayer
GEN_INT_ARITH1_64 (addze,  0x1F, 0x0A, 0x06, PPC_INTEGER);
677 79aceca5 bellard
/* divw   divw.   divwo   divwo.   */
678 d9bce9d9 j_mayer
GEN_INT_ARITH2 (divw,   0x1F, 0x0B, 0x0F, PPC_INTEGER);
679 79aceca5 bellard
/* divwu  divwu.  divwuo  divwuo.  */
680 d9bce9d9 j_mayer
GEN_INT_ARITH2 (divwu,  0x1F, 0x0B, 0x0E, PPC_INTEGER);
681 79aceca5 bellard
/* mulhw  mulhw.                   */
682 d9bce9d9 j_mayer
GEN_INT_ARITHN (mulhw,  0x1F, 0x0B, 0x02, PPC_INTEGER);
683 79aceca5 bellard
/* mulhwu mulhwu.                  */
684 d9bce9d9 j_mayer
GEN_INT_ARITHN (mulhwu, 0x1F, 0x0B, 0x00, PPC_INTEGER);
685 79aceca5 bellard
/* mullw  mullw.  mullwo  mullwo.  */
686 d9bce9d9 j_mayer
GEN_INT_ARITH2 (mullw,  0x1F, 0x0B, 0x07, PPC_INTEGER);
687 79aceca5 bellard
/* neg    neg.    nego    nego.    */
688 d9bce9d9 j_mayer
GEN_INT_ARITH1_64 (neg,    0x1F, 0x08, 0x03, PPC_INTEGER);
689 79aceca5 bellard
/* subf   subf.   subfo   subfo.   */
690 d9bce9d9 j_mayer
static inline void gen_op_subfo (void)
691 d9bce9d9 j_mayer
{
692 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
693 d9bce9d9 j_mayer
    gen_op_subf();
694 d9bce9d9 j_mayer
    gen_op_check_subfo();
695 d9bce9d9 j_mayer
}
696 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
697 d9bce9d9 j_mayer
#define gen_op_subf_64 gen_op_subf
698 d9bce9d9 j_mayer
static inline void gen_op_subfo_64 (void)
699 d9bce9d9 j_mayer
{
700 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
701 d9bce9d9 j_mayer
    gen_op_subf();
702 d9bce9d9 j_mayer
    gen_op_check_subfo_64();
703 d9bce9d9 j_mayer
}
704 d9bce9d9 j_mayer
#endif
705 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (subf,   0x1F, 0x08, 0x01, PPC_INTEGER);
706 79aceca5 bellard
/* subfc  subfc.  subfco  subfco.  */
707 d9bce9d9 j_mayer
static inline void gen_op_subfc (void)
708 d9bce9d9 j_mayer
{
709 d9bce9d9 j_mayer
    gen_op_subf();
710 d9bce9d9 j_mayer
    gen_op_check_subfc();
711 d9bce9d9 j_mayer
}
712 d9bce9d9 j_mayer
static inline void gen_op_subfco (void)
713 d9bce9d9 j_mayer
{
714 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
715 d9bce9d9 j_mayer
    gen_op_subf();
716 d9bce9d9 j_mayer
    gen_op_check_subfc();
717 d9bce9d9 j_mayer
    gen_op_check_subfo();
718 d9bce9d9 j_mayer
}
719 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
720 d9bce9d9 j_mayer
static inline void gen_op_subfc_64 (void)
721 d9bce9d9 j_mayer
{
722 d9bce9d9 j_mayer
    gen_op_subf();
723 d9bce9d9 j_mayer
    gen_op_check_subfc_64();
724 d9bce9d9 j_mayer
}
725 d9bce9d9 j_mayer
static inline void gen_op_subfco_64 (void)
726 d9bce9d9 j_mayer
{
727 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
728 d9bce9d9 j_mayer
    gen_op_subf();
729 d9bce9d9 j_mayer
    gen_op_check_subfc_64();
730 d9bce9d9 j_mayer
    gen_op_check_subfo_64();
731 d9bce9d9 j_mayer
}
732 d9bce9d9 j_mayer
#endif
733 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (subfc,  0x1F, 0x08, 0x00, PPC_INTEGER);
734 79aceca5 bellard
/* subfe  subfe.  subfeo  subfeo.  */
735 d9bce9d9 j_mayer
static inline void gen_op_subfeo (void)
736 d9bce9d9 j_mayer
{
737 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
738 d9bce9d9 j_mayer
    gen_op_subfe();
739 d9bce9d9 j_mayer
    gen_op_check_subfo();
740 d9bce9d9 j_mayer
}
741 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
742 d9bce9d9 j_mayer
#define gen_op_subfe_64 gen_op_subfe
743 d9bce9d9 j_mayer
static inline void gen_op_subfeo_64 (void)
744 d9bce9d9 j_mayer
{
745 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
746 d9bce9d9 j_mayer
    gen_op_subfe_64();
747 d9bce9d9 j_mayer
    gen_op_check_subfo_64();
748 d9bce9d9 j_mayer
}
749 d9bce9d9 j_mayer
#endif
750 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (subfe,  0x1F, 0x08, 0x04, PPC_INTEGER);
751 79aceca5 bellard
/* subfme subfme. subfmeo subfmeo. */
752 d9bce9d9 j_mayer
GEN_INT_ARITH1_64 (subfme, 0x1F, 0x08, 0x07, PPC_INTEGER);
753 79aceca5 bellard
/* subfze subfze. subfzeo subfzeo. */
754 d9bce9d9 j_mayer
GEN_INT_ARITH1_64 (subfze, 0x1F, 0x08, 0x06, PPC_INTEGER);
755 79aceca5 bellard
/* addi */
756 79aceca5 bellard
GEN_HANDLER(addi, 0x0E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
757 79aceca5 bellard
{
758 76a66253 j_mayer
    target_long simm = SIMM(ctx->opcode);
759 79aceca5 bellard
760 79aceca5 bellard
    if (rA(ctx->opcode) == 0) {
761 76a66253 j_mayer
        /* li case */
762 d9bce9d9 j_mayer
        gen_set_T0(simm);
763 79aceca5 bellard
    } else {
764 79aceca5 bellard
        gen_op_load_gpr_T0(rA(ctx->opcode));
765 76a66253 j_mayer
        if (likely(simm != 0))
766 76a66253 j_mayer
            gen_op_addi(simm);
767 79aceca5 bellard
    }
768 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
769 79aceca5 bellard
}
770 79aceca5 bellard
/* addic */
771 79aceca5 bellard
GEN_HANDLER(addic, 0x0C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
772 79aceca5 bellard
{
773 76a66253 j_mayer
    target_long simm = SIMM(ctx->opcode);
774 76a66253 j_mayer
775 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
776 d9bce9d9 j_mayer
    if (likely(simm != 0)) {
777 d9bce9d9 j_mayer
        gen_op_move_T2_T0();
778 d9bce9d9 j_mayer
        gen_op_addi(simm);
779 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
780 d9bce9d9 j_mayer
        if (ctx->sf_mode)
781 d9bce9d9 j_mayer
            gen_op_check_addc_64();
782 d9bce9d9 j_mayer
        else
783 d9bce9d9 j_mayer
#endif
784 d9bce9d9 j_mayer
            gen_op_check_addc();
785 e864cabd j_mayer
    } else {
786 e864cabd j_mayer
        gen_op_clear_xer_ca();
787 d9bce9d9 j_mayer
    }
788 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
789 79aceca5 bellard
}
790 79aceca5 bellard
/* addic. */
791 79aceca5 bellard
GEN_HANDLER(addic_, 0x0D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
792 79aceca5 bellard
{
793 76a66253 j_mayer
    target_long simm = SIMM(ctx->opcode);
794 76a66253 j_mayer
795 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
796 d9bce9d9 j_mayer
    if (likely(simm != 0)) {
797 d9bce9d9 j_mayer
        gen_op_move_T2_T0();
798 d9bce9d9 j_mayer
        gen_op_addi(simm);
799 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
800 d9bce9d9 j_mayer
        if (ctx->sf_mode)
801 d9bce9d9 j_mayer
            gen_op_check_addc_64();
802 d9bce9d9 j_mayer
        else
803 d9bce9d9 j_mayer
#endif
804 d9bce9d9 j_mayer
            gen_op_check_addc();
805 d9bce9d9 j_mayer
    }
806 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
807 76a66253 j_mayer
    gen_set_Rc0(ctx);
808 79aceca5 bellard
}
809 79aceca5 bellard
/* addis */
810 79aceca5 bellard
GEN_HANDLER(addis, 0x0F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
811 79aceca5 bellard
{
812 76a66253 j_mayer
    target_long simm = SIMM(ctx->opcode);
813 79aceca5 bellard
814 79aceca5 bellard
    if (rA(ctx->opcode) == 0) {
815 76a66253 j_mayer
        /* lis case */
816 d9bce9d9 j_mayer
        gen_set_T0(simm << 16);
817 79aceca5 bellard
    } else {
818 79aceca5 bellard
        gen_op_load_gpr_T0(rA(ctx->opcode));
819 76a66253 j_mayer
        if (likely(simm != 0))
820 76a66253 j_mayer
            gen_op_addi(simm << 16);
821 79aceca5 bellard
    }
822 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
823 79aceca5 bellard
}
824 79aceca5 bellard
/* mulli */
825 79aceca5 bellard
GEN_HANDLER(mulli, 0x07, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
826 79aceca5 bellard
{
827 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
828 79aceca5 bellard
    gen_op_mulli(SIMM(ctx->opcode));
829 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
830 79aceca5 bellard
}
831 79aceca5 bellard
/* subfic */
832 79aceca5 bellard
GEN_HANDLER(subfic, 0x08, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
833 79aceca5 bellard
{
834 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
835 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
836 d9bce9d9 j_mayer
    if (ctx->sf_mode)
837 d9bce9d9 j_mayer
        gen_op_subfic_64(SIMM(ctx->opcode));
838 d9bce9d9 j_mayer
    else
839 d9bce9d9 j_mayer
#endif
840 d9bce9d9 j_mayer
        gen_op_subfic(SIMM(ctx->opcode));
841 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
842 79aceca5 bellard
}
843 79aceca5 bellard
844 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
845 d9bce9d9 j_mayer
/* mulhd  mulhd.                   */
846 d9bce9d9 j_mayer
GEN_INT_ARITHN (mulhd,  0x1F, 0x09, 0x02, PPC_INTEGER);
847 d9bce9d9 j_mayer
/* mulhdu mulhdu.                  */
848 d9bce9d9 j_mayer
GEN_INT_ARITHN (mulhdu, 0x1F, 0x09, 0x00, PPC_INTEGER);
849 d9bce9d9 j_mayer
/* mulld  mulld.  mulldo  mulldo.  */
850 d9bce9d9 j_mayer
GEN_INT_ARITH2 (mulld,  0x1F, 0x09, 0x07, PPC_INTEGER);
851 d9bce9d9 j_mayer
/* divd   divd.   divdo   divdo.   */
852 d9bce9d9 j_mayer
GEN_INT_ARITH2 (divd,   0x1F, 0x09, 0x0F, PPC_INTEGER);
853 d9bce9d9 j_mayer
/* divdu  divdu.  divduo  divduo.  */
854 d9bce9d9 j_mayer
GEN_INT_ARITH2 (divdu,  0x1F, 0x09, 0x0E, PPC_INTEGER);
855 d9bce9d9 j_mayer
#endif
856 d9bce9d9 j_mayer
857 79aceca5 bellard
/***                           Integer comparison                          ***/
858 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
859 d9bce9d9 j_mayer
#define GEN_CMP(name, opc, type)                                              \
860 d9bce9d9 j_mayer
GEN_HANDLER(name, 0x1F, 0x00, opc, 0x00400000, type)                          \
861 d9bce9d9 j_mayer
{                                                                             \
862 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
863 d9bce9d9 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));                                      \
864 d9bce9d9 j_mayer
    if (ctx->sf_mode)                                                         \
865 d9bce9d9 j_mayer
        gen_op_##name##_64();                                                 \
866 d9bce9d9 j_mayer
    else                                                                      \
867 d9bce9d9 j_mayer
        gen_op_##name();                                                      \
868 d9bce9d9 j_mayer
    gen_op_store_T0_crf(crfD(ctx->opcode));                                   \
869 d9bce9d9 j_mayer
}
870 d9bce9d9 j_mayer
#else
871 d9bce9d9 j_mayer
#define GEN_CMP(name, opc, type)                                              \
872 d9bce9d9 j_mayer
GEN_HANDLER(name, 0x1F, 0x00, opc, 0x00400000, type)                          \
873 79aceca5 bellard
{                                                                             \
874 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
875 79aceca5 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));                                      \
876 79aceca5 bellard
    gen_op_##name();                                                          \
877 79aceca5 bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));                                   \
878 79aceca5 bellard
}
879 d9bce9d9 j_mayer
#endif
880 79aceca5 bellard
881 79aceca5 bellard
/* cmp */
882 d9bce9d9 j_mayer
GEN_CMP(cmp, 0x00, PPC_INTEGER);
883 79aceca5 bellard
/* cmpi */
884 79aceca5 bellard
GEN_HANDLER(cmpi, 0x0B, 0xFF, 0xFF, 0x00400000, PPC_INTEGER)
885 79aceca5 bellard
{
886 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
887 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
888 d9bce9d9 j_mayer
    if (ctx->sf_mode)
889 d9bce9d9 j_mayer
        gen_op_cmpi_64(SIMM(ctx->opcode));
890 d9bce9d9 j_mayer
    else
891 d9bce9d9 j_mayer
#endif
892 d9bce9d9 j_mayer
        gen_op_cmpi(SIMM(ctx->opcode));
893 79aceca5 bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));
894 79aceca5 bellard
}
895 79aceca5 bellard
/* cmpl */
896 d9bce9d9 j_mayer
GEN_CMP(cmpl, 0x01, PPC_INTEGER);
897 79aceca5 bellard
/* cmpli */
898 79aceca5 bellard
GEN_HANDLER(cmpli, 0x0A, 0xFF, 0xFF, 0x00400000, PPC_INTEGER)
899 79aceca5 bellard
{
900 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
901 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
902 d9bce9d9 j_mayer
    if (ctx->sf_mode)
903 d9bce9d9 j_mayer
        gen_op_cmpli_64(UIMM(ctx->opcode));
904 d9bce9d9 j_mayer
    else
905 d9bce9d9 j_mayer
#endif
906 d9bce9d9 j_mayer
        gen_op_cmpli(UIMM(ctx->opcode));
907 79aceca5 bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));
908 79aceca5 bellard
}
909 79aceca5 bellard
910 d9bce9d9 j_mayer
/* isel (PowerPC 2.03 specification) */
911 d9bce9d9 j_mayer
GEN_HANDLER(isel, 0x1F, 0x0F, 0x00, 0x00000001, PPC_203)
912 d9bce9d9 j_mayer
{
913 d9bce9d9 j_mayer
    uint32_t bi = rC(ctx->opcode);
914 d9bce9d9 j_mayer
    uint32_t mask;
915 d9bce9d9 j_mayer
916 d9bce9d9 j_mayer
    if (rA(ctx->opcode) == 0) {
917 d9bce9d9 j_mayer
        gen_set_T0(0);
918 d9bce9d9 j_mayer
    } else {
919 d9bce9d9 j_mayer
        gen_op_load_gpr_T1(rA(ctx->opcode));
920 d9bce9d9 j_mayer
    }
921 d9bce9d9 j_mayer
    gen_op_load_gpr_T2(rB(ctx->opcode));
922 d9bce9d9 j_mayer
    mask = 1 << (3 - (bi & 0x03));
923 d9bce9d9 j_mayer
    gen_op_load_crf_T0(bi >> 2);
924 d9bce9d9 j_mayer
    gen_op_test_true(mask);
925 d9bce9d9 j_mayer
    gen_op_isel();
926 d9bce9d9 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
927 d9bce9d9 j_mayer
}
928 d9bce9d9 j_mayer
929 79aceca5 bellard
/***                            Integer logical                            ***/
930 d9bce9d9 j_mayer
#define __GEN_LOGICAL2(name, opc2, opc3, type)                                \
931 d9bce9d9 j_mayer
GEN_HANDLER(name, 0x1F, opc2, opc3, 0x00000000, type)                         \
932 79aceca5 bellard
{                                                                             \
933 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));                                      \
934 79aceca5 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));                                      \
935 79aceca5 bellard
    gen_op_##name();                                                          \
936 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
937 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
938 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
939 79aceca5 bellard
}
940 d9bce9d9 j_mayer
#define GEN_LOGICAL2(name, opc, type)                                         \
941 d9bce9d9 j_mayer
__GEN_LOGICAL2(name, 0x1C, opc, type)
942 79aceca5 bellard
943 d9bce9d9 j_mayer
#define GEN_LOGICAL1(name, opc, type)                                         \
944 d9bce9d9 j_mayer
GEN_HANDLER(name, 0x1F, 0x1A, opc, 0x00000000, type)                          \
945 79aceca5 bellard
{                                                                             \
946 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));                                      \
947 79aceca5 bellard
    gen_op_##name();                                                          \
948 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
949 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
950 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
951 79aceca5 bellard
}
952 79aceca5 bellard
953 79aceca5 bellard
/* and & and. */
954 d9bce9d9 j_mayer
GEN_LOGICAL2(and, 0x00, PPC_INTEGER);
955 79aceca5 bellard
/* andc & andc. */
956 d9bce9d9 j_mayer
GEN_LOGICAL2(andc, 0x01, PPC_INTEGER);
957 79aceca5 bellard
/* andi. */
958 79aceca5 bellard
GEN_HANDLER(andi_, 0x1C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
959 79aceca5 bellard
{
960 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
961 76a66253 j_mayer
    gen_op_andi_T0(UIMM(ctx->opcode));
962 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
963 76a66253 j_mayer
    gen_set_Rc0(ctx);
964 79aceca5 bellard
}
965 79aceca5 bellard
/* andis. */
966 79aceca5 bellard
GEN_HANDLER(andis_, 0x1D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
967 79aceca5 bellard
{
968 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
969 76a66253 j_mayer
    gen_op_andi_T0(UIMM(ctx->opcode) << 16);
970 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
971 76a66253 j_mayer
    gen_set_Rc0(ctx);
972 79aceca5 bellard
}
973 79aceca5 bellard
974 79aceca5 bellard
/* cntlzw */
975 d9bce9d9 j_mayer
GEN_LOGICAL1(cntlzw, 0x00, PPC_INTEGER);
976 79aceca5 bellard
/* eqv & eqv. */
977 d9bce9d9 j_mayer
GEN_LOGICAL2(eqv, 0x08, PPC_INTEGER);
978 79aceca5 bellard
/* extsb & extsb. */
979 d9bce9d9 j_mayer
GEN_LOGICAL1(extsb, 0x1D, PPC_INTEGER);
980 79aceca5 bellard
/* extsh & extsh. */
981 d9bce9d9 j_mayer
GEN_LOGICAL1(extsh, 0x1C, PPC_INTEGER);
982 79aceca5 bellard
/* nand & nand. */
983 d9bce9d9 j_mayer
GEN_LOGICAL2(nand, 0x0E, PPC_INTEGER);
984 79aceca5 bellard
/* nor & nor. */
985 d9bce9d9 j_mayer
GEN_LOGICAL2(nor, 0x03, PPC_INTEGER);
986 9a64fbe4 bellard
987 79aceca5 bellard
/* or & or. */
988 9a64fbe4 bellard
GEN_HANDLER(or, 0x1F, 0x1C, 0x0D, 0x00000000, PPC_INTEGER)
989 9a64fbe4 bellard
{
990 76a66253 j_mayer
    int rs, ra, rb;
991 76a66253 j_mayer
992 76a66253 j_mayer
    rs = rS(ctx->opcode);
993 76a66253 j_mayer
    ra = rA(ctx->opcode);
994 76a66253 j_mayer
    rb = rB(ctx->opcode);
995 76a66253 j_mayer
    /* Optimisation for mr. ri case */
996 76a66253 j_mayer
    if (rs != ra || rs != rb) {
997 76a66253 j_mayer
        gen_op_load_gpr_T0(rs);
998 76a66253 j_mayer
        if (rs != rb) {
999 76a66253 j_mayer
            gen_op_load_gpr_T1(rb);
1000 76a66253 j_mayer
            gen_op_or();
1001 76a66253 j_mayer
        }
1002 76a66253 j_mayer
        gen_op_store_T0_gpr(ra);
1003 76a66253 j_mayer
        if (unlikely(Rc(ctx->opcode) != 0))
1004 76a66253 j_mayer
            gen_set_Rc0(ctx);
1005 76a66253 j_mayer
    } else if (unlikely(Rc(ctx->opcode) != 0)) {
1006 76a66253 j_mayer
        gen_op_load_gpr_T0(rs);
1007 76a66253 j_mayer
        gen_set_Rc0(ctx);
1008 9a64fbe4 bellard
    }
1009 9a64fbe4 bellard
}
1010 9a64fbe4 bellard
1011 79aceca5 bellard
/* orc & orc. */
1012 d9bce9d9 j_mayer
GEN_LOGICAL2(orc, 0x0C, PPC_INTEGER);
1013 79aceca5 bellard
/* xor & xor. */
1014 9a64fbe4 bellard
GEN_HANDLER(xor, 0x1F, 0x1C, 0x09, 0x00000000, PPC_INTEGER)
1015 9a64fbe4 bellard
{
1016 9a64fbe4 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1017 9a64fbe4 bellard
    /* Optimisation for "set to zero" case */
1018 9a64fbe4 bellard
    if (rS(ctx->opcode) != rB(ctx->opcode)) {
1019 9a64fbe4 bellard
        gen_op_load_gpr_T1(rB(ctx->opcode));
1020 9a64fbe4 bellard
        gen_op_xor();
1021 9a64fbe4 bellard
    } else {
1022 76a66253 j_mayer
        gen_op_reset_T0();
1023 9a64fbe4 bellard
    }
1024 9a64fbe4 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1025 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1026 76a66253 j_mayer
        gen_set_Rc0(ctx);
1027 9a64fbe4 bellard
}
1028 79aceca5 bellard
/* ori */
1029 79aceca5 bellard
GEN_HANDLER(ori, 0x18, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1030 79aceca5 bellard
{
1031 76a66253 j_mayer
    target_ulong uimm = UIMM(ctx->opcode);
1032 79aceca5 bellard
1033 9a64fbe4 bellard
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1034 9a64fbe4 bellard
        /* NOP */
1035 76a66253 j_mayer
        /* XXX: should handle special NOPs for POWER series */
1036 9a64fbe4 bellard
        return;
1037 76a66253 j_mayer
    }
1038 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
1039 76a66253 j_mayer
    if (likely(uimm != 0))
1040 79aceca5 bellard
        gen_op_ori(uimm);
1041 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
1042 79aceca5 bellard
}
1043 79aceca5 bellard
/* oris */
1044 79aceca5 bellard
GEN_HANDLER(oris, 0x19, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1045 79aceca5 bellard
{
1046 76a66253 j_mayer
    target_ulong uimm = UIMM(ctx->opcode);
1047 79aceca5 bellard
1048 9a64fbe4 bellard
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1049 9a64fbe4 bellard
        /* NOP */
1050 9a64fbe4 bellard
        return;
1051 76a66253 j_mayer
    }
1052 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
1053 76a66253 j_mayer
    if (likely(uimm != 0))
1054 79aceca5 bellard
        gen_op_ori(uimm << 16);
1055 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
1056 79aceca5 bellard
}
1057 79aceca5 bellard
/* xori */
1058 79aceca5 bellard
GEN_HANDLER(xori, 0x1A, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1059 79aceca5 bellard
{
1060 76a66253 j_mayer
    target_ulong uimm = UIMM(ctx->opcode);
1061 9a64fbe4 bellard
1062 9a64fbe4 bellard
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1063 9a64fbe4 bellard
        /* NOP */
1064 9a64fbe4 bellard
        return;
1065 9a64fbe4 bellard
    }
1066 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1067 76a66253 j_mayer
    if (likely(uimm != 0))
1068 76a66253 j_mayer
        gen_op_xori(uimm);
1069 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1070 79aceca5 bellard
}
1071 79aceca5 bellard
1072 79aceca5 bellard
/* xoris */
1073 79aceca5 bellard
GEN_HANDLER(xoris, 0x1B, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1074 79aceca5 bellard
{
1075 76a66253 j_mayer
    target_ulong uimm = UIMM(ctx->opcode);
1076 9a64fbe4 bellard
1077 9a64fbe4 bellard
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1078 9a64fbe4 bellard
        /* NOP */
1079 9a64fbe4 bellard
        return;
1080 9a64fbe4 bellard
    }
1081 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1082 76a66253 j_mayer
    if (likely(uimm != 0))
1083 76a66253 j_mayer
        gen_op_xori(uimm << 16);
1084 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1085 79aceca5 bellard
}
1086 79aceca5 bellard
1087 d9bce9d9 j_mayer
/* popcntb : PowerPC 2.03 specification */
1088 d9bce9d9 j_mayer
GEN_HANDLER(popcntb, 0x1F, 0x03, 0x03, 0x0000F801, PPC_203)
1089 d9bce9d9 j_mayer
{
1090 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
1091 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1092 d9bce9d9 j_mayer
    if (ctx->sf_mode)
1093 d9bce9d9 j_mayer
        gen_op_popcntb_64();
1094 d9bce9d9 j_mayer
    else
1095 d9bce9d9 j_mayer
#endif
1096 d9bce9d9 j_mayer
        gen_op_popcntb();
1097 d9bce9d9 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
1098 d9bce9d9 j_mayer
}
1099 d9bce9d9 j_mayer
1100 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1101 d9bce9d9 j_mayer
/* extsw & extsw. */
1102 d9bce9d9 j_mayer
GEN_LOGICAL1(extsw, 0x1E, PPC_64B);
1103 d9bce9d9 j_mayer
/* cntlzd */
1104 d9bce9d9 j_mayer
GEN_LOGICAL1(cntlzd, 0x01, PPC_64B);
1105 d9bce9d9 j_mayer
#endif
1106 d9bce9d9 j_mayer
1107 79aceca5 bellard
/***                             Integer rotate                            ***/
1108 79aceca5 bellard
/* rlwimi & rlwimi. */
1109 79aceca5 bellard
GEN_HANDLER(rlwimi, 0x14, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1110 79aceca5 bellard
{
1111 76a66253 j_mayer
    target_ulong mask;
1112 76a66253 j_mayer
    uint32_t mb, me, sh;
1113 79aceca5 bellard
1114 79aceca5 bellard
    mb = MB(ctx->opcode);
1115 79aceca5 bellard
    me = ME(ctx->opcode);
1116 76a66253 j_mayer
    sh = SH(ctx->opcode);
1117 76a66253 j_mayer
    if (likely(sh == 0)) {
1118 76a66253 j_mayer
        if (likely(mb == 0 && me == 31)) {
1119 76a66253 j_mayer
            gen_op_load_gpr_T0(rS(ctx->opcode));
1120 76a66253 j_mayer
            goto do_store;
1121 76a66253 j_mayer
        } else if (likely(mb == 31 && me == 0)) {
1122 76a66253 j_mayer
            gen_op_load_gpr_T0(rA(ctx->opcode));
1123 76a66253 j_mayer
            goto do_store;
1124 76a66253 j_mayer
        }
1125 76a66253 j_mayer
        gen_op_load_gpr_T0(rS(ctx->opcode));
1126 76a66253 j_mayer
        gen_op_load_gpr_T1(rA(ctx->opcode));
1127 76a66253 j_mayer
        goto do_mask;
1128 76a66253 j_mayer
    }
1129 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1130 fb0eaffc bellard
    gen_op_load_gpr_T1(rA(ctx->opcode));
1131 76a66253 j_mayer
    gen_op_rotli32_T0(SH(ctx->opcode));
1132 76a66253 j_mayer
 do_mask:
1133 76a66253 j_mayer
#if defined(TARGET_PPC64)
1134 76a66253 j_mayer
    mb += 32;
1135 76a66253 j_mayer
    me += 32;
1136 76a66253 j_mayer
#endif
1137 76a66253 j_mayer
    mask = MASK(mb, me);
1138 76a66253 j_mayer
    gen_op_andi_T0(mask);
1139 76a66253 j_mayer
    gen_op_andi_T1(~mask);
1140 76a66253 j_mayer
    gen_op_or();
1141 76a66253 j_mayer
 do_store:
1142 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1143 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1144 76a66253 j_mayer
        gen_set_Rc0(ctx);
1145 79aceca5 bellard
}
1146 79aceca5 bellard
/* rlwinm & rlwinm. */
1147 79aceca5 bellard
GEN_HANDLER(rlwinm, 0x15, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1148 79aceca5 bellard
{
1149 79aceca5 bellard
    uint32_t mb, me, sh;
1150 5fafdf24 ths
   
1151 79aceca5 bellard
    sh = SH(ctx->opcode);
1152 79aceca5 bellard
    mb = MB(ctx->opcode);
1153 79aceca5 bellard
    me = ME(ctx->opcode);
1154 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1155 76a66253 j_mayer
    if (likely(sh == 0)) {
1156 76a66253 j_mayer
        goto do_mask;
1157 76a66253 j_mayer
    }
1158 76a66253 j_mayer
    if (likely(mb == 0)) {
1159 76a66253 j_mayer
        if (likely(me == 31)) {
1160 76a66253 j_mayer
            gen_op_rotli32_T0(sh);
1161 76a66253 j_mayer
            goto do_store;
1162 76a66253 j_mayer
        } else if (likely(me == (31 - sh))) {
1163 76a66253 j_mayer
            gen_op_sli_T0(sh);
1164 76a66253 j_mayer
            goto do_store;
1165 79aceca5 bellard
        }
1166 76a66253 j_mayer
    } else if (likely(me == 31)) {
1167 76a66253 j_mayer
        if (likely(sh == (32 - mb))) {
1168 76a66253 j_mayer
            gen_op_srli_T0(mb);
1169 76a66253 j_mayer
            goto do_store;
1170 79aceca5 bellard
        }
1171 79aceca5 bellard
    }
1172 76a66253 j_mayer
    gen_op_rotli32_T0(sh);
1173 76a66253 j_mayer
 do_mask:
1174 76a66253 j_mayer
#if defined(TARGET_PPC64)
1175 76a66253 j_mayer
    mb += 32;
1176 76a66253 j_mayer
    me += 32;
1177 76a66253 j_mayer
#endif
1178 76a66253 j_mayer
    gen_op_andi_T0(MASK(mb, me));
1179 76a66253 j_mayer
 do_store:
1180 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1181 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1182 76a66253 j_mayer
        gen_set_Rc0(ctx);
1183 79aceca5 bellard
}
1184 79aceca5 bellard
/* rlwnm & rlwnm. */
1185 79aceca5 bellard
GEN_HANDLER(rlwnm, 0x17, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1186 79aceca5 bellard
{
1187 79aceca5 bellard
    uint32_t mb, me;
1188 79aceca5 bellard
1189 79aceca5 bellard
    mb = MB(ctx->opcode);
1190 79aceca5 bellard
    me = ME(ctx->opcode);
1191 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1192 79aceca5 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));
1193 76a66253 j_mayer
    gen_op_rotl32_T0_T1();
1194 76a66253 j_mayer
    if (unlikely(mb != 0 || me != 31)) {
1195 76a66253 j_mayer
#if defined(TARGET_PPC64)
1196 76a66253 j_mayer
        mb += 32;
1197 76a66253 j_mayer
        me += 32;
1198 76a66253 j_mayer
#endif
1199 76a66253 j_mayer
        gen_op_andi_T0(MASK(mb, me));
1200 79aceca5 bellard
    }
1201 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1202 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1203 76a66253 j_mayer
        gen_set_Rc0(ctx);
1204 79aceca5 bellard
}
1205 79aceca5 bellard
1206 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1207 d9bce9d9 j_mayer
#define GEN_PPC64_R2(name, opc1, opc2)                                        \
1208 d9bce9d9 j_mayer
GEN_HANDLER(name##0, opc1, opc2, 0xFF, 0x00000000, PPC_64B)                   \
1209 d9bce9d9 j_mayer
{                                                                             \
1210 d9bce9d9 j_mayer
    gen_##name(ctx, 0);                                                       \
1211 d9bce9d9 j_mayer
}                                                                             \
1212 d9bce9d9 j_mayer
GEN_HANDLER(name##1, opc1, opc2 | 0x10, 0xFF, 0x00000000, PPC_64B)            \
1213 d9bce9d9 j_mayer
{                                                                             \
1214 d9bce9d9 j_mayer
    gen_##name(ctx, 1);                                                       \
1215 d9bce9d9 j_mayer
}
1216 d9bce9d9 j_mayer
#define GEN_PPC64_R4(name, opc1, opc2)                                        \
1217 d9bce9d9 j_mayer
GEN_HANDLER(name##0, opc1, opc2, 0xFF, 0x00000000, PPC_64B)                   \
1218 d9bce9d9 j_mayer
{                                                                             \
1219 d9bce9d9 j_mayer
    gen_##name(ctx, 0, 0);                                                    \
1220 d9bce9d9 j_mayer
}                                                                             \
1221 d9bce9d9 j_mayer
GEN_HANDLER(name##1, opc1, opc2 | 0x01, 0xFF, 0x00000000, PPC_64B)            \
1222 d9bce9d9 j_mayer
{                                                                             \
1223 d9bce9d9 j_mayer
    gen_##name(ctx, 0, 1);                                                    \
1224 d9bce9d9 j_mayer
}                                                                             \
1225 d9bce9d9 j_mayer
GEN_HANDLER(name##2, opc1, opc2 | 0x10, 0xFF, 0x00000000, PPC_64B)            \
1226 d9bce9d9 j_mayer
{                                                                             \
1227 d9bce9d9 j_mayer
    gen_##name(ctx, 1, 0);                                                    \
1228 d9bce9d9 j_mayer
}                                                                             \
1229 d9bce9d9 j_mayer
GEN_HANDLER(name##3, opc1, opc2 | 0x11, 0xFF, 0x00000000, PPC_64B)            \
1230 d9bce9d9 j_mayer
{                                                                             \
1231 d9bce9d9 j_mayer
    gen_##name(ctx, 1, 1);                                                    \
1232 d9bce9d9 j_mayer
}
1233 51789c41 j_mayer
1234 51789c41 j_mayer
static inline void gen_rldinm (DisasContext *ctx, uint32_t mb, uint32_t me,
1235 51789c41 j_mayer
                               uint32_t sh)
1236 51789c41 j_mayer
{
1237 51789c41 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
1238 51789c41 j_mayer
    if (likely(sh == 0)) {
1239 51789c41 j_mayer
        goto do_mask;
1240 51789c41 j_mayer
    }
1241 51789c41 j_mayer
    if (likely(mb == 0)) {
1242 51789c41 j_mayer
        if (likely(me == 63)) {
1243 51789c41 j_mayer
            gen_op_rotli32_T0(sh);
1244 51789c41 j_mayer
            goto do_store;
1245 51789c41 j_mayer
        } else if (likely(me == (63 - sh))) {
1246 51789c41 j_mayer
            gen_op_sli_T0(sh);
1247 51789c41 j_mayer
            goto do_store;
1248 51789c41 j_mayer
        }
1249 51789c41 j_mayer
    } else if (likely(me == 63)) {
1250 51789c41 j_mayer
        if (likely(sh == (64 - mb))) {
1251 51789c41 j_mayer
            gen_op_srli_T0(mb);
1252 51789c41 j_mayer
            goto do_store;
1253 51789c41 j_mayer
        }
1254 51789c41 j_mayer
    }
1255 51789c41 j_mayer
    gen_op_rotli64_T0(sh);
1256 51789c41 j_mayer
 do_mask:
1257 51789c41 j_mayer
    gen_op_andi_T0(MASK(mb, me));
1258 51789c41 j_mayer
 do_store:
1259 51789c41 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
1260 51789c41 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1261 51789c41 j_mayer
        gen_set_Rc0(ctx);
1262 51789c41 j_mayer
}
1263 d9bce9d9 j_mayer
/* rldicl - rldicl. */
1264 d9bce9d9 j_mayer
static inline void gen_rldicl (DisasContext *ctx, int mbn, int shn)
1265 d9bce9d9 j_mayer
{
1266 51789c41 j_mayer
    uint32_t sh, mb;
1267 d9bce9d9 j_mayer
1268 9d53c753 j_mayer
    sh = SH(ctx->opcode) | (shn << 5);
1269 9d53c753 j_mayer
    mb = MB(ctx->opcode) | (mbn << 5);
1270 51789c41 j_mayer
    gen_rldinm(ctx, mb, 63, sh);
1271 d9bce9d9 j_mayer
}
1272 51789c41 j_mayer
GEN_PPC64_R4(rldicl, 0x1E, 0x00);
1273 d9bce9d9 j_mayer
/* rldicr - rldicr. */
1274 d9bce9d9 j_mayer
static inline void gen_rldicr (DisasContext *ctx, int men, int shn)
1275 d9bce9d9 j_mayer
{
1276 51789c41 j_mayer
    uint32_t sh, me;
1277 d9bce9d9 j_mayer
1278 9d53c753 j_mayer
    sh = SH(ctx->opcode) | (shn << 5);
1279 9d53c753 j_mayer
    me = MB(ctx->opcode) | (men << 5);
1280 51789c41 j_mayer
    gen_rldinm(ctx, 0, me, sh);
1281 d9bce9d9 j_mayer
}
1282 51789c41 j_mayer
GEN_PPC64_R4(rldicr, 0x1E, 0x02);
1283 d9bce9d9 j_mayer
/* rldic - rldic. */
1284 d9bce9d9 j_mayer
static inline void gen_rldic (DisasContext *ctx, int mbn, int shn)
1285 d9bce9d9 j_mayer
{
1286 51789c41 j_mayer
    uint32_t sh, mb;
1287 d9bce9d9 j_mayer
1288 9d53c753 j_mayer
    sh = SH(ctx->opcode) | (shn << 5);
1289 9d53c753 j_mayer
    mb = MB(ctx->opcode) | (mbn << 5);
1290 51789c41 j_mayer
    gen_rldinm(ctx, mb, 63 - sh, sh);
1291 51789c41 j_mayer
}
1292 51789c41 j_mayer
GEN_PPC64_R4(rldic, 0x1E, 0x04);
1293 51789c41 j_mayer
1294 51789c41 j_mayer
static inline void gen_rldnm (DisasContext *ctx, uint32_t mb, uint32_t me)
1295 51789c41 j_mayer
{
1296 51789c41 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
1297 51789c41 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
1298 51789c41 j_mayer
    gen_op_rotl64_T0_T1();
1299 51789c41 j_mayer
    if (unlikely(mb != 0 || me != 63)) {
1300 51789c41 j_mayer
        gen_op_andi_T0(MASK(mb, me));
1301 51789c41 j_mayer
    }
1302 51789c41 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
1303 51789c41 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1304 51789c41 j_mayer
        gen_set_Rc0(ctx);
1305 d9bce9d9 j_mayer
}
1306 51789c41 j_mayer
1307 d9bce9d9 j_mayer
/* rldcl - rldcl. */
1308 d9bce9d9 j_mayer
static inline void gen_rldcl (DisasContext *ctx, int mbn)
1309 d9bce9d9 j_mayer
{
1310 51789c41 j_mayer
    uint32_t mb;
1311 d9bce9d9 j_mayer
1312 9d53c753 j_mayer
    mb = MB(ctx->opcode) | (mbn << 5);
1313 51789c41 j_mayer
    gen_rldnm(ctx, mb, 63);
1314 d9bce9d9 j_mayer
}
1315 d9bce9d9 j_mayer
GEN_PPC64_R2(rldcl, 0x1E, 0x08)
1316 d9bce9d9 j_mayer
/* rldcr - rldcr. */
1317 d9bce9d9 j_mayer
static inline void gen_rldcr (DisasContext *ctx, int men)
1318 d9bce9d9 j_mayer
{
1319 51789c41 j_mayer
    uint32_t me;
1320 d9bce9d9 j_mayer
1321 9d53c753 j_mayer
    me = MB(ctx->opcode) | (men << 5);
1322 51789c41 j_mayer
    gen_rldnm(ctx, 0, me);
1323 d9bce9d9 j_mayer
}
1324 d9bce9d9 j_mayer
GEN_PPC64_R2(rldcr, 0x1E, 0x09)
1325 d9bce9d9 j_mayer
/* rldimi - rldimi. */
1326 d9bce9d9 j_mayer
static inline void gen_rldimi (DisasContext *ctx, int mbn, int shn)
1327 d9bce9d9 j_mayer
{
1328 51789c41 j_mayer
    uint64_t mask;
1329 51789c41 j_mayer
    uint32_t sh, mb;
1330 d9bce9d9 j_mayer
1331 9d53c753 j_mayer
    sh = SH(ctx->opcode) | (shn << 5);
1332 9d53c753 j_mayer
    mb = MB(ctx->opcode) | (mbn << 5);
1333 51789c41 j_mayer
    if (likely(sh == 0)) {
1334 51789c41 j_mayer
        if (likely(mb == 0)) {
1335 51789c41 j_mayer
            gen_op_load_gpr_T0(rS(ctx->opcode));
1336 51789c41 j_mayer
            goto do_store;
1337 51789c41 j_mayer
        } else if (likely(mb == 63)) {
1338 51789c41 j_mayer
            gen_op_load_gpr_T0(rA(ctx->opcode));
1339 51789c41 j_mayer
            goto do_store;
1340 51789c41 j_mayer
        }
1341 51789c41 j_mayer
        gen_op_load_gpr_T0(rS(ctx->opcode));
1342 51789c41 j_mayer
        gen_op_load_gpr_T1(rA(ctx->opcode));
1343 51789c41 j_mayer
        goto do_mask;
1344 51789c41 j_mayer
    }
1345 51789c41 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
1346 51789c41 j_mayer
    gen_op_load_gpr_T1(rA(ctx->opcode));
1347 51789c41 j_mayer
    gen_op_rotli64_T0(SH(ctx->opcode));
1348 51789c41 j_mayer
 do_mask:
1349 51789c41 j_mayer
    mask = MASK(mb, 63 - sh);
1350 51789c41 j_mayer
    gen_op_andi_T0(mask);
1351 51789c41 j_mayer
    gen_op_andi_T1(~mask);
1352 51789c41 j_mayer
    gen_op_or();
1353 51789c41 j_mayer
 do_store:
1354 51789c41 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
1355 51789c41 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1356 51789c41 j_mayer
        gen_set_Rc0(ctx);
1357 d9bce9d9 j_mayer
}
1358 d9bce9d9 j_mayer
GEN_PPC64_R4(rldimi, 0x1E, 0x06)
1359 d9bce9d9 j_mayer
#endif
1360 d9bce9d9 j_mayer
1361 79aceca5 bellard
/***                             Integer shift                             ***/
1362 79aceca5 bellard
/* slw & slw. */
1363 d9bce9d9 j_mayer
__GEN_LOGICAL2(slw, 0x18, 0x00, PPC_INTEGER);
1364 79aceca5 bellard
/* sraw & sraw. */
1365 d9bce9d9 j_mayer
__GEN_LOGICAL2(sraw, 0x18, 0x18, PPC_INTEGER);
1366 79aceca5 bellard
/* srawi & srawi. */
1367 79aceca5 bellard
GEN_HANDLER(srawi, 0x1F, 0x18, 0x19, 0x00000000, PPC_INTEGER)
1368 79aceca5 bellard
{
1369 d9bce9d9 j_mayer
    int mb, me;
1370 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1371 d9bce9d9 j_mayer
    if (SH(ctx->opcode) != 0) {
1372 d9bce9d9 j_mayer
        gen_op_move_T1_T0();
1373 d9bce9d9 j_mayer
        mb = 32 - SH(ctx->opcode);
1374 d9bce9d9 j_mayer
        me = 31;
1375 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1376 d9bce9d9 j_mayer
        mb += 32;
1377 d9bce9d9 j_mayer
        me += 32;
1378 d9bce9d9 j_mayer
#endif
1379 d9bce9d9 j_mayer
        gen_op_srawi(SH(ctx->opcode), MASK(mb, me));
1380 d9bce9d9 j_mayer
    }
1381 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1382 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1383 76a66253 j_mayer
        gen_set_Rc0(ctx);
1384 79aceca5 bellard
}
1385 79aceca5 bellard
/* srw & srw. */
1386 d9bce9d9 j_mayer
__GEN_LOGICAL2(srw, 0x18, 0x10, PPC_INTEGER);
1387 d9bce9d9 j_mayer
1388 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1389 d9bce9d9 j_mayer
/* sld & sld. */
1390 d9bce9d9 j_mayer
__GEN_LOGICAL2(sld, 0x1B, 0x00, PPC_64B);
1391 d9bce9d9 j_mayer
/* srad & srad. */
1392 d9bce9d9 j_mayer
__GEN_LOGICAL2(srad, 0x1A, 0x18, PPC_64B);
1393 d9bce9d9 j_mayer
/* sradi & sradi. */
1394 d9bce9d9 j_mayer
static inline void gen_sradi (DisasContext *ctx, int n)
1395 d9bce9d9 j_mayer
{
1396 d9bce9d9 j_mayer
    uint64_t mask;
1397 d9bce9d9 j_mayer
    int sh, mb, me;
1398 d9bce9d9 j_mayer
1399 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
1400 d9bce9d9 j_mayer
    sh = SH(ctx->opcode) + (n << 5);
1401 d9bce9d9 j_mayer
    if (sh != 0) {
1402 d9bce9d9 j_mayer
        gen_op_move_T1_T0();
1403 d9bce9d9 j_mayer
        mb = 64 - SH(ctx->opcode);
1404 d9bce9d9 j_mayer
        me = 63;
1405 d9bce9d9 j_mayer
        mask = MASK(mb, me);
1406 d9bce9d9 j_mayer
        gen_op_sradi(sh, mask >> 32, mask);
1407 d9bce9d9 j_mayer
    }
1408 d9bce9d9 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
1409 d9bce9d9 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1410 d9bce9d9 j_mayer
        gen_set_Rc0(ctx);
1411 d9bce9d9 j_mayer
}
1412 d9bce9d9 j_mayer
GEN_HANDLER(sradi0, 0x1F, 0x1A, 0x19, 0x00000000, PPC_64B)
1413 d9bce9d9 j_mayer
{
1414 d9bce9d9 j_mayer
    gen_sradi(ctx, 0);
1415 d9bce9d9 j_mayer
}
1416 d9bce9d9 j_mayer
GEN_HANDLER(sradi1, 0x1F, 0x1B, 0x19, 0x00000000, PPC_64B)
1417 d9bce9d9 j_mayer
{
1418 d9bce9d9 j_mayer
    gen_sradi(ctx, 1);
1419 d9bce9d9 j_mayer
}
1420 d9bce9d9 j_mayer
/* srd & srd. */
1421 d9bce9d9 j_mayer
__GEN_LOGICAL2(srd, 0x1B, 0x10, PPC_64B);
1422 d9bce9d9 j_mayer
#endif
1423 79aceca5 bellard
1424 79aceca5 bellard
/***                       Floating-Point arithmetic                       ***/
1425 4ecc3190 bellard
#define _GEN_FLOAT_ACB(name, op, op1, op2, isfloat)                           \
1426 9a64fbe4 bellard
GEN_HANDLER(f##name, op1, op2, 0xFF, 0x00000000, PPC_FLOAT)                   \
1427 9a64fbe4 bellard
{                                                                             \
1428 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
1429 3cc62370 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);                                         \
1430 3cc62370 bellard
        return;                                                               \
1431 3cc62370 bellard
    }                                                                         \
1432 9a64fbe4 bellard
    gen_op_reset_scrfx();                                                     \
1433 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rA(ctx->opcode));                                     \
1434 9a64fbe4 bellard
    gen_op_load_fpr_FT1(rC(ctx->opcode));                                     \
1435 9a64fbe4 bellard
    gen_op_load_fpr_FT2(rB(ctx->opcode));                                     \
1436 4ecc3190 bellard
    gen_op_f##op();                                                           \
1437 4ecc3190 bellard
    if (isfloat) {                                                            \
1438 4ecc3190 bellard
        gen_op_frsp();                                                        \
1439 4ecc3190 bellard
    }                                                                         \
1440 9a64fbe4 bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
1441 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1442 9a64fbe4 bellard
        gen_op_set_Rc1();                                                     \
1443 9a64fbe4 bellard
}
1444 9a64fbe4 bellard
1445 9a64fbe4 bellard
#define GEN_FLOAT_ACB(name, op2)                                              \
1446 4ecc3190 bellard
_GEN_FLOAT_ACB(name, name, 0x3F, op2, 0);                                     \
1447 4ecc3190 bellard
_GEN_FLOAT_ACB(name##s, name, 0x3B, op2, 1);
1448 9a64fbe4 bellard
1449 4ecc3190 bellard
#define _GEN_FLOAT_AB(name, op, op1, op2, inval, isfloat)                     \
1450 9a64fbe4 bellard
GEN_HANDLER(f##name, op1, op2, 0xFF, inval, PPC_FLOAT)                        \
1451 9a64fbe4 bellard
{                                                                             \
1452 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
1453 3cc62370 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);                                         \
1454 3cc62370 bellard
        return;                                                               \
1455 3cc62370 bellard
    }                                                                         \
1456 9a64fbe4 bellard
    gen_op_reset_scrfx();                                                     \
1457 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rA(ctx->opcode));                                     \
1458 9a64fbe4 bellard
    gen_op_load_fpr_FT1(rB(ctx->opcode));                                     \
1459 4ecc3190 bellard
    gen_op_f##op();                                                           \
1460 4ecc3190 bellard
    if (isfloat) {                                                            \
1461 4ecc3190 bellard
        gen_op_frsp();                                                        \
1462 4ecc3190 bellard
    }                                                                         \
1463 9a64fbe4 bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
1464 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1465 9a64fbe4 bellard
        gen_op_set_Rc1();                                                     \
1466 9a64fbe4 bellard
}
1467 9a64fbe4 bellard
#define GEN_FLOAT_AB(name, op2, inval)                                        \
1468 4ecc3190 bellard
_GEN_FLOAT_AB(name, name, 0x3F, op2, inval, 0);                               \
1469 4ecc3190 bellard
_GEN_FLOAT_AB(name##s, name, 0x3B, op2, inval, 1);
1470 9a64fbe4 bellard
1471 4ecc3190 bellard
#define _GEN_FLOAT_AC(name, op, op1, op2, inval, isfloat)                     \
1472 9a64fbe4 bellard
GEN_HANDLER(f##name, op1, op2, 0xFF, inval, PPC_FLOAT)                        \
1473 9a64fbe4 bellard
{                                                                             \
1474 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
1475 3cc62370 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);                                         \
1476 3cc62370 bellard
        return;                                                               \
1477 3cc62370 bellard
    }                                                                         \
1478 9a64fbe4 bellard
    gen_op_reset_scrfx();                                                     \
1479 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rA(ctx->opcode));                                     \
1480 9a64fbe4 bellard
    gen_op_load_fpr_FT1(rC(ctx->opcode));                                     \
1481 4ecc3190 bellard
    gen_op_f##op();                                                           \
1482 4ecc3190 bellard
    if (isfloat) {                                                            \
1483 4ecc3190 bellard
        gen_op_frsp();                                                        \
1484 4ecc3190 bellard
    }                                                                         \
1485 9a64fbe4 bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
1486 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1487 9a64fbe4 bellard
        gen_op_set_Rc1();                                                     \
1488 9a64fbe4 bellard
}
1489 9a64fbe4 bellard
#define GEN_FLOAT_AC(name, op2, inval)                                        \
1490 4ecc3190 bellard
_GEN_FLOAT_AC(name, name, 0x3F, op2, inval, 0);                               \
1491 4ecc3190 bellard
_GEN_FLOAT_AC(name##s, name, 0x3B, op2, inval, 1);
1492 9a64fbe4 bellard
1493 9a64fbe4 bellard
#define GEN_FLOAT_B(name, op2, op3)                                           \
1494 9a64fbe4 bellard
GEN_HANDLER(f##name, 0x3F, op2, op3, 0x001F0000, PPC_FLOAT)                   \
1495 9a64fbe4 bellard
{                                                                             \
1496 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
1497 3cc62370 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);                                         \
1498 3cc62370 bellard
        return;                                                               \
1499 3cc62370 bellard
    }                                                                         \
1500 9a64fbe4 bellard
    gen_op_reset_scrfx();                                                     \
1501 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rB(ctx->opcode));                                     \
1502 9a64fbe4 bellard
    gen_op_f##name();                                                         \
1503 9a64fbe4 bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
1504 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1505 9a64fbe4 bellard
        gen_op_set_Rc1();                                                     \
1506 79aceca5 bellard
}
1507 79aceca5 bellard
1508 4ecc3190 bellard
#define GEN_FLOAT_BS(name, op1, op2)                                          \
1509 4ecc3190 bellard
GEN_HANDLER(f##name, op1, op2, 0xFF, 0x001F07C0, PPC_FLOAT)                   \
1510 9a64fbe4 bellard
{                                                                             \
1511 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
1512 3cc62370 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);                                         \
1513 3cc62370 bellard
        return;                                                               \
1514 3cc62370 bellard
    }                                                                         \
1515 9a64fbe4 bellard
    gen_op_reset_scrfx();                                                     \
1516 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rB(ctx->opcode));                                     \
1517 9a64fbe4 bellard
    gen_op_f##name();                                                         \
1518 9a64fbe4 bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
1519 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1520 9a64fbe4 bellard
        gen_op_set_Rc1();                                                     \
1521 79aceca5 bellard
}
1522 79aceca5 bellard
1523 9a64fbe4 bellard
/* fadd - fadds */
1524 9a64fbe4 bellard
GEN_FLOAT_AB(add, 0x15, 0x000007C0);
1525 4ecc3190 bellard
/* fdiv - fdivs */
1526 9a64fbe4 bellard
GEN_FLOAT_AB(div, 0x12, 0x000007C0);
1527 4ecc3190 bellard
/* fmul - fmuls */
1528 9a64fbe4 bellard
GEN_FLOAT_AC(mul, 0x19, 0x0000F800);
1529 79aceca5 bellard
1530 76a66253 j_mayer
/* fres */ /* XXX: not in 601 */
1531 4ecc3190 bellard
GEN_FLOAT_BS(res, 0x3B, 0x18);
1532 79aceca5 bellard
1533 76a66253 j_mayer
/* frsqrte */ /* XXX: not in 601 */
1534 4ecc3190 bellard
GEN_FLOAT_BS(rsqrte, 0x3F, 0x1A);
1535 79aceca5 bellard
1536 76a66253 j_mayer
/* fsel */ /* XXX: not in 601 */
1537 4ecc3190 bellard
_GEN_FLOAT_ACB(sel, sel, 0x3F, 0x17, 0);
1538 4ecc3190 bellard
/* fsub - fsubs */
1539 9a64fbe4 bellard
GEN_FLOAT_AB(sub, 0x14, 0x000007C0);
1540 79aceca5 bellard
/* Optional: */
1541 79aceca5 bellard
/* fsqrt */
1542 c7d344af bellard
GEN_HANDLER(fsqrt, 0x3F, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_OPT)
1543 c7d344af bellard
{
1544 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1545 c7d344af bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);
1546 c7d344af bellard
        return;
1547 c7d344af bellard
    }
1548 c7d344af bellard
    gen_op_reset_scrfx();
1549 c7d344af bellard
    gen_op_load_fpr_FT0(rB(ctx->opcode));
1550 c7d344af bellard
    gen_op_fsqrt();
1551 c7d344af bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));
1552 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1553 c7d344af bellard
        gen_op_set_Rc1();
1554 c7d344af bellard
}
1555 79aceca5 bellard
1556 9a64fbe4 bellard
GEN_HANDLER(fsqrts, 0x3B, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_OPT)
1557 79aceca5 bellard
{
1558 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1559 3cc62370 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);
1560 3cc62370 bellard
        return;
1561 3cc62370 bellard
    }
1562 9a64fbe4 bellard
    gen_op_reset_scrfx();
1563 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rB(ctx->opcode));
1564 4ecc3190 bellard
    gen_op_fsqrt();
1565 4ecc3190 bellard
    gen_op_frsp();
1566 9a64fbe4 bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));
1567 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1568 9a64fbe4 bellard
        gen_op_set_Rc1();
1569 79aceca5 bellard
}
1570 79aceca5 bellard
1571 79aceca5 bellard
/***                     Floating-Point multiply-and-add                   ***/
1572 4ecc3190 bellard
/* fmadd - fmadds */
1573 9a64fbe4 bellard
GEN_FLOAT_ACB(madd, 0x1D);
1574 4ecc3190 bellard
/* fmsub - fmsubs */
1575 9a64fbe4 bellard
GEN_FLOAT_ACB(msub, 0x1C);
1576 4ecc3190 bellard
/* fnmadd - fnmadds */
1577 9a64fbe4 bellard
GEN_FLOAT_ACB(nmadd, 0x1F);
1578 4ecc3190 bellard
/* fnmsub - fnmsubs */
1579 9a64fbe4 bellard
GEN_FLOAT_ACB(nmsub, 0x1E);
1580 79aceca5 bellard
1581 79aceca5 bellard
/***                     Floating-Point round & convert                    ***/
1582 79aceca5 bellard
/* fctiw */
1583 9a64fbe4 bellard
GEN_FLOAT_B(ctiw, 0x0E, 0x00);
1584 79aceca5 bellard
/* fctiwz */
1585 9a64fbe4 bellard
GEN_FLOAT_B(ctiwz, 0x0F, 0x00);
1586 79aceca5 bellard
/* frsp */
1587 9a64fbe4 bellard
GEN_FLOAT_B(rsp, 0x0C, 0x00);
1588 426613db j_mayer
#if defined(TARGET_PPC64)
1589 426613db j_mayer
/* fcfid */
1590 426613db j_mayer
GEN_FLOAT_B(cfid, 0x0E, 0x1A);
1591 426613db j_mayer
/* fctid */
1592 426613db j_mayer
GEN_FLOAT_B(ctid, 0x0E, 0x19);
1593 426613db j_mayer
/* fctidz */
1594 426613db j_mayer
GEN_FLOAT_B(ctidz, 0x0F, 0x19);
1595 426613db j_mayer
#endif
1596 79aceca5 bellard
1597 79aceca5 bellard
/***                         Floating-Point compare                        ***/
1598 79aceca5 bellard
/* fcmpo */
1599 76a66253 j_mayer
GEN_HANDLER(fcmpo, 0x3F, 0x00, 0x01, 0x00600001, PPC_FLOAT)
1600 79aceca5 bellard
{
1601 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1602 3cc62370 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);
1603 3cc62370 bellard
        return;
1604 3cc62370 bellard
    }
1605 9a64fbe4 bellard
    gen_op_reset_scrfx();
1606 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rA(ctx->opcode));
1607 9a64fbe4 bellard
    gen_op_load_fpr_FT1(rB(ctx->opcode));
1608 9a64fbe4 bellard
    gen_op_fcmpo();
1609 9a64fbe4 bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));
1610 79aceca5 bellard
}
1611 79aceca5 bellard
1612 79aceca5 bellard
/* fcmpu */
1613 76a66253 j_mayer
GEN_HANDLER(fcmpu, 0x3F, 0x00, 0x00, 0x00600001, PPC_FLOAT)
1614 79aceca5 bellard
{
1615 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1616 3cc62370 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);
1617 3cc62370 bellard
        return;
1618 3cc62370 bellard
    }
1619 9a64fbe4 bellard
    gen_op_reset_scrfx();
1620 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rA(ctx->opcode));
1621 9a64fbe4 bellard
    gen_op_load_fpr_FT1(rB(ctx->opcode));
1622 9a64fbe4 bellard
    gen_op_fcmpu();
1623 9a64fbe4 bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));
1624 79aceca5 bellard
}
1625 79aceca5 bellard
1626 9a64fbe4 bellard
/***                         Floating-point move                           ***/
1627 9a64fbe4 bellard
/* fabs */
1628 9a64fbe4 bellard
GEN_FLOAT_B(abs, 0x08, 0x08);
1629 9a64fbe4 bellard
1630 9a64fbe4 bellard
/* fmr  - fmr. */
1631 9a64fbe4 bellard
GEN_HANDLER(fmr, 0x3F, 0x08, 0x02, 0x001F0000, PPC_FLOAT)
1632 9a64fbe4 bellard
{
1633 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1634 3cc62370 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);
1635 3cc62370 bellard
        return;
1636 3cc62370 bellard
    }
1637 9a64fbe4 bellard
    gen_op_reset_scrfx();
1638 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rB(ctx->opcode));
1639 9a64fbe4 bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));
1640 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1641 9a64fbe4 bellard
        gen_op_set_Rc1();
1642 9a64fbe4 bellard
}
1643 9a64fbe4 bellard
1644 9a64fbe4 bellard
/* fnabs */
1645 9a64fbe4 bellard
GEN_FLOAT_B(nabs, 0x08, 0x04);
1646 9a64fbe4 bellard
/* fneg */
1647 9a64fbe4 bellard
GEN_FLOAT_B(neg, 0x08, 0x01);
1648 9a64fbe4 bellard
1649 79aceca5 bellard
/***                  Floating-Point status & ctrl register                ***/
1650 79aceca5 bellard
/* mcrfs */
1651 79aceca5 bellard
GEN_HANDLER(mcrfs, 0x3F, 0x00, 0x02, 0x0063F801, PPC_FLOAT)
1652 79aceca5 bellard
{
1653 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1654 3cc62370 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);
1655 3cc62370 bellard
        return;
1656 3cc62370 bellard
    }
1657 fb0eaffc bellard
    gen_op_load_fpscr_T0(crfS(ctx->opcode));
1658 fb0eaffc bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));
1659 fb0eaffc bellard
    gen_op_clear_fpscr(crfS(ctx->opcode));
1660 79aceca5 bellard
}
1661 79aceca5 bellard
1662 79aceca5 bellard
/* mffs */
1663 79aceca5 bellard
GEN_HANDLER(mffs, 0x3F, 0x07, 0x12, 0x001FF800, PPC_FLOAT)
1664 79aceca5 bellard
{
1665 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1666 3cc62370 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);
1667 3cc62370 bellard
        return;
1668 3cc62370 bellard
    }
1669 28b6751f bellard
    gen_op_load_fpscr();
1670 fb0eaffc bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));
1671 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1672 fb0eaffc bellard
        gen_op_set_Rc1();
1673 79aceca5 bellard
}
1674 79aceca5 bellard
1675 79aceca5 bellard
/* mtfsb0 */
1676 79aceca5 bellard
GEN_HANDLER(mtfsb0, 0x3F, 0x06, 0x02, 0x001FF800, PPC_FLOAT)
1677 79aceca5 bellard
{
1678 fb0eaffc bellard
    uint8_t crb;
1679 5fafdf24 ths
   
1680 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1681 3cc62370 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);
1682 3cc62370 bellard
        return;
1683 3cc62370 bellard
    }
1684 fb0eaffc bellard
    crb = crbD(ctx->opcode) >> 2;
1685 fb0eaffc bellard
    gen_op_load_fpscr_T0(crb);
1686 76a66253 j_mayer
    gen_op_andi_T0(~(1 << (crbD(ctx->opcode) & 0x03)));
1687 fb0eaffc bellard
    gen_op_store_T0_fpscr(crb);
1688 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1689 fb0eaffc bellard
        gen_op_set_Rc1();
1690 79aceca5 bellard
}
1691 79aceca5 bellard
1692 79aceca5 bellard
/* mtfsb1 */
1693 79aceca5 bellard
GEN_HANDLER(mtfsb1, 0x3F, 0x06, 0x01, 0x001FF800, PPC_FLOAT)
1694 79aceca5 bellard
{
1695 fb0eaffc bellard
    uint8_t crb;
1696 5fafdf24 ths
   
1697 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1698 3cc62370 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);
1699 3cc62370 bellard
        return;
1700 3cc62370 bellard
    }
1701 fb0eaffc bellard
    crb = crbD(ctx->opcode) >> 2;
1702 fb0eaffc bellard
    gen_op_load_fpscr_T0(crb);
1703 fb0eaffc bellard
    gen_op_ori(1 << (crbD(ctx->opcode) & 0x03));
1704 fb0eaffc bellard
    gen_op_store_T0_fpscr(crb);
1705 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1706 fb0eaffc bellard
        gen_op_set_Rc1();
1707 79aceca5 bellard
}
1708 79aceca5 bellard
1709 79aceca5 bellard
/* mtfsf */
1710 79aceca5 bellard
GEN_HANDLER(mtfsf, 0x3F, 0x07, 0x16, 0x02010000, PPC_FLOAT)
1711 79aceca5 bellard
{
1712 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1713 3cc62370 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);
1714 3cc62370 bellard
        return;
1715 3cc62370 bellard
    }
1716 fb0eaffc bellard
    gen_op_load_fpr_FT0(rB(ctx->opcode));
1717 28b6751f bellard
    gen_op_store_fpscr(FM(ctx->opcode));
1718 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1719 fb0eaffc bellard
        gen_op_set_Rc1();
1720 79aceca5 bellard
}
1721 79aceca5 bellard
1722 79aceca5 bellard
/* mtfsfi */
1723 79aceca5 bellard
GEN_HANDLER(mtfsfi, 0x3F, 0x06, 0x04, 0x006f0800, PPC_FLOAT)
1724 79aceca5 bellard
{
1725 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1726 3cc62370 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);
1727 3cc62370 bellard
        return;
1728 3cc62370 bellard
    }
1729 fb0eaffc bellard
    gen_op_store_T0_fpscri(crbD(ctx->opcode) >> 2, FPIMM(ctx->opcode));
1730 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1731 fb0eaffc bellard
        gen_op_set_Rc1();
1732 79aceca5 bellard
}
1733 79aceca5 bellard
1734 76a66253 j_mayer
/***                           Addressing modes                            ***/
1735 76a66253 j_mayer
/* Register indirect with immediate index : EA = (rA|0) + SIMM */
1736 9d53c753 j_mayer
static inline void gen_addr_imm_index (DisasContext *ctx, int maskl)
1737 76a66253 j_mayer
{
1738 76a66253 j_mayer
    target_long simm = SIMM(ctx->opcode);
1739 76a66253 j_mayer
1740 9d53c753 j_mayer
    if (maskl)
1741 9d53c753 j_mayer
        simm &= ~0x03;
1742 76a66253 j_mayer
    if (rA(ctx->opcode) == 0) {
1743 d9bce9d9 j_mayer
        gen_set_T0(simm);
1744 76a66253 j_mayer
    } else {
1745 76a66253 j_mayer
        gen_op_load_gpr_T0(rA(ctx->opcode));
1746 76a66253 j_mayer
        if (likely(simm != 0))
1747 76a66253 j_mayer
            gen_op_addi(simm);
1748 76a66253 j_mayer
    }
1749 a496775f j_mayer
#ifdef DEBUG_MEMORY_ACCESSES
1750 a496775f j_mayer
    gen_op_print_mem_EA();
1751 a496775f j_mayer
#endif
1752 76a66253 j_mayer
}
1753 76a66253 j_mayer
1754 76a66253 j_mayer
static inline void gen_addr_reg_index (DisasContext *ctx)
1755 76a66253 j_mayer
{
1756 76a66253 j_mayer
    if (rA(ctx->opcode) == 0) {
1757 76a66253 j_mayer
        gen_op_load_gpr_T0(rB(ctx->opcode));
1758 76a66253 j_mayer
    } else {
1759 76a66253 j_mayer
        gen_op_load_gpr_T0(rA(ctx->opcode));
1760 76a66253 j_mayer
        gen_op_load_gpr_T1(rB(ctx->opcode));
1761 76a66253 j_mayer
        gen_op_add();
1762 76a66253 j_mayer
    }
1763 a496775f j_mayer
#ifdef DEBUG_MEMORY_ACCESSES
1764 a496775f j_mayer
    gen_op_print_mem_EA();
1765 a496775f j_mayer
#endif
1766 76a66253 j_mayer
}
1767 76a66253 j_mayer
1768 76a66253 j_mayer
static inline void gen_addr_register (DisasContext *ctx)
1769 76a66253 j_mayer
{
1770 76a66253 j_mayer
    if (rA(ctx->opcode) == 0) {
1771 76a66253 j_mayer
        gen_op_reset_T0();
1772 76a66253 j_mayer
    } else {
1773 76a66253 j_mayer
        gen_op_load_gpr_T0(rA(ctx->opcode));
1774 76a66253 j_mayer
    }
1775 a496775f j_mayer
#ifdef DEBUG_MEMORY_ACCESSES
1776 a496775f j_mayer
    gen_op_print_mem_EA();
1777 a496775f j_mayer
#endif
1778 76a66253 j_mayer
}
1779 76a66253 j_mayer
1780 79aceca5 bellard
/***                             Integer load                              ***/
1781 111bfab3 bellard
#define op_ldst(name)        (*gen_op_##name[ctx->mem_idx])()
1782 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
1783 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1784 111bfab3 bellard
#define OP_LD_TABLE(width)                                                    \
1785 111bfab3 bellard
static GenOpFunc *gen_op_l##width[] = {                                       \
1786 111bfab3 bellard
    &gen_op_l##width##_raw,                                                   \
1787 111bfab3 bellard
    &gen_op_l##width##_le_raw,                                                \
1788 d9bce9d9 j_mayer
    &gen_op_l##width##_64_raw,                                                \
1789 d9bce9d9 j_mayer
    &gen_op_l##width##_le_64_raw,                                             \
1790 111bfab3 bellard
};
1791 111bfab3 bellard
#define OP_ST_TABLE(width)                                                    \
1792 111bfab3 bellard
static GenOpFunc *gen_op_st##width[] = {                                      \
1793 111bfab3 bellard
    &gen_op_st##width##_raw,                                                  \
1794 111bfab3 bellard
    &gen_op_st##width##_le_raw,                                               \
1795 d9bce9d9 j_mayer
    &gen_op_st##width##_64_raw,                                               \
1796 d9bce9d9 j_mayer
    &gen_op_st##width##_le_64_raw,                                            \
1797 111bfab3 bellard
};
1798 111bfab3 bellard
/* Byte access routine are endian safe */
1799 d9bce9d9 j_mayer
#define gen_op_stb_le_64_raw gen_op_stb_64_raw
1800 d9bce9d9 j_mayer
#define gen_op_lbz_le_64_raw gen_op_lbz_64_raw
1801 d9bce9d9 j_mayer
#else
1802 d9bce9d9 j_mayer
#define OP_LD_TABLE(width)                                                    \
1803 d9bce9d9 j_mayer
static GenOpFunc *gen_op_l##width[] = {                                       \
1804 d9bce9d9 j_mayer
    &gen_op_l##width##_raw,                                                   \
1805 d9bce9d9 j_mayer
    &gen_op_l##width##_le_raw,                                                \
1806 d9bce9d9 j_mayer
};
1807 d9bce9d9 j_mayer
#define OP_ST_TABLE(width)                                                    \
1808 d9bce9d9 j_mayer
static GenOpFunc *gen_op_st##width[] = {                                      \
1809 d9bce9d9 j_mayer
    &gen_op_st##width##_raw,                                                  \
1810 d9bce9d9 j_mayer
    &gen_op_st##width##_le_raw,                                               \
1811 d9bce9d9 j_mayer
};
1812 d9bce9d9 j_mayer
#endif
1813 d9bce9d9 j_mayer
/* Byte access routine are endian safe */
1814 111bfab3 bellard
#define gen_op_stb_le_raw gen_op_stb_raw
1815 111bfab3 bellard
#define gen_op_lbz_le_raw gen_op_lbz_raw
1816 9a64fbe4 bellard
#else
1817 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1818 9a64fbe4 bellard
#define OP_LD_TABLE(width)                                                    \
1819 9a64fbe4 bellard
static GenOpFunc *gen_op_l##width[] = {                                       \
1820 9a64fbe4 bellard
    &gen_op_l##width##_user,                                                  \
1821 111bfab3 bellard
    &gen_op_l##width##_le_user,                                               \
1822 9a64fbe4 bellard
    &gen_op_l##width##_kernel,                                                \
1823 111bfab3 bellard
    &gen_op_l##width##_le_kernel,                                             \
1824 d9bce9d9 j_mayer
    &gen_op_l##width##_64_user,                                               \
1825 d9bce9d9 j_mayer
    &gen_op_l##width##_le_64_user,                                            \
1826 d9bce9d9 j_mayer
    &gen_op_l##width##_64_kernel,                                             \
1827 d9bce9d9 j_mayer
    &gen_op_l##width##_le_64_kernel,                                          \
1828 111bfab3 bellard
};
1829 9a64fbe4 bellard
#define OP_ST_TABLE(width)                                                    \
1830 9a64fbe4 bellard
static GenOpFunc *gen_op_st##width[] = {                                      \
1831 9a64fbe4 bellard
    &gen_op_st##width##_user,                                                 \
1832 111bfab3 bellard
    &gen_op_st##width##_le_user,                                              \
1833 9a64fbe4 bellard
    &gen_op_st##width##_kernel,                                               \
1834 111bfab3 bellard
    &gen_op_st##width##_le_kernel,                                            \
1835 d9bce9d9 j_mayer
    &gen_op_st##width##_64_user,                                              \
1836 d9bce9d9 j_mayer
    &gen_op_st##width##_le_64_user,                                           \
1837 d9bce9d9 j_mayer
    &gen_op_st##width##_64_kernel,                                            \
1838 d9bce9d9 j_mayer
    &gen_op_st##width##_le_64_kernel,                                         \
1839 111bfab3 bellard
};
1840 111bfab3 bellard
/* Byte access routine are endian safe */
1841 d9bce9d9 j_mayer
#define gen_op_stb_le_64_user gen_op_stb_64_user
1842 d9bce9d9 j_mayer
#define gen_op_lbz_le_64_user gen_op_lbz_64_user
1843 d9bce9d9 j_mayer
#define gen_op_stb_le_64_kernel gen_op_stb_64_kernel
1844 d9bce9d9 j_mayer
#define gen_op_lbz_le_64_kernel gen_op_lbz_64_kernel
1845 d9bce9d9 j_mayer
#else
1846 d9bce9d9 j_mayer
#define OP_LD_TABLE(width)                                                    \
1847 d9bce9d9 j_mayer
static GenOpFunc *gen_op_l##width[] = {                                       \
1848 d9bce9d9 j_mayer
    &gen_op_l##width##_user,                                                  \
1849 d9bce9d9 j_mayer
    &gen_op_l##width##_le_user,                                               \
1850 d9bce9d9 j_mayer
    &gen_op_l##width##_kernel,                                                \
1851 d9bce9d9 j_mayer
    &gen_op_l##width##_le_kernel,                                             \
1852 d9bce9d9 j_mayer
};
1853 d9bce9d9 j_mayer
#define OP_ST_TABLE(width)                                                    \
1854 d9bce9d9 j_mayer
static GenOpFunc *gen_op_st##width[] = {                                      \
1855 d9bce9d9 j_mayer
    &gen_op_st##width##_user,                                                 \
1856 d9bce9d9 j_mayer
    &gen_op_st##width##_le_user,                                              \
1857 d9bce9d9 j_mayer
    &gen_op_st##width##_kernel,                                               \
1858 d9bce9d9 j_mayer
    &gen_op_st##width##_le_kernel,                                            \
1859 d9bce9d9 j_mayer
};
1860 d9bce9d9 j_mayer
#endif
1861 d9bce9d9 j_mayer
/* Byte access routine are endian safe */
1862 111bfab3 bellard
#define gen_op_stb_le_user gen_op_stb_user
1863 111bfab3 bellard
#define gen_op_lbz_le_user gen_op_lbz_user
1864 111bfab3 bellard
#define gen_op_stb_le_kernel gen_op_stb_kernel
1865 111bfab3 bellard
#define gen_op_lbz_le_kernel gen_op_lbz_kernel
1866 9a64fbe4 bellard
#endif
1867 9a64fbe4 bellard
1868 d9bce9d9 j_mayer
#define GEN_LD(width, opc, type)                                              \
1869 d9bce9d9 j_mayer
GEN_HANDLER(l##width, opc, 0xFF, 0xFF, 0x00000000, type)                      \
1870 79aceca5 bellard
{                                                                             \
1871 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
1872 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
1873 79aceca5 bellard
    gen_op_store_T1_gpr(rD(ctx->opcode));                                     \
1874 79aceca5 bellard
}
1875 79aceca5 bellard
1876 d9bce9d9 j_mayer
#define GEN_LDU(width, opc, type)                                             \
1877 d9bce9d9 j_mayer
GEN_HANDLER(l##width##u, opc, 0xFF, 0xFF, 0x00000000, type)                   \
1878 79aceca5 bellard
{                                                                             \
1879 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0 ||                                      \
1880 76a66253 j_mayer
                 rA(ctx->opcode) == rD(ctx->opcode))) {                       \
1881 9fddaa0c bellard
        RET_INVAL(ctx);                                                       \
1882 9fddaa0c bellard
        return;                                                               \
1883 9a64fbe4 bellard
    }                                                                         \
1884 9d53c753 j_mayer
    if (type == PPC_64B)                                                      \
1885 9d53c753 j_mayer
        gen_addr_imm_index(ctx, 1);                                           \
1886 9d53c753 j_mayer
    else                                                                      \
1887 9d53c753 j_mayer
        gen_addr_imm_index(ctx, 0);                                           \
1888 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
1889 79aceca5 bellard
    gen_op_store_T1_gpr(rD(ctx->opcode));                                     \
1890 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
1891 79aceca5 bellard
}
1892 79aceca5 bellard
1893 d9bce9d9 j_mayer
#define GEN_LDUX(width, opc2, opc3, type)                                     \
1894 d9bce9d9 j_mayer
GEN_HANDLER(l##width##ux, 0x1F, opc2, opc3, 0x00000001, type)                 \
1895 79aceca5 bellard
{                                                                             \
1896 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0 ||                                      \
1897 76a66253 j_mayer
                 rA(ctx->opcode) == rD(ctx->opcode))) {                       \
1898 9fddaa0c bellard
        RET_INVAL(ctx);                                                       \
1899 9fddaa0c bellard
        return;                                                               \
1900 9a64fbe4 bellard
    }                                                                         \
1901 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
1902 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
1903 79aceca5 bellard
    gen_op_store_T1_gpr(rD(ctx->opcode));                                     \
1904 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
1905 79aceca5 bellard
}
1906 79aceca5 bellard
1907 d9bce9d9 j_mayer
#define GEN_LDX(width, opc2, opc3, type)                                      \
1908 d9bce9d9 j_mayer
GEN_HANDLER(l##width##x, 0x1F, opc2, opc3, 0x00000001, type)                  \
1909 79aceca5 bellard
{                                                                             \
1910 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
1911 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
1912 79aceca5 bellard
    gen_op_store_T1_gpr(rD(ctx->opcode));                                     \
1913 79aceca5 bellard
}
1914 79aceca5 bellard
1915 d9bce9d9 j_mayer
#define GEN_LDS(width, op, type)                                              \
1916 9a64fbe4 bellard
OP_LD_TABLE(width);                                                           \
1917 d9bce9d9 j_mayer
GEN_LD(width, op | 0x20, type);                                               \
1918 d9bce9d9 j_mayer
GEN_LDU(width, op | 0x21, type);                                              \
1919 d9bce9d9 j_mayer
GEN_LDUX(width, 0x17, op | 0x01, type);                                       \
1920 d9bce9d9 j_mayer
GEN_LDX(width, 0x17, op | 0x00, type)
1921 79aceca5 bellard
1922 79aceca5 bellard
/* lbz lbzu lbzux lbzx */
1923 d9bce9d9 j_mayer
GEN_LDS(bz, 0x02, PPC_INTEGER);
1924 79aceca5 bellard
/* lha lhau lhaux lhax */
1925 d9bce9d9 j_mayer
GEN_LDS(ha, 0x0A, PPC_INTEGER);
1926 79aceca5 bellard
/* lhz lhzu lhzux lhzx */
1927 d9bce9d9 j_mayer
GEN_LDS(hz, 0x08, PPC_INTEGER);
1928 79aceca5 bellard
/* lwz lwzu lwzux lwzx */
1929 d9bce9d9 j_mayer
GEN_LDS(wz, 0x00, PPC_INTEGER);
1930 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1931 d9bce9d9 j_mayer
OP_LD_TABLE(wa);
1932 d9bce9d9 j_mayer
OP_LD_TABLE(d);
1933 d9bce9d9 j_mayer
/* lwaux */
1934 d9bce9d9 j_mayer
GEN_LDUX(wa, 0x15, 0x0B, PPC_64B);
1935 d9bce9d9 j_mayer
/* lwax */
1936 d9bce9d9 j_mayer
GEN_LDX(wa, 0x15, 0x0A, PPC_64B);
1937 d9bce9d9 j_mayer
/* ldux */
1938 d9bce9d9 j_mayer
GEN_LDUX(d, 0x15, 0x01, PPC_64B);
1939 d9bce9d9 j_mayer
/* ldx */
1940 d9bce9d9 j_mayer
GEN_LDX(d, 0x15, 0x00, PPC_64B);
1941 d9bce9d9 j_mayer
GEN_HANDLER(ld, 0x3A, 0xFF, 0xFF, 0x00000000, PPC_64B)
1942 d9bce9d9 j_mayer
{
1943 d9bce9d9 j_mayer
    if (Rc(ctx->opcode)) {
1944 d9bce9d9 j_mayer
        if (unlikely(rA(ctx->opcode) == 0 ||
1945 d9bce9d9 j_mayer
                     rA(ctx->opcode) == rD(ctx->opcode))) {
1946 d9bce9d9 j_mayer
            RET_INVAL(ctx);
1947 d9bce9d9 j_mayer
            return;
1948 d9bce9d9 j_mayer
        }
1949 d9bce9d9 j_mayer
    }
1950 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 1);
1951 d9bce9d9 j_mayer
    if (ctx->opcode & 0x02) {
1952 d9bce9d9 j_mayer
        /* lwa (lwau is undefined) */
1953 d9bce9d9 j_mayer
        op_ldst(lwa);
1954 d9bce9d9 j_mayer
    } else {
1955 d9bce9d9 j_mayer
        /* ld - ldu */
1956 d9bce9d9 j_mayer
        op_ldst(ld);
1957 d9bce9d9 j_mayer
    }
1958 d9bce9d9 j_mayer
    gen_op_store_T1_gpr(rD(ctx->opcode));
1959 d9bce9d9 j_mayer
    if (Rc(ctx->opcode))
1960 d9bce9d9 j_mayer
        gen_op_store_T0_gpr(rA(ctx->opcode));
1961 d9bce9d9 j_mayer
}
1962 d9bce9d9 j_mayer
#endif
1963 79aceca5 bellard
1964 79aceca5 bellard
/***                              Integer store                            ***/
1965 d9bce9d9 j_mayer
#define GEN_ST(width, opc, type)                                              \
1966 d9bce9d9 j_mayer
GEN_HANDLER(st##width, opc, 0xFF, 0xFF, 0x00000000, type)                     \
1967 79aceca5 bellard
{                                                                             \
1968 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
1969 9a64fbe4 bellard
    gen_op_load_gpr_T1(rS(ctx->opcode));                                      \
1970 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
1971 79aceca5 bellard
}
1972 79aceca5 bellard
1973 d9bce9d9 j_mayer
#define GEN_STU(width, opc, type)                                             \
1974 d9bce9d9 j_mayer
GEN_HANDLER(st##width##u, opc, 0xFF, 0xFF, 0x00000000, type)                  \
1975 79aceca5 bellard
{                                                                             \
1976 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
1977 9fddaa0c bellard
        RET_INVAL(ctx);                                                       \
1978 9fddaa0c bellard
        return;                                                               \
1979 9a64fbe4 bellard
    }                                                                         \
1980 9d53c753 j_mayer
    if (type == PPC_64B)                                                      \
1981 9d53c753 j_mayer
        gen_addr_imm_index(ctx, 1);                                           \
1982 9d53c753 j_mayer
    else                                                                      \
1983 9d53c753 j_mayer
        gen_addr_imm_index(ctx, 0);                                           \
1984 79aceca5 bellard
    gen_op_load_gpr_T1(rS(ctx->opcode));                                      \
1985 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
1986 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
1987 79aceca5 bellard
}
1988 79aceca5 bellard
1989 d9bce9d9 j_mayer
#define GEN_STUX(width, opc2, opc3, type)                                     \
1990 d9bce9d9 j_mayer
GEN_HANDLER(st##width##ux, 0x1F, opc2, opc3, 0x00000001, type)                \
1991 79aceca5 bellard
{                                                                             \
1992 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
1993 9fddaa0c bellard
        RET_INVAL(ctx);                                                       \
1994 9fddaa0c bellard
        return;                                                               \
1995 9a64fbe4 bellard
    }                                                                         \
1996 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
1997 9a64fbe4 bellard
    gen_op_load_gpr_T1(rS(ctx->opcode));                                      \
1998 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
1999 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
2000 79aceca5 bellard
}
2001 79aceca5 bellard
2002 d9bce9d9 j_mayer
#define GEN_STX(width, opc2, opc3, type)                                      \
2003 d9bce9d9 j_mayer
GEN_HANDLER(st##width##x, 0x1F, opc2, opc3, 0x00000001, type)                 \
2004 79aceca5 bellard
{                                                                             \
2005 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2006 9a64fbe4 bellard
    gen_op_load_gpr_T1(rS(ctx->opcode));                                      \
2007 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2008 79aceca5 bellard
}
2009 79aceca5 bellard
2010 d9bce9d9 j_mayer
#define GEN_STS(width, op, type)                                              \
2011 9a64fbe4 bellard
OP_ST_TABLE(width);                                                           \
2012 d9bce9d9 j_mayer
GEN_ST(width, op | 0x20, type);                                               \
2013 d9bce9d9 j_mayer
GEN_STU(width, op | 0x21, type);                                              \
2014 d9bce9d9 j_mayer
GEN_STUX(width, 0x17, op | 0x01, type);                                       \
2015 d9bce9d9 j_mayer
GEN_STX(width, 0x17, op | 0x00, type)
2016 79aceca5 bellard
2017 79aceca5 bellard
/* stb stbu stbux stbx */
2018 d9bce9d9 j_mayer
GEN_STS(b, 0x06, PPC_INTEGER);
2019 79aceca5 bellard
/* sth sthu sthux sthx */
2020 d9bce9d9 j_mayer
GEN_STS(h, 0x0C, PPC_INTEGER);
2021 79aceca5 bellard
/* stw stwu stwux stwx */
2022 d9bce9d9 j_mayer
GEN_STS(w, 0x04, PPC_INTEGER);
2023 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2024 d9bce9d9 j_mayer
OP_ST_TABLE(d);
2025 426613db j_mayer
GEN_STUX(d, 0x15, 0x05, PPC_64B);
2026 426613db j_mayer
GEN_STX(d, 0x15, 0x04, PPC_64B);
2027 d9bce9d9 j_mayer
GEN_HANDLER(std, 0x3E, 0xFF, 0xFF, 0x00000002, PPC_64B)
2028 d9bce9d9 j_mayer
{
2029 d9bce9d9 j_mayer
    if (Rc(ctx->opcode)) {
2030 d9bce9d9 j_mayer
        if (unlikely(rA(ctx->opcode) == 0)) {
2031 d9bce9d9 j_mayer
            RET_INVAL(ctx);
2032 d9bce9d9 j_mayer
            return;
2033 d9bce9d9 j_mayer
        }
2034 d9bce9d9 j_mayer
    }
2035 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 1);
2036 d9bce9d9 j_mayer
    gen_op_load_gpr_T1(rS(ctx->opcode));
2037 d9bce9d9 j_mayer
    op_ldst(std);
2038 d9bce9d9 j_mayer
    if (Rc(ctx->opcode))
2039 d9bce9d9 j_mayer
        gen_op_store_T0_gpr(rA(ctx->opcode));
2040 d9bce9d9 j_mayer
}
2041 d9bce9d9 j_mayer
#endif
2042 79aceca5 bellard
/***                Integer load and store with byte reverse               ***/
2043 79aceca5 bellard
/* lhbrx */
2044 9a64fbe4 bellard
OP_LD_TABLE(hbr);
2045 d9bce9d9 j_mayer
GEN_LDX(hbr, 0x16, 0x18, PPC_INTEGER);
2046 79aceca5 bellard
/* lwbrx */
2047 9a64fbe4 bellard
OP_LD_TABLE(wbr);
2048 d9bce9d9 j_mayer
GEN_LDX(wbr, 0x16, 0x10, PPC_INTEGER);
2049 79aceca5 bellard
/* sthbrx */
2050 9a64fbe4 bellard
OP_ST_TABLE(hbr);
2051 d9bce9d9 j_mayer
GEN_STX(hbr, 0x16, 0x1C, PPC_INTEGER);
2052 79aceca5 bellard
/* stwbrx */
2053 9a64fbe4 bellard
OP_ST_TABLE(wbr);
2054 d9bce9d9 j_mayer
GEN_STX(wbr, 0x16, 0x14, PPC_INTEGER);
2055 79aceca5 bellard
2056 79aceca5 bellard
/***                    Integer load and store multiple                    ***/
2057 111bfab3 bellard
#define op_ldstm(name, reg) (*gen_op_##name[ctx->mem_idx])(reg)
2058 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2059 d9bce9d9 j_mayer
#if defined(CONFIG_USER_ONLY)
2060 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_lmw[] = {
2061 d9bce9d9 j_mayer
    &gen_op_lmw_raw,
2062 d9bce9d9 j_mayer
    &gen_op_lmw_le_raw,
2063 d9bce9d9 j_mayer
    &gen_op_lmw_64_raw,
2064 d9bce9d9 j_mayer
    &gen_op_lmw_le_64_raw,
2065 d9bce9d9 j_mayer
};
2066 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_stmw[] = {
2067 d9bce9d9 j_mayer
    &gen_op_stmw_64_raw,
2068 d9bce9d9 j_mayer
    &gen_op_stmw_le_64_raw,
2069 d9bce9d9 j_mayer
};
2070 d9bce9d9 j_mayer
#else
2071 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_lmw[] = {
2072 d9bce9d9 j_mayer
    &gen_op_lmw_user,
2073 d9bce9d9 j_mayer
    &gen_op_lmw_le_user,
2074 d9bce9d9 j_mayer
    &gen_op_lmw_kernel,
2075 d9bce9d9 j_mayer
    &gen_op_lmw_le_kernel,
2076 d9bce9d9 j_mayer
    &gen_op_lmw_64_user,
2077 d9bce9d9 j_mayer
    &gen_op_lmw_le_64_user,
2078 d9bce9d9 j_mayer
    &gen_op_lmw_64_kernel,
2079 d9bce9d9 j_mayer
    &gen_op_lmw_le_64_kernel,
2080 d9bce9d9 j_mayer
};
2081 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_stmw[] = {
2082 d9bce9d9 j_mayer
    &gen_op_stmw_user,
2083 d9bce9d9 j_mayer
    &gen_op_stmw_le_user,
2084 d9bce9d9 j_mayer
    &gen_op_stmw_kernel,
2085 d9bce9d9 j_mayer
    &gen_op_stmw_le_kernel,
2086 d9bce9d9 j_mayer
    &gen_op_stmw_64_user,
2087 d9bce9d9 j_mayer
    &gen_op_stmw_le_64_user,
2088 d9bce9d9 j_mayer
    &gen_op_stmw_64_kernel,
2089 d9bce9d9 j_mayer
    &gen_op_stmw_le_64_kernel,
2090 d9bce9d9 j_mayer
};
2091 d9bce9d9 j_mayer
#endif
2092 d9bce9d9 j_mayer
#else
2093 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
2094 111bfab3 bellard
static GenOpFunc1 *gen_op_lmw[] = {
2095 111bfab3 bellard
    &gen_op_lmw_raw,
2096 111bfab3 bellard
    &gen_op_lmw_le_raw,
2097 111bfab3 bellard
};
2098 111bfab3 bellard
static GenOpFunc1 *gen_op_stmw[] = {
2099 111bfab3 bellard
    &gen_op_stmw_raw,
2100 111bfab3 bellard
    &gen_op_stmw_le_raw,
2101 111bfab3 bellard
};
2102 9a64fbe4 bellard
#else
2103 9a64fbe4 bellard
static GenOpFunc1 *gen_op_lmw[] = {
2104 9a64fbe4 bellard
    &gen_op_lmw_user,
2105 111bfab3 bellard
    &gen_op_lmw_le_user,
2106 9a64fbe4 bellard
    &gen_op_lmw_kernel,
2107 111bfab3 bellard
    &gen_op_lmw_le_kernel,
2108 9a64fbe4 bellard
};
2109 9a64fbe4 bellard
static GenOpFunc1 *gen_op_stmw[] = {
2110 9a64fbe4 bellard
    &gen_op_stmw_user,
2111 111bfab3 bellard
    &gen_op_stmw_le_user,
2112 9a64fbe4 bellard
    &gen_op_stmw_kernel,
2113 111bfab3 bellard
    &gen_op_stmw_le_kernel,
2114 9a64fbe4 bellard
};
2115 9a64fbe4 bellard
#endif
2116 d9bce9d9 j_mayer
#endif
2117 9a64fbe4 bellard
2118 79aceca5 bellard
/* lmw */
2119 79aceca5 bellard
GEN_HANDLER(lmw, 0x2E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
2120 79aceca5 bellard
{
2121 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
2122 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2123 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
2124 9a64fbe4 bellard
    op_ldstm(lmw, rD(ctx->opcode));
2125 79aceca5 bellard
}
2126 79aceca5 bellard
2127 79aceca5 bellard
/* stmw */
2128 79aceca5 bellard
GEN_HANDLER(stmw, 0x2F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
2129 79aceca5 bellard
{
2130 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
2131 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2132 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
2133 9a64fbe4 bellard
    op_ldstm(stmw, rS(ctx->opcode));
2134 79aceca5 bellard
}
2135 79aceca5 bellard
2136 79aceca5 bellard
/***                    Integer load and store strings                     ***/
2137 9a64fbe4 bellard
#define op_ldsts(name, start) (*gen_op_##name[ctx->mem_idx])(start)
2138 9a64fbe4 bellard
#define op_ldstsx(name, rd, ra, rb) (*gen_op_##name[ctx->mem_idx])(rd, ra, rb)
2139 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2140 d9bce9d9 j_mayer
#if defined(CONFIG_USER_ONLY)
2141 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_lswi[] = {
2142 d9bce9d9 j_mayer
    &gen_op_lswi_raw,
2143 d9bce9d9 j_mayer
    &gen_op_lswi_le_raw,
2144 d9bce9d9 j_mayer
    &gen_op_lswi_64_raw,
2145 d9bce9d9 j_mayer
    &gen_op_lswi_le_64_raw,
2146 d9bce9d9 j_mayer
};
2147 d9bce9d9 j_mayer
static GenOpFunc3 *gen_op_lswx[] = {
2148 d9bce9d9 j_mayer
    &gen_op_lswx_raw,
2149 d9bce9d9 j_mayer
    &gen_op_lswx_le_raw,
2150 d9bce9d9 j_mayer
    &gen_op_lswx_64_raw,
2151 d9bce9d9 j_mayer
    &gen_op_lswx_le_64_raw,
2152 d9bce9d9 j_mayer
};
2153 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_stsw[] = {
2154 d9bce9d9 j_mayer
    &gen_op_stsw_raw,
2155 d9bce9d9 j_mayer
    &gen_op_stsw_le_raw,
2156 d9bce9d9 j_mayer
    &gen_op_stsw_64_raw,
2157 d9bce9d9 j_mayer
    &gen_op_stsw_le_64_raw,
2158 d9bce9d9 j_mayer
};
2159 d9bce9d9 j_mayer
#else
2160 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_lswi[] = {
2161 d9bce9d9 j_mayer
    &gen_op_lswi_user,
2162 d9bce9d9 j_mayer
    &gen_op_lswi_le_user,
2163 d9bce9d9 j_mayer
    &gen_op_lswi_kernel,
2164 d9bce9d9 j_mayer
    &gen_op_lswi_le_kernel,
2165 d9bce9d9 j_mayer
    &gen_op_lswi_64_user,
2166 d9bce9d9 j_mayer
    &gen_op_lswi_le_64_user,
2167 d9bce9d9 j_mayer
    &gen_op_lswi_64_kernel,
2168 d9bce9d9 j_mayer
    &gen_op_lswi_le_64_kernel,
2169 d9bce9d9 j_mayer
};
2170 d9bce9d9 j_mayer
static GenOpFunc3 *gen_op_lswx[] = {
2171 d9bce9d9 j_mayer
    &gen_op_lswx_user,
2172 d9bce9d9 j_mayer
    &gen_op_lswx_le_user,
2173 d9bce9d9 j_mayer
    &gen_op_lswx_kernel,
2174 d9bce9d9 j_mayer
    &gen_op_lswx_le_kernel,
2175 d9bce9d9 j_mayer
    &gen_op_lswx_64_user,
2176 d9bce9d9 j_mayer
    &gen_op_lswx_le_64_user,
2177 d9bce9d9 j_mayer
    &gen_op_lswx_64_kernel,
2178 d9bce9d9 j_mayer
    &gen_op_lswx_le_64_kernel,
2179 d9bce9d9 j_mayer
};
2180 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_stsw[] = {
2181 d9bce9d9 j_mayer
    &gen_op_stsw_user,
2182 d9bce9d9 j_mayer
    &gen_op_stsw_le_user,
2183 d9bce9d9 j_mayer
    &gen_op_stsw_kernel,
2184 d9bce9d9 j_mayer
    &gen_op_stsw_le_kernel,
2185 d9bce9d9 j_mayer
    &gen_op_stsw_64_user,
2186 d9bce9d9 j_mayer
    &gen_op_stsw_le_64_user,
2187 d9bce9d9 j_mayer
    &gen_op_stsw_64_kernel,
2188 d9bce9d9 j_mayer
    &gen_op_stsw_le_64_kernel,
2189 d9bce9d9 j_mayer
};
2190 d9bce9d9 j_mayer
#endif
2191 d9bce9d9 j_mayer
#else
2192 111bfab3 bellard
#if defined(CONFIG_USER_ONLY)
2193 111bfab3 bellard
static GenOpFunc1 *gen_op_lswi[] = {
2194 111bfab3 bellard
    &gen_op_lswi_raw,
2195 111bfab3 bellard
    &gen_op_lswi_le_raw,
2196 111bfab3 bellard
};
2197 111bfab3 bellard
static GenOpFunc3 *gen_op_lswx[] = {
2198 111bfab3 bellard
    &gen_op_lswx_raw,
2199 111bfab3 bellard
    &gen_op_lswx_le_raw,
2200 111bfab3 bellard
};
2201 111bfab3 bellard
static GenOpFunc1 *gen_op_stsw[] = {
2202 111bfab3 bellard
    &gen_op_stsw_raw,
2203 111bfab3 bellard
    &gen_op_stsw_le_raw,
2204 111bfab3 bellard
};
2205 111bfab3 bellard
#else
2206 9a64fbe4 bellard
static GenOpFunc1 *gen_op_lswi[] = {
2207 9a64fbe4 bellard
    &gen_op_lswi_user,
2208 111bfab3 bellard
    &gen_op_lswi_le_user,
2209 9a64fbe4 bellard
    &gen_op_lswi_kernel,
2210 111bfab3 bellard
    &gen_op_lswi_le_kernel,
2211 9a64fbe4 bellard
};
2212 9a64fbe4 bellard
static GenOpFunc3 *gen_op_lswx[] = {
2213 9a64fbe4 bellard
    &gen_op_lswx_user,
2214 111bfab3 bellard
    &gen_op_lswx_le_user,
2215 9a64fbe4 bellard
    &gen_op_lswx_kernel,
2216 111bfab3 bellard
    &gen_op_lswx_le_kernel,
2217 9a64fbe4 bellard
};
2218 9a64fbe4 bellard
static GenOpFunc1 *gen_op_stsw[] = {
2219 9a64fbe4 bellard
    &gen_op_stsw_user,
2220 111bfab3 bellard
    &gen_op_stsw_le_user,
2221 9a64fbe4 bellard
    &gen_op_stsw_kernel,
2222 111bfab3 bellard
    &gen_op_stsw_le_kernel,
2223 9a64fbe4 bellard
};
2224 9a64fbe4 bellard
#endif
2225 d9bce9d9 j_mayer
#endif
2226 9a64fbe4 bellard
2227 79aceca5 bellard
/* lswi */
2228 3fc6c082 bellard
/* PowerPC32 specification says we must generate an exception if
2229 9a64fbe4 bellard
 * rA is in the range of registers to be loaded.
2230 9a64fbe4 bellard
 * In an other hand, IBM says this is valid, but rA won't be loaded.
2231 9a64fbe4 bellard
 * For now, I'll follow the spec...
2232 9a64fbe4 bellard
 */
2233 79aceca5 bellard
GEN_HANDLER(lswi, 0x1F, 0x15, 0x12, 0x00000001, PPC_INTEGER)
2234 79aceca5 bellard
{
2235 79aceca5 bellard
    int nb = NB(ctx->opcode);
2236 79aceca5 bellard
    int start = rD(ctx->opcode);
2237 9a64fbe4 bellard
    int ra = rA(ctx->opcode);
2238 79aceca5 bellard
    int nr;
2239 79aceca5 bellard
2240 79aceca5 bellard
    if (nb == 0)
2241 79aceca5 bellard
        nb = 32;
2242 79aceca5 bellard
    nr = nb / 4;
2243 76a66253 j_mayer
    if (unlikely(((start + nr) > 32  &&
2244 76a66253 j_mayer
                  start <= ra && (start + nr - 32) > ra) ||
2245 76a66253 j_mayer
                 ((start + nr) <= 32 && start <= ra && (start + nr) > ra))) {
2246 9fddaa0c bellard
        RET_EXCP(ctx, EXCP_PROGRAM, EXCP_INVAL | EXCP_INVAL_LSWX);
2247 9fddaa0c bellard
        return;
2248 297d8e62 bellard
    }
2249 8dd4983c bellard
    /* NIP cannot be restored if the memory exception comes from an helper */
2250 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2251 76a66253 j_mayer
    gen_addr_register(ctx);
2252 76a66253 j_mayer
    gen_op_set_T1(nb);
2253 9a64fbe4 bellard
    op_ldsts(lswi, start);
2254 79aceca5 bellard
}
2255 79aceca5 bellard
2256 79aceca5 bellard
/* lswx */
2257 79aceca5 bellard
GEN_HANDLER(lswx, 0x1F, 0x15, 0x10, 0x00000001, PPC_INTEGER)
2258 79aceca5 bellard
{
2259 9a64fbe4 bellard
    int ra = rA(ctx->opcode);
2260 9a64fbe4 bellard
    int rb = rB(ctx->opcode);
2261 9a64fbe4 bellard
2262 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
2263 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2264 76a66253 j_mayer
    gen_addr_reg_index(ctx);
2265 9a64fbe4 bellard
    if (ra == 0) {
2266 9a64fbe4 bellard
        ra = rb;
2267 79aceca5 bellard
    }
2268 9a64fbe4 bellard
    gen_op_load_xer_bc();
2269 9a64fbe4 bellard
    op_ldstsx(lswx, rD(ctx->opcode), ra, rb);
2270 79aceca5 bellard
}
2271 79aceca5 bellard
2272 79aceca5 bellard
/* stswi */
2273 79aceca5 bellard
GEN_HANDLER(stswi, 0x1F, 0x15, 0x16, 0x00000001, PPC_INTEGER)
2274 79aceca5 bellard
{
2275 4b3686fa bellard
    int nb = NB(ctx->opcode);
2276 4b3686fa bellard
2277 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
2278 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2279 76a66253 j_mayer
    gen_addr_register(ctx);
2280 4b3686fa bellard
    if (nb == 0)
2281 4b3686fa bellard
        nb = 32;
2282 4b3686fa bellard
    gen_op_set_T1(nb);
2283 9a64fbe4 bellard
    op_ldsts(stsw, rS(ctx->opcode));
2284 79aceca5 bellard
}
2285 79aceca5 bellard
2286 79aceca5 bellard
/* stswx */
2287 79aceca5 bellard
GEN_HANDLER(stswx, 0x1F, 0x15, 0x14, 0x00000001, PPC_INTEGER)
2288 79aceca5 bellard
{
2289 8dd4983c bellard
    /* NIP cannot be restored if the memory exception comes from an helper */
2290 5fafdf24 ths
    gen_update_nip(ctx, ctx->nip - 4);
2291 76a66253 j_mayer
    gen_addr_reg_index(ctx);
2292 76a66253 j_mayer
    gen_op_load_xer_bc();
2293 9a64fbe4 bellard
    op_ldsts(stsw, rS(ctx->opcode));
2294 79aceca5 bellard
}
2295 79aceca5 bellard
2296 79aceca5 bellard
/***                        Memory synchronisation                         ***/
2297 79aceca5 bellard
/* eieio */
2298 76a66253 j_mayer
GEN_HANDLER(eieio, 0x1F, 0x16, 0x1A, 0x03FF0801, PPC_MEM_EIEIO)
2299 79aceca5 bellard
{
2300 79aceca5 bellard
}
2301 79aceca5 bellard
2302 79aceca5 bellard
/* isync */
2303 76a66253 j_mayer
GEN_HANDLER(isync, 0x13, 0x16, 0x04, 0x03FF0801, PPC_MEM)
2304 79aceca5 bellard
{
2305 79aceca5 bellard
}
2306 79aceca5 bellard
2307 111bfab3 bellard
#define op_lwarx() (*gen_op_lwarx[ctx->mem_idx])()
2308 111bfab3 bellard
#define op_stwcx() (*gen_op_stwcx[ctx->mem_idx])()
2309 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2310 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
2311 111bfab3 bellard
static GenOpFunc *gen_op_lwarx[] = {
2312 111bfab3 bellard
    &gen_op_lwarx_raw,
2313 111bfab3 bellard
    &gen_op_lwarx_le_raw,
2314 d9bce9d9 j_mayer
    &gen_op_lwarx_64_raw,
2315 d9bce9d9 j_mayer
    &gen_op_lwarx_le_64_raw,
2316 111bfab3 bellard
};
2317 111bfab3 bellard
static GenOpFunc *gen_op_stwcx[] = {
2318 111bfab3 bellard
    &gen_op_stwcx_raw,
2319 111bfab3 bellard
    &gen_op_stwcx_le_raw,
2320 d9bce9d9 j_mayer
    &gen_op_stwcx_64_raw,
2321 d9bce9d9 j_mayer
    &gen_op_stwcx_le_64_raw,
2322 111bfab3 bellard
};
2323 9a64fbe4 bellard
#else
2324 985a19d6 bellard
static GenOpFunc *gen_op_lwarx[] = {
2325 985a19d6 bellard
    &gen_op_lwarx_user,
2326 111bfab3 bellard
    &gen_op_lwarx_le_user,
2327 985a19d6 bellard
    &gen_op_lwarx_kernel,
2328 111bfab3 bellard
    &gen_op_lwarx_le_kernel,
2329 d9bce9d9 j_mayer
    &gen_op_lwarx_64_user,
2330 d9bce9d9 j_mayer
    &gen_op_lwarx_le_64_user,
2331 d9bce9d9 j_mayer
    &gen_op_lwarx_64_kernel,
2332 d9bce9d9 j_mayer
    &gen_op_lwarx_le_64_kernel,
2333 985a19d6 bellard
};
2334 9a64fbe4 bellard
static GenOpFunc *gen_op_stwcx[] = {
2335 9a64fbe4 bellard
    &gen_op_stwcx_user,
2336 111bfab3 bellard
    &gen_op_stwcx_le_user,
2337 9a64fbe4 bellard
    &gen_op_stwcx_kernel,
2338 111bfab3 bellard
    &gen_op_stwcx_le_kernel,
2339 d9bce9d9 j_mayer
    &gen_op_stwcx_64_user,
2340 d9bce9d9 j_mayer
    &gen_op_stwcx_le_64_user,
2341 d9bce9d9 j_mayer
    &gen_op_stwcx_64_kernel,
2342 d9bce9d9 j_mayer
    &gen_op_stwcx_le_64_kernel,
2343 9a64fbe4 bellard
};
2344 9a64fbe4 bellard
#endif
2345 d9bce9d9 j_mayer
#else
2346 d9bce9d9 j_mayer
#if defined(CONFIG_USER_ONLY)
2347 d9bce9d9 j_mayer
static GenOpFunc *gen_op_lwarx[] = {
2348 d9bce9d9 j_mayer
    &gen_op_lwarx_raw,
2349 d9bce9d9 j_mayer
    &gen_op_lwarx_le_raw,
2350 d9bce9d9 j_mayer
};
2351 d9bce9d9 j_mayer
static GenOpFunc *gen_op_stwcx[] = {
2352 d9bce9d9 j_mayer
    &gen_op_stwcx_raw,
2353 d9bce9d9 j_mayer
    &gen_op_stwcx_le_raw,
2354 d9bce9d9 j_mayer
};
2355 d9bce9d9 j_mayer
#else
2356 d9bce9d9 j_mayer
static GenOpFunc *gen_op_lwarx[] = {
2357 d9bce9d9 j_mayer
    &gen_op_lwarx_user,
2358 d9bce9d9 j_mayer
    &gen_op_lwarx_le_user,
2359 d9bce9d9 j_mayer
    &gen_op_lwarx_kernel,
2360 d9bce9d9 j_mayer
    &gen_op_lwarx_le_kernel,
2361 d9bce9d9 j_mayer
};
2362 d9bce9d9 j_mayer
static GenOpFunc *gen_op_stwcx[] = {
2363 d9bce9d9 j_mayer
    &gen_op_stwcx_user,
2364 d9bce9d9 j_mayer
    &gen_op_stwcx_le_user,
2365 d9bce9d9 j_mayer
    &gen_op_stwcx_kernel,
2366 d9bce9d9 j_mayer
    &gen_op_stwcx_le_kernel,
2367 d9bce9d9 j_mayer
};
2368 d9bce9d9 j_mayer
#endif
2369 d9bce9d9 j_mayer
#endif
2370 9a64fbe4 bellard
2371 111bfab3 bellard
/* lwarx */
2372 76a66253 j_mayer
GEN_HANDLER(lwarx, 0x1F, 0x14, 0x00, 0x00000001, PPC_RES)
2373 79aceca5 bellard
{
2374 76a66253 j_mayer
    gen_addr_reg_index(ctx);
2375 985a19d6 bellard
    op_lwarx();
2376 79aceca5 bellard
    gen_op_store_T1_gpr(rD(ctx->opcode));
2377 79aceca5 bellard
}
2378 79aceca5 bellard
2379 79aceca5 bellard
/* stwcx. */
2380 9a64fbe4 bellard
GEN_HANDLER(stwcx_, 0x1F, 0x16, 0x04, 0x00000000, PPC_RES)
2381 79aceca5 bellard
{
2382 76a66253 j_mayer
    gen_addr_reg_index(ctx);
2383 9a64fbe4 bellard
    gen_op_load_gpr_T1(rS(ctx->opcode));
2384 9a64fbe4 bellard
    op_stwcx();
2385 79aceca5 bellard
}
2386 79aceca5 bellard
2387 426613db j_mayer
#if defined(TARGET_PPC64)
2388 426613db j_mayer
#define op_ldarx() (*gen_op_ldarx[ctx->mem_idx])()
2389 426613db j_mayer
#define op_stdcx() (*gen_op_stdcx[ctx->mem_idx])()
2390 426613db j_mayer
#if defined(CONFIG_USER_ONLY)
2391 426613db j_mayer
static GenOpFunc *gen_op_ldarx[] = {
2392 426613db j_mayer
    &gen_op_ldarx_raw,
2393 426613db j_mayer
    &gen_op_ldarx_le_raw,
2394 426613db j_mayer
    &gen_op_ldarx_64_raw,
2395 426613db j_mayer
    &gen_op_ldarx_le_64_raw,
2396 426613db j_mayer
};
2397 426613db j_mayer
static GenOpFunc *gen_op_stdcx[] = {
2398 426613db j_mayer
    &gen_op_stdcx_raw,
2399 426613db j_mayer
    &gen_op_stdcx_le_raw,
2400 426613db j_mayer
    &gen_op_stdcx_64_raw,
2401 426613db j_mayer
    &gen_op_stdcx_le_64_raw,
2402 426613db j_mayer
};
2403 426613db j_mayer
#else
2404 426613db j_mayer
static GenOpFunc *gen_op_ldarx[] = {
2405 426613db j_mayer
    &gen_op_ldarx_user,
2406 426613db j_mayer
    &gen_op_ldarx_le_user,
2407 426613db j_mayer
    &gen_op_ldarx_kernel,
2408 426613db j_mayer
    &gen_op_ldarx_le_kernel,
2409 426613db j_mayer
    &gen_op_ldarx_64_user,
2410 426613db j_mayer
    &gen_op_ldarx_le_64_user,
2411 426613db j_mayer
    &gen_op_ldarx_64_kernel,
2412 426613db j_mayer
    &gen_op_ldarx_le_64_kernel,
2413 426613db j_mayer
};
2414 426613db j_mayer
static GenOpFunc *gen_op_stdcx[] = {
2415 426613db j_mayer
    &gen_op_stdcx_user,
2416 426613db j_mayer
    &gen_op_stdcx_le_user,
2417 426613db j_mayer
    &gen_op_stdcx_kernel,
2418 426613db j_mayer
    &gen_op_stdcx_le_kernel,
2419 426613db j_mayer
    &gen_op_stdcx_64_user,
2420 426613db j_mayer
    &gen_op_stdcx_le_64_user,
2421 426613db j_mayer
    &gen_op_stdcx_64_kernel,
2422 426613db j_mayer
    &gen_op_stdcx_le_64_kernel,
2423 426613db j_mayer
};
2424 426613db j_mayer
#endif
2425 426613db j_mayer
2426 426613db j_mayer
/* ldarx */
2427 426613db j_mayer
GEN_HANDLER(ldarx, 0x1F, 0x14, 0x02, 0x00000001, PPC_RES)
2428 426613db j_mayer
{
2429 426613db j_mayer
    gen_addr_reg_index(ctx);
2430 426613db j_mayer
    op_ldarx();
2431 426613db j_mayer
    gen_op_store_T1_gpr(rD(ctx->opcode));
2432 426613db j_mayer
}
2433 426613db j_mayer
2434 426613db j_mayer
/* stdcx. */
2435 426613db j_mayer
GEN_HANDLER(stdcx_, 0x1F, 0x16, 0x06, 0x00000000, PPC_RES)
2436 426613db j_mayer
{
2437 426613db j_mayer
    gen_addr_reg_index(ctx);
2438 426613db j_mayer
    gen_op_load_gpr_T1(rS(ctx->opcode));
2439 426613db j_mayer
    op_stdcx();
2440 426613db j_mayer
}
2441 426613db j_mayer
#endif /* defined(TARGET_PPC64) */
2442 426613db j_mayer
2443 79aceca5 bellard
/* sync */
2444 76a66253 j_mayer
GEN_HANDLER(sync, 0x1F, 0x16, 0x12, 0x03FF0801, PPC_MEM_SYNC)
2445 79aceca5 bellard
{
2446 79aceca5 bellard
}
2447 79aceca5 bellard
2448 79aceca5 bellard
/***                         Floating-point load                           ***/
2449 9a64fbe4 bellard
#define GEN_LDF(width, opc)                                                   \
2450 c7d344af bellard
GEN_HANDLER(l##width, opc, 0xFF, 0xFF, 0x00000000, PPC_FLOAT)                 \
2451 79aceca5 bellard
{                                                                             \
2452 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2453 4ecc3190 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);                                         \
2454 4ecc3190 bellard
        return;                                                               \
2455 4ecc3190 bellard
    }                                                                         \
2456 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
2457 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2458 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
2459 79aceca5 bellard
}
2460 79aceca5 bellard
2461 9a64fbe4 bellard
#define GEN_LDUF(width, opc)                                                  \
2462 c7d344af bellard
GEN_HANDLER(l##width##u, opc, 0xFF, 0xFF, 0x00000000, PPC_FLOAT)              \
2463 79aceca5 bellard
{                                                                             \
2464 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2465 4ecc3190 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);                                         \
2466 4ecc3190 bellard
        return;                                                               \
2467 4ecc3190 bellard
    }                                                                         \
2468 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2469 9fddaa0c bellard
        RET_INVAL(ctx);                                                       \
2470 9fddaa0c bellard
        return;                                                               \
2471 9a64fbe4 bellard
    }                                                                         \
2472 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
2473 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2474 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
2475 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
2476 79aceca5 bellard
}
2477 79aceca5 bellard
2478 9a64fbe4 bellard
#define GEN_LDUXF(width, opc)                                                 \
2479 c7d344af bellard
GEN_HANDLER(l##width##ux, 0x1F, 0x17, opc, 0x00000001, PPC_FLOAT)             \
2480 79aceca5 bellard
{                                                                             \
2481 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2482 4ecc3190 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);                                         \
2483 4ecc3190 bellard
        return;                                                               \
2484 4ecc3190 bellard
    }                                                                         \
2485 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2486 9fddaa0c bellard
        RET_INVAL(ctx);                                                       \
2487 9fddaa0c bellard
        return;                                                               \
2488 9a64fbe4 bellard
    }                                                                         \
2489 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2490 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2491 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
2492 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
2493 79aceca5 bellard
}
2494 79aceca5 bellard
2495 9a64fbe4 bellard
#define GEN_LDXF(width, opc2, opc3)                                           \
2496 c7d344af bellard
GEN_HANDLER(l##width##x, 0x1F, opc2, opc3, 0x00000001, PPC_FLOAT)             \
2497 79aceca5 bellard
{                                                                             \
2498 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2499 4ecc3190 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);                                         \
2500 4ecc3190 bellard
        return;                                                               \
2501 4ecc3190 bellard
    }                                                                         \
2502 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2503 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2504 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
2505 79aceca5 bellard
}
2506 79aceca5 bellard
2507 9a64fbe4 bellard
#define GEN_LDFS(width, op)                                                   \
2508 9a64fbe4 bellard
OP_LD_TABLE(width);                                                           \
2509 9a64fbe4 bellard
GEN_LDF(width, op | 0x20);                                                    \
2510 9a64fbe4 bellard
GEN_LDUF(width, op | 0x21);                                                   \
2511 9a64fbe4 bellard
GEN_LDUXF(width, op | 0x01);                                                  \
2512 9a64fbe4 bellard
GEN_LDXF(width, 0x17, op | 0x00)
2513 79aceca5 bellard
2514 79aceca5 bellard
/* lfd lfdu lfdux lfdx */
2515 9a64fbe4 bellard
GEN_LDFS(fd, 0x12);
2516 79aceca5 bellard
/* lfs lfsu lfsux lfsx */
2517 9a64fbe4 bellard
GEN_LDFS(fs, 0x10);
2518 79aceca5 bellard
2519 79aceca5 bellard
/***                         Floating-point store                          ***/
2520 79aceca5 bellard
#define GEN_STF(width, opc)                                                   \
2521 c7d344af bellard
GEN_HANDLER(st##width, opc, 0xFF, 0xFF, 0x00000000, PPC_FLOAT)                \
2522 79aceca5 bellard
{                                                                             \
2523 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2524 4ecc3190 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);                                         \
2525 4ecc3190 bellard
        return;                                                               \
2526 4ecc3190 bellard
    }                                                                         \
2527 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
2528 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));                                     \
2529 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2530 79aceca5 bellard
}
2531 79aceca5 bellard
2532 9a64fbe4 bellard
#define GEN_STUF(width, opc)                                                  \
2533 c7d344af bellard
GEN_HANDLER(st##width##u, opc, 0xFF, 0xFF, 0x00000000, PPC_FLOAT)             \
2534 79aceca5 bellard
{                                                                             \
2535 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2536 4ecc3190 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);                                         \
2537 4ecc3190 bellard
        return;                                                               \
2538 4ecc3190 bellard
    }                                                                         \
2539 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2540 9fddaa0c bellard
        RET_INVAL(ctx);                                                       \
2541 9fddaa0c bellard
        return;                                                               \
2542 9a64fbe4 bellard
    }                                                                         \
2543 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
2544 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));                                     \
2545 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2546 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
2547 79aceca5 bellard
}
2548 79aceca5 bellard
2549 9a64fbe4 bellard
#define GEN_STUXF(width, opc)                                                 \
2550 c7d344af bellard
GEN_HANDLER(st##width##ux, 0x1F, 0x17, opc, 0x00000001, PPC_FLOAT)            \
2551 79aceca5 bellard
{                                                                             \
2552 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2553 4ecc3190 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);                                         \
2554 4ecc3190 bellard
        return;                                                               \
2555 4ecc3190 bellard
    }                                                                         \
2556 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2557 9fddaa0c bellard
        RET_INVAL(ctx);                                                       \
2558 9fddaa0c bellard
        return;                                                               \
2559 9a64fbe4 bellard
    }                                                                         \
2560 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2561 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));                                     \
2562 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2563 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
2564 79aceca5 bellard
}
2565 79aceca5 bellard
2566 9a64fbe4 bellard
#define GEN_STXF(width, opc2, opc3)                                           \
2567 c7d344af bellard
GEN_HANDLER(st##width##x, 0x1F, opc2, opc3, 0x00000001, PPC_FLOAT)            \
2568 79aceca5 bellard
{                                                                             \
2569 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2570 4ecc3190 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);                                         \
2571 4ecc3190 bellard
        return;                                                               \
2572 4ecc3190 bellard
    }                                                                         \
2573 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2574 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));                                     \
2575 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2576 79aceca5 bellard
}
2577 79aceca5 bellard
2578 9a64fbe4 bellard
#define GEN_STFS(width, op)                                                   \
2579 9a64fbe4 bellard
OP_ST_TABLE(width);                                                           \
2580 9a64fbe4 bellard
GEN_STF(width, op | 0x20);                                                    \
2581 9a64fbe4 bellard
GEN_STUF(width, op | 0x21);                                                   \
2582 9a64fbe4 bellard
GEN_STUXF(width, op | 0x01);                                                  \
2583 9a64fbe4 bellard
GEN_STXF(width, 0x17, op | 0x00)
2584 79aceca5 bellard
2585 79aceca5 bellard
/* stfd stfdu stfdux stfdx */
2586 9a64fbe4 bellard
GEN_STFS(fd, 0x16);
2587 79aceca5 bellard
/* stfs stfsu stfsux stfsx */
2588 9a64fbe4 bellard
GEN_STFS(fs, 0x14);
2589 79aceca5 bellard
2590 79aceca5 bellard
/* Optional: */
2591 79aceca5 bellard
/* stfiwx */
2592 79aceca5 bellard
GEN_HANDLER(stfiwx, 0x1F, 0x17, 0x1E, 0x00000001, PPC_FLOAT)
2593 79aceca5 bellard
{
2594 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
2595 3cc62370 bellard
        RET_EXCP(ctx, EXCP_NO_FP, 0);
2596 3cc62370 bellard
        return;
2597 3cc62370 bellard
    }
2598 76a66253 j_mayer
    gen_addr_reg_index(ctx);
2599 76a66253 j_mayer
    /* XXX: TODO: memcpy low order 32 bits of FRP(rs) into memory */
2600 9fddaa0c bellard
    RET_INVAL(ctx);
2601 79aceca5 bellard
}
2602 79aceca5 bellard
2603 79aceca5 bellard
/***                                Branch                                 ***/
2604 79aceca5 bellard
2605 c1942362 bellard
static inline void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest)
2606 c1942362 bellard
{
2607 c1942362 bellard
    TranslationBlock *tb;
2608 c1942362 bellard
    tb = ctx->tb;
2609 c1942362 bellard
    if ((tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK)) {
2610 c1942362 bellard
        if (n == 0)
2611 c1942362 bellard
            gen_op_goto_tb0(TBPARAM(tb));
2612 c1942362 bellard
        else
2613 c1942362 bellard
            gen_op_goto_tb1(TBPARAM(tb));
2614 d9bce9d9 j_mayer
        gen_set_T1(dest);
2615 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2616 d9bce9d9 j_mayer
        if (ctx->sf_mode)
2617 d9bce9d9 j_mayer
            gen_op_b_T1_64();
2618 d9bce9d9 j_mayer
        else
2619 d9bce9d9 j_mayer
#endif
2620 d9bce9d9 j_mayer
            gen_op_b_T1();
2621 c1942362 bellard
        gen_op_set_T0((long)tb + n);
2622 ea4e754f bellard
        if (ctx->singlestep_enabled)
2623 ea4e754f bellard
            gen_op_debug();
2624 c1942362 bellard
        gen_op_exit_tb();
2625 c1942362 bellard
    } else {
2626 d9bce9d9 j_mayer
        gen_set_T1(dest);
2627 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2628 d9bce9d9 j_mayer
        if (ctx->sf_mode)
2629 d9bce9d9 j_mayer
            gen_op_b_T1_64();
2630 d9bce9d9 j_mayer
        else
2631 d9bce9d9 j_mayer
#endif
2632 d9bce9d9 j_mayer
            gen_op_b_T1();
2633 76a66253 j_mayer
        gen_op_reset_T0();
2634 ea4e754f bellard
        if (ctx->singlestep_enabled)
2635 ea4e754f bellard
            gen_op_debug();
2636 c1942362 bellard
        gen_op_exit_tb();
2637 c1942362 bellard
    }
2638 c53be334 bellard
}
2639 c53be334 bellard
2640 79aceca5 bellard
/* b ba bl bla */
2641 79aceca5 bellard
GEN_HANDLER(b, 0x12, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
2642 79aceca5 bellard
{
2643 76a66253 j_mayer
    target_ulong li, target;
2644 38a64f9d bellard
2645 38a64f9d bellard
    /* sign extend LI */
2646 76a66253 j_mayer
#if defined(TARGET_PPC64)
2647 d9bce9d9 j_mayer
    if (ctx->sf_mode)
2648 d9bce9d9 j_mayer
        li = ((int64_t)LI(ctx->opcode) << 38) >> 38;
2649 d9bce9d9 j_mayer
    else
2650 76a66253 j_mayer
#endif
2651 d9bce9d9 j_mayer
        li = ((int32_t)LI(ctx->opcode) << 6) >> 6;
2652 76a66253 j_mayer
    if (likely(AA(ctx->opcode) == 0))
2653 046d6672 bellard
        target = ctx->nip + li - 4;
2654 79aceca5 bellard
    else
2655 9a64fbe4 bellard
        target = li;
2656 9a64fbe4 bellard
    if (LK(ctx->opcode)) {
2657 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2658 d9bce9d9 j_mayer
        if (ctx->sf_mode)
2659 d9bce9d9 j_mayer
            gen_op_setlr_64(ctx->nip >> 32, ctx->nip);
2660 d9bce9d9 j_mayer
        else
2661 d9bce9d9 j_mayer
#endif
2662 d9bce9d9 j_mayer
            gen_op_setlr(ctx->nip);
2663 9a64fbe4 bellard
    }
2664 c1942362 bellard
    gen_goto_tb(ctx, 0, target);
2665 9a64fbe4 bellard
    ctx->exception = EXCP_BRANCH;
2666 79aceca5 bellard
}
2667 79aceca5 bellard
2668 e98a6e40 bellard
#define BCOND_IM  0
2669 e98a6e40 bellard
#define BCOND_LR  1
2670 e98a6e40 bellard
#define BCOND_CTR 2
2671 e98a6e40 bellard
2672 d9bce9d9 j_mayer
static inline void gen_bcond(DisasContext *ctx, int type)
2673 d9bce9d9 j_mayer
{
2674 76a66253 j_mayer
    target_ulong target = 0;
2675 76a66253 j_mayer
    target_ulong li;
2676 d9bce9d9 j_mayer
    uint32_t bo = BO(ctx->opcode);
2677 d9bce9d9 j_mayer
    uint32_t bi = BI(ctx->opcode);
2678 d9bce9d9 j_mayer
    uint32_t mask;
2679 e98a6e40 bellard
2680 e98a6e40 bellard
    if ((bo & 0x4) == 0)
2681 d9bce9d9 j_mayer
        gen_op_dec_ctr();
2682 e98a6e40 bellard
    switch(type) {
2683 e98a6e40 bellard
    case BCOND_IM:
2684 76a66253 j_mayer
        li = (target_long)((int16_t)(BD(ctx->opcode)));
2685 76a66253 j_mayer
        if (likely(AA(ctx->opcode) == 0)) {
2686 046d6672 bellard
            target = ctx->nip + li - 4;
2687 e98a6e40 bellard
        } else {
2688 e98a6e40 bellard
            target = li;
2689 e98a6e40 bellard
        }
2690 e98a6e40 bellard
        break;
2691 e98a6e40 bellard
    case BCOND_CTR:
2692 e98a6e40 bellard
        gen_op_movl_T1_ctr();
2693 e98a6e40 bellard
        break;
2694 e98a6e40 bellard
    default:
2695 e98a6e40 bellard
    case BCOND_LR:
2696 e98a6e40 bellard
        gen_op_movl_T1_lr();
2697 e98a6e40 bellard
        break;
2698 e98a6e40 bellard
    }
2699 d9bce9d9 j_mayer
    if (LK(ctx->opcode)) {
2700 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2701 d9bce9d9 j_mayer
        if (ctx->sf_mode)
2702 d9bce9d9 j_mayer
            gen_op_setlr_64(ctx->nip >> 32, ctx->nip);
2703 d9bce9d9 j_mayer
        else
2704 d9bce9d9 j_mayer
#endif
2705 d9bce9d9 j_mayer
            gen_op_setlr(ctx->nip);
2706 e98a6e40 bellard
    }
2707 e98a6e40 bellard
    if (bo & 0x10) {
2708 d9bce9d9 j_mayer
        /* No CR condition */
2709 d9bce9d9 j_mayer
        switch (bo & 0x6) {
2710 d9bce9d9 j_mayer
        case 0:
2711 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2712 d9bce9d9 j_mayer
            if (ctx->sf_mode)
2713 d9bce9d9 j_mayer
                gen_op_test_ctr_64();
2714 d9bce9d9 j_mayer
            else
2715 d9bce9d9 j_mayer
#endif
2716 d9bce9d9 j_mayer
                gen_op_test_ctr();
2717 d9bce9d9 j_mayer
            break;
2718 d9bce9d9 j_mayer
        case 2:
2719 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2720 d9bce9d9 j_mayer
            if (ctx->sf_mode)
2721 d9bce9d9 j_mayer
                gen_op_test_ctrz_64();
2722 d9bce9d9 j_mayer
            else
2723 d9bce9d9 j_mayer
#endif
2724 d9bce9d9 j_mayer
                gen_op_test_ctrz();
2725 e98a6e40 bellard
            break;
2726 e98a6e40 bellard
        default:
2727 d9bce9d9 j_mayer
        case 4:
2728 d9bce9d9 j_mayer
        case 6:
2729 e98a6e40 bellard
            if (type == BCOND_IM) {
2730 c1942362 bellard
                gen_goto_tb(ctx, 0, target);
2731 e98a6e40 bellard
            } else {
2732 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2733 d9bce9d9 j_mayer
                if (ctx->sf_mode)
2734 d9bce9d9 j_mayer
                    gen_op_b_T1_64();
2735 d9bce9d9 j_mayer
                else
2736 d9bce9d9 j_mayer
#endif
2737 d9bce9d9 j_mayer
                    gen_op_b_T1();
2738 76a66253 j_mayer
                gen_op_reset_T0();
2739 e98a6e40 bellard
            }
2740 e98a6e40 bellard
            goto no_test;
2741 e98a6e40 bellard
        }
2742 d9bce9d9 j_mayer
    } else {
2743 d9bce9d9 j_mayer
        mask = 1 << (3 - (bi & 0x03));
2744 d9bce9d9 j_mayer
        gen_op_load_crf_T0(bi >> 2);
2745 d9bce9d9 j_mayer
        if (bo & 0x8) {
2746 d9bce9d9 j_mayer
            switch (bo & 0x6) {
2747 d9bce9d9 j_mayer
            case 0:
2748 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2749 d9bce9d9 j_mayer
                if (ctx->sf_mode)
2750 d9bce9d9 j_mayer
                    gen_op_test_ctr_true_64(mask);
2751 d9bce9d9 j_mayer
                else
2752 d9bce9d9 j_mayer
#endif
2753 d9bce9d9 j_mayer
                    gen_op_test_ctr_true(mask);
2754 d9bce9d9 j_mayer
                break;
2755 d9bce9d9 j_mayer
            case 2:
2756 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2757 d9bce9d9 j_mayer
                if (ctx->sf_mode)
2758 d9bce9d9 j_mayer
                    gen_op_test_ctrz_true_64(mask);
2759 d9bce9d9 j_mayer
                else
2760 d9bce9d9 j_mayer
#endif
2761 d9bce9d9 j_mayer
                    gen_op_test_ctrz_true(mask);
2762 d9bce9d9 j_mayer
                break;
2763 d9bce9d9 j_mayer
            default:
2764 d9bce9d9 j_mayer
            case 4:
2765 d9bce9d9 j_mayer
            case 6:
2766 e98a6e40 bellard
                gen_op_test_true(mask);
2767 d9bce9d9 j_mayer
                break;
2768 d9bce9d9 j_mayer
            }
2769 d9bce9d9 j_mayer
        } else {
2770 d9bce9d9 j_mayer
            switch (bo & 0x6) {
2771 d9bce9d9 j_mayer
            case 0:
2772 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2773 d9bce9d9 j_mayer
                if (ctx->sf_mode)
2774 d9bce9d9 j_mayer
                    gen_op_test_ctr_false_64(mask);
2775 d9bce9d9 j_mayer
                else
2776 d9bce9d9 j_mayer
#endif
2777 d9bce9d9 j_mayer
                    gen_op_test_ctr_false(mask);
2778 5fafdf24 ths
                break;                          
2779 d9bce9d9 j_mayer
            case 2:
2780 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2781 d9bce9d9 j_mayer
                if (ctx->sf_mode)
2782 d9bce9d9 j_mayer
                    gen_op_test_ctrz_false_64(mask);
2783 d9bce9d9 j_mayer
                else
2784 d9bce9d9 j_mayer
#endif
2785 d9bce9d9 j_mayer
                    gen_op_test_ctrz_false(mask);
2786 d9bce9d9 j_mayer
                break;
2787 e98a6e40 bellard
            default:
2788 d9bce9d9 j_mayer
            case 4:
2789 d9bce9d9 j_mayer
            case 6:
2790 e98a6e40 bellard
                gen_op_test_false(mask);
2791 d9bce9d9 j_mayer
                break;
2792 d9bce9d9 j_mayer
            }
2793 d9bce9d9 j_mayer
        }
2794 d9bce9d9 j_mayer
    }
2795 e98a6e40 bellard
    if (type == BCOND_IM) {
2796 c53be334 bellard
        int l1 = gen_new_label();
2797 c53be334 bellard
        gen_op_jz_T0(l1);
2798 c1942362 bellard
        gen_goto_tb(ctx, 0, target);
2799 c53be334 bellard
        gen_set_label(l1);
2800 c1942362 bellard
        gen_goto_tb(ctx, 1, ctx->nip);
2801 e98a6e40 bellard
    } else {
2802 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2803 d9bce9d9 j_mayer
        if (ctx->sf_mode)
2804 d9bce9d9 j_mayer
            gen_op_btest_T1_64(ctx->nip >> 32, ctx->nip);
2805 d9bce9d9 j_mayer
        else
2806 d9bce9d9 j_mayer
#endif
2807 d9bce9d9 j_mayer
            gen_op_btest_T1(ctx->nip);
2808 76a66253 j_mayer
        gen_op_reset_T0();
2809 e98a6e40 bellard
 no_test:
2810 08e46e54 j_mayer
        if (ctx->singlestep_enabled)
2811 08e46e54 j_mayer
            gen_op_debug();
2812 08e46e54 j_mayer
        gen_op_exit_tb();
2813 08e46e54 j_mayer
    }
2814 d9bce9d9 j_mayer
    ctx->exception = EXCP_BRANCH;
2815 e98a6e40 bellard
}
2816 e98a6e40 bellard
2817 e98a6e40 bellard
GEN_HANDLER(bc, 0x10, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
2818 5fafdf24 ths
{                    
2819 e98a6e40 bellard
    gen_bcond(ctx, BCOND_IM);
2820 e98a6e40 bellard
}
2821 e98a6e40 bellard
2822 e98a6e40 bellard
GEN_HANDLER(bcctr, 0x13, 0x10, 0x10, 0x00000000, PPC_FLOW)
2823 5fafdf24 ths
{                   
2824 e98a6e40 bellard
    gen_bcond(ctx, BCOND_CTR);
2825 e98a6e40 bellard
}
2826 e98a6e40 bellard
2827 e98a6e40 bellard
GEN_HANDLER(bclr, 0x13, 0x10, 0x00, 0x00000000, PPC_FLOW)
2828 5fafdf24 ths
{                    
2829 e98a6e40 bellard
    gen_bcond(ctx, BCOND_LR);
2830 e98a6e40 bellard
}
2831 79aceca5 bellard
2832 79aceca5 bellard
/***                      Condition register logical                       ***/
2833 79aceca5 bellard
#define GEN_CRLOGIC(op, opc)                                                  \
2834 79aceca5 bellard
GEN_HANDLER(cr##op, 0x13, 0x01, opc, 0x00000001, PPC_INTEGER)                 \
2835 79aceca5 bellard
{                                                                             \
2836 79aceca5 bellard
    gen_op_load_crf_T0(crbA(ctx->opcode) >> 2);                               \
2837 79aceca5 bellard
    gen_op_getbit_T0(3 - (crbA(ctx->opcode) & 0x03));                         \
2838 79aceca5 bellard
    gen_op_load_crf_T1(crbB(ctx->opcode) >> 2);                               \
2839 79aceca5 bellard
    gen_op_getbit_T1(3 - (crbB(ctx->opcode) & 0x03));                         \
2840 79aceca5 bellard
    gen_op_##op();                                                            \
2841 79aceca5 bellard
    gen_op_load_crf_T1(crbD(ctx->opcode) >> 2);                               \
2842 79aceca5 bellard
    gen_op_setcrfbit(~(1 << (3 - (crbD(ctx->opcode) & 0x03))),                \
2843 79aceca5 bellard
                     3 - (crbD(ctx->opcode) & 0x03));                         \
2844 79aceca5 bellard
    gen_op_store_T1_crf(crbD(ctx->opcode) >> 2);                              \
2845 79aceca5 bellard
}
2846 79aceca5 bellard
2847 79aceca5 bellard
/* crand */
2848 76a66253 j_mayer
GEN_CRLOGIC(and, 0x08);
2849 79aceca5 bellard
/* crandc */
2850 76a66253 j_mayer
GEN_CRLOGIC(andc, 0x04);
2851 79aceca5 bellard
/* creqv */
2852 76a66253 j_mayer
GEN_CRLOGIC(eqv, 0x09);
2853 79aceca5 bellard
/* crnand */
2854 76a66253 j_mayer
GEN_CRLOGIC(nand, 0x07);
2855 79aceca5 bellard
/* crnor */
2856 76a66253 j_mayer
GEN_CRLOGIC(nor, 0x01);
2857 79aceca5 bellard
/* cror */
2858 76a66253 j_mayer
GEN_CRLOGIC(or, 0x0E);
2859 79aceca5 bellard
/* crorc */
2860 76a66253 j_mayer
GEN_CRLOGIC(orc, 0x0D);
2861 79aceca5 bellard
/* crxor */
2862 76a66253 j_mayer
GEN_CRLOGIC(xor, 0x06);
2863 79aceca5 bellard
/* mcrf */
2864 79aceca5 bellard
GEN_HANDLER(mcrf, 0x13, 0x00, 0xFF, 0x00000001, PPC_INTEGER)
2865 79aceca5 bellard
{
2866 79aceca5 bellard
    gen_op_load_crf_T0(crfS(ctx->opcode));
2867 79aceca5 bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));
2868 79aceca5 bellard
}
2869 79aceca5 bellard
2870 79aceca5 bellard
/***                           System linkage                              ***/
2871 79aceca5 bellard
/* rfi (supervisor only) */
2872 76a66253 j_mayer
GEN_HANDLER(rfi, 0x13, 0x12, 0x01, 0x03FF8001, PPC_FLOW)
2873 79aceca5 bellard
{
2874 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
2875 9fddaa0c bellard
    RET_PRIVOPC(ctx);
2876 9a64fbe4 bellard
#else
2877 9a64fbe4 bellard
    /* Restore CPU state */
2878 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
2879 9fddaa0c bellard
        RET_PRIVOPC(ctx);
2880 9fddaa0c bellard
        return;
2881 9a64fbe4 bellard
    }
2882 a42bd6cc j_mayer
    gen_op_rfi();
2883 2be0071f bellard
    RET_CHG_FLOW(ctx);
2884 9a64fbe4 bellard
#endif
2885 79aceca5 bellard
}
2886 79aceca5 bellard
2887 426613db j_mayer
#if defined(TARGET_PPC64)
2888 426613db j_mayer
GEN_HANDLER(rfid, 0x13, 0x12, 0x00, 0x03FF8001, PPC_FLOW)
2889 426613db j_mayer
{
2890 426613db j_mayer
#if defined(CONFIG_USER_ONLY)
2891 426613db j_mayer
    RET_PRIVOPC(ctx);
2892 426613db j_mayer
#else
2893 426613db j_mayer
    /* Restore CPU state */
2894 426613db j_mayer
    if (unlikely(!ctx->supervisor)) {
2895 426613db j_mayer
        RET_PRIVOPC(ctx);
2896 426613db j_mayer
        return;
2897 426613db j_mayer
    }
2898 a42bd6cc j_mayer
    gen_op_rfid();
2899 426613db j_mayer
    RET_CHG_FLOW(ctx);
2900 426613db j_mayer
#endif
2901 426613db j_mayer
}
2902 426613db j_mayer
#endif
2903 426613db j_mayer
2904 79aceca5 bellard
/* sc */
2905 79aceca5 bellard
GEN_HANDLER(sc, 0x11, 0xFF, 0xFF, 0x03FFFFFD, PPC_FLOW)
2906 79aceca5 bellard
{
2907 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
2908 9fddaa0c bellard
    RET_EXCP(ctx, EXCP_SYSCALL_USER, 0);
2909 9a64fbe4 bellard
#else
2910 9fddaa0c bellard
    RET_EXCP(ctx, EXCP_SYSCALL, 0);
2911 9a64fbe4 bellard
#endif
2912 79aceca5 bellard
}
2913 79aceca5 bellard
2914 79aceca5 bellard
/***                                Trap                                   ***/
2915 79aceca5 bellard
/* tw */
2916 76a66253 j_mayer
GEN_HANDLER(tw, 0x1F, 0x04, 0x00, 0x00000001, PPC_FLOW)
2917 79aceca5 bellard
{
2918 9a64fbe4 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
2919 9a64fbe4 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));
2920 a0ae05aa ths
    /* Update the nip since this might generate a trap exception */
2921 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
2922 9a64fbe4 bellard
    gen_op_tw(TO(ctx->opcode));
2923 79aceca5 bellard
}
2924 79aceca5 bellard
2925 79aceca5 bellard
/* twi */
2926 79aceca5 bellard
GEN_HANDLER(twi, 0x03, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
2927 79aceca5 bellard
{
2928 9a64fbe4 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
2929 d9bce9d9 j_mayer
    gen_set_T1(SIMM(ctx->opcode));
2930 d9bce9d9 j_mayer
    /* Update the nip since this might generate a trap exception */
2931 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
2932 76a66253 j_mayer
    gen_op_tw(TO(ctx->opcode));
2933 79aceca5 bellard
}
2934 79aceca5 bellard
2935 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2936 d9bce9d9 j_mayer
/* td */
2937 d9bce9d9 j_mayer
GEN_HANDLER(td, 0x1F, 0x04, 0x02, 0x00000001, PPC_64B)
2938 d9bce9d9 j_mayer
{
2939 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
2940 d9bce9d9 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
2941 d9bce9d9 j_mayer
    /* Update the nip since this might generate a trap exception */
2942 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
2943 d9bce9d9 j_mayer
    gen_op_td(TO(ctx->opcode));
2944 d9bce9d9 j_mayer
}
2945 d9bce9d9 j_mayer
2946 d9bce9d9 j_mayer
/* tdi */
2947 d9bce9d9 j_mayer
GEN_HANDLER(tdi, 0x02, 0xFF, 0xFF, 0x00000000, PPC_64B)
2948 d9bce9d9 j_mayer
{
2949 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
2950 d9bce9d9 j_mayer
    gen_set_T1(SIMM(ctx->opcode));
2951 d9bce9d9 j_mayer
    /* Update the nip since this might generate a trap exception */
2952 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
2953 d9bce9d9 j_mayer
    gen_op_td(TO(ctx->opcode));
2954 d9bce9d9 j_mayer
}
2955 d9bce9d9 j_mayer
#endif
2956 d9bce9d9 j_mayer
2957 79aceca5 bellard
/***                          Processor control                            ***/
2958 79aceca5 bellard
/* mcrxr */
2959 79aceca5 bellard
GEN_HANDLER(mcrxr, 0x1F, 0x00, 0x10, 0x007FF801, PPC_MISC)
2960 79aceca5 bellard
{
2961 79aceca5 bellard
    gen_op_load_xer_cr();
2962 79aceca5 bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));
2963 e864cabd j_mayer
    gen_op_clear_xer_ov();
2964 e864cabd j_mayer
    gen_op_clear_xer_ca();
2965 79aceca5 bellard
}
2966 79aceca5 bellard
2967 79aceca5 bellard
/* mfcr */
2968 76a66253 j_mayer
GEN_HANDLER(mfcr, 0x1F, 0x13, 0x00, 0x00000801, PPC_MISC)
2969 79aceca5 bellard
{
2970 76a66253 j_mayer
    uint32_t crm, crn;
2971 5fafdf24 ths
   
2972 76a66253 j_mayer
    if (likely(ctx->opcode & 0x00100000)) {
2973 76a66253 j_mayer
        crm = CRM(ctx->opcode);
2974 76a66253 j_mayer
        if (likely((crm ^ (crm - 1)) == 0)) {
2975 76a66253 j_mayer
            crn = ffs(crm);
2976 76a66253 j_mayer
            gen_op_load_cro(7 - crn);
2977 76a66253 j_mayer
        }
2978 d9bce9d9 j_mayer
    } else {
2979 d9bce9d9 j_mayer
        gen_op_load_cr();
2980 d9bce9d9 j_mayer
    }
2981 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
2982 79aceca5 bellard
}
2983 79aceca5 bellard
2984 79aceca5 bellard
/* mfmsr */
2985 79aceca5 bellard
GEN_HANDLER(mfmsr, 0x1F, 0x13, 0x02, 0x001FF801, PPC_MISC)
2986 79aceca5 bellard
{
2987 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
2988 9fddaa0c bellard
    RET_PRIVREG(ctx);
2989 9a64fbe4 bellard
#else
2990 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
2991 9fddaa0c bellard
        RET_PRIVREG(ctx);
2992 9fddaa0c bellard
        return;
2993 9a64fbe4 bellard
    }
2994 79aceca5 bellard
    gen_op_load_msr();
2995 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
2996 9a64fbe4 bellard
#endif
2997 79aceca5 bellard
}
2998 79aceca5 bellard
2999 3fc6c082 bellard
#if 0
3000 3fc6c082 bellard
#define SPR_NOACCESS ((void *)(-1))
3001 3fc6c082 bellard
#else
3002 3fc6c082 bellard
static void spr_noaccess (void *opaque, int sprn)
3003 3fc6c082 bellard
{
3004 3fc6c082 bellard
    sprn = ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
3005 3fc6c082 bellard
    printf("ERROR: try to access SPR %d !\n", sprn);
3006 3fc6c082 bellard
}
3007 3fc6c082 bellard
#define SPR_NOACCESS (&spr_noaccess)
3008 3fc6c082 bellard
#endif
3009 3fc6c082 bellard
3010 79aceca5 bellard
/* mfspr */
3011 3fc6c082 bellard
static inline void gen_op_mfspr (DisasContext *ctx)
3012 79aceca5 bellard
{
3013 3fc6c082 bellard
    void (*read_cb)(void *opaque, int sprn);
3014 79aceca5 bellard
    uint32_t sprn = SPR(ctx->opcode);
3015 79aceca5 bellard
3016 3fc6c082 bellard
#if !defined(CONFIG_USER_ONLY)
3017 3fc6c082 bellard
    if (ctx->supervisor)
3018 3fc6c082 bellard
        read_cb = ctx->spr_cb[sprn].oea_read;
3019 3fc6c082 bellard
    else
3020 9a64fbe4 bellard
#endif
3021 3fc6c082 bellard
        read_cb = ctx->spr_cb[sprn].uea_read;
3022 76a66253 j_mayer
    if (likely(read_cb != NULL)) {
3023 76a66253 j_mayer
        if (likely(read_cb != SPR_NOACCESS)) {
3024 3fc6c082 bellard
            (*read_cb)(ctx, sprn);
3025 3fc6c082 bellard
            gen_op_store_T0_gpr(rD(ctx->opcode));
3026 3fc6c082 bellard
        } else {
3027 3fc6c082 bellard
            /* Privilege exception */
3028 4a057712 j_mayer
            if (loglevel != 0) {
3029 7f75ffd3 blueswir1
                fprintf(logfile, "Trying to read privileged spr %d %03x\n",
3030 f24e5695 bellard
                        sprn, sprn);
3031 f24e5695 bellard
            }
3032 7f75ffd3 blueswir1
            printf("Trying to read privileged spr %d %03x\n", sprn, sprn);
3033 76a66253 j_mayer
            RET_PRIVREG(ctx);
3034 79aceca5 bellard
        }
3035 3fc6c082 bellard
    } else {
3036 3fc6c082 bellard
        /* Not defined */
3037 4a057712 j_mayer
        if (loglevel != 0) {
3038 f24e5695 bellard
            fprintf(logfile, "Trying to read invalid spr %d %03x\n",
3039 f24e5695 bellard
                    sprn, sprn);
3040 f24e5695 bellard
        }
3041 3fc6c082 bellard
        printf("Trying to read invalid spr %d %03x\n", sprn, sprn);
3042 3fc6c082 bellard
        RET_EXCP(ctx, EXCP_PROGRAM, EXCP_INVAL | EXCP_INVAL_SPR);
3043 79aceca5 bellard
    }
3044 79aceca5 bellard
}
3045 79aceca5 bellard
3046 3fc6c082 bellard
GEN_HANDLER(mfspr, 0x1F, 0x13, 0x0A, 0x00000001, PPC_MISC)
3047 79aceca5 bellard
{
3048 3fc6c082 bellard
    gen_op_mfspr(ctx);
3049 76a66253 j_mayer
}
3050 3fc6c082 bellard
3051 3fc6c082 bellard
/* mftb */
3052 3fc6c082 bellard
GEN_HANDLER(mftb, 0x1F, 0x13, 0x0B, 0x00000001, PPC_TB)
3053 3fc6c082 bellard
{
3054 3fc6c082 bellard
    gen_op_mfspr(ctx);
3055 79aceca5 bellard
}
3056 79aceca5 bellard
3057 79aceca5 bellard
/* mtcrf */
3058 8dd4983c bellard
GEN_HANDLER(mtcrf, 0x1F, 0x10, 0x04, 0x00000801, PPC_MISC)
3059 79aceca5 bellard
{
3060 76a66253 j_mayer
    uint32_t crm, crn;
3061 5fafdf24 ths
   
3062 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
3063 76a66253 j_mayer
    crm = CRM(ctx->opcode);
3064 76a66253 j_mayer
    if (likely((ctx->opcode & 0x00100000) || (crm ^ (crm - 1)) == 0)) {
3065 76a66253 j_mayer
        crn = ffs(crm);
3066 76a66253 j_mayer
        gen_op_srli_T0(crn * 4);
3067 76a66253 j_mayer
        gen_op_andi_T0(0xF);
3068 76a66253 j_mayer
        gen_op_store_cro(7 - crn);
3069 76a66253 j_mayer
    } else {
3070 76a66253 j_mayer
        gen_op_store_cr(crm);
3071 76a66253 j_mayer
    }
3072 79aceca5 bellard
}
3073 79aceca5 bellard
3074 79aceca5 bellard
/* mtmsr */
3075 426613db j_mayer
#if defined(TARGET_PPC64)
3076 426613db j_mayer
GEN_HANDLER(mtmsrd, 0x1F, 0x12, 0x05, 0x001FF801, PPC_MISC)
3077 426613db j_mayer
{
3078 426613db j_mayer
#if defined(CONFIG_USER_ONLY)
3079 426613db j_mayer
    RET_PRIVREG(ctx);
3080 426613db j_mayer
#else
3081 426613db j_mayer
    if (unlikely(!ctx->supervisor)) {
3082 426613db j_mayer
        RET_PRIVREG(ctx);
3083 426613db j_mayer
        return;
3084 426613db j_mayer
    }
3085 426613db j_mayer
    gen_update_nip(ctx, ctx->nip);
3086 426613db j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3087 426613db j_mayer
    gen_op_store_msr();
3088 426613db j_mayer
    /* Must stop the translation as machine state (may have) changed */
3089 426613db j_mayer
    RET_CHG_FLOW(ctx);
3090 426613db j_mayer
#endif
3091 426613db j_mayer
}
3092 426613db j_mayer
#endif
3093 426613db j_mayer
3094 79aceca5 bellard
GEN_HANDLER(mtmsr, 0x1F, 0x12, 0x04, 0x001FF801, PPC_MISC)
3095 79aceca5 bellard
{
3096 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3097 9fddaa0c bellard
    RET_PRIVREG(ctx);
3098 9a64fbe4 bellard
#else
3099 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3100 9fddaa0c bellard
        RET_PRIVREG(ctx);
3101 9fddaa0c bellard
        return;
3102 9a64fbe4 bellard
    }
3103 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
3104 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
3105 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
3106 d9bce9d9 j_mayer
    if (!ctx->sf_mode)
3107 d9bce9d9 j_mayer
        gen_op_store_msr_32();
3108 d9bce9d9 j_mayer
    else
3109 d9bce9d9 j_mayer
#endif
3110 d9bce9d9 j_mayer
        gen_op_store_msr();
3111 79aceca5 bellard
    /* Must stop the translation as machine state (may have) changed */
3112 e80e1cc4 bellard
    RET_CHG_FLOW(ctx);
3113 9a64fbe4 bellard
#endif
3114 79aceca5 bellard
}
3115 79aceca5 bellard
3116 79aceca5 bellard
/* mtspr */
3117 79aceca5 bellard
GEN_HANDLER(mtspr, 0x1F, 0x13, 0x0E, 0x00000001, PPC_MISC)
3118 79aceca5 bellard
{
3119 3fc6c082 bellard
    void (*write_cb)(void *opaque, int sprn);
3120 79aceca5 bellard
    uint32_t sprn = SPR(ctx->opcode);
3121 79aceca5 bellard
3122 3fc6c082 bellard
#if !defined(CONFIG_USER_ONLY)
3123 3fc6c082 bellard
    if (ctx->supervisor)
3124 3fc6c082 bellard
        write_cb = ctx->spr_cb[sprn].oea_write;
3125 3fc6c082 bellard
    else
3126 9a64fbe4 bellard
#endif
3127 3fc6c082 bellard
        write_cb = ctx->spr_cb[sprn].uea_write;
3128 76a66253 j_mayer
    if (likely(write_cb != NULL)) {
3129 76a66253 j_mayer
        if (likely(write_cb != SPR_NOACCESS)) {
3130 3fc6c082 bellard
            gen_op_load_gpr_T0(rS(ctx->opcode));
3131 3fc6c082 bellard
            (*write_cb)(ctx, sprn);
3132 3fc6c082 bellard
        } else {
3133 3fc6c082 bellard
            /* Privilege exception */
3134 4a057712 j_mayer
            if (loglevel != 0) {
3135 7f75ffd3 blueswir1
                fprintf(logfile, "Trying to write privileged spr %d %03x\n",
3136 f24e5695 bellard
                        sprn, sprn);
3137 f24e5695 bellard
            }
3138 7f75ffd3 blueswir1
            printf("Trying to write privileged spr %d %03x\n", sprn, sprn);
3139 76a66253 j_mayer
            RET_PRIVREG(ctx);
3140 76a66253 j_mayer
        }
3141 3fc6c082 bellard
    } else {
3142 3fc6c082 bellard
        /* Not defined */
3143 4a057712 j_mayer
        if (loglevel != 0) {
3144 f24e5695 bellard
            fprintf(logfile, "Trying to write invalid spr %d %03x\n",
3145 f24e5695 bellard
                    sprn, sprn);
3146 f24e5695 bellard
        }
3147 3fc6c082 bellard
        printf("Trying to write invalid spr %d %03x\n", sprn, sprn);
3148 3fc6c082 bellard
        RET_EXCP(ctx, EXCP_PROGRAM, EXCP_INVAL | EXCP_INVAL_SPR);
3149 79aceca5 bellard
    }
3150 79aceca5 bellard
}
3151 79aceca5 bellard
3152 79aceca5 bellard
/***                         Cache management                              ***/
3153 79aceca5 bellard
/* For now, all those will be implemented as nop:
3154 79aceca5 bellard
 * this is valid, regarding the PowerPC specs...
3155 9a64fbe4 bellard
 * We just have to flush tb while invalidating instruction cache lines...
3156 79aceca5 bellard
 */
3157 79aceca5 bellard
/* dcbf */
3158 9a64fbe4 bellard
GEN_HANDLER(dcbf, 0x1F, 0x16, 0x02, 0x03E00001, PPC_CACHE)
3159 79aceca5 bellard
{
3160 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3161 a541f297 bellard
    op_ldst(lbz);
3162 79aceca5 bellard
}
3163 79aceca5 bellard
3164 79aceca5 bellard
/* dcbi (Supervisor only) */
3165 9a64fbe4 bellard
GEN_HANDLER(dcbi, 0x1F, 0x16, 0x0E, 0x03E00001, PPC_CACHE)
3166 79aceca5 bellard
{
3167 a541f297 bellard
#if defined(CONFIG_USER_ONLY)
3168 9fddaa0c bellard
    RET_PRIVOPC(ctx);
3169 a541f297 bellard
#else
3170 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3171 9fddaa0c bellard
        RET_PRIVOPC(ctx);
3172 9fddaa0c bellard
        return;
3173 9a64fbe4 bellard
    }
3174 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3175 76a66253 j_mayer
    /* XXX: specification says this should be treated as a store by the MMU */
3176 76a66253 j_mayer
    //op_ldst(lbz);
3177 a541f297 bellard
    op_ldst(stb);
3178 a541f297 bellard
#endif
3179 79aceca5 bellard
}
3180 79aceca5 bellard
3181 79aceca5 bellard
/* dcdst */
3182 9a64fbe4 bellard
GEN_HANDLER(dcbst, 0x1F, 0x16, 0x01, 0x03E00001, PPC_CACHE)
3183 79aceca5 bellard
{
3184 76a66253 j_mayer
    /* XXX: specification say this is treated as a load by the MMU */
3185 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3186 a541f297 bellard
    op_ldst(lbz);
3187 79aceca5 bellard
}
3188 79aceca5 bellard
3189 79aceca5 bellard
/* dcbt */
3190 9a64fbe4 bellard
GEN_HANDLER(dcbt, 0x1F, 0x16, 0x08, 0x03E00001, PPC_CACHE)
3191 79aceca5 bellard
{
3192 76a66253 j_mayer
    /* XXX: specification say this is treated as a load by the MMU
3193 76a66253 j_mayer
     *      but does not generate any exception
3194 76a66253 j_mayer
     */
3195 79aceca5 bellard
}
3196 79aceca5 bellard
3197 79aceca5 bellard
/* dcbtst */
3198 9a64fbe4 bellard
GEN_HANDLER(dcbtst, 0x1F, 0x16, 0x07, 0x03E00001, PPC_CACHE)
3199 79aceca5 bellard
{
3200 76a66253 j_mayer
    /* XXX: specification say this is treated as a load by the MMU
3201 76a66253 j_mayer
     *      but does not generate any exception
3202 76a66253 j_mayer
     */
3203 79aceca5 bellard
}
3204 79aceca5 bellard
3205 79aceca5 bellard
/* dcbz */
3206 76a66253 j_mayer
#define op_dcbz() (*gen_op_dcbz[ctx->mem_idx])()
3207 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
3208 d9bce9d9 j_mayer
#if defined(CONFIG_USER_ONLY)
3209 d9bce9d9 j_mayer
static GenOpFunc *gen_op_dcbz[] = {
3210 d9bce9d9 j_mayer
    &gen_op_dcbz_raw,
3211 d9bce9d9 j_mayer
    &gen_op_dcbz_raw,
3212 d9bce9d9 j_mayer
    &gen_op_dcbz_64_raw,
3213 d9bce9d9 j_mayer
    &gen_op_dcbz_64_raw,
3214 d9bce9d9 j_mayer
};
3215 d9bce9d9 j_mayer
#else
3216 d9bce9d9 j_mayer
static GenOpFunc *gen_op_dcbz[] = {
3217 d9bce9d9 j_mayer
    &gen_op_dcbz_user,
3218 d9bce9d9 j_mayer
    &gen_op_dcbz_user,
3219 d9bce9d9 j_mayer
    &gen_op_dcbz_kernel,
3220 d9bce9d9 j_mayer
    &gen_op_dcbz_kernel,
3221 d9bce9d9 j_mayer
    &gen_op_dcbz_64_user,
3222 d9bce9d9 j_mayer
    &gen_op_dcbz_64_user,
3223 d9bce9d9 j_mayer
    &gen_op_dcbz_64_kernel,
3224 d9bce9d9 j_mayer
    &gen_op_dcbz_64_kernel,
3225 d9bce9d9 j_mayer
};
3226 d9bce9d9 j_mayer
#endif
3227 d9bce9d9 j_mayer
#else
3228 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3229 76a66253 j_mayer
static GenOpFunc *gen_op_dcbz[] = {
3230 76a66253 j_mayer
    &gen_op_dcbz_raw,
3231 76a66253 j_mayer
    &gen_op_dcbz_raw,
3232 76a66253 j_mayer
};
3233 9a64fbe4 bellard
#else
3234 9a64fbe4 bellard
static GenOpFunc *gen_op_dcbz[] = {
3235 9a64fbe4 bellard
    &gen_op_dcbz_user,
3236 2d5262f9 bellard
    &gen_op_dcbz_user,
3237 2d5262f9 bellard
    &gen_op_dcbz_kernel,
3238 9a64fbe4 bellard
    &gen_op_dcbz_kernel,
3239 9a64fbe4 bellard
};
3240 9a64fbe4 bellard
#endif
3241 d9bce9d9 j_mayer
#endif
3242 9a64fbe4 bellard
3243 9a64fbe4 bellard
GEN_HANDLER(dcbz, 0x1F, 0x16, 0x1F, 0x03E00001, PPC_CACHE)
3244 79aceca5 bellard
{
3245 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3246 9a64fbe4 bellard
    op_dcbz();
3247 4b3686fa bellard
    gen_op_check_reservation();
3248 79aceca5 bellard
}
3249 79aceca5 bellard
3250 79aceca5 bellard
/* icbi */
3251 36f69651 j_mayer
#define op_icbi() (*gen_op_icbi[ctx->mem_idx])()
3252 36f69651 j_mayer
#if defined(TARGET_PPC64)
3253 36f69651 j_mayer
#if defined(CONFIG_USER_ONLY)
3254 36f69651 j_mayer
static GenOpFunc *gen_op_icbi[] = {
3255 36f69651 j_mayer
    &gen_op_icbi_raw,
3256 36f69651 j_mayer
    &gen_op_icbi_raw,
3257 36f69651 j_mayer
    &gen_op_icbi_64_raw,
3258 36f69651 j_mayer
    &gen_op_icbi_64_raw,
3259 36f69651 j_mayer
};
3260 36f69651 j_mayer
#else
3261 36f69651 j_mayer
static GenOpFunc *gen_op_icbi[] = {
3262 36f69651 j_mayer
    &gen_op_icbi_user,
3263 36f69651 j_mayer
    &gen_op_icbi_user,
3264 36f69651 j_mayer
    &gen_op_icbi_kernel,
3265 36f69651 j_mayer
    &gen_op_icbi_kernel,
3266 36f69651 j_mayer
    &gen_op_icbi_64_user,
3267 36f69651 j_mayer
    &gen_op_icbi_64_user,
3268 36f69651 j_mayer
    &gen_op_icbi_64_kernel,
3269 36f69651 j_mayer
    &gen_op_icbi_64_kernel,
3270 36f69651 j_mayer
};
3271 36f69651 j_mayer
#endif
3272 36f69651 j_mayer
#else
3273 36f69651 j_mayer
#if defined(CONFIG_USER_ONLY)
3274 36f69651 j_mayer
static GenOpFunc *gen_op_icbi[] = {
3275 36f69651 j_mayer
    &gen_op_icbi_raw,
3276 36f69651 j_mayer
    &gen_op_icbi_raw,
3277 36f69651 j_mayer
};
3278 36f69651 j_mayer
#else
3279 36f69651 j_mayer
static GenOpFunc *gen_op_icbi[] = {
3280 36f69651 j_mayer
    &gen_op_icbi_user,
3281 36f69651 j_mayer
    &gen_op_icbi_user,
3282 36f69651 j_mayer
    &gen_op_icbi_kernel,
3283 36f69651 j_mayer
    &gen_op_icbi_kernel,
3284 36f69651 j_mayer
};
3285 36f69651 j_mayer
#endif
3286 36f69651 j_mayer
#endif
3287 9a64fbe4 bellard
GEN_HANDLER(icbi, 0x1F, 0x16, 0x1E, 0x03E00001, PPC_CACHE)
3288 79aceca5 bellard
{
3289 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
3290 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
3291 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3292 36f69651 j_mayer
    op_icbi();
3293 76a66253 j_mayer
    RET_STOP(ctx);
3294 79aceca5 bellard
}
3295 79aceca5 bellard
3296 79aceca5 bellard
/* Optional: */
3297 79aceca5 bellard
/* dcba */
3298 c7d344af bellard
GEN_HANDLER(dcba, 0x1F, 0x16, 0x17, 0x03E00001, PPC_CACHE_OPT)
3299 79aceca5 bellard
{
3300 79aceca5 bellard
}
3301 79aceca5 bellard
3302 79aceca5 bellard
/***                    Segment register manipulation                      ***/
3303 79aceca5 bellard
/* Supervisor only: */
3304 79aceca5 bellard
/* mfsr */
3305 79aceca5 bellard
GEN_HANDLER(mfsr, 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT)
3306 79aceca5 bellard
{
3307 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3308 9fddaa0c bellard
    RET_PRIVREG(ctx);
3309 9a64fbe4 bellard
#else
3310 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3311 9fddaa0c bellard
        RET_PRIVREG(ctx);
3312 9fddaa0c bellard
        return;
3313 9a64fbe4 bellard
    }
3314 76a66253 j_mayer
    gen_op_set_T1(SR(ctx->opcode));
3315 76a66253 j_mayer
    gen_op_load_sr();
3316 9a64fbe4 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
3317 9a64fbe4 bellard
#endif
3318 79aceca5 bellard
}
3319 79aceca5 bellard
3320 79aceca5 bellard
/* mfsrin */
3321 9a64fbe4 bellard
GEN_HANDLER(mfsrin, 0x1F, 0x13, 0x14, 0x001F0001, PPC_SEGMENT)
3322 79aceca5 bellard
{
3323 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3324 9fddaa0c bellard
    RET_PRIVREG(ctx);
3325 9a64fbe4 bellard
#else
3326 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3327 9fddaa0c bellard
        RET_PRIVREG(ctx);
3328 9fddaa0c bellard
        return;
3329 9a64fbe4 bellard
    }
3330 9a64fbe4 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));
3331 76a66253 j_mayer
    gen_op_srli_T1(28);
3332 76a66253 j_mayer
    gen_op_load_sr();
3333 9a64fbe4 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
3334 9a64fbe4 bellard
#endif
3335 79aceca5 bellard
}
3336 79aceca5 bellard
3337 79aceca5 bellard
/* mtsr */
3338 e63c59cb bellard
GEN_HANDLER(mtsr, 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT)
3339 79aceca5 bellard
{
3340 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3341 9fddaa0c bellard
    RET_PRIVREG(ctx);
3342 9a64fbe4 bellard
#else
3343 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3344 9fddaa0c bellard
        RET_PRIVREG(ctx);
3345 9fddaa0c bellard
        return;
3346 9a64fbe4 bellard
    }
3347 9a64fbe4 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
3348 76a66253 j_mayer
    gen_op_set_T1(SR(ctx->opcode));
3349 76a66253 j_mayer
    gen_op_store_sr();
3350 f24e5695 bellard
    RET_STOP(ctx);
3351 9a64fbe4 bellard
#endif
3352 79aceca5 bellard
}
3353 79aceca5 bellard
3354 79aceca5 bellard
/* mtsrin */
3355 9a64fbe4 bellard
GEN_HANDLER(mtsrin, 0x1F, 0x12, 0x07, 0x001F0001, PPC_SEGMENT)
3356 79aceca5 bellard
{
3357 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3358 9fddaa0c bellard
    RET_PRIVREG(ctx);
3359 9a64fbe4 bellard
#else
3360 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3361 9fddaa0c bellard
        RET_PRIVREG(ctx);
3362 9fddaa0c bellard
        return;
3363 9a64fbe4 bellard
    }
3364 9a64fbe4 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
3365 9a64fbe4 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));
3366 76a66253 j_mayer
    gen_op_srli_T1(28);
3367 76a66253 j_mayer
    gen_op_store_sr();
3368 f24e5695 bellard
    RET_STOP(ctx);
3369 9a64fbe4 bellard
#endif
3370 79aceca5 bellard
}
3371 79aceca5 bellard
3372 79aceca5 bellard
/***                      Lookaside buffer management                      ***/
3373 79aceca5 bellard
/* Optional & supervisor only: */
3374 79aceca5 bellard
/* tlbia */
3375 3fc6c082 bellard
GEN_HANDLER(tlbia, 0x1F, 0x12, 0x0B, 0x03FFFC01, PPC_MEM_TLBIA)
3376 79aceca5 bellard
{
3377 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3378 9fddaa0c bellard
    RET_PRIVOPC(ctx);
3379 9a64fbe4 bellard
#else
3380 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3381 4a057712 j_mayer
        if (loglevel != 0)
3382 9fddaa0c bellard
            fprintf(logfile, "%s: ! supervisor\n", __func__);
3383 9fddaa0c bellard
        RET_PRIVOPC(ctx);
3384 9fddaa0c bellard
        return;
3385 9a64fbe4 bellard
    }
3386 9a64fbe4 bellard
    gen_op_tlbia();
3387 f24e5695 bellard
    RET_STOP(ctx);
3388 9a64fbe4 bellard
#endif
3389 79aceca5 bellard
}
3390 79aceca5 bellard
3391 79aceca5 bellard
/* tlbie */
3392 76a66253 j_mayer
GEN_HANDLER(tlbie, 0x1F, 0x12, 0x09, 0x03FF0001, PPC_MEM_TLBIE)
3393 79aceca5 bellard
{
3394 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3395 9fddaa0c bellard
    RET_PRIVOPC(ctx);
3396 9a64fbe4 bellard
#else
3397 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3398 9fddaa0c bellard
        RET_PRIVOPC(ctx);
3399 9fddaa0c bellard
        return;
3400 9a64fbe4 bellard
    }
3401 9a64fbe4 bellard
    gen_op_load_gpr_T0(rB(ctx->opcode));
3402 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
3403 d9bce9d9 j_mayer
    if (ctx->sf_mode)
3404 d9bce9d9 j_mayer
        gen_op_tlbie_64();
3405 d9bce9d9 j_mayer
    else
3406 d9bce9d9 j_mayer
#endif
3407 d9bce9d9 j_mayer
        gen_op_tlbie();
3408 f24e5695 bellard
    RET_STOP(ctx);
3409 9a64fbe4 bellard
#endif
3410 79aceca5 bellard
}
3411 79aceca5 bellard
3412 79aceca5 bellard
/* tlbsync */
3413 76a66253 j_mayer
GEN_HANDLER(tlbsync, 0x1F, 0x16, 0x11, 0x03FFF801, PPC_MEM_TLBSYNC)
3414 79aceca5 bellard
{
3415 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3416 9fddaa0c bellard
    RET_PRIVOPC(ctx);
3417 9a64fbe4 bellard
#else
3418 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3419 9fddaa0c bellard
        RET_PRIVOPC(ctx);
3420 9fddaa0c bellard
        return;
3421 9a64fbe4 bellard
    }
3422 9a64fbe4 bellard
    /* This has no effect: it should ensure that all previous
3423 9a64fbe4 bellard
     * tlbie have completed
3424 9a64fbe4 bellard
     */
3425 f24e5695 bellard
    RET_STOP(ctx);
3426 9a64fbe4 bellard
#endif
3427 79aceca5 bellard
}
3428 79aceca5 bellard
3429 426613db j_mayer
#if defined(TARGET_PPC64)
3430 426613db j_mayer
/* slbia */
3431 426613db j_mayer
GEN_HANDLER(slbia, 0x1F, 0x12, 0x0F, 0x03FFFC01, PPC_SLBI)
3432 426613db j_mayer
{
3433 426613db j_mayer
#if defined(CONFIG_USER_ONLY)
3434 426613db j_mayer
    RET_PRIVOPC(ctx);
3435 426613db j_mayer
#else
3436 426613db j_mayer
    if (unlikely(!ctx->supervisor)) {
3437 4a057712 j_mayer
        if (loglevel != 0)
3438 426613db j_mayer
            fprintf(logfile, "%s: ! supervisor\n", __func__);
3439 426613db j_mayer
        RET_PRIVOPC(ctx);
3440 426613db j_mayer
        return;
3441 426613db j_mayer
    }
3442 426613db j_mayer
    gen_op_slbia();
3443 426613db j_mayer
    RET_STOP(ctx);
3444 426613db j_mayer
#endif
3445 426613db j_mayer
}
3446 426613db j_mayer
3447 426613db j_mayer
/* slbie */
3448 426613db j_mayer
GEN_HANDLER(slbie, 0x1F, 0x12, 0x0D, 0x03FF0001, PPC_SLBI)
3449 426613db j_mayer
{
3450 426613db j_mayer
#if defined(CONFIG_USER_ONLY)
3451 426613db j_mayer
    RET_PRIVOPC(ctx);
3452 426613db j_mayer
#else
3453 426613db j_mayer
    if (unlikely(!ctx->supervisor)) {
3454 426613db j_mayer
        RET_PRIVOPC(ctx);
3455 426613db j_mayer
        return;
3456 426613db j_mayer
    }
3457 426613db j_mayer
    gen_op_load_gpr_T0(rB(ctx->opcode));
3458 426613db j_mayer
    gen_op_slbie();
3459 426613db j_mayer
    RET_STOP(ctx);
3460 426613db j_mayer
#endif
3461 426613db j_mayer
}
3462 426613db j_mayer
#endif
3463 426613db j_mayer
3464 79aceca5 bellard
/***                              External control                         ***/
3465 79aceca5 bellard
/* Optional: */
3466 9a64fbe4 bellard
#define op_eciwx() (*gen_op_eciwx[ctx->mem_idx])()
3467 9a64fbe4 bellard
#define op_ecowx() (*gen_op_ecowx[ctx->mem_idx])()
3468 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
3469 111bfab3 bellard
#if defined(CONFIG_USER_ONLY)
3470 111bfab3 bellard
static GenOpFunc *gen_op_eciwx[] = {
3471 111bfab3 bellard
    &gen_op_eciwx_raw,
3472 111bfab3 bellard
    &gen_op_eciwx_le_raw,
3473 d9bce9d9 j_mayer
    &gen_op_eciwx_64_raw,
3474 d9bce9d9 j_mayer
    &gen_op_eciwx_le_64_raw,
3475 111bfab3 bellard
};
3476 111bfab3 bellard
static GenOpFunc *gen_op_ecowx[] = {
3477 111bfab3 bellard
    &gen_op_ecowx_raw,
3478 111bfab3 bellard
    &gen_op_ecowx_le_raw,
3479 d9bce9d9 j_mayer
    &gen_op_ecowx_64_raw,
3480 d9bce9d9 j_mayer
    &gen_op_ecowx_le_64_raw,
3481 111bfab3 bellard
};
3482 111bfab3 bellard
#else
3483 9a64fbe4 bellard
static GenOpFunc *gen_op_eciwx[] = {
3484 9a64fbe4 bellard
    &gen_op_eciwx_user,
3485 111bfab3 bellard
    &gen_op_eciwx_le_user,
3486 9a64fbe4 bellard
    &gen_op_eciwx_kernel,
3487 111bfab3 bellard
    &gen_op_eciwx_le_kernel,
3488 d9bce9d9 j_mayer
    &gen_op_eciwx_64_user,
3489 d9bce9d9 j_mayer
    &gen_op_eciwx_le_64_user,
3490 d9bce9d9 j_mayer
    &gen_op_eciwx_64_kernel,
3491 d9bce9d9 j_mayer
    &gen_op_eciwx_le_64_kernel,
3492 9a64fbe4 bellard
};
3493 9a64fbe4 bellard
static GenOpFunc *gen_op_ecowx[] = {
3494 9a64fbe4 bellard
    &gen_op_ecowx_user,
3495 111bfab3 bellard
    &gen_op_ecowx_le_user,
3496 9a64fbe4 bellard
    &gen_op_ecowx_kernel,
3497 111bfab3 bellard
    &gen_op_ecowx_le_kernel,
3498 d9bce9d9 j_mayer
    &gen_op_ecowx_64_user,
3499 d9bce9d9 j_mayer
    &gen_op_ecowx_le_64_user,
3500 d9bce9d9 j_mayer
    &gen_op_ecowx_64_kernel,
3501 d9bce9d9 j_mayer
    &gen_op_ecowx_le_64_kernel,
3502 9a64fbe4 bellard
};
3503 9a64fbe4 bellard
#endif
3504 d9bce9d9 j_mayer
#else
3505 d9bce9d9 j_mayer
#if defined(CONFIG_USER_ONLY)
3506 d9bce9d9 j_mayer
static GenOpFunc *gen_op_eciwx[] = {
3507 d9bce9d9 j_mayer
    &gen_op_eciwx_raw,
3508 d9bce9d9 j_mayer
    &gen_op_eciwx_le_raw,
3509 d9bce9d9 j_mayer
};
3510 d9bce9d9 j_mayer
static GenOpFunc *gen_op_ecowx[] = {
3511 d9bce9d9 j_mayer
    &gen_op_ecowx_raw,
3512 d9bce9d9 j_mayer
    &gen_op_ecowx_le_raw,
3513 d9bce9d9 j_mayer
};
3514 d9bce9d9 j_mayer
#else
3515 d9bce9d9 j_mayer
static GenOpFunc *gen_op_eciwx[] = {
3516 d9bce9d9 j_mayer
    &gen_op_eciwx_user,
3517 d9bce9d9 j_mayer
    &gen_op_eciwx_le_user,
3518 d9bce9d9 j_mayer
    &gen_op_eciwx_kernel,
3519 d9bce9d9 j_mayer
    &gen_op_eciwx_le_kernel,
3520 d9bce9d9 j_mayer
};
3521 d9bce9d9 j_mayer
static GenOpFunc *gen_op_ecowx[] = {
3522 d9bce9d9 j_mayer
    &gen_op_ecowx_user,
3523 d9bce9d9 j_mayer
    &gen_op_ecowx_le_user,
3524 d9bce9d9 j_mayer
    &gen_op_ecowx_kernel,
3525 d9bce9d9 j_mayer
    &gen_op_ecowx_le_kernel,
3526 d9bce9d9 j_mayer
};
3527 d9bce9d9 j_mayer
#endif
3528 d9bce9d9 j_mayer
#endif
3529 9a64fbe4 bellard
3530 111bfab3 bellard
/* eciwx */
3531 79aceca5 bellard
GEN_HANDLER(eciwx, 0x1F, 0x16, 0x0D, 0x00000001, PPC_EXTERN)
3532 79aceca5 bellard
{
3533 9a64fbe4 bellard
    /* Should check EAR[E] & alignment ! */
3534 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3535 76a66253 j_mayer
    op_eciwx();
3536 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3537 76a66253 j_mayer
}
3538 76a66253 j_mayer
3539 76a66253 j_mayer
/* ecowx */
3540 76a66253 j_mayer
GEN_HANDLER(ecowx, 0x1F, 0x16, 0x09, 0x00000001, PPC_EXTERN)
3541 76a66253 j_mayer
{
3542 76a66253 j_mayer
    /* Should check EAR[E] & alignment ! */
3543 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3544 76a66253 j_mayer
    gen_op_load_gpr_T1(rS(ctx->opcode));
3545 76a66253 j_mayer
    op_ecowx();
3546 76a66253 j_mayer
}
3547 76a66253 j_mayer
3548 76a66253 j_mayer
/* PowerPC 601 specific instructions */
3549 76a66253 j_mayer
/* abs - abs. */
3550 76a66253 j_mayer
GEN_HANDLER(abs, 0x1F, 0x08, 0x0B, 0x0000F800, PPC_POWER_BR)
3551 76a66253 j_mayer
{
3552 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3553 76a66253 j_mayer
    gen_op_POWER_abs();
3554 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3555 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3556 76a66253 j_mayer
        gen_set_Rc0(ctx);
3557 76a66253 j_mayer
}
3558 76a66253 j_mayer
3559 76a66253 j_mayer
/* abso - abso. */
3560 76a66253 j_mayer
GEN_HANDLER(abso, 0x1F, 0x08, 0x1B, 0x0000F800, PPC_POWER_BR)
3561 76a66253 j_mayer
{
3562 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3563 76a66253 j_mayer
    gen_op_POWER_abso();
3564 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3565 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3566 76a66253 j_mayer
        gen_set_Rc0(ctx);
3567 76a66253 j_mayer
}
3568 76a66253 j_mayer
3569 76a66253 j_mayer
/* clcs */
3570 76a66253 j_mayer
GEN_HANDLER(clcs, 0x1F, 0x10, 0x13, 0x0000F800, PPC_POWER_BR) /* 601 ? */
3571 76a66253 j_mayer
{
3572 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3573 76a66253 j_mayer
    gen_op_POWER_clcs();
3574 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3575 76a66253 j_mayer
}
3576 76a66253 j_mayer
3577 76a66253 j_mayer
/* div - div. */
3578 76a66253 j_mayer
GEN_HANDLER(div, 0x1F, 0x0B, 0x0A, 0x00000000, PPC_POWER_BR)
3579 76a66253 j_mayer
{
3580 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3581 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3582 76a66253 j_mayer
    gen_op_POWER_div();
3583 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3584 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3585 76a66253 j_mayer
        gen_set_Rc0(ctx);
3586 76a66253 j_mayer
}
3587 76a66253 j_mayer
3588 76a66253 j_mayer
/* divo - divo. */
3589 76a66253 j_mayer
GEN_HANDLER(divo, 0x1F, 0x0B, 0x1A, 0x00000000, PPC_POWER_BR)
3590 76a66253 j_mayer
{
3591 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3592 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3593 76a66253 j_mayer
    gen_op_POWER_divo();
3594 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3595 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3596 76a66253 j_mayer
        gen_set_Rc0(ctx);
3597 76a66253 j_mayer
}
3598 76a66253 j_mayer
3599 76a66253 j_mayer
/* divs - divs. */
3600 76a66253 j_mayer
GEN_HANDLER(divs, 0x1F, 0x0B, 0x0B, 0x00000000, PPC_POWER_BR)
3601 76a66253 j_mayer
{
3602 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3603 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3604 76a66253 j_mayer
    gen_op_POWER_divs();
3605 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3606 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3607 76a66253 j_mayer
        gen_set_Rc0(ctx);
3608 76a66253 j_mayer
}
3609 76a66253 j_mayer
3610 76a66253 j_mayer
/* divso - divso. */
3611 76a66253 j_mayer
GEN_HANDLER(divso, 0x1F, 0x0B, 0x1B, 0x00000000, PPC_POWER_BR)
3612 76a66253 j_mayer
{
3613 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3614 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3615 76a66253 j_mayer
    gen_op_POWER_divso();
3616 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3617 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3618 76a66253 j_mayer
        gen_set_Rc0(ctx);
3619 76a66253 j_mayer
}
3620 76a66253 j_mayer
3621 76a66253 j_mayer
/* doz - doz. */
3622 76a66253 j_mayer
GEN_HANDLER(doz, 0x1F, 0x08, 0x08, 0x00000000, PPC_POWER_BR)
3623 76a66253 j_mayer
{
3624 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3625 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3626 76a66253 j_mayer
    gen_op_POWER_doz();
3627 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3628 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3629 76a66253 j_mayer
        gen_set_Rc0(ctx);
3630 76a66253 j_mayer
}
3631 76a66253 j_mayer
3632 76a66253 j_mayer
/* dozo - dozo. */
3633 76a66253 j_mayer
GEN_HANDLER(dozo, 0x1F, 0x08, 0x18, 0x00000000, PPC_POWER_BR)
3634 76a66253 j_mayer
{
3635 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3636 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3637 76a66253 j_mayer
    gen_op_POWER_dozo();
3638 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3639 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3640 76a66253 j_mayer
        gen_set_Rc0(ctx);
3641 76a66253 j_mayer
}
3642 76a66253 j_mayer
3643 76a66253 j_mayer
/* dozi */
3644 76a66253 j_mayer
GEN_HANDLER(dozi, 0x09, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR)
3645 76a66253 j_mayer
{
3646 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3647 76a66253 j_mayer
    gen_op_set_T1(SIMM(ctx->opcode));
3648 76a66253 j_mayer
    gen_op_POWER_doz();
3649 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3650 76a66253 j_mayer
}
3651 76a66253 j_mayer
3652 76a66253 j_mayer
/* As lscbx load from memory byte after byte, it's always endian safe */
3653 76a66253 j_mayer
#define op_POWER_lscbx(start, ra, rb) \
3654 76a66253 j_mayer
(*gen_op_POWER_lscbx[ctx->mem_idx])(start, ra, rb)
3655 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
3656 76a66253 j_mayer
static GenOpFunc3 *gen_op_POWER_lscbx[] = {
3657 76a66253 j_mayer
    &gen_op_POWER_lscbx_raw,
3658 76a66253 j_mayer
    &gen_op_POWER_lscbx_raw,
3659 76a66253 j_mayer
};
3660 76a66253 j_mayer
#else
3661 76a66253 j_mayer
static GenOpFunc3 *gen_op_POWER_lscbx[] = {
3662 76a66253 j_mayer
    &gen_op_POWER_lscbx_user,
3663 76a66253 j_mayer
    &gen_op_POWER_lscbx_user,
3664 76a66253 j_mayer
    &gen_op_POWER_lscbx_kernel,
3665 76a66253 j_mayer
    &gen_op_POWER_lscbx_kernel,
3666 76a66253 j_mayer
};
3667 76a66253 j_mayer
#endif
3668 76a66253 j_mayer
3669 76a66253 j_mayer
/* lscbx - lscbx. */
3670 76a66253 j_mayer
GEN_HANDLER(lscbx, 0x1F, 0x15, 0x08, 0x00000000, PPC_POWER_BR)
3671 76a66253 j_mayer
{
3672 76a66253 j_mayer
    int ra = rA(ctx->opcode);
3673 76a66253 j_mayer
    int rb = rB(ctx->opcode);
3674 76a66253 j_mayer
3675 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3676 76a66253 j_mayer
    if (ra == 0) {
3677 76a66253 j_mayer
        ra = rb;
3678 76a66253 j_mayer
    }
3679 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
3680 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
3681 76a66253 j_mayer
    gen_op_load_xer_bc();
3682 76a66253 j_mayer
    gen_op_load_xer_cmp();
3683 76a66253 j_mayer
    op_POWER_lscbx(rD(ctx->opcode), ra, rb);
3684 76a66253 j_mayer
    gen_op_store_xer_bc();
3685 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3686 76a66253 j_mayer
        gen_set_Rc0(ctx);
3687 76a66253 j_mayer
}
3688 76a66253 j_mayer
3689 76a66253 j_mayer
/* maskg - maskg. */
3690 76a66253 j_mayer
GEN_HANDLER(maskg, 0x1F, 0x1D, 0x00, 0x00000000, PPC_POWER_BR)
3691 76a66253 j_mayer
{
3692 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3693 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3694 76a66253 j_mayer
    gen_op_POWER_maskg();
3695 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3696 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3697 76a66253 j_mayer
        gen_set_Rc0(ctx);
3698 76a66253 j_mayer
}
3699 76a66253 j_mayer
3700 76a66253 j_mayer
/* maskir - maskir. */
3701 76a66253 j_mayer
GEN_HANDLER(maskir, 0x1F, 0x1D, 0x10, 0x00000000, PPC_POWER_BR)
3702 76a66253 j_mayer
{
3703 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3704 76a66253 j_mayer
    gen_op_load_gpr_T1(rS(ctx->opcode));
3705 76a66253 j_mayer
    gen_op_load_gpr_T2(rB(ctx->opcode));
3706 76a66253 j_mayer
    gen_op_POWER_maskir();
3707 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3708 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3709 76a66253 j_mayer
        gen_set_Rc0(ctx);
3710 76a66253 j_mayer
}
3711 76a66253 j_mayer
3712 76a66253 j_mayer
/* mul - mul. */
3713 76a66253 j_mayer
GEN_HANDLER(mul, 0x1F, 0x0B, 0x03, 0x00000000, PPC_POWER_BR)
3714 76a66253 j_mayer
{
3715 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3716 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3717 76a66253 j_mayer
    gen_op_POWER_mul();
3718 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3719 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3720 76a66253 j_mayer
        gen_set_Rc0(ctx);
3721 76a66253 j_mayer
}
3722 76a66253 j_mayer
3723 76a66253 j_mayer
/* mulo - mulo. */
3724 76a66253 j_mayer
GEN_HANDLER(mulo, 0x1F, 0x0B, 0x13, 0x00000000, PPC_POWER_BR)
3725 76a66253 j_mayer
{
3726 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3727 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3728 76a66253 j_mayer
    gen_op_POWER_mulo();
3729 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3730 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3731 76a66253 j_mayer
        gen_set_Rc0(ctx);
3732 76a66253 j_mayer
}
3733 76a66253 j_mayer
3734 76a66253 j_mayer
/* nabs - nabs. */
3735 76a66253 j_mayer
GEN_HANDLER(nabs, 0x1F, 0x08, 0x0F, 0x00000000, PPC_POWER_BR)
3736 76a66253 j_mayer
{
3737 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3738 76a66253 j_mayer
    gen_op_POWER_nabs();
3739 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3740 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3741 76a66253 j_mayer
        gen_set_Rc0(ctx);
3742 76a66253 j_mayer
}
3743 76a66253 j_mayer
3744 76a66253 j_mayer
/* nabso - nabso. */
3745 76a66253 j_mayer
GEN_HANDLER(nabso, 0x1F, 0x08, 0x1F, 0x00000000, PPC_POWER_BR)
3746 76a66253 j_mayer
{
3747 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3748 76a66253 j_mayer
    gen_op_POWER_nabso();
3749 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3750 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3751 76a66253 j_mayer
        gen_set_Rc0(ctx);
3752 76a66253 j_mayer
}
3753 76a66253 j_mayer
3754 76a66253 j_mayer
/* rlmi - rlmi. */
3755 76a66253 j_mayer
GEN_HANDLER(rlmi, 0x16, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR)
3756 76a66253 j_mayer
{
3757 76a66253 j_mayer
    uint32_t mb, me;
3758 76a66253 j_mayer
3759 76a66253 j_mayer
    mb = MB(ctx->opcode);
3760 76a66253 j_mayer
    me = ME(ctx->opcode);
3761 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3762 76a66253 j_mayer
    gen_op_load_gpr_T1(rA(ctx->opcode));
3763 76a66253 j_mayer
    gen_op_load_gpr_T2(rB(ctx->opcode));
3764 76a66253 j_mayer
    gen_op_POWER_rlmi(MASK(mb, me), ~MASK(mb, me));
3765 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3766 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3767 76a66253 j_mayer
        gen_set_Rc0(ctx);
3768 76a66253 j_mayer
}
3769 76a66253 j_mayer
3770 76a66253 j_mayer
/* rrib - rrib. */
3771 76a66253 j_mayer
GEN_HANDLER(rrib, 0x1F, 0x19, 0x10, 0x00000000, PPC_POWER_BR)
3772 76a66253 j_mayer
{
3773 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3774 76a66253 j_mayer
    gen_op_load_gpr_T1(rA(ctx->opcode));
3775 76a66253 j_mayer
    gen_op_load_gpr_T2(rB(ctx->opcode));
3776 76a66253 j_mayer
    gen_op_POWER_rrib();
3777 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3778 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3779 76a66253 j_mayer
        gen_set_Rc0(ctx);
3780 76a66253 j_mayer
}
3781 76a66253 j_mayer
3782 76a66253 j_mayer
/* sle - sle. */
3783 76a66253 j_mayer
GEN_HANDLER(sle, 0x1F, 0x19, 0x04, 0x00000000, PPC_POWER_BR)
3784 76a66253 j_mayer
{
3785 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3786 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3787 76a66253 j_mayer
    gen_op_POWER_sle();
3788 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3789 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3790 76a66253 j_mayer
        gen_set_Rc0(ctx);
3791 76a66253 j_mayer
}
3792 76a66253 j_mayer
3793 76a66253 j_mayer
/* sleq - sleq. */
3794 76a66253 j_mayer
GEN_HANDLER(sleq, 0x1F, 0x19, 0x06, 0x00000000, PPC_POWER_BR)
3795 76a66253 j_mayer
{
3796 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3797 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3798 76a66253 j_mayer
    gen_op_POWER_sleq();
3799 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3800 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3801 76a66253 j_mayer
        gen_set_Rc0(ctx);
3802 76a66253 j_mayer
}
3803 76a66253 j_mayer
3804 76a66253 j_mayer
/* sliq - sliq. */
3805 76a66253 j_mayer
GEN_HANDLER(sliq, 0x1F, 0x18, 0x05, 0x00000000, PPC_POWER_BR)
3806 76a66253 j_mayer
{
3807 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3808 76a66253 j_mayer
    gen_op_set_T1(SH(ctx->opcode));
3809 76a66253 j_mayer
    gen_op_POWER_sle();
3810 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3811 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3812 76a66253 j_mayer
        gen_set_Rc0(ctx);
3813 76a66253 j_mayer
}
3814 76a66253 j_mayer
3815 76a66253 j_mayer
/* slliq - slliq. */
3816 76a66253 j_mayer
GEN_HANDLER(slliq, 0x1F, 0x18, 0x07, 0x00000000, PPC_POWER_BR)
3817 76a66253 j_mayer
{
3818 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3819 76a66253 j_mayer
    gen_op_set_T1(SH(ctx->opcode));
3820 76a66253 j_mayer
    gen_op_POWER_sleq();
3821 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3822 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3823 76a66253 j_mayer
        gen_set_Rc0(ctx);
3824 76a66253 j_mayer
}
3825 76a66253 j_mayer
3826 76a66253 j_mayer
/* sllq - sllq. */
3827 76a66253 j_mayer
GEN_HANDLER(sllq, 0x1F, 0x18, 0x06, 0x00000000, PPC_POWER_BR)
3828 76a66253 j_mayer
{
3829 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3830 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3831 76a66253 j_mayer
    gen_op_POWER_sllq();
3832 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3833 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3834 76a66253 j_mayer
        gen_set_Rc0(ctx);
3835 76a66253 j_mayer
}
3836 76a66253 j_mayer
3837 76a66253 j_mayer
/* slq - slq. */
3838 76a66253 j_mayer
GEN_HANDLER(slq, 0x1F, 0x18, 0x04, 0x00000000, PPC_POWER_BR)
3839 76a66253 j_mayer
{
3840 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3841 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3842 76a66253 j_mayer
    gen_op_POWER_slq();
3843 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3844 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3845 76a66253 j_mayer
        gen_set_Rc0(ctx);
3846 76a66253 j_mayer
}
3847 76a66253 j_mayer
3848 d9bce9d9 j_mayer
/* sraiq - sraiq. */
3849 76a66253 j_mayer
GEN_HANDLER(sraiq, 0x1F, 0x18, 0x1D, 0x00000000, PPC_POWER_BR)
3850 76a66253 j_mayer
{
3851 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3852 76a66253 j_mayer
    gen_op_set_T1(SH(ctx->opcode));
3853 76a66253 j_mayer
    gen_op_POWER_sraq();
3854 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3855 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3856 76a66253 j_mayer
        gen_set_Rc0(ctx);
3857 76a66253 j_mayer
}
3858 76a66253 j_mayer
3859 76a66253 j_mayer
/* sraq - sraq. */
3860 76a66253 j_mayer
GEN_HANDLER(sraq, 0x1F, 0x18, 0x1C, 0x00000000, PPC_POWER_BR)
3861 76a66253 j_mayer
{
3862 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3863 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3864 76a66253 j_mayer
    gen_op_POWER_sraq();
3865 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3866 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3867 76a66253 j_mayer
        gen_set_Rc0(ctx);
3868 76a66253 j_mayer
}
3869 76a66253 j_mayer
3870 76a66253 j_mayer
/* sre - sre. */
3871 76a66253 j_mayer
GEN_HANDLER(sre, 0x1F, 0x19, 0x14, 0x00000000, PPC_POWER_BR)
3872 76a66253 j_mayer
{
3873 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3874 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3875 76a66253 j_mayer
    gen_op_POWER_sre();
3876 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3877 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3878 76a66253 j_mayer
        gen_set_Rc0(ctx);
3879 76a66253 j_mayer
}
3880 76a66253 j_mayer
3881 76a66253 j_mayer
/* srea - srea. */
3882 76a66253 j_mayer
GEN_HANDLER(srea, 0x1F, 0x19, 0x1C, 0x00000000, PPC_POWER_BR)
3883 76a66253 j_mayer
{
3884 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3885 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3886 76a66253 j_mayer
    gen_op_POWER_srea();
3887 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3888 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3889 76a66253 j_mayer
        gen_set_Rc0(ctx);
3890 76a66253 j_mayer
}
3891 76a66253 j_mayer
3892 76a66253 j_mayer
/* sreq */
3893 76a66253 j_mayer
GEN_HANDLER(sreq, 0x1F, 0x19, 0x16, 0x00000000, PPC_POWER_BR)
3894 76a66253 j_mayer
{
3895 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3896 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3897 76a66253 j_mayer
    gen_op_POWER_sreq();
3898 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3899 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3900 76a66253 j_mayer
        gen_set_Rc0(ctx);
3901 76a66253 j_mayer
}
3902 76a66253 j_mayer
3903 76a66253 j_mayer
/* sriq */
3904 76a66253 j_mayer
GEN_HANDLER(sriq, 0x1F, 0x18, 0x15, 0x00000000, PPC_POWER_BR)
3905 76a66253 j_mayer
{
3906 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3907 76a66253 j_mayer
    gen_op_set_T1(SH(ctx->opcode));
3908 76a66253 j_mayer
    gen_op_POWER_srq();
3909 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3910 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3911 76a66253 j_mayer
        gen_set_Rc0(ctx);
3912 76a66253 j_mayer
}
3913 76a66253 j_mayer
3914 76a66253 j_mayer
/* srliq */
3915 76a66253 j_mayer
GEN_HANDLER(srliq, 0x1F, 0x18, 0x17, 0x00000000, PPC_POWER_BR)
3916 76a66253 j_mayer
{
3917 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3918 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3919 76a66253 j_mayer
    gen_op_set_T1(SH(ctx->opcode));
3920 76a66253 j_mayer
    gen_op_POWER_srlq();
3921 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3922 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3923 76a66253 j_mayer
        gen_set_Rc0(ctx);
3924 76a66253 j_mayer
}
3925 76a66253 j_mayer
3926 76a66253 j_mayer
/* srlq */
3927 76a66253 j_mayer
GEN_HANDLER(srlq, 0x1F, 0x18, 0x16, 0x00000000, PPC_POWER_BR)
3928 76a66253 j_mayer
{
3929 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3930 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3931 76a66253 j_mayer
    gen_op_POWER_srlq();
3932 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3933 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3934 76a66253 j_mayer
        gen_set_Rc0(ctx);
3935 76a66253 j_mayer
}
3936 76a66253 j_mayer
3937 76a66253 j_mayer
/* srq */
3938 76a66253 j_mayer
GEN_HANDLER(srq, 0x1F, 0x18, 0x14, 0x00000000, PPC_POWER_BR)
3939 76a66253 j_mayer
{
3940 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3941 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3942 76a66253 j_mayer
    gen_op_POWER_srq();
3943 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3944 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3945 76a66253 j_mayer
        gen_set_Rc0(ctx);
3946 76a66253 j_mayer
}
3947 76a66253 j_mayer
3948 76a66253 j_mayer
/* PowerPC 602 specific instructions */
3949 76a66253 j_mayer
/* dsa  */
3950 76a66253 j_mayer
GEN_HANDLER(dsa, 0x1F, 0x14, 0x13, 0x03FFF801, PPC_602_SPEC)
3951 76a66253 j_mayer
{
3952 76a66253 j_mayer
    /* XXX: TODO */
3953 76a66253 j_mayer
    RET_INVAL(ctx);
3954 76a66253 j_mayer
}
3955 76a66253 j_mayer
3956 76a66253 j_mayer
/* esa */
3957 76a66253 j_mayer
GEN_HANDLER(esa, 0x1F, 0x14, 0x12, 0x03FFF801, PPC_602_SPEC)
3958 76a66253 j_mayer
{
3959 76a66253 j_mayer
    /* XXX: TODO */
3960 76a66253 j_mayer
    RET_INVAL(ctx);
3961 76a66253 j_mayer
}
3962 76a66253 j_mayer
3963 76a66253 j_mayer
/* mfrom */
3964 76a66253 j_mayer
GEN_HANDLER(mfrom, 0x1F, 0x09, 0x08, 0x03E0F801, PPC_602_SPEC)
3965 76a66253 j_mayer
{
3966 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
3967 76a66253 j_mayer
    RET_PRIVOPC(ctx);
3968 76a66253 j_mayer
#else
3969 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3970 76a66253 j_mayer
        RET_PRIVOPC(ctx);
3971 76a66253 j_mayer
        return;
3972 76a66253 j_mayer
    }
3973 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3974 76a66253 j_mayer
    gen_op_602_mfrom();
3975 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3976 76a66253 j_mayer
#endif
3977 76a66253 j_mayer
}
3978 76a66253 j_mayer
3979 76a66253 j_mayer
/* 602 - 603 - G2 TLB management */
3980 76a66253 j_mayer
/* tlbld */
3981 76a66253 j_mayer
GEN_HANDLER(tlbld, 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_6xx_TLB)
3982 76a66253 j_mayer
{
3983 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
3984 76a66253 j_mayer
    RET_PRIVOPC(ctx);
3985 76a66253 j_mayer
#else
3986 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3987 76a66253 j_mayer
        RET_PRIVOPC(ctx);
3988 76a66253 j_mayer
        return;
3989 76a66253 j_mayer
    }
3990 76a66253 j_mayer
    gen_op_load_gpr_T0(rB(ctx->opcode));
3991 76a66253 j_mayer
    gen_op_6xx_tlbld();
3992 76a66253 j_mayer
    RET_STOP(ctx);
3993 76a66253 j_mayer
#endif
3994 76a66253 j_mayer
}
3995 76a66253 j_mayer
3996 76a66253 j_mayer
/* tlbli */
3997 76a66253 j_mayer
GEN_HANDLER(tlbli, 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_6xx_TLB)
3998 76a66253 j_mayer
{
3999 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4000 76a66253 j_mayer
    RET_PRIVOPC(ctx);
4001 76a66253 j_mayer
#else
4002 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4003 76a66253 j_mayer
        RET_PRIVOPC(ctx);
4004 76a66253 j_mayer
        return;
4005 76a66253 j_mayer
    }
4006 76a66253 j_mayer
    gen_op_load_gpr_T0(rB(ctx->opcode));
4007 76a66253 j_mayer
    gen_op_6xx_tlbli();
4008 76a66253 j_mayer
    RET_STOP(ctx);
4009 76a66253 j_mayer
#endif
4010 76a66253 j_mayer
}
4011 76a66253 j_mayer
4012 76a66253 j_mayer
/* POWER instructions not in PowerPC 601 */
4013 76a66253 j_mayer
/* clf */
4014 76a66253 j_mayer
GEN_HANDLER(clf, 0x1F, 0x16, 0x03, 0x03E00000, PPC_POWER)
4015 76a66253 j_mayer
{
4016 76a66253 j_mayer
    /* Cache line flush: implemented as no-op */
4017 76a66253 j_mayer
}
4018 76a66253 j_mayer
4019 76a66253 j_mayer
/* cli */
4020 76a66253 j_mayer
GEN_HANDLER(cli, 0x1F, 0x16, 0x0F, 0x03E00000, PPC_POWER)
4021 76a66253 j_mayer
{
4022 7f75ffd3 blueswir1
    /* Cache line invalidate: privileged and treated as no-op */
4023 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4024 76a66253 j_mayer
    RET_PRIVOPC(ctx);
4025 76a66253 j_mayer
#else
4026 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4027 76a66253 j_mayer
        RET_PRIVOPC(ctx);
4028 76a66253 j_mayer
        return;
4029 76a66253 j_mayer
    }
4030 76a66253 j_mayer
#endif
4031 76a66253 j_mayer
}
4032 76a66253 j_mayer
4033 76a66253 j_mayer
/* dclst */
4034 76a66253 j_mayer
GEN_HANDLER(dclst, 0x1F, 0x16, 0x13, 0x03E00000, PPC_POWER)
4035 76a66253 j_mayer
{
4036 76a66253 j_mayer
    /* Data cache line store: treated as no-op */
4037 76a66253 j_mayer
}
4038 76a66253 j_mayer
4039 76a66253 j_mayer
GEN_HANDLER(mfsri, 0x1F, 0x13, 0x13, 0x00000001, PPC_POWER)
4040 76a66253 j_mayer
{
4041 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4042 76a66253 j_mayer
    RET_PRIVOPC(ctx);
4043 76a66253 j_mayer
#else
4044 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4045 76a66253 j_mayer
        RET_PRIVOPC(ctx);
4046 76a66253 j_mayer
        return;
4047 76a66253 j_mayer
    }
4048 76a66253 j_mayer
    int ra = rA(ctx->opcode);
4049 76a66253 j_mayer
    int rd = rD(ctx->opcode);
4050 76a66253 j_mayer
4051 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4052 76a66253 j_mayer
    gen_op_POWER_mfsri();
4053 76a66253 j_mayer
    gen_op_store_T0_gpr(rd);
4054 76a66253 j_mayer
    if (ra != 0 && ra != rd)
4055 76a66253 j_mayer
        gen_op_store_T1_gpr(ra);
4056 76a66253 j_mayer
#endif
4057 76a66253 j_mayer
}
4058 76a66253 j_mayer
4059 76a66253 j_mayer
GEN_HANDLER(rac, 0x1F, 0x12, 0x19, 0x00000001, PPC_POWER)
4060 76a66253 j_mayer
{
4061 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4062 76a66253 j_mayer
    RET_PRIVOPC(ctx);
4063 76a66253 j_mayer
#else
4064 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4065 76a66253 j_mayer
        RET_PRIVOPC(ctx);
4066 76a66253 j_mayer
        return;
4067 76a66253 j_mayer
    }
4068 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4069 76a66253 j_mayer
    gen_op_POWER_rac();
4070 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
4071 76a66253 j_mayer
#endif
4072 76a66253 j_mayer
}
4073 76a66253 j_mayer
4074 76a66253 j_mayer
GEN_HANDLER(rfsvc, 0x13, 0x12, 0x02, 0x03FFF0001, PPC_POWER)
4075 76a66253 j_mayer
{
4076 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4077 76a66253 j_mayer
    RET_PRIVOPC(ctx);
4078 76a66253 j_mayer
#else
4079 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4080 76a66253 j_mayer
        RET_PRIVOPC(ctx);
4081 76a66253 j_mayer
        return;
4082 76a66253 j_mayer
    }
4083 76a66253 j_mayer
    gen_op_POWER_rfsvc();
4084 76a66253 j_mayer
    RET_CHG_FLOW(ctx);
4085 76a66253 j_mayer
#endif
4086 76a66253 j_mayer
}
4087 76a66253 j_mayer
4088 76a66253 j_mayer
/* svc is not implemented for now */
4089 76a66253 j_mayer
4090 76a66253 j_mayer
/* POWER2 specific instructions */
4091 76a66253 j_mayer
/* Quad manipulation (load/store two floats at a time) */
4092 76a66253 j_mayer
#define op_POWER2_lfq() (*gen_op_POWER2_lfq[ctx->mem_idx])()
4093 76a66253 j_mayer
#define op_POWER2_stfq() (*gen_op_POWER2_stfq[ctx->mem_idx])()
4094 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4095 76a66253 j_mayer
static GenOpFunc *gen_op_POWER2_lfq[] = {
4096 76a66253 j_mayer
    &gen_op_POWER2_lfq_le_raw,
4097 76a66253 j_mayer
    &gen_op_POWER2_lfq_raw,
4098 76a66253 j_mayer
};
4099 76a66253 j_mayer
static GenOpFunc *gen_op_POWER2_stfq[] = {
4100 76a66253 j_mayer
    &gen_op_POWER2_stfq_le_raw,
4101 76a66253 j_mayer
    &gen_op_POWER2_stfq_raw,
4102 76a66253 j_mayer
};
4103 76a66253 j_mayer
#else
4104 76a66253 j_mayer
static GenOpFunc *gen_op_POWER2_lfq[] = {
4105 76a66253 j_mayer
    &gen_op_POWER2_lfq_le_user,
4106 76a66253 j_mayer
    &gen_op_POWER2_lfq_user,
4107 76a66253 j_mayer
    &gen_op_POWER2_lfq_le_kernel,
4108 76a66253 j_mayer
    &gen_op_POWER2_lfq_kernel,
4109 76a66253 j_mayer
};
4110 76a66253 j_mayer
static GenOpFunc *gen_op_POWER2_stfq[] = {
4111 76a66253 j_mayer
    &gen_op_POWER2_stfq_le_user,
4112 76a66253 j_mayer
    &gen_op_POWER2_stfq_user,
4113 76a66253 j_mayer
    &gen_op_POWER2_stfq_le_kernel,
4114 76a66253 j_mayer
    &gen_op_POWER2_stfq_kernel,
4115 76a66253 j_mayer
};
4116 76a66253 j_mayer
#endif
4117 76a66253 j_mayer
4118 76a66253 j_mayer
/* lfq */
4119 76a66253 j_mayer
GEN_HANDLER(lfq, 0x38, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
4120 76a66253 j_mayer
{
4121 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4122 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4123 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
4124 76a66253 j_mayer
    op_POWER2_lfq();
4125 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));
4126 76a66253 j_mayer
    gen_op_store_FT1_fpr(rD(ctx->opcode) + 1);
4127 76a66253 j_mayer
}
4128 76a66253 j_mayer
4129 76a66253 j_mayer
/* lfqu */
4130 76a66253 j_mayer
GEN_HANDLER(lfqu, 0x39, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
4131 76a66253 j_mayer
{
4132 76a66253 j_mayer
    int ra = rA(ctx->opcode);
4133 76a66253 j_mayer
4134 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4135 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4136 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
4137 76a66253 j_mayer
    op_POWER2_lfq();
4138 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));
4139 76a66253 j_mayer
    gen_op_store_FT1_fpr(rD(ctx->opcode) + 1);
4140 76a66253 j_mayer
    if (ra != 0)
4141 76a66253 j_mayer
        gen_op_store_T0_gpr(ra);
4142 76a66253 j_mayer
}
4143 76a66253 j_mayer
4144 76a66253 j_mayer
/* lfqux */
4145 76a66253 j_mayer
GEN_HANDLER(lfqux, 0x1F, 0x17, 0x19, 0x00000001, PPC_POWER2)
4146 76a66253 j_mayer
{
4147 76a66253 j_mayer
    int ra = rA(ctx->opcode);
4148 76a66253 j_mayer
4149 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4150 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4151 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4152 76a66253 j_mayer
    op_POWER2_lfq();
4153 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));
4154 76a66253 j_mayer
    gen_op_store_FT1_fpr(rD(ctx->opcode) + 1);
4155 76a66253 j_mayer
    if (ra != 0)
4156 76a66253 j_mayer
        gen_op_store_T0_gpr(ra);
4157 76a66253 j_mayer
}
4158 76a66253 j_mayer
4159 76a66253 j_mayer
/* lfqx */
4160 76a66253 j_mayer
GEN_HANDLER(lfqx, 0x1F, 0x17, 0x18, 0x00000001, PPC_POWER2)
4161 76a66253 j_mayer
{
4162 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4163 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4164 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4165 76a66253 j_mayer
    op_POWER2_lfq();
4166 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));
4167 76a66253 j_mayer
    gen_op_store_FT1_fpr(rD(ctx->opcode) + 1);
4168 76a66253 j_mayer
}
4169 76a66253 j_mayer
4170 76a66253 j_mayer
/* stfq */
4171 76a66253 j_mayer
GEN_HANDLER(stfq, 0x3C, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
4172 76a66253 j_mayer
{
4173 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4174 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4175 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
4176 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));
4177 76a66253 j_mayer
    gen_op_load_fpr_FT1(rS(ctx->opcode) + 1);
4178 76a66253 j_mayer
    op_POWER2_stfq();
4179 76a66253 j_mayer
}
4180 76a66253 j_mayer
4181 76a66253 j_mayer
/* stfqu */
4182 76a66253 j_mayer
GEN_HANDLER(stfqu, 0x3D, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
4183 76a66253 j_mayer
{
4184 76a66253 j_mayer
    int ra = rA(ctx->opcode);
4185 76a66253 j_mayer
4186 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4187 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4188 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
4189 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));
4190 76a66253 j_mayer
    gen_op_load_fpr_FT1(rS(ctx->opcode) + 1);
4191 76a66253 j_mayer
    op_POWER2_stfq();
4192 76a66253 j_mayer
    if (ra != 0)
4193 76a66253 j_mayer
        gen_op_store_T0_gpr(ra);
4194 76a66253 j_mayer
}
4195 76a66253 j_mayer
4196 76a66253 j_mayer
/* stfqux */
4197 76a66253 j_mayer
GEN_HANDLER(stfqux, 0x1F, 0x17, 0x1D, 0x00000001, PPC_POWER2)
4198 76a66253 j_mayer
{
4199 76a66253 j_mayer
    int ra = rA(ctx->opcode);
4200 76a66253 j_mayer
4201 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4202 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4203 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4204 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));
4205 76a66253 j_mayer
    gen_op_load_fpr_FT1(rS(ctx->opcode) + 1);
4206 76a66253 j_mayer
    op_POWER2_stfq();
4207 76a66253 j_mayer
    if (ra != 0)
4208 76a66253 j_mayer
        gen_op_store_T0_gpr(ra);
4209 76a66253 j_mayer
}
4210 76a66253 j_mayer
4211 76a66253 j_mayer
/* stfqx */
4212 76a66253 j_mayer
GEN_HANDLER(stfqx, 0x1F, 0x17, 0x1C, 0x00000001, PPC_POWER2)
4213 76a66253 j_mayer
{
4214 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4215 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4216 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4217 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));
4218 76a66253 j_mayer
    gen_op_load_fpr_FT1(rS(ctx->opcode) + 1);
4219 76a66253 j_mayer
    op_POWER2_stfq();
4220 76a66253 j_mayer
}
4221 76a66253 j_mayer
4222 76a66253 j_mayer
/* BookE specific instructions */
4223 76a66253 j_mayer
GEN_HANDLER(mfapidi, 0x1F, 0x13, 0x08, 0x0000F801, PPC_BOOKE)
4224 76a66253 j_mayer
{
4225 76a66253 j_mayer
    /* XXX: TODO */
4226 76a66253 j_mayer
    RET_INVAL(ctx);
4227 76a66253 j_mayer
}
4228 76a66253 j_mayer
4229 76a66253 j_mayer
GEN_HANDLER(tlbiva, 0x1F, 0x12, 0x18, 0x03FFF801, PPC_BOOKE)
4230 76a66253 j_mayer
{
4231 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4232 76a66253 j_mayer
    RET_PRIVOPC(ctx);
4233 76a66253 j_mayer
#else
4234 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4235 76a66253 j_mayer
        RET_PRIVOPC(ctx);
4236 76a66253 j_mayer
        return;
4237 76a66253 j_mayer
    }
4238 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4239 76a66253 j_mayer
    /* Use the same micro-ops as for tlbie */
4240 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
4241 d9bce9d9 j_mayer
    if (ctx->sf_mode)
4242 d9bce9d9 j_mayer
        gen_op_tlbie_64();
4243 d9bce9d9 j_mayer
    else
4244 d9bce9d9 j_mayer
#endif
4245 d9bce9d9 j_mayer
        gen_op_tlbie();
4246 76a66253 j_mayer
    RET_STOP(ctx);
4247 76a66253 j_mayer
#endif
4248 76a66253 j_mayer
}
4249 76a66253 j_mayer
4250 76a66253 j_mayer
/* All 405 MAC instructions are translated here */
4251 76a66253 j_mayer
static inline void gen_405_mulladd_insn (DisasContext *ctx, int opc2, int opc3,
4252 76a66253 j_mayer
                                         int ra, int rb, int rt, int Rc)
4253 76a66253 j_mayer
{
4254 76a66253 j_mayer
    gen_op_load_gpr_T0(ra);
4255 76a66253 j_mayer
    gen_op_load_gpr_T1(rb);
4256 76a66253 j_mayer
    switch (opc3 & 0x0D) {
4257 76a66253 j_mayer
    case 0x05:
4258 76a66253 j_mayer
        /* macchw    - macchw.    - macchwo   - macchwo.   */
4259 76a66253 j_mayer
        /* macchws   - macchws.   - macchwso  - macchwso.  */
4260 76a66253 j_mayer
        /* nmacchw   - nmacchw.   - nmacchwo  - nmacchwo.  */
4261 76a66253 j_mayer
        /* nmacchws  - nmacchws.  - nmacchwso - nmacchwso. */
4262 76a66253 j_mayer
        /* mulchw - mulchw. */
4263 76a66253 j_mayer
        gen_op_405_mulchw();
4264 76a66253 j_mayer
        break;
4265 76a66253 j_mayer
    case 0x04:
4266 76a66253 j_mayer
        /* macchwu   - macchwu.   - macchwuo  - macchwuo.  */
4267 76a66253 j_mayer
        /* macchwsu  - macchwsu.  - macchwsuo - macchwsuo. */
4268 76a66253 j_mayer
        /* mulchwu - mulchwu. */
4269 76a66253 j_mayer
        gen_op_405_mulchwu();
4270 76a66253 j_mayer
        break;
4271 76a66253 j_mayer
    case 0x01:
4272 76a66253 j_mayer
        /* machhw    - machhw.    - machhwo   - machhwo.   */
4273 76a66253 j_mayer
        /* machhws   - machhws.   - machhwso  - machhwso.  */
4274 76a66253 j_mayer
        /* nmachhw   - nmachhw.   - nmachhwo  - nmachhwo.  */
4275 76a66253 j_mayer
        /* nmachhws  - nmachhws.  - nmachhwso - nmachhwso. */
4276 76a66253 j_mayer
        /* mulhhw - mulhhw. */
4277 76a66253 j_mayer
        gen_op_405_mulhhw();
4278 76a66253 j_mayer
        break;
4279 76a66253 j_mayer
    case 0x00:
4280 76a66253 j_mayer
        /* machhwu   - machhwu.   - machhwuo  - machhwuo.  */
4281 76a66253 j_mayer
        /* machhwsu  - machhwsu.  - machhwsuo - machhwsuo. */
4282 76a66253 j_mayer
        /* mulhhwu - mulhhwu. */
4283 76a66253 j_mayer
        gen_op_405_mulhhwu();
4284 76a66253 j_mayer
        break;
4285 76a66253 j_mayer
    case 0x0D:
4286 76a66253 j_mayer
        /* maclhw    - maclhw.    - maclhwo   - maclhwo.   */
4287 76a66253 j_mayer
        /* maclhws   - maclhws.   - maclhwso  - maclhwso.  */
4288 76a66253 j_mayer
        /* nmaclhw   - nmaclhw.   - nmaclhwo  - nmaclhwo.  */
4289 76a66253 j_mayer
        /* nmaclhws  - nmaclhws.  - nmaclhwso - nmaclhwso. */
4290 76a66253 j_mayer
        /* mullhw - mullhw. */
4291 76a66253 j_mayer
        gen_op_405_mullhw();
4292 76a66253 j_mayer
        break;
4293 76a66253 j_mayer
    case 0x0C:
4294 76a66253 j_mayer
        /* maclhwu   - maclhwu.   - maclhwuo  - maclhwuo.  */
4295 76a66253 j_mayer
        /* maclhwsu  - maclhwsu.  - maclhwsuo - maclhwsuo. */
4296 76a66253 j_mayer
        /* mullhwu - mullhwu. */
4297 76a66253 j_mayer
        gen_op_405_mullhwu();
4298 76a66253 j_mayer
        break;
4299 76a66253 j_mayer
    }
4300 76a66253 j_mayer
    if (opc2 & 0x02) {
4301 76a66253 j_mayer
        /* nmultiply-and-accumulate (0x0E) */
4302 76a66253 j_mayer
        gen_op_neg();
4303 76a66253 j_mayer
    }
4304 76a66253 j_mayer
    if (opc2 & 0x04) {
4305 76a66253 j_mayer
        /* (n)multiply-and-accumulate (0x0C - 0x0E) */
4306 76a66253 j_mayer
        gen_op_load_gpr_T2(rt);
4307 76a66253 j_mayer
        gen_op_move_T1_T0();
4308 76a66253 j_mayer
        gen_op_405_add_T0_T2();
4309 76a66253 j_mayer
    }
4310 76a66253 j_mayer
    if (opc3 & 0x10) {
4311 76a66253 j_mayer
        /* Check overflow */
4312 76a66253 j_mayer
        if (opc3 & 0x01)
4313 76a66253 j_mayer
            gen_op_405_check_ov();
4314 76a66253 j_mayer
        else
4315 76a66253 j_mayer
            gen_op_405_check_ovu();
4316 76a66253 j_mayer
    }
4317 76a66253 j_mayer
    if (opc3 & 0x02) {
4318 76a66253 j_mayer
        /* Saturate */
4319 76a66253 j_mayer
        if (opc3 & 0x01)
4320 76a66253 j_mayer
            gen_op_405_check_sat();
4321 76a66253 j_mayer
        else
4322 76a66253 j_mayer
            gen_op_405_check_satu();
4323 76a66253 j_mayer
    }
4324 76a66253 j_mayer
    gen_op_store_T0_gpr(rt);
4325 76a66253 j_mayer
    if (unlikely(Rc) != 0) {
4326 76a66253 j_mayer
        /* Update Rc0 */
4327 76a66253 j_mayer
        gen_set_Rc0(ctx);
4328 76a66253 j_mayer
    }
4329 76a66253 j_mayer
}
4330 76a66253 j_mayer
4331 76a66253 j_mayer
#define GEN_MAC_HANDLER(name, opc2, opc3)                                     \
4332 76a66253 j_mayer
GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_405_MAC)                  \
4333 76a66253 j_mayer
{                                                                             \
4334 76a66253 j_mayer
    gen_405_mulladd_insn(ctx, opc2, opc3, rA(ctx->opcode), rB(ctx->opcode),   \
4335 76a66253 j_mayer
                         rD(ctx->opcode), Rc(ctx->opcode));                   \
4336 76a66253 j_mayer
}
4337 76a66253 j_mayer
4338 76a66253 j_mayer
/* macchw    - macchw.    */
4339 76a66253 j_mayer
GEN_MAC_HANDLER(macchw, 0x0C, 0x05);
4340 76a66253 j_mayer
/* macchwo   - macchwo.   */
4341 76a66253 j_mayer
GEN_MAC_HANDLER(macchwo, 0x0C, 0x15);
4342 76a66253 j_mayer
/* macchws   - macchws.   */
4343 76a66253 j_mayer
GEN_MAC_HANDLER(macchws, 0x0C, 0x07);
4344 76a66253 j_mayer
/* macchwso  - macchwso.  */
4345 76a66253 j_mayer
GEN_MAC_HANDLER(macchwso, 0x0C, 0x17);
4346 76a66253 j_mayer
/* macchwsu  - macchwsu.  */
4347 76a66253 j_mayer
GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06);
4348 76a66253 j_mayer
/* macchwsuo - macchwsuo. */
4349 76a66253 j_mayer
GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16);
4350 76a66253 j_mayer
/* macchwu   - macchwu.   */
4351 76a66253 j_mayer
GEN_MAC_HANDLER(macchwu, 0x0C, 0x04);
4352 76a66253 j_mayer
/* macchwuo  - macchwuo.  */
4353 76a66253 j_mayer
GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14);
4354 76a66253 j_mayer
/* machhw    - machhw.    */
4355 76a66253 j_mayer
GEN_MAC_HANDLER(machhw, 0x0C, 0x01);
4356 76a66253 j_mayer
/* machhwo   - machhwo.   */
4357 76a66253 j_mayer
GEN_MAC_HANDLER(machhwo, 0x0C, 0x11);
4358 76a66253 j_mayer
/* machhws   - machhws.   */
4359 76a66253 j_mayer
GEN_MAC_HANDLER(machhws, 0x0C, 0x03);
4360 76a66253 j_mayer
/* machhwso  - machhwso.  */
4361 76a66253 j_mayer
GEN_MAC_HANDLER(machhwso, 0x0C, 0x13);
4362 76a66253 j_mayer
/* machhwsu  - machhwsu.  */
4363 76a66253 j_mayer
GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02);
4364 76a66253 j_mayer
/* machhwsuo - machhwsuo. */
4365 76a66253 j_mayer
GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12);
4366 76a66253 j_mayer
/* machhwu   - machhwu.   */
4367 76a66253 j_mayer
GEN_MAC_HANDLER(machhwu, 0x0C, 0x00);
4368 76a66253 j_mayer
/* machhwuo  - machhwuo.  */
4369 76a66253 j_mayer
GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10);
4370 76a66253 j_mayer
/* maclhw    - maclhw.    */
4371 76a66253 j_mayer
GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D);
4372 76a66253 j_mayer
/* maclhwo   - maclhwo.   */
4373 76a66253 j_mayer
GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D);
4374 76a66253 j_mayer
/* maclhws   - maclhws.   */
4375 76a66253 j_mayer
GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F);
4376 76a66253 j_mayer
/* maclhwso  - maclhwso.  */
4377 76a66253 j_mayer
GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F);
4378 76a66253 j_mayer
/* maclhwu   - maclhwu.   */
4379 76a66253 j_mayer
GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C);
4380 76a66253 j_mayer
/* maclhwuo  - maclhwuo.  */
4381 76a66253 j_mayer
GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C);
4382 76a66253 j_mayer
/* maclhwsu  - maclhwsu.  */
4383 76a66253 j_mayer
GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E);
4384 76a66253 j_mayer
/* maclhwsuo - maclhwsuo. */
4385 76a66253 j_mayer
GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E);
4386 76a66253 j_mayer
/* nmacchw   - nmacchw.   */
4387 76a66253 j_mayer
GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05);
4388 76a66253 j_mayer
/* nmacchwo  - nmacchwo.  */
4389 76a66253 j_mayer
GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15);
4390 76a66253 j_mayer
/* nmacchws  - nmacchws.  */
4391 76a66253 j_mayer
GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07);
4392 76a66253 j_mayer
/* nmacchwso - nmacchwso. */
4393 76a66253 j_mayer
GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17);
4394 76a66253 j_mayer
/* nmachhw   - nmachhw.   */
4395 76a66253 j_mayer
GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01);
4396 76a66253 j_mayer
/* nmachhwo  - nmachhwo.  */
4397 76a66253 j_mayer
GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11);
4398 76a66253 j_mayer
/* nmachhws  - nmachhws.  */
4399 76a66253 j_mayer
GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03);
4400 76a66253 j_mayer
/* nmachhwso - nmachhwso. */
4401 76a66253 j_mayer
GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13);
4402 76a66253 j_mayer
/* nmaclhw   - nmaclhw.   */
4403 76a66253 j_mayer
GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D);
4404 76a66253 j_mayer
/* nmaclhwo  - nmaclhwo.  */
4405 76a66253 j_mayer
GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D);
4406 76a66253 j_mayer
/* nmaclhws  - nmaclhws.  */
4407 76a66253 j_mayer
GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F);
4408 76a66253 j_mayer
/* nmaclhwso - nmaclhwso. */
4409 76a66253 j_mayer
GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F);
4410 76a66253 j_mayer
4411 76a66253 j_mayer
/* mulchw  - mulchw.  */
4412 76a66253 j_mayer
GEN_MAC_HANDLER(mulchw, 0x08, 0x05);
4413 76a66253 j_mayer
/* mulchwu - mulchwu. */
4414 76a66253 j_mayer
GEN_MAC_HANDLER(mulchwu, 0x08, 0x04);
4415 76a66253 j_mayer
/* mulhhw  - mulhhw.  */
4416 76a66253 j_mayer
GEN_MAC_HANDLER(mulhhw, 0x08, 0x01);
4417 76a66253 j_mayer
/* mulhhwu - mulhhwu. */
4418 76a66253 j_mayer
GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00);
4419 76a66253 j_mayer
/* mullhw  - mullhw.  */
4420 76a66253 j_mayer
GEN_MAC_HANDLER(mullhw, 0x08, 0x0D);
4421 76a66253 j_mayer
/* mullhwu - mullhwu. */
4422 76a66253 j_mayer
GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C);
4423 76a66253 j_mayer
4424 76a66253 j_mayer
/* mfdcr */
4425 76a66253 j_mayer
GEN_HANDLER(mfdcr, 0x1F, 0x03, 0x0A, 0x00000001, PPC_EMB_COMMON)
4426 76a66253 j_mayer
{
4427 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4428 76a66253 j_mayer
    RET_PRIVREG(ctx);
4429 76a66253 j_mayer
#else
4430 76a66253 j_mayer
    uint32_t dcrn = SPR(ctx->opcode);
4431 76a66253 j_mayer
4432 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4433 76a66253 j_mayer
        RET_PRIVREG(ctx);
4434 76a66253 j_mayer
        return;
4435 76a66253 j_mayer
    }
4436 a42bd6cc j_mayer
    gen_op_set_T0(dcrn);
4437 a42bd6cc j_mayer
    gen_op_load_dcr();
4438 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
4439 76a66253 j_mayer
#endif
4440 76a66253 j_mayer
}
4441 76a66253 j_mayer
4442 76a66253 j_mayer
/* mtdcr */
4443 76a66253 j_mayer
GEN_HANDLER(mtdcr, 0x1F, 0x03, 0x0E, 0x00000001, PPC_EMB_COMMON)
4444 76a66253 j_mayer
{
4445 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4446 76a66253 j_mayer
    RET_PRIVREG(ctx);
4447 76a66253 j_mayer
#else
4448 76a66253 j_mayer
    uint32_t dcrn = SPR(ctx->opcode);
4449 76a66253 j_mayer
4450 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4451 76a66253 j_mayer
        RET_PRIVREG(ctx);
4452 76a66253 j_mayer
        return;
4453 76a66253 j_mayer
    }
4454 a42bd6cc j_mayer
    gen_op_set_T0(dcrn);
4455 a42bd6cc j_mayer
    gen_op_load_gpr_T1(rS(ctx->opcode));
4456 a42bd6cc j_mayer
    gen_op_store_dcr();
4457 a42bd6cc j_mayer
#endif
4458 a42bd6cc j_mayer
}
4459 a42bd6cc j_mayer
4460 a42bd6cc j_mayer
/* mfdcrx */
4461 a42bd6cc j_mayer
GEN_HANDLER(mfdcrx, 0x1F, 0x03, 0x08, 0x00000001, PPC_BOOKE)
4462 a42bd6cc j_mayer
{
4463 a42bd6cc j_mayer
#if defined(CONFIG_USER_ONLY)
4464 a42bd6cc j_mayer
    RET_PRIVREG(ctx);
4465 a42bd6cc j_mayer
#else
4466 a42bd6cc j_mayer
    if (unlikely(!ctx->supervisor)) {
4467 a42bd6cc j_mayer
        RET_PRIVREG(ctx);
4468 a42bd6cc j_mayer
        return;
4469 a42bd6cc j_mayer
    }
4470 a42bd6cc j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
4471 a42bd6cc j_mayer
    gen_op_load_dcr();
4472 a42bd6cc j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
4473 a42bd6cc j_mayer
#endif
4474 a42bd6cc j_mayer
}
4475 a42bd6cc j_mayer
4476 a42bd6cc j_mayer
/* mtdcrx */
4477 a42bd6cc j_mayer
GEN_HANDLER(mtdcrx, 0x1F, 0x03, 0x0C, 0x00000001, PPC_BOOKE)
4478 a42bd6cc j_mayer
{
4479 a42bd6cc j_mayer
#if defined(CONFIG_USER_ONLY)
4480 a42bd6cc j_mayer
    RET_PRIVREG(ctx);
4481 a42bd6cc j_mayer
#else
4482 a42bd6cc j_mayer
    if (unlikely(!ctx->supervisor)) {
4483 a42bd6cc j_mayer
        RET_PRIVREG(ctx);
4484 a42bd6cc j_mayer
        return;
4485 a42bd6cc j_mayer
    }
4486 a42bd6cc j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
4487 a42bd6cc j_mayer
    gen_op_load_gpr_T1(rS(ctx->opcode));
4488 a42bd6cc j_mayer
    gen_op_store_dcr();
4489 76a66253 j_mayer
#endif
4490 76a66253 j_mayer
}
4491 76a66253 j_mayer
4492 76a66253 j_mayer
/* dccci */
4493 76a66253 j_mayer
GEN_HANDLER(dccci, 0x1F, 0x06, 0x0E, 0x03E00001, PPC_4xx_COMMON)
4494 76a66253 j_mayer
{
4495 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4496 76a66253 j_mayer
    RET_PRIVOPC(ctx);
4497 76a66253 j_mayer
#else
4498 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4499 76a66253 j_mayer
        RET_PRIVOPC(ctx);
4500 76a66253 j_mayer
        return;
4501 76a66253 j_mayer
    }
4502 76a66253 j_mayer
    /* interpreted as no-op */
4503 76a66253 j_mayer
#endif
4504 76a66253 j_mayer
}
4505 76a66253 j_mayer
4506 76a66253 j_mayer
/* dcread */
4507 76a66253 j_mayer
GEN_HANDLER(dcread, 0x1F, 0x06, 0x0F, 0x00000001, PPC_4xx_COMMON)
4508 76a66253 j_mayer
{
4509 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4510 76a66253 j_mayer
    RET_PRIVOPC(ctx);
4511 76a66253 j_mayer
#else
4512 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4513 76a66253 j_mayer
        RET_PRIVOPC(ctx);
4514 76a66253 j_mayer
        return;
4515 76a66253 j_mayer
    }
4516 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4517 76a66253 j_mayer
    op_ldst(lwz);
4518 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
4519 76a66253 j_mayer
#endif
4520 76a66253 j_mayer
}
4521 76a66253 j_mayer
4522 76a66253 j_mayer
/* icbt */
4523 76a66253 j_mayer
GEN_HANDLER(icbt_40x, 0x1F, 0x06, 0x08, 0x03E00001, PPC_40x_SPEC)
4524 76a66253 j_mayer
{
4525 76a66253 j_mayer
    /* interpreted as no-op */
4526 76a66253 j_mayer
    /* XXX: specification say this is treated as a load by the MMU
4527 76a66253 j_mayer
     *      but does not generate any exception
4528 76a66253 j_mayer
     */
4529 76a66253 j_mayer
}
4530 76a66253 j_mayer
4531 76a66253 j_mayer
/* iccci */
4532 76a66253 j_mayer
GEN_HANDLER(iccci, 0x1F, 0x06, 0x1E, 0x00000001, PPC_4xx_COMMON)
4533 76a66253 j_mayer
{
4534 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4535 76a66253 j_mayer
    RET_PRIVOPC(ctx);
4536 76a66253 j_mayer
#else
4537 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4538 76a66253 j_mayer
        RET_PRIVOPC(ctx);
4539 76a66253 j_mayer
        return;
4540 76a66253 j_mayer
    }
4541 76a66253 j_mayer
    /* interpreted as no-op */
4542 76a66253 j_mayer
#endif
4543 76a66253 j_mayer
}
4544 76a66253 j_mayer
4545 76a66253 j_mayer
/* icread */
4546 76a66253 j_mayer
GEN_HANDLER(icread, 0x1F, 0x06, 0x1F, 0x03E00001, PPC_4xx_COMMON)
4547 76a66253 j_mayer
{
4548 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4549 76a66253 j_mayer
    RET_PRIVOPC(ctx);
4550 76a66253 j_mayer
#else
4551 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4552 76a66253 j_mayer
        RET_PRIVOPC(ctx);
4553 76a66253 j_mayer
        return;
4554 76a66253 j_mayer
    }
4555 76a66253 j_mayer
    /* interpreted as no-op */
4556 76a66253 j_mayer
#endif
4557 76a66253 j_mayer
}
4558 76a66253 j_mayer
4559 76a66253 j_mayer
/* rfci (supervisor only) */
4560 a42bd6cc j_mayer
GEN_HANDLER(rfci_40x, 0x13, 0x13, 0x01, 0x03FF8001, PPC_40x_EXCP)
4561 a42bd6cc j_mayer
{
4562 a42bd6cc j_mayer
#if defined(CONFIG_USER_ONLY)
4563 a42bd6cc j_mayer
    RET_PRIVOPC(ctx);
4564 a42bd6cc j_mayer
#else
4565 a42bd6cc j_mayer
    if (unlikely(!ctx->supervisor)) {
4566 a42bd6cc j_mayer
        RET_PRIVOPC(ctx);
4567 a42bd6cc j_mayer
        return;
4568 a42bd6cc j_mayer
    }
4569 a42bd6cc j_mayer
    /* Restore CPU state */
4570 a42bd6cc j_mayer
    gen_op_40x_rfci();
4571 a42bd6cc j_mayer
    RET_CHG_FLOW(ctx);
4572 a42bd6cc j_mayer
#endif
4573 a42bd6cc j_mayer
}
4574 a42bd6cc j_mayer
4575 a42bd6cc j_mayer
GEN_HANDLER(rfci, 0x13, 0x13, 0x01, 0x03FF8001, PPC_BOOKE)
4576 a42bd6cc j_mayer
{
4577 a42bd6cc j_mayer
#if defined(CONFIG_USER_ONLY)
4578 a42bd6cc j_mayer
    RET_PRIVOPC(ctx);
4579 a42bd6cc j_mayer
#else
4580 a42bd6cc j_mayer
    if (unlikely(!ctx->supervisor)) {
4581 a42bd6cc j_mayer
        RET_PRIVOPC(ctx);
4582 a42bd6cc j_mayer
        return;
4583 a42bd6cc j_mayer
    }
4584 a42bd6cc j_mayer
    /* Restore CPU state */
4585 a42bd6cc j_mayer
    gen_op_rfci();
4586 a42bd6cc j_mayer
    RET_CHG_FLOW(ctx);
4587 a42bd6cc j_mayer
#endif
4588 a42bd6cc j_mayer
}
4589 a42bd6cc j_mayer
4590 a42bd6cc j_mayer
/* BookE specific */
4591 a42bd6cc j_mayer
GEN_HANDLER(rfdi, 0x13, 0x07, 0x01, 0x03FF8001, PPC_BOOKE)
4592 76a66253 j_mayer
{
4593 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4594 76a66253 j_mayer
    RET_PRIVOPC(ctx);
4595 76a66253 j_mayer
#else
4596 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4597 76a66253 j_mayer
        RET_PRIVOPC(ctx);
4598 76a66253 j_mayer
        return;
4599 76a66253 j_mayer
    }
4600 76a66253 j_mayer
    /* Restore CPU state */
4601 a42bd6cc j_mayer
    gen_op_rfdi();
4602 76a66253 j_mayer
    RET_CHG_FLOW(ctx);
4603 76a66253 j_mayer
#endif
4604 76a66253 j_mayer
}
4605 76a66253 j_mayer
4606 a42bd6cc j_mayer
GEN_HANDLER(rfmci, 0x13, 0x06, 0x01, 0x03FF8001, PPC_BOOKE)
4607 a42bd6cc j_mayer
{
4608 a42bd6cc j_mayer
#if defined(CONFIG_USER_ONLY)
4609 a42bd6cc j_mayer
    RET_PRIVOPC(ctx);
4610 a42bd6cc j_mayer
#else
4611 a42bd6cc j_mayer
    if (unlikely(!ctx->supervisor)) {
4612 a42bd6cc j_mayer
        RET_PRIVOPC(ctx);
4613 a42bd6cc j_mayer
        return;
4614 a42bd6cc j_mayer
    }
4615 a42bd6cc j_mayer
    /* Restore CPU state */
4616 a42bd6cc j_mayer
    gen_op_rfmci();
4617 a42bd6cc j_mayer
    RET_CHG_FLOW(ctx);
4618 a42bd6cc j_mayer
#endif
4619 a42bd6cc j_mayer
}
4620 d9bce9d9 j_mayer
/* TLB management - PowerPC 405 implementation */
4621 76a66253 j_mayer
/* tlbre */
4622 a42bd6cc j_mayer
GEN_HANDLER(tlbre, 0x1F, 0x12, 0x1D, 0x00000001, PPC_40x_SPEC)
4623 76a66253 j_mayer
{
4624 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4625 76a66253 j_mayer
    RET_PRIVOPC(ctx);
4626 76a66253 j_mayer
#else
4627 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4628 76a66253 j_mayer
        RET_PRIVOPC(ctx);
4629 76a66253 j_mayer
        return;
4630 76a66253 j_mayer
    }
4631 76a66253 j_mayer
    switch (rB(ctx->opcode)) {
4632 76a66253 j_mayer
    case 0:
4633 9a64fbe4 bellard
        gen_op_load_gpr_T0(rA(ctx->opcode));
4634 76a66253 j_mayer
        gen_op_4xx_tlbre_hi();
4635 76a66253 j_mayer
        gen_op_store_T0_gpr(rD(ctx->opcode));
4636 76a66253 j_mayer
        break;
4637 76a66253 j_mayer
    case 1:
4638 76a66253 j_mayer
        gen_op_load_gpr_T0(rA(ctx->opcode));
4639 76a66253 j_mayer
        gen_op_4xx_tlbre_lo();
4640 76a66253 j_mayer
        gen_op_store_T0_gpr(rD(ctx->opcode));
4641 76a66253 j_mayer
        break;
4642 76a66253 j_mayer
    default:
4643 76a66253 j_mayer
        RET_INVAL(ctx);
4644 76a66253 j_mayer
        break;
4645 9a64fbe4 bellard
    }
4646 76a66253 j_mayer
#endif
4647 76a66253 j_mayer
}
4648 76a66253 j_mayer
4649 d9bce9d9 j_mayer
/* tlbsx - tlbsx. */
4650 a42bd6cc j_mayer
GEN_HANDLER(tlbsx, 0x1F, 0x12, 0x1C, 0x00000000, PPC_40x_SPEC)
4651 76a66253 j_mayer
{
4652 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4653 76a66253 j_mayer
    RET_PRIVOPC(ctx);
4654 76a66253 j_mayer
#else
4655 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4656 76a66253 j_mayer
        RET_PRIVOPC(ctx);
4657 76a66253 j_mayer
        return;
4658 76a66253 j_mayer
    }
4659 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4660 76a66253 j_mayer
    if (Rc(ctx->opcode))
4661 76a66253 j_mayer
        gen_op_4xx_tlbsx_();
4662 76a66253 j_mayer
    else
4663 76a66253 j_mayer
        gen_op_4xx_tlbsx();
4664 9a64fbe4 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
4665 76a66253 j_mayer
#endif
4666 79aceca5 bellard
}
4667 79aceca5 bellard
4668 76a66253 j_mayer
/* tlbwe */
4669 d9bce9d9 j_mayer
GEN_HANDLER(tlbwe, 0x1F, 0x12, 0x1E, 0x00000001, PPC_40x_SPEC)
4670 79aceca5 bellard
{
4671 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4672 76a66253 j_mayer
    RET_PRIVOPC(ctx);
4673 76a66253 j_mayer
#else
4674 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4675 76a66253 j_mayer
        RET_PRIVOPC(ctx);
4676 76a66253 j_mayer
        return;
4677 76a66253 j_mayer
    }
4678 76a66253 j_mayer
    switch (rB(ctx->opcode)) {
4679 76a66253 j_mayer
    case 0:
4680 9a64fbe4 bellard
        gen_op_load_gpr_T0(rA(ctx->opcode));
4681 76a66253 j_mayer
        gen_op_load_gpr_T1(rS(ctx->opcode));
4682 76a66253 j_mayer
        gen_op_4xx_tlbwe_hi();
4683 76a66253 j_mayer
        break;
4684 76a66253 j_mayer
    case 1:
4685 76a66253 j_mayer
        gen_op_load_gpr_T0(rA(ctx->opcode));
4686 76a66253 j_mayer
        gen_op_load_gpr_T1(rS(ctx->opcode));
4687 76a66253 j_mayer
        gen_op_4xx_tlbwe_lo();
4688 76a66253 j_mayer
        break;
4689 76a66253 j_mayer
    default:
4690 76a66253 j_mayer
        RET_INVAL(ctx);
4691 76a66253 j_mayer
        break;
4692 9a64fbe4 bellard
    }
4693 76a66253 j_mayer
#endif
4694 76a66253 j_mayer
}
4695 76a66253 j_mayer
4696 76a66253 j_mayer
/* wrtee */
4697 76a66253 j_mayer
GEN_HANDLER(wrtee, 0x1F, 0x03, 0x04, 0x000FFC01, PPC_EMB_COMMON)
4698 76a66253 j_mayer
{
4699 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4700 76a66253 j_mayer
    RET_PRIVOPC(ctx);
4701 76a66253 j_mayer
#else
4702 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4703 76a66253 j_mayer
        RET_PRIVOPC(ctx);
4704 76a66253 j_mayer
        return;
4705 76a66253 j_mayer
    }
4706 76a66253 j_mayer
    gen_op_load_gpr_T0(rD(ctx->opcode));
4707 a42bd6cc j_mayer
    gen_op_wrte();
4708 76a66253 j_mayer
    RET_EXCP(ctx, EXCP_MTMSR, 0);
4709 76a66253 j_mayer
#endif
4710 76a66253 j_mayer
}
4711 76a66253 j_mayer
4712 76a66253 j_mayer
/* wrteei */
4713 76a66253 j_mayer
GEN_HANDLER(wrteei, 0x1F, 0x03, 0x05, 0x000EFC01, PPC_EMB_COMMON)
4714 76a66253 j_mayer
{
4715 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4716 76a66253 j_mayer
    RET_PRIVOPC(ctx);
4717 76a66253 j_mayer
#else
4718 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4719 76a66253 j_mayer
        RET_PRIVOPC(ctx);
4720 76a66253 j_mayer
        return;
4721 76a66253 j_mayer
    }
4722 76a66253 j_mayer
    gen_op_set_T0(ctx->opcode & 0x00010000);
4723 a42bd6cc j_mayer
    gen_op_wrte();
4724 76a66253 j_mayer
    RET_EXCP(ctx, EXCP_MTMSR, 0);
4725 76a66253 j_mayer
#endif
4726 76a66253 j_mayer
}
4727 76a66253 j_mayer
4728 08e46e54 j_mayer
/* PowerPC 440 specific instructions */
4729 76a66253 j_mayer
/* dlmzb */
4730 76a66253 j_mayer
GEN_HANDLER(dlmzb, 0x1F, 0x0E, 0x02, 0x00000000, PPC_440_SPEC)
4731 76a66253 j_mayer
{
4732 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
4733 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
4734 76a66253 j_mayer
    gen_op_440_dlmzb();
4735 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
4736 76a66253 j_mayer
    gen_op_store_xer_bc();
4737 76a66253 j_mayer
    if (Rc(ctx->opcode)) {
4738 76a66253 j_mayer
        gen_op_440_dlmzb_update_Rc();
4739 76a66253 j_mayer
        gen_op_store_T0_crf(0);
4740 76a66253 j_mayer
    }
4741 76a66253 j_mayer
}
4742 76a66253 j_mayer
4743 76a66253 j_mayer
/* mbar replaces eieio on 440 */
4744 76a66253 j_mayer
GEN_HANDLER(mbar, 0x1F, 0x16, 0x13, 0x001FF801, PPC_BOOKE)
4745 76a66253 j_mayer
{
4746 76a66253 j_mayer
    /* interpreted as no-op */
4747 76a66253 j_mayer
}
4748 76a66253 j_mayer
4749 76a66253 j_mayer
/* msync replaces sync on 440 */
4750 76a66253 j_mayer
GEN_HANDLER(msync, 0x1F, 0x16, 0x12, 0x03FF0801, PPC_BOOKE)
4751 76a66253 j_mayer
{
4752 76a66253 j_mayer
    /* interpreted as no-op */
4753 76a66253 j_mayer
}
4754 76a66253 j_mayer
4755 76a66253 j_mayer
/* icbt */
4756 76a66253 j_mayer
GEN_HANDLER(icbt_440, 0x1F, 0x16, 0x00, 0x03E00001, PPC_BOOKE)
4757 76a66253 j_mayer
{
4758 76a66253 j_mayer
    /* interpreted as no-op */
4759 76a66253 j_mayer
    /* XXX: specification say this is treated as a load by the MMU
4760 76a66253 j_mayer
     *      but does not generate any exception
4761 76a66253 j_mayer
     */
4762 79aceca5 bellard
}
4763 79aceca5 bellard
4764 35cdaad6 j_mayer
#if defined(TARGET_PPCEMB)
4765 0487d6a8 j_mayer
/***                           SPE extension                               ***/
4766 0487d6a8 j_mayer
4767 0487d6a8 j_mayer
/* Register moves */
4768 0487d6a8 j_mayer
GEN32(gen_op_load_gpr64_T0, gen_op_load_gpr64_T0_gpr);
4769 0487d6a8 j_mayer
GEN32(gen_op_load_gpr64_T1, gen_op_load_gpr64_T1_gpr);
4770 0487d6a8 j_mayer
#if 0 // unused
4771 0487d6a8 j_mayer
GEN32(gen_op_load_gpr64_T2, gen_op_load_gpr64_T2_gpr);
4772 0487d6a8 j_mayer
#endif
4773 0487d6a8 j_mayer
4774 0487d6a8 j_mayer
GEN32(gen_op_store_T0_gpr64, gen_op_store_T0_gpr64_gpr);
4775 0487d6a8 j_mayer
GEN32(gen_op_store_T1_gpr64, gen_op_store_T1_gpr64_gpr);
4776 0487d6a8 j_mayer
#if 0 // unused
4777 0487d6a8 j_mayer
GEN32(gen_op_store_T2_gpr64, gen_op_store_T2_gpr64_gpr);
4778 0487d6a8 j_mayer
#endif
4779 0487d6a8 j_mayer
4780 0487d6a8 j_mayer
#define GEN_SPE(name0, name1, opc2, opc3, inval, type)                        \
4781 0487d6a8 j_mayer
GEN_HANDLER(name0##_##name1, 0x04, opc2, opc3, inval, type)                   \
4782 0487d6a8 j_mayer
{                                                                             \
4783 0487d6a8 j_mayer
    if (Rc(ctx->opcode))                                                      \
4784 0487d6a8 j_mayer
        gen_##name1(ctx);                                                     \
4785 0487d6a8 j_mayer
    else                                                                      \
4786 0487d6a8 j_mayer
        gen_##name0(ctx);                                                     \
4787 0487d6a8 j_mayer
}
4788 0487d6a8 j_mayer
4789 0487d6a8 j_mayer
/* Handler for undefined SPE opcodes */
4790 0487d6a8 j_mayer
static inline void gen_speundef (DisasContext *ctx)
4791 0487d6a8 j_mayer
{
4792 0487d6a8 j_mayer
    RET_INVAL(ctx);
4793 0487d6a8 j_mayer
}
4794 0487d6a8 j_mayer
4795 0487d6a8 j_mayer
/* SPE load and stores */
4796 0487d6a8 j_mayer
static inline void gen_addr_spe_imm_index (DisasContext *ctx, int sh)
4797 0487d6a8 j_mayer
{
4798 0487d6a8 j_mayer
    target_long simm = rB(ctx->opcode);
4799 0487d6a8 j_mayer
4800 0487d6a8 j_mayer
    if (rA(ctx->opcode) == 0) {
4801 0487d6a8 j_mayer
        gen_set_T0(simm << sh);
4802 0487d6a8 j_mayer
    } else {
4803 0487d6a8 j_mayer
        gen_op_load_gpr_T0(rA(ctx->opcode));
4804 0487d6a8 j_mayer
        if (likely(simm != 0))
4805 0487d6a8 j_mayer
            gen_op_addi(simm << sh);
4806 0487d6a8 j_mayer
    }
4807 0487d6a8 j_mayer
}
4808 0487d6a8 j_mayer
4809 0487d6a8 j_mayer
#define op_spe_ldst(name)        (*gen_op_##name[ctx->mem_idx])()
4810 0487d6a8 j_mayer
#if defined(CONFIG_USER_ONLY)
4811 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
4812 0487d6a8 j_mayer
#define OP_SPE_LD_TABLE(name)                                                 \
4813 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_l##name[] = {                                    \
4814 0487d6a8 j_mayer
    &gen_op_spe_l##name##_raw,                                                \
4815 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_raw,                                             \
4816 0487d6a8 j_mayer
    &gen_op_spe_l##name##_64_raw,                                             \
4817 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_64_raw,                                          \
4818 0487d6a8 j_mayer
};
4819 0487d6a8 j_mayer
#define OP_SPE_ST_TABLE(name)                                                 \
4820 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_st##name[] = {                                   \
4821 0487d6a8 j_mayer
    &gen_op_spe_st##name##_raw,                                               \
4822 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_raw,                                            \
4823 0487d6a8 j_mayer
    &gen_op_spe_st##name##_64_raw,                                            \
4824 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_64_raw,                                         \
4825 0487d6a8 j_mayer
};
4826 0487d6a8 j_mayer
#else /* defined(TARGET_PPC64) */
4827 0487d6a8 j_mayer
#define OP_SPE_LD_TABLE(name)                                                 \
4828 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_l##name[] = {                                    \
4829 0487d6a8 j_mayer
    &gen_op_spe_l##name##_raw,                                                \
4830 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_raw,                                             \
4831 0487d6a8 j_mayer
};
4832 0487d6a8 j_mayer
#define OP_SPE_ST_TABLE(name)                                                 \
4833 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_st##name[] = {                                   \
4834 0487d6a8 j_mayer
    &gen_op_spe_st##name##_raw,                                               \
4835 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_raw,                                            \
4836 0487d6a8 j_mayer
};
4837 0487d6a8 j_mayer
#endif /* defined(TARGET_PPC64) */
4838 0487d6a8 j_mayer
#else /* defined(CONFIG_USER_ONLY) */
4839 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
4840 0487d6a8 j_mayer
#define OP_SPE_LD_TABLE(name)                                                 \
4841 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_l##name[] = {                                    \
4842 0487d6a8 j_mayer
    &gen_op_spe_l##name##_user,                                               \
4843 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_user,                                            \
4844 0487d6a8 j_mayer
    &gen_op_spe_l##name##_kernel,                                             \
4845 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_kernel,                                          \
4846 0487d6a8 j_mayer
    &gen_op_spe_l##name##_64_user,                                            \
4847 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_64_user,                                         \
4848 0487d6a8 j_mayer
    &gen_op_spe_l##name##_64_kernel,                                          \
4849 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_64_kernel,                                       \
4850 0487d6a8 j_mayer
};
4851 0487d6a8 j_mayer
#define OP_SPE_ST_TABLE(name)                                                 \
4852 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_st##name[] = {                                   \
4853 0487d6a8 j_mayer
    &gen_op_spe_st##name##_user,                                              \
4854 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_user,                                           \
4855 0487d6a8 j_mayer
    &gen_op_spe_st##name##_kernel,                                            \
4856 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_kernel,                                         \
4857 0487d6a8 j_mayer
    &gen_op_spe_st##name##_64_user,                                           \
4858 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_64_user,                                        \
4859 0487d6a8 j_mayer
    &gen_op_spe_st##name##_64_kernel,                                         \
4860 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_64_kernel,                                      \
4861 0487d6a8 j_mayer
};
4862 0487d6a8 j_mayer
#else /* defined(TARGET_PPC64) */
4863 0487d6a8 j_mayer
#define OP_SPE_LD_TABLE(name)                                                 \
4864 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_l##name[] = {                                    \
4865 0487d6a8 j_mayer
    &gen_op_spe_l##name##_user,                                               \
4866 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_user,                                            \
4867 0487d6a8 j_mayer
    &gen_op_spe_l##name##_kernel,                                             \
4868 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_kernel,                                          \
4869 0487d6a8 j_mayer
};
4870 0487d6a8 j_mayer
#define OP_SPE_ST_TABLE(name)                                                 \
4871 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_st##name[] = {                                   \
4872 0487d6a8 j_mayer
    &gen_op_spe_st##name##_user,                                              \
4873 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_user,                                           \
4874 0487d6a8 j_mayer
    &gen_op_spe_st##name##_kernel,                                            \
4875 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_kernel,                                         \
4876 0487d6a8 j_mayer
};
4877 0487d6a8 j_mayer
#endif /* defined(TARGET_PPC64) */
4878 0487d6a8 j_mayer
#endif /* defined(CONFIG_USER_ONLY) */
4879 0487d6a8 j_mayer
4880 0487d6a8 j_mayer
#define GEN_SPE_LD(name, sh)                                                  \
4881 0487d6a8 j_mayer
static inline void gen_evl##name (DisasContext *ctx)                          \
4882 0487d6a8 j_mayer
{                                                                             \
4883 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
4884 0487d6a8 j_mayer
        RET_EXCP(ctx, EXCP_NO_SPE, 0);                                        \
4885 0487d6a8 j_mayer
        return;                                                               \
4886 0487d6a8 j_mayer
    }                                                                         \
4887 0487d6a8 j_mayer
    gen_addr_spe_imm_index(ctx, sh);                                          \
4888 0487d6a8 j_mayer
    op_spe_ldst(spe_l##name);                                                 \
4889 0487d6a8 j_mayer
    gen_op_store_T1_gpr64(rD(ctx->opcode));                                   \
4890 0487d6a8 j_mayer
}
4891 0487d6a8 j_mayer
4892 0487d6a8 j_mayer
#define GEN_SPE_LDX(name)                                                     \
4893 0487d6a8 j_mayer
static inline void gen_evl##name##x (DisasContext *ctx)                       \
4894 0487d6a8 j_mayer
{                                                                             \
4895 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
4896 0487d6a8 j_mayer
        RET_EXCP(ctx, EXCP_NO_SPE, 0);                                        \
4897 0487d6a8 j_mayer
        return;                                                               \
4898 0487d6a8 j_mayer
    }                                                                         \
4899 0487d6a8 j_mayer
    gen_addr_reg_index(ctx);                                                  \
4900 0487d6a8 j_mayer
    op_spe_ldst(spe_l##name);                                                 \
4901 0487d6a8 j_mayer
    gen_op_store_T1_gpr64(rD(ctx->opcode));                                   \
4902 0487d6a8 j_mayer
}
4903 0487d6a8 j_mayer
4904 0487d6a8 j_mayer
#define GEN_SPEOP_LD(name, sh)                                                \
4905 0487d6a8 j_mayer
OP_SPE_LD_TABLE(name);                                                        \
4906 0487d6a8 j_mayer
GEN_SPE_LD(name, sh);                                                         \
4907 0487d6a8 j_mayer
GEN_SPE_LDX(name)
4908 0487d6a8 j_mayer
4909 0487d6a8 j_mayer
#define GEN_SPE_ST(name, sh)                                                  \
4910 0487d6a8 j_mayer
static inline void gen_evst##name (DisasContext *ctx)                         \
4911 0487d6a8 j_mayer
{                                                                             \
4912 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
4913 0487d6a8 j_mayer
        RET_EXCP(ctx, EXCP_NO_SPE, 0);                                        \
4914 0487d6a8 j_mayer
        return;                                                               \
4915 0487d6a8 j_mayer
    }                                                                         \
4916 0487d6a8 j_mayer
    gen_addr_spe_imm_index(ctx, sh);                                          \
4917 0487d6a8 j_mayer
    gen_op_load_gpr64_T1(rS(ctx->opcode));                                    \
4918 0487d6a8 j_mayer
    op_spe_ldst(spe_st##name);                                                \
4919 0487d6a8 j_mayer
}
4920 0487d6a8 j_mayer
4921 0487d6a8 j_mayer
#define GEN_SPE_STX(name)                                                     \
4922 0487d6a8 j_mayer
static inline void gen_evst##name##x (DisasContext *ctx)                      \
4923 0487d6a8 j_mayer
{                                                                             \
4924 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
4925 0487d6a8 j_mayer
        RET_EXCP(ctx, EXCP_NO_SPE, 0);                                        \
4926 0487d6a8 j_mayer
        return;                                                               \
4927 0487d6a8 j_mayer
    }                                                                         \
4928 0487d6a8 j_mayer
    gen_addr_reg_index(ctx);                                                  \
4929 0487d6a8 j_mayer
    gen_op_load_gpr64_T1(rS(ctx->opcode));                                    \
4930 0487d6a8 j_mayer
    op_spe_ldst(spe_st##name);                                                \
4931 0487d6a8 j_mayer
}
4932 0487d6a8 j_mayer
4933 0487d6a8 j_mayer
#define GEN_SPEOP_ST(name, sh)                                                \
4934 0487d6a8 j_mayer
OP_SPE_ST_TABLE(name);                                                        \
4935 0487d6a8 j_mayer
GEN_SPE_ST(name, sh);                                                         \
4936 0487d6a8 j_mayer
GEN_SPE_STX(name)
4937 0487d6a8 j_mayer
4938 0487d6a8 j_mayer
#define GEN_SPEOP_LDST(name, sh)                                              \
4939 0487d6a8 j_mayer
GEN_SPEOP_LD(name, sh);                                                       \
4940 0487d6a8 j_mayer
GEN_SPEOP_ST(name, sh)
4941 0487d6a8 j_mayer
4942 0487d6a8 j_mayer
/* SPE arithmetic and logic */
4943 0487d6a8 j_mayer
#define GEN_SPEOP_ARITH2(name)                                                \
4944 0487d6a8 j_mayer
static inline void gen_##name (DisasContext *ctx)                             \
4945 0487d6a8 j_mayer
{                                                                             \
4946 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
4947 0487d6a8 j_mayer
        RET_EXCP(ctx, EXCP_NO_SPE, 0);                                        \
4948 0487d6a8 j_mayer
        return;                                                               \
4949 0487d6a8 j_mayer
    }                                                                         \
4950 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rA(ctx->opcode));                                    \
4951 0487d6a8 j_mayer
    gen_op_load_gpr64_T1(rB(ctx->opcode));                                    \
4952 0487d6a8 j_mayer
    gen_op_##name();                                                          \
4953 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));                                   \
4954 0487d6a8 j_mayer
}
4955 0487d6a8 j_mayer
4956 0487d6a8 j_mayer
#define GEN_SPEOP_ARITH1(name)                                                \
4957 0487d6a8 j_mayer
static inline void gen_##name (DisasContext *ctx)                             \
4958 0487d6a8 j_mayer
{                                                                             \
4959 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
4960 0487d6a8 j_mayer
        RET_EXCP(ctx, EXCP_NO_SPE, 0);                                        \
4961 0487d6a8 j_mayer
        return;                                                               \
4962 0487d6a8 j_mayer
    }                                                                         \
4963 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rA(ctx->opcode));                                    \
4964 0487d6a8 j_mayer
    gen_op_##name();                                                          \
4965 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));                                   \
4966 0487d6a8 j_mayer
}
4967 0487d6a8 j_mayer
4968 0487d6a8 j_mayer
#define GEN_SPEOP_COMP(name)                                                  \
4969 0487d6a8 j_mayer
static inline void gen_##name (DisasContext *ctx)                             \
4970 0487d6a8 j_mayer
{                                                                             \
4971 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
4972 0487d6a8 j_mayer
        RET_EXCP(ctx, EXCP_NO_SPE, 0);                                        \
4973 0487d6a8 j_mayer
        return;                                                               \
4974 0487d6a8 j_mayer
    }                                                                         \
4975 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rA(ctx->opcode));                                    \
4976 0487d6a8 j_mayer
    gen_op_load_gpr64_T1(rB(ctx->opcode));                                    \
4977 0487d6a8 j_mayer
    gen_op_##name();                                                          \
4978 0487d6a8 j_mayer
    gen_op_store_T0_crf(crfD(ctx->opcode));                                   \
4979 0487d6a8 j_mayer
}
4980 0487d6a8 j_mayer
4981 0487d6a8 j_mayer
/* Logical */
4982 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evand);
4983 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evandc);
4984 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evxor);
4985 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evor);
4986 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evnor);
4987 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(eveqv);
4988 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evorc);
4989 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evnand);
4990 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evsrwu);
4991 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evsrws);
4992 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evslw);
4993 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evrlw);
4994 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evmergehi);
4995 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evmergelo);
4996 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evmergehilo);
4997 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evmergelohi);
4998 0487d6a8 j_mayer
4999 0487d6a8 j_mayer
/* Arithmetic */
5000 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evaddw);
5001 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evsubfw);
5002 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evabs);
5003 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evneg);
5004 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evextsb);
5005 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evextsh);
5006 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evrndw);
5007 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evcntlzw);
5008 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evcntlsw);
5009 0487d6a8 j_mayer
static inline void gen_brinc (DisasContext *ctx)
5010 0487d6a8 j_mayer
{
5011 0487d6a8 j_mayer
    /* Note: brinc is usable even if SPE is disabled */
5012 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rA(ctx->opcode));
5013 0487d6a8 j_mayer
    gen_op_load_gpr64_T1(rB(ctx->opcode));
5014 0487d6a8 j_mayer
    gen_op_brinc();
5015 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));
5016 0487d6a8 j_mayer
}
5017 0487d6a8 j_mayer
5018 0487d6a8 j_mayer
#define GEN_SPEOP_ARITH_IMM2(name)                                            \
5019 0487d6a8 j_mayer
static inline void gen_##name##i (DisasContext *ctx)                          \
5020 0487d6a8 j_mayer
{                                                                             \
5021 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5022 0487d6a8 j_mayer
        RET_EXCP(ctx, EXCP_NO_SPE, 0);                                        \
5023 0487d6a8 j_mayer
        return;                                                               \
5024 0487d6a8 j_mayer
    }                                                                         \
5025 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rB(ctx->opcode));                                    \
5026 0487d6a8 j_mayer
    gen_op_splatwi_T1_64(rA(ctx->opcode));                                    \
5027 0487d6a8 j_mayer
    gen_op_##name();                                                          \
5028 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));                                   \
5029 0487d6a8 j_mayer
}
5030 0487d6a8 j_mayer
5031 0487d6a8 j_mayer
#define GEN_SPEOP_LOGIC_IMM2(name)                                            \
5032 0487d6a8 j_mayer
static inline void gen_##name##i (DisasContext *ctx)                          \
5033 0487d6a8 j_mayer
{                                                                             \
5034 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5035 0487d6a8 j_mayer
        RET_EXCP(ctx, EXCP_NO_SPE, 0);                                        \
5036 0487d6a8 j_mayer
        return;                                                               \
5037 0487d6a8 j_mayer
    }                                                                         \
5038 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rA(ctx->opcode));                                    \
5039 0487d6a8 j_mayer
    gen_op_splatwi_T1_64(rB(ctx->opcode));                                    \
5040 0487d6a8 j_mayer
    gen_op_##name();                                                          \
5041 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));                                   \
5042 0487d6a8 j_mayer
}
5043 0487d6a8 j_mayer
5044 0487d6a8 j_mayer
GEN_SPEOP_ARITH_IMM2(evaddw);
5045 0487d6a8 j_mayer
#define gen_evaddiw gen_evaddwi
5046 0487d6a8 j_mayer
GEN_SPEOP_ARITH_IMM2(evsubfw);
5047 0487d6a8 j_mayer
#define gen_evsubifw gen_evsubfwi
5048 0487d6a8 j_mayer
GEN_SPEOP_LOGIC_IMM2(evslw);
5049 0487d6a8 j_mayer
GEN_SPEOP_LOGIC_IMM2(evsrwu);
5050 0487d6a8 j_mayer
#define gen_evsrwis gen_evsrwsi
5051 0487d6a8 j_mayer
GEN_SPEOP_LOGIC_IMM2(evsrws);
5052 0487d6a8 j_mayer
#define gen_evsrwiu gen_evsrwui
5053 0487d6a8 j_mayer
GEN_SPEOP_LOGIC_IMM2(evrlw);
5054 0487d6a8 j_mayer
5055 0487d6a8 j_mayer
static inline void gen_evsplati (DisasContext *ctx)
5056 0487d6a8 j_mayer
{
5057 0487d6a8 j_mayer
    int32_t imm = (int32_t)(rA(ctx->opcode) << 27) >> 27;
5058 0487d6a8 j_mayer
5059 0487d6a8 j_mayer
    gen_op_splatwi_T0_64(imm);
5060 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));
5061 0487d6a8 j_mayer
}
5062 0487d6a8 j_mayer
5063 0487d6a8 j_mayer
static inline void gen_evsplatfi (DisasContext *ctx)
5064 0487d6a8 j_mayer
{
5065 0487d6a8 j_mayer
    uint32_t imm = rA(ctx->opcode) << 27;
5066 0487d6a8 j_mayer
5067 0487d6a8 j_mayer
    gen_op_splatwi_T0_64(imm);
5068 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));
5069 0487d6a8 j_mayer
}
5070 0487d6a8 j_mayer
5071 0487d6a8 j_mayer
/* Comparison */
5072 0487d6a8 j_mayer
GEN_SPEOP_COMP(evcmpgtu);
5073 0487d6a8 j_mayer
GEN_SPEOP_COMP(evcmpgts);
5074 0487d6a8 j_mayer
GEN_SPEOP_COMP(evcmpltu);
5075 0487d6a8 j_mayer
GEN_SPEOP_COMP(evcmplts);
5076 0487d6a8 j_mayer
GEN_SPEOP_COMP(evcmpeq);
5077 0487d6a8 j_mayer
5078 0487d6a8 j_mayer
GEN_SPE(evaddw,         speundef,      0x00, 0x08, 0x00000000, PPC_SPE); ////
5079 0487d6a8 j_mayer
GEN_SPE(evaddiw,        speundef,      0x01, 0x08, 0x00000000, PPC_SPE);
5080 0487d6a8 j_mayer
GEN_SPE(evsubfw,        speundef,      0x02, 0x08, 0x00000000, PPC_SPE); ////
5081 0487d6a8 j_mayer
GEN_SPE(evsubifw,       speundef,      0x03, 0x08, 0x00000000, PPC_SPE);
5082 0487d6a8 j_mayer
GEN_SPE(evabs,          evneg,         0x04, 0x08, 0x0000F800, PPC_SPE); ////
5083 0487d6a8 j_mayer
GEN_SPE(evextsb,        evextsh,       0x05, 0x08, 0x0000F800, PPC_SPE); ////
5084 0487d6a8 j_mayer
GEN_SPE(evrndw,         evcntlzw,      0x06, 0x08, 0x0000F800, PPC_SPE); ////
5085 0487d6a8 j_mayer
GEN_SPE(evcntlsw,       brinc,         0x07, 0x08, 0x00000000, PPC_SPE); //
5086 0487d6a8 j_mayer
GEN_SPE(speundef,       evand,         0x08, 0x08, 0x00000000, PPC_SPE); ////
5087 0487d6a8 j_mayer
GEN_SPE(evandc,         speundef,      0x09, 0x08, 0x00000000, PPC_SPE); ////
5088 0487d6a8 j_mayer
GEN_SPE(evxor,          evor,          0x0B, 0x08, 0x00000000, PPC_SPE); ////
5089 0487d6a8 j_mayer
GEN_SPE(evnor,          eveqv,         0x0C, 0x08, 0x00000000, PPC_SPE); ////
5090 0487d6a8 j_mayer
GEN_SPE(speundef,       evorc,         0x0D, 0x08, 0x00000000, PPC_SPE); ////
5091 0487d6a8 j_mayer
GEN_SPE(evnand,         speundef,      0x0F, 0x08, 0x00000000, PPC_SPE); ////
5092 0487d6a8 j_mayer
GEN_SPE(evsrwu,         evsrws,        0x10, 0x08, 0x00000000, PPC_SPE); ////
5093 0487d6a8 j_mayer
GEN_SPE(evsrwiu,        evsrwis,       0x11, 0x08, 0x00000000, PPC_SPE);
5094 0487d6a8 j_mayer
GEN_SPE(evslw,          speundef,      0x12, 0x08, 0x00000000, PPC_SPE); ////
5095 0487d6a8 j_mayer
GEN_SPE(evslwi,         speundef,      0x13, 0x08, 0x00000000, PPC_SPE);
5096 0487d6a8 j_mayer
GEN_SPE(evrlw,          evsplati,      0x14, 0x08, 0x00000000, PPC_SPE); //
5097 0487d6a8 j_mayer
GEN_SPE(evrlwi,         evsplatfi,     0x15, 0x08, 0x00000000, PPC_SPE);
5098 0487d6a8 j_mayer
GEN_SPE(evmergehi,      evmergelo,     0x16, 0x08, 0x00000000, PPC_SPE); ////
5099 0487d6a8 j_mayer
GEN_SPE(evmergehilo,    evmergelohi,   0x17, 0x08, 0x00000000, PPC_SPE); ////
5100 0487d6a8 j_mayer
GEN_SPE(evcmpgtu,       evcmpgts,      0x18, 0x08, 0x00600000, PPC_SPE); ////
5101 0487d6a8 j_mayer
GEN_SPE(evcmpltu,       evcmplts,      0x19, 0x08, 0x00600000, PPC_SPE); ////
5102 0487d6a8 j_mayer
GEN_SPE(evcmpeq,        speundef,      0x1A, 0x08, 0x00600000, PPC_SPE); ////
5103 0487d6a8 j_mayer
5104 0487d6a8 j_mayer
static inline void gen_evsel (DisasContext *ctx)
5105 0487d6a8 j_mayer
{
5106 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {
5107 0487d6a8 j_mayer
        RET_EXCP(ctx, EXCP_NO_SPE, 0);
5108 0487d6a8 j_mayer
        return;
5109 0487d6a8 j_mayer
    }
5110 0487d6a8 j_mayer
    gen_op_load_crf_T0(ctx->opcode & 0x7);
5111 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rA(ctx->opcode));
5112 0487d6a8 j_mayer
    gen_op_load_gpr64_T1(rB(ctx->opcode));
5113 0487d6a8 j_mayer
    gen_op_evsel();
5114 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));
5115 0487d6a8 j_mayer
}
5116 0487d6a8 j_mayer
5117 0487d6a8 j_mayer
GEN_HANDLER(evsel0, 0x04, 0x1c, 0x09, 0x00000000, PPC_SPE)
5118 0487d6a8 j_mayer
{
5119 0487d6a8 j_mayer
    gen_evsel(ctx);
5120 0487d6a8 j_mayer
}
5121 0487d6a8 j_mayer
GEN_HANDLER(evsel1, 0x04, 0x1d, 0x09, 0x00000000, PPC_SPE)
5122 0487d6a8 j_mayer
{
5123 0487d6a8 j_mayer
    gen_evsel(ctx);
5124 0487d6a8 j_mayer
}
5125 0487d6a8 j_mayer
GEN_HANDLER(evsel2, 0x04, 0x1e, 0x09, 0x00000000, PPC_SPE)
5126 0487d6a8 j_mayer
{
5127 0487d6a8 j_mayer
    gen_evsel(ctx);
5128 0487d6a8 j_mayer
}
5129 0487d6a8 j_mayer
GEN_HANDLER(evsel3, 0x04, 0x1f, 0x09, 0x00000000, PPC_SPE)
5130 0487d6a8 j_mayer
{
5131 0487d6a8 j_mayer
    gen_evsel(ctx);
5132 0487d6a8 j_mayer
}
5133 0487d6a8 j_mayer
5134 0487d6a8 j_mayer
/* Load and stores */
5135 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5136 0487d6a8 j_mayer
/* In that case, we already have 64 bits load & stores
5137 0487d6a8 j_mayer
 * so, spe_ldd is equivalent to ld and spe_std is equivalent to std
5138 0487d6a8 j_mayer
 */
5139 0487d6a8 j_mayer
#if defined(CONFIG_USER_ONLY)
5140 0487d6a8 j_mayer
#define gen_op_spe_ldd_raw gen_op_ld_raw
5141 0487d6a8 j_mayer
#define gen_op_spe_ldd_64_raw gen_op_ld_64_raw
5142 0487d6a8 j_mayer
#define gen_op_spe_ldd_le_raw gen_op_ld_le_raw
5143 0487d6a8 j_mayer
#define gen_op_spe_ldd_le_64_raw gen_op_ld_le_64_raw
5144 0487d6a8 j_mayer
#define gen_op_spe_stdd_raw gen_op_ld_raw
5145 0487d6a8 j_mayer
#define gen_op_spe_stdd_64_raw gen_op_std_64_raw
5146 0487d6a8 j_mayer
#define gen_op_spe_stdd_le_raw gen_op_std_le_raw
5147 0487d6a8 j_mayer
#define gen_op_spe_stdd_le_64_raw gen_op_std_le_64_raw
5148 0487d6a8 j_mayer
#else /* defined(CONFIG_USER_ONLY) */
5149 0487d6a8 j_mayer
#define gen_op_spe_ldd_kernel gen_op_ld_kernel
5150 0487d6a8 j_mayer
#define gen_op_spe_ldd_64_kernel gen_op_ld_64_kernel
5151 0487d6a8 j_mayer
#define gen_op_spe_ldd_le_kernel gen_op_ld_kernel
5152 0487d6a8 j_mayer
#define gen_op_spe_ldd_le_64_kernel gen_op_ld_64_kernel
5153 0487d6a8 j_mayer
#define gen_op_spe_ldd_user gen_op_ld_user
5154 0487d6a8 j_mayer
#define gen_op_spe_ldd_64_user gen_op_ld_64_user
5155 0487d6a8 j_mayer
#define gen_op_spe_ldd_le_user gen_op_ld_le_user
5156 0487d6a8 j_mayer
#define gen_op_spe_ldd_le_64_user gen_op_ld_le_64_user
5157 0487d6a8 j_mayer
#define gen_op_spe_stdd_kernel gen_op_std_kernel
5158 0487d6a8 j_mayer
#define gen_op_spe_stdd_64_kernel gen_op_std_64_kernel
5159 0487d6a8 j_mayer
#define gen_op_spe_stdd_le_kernel gen_op_std_kernel
5160 0487d6a8 j_mayer
#define gen_op_spe_stdd_le_64_kernel gen_op_std_64_kernel
5161 0487d6a8 j_mayer
#define gen_op_spe_stdd_user gen_op_std_user
5162 0487d6a8 j_mayer
#define gen_op_spe_stdd_64_user gen_op_std_64_user
5163 0487d6a8 j_mayer
#define gen_op_spe_stdd_le_user gen_op_std_le_user
5164 0487d6a8 j_mayer
#define gen_op_spe_stdd_le_64_user gen_op_std_le_64_user
5165 0487d6a8 j_mayer
#endif /* defined(CONFIG_USER_ONLY) */
5166 0487d6a8 j_mayer
#endif /* defined(TARGET_PPC64) */
5167 0487d6a8 j_mayer
GEN_SPEOP_LDST(dd, 3);
5168 0487d6a8 j_mayer
GEN_SPEOP_LDST(dw, 3);
5169 0487d6a8 j_mayer
GEN_SPEOP_LDST(dh, 3);
5170 0487d6a8 j_mayer
GEN_SPEOP_LDST(whe, 2);
5171 0487d6a8 j_mayer
GEN_SPEOP_LD(whou, 2);
5172 0487d6a8 j_mayer
GEN_SPEOP_LD(whos, 2);
5173 0487d6a8 j_mayer
GEN_SPEOP_ST(who, 2);
5174 0487d6a8 j_mayer
5175 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5176 0487d6a8 j_mayer
/* In that case, spe_stwwo is equivalent to stw */
5177 0487d6a8 j_mayer
#if defined(CONFIG_USER_ONLY)
5178 0487d6a8 j_mayer
#define gen_op_spe_stwwo_raw gen_op_stw_raw
5179 0487d6a8 j_mayer
#define gen_op_spe_stwwo_le_raw gen_op_stw_le_raw
5180 0487d6a8 j_mayer
#define gen_op_spe_stwwo_64_raw gen_op_stw_64_raw
5181 0487d6a8 j_mayer
#define gen_op_spe_stwwo_le_64_raw gen_op_stw_le_64_raw
5182 0487d6a8 j_mayer
#else
5183 0487d6a8 j_mayer
#define gen_op_spe_stwwo_user gen_op_stw_user
5184 0487d6a8 j_mayer
#define gen_op_spe_stwwo_le_user gen_op_stw_le_user
5185 0487d6a8 j_mayer
#define gen_op_spe_stwwo_64_user gen_op_stw_64_user
5186 0487d6a8 j_mayer
#define gen_op_spe_stwwo_le_64_user gen_op_stw_le_64_user
5187 0487d6a8 j_mayer
#define gen_op_spe_stwwo_kernel gen_op_stw_kernel
5188 0487d6a8 j_mayer
#define gen_op_spe_stwwo_le_kernel gen_op_stw_le_kernel
5189 0487d6a8 j_mayer
#define gen_op_spe_stwwo_64_kernel gen_op_stw_64_kernel
5190 0487d6a8 j_mayer
#define gen_op_spe_stwwo_le_64_kernel gen_op_stw_le_64_kernel
5191 0487d6a8 j_mayer
#endif
5192 0487d6a8 j_mayer
#endif
5193 0487d6a8 j_mayer
#define _GEN_OP_SPE_STWWE(suffix)                                             \
5194 0487d6a8 j_mayer
static inline void gen_op_spe_stwwe_##suffix (void)                           \
5195 0487d6a8 j_mayer
{                                                                             \
5196 0487d6a8 j_mayer
    gen_op_srli32_T1_64();                                                    \
5197 0487d6a8 j_mayer
    gen_op_spe_stwwo_##suffix();                                              \
5198 0487d6a8 j_mayer
}
5199 0487d6a8 j_mayer
#define _GEN_OP_SPE_STWWE_LE(suffix)                                          \
5200 0487d6a8 j_mayer
static inline void gen_op_spe_stwwe_le_##suffix (void)                        \
5201 0487d6a8 j_mayer
{                                                                             \
5202 0487d6a8 j_mayer
    gen_op_srli32_T1_64();                                                    \
5203 0487d6a8 j_mayer
    gen_op_spe_stwwo_le_##suffix();                                           \
5204 0487d6a8 j_mayer
}
5205 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5206 0487d6a8 j_mayer
#define GEN_OP_SPE_STWWE(suffix)                                              \
5207 0487d6a8 j_mayer
_GEN_OP_SPE_STWWE(suffix);                                                    \
5208 0487d6a8 j_mayer
_GEN_OP_SPE_STWWE_LE(suffix);                                                 \
5209 0487d6a8 j_mayer
static inline void gen_op_spe_stwwe_64_##suffix (void)                        \
5210 0487d6a8 j_mayer
{                                                                             \
5211 0487d6a8 j_mayer
    gen_op_srli32_T1_64();                                                    \
5212 0487d6a8 j_mayer
    gen_op_spe_stwwo_64_##suffix();                                           \
5213 0487d6a8 j_mayer
}                                                                             \
5214 0487d6a8 j_mayer
static inline void gen_op_spe_stwwe_le_64_##suffix (void)                     \
5215 0487d6a8 j_mayer
{                                                                             \
5216 0487d6a8 j_mayer
    gen_op_srli32_T1_64();                                                    \
5217 0487d6a8 j_mayer
    gen_op_spe_stwwo_le_64_##suffix();                                        \
5218 0487d6a8 j_mayer
}
5219 0487d6a8 j_mayer
#else
5220 0487d6a8 j_mayer
#define GEN_OP_SPE_STWWE(suffix)                                              \
5221 0487d6a8 j_mayer
_GEN_OP_SPE_STWWE(suffix);                                                    \
5222 0487d6a8 j_mayer
_GEN_OP_SPE_STWWE_LE(suffix)
5223 0487d6a8 j_mayer
#endif
5224 0487d6a8 j_mayer
#if defined(CONFIG_USER_ONLY)
5225 0487d6a8 j_mayer
GEN_OP_SPE_STWWE(raw);
5226 0487d6a8 j_mayer
#else /* defined(CONFIG_USER_ONLY) */
5227 0487d6a8 j_mayer
GEN_OP_SPE_STWWE(kernel);
5228 0487d6a8 j_mayer
GEN_OP_SPE_STWWE(user);
5229 0487d6a8 j_mayer
#endif /* defined(CONFIG_USER_ONLY) */
5230 0487d6a8 j_mayer
GEN_SPEOP_ST(wwe, 2);
5231 0487d6a8 j_mayer
GEN_SPEOP_ST(wwo, 2);
5232 0487d6a8 j_mayer
5233 0487d6a8 j_mayer
#define GEN_SPE_LDSPLAT(name, op, suffix)                                     \
5234 0487d6a8 j_mayer
static inline void gen_op_spe_l##name##_##suffix (void)                       \
5235 0487d6a8 j_mayer
{                                                                             \
5236 0487d6a8 j_mayer
    gen_op_##op##_##suffix();                                                 \
5237 0487d6a8 j_mayer
    gen_op_splatw_T1_64();                                                    \
5238 0487d6a8 j_mayer
}
5239 0487d6a8 j_mayer
5240 0487d6a8 j_mayer
#define GEN_OP_SPE_LHE(suffix)                                                \
5241 0487d6a8 j_mayer
static inline void gen_op_spe_lhe_##suffix (void)                             \
5242 0487d6a8 j_mayer
{                                                                             \
5243 0487d6a8 j_mayer
    gen_op_spe_lh_##suffix();                                                 \
5244 0487d6a8 j_mayer
    gen_op_sli16_T1_64();                                                     \
5245 0487d6a8 j_mayer
}
5246 0487d6a8 j_mayer
5247 0487d6a8 j_mayer
#define GEN_OP_SPE_LHX(suffix)                                                \
5248 0487d6a8 j_mayer
static inline void gen_op_spe_lhx_##suffix (void)                             \
5249 0487d6a8 j_mayer
{                                                                             \
5250 0487d6a8 j_mayer
    gen_op_spe_lh_##suffix();                                                 \
5251 0487d6a8 j_mayer
    gen_op_extsh_T1_64();                                                     \
5252 0487d6a8 j_mayer
}
5253 0487d6a8 j_mayer
5254 0487d6a8 j_mayer
#if defined(CONFIG_USER_ONLY)
5255 0487d6a8 j_mayer
GEN_OP_SPE_LHE(raw);
5256 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, raw);
5257 0487d6a8 j_mayer
GEN_OP_SPE_LHE(le_raw);
5258 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_raw);
5259 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, raw);
5260 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_raw);
5261 0487d6a8 j_mayer
GEN_OP_SPE_LHX(raw);
5262 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, raw);
5263 0487d6a8 j_mayer
GEN_OP_SPE_LHX(le_raw);
5264 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_raw);
5265 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5266 0487d6a8 j_mayer
GEN_OP_SPE_LHE(64_raw);
5267 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, 64_raw);
5268 0487d6a8 j_mayer
GEN_OP_SPE_LHE(le_64_raw);
5269 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_64_raw);
5270 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, 64_raw);
5271 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_64_raw);
5272 0487d6a8 j_mayer
GEN_OP_SPE_LHX(64_raw);
5273 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, 64_raw);
5274 0487d6a8 j_mayer
GEN_OP_SPE_LHX(le_64_raw);
5275 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_64_raw);
5276 0487d6a8 j_mayer
#endif
5277 0487d6a8 j_mayer
#else
5278 0487d6a8 j_mayer
GEN_OP_SPE_LHE(kernel);
5279 0487d6a8 j_mayer
GEN_OP_SPE_LHE(user);
5280 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, kernel);
5281 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, user);
5282 0487d6a8 j_mayer
GEN_OP_SPE_LHE(le_kernel);
5283 0487d6a8 j_mayer
GEN_OP_SPE_LHE(le_user);
5284 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_kernel);
5285 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_user);
5286 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, kernel);
5287 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, user);
5288 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_kernel);
5289 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_user);
5290 0487d6a8 j_mayer
GEN_OP_SPE_LHX(kernel);
5291 0487d6a8 j_mayer
GEN_OP_SPE_LHX(user);
5292 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, kernel);
5293 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, user);
5294 0487d6a8 j_mayer
GEN_OP_SPE_LHX(le_kernel);
5295 0487d6a8 j_mayer
GEN_OP_SPE_LHX(le_user);
5296 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_kernel);
5297 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_user);
5298 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5299 0487d6a8 j_mayer
GEN_OP_SPE_LHE(64_kernel);
5300 0487d6a8 j_mayer
GEN_OP_SPE_LHE(64_user);
5301 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, 64_kernel);
5302 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, 64_user);
5303 0487d6a8 j_mayer
GEN_OP_SPE_LHE(le_64_kernel);
5304 0487d6a8 j_mayer
GEN_OP_SPE_LHE(le_64_user);
5305 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_64_kernel);
5306 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_64_user);
5307 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, 64_kernel);
5308 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, 64_user);
5309 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_64_kernel);
5310 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_64_user);
5311 0487d6a8 j_mayer
GEN_OP_SPE_LHX(64_kernel);
5312 0487d6a8 j_mayer
GEN_OP_SPE_LHX(64_user);
5313 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, 64_kernel);
5314 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, 64_user);
5315 0487d6a8 j_mayer
GEN_OP_SPE_LHX(le_64_kernel);
5316 0487d6a8 j_mayer
GEN_OP_SPE_LHX(le_64_user);
5317 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_64_kernel);
5318 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_64_user);
5319 0487d6a8 j_mayer
#endif
5320 0487d6a8 j_mayer
#endif
5321 0487d6a8 j_mayer
GEN_SPEOP_LD(hhesplat, 1);
5322 0487d6a8 j_mayer
GEN_SPEOP_LD(hhousplat, 1);
5323 0487d6a8 j_mayer
GEN_SPEOP_LD(hhossplat, 1);
5324 0487d6a8 j_mayer
GEN_SPEOP_LD(wwsplat, 2);
5325 0487d6a8 j_mayer
GEN_SPEOP_LD(whsplat, 2);
5326 0487d6a8 j_mayer
5327 0487d6a8 j_mayer
GEN_SPE(evlddx,         evldd,         0x00, 0x0C, 0x00000000, PPC_SPE); //
5328 0487d6a8 j_mayer
GEN_SPE(evldwx,         evldw,         0x01, 0x0C, 0x00000000, PPC_SPE); //
5329 0487d6a8 j_mayer
GEN_SPE(evldhx,         evldh,         0x02, 0x0C, 0x00000000, PPC_SPE); //
5330 0487d6a8 j_mayer
GEN_SPE(evlhhesplatx,   evlhhesplat,   0x04, 0x0C, 0x00000000, PPC_SPE); //
5331 0487d6a8 j_mayer
GEN_SPE(evlhhousplatx,  evlhhousplat,  0x06, 0x0C, 0x00000000, PPC_SPE); //
5332 0487d6a8 j_mayer
GEN_SPE(evlhhossplatx,  evlhhossplat,  0x07, 0x0C, 0x00000000, PPC_SPE); //
5333 0487d6a8 j_mayer
GEN_SPE(evlwhex,        evlwhe,        0x08, 0x0C, 0x00000000, PPC_SPE); //
5334 0487d6a8 j_mayer
GEN_SPE(evlwhoux,       evlwhou,       0x0A, 0x0C, 0x00000000, PPC_SPE); //
5335 0487d6a8 j_mayer
GEN_SPE(evlwhosx,       evlwhos,       0x0B, 0x0C, 0x00000000, PPC_SPE); //
5336 0487d6a8 j_mayer
GEN_SPE(evlwwsplatx,    evlwwsplat,    0x0C, 0x0C, 0x00000000, PPC_SPE); //
5337 0487d6a8 j_mayer
GEN_SPE(evlwhsplatx,    evlwhsplat,    0x0E, 0x0C, 0x00000000, PPC_SPE); //
5338 0487d6a8 j_mayer
GEN_SPE(evstddx,        evstdd,        0x10, 0x0C, 0x00000000, PPC_SPE); //
5339 0487d6a8 j_mayer
GEN_SPE(evstdwx,        evstdw,        0x11, 0x0C, 0x00000000, PPC_SPE); //
5340 0487d6a8 j_mayer
GEN_SPE(evstdhx,        evstdh,        0x12, 0x0C, 0x00000000, PPC_SPE); //
5341 0487d6a8 j_mayer
GEN_SPE(evstwhex,       evstwhe,       0x18, 0x0C, 0x00000000, PPC_SPE); //
5342 0487d6a8 j_mayer
GEN_SPE(evstwhox,       evstwho,       0x1A, 0x0C, 0x00000000, PPC_SPE); //
5343 0487d6a8 j_mayer
GEN_SPE(evstwwex,       evstwwe,       0x1C, 0x0C, 0x00000000, PPC_SPE); //
5344 0487d6a8 j_mayer
GEN_SPE(evstwwox,       evstwwo,       0x1E, 0x0C, 0x00000000, PPC_SPE); //
5345 0487d6a8 j_mayer
5346 0487d6a8 j_mayer
/* Multiply and add - TODO */
5347 0487d6a8 j_mayer
#if 0
5348 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhessf,      0x01, 0x10, 0x00000000, PPC_SPE);
5349 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhossf,      0x03, 0x10, 0x00000000, PPC_SPE);
5350 0487d6a8 j_mayer
GEN_SPE(evmheumi,       evmhesmi,      0x04, 0x10, 0x00000000, PPC_SPE);
5351 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhesmf,      0x05, 0x10, 0x00000000, PPC_SPE);
5352 0487d6a8 j_mayer
GEN_SPE(evmhoumi,       evmhosmi,      0x06, 0x10, 0x00000000, PPC_SPE);
5353 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhosmf,      0x07, 0x10, 0x00000000, PPC_SPE);
5354 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhessfa,     0x11, 0x10, 0x00000000, PPC_SPE);
5355 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhossfa,     0x13, 0x10, 0x00000000, PPC_SPE);
5356 0487d6a8 j_mayer
GEN_SPE(evmheumia,      evmhesmia,     0x14, 0x10, 0x00000000, PPC_SPE);
5357 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhesmfa,     0x15, 0x10, 0x00000000, PPC_SPE);
5358 0487d6a8 j_mayer
GEN_SPE(evmhoumia,      evmhosmia,     0x16, 0x10, 0x00000000, PPC_SPE);
5359 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhosmfa,     0x17, 0x10, 0x00000000, PPC_SPE);
5360 0487d6a8 j_mayer

5361 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwhssf,      0x03, 0x11, 0x00000000, PPC_SPE);
5362 0487d6a8 j_mayer
GEN_SPE(evmwlumi,       speundef,      0x04, 0x11, 0x00000000, PPC_SPE);
5363 0487d6a8 j_mayer
GEN_SPE(evmwhumi,       evmwhsmi,      0x06, 0x11, 0x00000000, PPC_SPE);
5364 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwhsmf,      0x07, 0x11, 0x00000000, PPC_SPE);
5365 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwssf,       0x09, 0x11, 0x00000000, PPC_SPE);
5366 0487d6a8 j_mayer
GEN_SPE(evmwumi,        evmwsmi,       0x0C, 0x11, 0x00000000, PPC_SPE);
5367 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwsmf,       0x0D, 0x11, 0x00000000, PPC_SPE);
5368 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwhssfa,     0x13, 0x11, 0x00000000, PPC_SPE);
5369 0487d6a8 j_mayer
GEN_SPE(evmwlumia,      speundef,      0x14, 0x11, 0x00000000, PPC_SPE);
5370 0487d6a8 j_mayer
GEN_SPE(evmwhumia,      evmwhsmia,     0x16, 0x11, 0x00000000, PPC_SPE);
5371 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwhsmfa,     0x17, 0x11, 0x00000000, PPC_SPE);
5372 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwssfa,      0x19, 0x11, 0x00000000, PPC_SPE);
5373 0487d6a8 j_mayer
GEN_SPE(evmwumia,       evmwsmia,      0x1C, 0x11, 0x00000000, PPC_SPE);
5374 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwsmfa,      0x1D, 0x11, 0x00000000, PPC_SPE);
5375 0487d6a8 j_mayer

5376 0487d6a8 j_mayer
GEN_SPE(evadduiaaw,     evaddsiaaw,    0x00, 0x13, 0x0000F800, PPC_SPE);
5377 0487d6a8 j_mayer
GEN_SPE(evsubfusiaaw,   evsubfssiaaw,  0x01, 0x13, 0x0000F800, PPC_SPE);
5378 0487d6a8 j_mayer
GEN_SPE(evaddumiaaw,    evaddsmiaaw,   0x04, 0x13, 0x0000F800, PPC_SPE);
5379 0487d6a8 j_mayer
GEN_SPE(evsubfumiaaw,   evsubfsmiaaw,  0x05, 0x13, 0x0000F800, PPC_SPE);
5380 0487d6a8 j_mayer
GEN_SPE(evdivws,        evdivwu,       0x06, 0x13, 0x00000000, PPC_SPE);
5381 0487d6a8 j_mayer
GEN_SPE(evmra,          speundef,      0x07, 0x13, 0x0000F800, PPC_SPE);
5382 0487d6a8 j_mayer

5383 0487d6a8 j_mayer
GEN_SPE(evmheusiaaw,    evmhessiaaw,   0x00, 0x14, 0x00000000, PPC_SPE);
5384 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhessfaaw,   0x01, 0x14, 0x00000000, PPC_SPE);
5385 0487d6a8 j_mayer
GEN_SPE(evmhousiaaw,    evmhossiaaw,   0x02, 0x14, 0x00000000, PPC_SPE);
5386 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhossfaaw,   0x03, 0x14, 0x00000000, PPC_SPE);
5387 0487d6a8 j_mayer
GEN_SPE(evmheumiaaw,    evmhesmiaaw,   0x04, 0x14, 0x00000000, PPC_SPE);
5388 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhesmfaaw,   0x05, 0x14, 0x00000000, PPC_SPE);
5389 0487d6a8 j_mayer
GEN_SPE(evmhoumiaaw,    evmhosmiaaw,   0x06, 0x14, 0x00000000, PPC_SPE);
5390 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhosmfaaw,   0x07, 0x14, 0x00000000, PPC_SPE);
5391 0487d6a8 j_mayer
GEN_SPE(evmhegumiaa,    evmhegsmiaa,   0x14, 0x14, 0x00000000, PPC_SPE);
5392 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhegsmfaa,   0x15, 0x14, 0x00000000, PPC_SPE);
5393 0487d6a8 j_mayer
GEN_SPE(evmhogumiaa,    evmhogsmiaa,   0x16, 0x14, 0x00000000, PPC_SPE);
5394 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhogsmfaa,   0x17, 0x14, 0x00000000, PPC_SPE);
5395 0487d6a8 j_mayer

5396 0487d6a8 j_mayer
GEN_SPE(evmwlusiaaw,    evmwlssiaaw,   0x00, 0x15, 0x00000000, PPC_SPE);
5397 0487d6a8 j_mayer
GEN_SPE(evmwlumiaaw,    evmwlsmiaaw,   0x04, 0x15, 0x00000000, PPC_SPE);
5398 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwssfaa,     0x09, 0x15, 0x00000000, PPC_SPE);
5399 0487d6a8 j_mayer
GEN_SPE(evmwumiaa,      evmwsmiaa,     0x0C, 0x15, 0x00000000, PPC_SPE);
5400 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwsmfaa,     0x0D, 0x15, 0x00000000, PPC_SPE);
5401 0487d6a8 j_mayer

5402 0487d6a8 j_mayer
GEN_SPE(evmheusianw,    evmhessianw,   0x00, 0x16, 0x00000000, PPC_SPE);
5403 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhessfanw,   0x01, 0x16, 0x00000000, PPC_SPE);
5404 0487d6a8 j_mayer
GEN_SPE(evmhousianw,    evmhossianw,   0x02, 0x16, 0x00000000, PPC_SPE);
5405 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhossfanw,   0x03, 0x16, 0x00000000, PPC_SPE);
5406 0487d6a8 j_mayer
GEN_SPE(evmheumianw,    evmhesmianw,   0x04, 0x16, 0x00000000, PPC_SPE);
5407 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhesmfanw,   0x05, 0x16, 0x00000000, PPC_SPE);
5408 0487d6a8 j_mayer
GEN_SPE(evmhoumianw,    evmhosmianw,   0x06, 0x16, 0x00000000, PPC_SPE);
5409 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhosmfanw,   0x07, 0x16, 0x00000000, PPC_SPE);
5410 0487d6a8 j_mayer
GEN_SPE(evmhegumian,    evmhegsmian,   0x14, 0x16, 0x00000000, PPC_SPE);
5411 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhegsmfan,   0x15, 0x16, 0x00000000, PPC_SPE);
5412 0487d6a8 j_mayer
GEN_SPE(evmhigumian,    evmhigsmian,   0x16, 0x16, 0x00000000, PPC_SPE);
5413 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhogsmfan,   0x17, 0x16, 0x00000000, PPC_SPE);
5414 0487d6a8 j_mayer

5415 0487d6a8 j_mayer
GEN_SPE(evmwlusianw,    evmwlssianw,   0x00, 0x17, 0x00000000, PPC_SPE);
5416 0487d6a8 j_mayer
GEN_SPE(evmwlumianw,    evmwlsmianw,   0x04, 0x17, 0x00000000, PPC_SPE);
5417 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwssfan,     0x09, 0x17, 0x00000000, PPC_SPE);
5418 0487d6a8 j_mayer
GEN_SPE(evmwumian,      evmwsmian,     0x0C, 0x17, 0x00000000, PPC_SPE);
5419 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwsmfan,     0x0D, 0x17, 0x00000000, PPC_SPE);
5420 0487d6a8 j_mayer
#endif
5421 0487d6a8 j_mayer
5422 0487d6a8 j_mayer
/***                      SPE floating-point extension                     ***/
5423 0487d6a8 j_mayer
#define GEN_SPEFPUOP_CONV(name)                                               \
5424 0487d6a8 j_mayer
static inline void gen_##name (DisasContext *ctx)                             \
5425 0487d6a8 j_mayer
{                                                                             \
5426 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rB(ctx->opcode));                                    \
5427 0487d6a8 j_mayer
    gen_op_##name();                                                          \
5428 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));                                   \
5429 0487d6a8 j_mayer
}
5430 0487d6a8 j_mayer
5431 0487d6a8 j_mayer
/* Single precision floating-point vectors operations */
5432 0487d6a8 j_mayer
/* Arithmetic */
5433 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evfsadd);
5434 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evfssub);
5435 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evfsmul);
5436 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evfsdiv);
5437 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evfsabs);
5438 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evfsnabs);
5439 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evfsneg);
5440 0487d6a8 j_mayer
/* Conversion */
5441 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfscfui);
5442 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfscfsi);
5443 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfscfuf);
5444 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfscfsf);
5445 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctui);
5446 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctsi);
5447 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctuf);
5448 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctsf);
5449 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctuiz);
5450 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctsiz);
5451 0487d6a8 j_mayer
/* Comparison */
5452 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfscmpgt);
5453 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfscmplt);
5454 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfscmpeq);
5455 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfststgt);
5456 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfststlt);
5457 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfststeq);
5458 0487d6a8 j_mayer
5459 0487d6a8 j_mayer
/* Opcodes definitions */
5460 0487d6a8 j_mayer
GEN_SPE(evfsadd,        evfssub,       0x00, 0x0A, 0x00000000, PPC_SPEFPU); //
5461 0487d6a8 j_mayer
GEN_SPE(evfsabs,        evfsnabs,      0x02, 0x0A, 0x0000F800, PPC_SPEFPU); //
5462 0487d6a8 j_mayer
GEN_SPE(evfsneg,        speundef,      0x03, 0x0A, 0x0000F800, PPC_SPEFPU); //
5463 0487d6a8 j_mayer
GEN_SPE(evfsmul,        evfsdiv,       0x04, 0x0A, 0x00000000, PPC_SPEFPU); //
5464 0487d6a8 j_mayer
GEN_SPE(evfscmpgt,      evfscmplt,     0x06, 0x0A, 0x00600000, PPC_SPEFPU); //
5465 0487d6a8 j_mayer
GEN_SPE(evfscmpeq,      speundef,      0x07, 0x0A, 0x00600000, PPC_SPEFPU); //
5466 0487d6a8 j_mayer
GEN_SPE(evfscfui,       evfscfsi,      0x08, 0x0A, 0x00180000, PPC_SPEFPU); //
5467 0487d6a8 j_mayer
GEN_SPE(evfscfuf,       evfscfsf,      0x09, 0x0A, 0x00180000, PPC_SPEFPU); //
5468 0487d6a8 j_mayer
GEN_SPE(evfsctui,       evfsctsi,      0x0A, 0x0A, 0x00180000, PPC_SPEFPU); //
5469 0487d6a8 j_mayer
GEN_SPE(evfsctuf,       evfsctsf,      0x0B, 0x0A, 0x00180000, PPC_SPEFPU); //
5470 0487d6a8 j_mayer
GEN_SPE(evfsctuiz,      speundef,      0x0C, 0x0A, 0x00180000, PPC_SPEFPU); //
5471 0487d6a8 j_mayer
GEN_SPE(evfsctsiz,      speundef,      0x0D, 0x0A, 0x00180000, PPC_SPEFPU); //
5472 0487d6a8 j_mayer
GEN_SPE(evfststgt,      evfststlt,     0x0E, 0x0A, 0x00600000, PPC_SPEFPU); //
5473 0487d6a8 j_mayer
GEN_SPE(evfststeq,      speundef,      0x0F, 0x0A, 0x00600000, PPC_SPEFPU); //
5474 0487d6a8 j_mayer
5475 0487d6a8 j_mayer
/* Single precision floating-point operations */
5476 0487d6a8 j_mayer
/* Arithmetic */
5477 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efsadd);
5478 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efssub);
5479 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efsmul);
5480 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efsdiv);
5481 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efsabs);
5482 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efsnabs);
5483 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efsneg);
5484 0487d6a8 j_mayer
/* Conversion */
5485 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efscfui);
5486 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efscfsi);
5487 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efscfuf);
5488 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efscfsf);
5489 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctui);
5490 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctsi);
5491 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctuf);
5492 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctsf);
5493 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctuiz);
5494 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctsiz);
5495 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efscfd);
5496 0487d6a8 j_mayer
/* Comparison */
5497 0487d6a8 j_mayer
GEN_SPEOP_COMP(efscmpgt);
5498 0487d6a8 j_mayer
GEN_SPEOP_COMP(efscmplt);
5499 0487d6a8 j_mayer
GEN_SPEOP_COMP(efscmpeq);
5500 0487d6a8 j_mayer
GEN_SPEOP_COMP(efststgt);
5501 0487d6a8 j_mayer
GEN_SPEOP_COMP(efststlt);
5502 0487d6a8 j_mayer
GEN_SPEOP_COMP(efststeq);
5503 0487d6a8 j_mayer
5504 0487d6a8 j_mayer
/* Opcodes definitions */
5505 0487d6a8 j_mayer
GEN_SPE(efsadd,         efssub,        0x00, 0x0A, 0x00000000, PPC_SPEFPU); //
5506 0487d6a8 j_mayer
GEN_SPE(efsabs,         efsnabs,       0x02, 0x0B, 0x0000F800, PPC_SPEFPU); //
5507 0487d6a8 j_mayer
GEN_SPE(efsneg,         speundef,      0x03, 0x0B, 0x0000F800, PPC_SPEFPU); //
5508 0487d6a8 j_mayer
GEN_SPE(efsmul,         efsdiv,        0x04, 0x0B, 0x00000000, PPC_SPEFPU); //
5509 0487d6a8 j_mayer
GEN_SPE(efscmpgt,       efscmplt,      0x06, 0x0B, 0x00600000, PPC_SPEFPU); //
5510 0487d6a8 j_mayer
GEN_SPE(efscmpeq,       efscfd,        0x07, 0x0B, 0x00600000, PPC_SPEFPU); //
5511 0487d6a8 j_mayer
GEN_SPE(efscfui,        efscfsi,       0x08, 0x0B, 0x00180000, PPC_SPEFPU); //
5512 0487d6a8 j_mayer
GEN_SPE(efscfuf,        efscfsf,       0x09, 0x0B, 0x00180000, PPC_SPEFPU); //
5513 0487d6a8 j_mayer
GEN_SPE(efsctui,        efsctsi,       0x0A, 0x0B, 0x00180000, PPC_SPEFPU); //
5514 0487d6a8 j_mayer
GEN_SPE(efsctuf,        efsctsf,       0x0B, 0x0B, 0x00180000, PPC_SPEFPU); //
5515 0487d6a8 j_mayer
GEN_SPE(efsctuiz,       efsctsiz,      0x0C, 0x0B, 0x00180000, PPC_SPEFPU); //
5516 0487d6a8 j_mayer
GEN_SPE(efststgt,       efststlt,      0x0E, 0x0B, 0x00600000, PPC_SPEFPU); //
5517 0487d6a8 j_mayer
GEN_SPE(efststeq,       speundef,      0x0F, 0x0B, 0x00600000, PPC_SPEFPU); //
5518 0487d6a8 j_mayer
5519 0487d6a8 j_mayer
/* Double precision floating-point operations */
5520 0487d6a8 j_mayer
/* Arithmetic */
5521 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efdadd);
5522 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efdsub);
5523 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efdmul);
5524 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efddiv);
5525 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efdabs);
5526 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efdnabs);
5527 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efdneg);
5528 0487d6a8 j_mayer
/* Conversion */
5529 0487d6a8 j_mayer
5530 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfui);
5531 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfsi);
5532 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfuf);
5533 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfsf);
5534 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctui);
5535 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctsi);
5536 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctuf);
5537 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctsf);
5538 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctuiz);
5539 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctsiz);
5540 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfs);
5541 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfuid);
5542 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfsid);
5543 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctuidz);
5544 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctsidz);
5545 0487d6a8 j_mayer
/* Comparison */
5546 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdcmpgt);
5547 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdcmplt);
5548 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdcmpeq);
5549 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdtstgt);
5550 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdtstlt);
5551 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdtsteq);
5552 0487d6a8 j_mayer
5553 0487d6a8 j_mayer
/* Opcodes definitions */
5554 0487d6a8 j_mayer
GEN_SPE(efdadd,         efdsub,        0x10, 0x0B, 0x00000000, PPC_SPEFPU); //
5555 0487d6a8 j_mayer
GEN_SPE(efdcfuid,       efdcfsid,      0x11, 0x0B, 0x00180000, PPC_SPEFPU); //
5556 0487d6a8 j_mayer
GEN_SPE(efdabs,         efdnabs,       0x12, 0x0B, 0x0000F800, PPC_SPEFPU); //
5557 0487d6a8 j_mayer
GEN_SPE(efdneg,         speundef,      0x13, 0x0B, 0x0000F800, PPC_SPEFPU); //
5558 0487d6a8 j_mayer
GEN_SPE(efdmul,         efddiv,        0x14, 0x0B, 0x00000000, PPC_SPEFPU); //
5559 0487d6a8 j_mayer
GEN_SPE(efdctuidz,      efdctsidz,     0x15, 0x0B, 0x00180000, PPC_SPEFPU); //
5560 0487d6a8 j_mayer
GEN_SPE(efdcmpgt,       efdcmplt,      0x16, 0x0B, 0x00600000, PPC_SPEFPU); //
5561 0487d6a8 j_mayer
GEN_SPE(efdcmpeq,       efdcfs,        0x17, 0x0B, 0x00600000, PPC_SPEFPU); //
5562 0487d6a8 j_mayer
GEN_SPE(efdcfui,        efdcfsi,       0x18, 0x0B, 0x00180000, PPC_SPEFPU); //
5563 0487d6a8 j_mayer
GEN_SPE(efdcfuf,        efdcfsf,       0x19, 0x0B, 0x00180000, PPC_SPEFPU); //
5564 0487d6a8 j_mayer
GEN_SPE(efdctui,        efdctsi,       0x1A, 0x0B, 0x00180000, PPC_SPEFPU); //
5565 0487d6a8 j_mayer
GEN_SPE(efdctuf,        efdctsf,       0x1B, 0x0B, 0x00180000, PPC_SPEFPU); //
5566 0487d6a8 j_mayer
GEN_SPE(efdctuiz,       speundef,      0x1C, 0x0B, 0x00180000, PPC_SPEFPU); //
5567 0487d6a8 j_mayer
GEN_SPE(efdctsiz,       speundef,      0x1D, 0x0B, 0x00180000, PPC_SPEFPU); //
5568 0487d6a8 j_mayer
GEN_SPE(efdtstgt,       efdtstlt,      0x1E, 0x0B, 0x00600000, PPC_SPEFPU); //
5569 0487d6a8 j_mayer
GEN_SPE(efdtsteq,       speundef,      0x1F, 0x0B, 0x00600000, PPC_SPEFPU); //
5570 0487d6a8 j_mayer
#endif
5571 0487d6a8 j_mayer
5572 79aceca5 bellard
/* End opcode list */
5573 79aceca5 bellard
GEN_OPCODE_MARK(end);
5574 79aceca5 bellard
5575 3fc6c082 bellard
#include "translate_init.c"
5576 79aceca5 bellard
5577 9a64fbe4 bellard
/*****************************************************************************/
5578 3fc6c082 bellard
/* Misc PowerPC helpers */
5579 76a66253 j_mayer
static inline uint32_t load_xer (CPUState *env)
5580 76a66253 j_mayer
{
5581 76a66253 j_mayer
    return (xer_so << XER_SO) |
5582 76a66253 j_mayer
        (xer_ov << XER_OV) |
5583 76a66253 j_mayer
        (xer_ca << XER_CA) |
5584 76a66253 j_mayer
        (xer_bc << XER_BC) |
5585 76a66253 j_mayer
        (xer_cmp << XER_CMP);
5586 76a66253 j_mayer
}
5587 76a66253 j_mayer
5588 5fafdf24 ths
void cpu_dump_state(CPUState *env, FILE *f,
5589 7fe48483 bellard
                    int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
5590 7fe48483 bellard
                    int flags)
5591 79aceca5 bellard
{
5592 3fc6c082 bellard
#if defined(TARGET_PPC64) || 1
5593 3fc6c082 bellard
#define FILL ""
5594 3fc6c082 bellard
#define RGPL  4
5595 3fc6c082 bellard
#define RFPL  4
5596 3fc6c082 bellard
#else
5597 3fc6c082 bellard
#define FILL "        "
5598 3fc6c082 bellard
#define RGPL  8
5599 3fc6c082 bellard
#define RFPL  4
5600 3fc6c082 bellard
#endif
5601 3fc6c082 bellard
5602 79aceca5 bellard
    int i;
5603 79aceca5 bellard
5604 1b9eb036 j_mayer
    cpu_fprintf(f, "NIP " ADDRX " LR " ADDRX " CTR " ADDRX "\n",
5605 3fc6c082 bellard
                env->nip, env->lr, env->ctr);
5606 d9bce9d9 j_mayer
    cpu_fprintf(f, "MSR " REGX FILL " XER %08x      "
5607 d9bce9d9 j_mayer
#if !defined(NO_TIMER_DUMP)
5608 d9bce9d9 j_mayer
                "TB %08x %08x "
5609 76a66253 j_mayer
#if !defined(CONFIG_USER_ONLY)
5610 76a66253 j_mayer
                "DECR %08x"
5611 76a66253 j_mayer
#endif
5612 d9bce9d9 j_mayer
#endif
5613 76a66253 j_mayer
                "\n",
5614 d9bce9d9 j_mayer
                do_load_msr(env), load_xer(env)
5615 d9bce9d9 j_mayer
#if !defined(NO_TIMER_DUMP)
5616 d9bce9d9 j_mayer
                , cpu_ppc_load_tbu(env), cpu_ppc_load_tbl(env)
5617 76a66253 j_mayer
#if !defined(CONFIG_USER_ONLY)
5618 76a66253 j_mayer
                , cpu_ppc_load_decr(env)
5619 76a66253 j_mayer
#endif
5620 d9bce9d9 j_mayer
#endif
5621 76a66253 j_mayer
                );
5622 76a66253 j_mayer
    for (i = 0; i < 32; i++) {
5623 3fc6c082 bellard
        if ((i & (RGPL - 1)) == 0)
5624 3fc6c082 bellard
            cpu_fprintf(f, "GPR%02d", i);
5625 3fc6c082 bellard
        cpu_fprintf(f, " " REGX, env->gpr[i]);
5626 3fc6c082 bellard
        if ((i & (RGPL - 1)) == (RGPL - 1))
5627 7fe48483 bellard
            cpu_fprintf(f, "\n");
5628 76a66253 j_mayer
    }
5629 3fc6c082 bellard
    cpu_fprintf(f, "CR ");
5630 76a66253 j_mayer
    for (i = 0; i < 8; i++)
5631 7fe48483 bellard
        cpu_fprintf(f, "%01x", env->crf[i]);
5632 7fe48483 bellard
    cpu_fprintf(f, "  [");
5633 76a66253 j_mayer
    for (i = 0; i < 8; i++) {
5634 76a66253 j_mayer
        char a = '-';
5635 76a66253 j_mayer
        if (env->crf[i] & 0x08)
5636 76a66253 j_mayer
            a = 'L';
5637 76a66253 j_mayer
        else if (env->crf[i] & 0x04)
5638 76a66253 j_mayer
            a = 'G';
5639 76a66253 j_mayer
        else if (env->crf[i] & 0x02)
5640 76a66253 j_mayer
            a = 'E';
5641 7fe48483 bellard
        cpu_fprintf(f, " %c%c", a, env->crf[i] & 0x01 ? 'O' : ' ');
5642 76a66253 j_mayer
    }
5643 3fc6c082 bellard
    cpu_fprintf(f, " ]             " FILL "RES " REGX "\n", env->reserve);
5644 3fc6c082 bellard
    for (i = 0; i < 32; i++) {
5645 3fc6c082 bellard
        if ((i & (RFPL - 1)) == 0)
5646 3fc6c082 bellard
            cpu_fprintf(f, "FPR%02d", i);
5647 26a76461 bellard
        cpu_fprintf(f, " %016" PRIx64, *((uint64_t *)&env->fpr[i]));
5648 3fc6c082 bellard
        if ((i & (RFPL - 1)) == (RFPL - 1))
5649 7fe48483 bellard
            cpu_fprintf(f, "\n");
5650 79aceca5 bellard
    }
5651 3fc6c082 bellard
    cpu_fprintf(f, "SRR0 " REGX " SRR1 " REGX "         " FILL FILL FILL
5652 3fc6c082 bellard
                "SDR1 " REGX "\n",
5653 3fc6c082 bellard
                env->spr[SPR_SRR0], env->spr[SPR_SRR1], env->sdr1);
5654 79aceca5 bellard
5655 3fc6c082 bellard
#undef RGPL
5656 3fc6c082 bellard
#undef RFPL
5657 3fc6c082 bellard
#undef FILL
5658 79aceca5 bellard
}
5659 79aceca5 bellard
5660 76a66253 j_mayer
void cpu_dump_statistics (CPUState *env, FILE*f,
5661 76a66253 j_mayer
                          int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
5662 76a66253 j_mayer
                          int flags)
5663 76a66253 j_mayer
{
5664 76a66253 j_mayer
#if defined(DO_PPC_STATISTICS)
5665 76a66253 j_mayer
    opc_handler_t **t1, **t2, **t3, *handler;
5666 76a66253 j_mayer
    int op1, op2, op3;
5667 76a66253 j_mayer
5668 76a66253 j_mayer
    t1 = env->opcodes;
5669 76a66253 j_mayer
    for (op1 = 0; op1 < 64; op1++) {
5670 76a66253 j_mayer
        handler = t1[op1];
5671 76a66253 j_mayer
        if (is_indirect_opcode(handler)) {
5672 76a66253 j_mayer
            t2 = ind_table(handler);
5673 76a66253 j_mayer
            for (op2 = 0; op2 < 32; op2++) {
5674 76a66253 j_mayer
                handler = t2[op2];
5675 76a66253 j_mayer
                if (is_indirect_opcode(handler)) {
5676 76a66253 j_mayer
                    t3 = ind_table(handler);
5677 76a66253 j_mayer
                    for (op3 = 0; op3 < 32; op3++) {
5678 76a66253 j_mayer
                        handler = t3[op3];
5679 76a66253 j_mayer
                        if (handler->count == 0)
5680 76a66253 j_mayer
                            continue;
5681 76a66253 j_mayer
                        cpu_fprintf(f, "%02x %02x %02x (%02x %04d) %16s: "
5682 76a66253 j_mayer
                                    "%016llx %lld\n",
5683 76a66253 j_mayer
                                    op1, op2, op3, op1, (op3 << 5) | op2,
5684 76a66253 j_mayer
                                    handler->oname,
5685 76a66253 j_mayer
                                    handler->count, handler->count);
5686 76a66253 j_mayer
                    }
5687 76a66253 j_mayer
                } else {
5688 76a66253 j_mayer
                    if (handler->count == 0)
5689 76a66253 j_mayer
                        continue;
5690 76a66253 j_mayer
                    cpu_fprintf(f, "%02x %02x    (%02x %04d) %16s: "
5691 76a66253 j_mayer
                                "%016llx %lld\n",
5692 76a66253 j_mayer
                                op1, op2, op1, op2, handler->oname,
5693 76a66253 j_mayer
                                handler->count, handler->count);
5694 76a66253 j_mayer
                }
5695 76a66253 j_mayer
            }
5696 76a66253 j_mayer
        } else {
5697 76a66253 j_mayer
            if (handler->count == 0)
5698 76a66253 j_mayer
                continue;
5699 76a66253 j_mayer
            cpu_fprintf(f, "%02x       (%02x     ) %16s: %016llx %lld\n",
5700 76a66253 j_mayer
                        op1, op1, handler->oname,
5701 76a66253 j_mayer
                        handler->count, handler->count);
5702 76a66253 j_mayer
        }
5703 76a66253 j_mayer
    }
5704 76a66253 j_mayer
#endif
5705 76a66253 j_mayer
}
5706 76a66253 j_mayer
5707 9a64fbe4 bellard
/*****************************************************************************/
5708 0487d6a8 j_mayer
static inline int gen_intermediate_code_internal (CPUState *env,
5709 0487d6a8 j_mayer
                                                  TranslationBlock *tb,
5710 0487d6a8 j_mayer
                                                  int search_pc)
5711 79aceca5 bellard
{
5712 9fddaa0c bellard
    DisasContext ctx, *ctxp = &ctx;
5713 79aceca5 bellard
    opc_handler_t **table, *handler;
5714 0fa85d43 bellard
    target_ulong pc_start;
5715 79aceca5 bellard
    uint16_t *gen_opc_end;
5716 79aceca5 bellard
    int j, lj = -1;
5717 79aceca5 bellard
5718 79aceca5 bellard
    pc_start = tb->pc;
5719 79aceca5 bellard
    gen_opc_ptr = gen_opc_buf;
5720 79aceca5 bellard
    gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
5721 79aceca5 bellard
    gen_opparam_ptr = gen_opparam_buf;
5722 c53be334 bellard
    nb_gen_labels = 0;
5723 046d6672 bellard
    ctx.nip = pc_start;
5724 79aceca5 bellard
    ctx.tb = tb;
5725 9a64fbe4 bellard
    ctx.exception = EXCP_NONE;
5726 3fc6c082 bellard
    ctx.spr_cb = env->spr_cb;
5727 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
5728 111bfab3 bellard
    ctx.mem_idx = msr_le;
5729 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
5730 d9bce9d9 j_mayer
    ctx.mem_idx |= msr_sf << 1;
5731 d9bce9d9 j_mayer
#endif
5732 9a64fbe4 bellard
#else
5733 9a64fbe4 bellard
    ctx.supervisor = 1 - msr_pr;
5734 111bfab3 bellard
    ctx.mem_idx = ((1 - msr_pr) << 1) | msr_le;
5735 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
5736 d9bce9d9 j_mayer
    ctx.mem_idx |= msr_sf << 2;
5737 d9bce9d9 j_mayer
#endif
5738 d9bce9d9 j_mayer
#endif
5739 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
5740 d9bce9d9 j_mayer
    ctx.sf_mode = msr_sf;
5741 9a64fbe4 bellard
#endif
5742 3cc62370 bellard
    ctx.fpu_enabled = msr_fp;
5743 35cdaad6 j_mayer
#if defined(TARGET_PPCEMB)
5744 0487d6a8 j_mayer
    ctx.spe_enabled = msr_spe;
5745 0487d6a8 j_mayer
#endif
5746 ea4e754f bellard
    ctx.singlestep_enabled = env->singlestep_enabled;
5747 3fc6c082 bellard
#if defined (DO_SINGLE_STEP) && 0
5748 9a64fbe4 bellard
    /* Single step trace mode */
5749 9a64fbe4 bellard
    msr_se = 1;
5750 9a64fbe4 bellard
#endif
5751 9a64fbe4 bellard
    /* Set env in case of segfault during code fetch */
5752 9a64fbe4 bellard
    while (ctx.exception == EXCP_NONE && gen_opc_ptr < gen_opc_end) {
5753 76a66253 j_mayer
        if (unlikely(env->nb_breakpoints > 0)) {
5754 76a66253 j_mayer
            for (j = 0; j < env->nb_breakpoints; j++) {
5755 ea4e754f bellard
                if (env->breakpoints[j] == ctx.nip) {
5756 5fafdf24 ths
                    gen_update_nip(&ctx, ctx.nip);
5757 ea4e754f bellard
                    gen_op_debug();
5758 ea4e754f bellard
                    break;
5759 ea4e754f bellard
                }
5760 ea4e754f bellard
            }
5761 ea4e754f bellard
        }
5762 76a66253 j_mayer
        if (unlikely(search_pc)) {
5763 79aceca5 bellard
            j = gen_opc_ptr - gen_opc_buf;
5764 79aceca5 bellard
            if (lj < j) {
5765 79aceca5 bellard
                lj++;
5766 79aceca5 bellard
                while (lj < j)
5767 79aceca5 bellard
                    gen_opc_instr_start[lj++] = 0;
5768 046d6672 bellard
                gen_opc_pc[lj] = ctx.nip;
5769 79aceca5 bellard
                gen_opc_instr_start[lj] = 1;
5770 79aceca5 bellard
            }
5771 79aceca5 bellard
        }
5772 9fddaa0c bellard
#if defined PPC_DEBUG_DISAS
5773 9fddaa0c bellard
        if (loglevel & CPU_LOG_TB_IN_ASM) {
5774 79aceca5 bellard
            fprintf(logfile, "----------------\n");
5775 1b9eb036 j_mayer
            fprintf(logfile, "nip=" ADDRX " super=%d ir=%d\n",
5776 9a64fbe4 bellard
                    ctx.nip, 1 - msr_pr, msr_ir);
5777 9a64fbe4 bellard
        }
5778 9a64fbe4 bellard
#endif
5779 0fa85d43 bellard
        ctx.opcode = ldl_code(ctx.nip);
5780 111bfab3 bellard
        if (msr_le) {
5781 111bfab3 bellard
            ctx.opcode = ((ctx.opcode & 0xFF000000) >> 24) |
5782 111bfab3 bellard
                ((ctx.opcode & 0x00FF0000) >> 8) |
5783 111bfab3 bellard
                ((ctx.opcode & 0x0000FF00) << 8) |
5784 111bfab3 bellard
                ((ctx.opcode & 0x000000FF) << 24);
5785 111bfab3 bellard
        }
5786 9fddaa0c bellard
#if defined PPC_DEBUG_DISAS
5787 9fddaa0c bellard
        if (loglevel & CPU_LOG_TB_IN_ASM) {
5788 111bfab3 bellard
            fprintf(logfile, "translate opcode %08x (%02x %02x %02x) (%s)\n",
5789 9a64fbe4 bellard
                    ctx.opcode, opc1(ctx.opcode), opc2(ctx.opcode),
5790 111bfab3 bellard
                    opc3(ctx.opcode), msr_le ? "little" : "big");
5791 79aceca5 bellard
        }
5792 79aceca5 bellard
#endif
5793 046d6672 bellard
        ctx.nip += 4;
5794 3fc6c082 bellard
        table = env->opcodes;
5795 79aceca5 bellard
        handler = table[opc1(ctx.opcode)];
5796 79aceca5 bellard
        if (is_indirect_opcode(handler)) {
5797 79aceca5 bellard
            table = ind_table(handler);
5798 79aceca5 bellard
            handler = table[opc2(ctx.opcode)];
5799 79aceca5 bellard
            if (is_indirect_opcode(handler)) {
5800 79aceca5 bellard
                table = ind_table(handler);
5801 79aceca5 bellard
                handler = table[opc3(ctx.opcode)];
5802 79aceca5 bellard
            }
5803 79aceca5 bellard
        }
5804 79aceca5 bellard
        /* Is opcode *REALLY* valid ? */
5805 76a66253 j_mayer
        if (unlikely(handler->handler == &gen_invalid)) {
5806 4a057712 j_mayer
            if (loglevel != 0) {
5807 76a66253 j_mayer
                fprintf(logfile, "invalid/unsupported opcode: "
5808 1b9eb036 j_mayer
                        "%02x - %02x - %02x (%08x) 0x" ADDRX " %d\n",
5809 76a66253 j_mayer
                        opc1(ctx.opcode), opc2(ctx.opcode),
5810 4b3686fa bellard
                        opc3(ctx.opcode), ctx.opcode, ctx.nip - 4, msr_ir);
5811 4b3686fa bellard
            } else {
5812 4b3686fa bellard
                printf("invalid/unsupported opcode: "
5813 1b9eb036 j_mayer
                       "%02x - %02x - %02x (%08x) 0x" ADDRX " %d\n",
5814 4b3686fa bellard
                       opc1(ctx.opcode), opc2(ctx.opcode),
5815 4b3686fa bellard
                       opc3(ctx.opcode), ctx.opcode, ctx.nip - 4, msr_ir);
5816 4b3686fa bellard
            }
5817 76a66253 j_mayer
        } else {
5818 76a66253 j_mayer
            if (unlikely((ctx.opcode & handler->inval) != 0)) {
5819 4a057712 j_mayer
                if (loglevel != 0) {
5820 79aceca5 bellard
                    fprintf(logfile, "invalid bits: %08x for opcode: "
5821 1b9eb036 j_mayer
                            "%02x -%02x - %02x (%08x) 0x" ADDRX "\n",
5822 79aceca5 bellard
                            ctx.opcode & handler->inval, opc1(ctx.opcode),
5823 79aceca5 bellard
                            opc2(ctx.opcode), opc3(ctx.opcode),
5824 046d6672 bellard
                            ctx.opcode, ctx.nip - 4);
5825 9a64fbe4 bellard
                } else {
5826 9a64fbe4 bellard
                    printf("invalid bits: %08x for opcode: "
5827 1b9eb036 j_mayer
                           "%02x -%02x - %02x (%08x) 0x" ADDRX "\n",
5828 76a66253 j_mayer
                           ctx.opcode & handler->inval, opc1(ctx.opcode),
5829 76a66253 j_mayer
                           opc2(ctx.opcode), opc3(ctx.opcode),
5830 046d6672 bellard
                           ctx.opcode, ctx.nip - 4);
5831 76a66253 j_mayer
                }
5832 4b3686fa bellard
                RET_INVAL(ctxp);
5833 4b3686fa bellard
                break;
5834 79aceca5 bellard
            }
5835 79aceca5 bellard
        }
5836 4b3686fa bellard
        (*(handler->handler))(&ctx);
5837 76a66253 j_mayer
#if defined(DO_PPC_STATISTICS)
5838 76a66253 j_mayer
        handler->count++;
5839 76a66253 j_mayer
#endif
5840 9a64fbe4 bellard
        /* Check trace mode exceptions */
5841 08e46e54 j_mayer
#if 0 // XXX: buggy on embedded PowerPC
5842 76a66253 j_mayer
        if (unlikely((msr_be && ctx.exception == EXCP_BRANCH) ||
5843 76a66253 j_mayer
                     /* Check in single step trace mode
5844 76a66253 j_mayer
                      * we need to stop except if:
5845 76a66253 j_mayer
                      * - rfi, trap or syscall
5846 76a66253 j_mayer
                      * - first instruction of an exception handler
5847 76a66253 j_mayer
                      */
5848 76a66253 j_mayer
                     (msr_se && (ctx.nip < 0x100 ||
5849 76a66253 j_mayer
                                 ctx.nip > 0xF00 ||
5850 76a66253 j_mayer
                                 (ctx.nip & 0xFC) != 0x04) &&
5851 76a66253 j_mayer
                      ctx.exception != EXCP_SYSCALL &&
5852 76a66253 j_mayer
                      ctx.exception != EXCP_SYSCALL_USER &&
5853 76a66253 j_mayer
                      ctx.exception != EXCP_TRAP))) {
5854 9fddaa0c bellard
            RET_EXCP(ctxp, EXCP_TRACE, 0);
5855 9a64fbe4 bellard
        }
5856 08e46e54 j_mayer
#endif
5857 ea4e754f bellard
        /* if we reach a page boundary or are single stepping, stop
5858 ea4e754f bellard
         * generation
5859 ea4e754f bellard
         */
5860 76a66253 j_mayer
        if (unlikely(((ctx.nip & (TARGET_PAGE_SIZE - 1)) == 0) ||
5861 76a66253 j_mayer
                     (env->singlestep_enabled))) {
5862 8dd4983c bellard
            break;
5863 76a66253 j_mayer
        }
5864 3fc6c082 bellard
#if defined (DO_SINGLE_STEP)
5865 3fc6c082 bellard
        break;
5866 3fc6c082 bellard
#endif
5867 3fc6c082 bellard
    }
5868 9fddaa0c bellard
    if (ctx.exception == EXCP_NONE) {
5869 c1942362 bellard
        gen_goto_tb(&ctx, 0, ctx.nip);
5870 9fddaa0c bellard
    } else if (ctx.exception != EXCP_BRANCH) {
5871 76a66253 j_mayer
        gen_op_reset_T0();
5872 76a66253 j_mayer
        /* Generate the return instruction */
5873 76a66253 j_mayer
        gen_op_exit_tb();
5874 9a64fbe4 bellard
    }
5875 79aceca5 bellard
    *gen_opc_ptr = INDEX_op_end;
5876 76a66253 j_mayer
    if (unlikely(search_pc)) {
5877 9a64fbe4 bellard
        j = gen_opc_ptr - gen_opc_buf;
5878 9a64fbe4 bellard
        lj++;
5879 9a64fbe4 bellard
        while (lj <= j)
5880 9a64fbe4 bellard
            gen_opc_instr_start[lj++] = 0;
5881 9a64fbe4 bellard
    } else {
5882 046d6672 bellard
        tb->size = ctx.nip - pc_start;
5883 9a64fbe4 bellard
    }
5884 d9bce9d9 j_mayer
#if defined(DEBUG_DISAS)
5885 9fddaa0c bellard
    if (loglevel & CPU_LOG_TB_CPU) {
5886 9a64fbe4 bellard
        fprintf(logfile, "---------------- excp: %04x\n", ctx.exception);
5887 7fe48483 bellard
        cpu_dump_state(env, logfile, fprintf, 0);
5888 9fddaa0c bellard
    }
5889 9fddaa0c bellard
    if (loglevel & CPU_LOG_TB_IN_ASM) {
5890 76a66253 j_mayer
        int flags;
5891 76a66253 j_mayer
        flags = msr_le;
5892 0fa85d43 bellard
        fprintf(logfile, "IN: %s\n", lookup_symbol(pc_start));
5893 76a66253 j_mayer
        target_disas(logfile, pc_start, ctx.nip - pc_start, flags);
5894 79aceca5 bellard
        fprintf(logfile, "\n");
5895 9fddaa0c bellard
    }
5896 9fddaa0c bellard
    if (loglevel & CPU_LOG_TB_OP) {
5897 79aceca5 bellard
        fprintf(logfile, "OP:\n");
5898 79aceca5 bellard
        dump_ops(gen_opc_buf, gen_opparam_buf);
5899 79aceca5 bellard
        fprintf(logfile, "\n");
5900 79aceca5 bellard
    }
5901 79aceca5 bellard
#endif
5902 79aceca5 bellard
    return 0;
5903 79aceca5 bellard
}
5904 79aceca5 bellard
5905 9a64fbe4 bellard
int gen_intermediate_code (CPUState *env, struct TranslationBlock *tb)
5906 79aceca5 bellard
{
5907 79aceca5 bellard
    return gen_intermediate_code_internal(env, tb, 0);
5908 79aceca5 bellard
}
5909 79aceca5 bellard
5910 9a64fbe4 bellard
int gen_intermediate_code_pc (CPUState *env, struct TranslationBlock *tb)
5911 79aceca5 bellard
{
5912 79aceca5 bellard
    return gen_intermediate_code_internal(env, tb, 1);
5913 79aceca5 bellard
}