Statistics
| Branch: | Revision:

root / target-sparc / cpu.h @ 5fafdf24

History | View | Annotate | Download (9.1 kB)

1 7a3f1944 bellard
#ifndef CPU_SPARC_H
2 7a3f1944 bellard
#define CPU_SPARC_H
3 7a3f1944 bellard
4 af7bf89b bellard
#include "config.h"
5 af7bf89b bellard
6 af7bf89b bellard
#if !defined(TARGET_SPARC64)
7 3cf1e035 bellard
#define TARGET_LONG_BITS 32
8 af7bf89b bellard
#define TARGET_FPREGS 32
9 83469015 bellard
#define TARGET_PAGE_BITS 12 /* 4k */
10 af7bf89b bellard
#else
11 af7bf89b bellard
#define TARGET_LONG_BITS 64
12 af7bf89b bellard
#define TARGET_FPREGS 64
13 33b37802 blueswir1
#define TARGET_PAGE_BITS 13 /* 8k */
14 af7bf89b bellard
#endif
15 3cf1e035 bellard
16 92b72cbc blueswir1
#define TARGET_PHYS_ADDR_BITS 64
17 92b72cbc blueswir1
18 7a3f1944 bellard
#include "cpu-defs.h"
19 7a3f1944 bellard
20 7a0e1f41 bellard
#include "softfloat.h"
21 7a0e1f41 bellard
22 1fddef4b bellard
#define TARGET_HAS_ICE 1
23 1fddef4b bellard
24 9042c0e2 ths
#if !defined(TARGET_SPARC64)
25 9042c0e2 ths
#define ELF_MACHINE        EM_SPARC
26 9042c0e2 ths
#else
27 9042c0e2 ths
#define ELF_MACHINE        EM_SPARCV9
28 9042c0e2 ths
#endif
29 9042c0e2 ths
30 7a3f1944 bellard
/*#define EXCP_INTERRUPT 0x100*/
31 7a3f1944 bellard
32 cf495bcf bellard
/* trap definitions */
33 3475187d bellard
#ifndef TARGET_SPARC64
34 878d3096 bellard
#define TT_TFAULT   0x01
35 cf495bcf bellard
#define TT_ILL_INSN 0x02
36 e8af50a3 bellard
#define TT_PRIV_INSN 0x03
37 e80cfcfc bellard
#define TT_NFPU_INSN 0x04
38 cf495bcf bellard
#define TT_WIN_OVF  0x05
39 5fafdf24 ths
#define TT_WIN_UNF  0x06
40 d2889a3e blueswir1
#define TT_UNALIGNED 0x07
41 e8af50a3 bellard
#define TT_FP_EXCP  0x08
42 878d3096 bellard
#define TT_DFAULT   0x09
43 e32f879d blueswir1
#define TT_TOVF     0x0a
44 878d3096 bellard
#define TT_EXTINT   0x10
45 1b2e93c1 blueswir1
#define TT_CODE_ACCESS 0x21
46 b4f0a316 blueswir1
#define TT_DATA_ACCESS 0x29
47 cf495bcf bellard
#define TT_DIV_ZERO 0x2a
48 fcc72045 blueswir1
#define TT_NCP_INSN 0x24
49 cf495bcf bellard
#define TT_TRAP     0x80
50 3475187d bellard
#else
51 3475187d bellard
#define TT_TFAULT   0x08
52 83469015 bellard
#define TT_TMISS    0x09
53 1b2e93c1 blueswir1
#define TT_CODE_ACCESS 0x0a
54 3475187d bellard
#define TT_ILL_INSN 0x10
55 3475187d bellard
#define TT_PRIV_INSN 0x11
56 3475187d bellard
#define TT_NFPU_INSN 0x20
57 3475187d bellard
#define TT_FP_EXCP  0x21
58 e32f879d blueswir1
#define TT_TOVF     0x23
59 3475187d bellard
#define TT_CLRWIN   0x24
60 3475187d bellard
#define TT_DIV_ZERO 0x28
61 3475187d bellard
#define TT_DFAULT   0x30
62 83469015 bellard
#define TT_DMISS    0x31
63 b4f0a316 blueswir1
#define TT_DATA_ACCESS 0x32
64 b4f0a316 blueswir1
#define TT_DPROT    0x33
65 d2889a3e blueswir1
#define TT_UNALIGNED 0x34
66 83469015 bellard
#define TT_PRIV_ACT 0x37
67 3475187d bellard
#define TT_EXTINT   0x40
68 3475187d bellard
#define TT_SPILL    0x80
69 3475187d bellard
#define TT_FILL     0xc0
70 3475187d bellard
#define TT_WOTHER   0x10
71 3475187d bellard
#define TT_TRAP     0x100
72 3475187d bellard
#endif
73 7a3f1944 bellard
74 7a3f1944 bellard
#define PSR_NEG   (1<<23)
75 7a3f1944 bellard
#define PSR_ZERO  (1<<22)
76 7a3f1944 bellard
#define PSR_OVF   (1<<21)
77 7a3f1944 bellard
#define PSR_CARRY (1<<20)
78 e8af50a3 bellard
#define PSR_ICC   (PSR_NEG|PSR_ZERO|PSR_OVF|PSR_CARRY)
79 e80cfcfc bellard
#define PSR_EF    (1<<12)
80 e80cfcfc bellard
#define PSR_PIL   0xf00
81 e8af50a3 bellard
#define PSR_S     (1<<7)
82 e8af50a3 bellard
#define PSR_PS    (1<<6)
83 e8af50a3 bellard
#define PSR_ET    (1<<5)
84 e8af50a3 bellard
#define PSR_CWP   0x1f
85 e8af50a3 bellard
86 e8af50a3 bellard
/* Trap base register */
87 e8af50a3 bellard
#define TBR_BASE_MASK 0xfffff000
88 e8af50a3 bellard
89 3475187d bellard
#if defined(TARGET_SPARC64)
90 83469015 bellard
#define PS_IG    (1<<11)
91 83469015 bellard
#define PS_MG    (1<<10)
92 6ef905f6 blueswir1
#define PS_RMO   (1<<7)
93 83469015 bellard
#define PS_RED   (1<<5)
94 3475187d bellard
#define PS_PEF   (1<<4)
95 3475187d bellard
#define PS_AM    (1<<3)
96 3475187d bellard
#define PS_PRIV  (1<<2)
97 3475187d bellard
#define PS_IE    (1<<1)
98 83469015 bellard
#define PS_AG    (1<<0)
99 a80dde08 bellard
100 a80dde08 bellard
#define FPRS_FEF (1<<2)
101 3475187d bellard
#endif
102 3475187d bellard
103 e8af50a3 bellard
/* Fcc */
104 e8af50a3 bellard
#define FSR_RD1        (1<<31)
105 e8af50a3 bellard
#define FSR_RD0        (1<<30)
106 e8af50a3 bellard
#define FSR_RD_MASK    (FSR_RD1 | FSR_RD0)
107 e8af50a3 bellard
#define FSR_RD_NEAREST 0
108 e8af50a3 bellard
#define FSR_RD_ZERO    FSR_RD0
109 e8af50a3 bellard
#define FSR_RD_POS     FSR_RD1
110 e8af50a3 bellard
#define FSR_RD_NEG     (FSR_RD1 | FSR_RD0)
111 e8af50a3 bellard
112 e8af50a3 bellard
#define FSR_NVM   (1<<27)
113 e8af50a3 bellard
#define FSR_OFM   (1<<26)
114 e8af50a3 bellard
#define FSR_UFM   (1<<25)
115 e8af50a3 bellard
#define FSR_DZM   (1<<24)
116 e8af50a3 bellard
#define FSR_NXM   (1<<23)
117 e8af50a3 bellard
#define FSR_TEM_MASK (FSR_NVM | FSR_OFM | FSR_UFM | FSR_DZM | FSR_NXM)
118 e8af50a3 bellard
119 e8af50a3 bellard
#define FSR_NVA   (1<<9)
120 e8af50a3 bellard
#define FSR_OFA   (1<<8)
121 e8af50a3 bellard
#define FSR_UFA   (1<<7)
122 e8af50a3 bellard
#define FSR_DZA   (1<<6)
123 e8af50a3 bellard
#define FSR_NXA   (1<<5)
124 e8af50a3 bellard
#define FSR_AEXC_MASK (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
125 e8af50a3 bellard
126 e8af50a3 bellard
#define FSR_NVC   (1<<4)
127 e8af50a3 bellard
#define FSR_OFC   (1<<3)
128 e8af50a3 bellard
#define FSR_UFC   (1<<2)
129 e8af50a3 bellard
#define FSR_DZC   (1<<1)
130 e8af50a3 bellard
#define FSR_NXC   (1<<0)
131 e8af50a3 bellard
#define FSR_CEXC_MASK (FSR_NVC | FSR_OFC | FSR_UFC | FSR_DZC | FSR_NXC)
132 e8af50a3 bellard
133 e8af50a3 bellard
#define FSR_FTT2   (1<<16)
134 e8af50a3 bellard
#define FSR_FTT1   (1<<15)
135 e8af50a3 bellard
#define FSR_FTT0   (1<<14)
136 e8af50a3 bellard
#define FSR_FTT_MASK (FSR_FTT2 | FSR_FTT1 | FSR_FTT0)
137 e80cfcfc bellard
#define FSR_FTT_IEEE_EXCP (1 << 14)
138 e80cfcfc bellard
#define FSR_FTT_UNIMPFPOP (3 << 14)
139 9143e598 blueswir1
#define FSR_FTT_SEQ_ERROR (4 << 14)
140 e80cfcfc bellard
#define FSR_FTT_INVAL_FPR (6 << 14)
141 e8af50a3 bellard
142 e8af50a3 bellard
#define FSR_FCC1  (1<<11)
143 e8af50a3 bellard
#define FSR_FCC0  (1<<10)
144 e8af50a3 bellard
145 e8af50a3 bellard
/* MMU */
146 e8af50a3 bellard
#define MMU_E          (1<<0)
147 e8af50a3 bellard
#define MMU_NF          (1<<1)
148 e8af50a3 bellard
149 e8af50a3 bellard
#define PTE_ENTRYTYPE_MASK 3
150 e8af50a3 bellard
#define PTE_ACCESS_MASK    0x1c
151 e8af50a3 bellard
#define PTE_ACCESS_SHIFT   2
152 8d5f07fa bellard
#define PTE_PPN_SHIFT      7
153 e8af50a3 bellard
#define PTE_ADDR_MASK      0xffffff00
154 e8af50a3 bellard
155 e8af50a3 bellard
#define PG_ACCESSED_BIT        5
156 e8af50a3 bellard
#define PG_MODIFIED_BIT        6
157 e8af50a3 bellard
#define PG_CACHE_BIT    7
158 e8af50a3 bellard
159 e8af50a3 bellard
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
160 e8af50a3 bellard
#define PG_MODIFIED_MASK (1 << PG_MODIFIED_BIT)
161 e8af50a3 bellard
#define PG_CACHE_MASK    (1 << PG_CACHE_BIT)
162 e8af50a3 bellard
163 1d6e34fd bellard
/* 2 <= NWINDOWS <= 32. In QEMU it must also be a power of two. */
164 1d6e34fd bellard
#define NWINDOWS  8
165 cf495bcf bellard
166 62724a37 blueswir1
typedef struct sparc_def_t sparc_def_t;
167 62724a37 blueswir1
168 7a3f1944 bellard
typedef struct CPUSPARCState {
169 af7bf89b bellard
    target_ulong gregs[8]; /* general registers */
170 af7bf89b bellard
    target_ulong *regwptr; /* pointer to current register window */
171 65ce8c2f bellard
    float32 fpr[TARGET_FPREGS];  /* floating point registers */
172 af7bf89b bellard
    target_ulong pc;       /* program counter */
173 af7bf89b bellard
    target_ulong npc;      /* next program counter */
174 af7bf89b bellard
    target_ulong y;        /* multiply/divide register */
175 cf495bcf bellard
    uint32_t psr;      /* processor state register */
176 3475187d bellard
    target_ulong fsr;      /* FPU state register */
177 cf495bcf bellard
    uint32_t cwp;      /* index of current register window (extracted
178 cf495bcf bellard
                          from PSR) */
179 cf495bcf bellard
    uint32_t wim;      /* window invalid mask */
180 3475187d bellard
    target_ulong tbr;  /* trap base register */
181 e8af50a3 bellard
    int      psrs;     /* supervisor mode (extracted from PSR) */
182 e8af50a3 bellard
    int      psrps;    /* previous supervisor mode */
183 e8af50a3 bellard
    int      psret;    /* enable traps */
184 327ac2e7 blueswir1
    uint32_t psrpil;   /* interrupt blocking level */
185 327ac2e7 blueswir1
    uint32_t pil_in;   /* incoming interrupt level bitmap */
186 e80cfcfc bellard
    int      psref;    /* enable fpu */
187 62724a37 blueswir1
    target_ulong version;
188 cf495bcf bellard
    jmp_buf  jmp_env;
189 cf495bcf bellard
    int user_mode_only;
190 cf495bcf bellard
    int exception_index;
191 cf495bcf bellard
    int interrupt_index;
192 cf495bcf bellard
    int interrupt_request;
193 ba3c64fb bellard
    int halted;
194 cf495bcf bellard
    /* NOTE: we allow 8 more registers to handle wrapping */
195 af7bf89b bellard
    target_ulong regbase[NWINDOWS * 16 + 8];
196 d720b93d bellard
197 a316d335 bellard
    CPU_COMMON
198 a316d335 bellard
199 e8af50a3 bellard
    /* MMU regs */
200 3475187d bellard
#if defined(TARGET_SPARC64)
201 3475187d bellard
    uint64_t lsu;
202 3475187d bellard
#define DMMU_E 0x8
203 3475187d bellard
#define IMMU_E 0x4
204 3475187d bellard
    uint64_t immuregs[16];
205 3475187d bellard
    uint64_t dmmuregs[16];
206 3475187d bellard
    uint64_t itlb_tag[64];
207 3475187d bellard
    uint64_t itlb_tte[64];
208 3475187d bellard
    uint64_t dtlb_tag[64];
209 3475187d bellard
    uint64_t dtlb_tte[64];
210 3475187d bellard
#else
211 e8af50a3 bellard
    uint32_t mmuregs[16];
212 3475187d bellard
#endif
213 e8af50a3 bellard
    /* temporary float registers */
214 65ce8c2f bellard
    float32 ft0, ft1;
215 65ce8c2f bellard
    float64 dt0, dt1;
216 7a0e1f41 bellard
    float_status fp_status;
217 af7bf89b bellard
#if defined(TARGET_SPARC64)
218 3475187d bellard
#define MAXTL 4
219 3475187d bellard
    uint64_t t0, t1, t2;
220 3475187d bellard
    uint64_t tpc[MAXTL];
221 3475187d bellard
    uint64_t tnpc[MAXTL];
222 3475187d bellard
    uint64_t tstate[MAXTL];
223 3475187d bellard
    uint32_t tt[MAXTL];
224 3475187d bellard
    uint32_t xcc;                /* Extended integer condition codes */
225 3475187d bellard
    uint32_t asi;
226 3475187d bellard
    uint32_t pstate;
227 3475187d bellard
    uint32_t tl;
228 3475187d bellard
    uint32_t cansave, canrestore, otherwin, wstate, cleanwin;
229 83469015 bellard
    uint64_t agregs[8]; /* alternate general registers */
230 83469015 bellard
    uint64_t bgregs[8]; /* backup for normal global registers */
231 83469015 bellard
    uint64_t igregs[8]; /* interrupt general registers */
232 83469015 bellard
    uint64_t mgregs[8]; /* mmu general registers */
233 3475187d bellard
    uint64_t fprs;
234 83469015 bellard
    uint64_t tick_cmpr, stick_cmpr;
235 20c9f095 blueswir1
    void *tick, *stick;
236 725cb90b bellard
    uint64_t gsr;
237 e9ebed4d blueswir1
    uint32_t gl; // UA2005
238 e9ebed4d blueswir1
    /* UA 2005 hyperprivileged registers */
239 e9ebed4d blueswir1
    uint64_t hpstate, htstate[MAXTL], hintp, htba, hver, hstick_cmpr, ssr;
240 20c9f095 blueswir1
    void *hstick; // UA 2005
241 3475187d bellard
#endif
242 3475187d bellard
#if !defined(TARGET_SPARC64) && !defined(reg_T2)
243 3475187d bellard
    target_ulong t2;
244 af7bf89b bellard
#endif
245 7a3f1944 bellard
} CPUSPARCState;
246 3475187d bellard
#if defined(TARGET_SPARC64)
247 3475187d bellard
#define GET_FSR32(env) (env->fsr & 0xcfc1ffff)
248 3475187d bellard
#define PUT_FSR32(env, val) do { uint32_t _tmp = val;                        \
249 3475187d bellard
        env->fsr = (_tmp & 0xcfc1c3ff) | (env->fsr & 0x3f00000000ULL);        \
250 3475187d bellard
    } while (0)
251 3475187d bellard
#define GET_FSR64(env) (env->fsr & 0x3fcfc1ffffULL)
252 3475187d bellard
#define PUT_FSR64(env, val) do { uint64_t _tmp = val;        \
253 3475187d bellard
        env->fsr = _tmp & 0x3fcfc1c3ffULL;                \
254 3475187d bellard
    } while (0)
255 3475187d bellard
#else
256 3475187d bellard
#define GET_FSR32(env) (env->fsr)
257 3e736bf4 blueswir1
#define PUT_FSR32(env, val) do { uint32_t _tmp = val;                   \
258 9143e598 blueswir1
        env->fsr = (_tmp & 0xcfc1dfff) | (env->fsr & 0x000e0000);       \
259 3475187d bellard
    } while (0)
260 3475187d bellard
#endif
261 7a3f1944 bellard
262 7a3f1944 bellard
CPUSPARCState *cpu_sparc_init(void);
263 7a3f1944 bellard
int cpu_sparc_exec(CPUSPARCState *s);
264 7a3f1944 bellard
int cpu_sparc_close(CPUSPARCState *s);
265 62724a37 blueswir1
int sparc_find_by_name (const unsigned char *name, const sparc_def_t **def);
266 62724a37 blueswir1
void sparc_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt,
267 62724a37 blueswir1
                                                 ...));
268 62724a37 blueswir1
int cpu_sparc_register (CPUSPARCState *env, const sparc_def_t *def);
269 7a3f1944 bellard
270 62724a37 blueswir1
#define GET_PSR(env) (env->version | (env->psr & PSR_ICC) |             \
271 b4ff5987 bellard
                      (env->psref? PSR_EF : 0) |                        \
272 b4ff5987 bellard
                      (env->psrpil << 8) |                                \
273 b4ff5987 bellard
                      (env->psrs? PSR_S : 0) |                                \
274 afc7df11 bellard
                      (env->psrps? PSR_PS : 0) |                        \
275 b4ff5987 bellard
                      (env->psret? PSR_ET : 0) | env->cwp)
276 b4ff5987 bellard
277 b4ff5987 bellard
#ifndef NO_CPU_IO_DEFS
278 b4ff5987 bellard
void cpu_set_cwp(CPUSPARCState *env1, int new_cwp);
279 b4ff5987 bellard
#endif
280 b4ff5987 bellard
281 b4ff5987 bellard
#define PUT_PSR(env, val) do { int _tmp = val;                                \
282 af7bf89b bellard
        env->psr = _tmp & PSR_ICC;                                        \
283 b4ff5987 bellard
        env->psref = (_tmp & PSR_EF)? 1 : 0;                                \
284 b4ff5987 bellard
        env->psrpil = (_tmp & PSR_PIL) >> 8;                                \
285 b4ff5987 bellard
        env->psrs = (_tmp & PSR_S)? 1 : 0;                                \
286 b4ff5987 bellard
        env->psrps = (_tmp & PSR_PS)? 1 : 0;                                \
287 b4ff5987 bellard
        env->psret = (_tmp & PSR_ET)? 1 : 0;                                \
288 d4218d99 blueswir1
        cpu_set_cwp(env, _tmp & PSR_CWP);                               \
289 b4ff5987 bellard
    } while (0)
290 b4ff5987 bellard
291 3475187d bellard
#ifdef TARGET_SPARC64
292 17d996e1 blueswir1
#define GET_CCR(env) (((env->xcc >> 20) << 4) | ((env->psr & PSR_ICC) >> 20))
293 3475187d bellard
#define PUT_CCR(env, val) do { int _tmp = val;                                \
294 17d996e1 blueswir1
        env->xcc = (_tmp >> 4) << 20;                                                \
295 3475187d bellard
        env->psr = (_tmp & 0xf) << 20;                                        \
296 3475187d bellard
    } while (0)
297 17d996e1 blueswir1
#define GET_CWP64(env) (NWINDOWS - 1 - (env)->cwp)
298 8f1f22f6 blueswir1
#define PUT_CWP64(env, val) \
299 8f1f22f6 blueswir1
    cpu_set_cwp(env, NWINDOWS - 1 - ((val) & (NWINDOWS - 1)))
300 17d996e1 blueswir1
301 3475187d bellard
#endif
302 3475187d bellard
303 5a7b542b ths
int cpu_sparc_signal_handler(int host_signum, void *pinfo, void *puc);
304 b4f0a316 blueswir1
void raise_exception(int tt);
305 5dcb6b91 blueswir1
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
306 6c36d3fa blueswir1
                          int is_asi);
307 20c9f095 blueswir1
void do_tick_set_count(void *opaque, uint64_t count);
308 20c9f095 blueswir1
uint64_t do_tick_get_count(void *opaque);
309 20c9f095 blueswir1
void do_tick_set_limit(void *opaque, uint64_t limit);
310 327ac2e7 blueswir1
void cpu_check_irqs(CPUSPARCState *env);
311 7a3f1944 bellard
312 9467d44c ths
#define CPUState CPUSPARCState
313 9467d44c ths
#define cpu_init cpu_sparc_init
314 9467d44c ths
#define cpu_exec cpu_sparc_exec
315 9467d44c ths
#define cpu_gen_code cpu_sparc_gen_code
316 9467d44c ths
#define cpu_signal_handler cpu_sparc_signal_handler
317 9467d44c ths
318 7a3f1944 bellard
#include "cpu-all.h"
319 7a3f1944 bellard
320 7a3f1944 bellard
#endif