Statistics
| Branch: | Revision:

root / target-i386 / op.c @ 68cae3d8

History | View | Annotate | Download (42.1 kB)

1 2c0262af bellard
/*
2 2c0262af bellard
 *  i386 micro operations
3 2c0262af bellard
 * 
4 2c0262af bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 2c0262af bellard
 *
6 2c0262af bellard
 * This library is free software; you can redistribute it and/or
7 2c0262af bellard
 * modify it under the terms of the GNU Lesser General Public
8 2c0262af bellard
 * License as published by the Free Software Foundation; either
9 2c0262af bellard
 * version 2 of the License, or (at your option) any later version.
10 2c0262af bellard
 *
11 2c0262af bellard
 * This library is distributed in the hope that it will be useful,
12 2c0262af bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 2c0262af bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 2c0262af bellard
 * Lesser General Public License for more details.
15 2c0262af bellard
 *
16 2c0262af bellard
 * You should have received a copy of the GNU Lesser General Public
17 2c0262af bellard
 * License along with this library; if not, write to the Free Software
18 2c0262af bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 2c0262af bellard
 */
20 f68dd770 bellard
21 f68dd770 bellard
#define ASM_SOFTMMU
22 2c0262af bellard
#include "exec.h"
23 2c0262af bellard
24 2c0262af bellard
/* n must be a constant to be efficient */
25 14ce26e7 bellard
static inline target_long lshift(target_long x, int n)
26 2c0262af bellard
{
27 2c0262af bellard
    if (n >= 0)
28 2c0262af bellard
        return x << n;
29 2c0262af bellard
    else
30 2c0262af bellard
        return x >> (-n);
31 2c0262af bellard
}
32 2c0262af bellard
33 2c0262af bellard
/* we define the various pieces of code used by the JIT */
34 2c0262af bellard
35 2c0262af bellard
#define REG EAX
36 2c0262af bellard
#define REGNAME _EAX
37 2c0262af bellard
#include "opreg_template.h"
38 2c0262af bellard
#undef REG
39 2c0262af bellard
#undef REGNAME
40 2c0262af bellard
41 2c0262af bellard
#define REG ECX
42 2c0262af bellard
#define REGNAME _ECX
43 2c0262af bellard
#include "opreg_template.h"
44 2c0262af bellard
#undef REG
45 2c0262af bellard
#undef REGNAME
46 2c0262af bellard
47 2c0262af bellard
#define REG EDX
48 2c0262af bellard
#define REGNAME _EDX
49 2c0262af bellard
#include "opreg_template.h"
50 2c0262af bellard
#undef REG
51 2c0262af bellard
#undef REGNAME
52 2c0262af bellard
53 2c0262af bellard
#define REG EBX
54 2c0262af bellard
#define REGNAME _EBX
55 2c0262af bellard
#include "opreg_template.h"
56 2c0262af bellard
#undef REG
57 2c0262af bellard
#undef REGNAME
58 2c0262af bellard
59 2c0262af bellard
#define REG ESP
60 2c0262af bellard
#define REGNAME _ESP
61 2c0262af bellard
#include "opreg_template.h"
62 2c0262af bellard
#undef REG
63 2c0262af bellard
#undef REGNAME
64 2c0262af bellard
65 2c0262af bellard
#define REG EBP
66 2c0262af bellard
#define REGNAME _EBP
67 2c0262af bellard
#include "opreg_template.h"
68 2c0262af bellard
#undef REG
69 2c0262af bellard
#undef REGNAME
70 2c0262af bellard
71 2c0262af bellard
#define REG ESI
72 2c0262af bellard
#define REGNAME _ESI
73 2c0262af bellard
#include "opreg_template.h"
74 2c0262af bellard
#undef REG
75 2c0262af bellard
#undef REGNAME
76 2c0262af bellard
77 2c0262af bellard
#define REG EDI
78 2c0262af bellard
#define REGNAME _EDI
79 2c0262af bellard
#include "opreg_template.h"
80 2c0262af bellard
#undef REG
81 2c0262af bellard
#undef REGNAME
82 2c0262af bellard
83 14ce26e7 bellard
#ifdef TARGET_X86_64
84 14ce26e7 bellard
85 14ce26e7 bellard
#define REG (env->regs[8])
86 14ce26e7 bellard
#define REGNAME _R8
87 14ce26e7 bellard
#include "opreg_template.h"
88 14ce26e7 bellard
#undef REG
89 14ce26e7 bellard
#undef REGNAME
90 14ce26e7 bellard
91 14ce26e7 bellard
#define REG (env->regs[9])
92 14ce26e7 bellard
#define REGNAME _R9
93 14ce26e7 bellard
#include "opreg_template.h"
94 14ce26e7 bellard
#undef REG
95 14ce26e7 bellard
#undef REGNAME
96 14ce26e7 bellard
97 14ce26e7 bellard
#define REG (env->regs[10])
98 14ce26e7 bellard
#define REGNAME _R10
99 14ce26e7 bellard
#include "opreg_template.h"
100 14ce26e7 bellard
#undef REG
101 14ce26e7 bellard
#undef REGNAME
102 14ce26e7 bellard
103 14ce26e7 bellard
#define REG (env->regs[11])
104 14ce26e7 bellard
#define REGNAME _R11
105 14ce26e7 bellard
#include "opreg_template.h"
106 14ce26e7 bellard
#undef REG
107 14ce26e7 bellard
#undef REGNAME
108 14ce26e7 bellard
109 14ce26e7 bellard
#define REG (env->regs[12])
110 14ce26e7 bellard
#define REGNAME _R12
111 14ce26e7 bellard
#include "opreg_template.h"
112 14ce26e7 bellard
#undef REG
113 14ce26e7 bellard
#undef REGNAME
114 14ce26e7 bellard
115 14ce26e7 bellard
#define REG (env->regs[13])
116 14ce26e7 bellard
#define REGNAME _R13
117 14ce26e7 bellard
#include "opreg_template.h"
118 14ce26e7 bellard
#undef REG
119 14ce26e7 bellard
#undef REGNAME
120 14ce26e7 bellard
121 14ce26e7 bellard
#define REG (env->regs[14])
122 14ce26e7 bellard
#define REGNAME _R14
123 14ce26e7 bellard
#include "opreg_template.h"
124 14ce26e7 bellard
#undef REG
125 14ce26e7 bellard
#undef REGNAME
126 14ce26e7 bellard
127 14ce26e7 bellard
#define REG (env->regs[15])
128 14ce26e7 bellard
#define REGNAME _R15
129 14ce26e7 bellard
#include "opreg_template.h"
130 14ce26e7 bellard
#undef REG
131 14ce26e7 bellard
#undef REGNAME
132 14ce26e7 bellard
133 14ce26e7 bellard
#endif
134 14ce26e7 bellard
135 2c0262af bellard
/* operations with flags */
136 2c0262af bellard
137 2c0262af bellard
/* update flags with T0 and T1 (add/sub case) */
138 2c0262af bellard
void OPPROTO op_update2_cc(void)
139 2c0262af bellard
{
140 2c0262af bellard
    CC_SRC = T1;
141 2c0262af bellard
    CC_DST = T0;
142 2c0262af bellard
}
143 2c0262af bellard
144 2c0262af bellard
/* update flags with T0 (logic operation case) */
145 2c0262af bellard
void OPPROTO op_update1_cc(void)
146 2c0262af bellard
{
147 2c0262af bellard
    CC_DST = T0;
148 2c0262af bellard
}
149 2c0262af bellard
150 2c0262af bellard
void OPPROTO op_update_neg_cc(void)
151 2c0262af bellard
{
152 2c0262af bellard
    CC_SRC = -T0;
153 2c0262af bellard
    CC_DST = T0;
154 2c0262af bellard
}
155 2c0262af bellard
156 2c0262af bellard
void OPPROTO op_cmpl_T0_T1_cc(void)
157 2c0262af bellard
{
158 2c0262af bellard
    CC_SRC = T1;
159 2c0262af bellard
    CC_DST = T0 - T1;
160 2c0262af bellard
}
161 2c0262af bellard
162 2c0262af bellard
void OPPROTO op_update_inc_cc(void)
163 2c0262af bellard
{
164 2c0262af bellard
    CC_SRC = cc_table[CC_OP].compute_c();
165 2c0262af bellard
    CC_DST = T0;
166 2c0262af bellard
}
167 2c0262af bellard
168 2c0262af bellard
void OPPROTO op_testl_T0_T1_cc(void)
169 2c0262af bellard
{
170 2c0262af bellard
    CC_DST = T0 & T1;
171 2c0262af bellard
}
172 2c0262af bellard
173 2c0262af bellard
/* operations without flags */
174 2c0262af bellard
175 2c0262af bellard
void OPPROTO op_addl_T0_T1(void)
176 2c0262af bellard
{
177 2c0262af bellard
    T0 += T1;
178 2c0262af bellard
}
179 2c0262af bellard
180 2c0262af bellard
void OPPROTO op_orl_T0_T1(void)
181 2c0262af bellard
{
182 2c0262af bellard
    T0 |= T1;
183 2c0262af bellard
}
184 2c0262af bellard
185 2c0262af bellard
void OPPROTO op_andl_T0_T1(void)
186 2c0262af bellard
{
187 2c0262af bellard
    T0 &= T1;
188 2c0262af bellard
}
189 2c0262af bellard
190 2c0262af bellard
void OPPROTO op_subl_T0_T1(void)
191 2c0262af bellard
{
192 2c0262af bellard
    T0 -= T1;
193 2c0262af bellard
}
194 2c0262af bellard
195 2c0262af bellard
void OPPROTO op_xorl_T0_T1(void)
196 2c0262af bellard
{
197 2c0262af bellard
    T0 ^= T1;
198 2c0262af bellard
}
199 2c0262af bellard
200 2c0262af bellard
void OPPROTO op_negl_T0(void)
201 2c0262af bellard
{
202 2c0262af bellard
    T0 = -T0;
203 2c0262af bellard
}
204 2c0262af bellard
205 2c0262af bellard
void OPPROTO op_incl_T0(void)
206 2c0262af bellard
{
207 2c0262af bellard
    T0++;
208 2c0262af bellard
}
209 2c0262af bellard
210 2c0262af bellard
void OPPROTO op_decl_T0(void)
211 2c0262af bellard
{
212 2c0262af bellard
    T0--;
213 2c0262af bellard
}
214 2c0262af bellard
215 2c0262af bellard
void OPPROTO op_notl_T0(void)
216 2c0262af bellard
{
217 2c0262af bellard
    T0 = ~T0;
218 2c0262af bellard
}
219 2c0262af bellard
220 2c0262af bellard
void OPPROTO op_bswapl_T0(void)
221 2c0262af bellard
{
222 2c0262af bellard
    T0 = bswap32(T0);
223 2c0262af bellard
}
224 2c0262af bellard
225 14ce26e7 bellard
#ifdef TARGET_X86_64
226 14ce26e7 bellard
void OPPROTO op_bswapq_T0(void)
227 14ce26e7 bellard
{
228 68cae3d8 bellard
    helper_bswapq_T0();
229 14ce26e7 bellard
}
230 14ce26e7 bellard
#endif
231 14ce26e7 bellard
232 2c0262af bellard
/* multiply/divide */
233 d36cd60e bellard
234 d36cd60e bellard
/* XXX: add eflags optimizations */
235 d36cd60e bellard
/* XXX: add non P4 style flags */
236 d36cd60e bellard
237 2c0262af bellard
void OPPROTO op_mulb_AL_T0(void)
238 2c0262af bellard
{
239 2c0262af bellard
    unsigned int res;
240 2c0262af bellard
    res = (uint8_t)EAX * (uint8_t)T0;
241 14ce26e7 bellard
    EAX = (EAX & ~0xffff) | res;
242 d36cd60e bellard
    CC_DST = res;
243 2c0262af bellard
    CC_SRC = (res & 0xff00);
244 2c0262af bellard
}
245 2c0262af bellard
246 2c0262af bellard
void OPPROTO op_imulb_AL_T0(void)
247 2c0262af bellard
{
248 2c0262af bellard
    int res;
249 2c0262af bellard
    res = (int8_t)EAX * (int8_t)T0;
250 14ce26e7 bellard
    EAX = (EAX & ~0xffff) | (res & 0xffff);
251 d36cd60e bellard
    CC_DST = res;
252 2c0262af bellard
    CC_SRC = (res != (int8_t)res);
253 2c0262af bellard
}
254 2c0262af bellard
255 2c0262af bellard
void OPPROTO op_mulw_AX_T0(void)
256 2c0262af bellard
{
257 2c0262af bellard
    unsigned int res;
258 2c0262af bellard
    res = (uint16_t)EAX * (uint16_t)T0;
259 14ce26e7 bellard
    EAX = (EAX & ~0xffff) | (res & 0xffff);
260 14ce26e7 bellard
    EDX = (EDX & ~0xffff) | ((res >> 16) & 0xffff);
261 d36cd60e bellard
    CC_DST = res;
262 2c0262af bellard
    CC_SRC = res >> 16;
263 2c0262af bellard
}
264 2c0262af bellard
265 2c0262af bellard
void OPPROTO op_imulw_AX_T0(void)
266 2c0262af bellard
{
267 2c0262af bellard
    int res;
268 2c0262af bellard
    res = (int16_t)EAX * (int16_t)T0;
269 14ce26e7 bellard
    EAX = (EAX & ~0xffff) | (res & 0xffff);
270 14ce26e7 bellard
    EDX = (EDX & ~0xffff) | ((res >> 16) & 0xffff);
271 d36cd60e bellard
    CC_DST = res;
272 2c0262af bellard
    CC_SRC = (res != (int16_t)res);
273 2c0262af bellard
}
274 2c0262af bellard
275 2c0262af bellard
void OPPROTO op_mull_EAX_T0(void)
276 2c0262af bellard
{
277 2c0262af bellard
    uint64_t res;
278 2c0262af bellard
    res = (uint64_t)((uint32_t)EAX) * (uint64_t)((uint32_t)T0);
279 14ce26e7 bellard
    EAX = (uint32_t)res;
280 14ce26e7 bellard
    EDX = (uint32_t)(res >> 32);
281 14ce26e7 bellard
    CC_DST = (uint32_t)res;
282 14ce26e7 bellard
    CC_SRC = (uint32_t)(res >> 32);
283 2c0262af bellard
}
284 2c0262af bellard
285 2c0262af bellard
void OPPROTO op_imull_EAX_T0(void)
286 2c0262af bellard
{
287 2c0262af bellard
    int64_t res;
288 2c0262af bellard
    res = (int64_t)((int32_t)EAX) * (int64_t)((int32_t)T0);
289 31313213 bellard
    EAX = (uint32_t)(res);
290 31313213 bellard
    EDX = (uint32_t)(res >> 32);
291 d36cd60e bellard
    CC_DST = res;
292 2c0262af bellard
    CC_SRC = (res != (int32_t)res);
293 2c0262af bellard
}
294 2c0262af bellard
295 2c0262af bellard
void OPPROTO op_imulw_T0_T1(void)
296 2c0262af bellard
{
297 2c0262af bellard
    int res;
298 2c0262af bellard
    res = (int16_t)T0 * (int16_t)T1;
299 2c0262af bellard
    T0 = res;
300 d36cd60e bellard
    CC_DST = res;
301 2c0262af bellard
    CC_SRC = (res != (int16_t)res);
302 2c0262af bellard
}
303 2c0262af bellard
304 2c0262af bellard
void OPPROTO op_imull_T0_T1(void)
305 2c0262af bellard
{
306 2c0262af bellard
    int64_t res;
307 2c0262af bellard
    res = (int64_t)((int32_t)T0) * (int64_t)((int32_t)T1);
308 2c0262af bellard
    T0 = res;
309 d36cd60e bellard
    CC_DST = res;
310 2c0262af bellard
    CC_SRC = (res != (int32_t)res);
311 2c0262af bellard
}
312 2c0262af bellard
313 14ce26e7 bellard
#ifdef TARGET_X86_64
314 14ce26e7 bellard
void OPPROTO op_mulq_EAX_T0(void)
315 14ce26e7 bellard
{
316 14ce26e7 bellard
    helper_mulq_EAX_T0();
317 14ce26e7 bellard
}
318 14ce26e7 bellard
319 14ce26e7 bellard
void OPPROTO op_imulq_EAX_T0(void)
320 14ce26e7 bellard
{
321 14ce26e7 bellard
    helper_imulq_EAX_T0();
322 14ce26e7 bellard
}
323 14ce26e7 bellard
324 14ce26e7 bellard
void OPPROTO op_imulq_T0_T1(void)
325 14ce26e7 bellard
{
326 14ce26e7 bellard
    helper_imulq_T0_T1();
327 14ce26e7 bellard
}
328 14ce26e7 bellard
#endif
329 14ce26e7 bellard
330 2c0262af bellard
/* division, flags are undefined */
331 2c0262af bellard
332 2c0262af bellard
void OPPROTO op_divb_AL_T0(void)
333 2c0262af bellard
{
334 2c0262af bellard
    unsigned int num, den, q, r;
335 2c0262af bellard
336 2c0262af bellard
    num = (EAX & 0xffff);
337 2c0262af bellard
    den = (T0 & 0xff);
338 2c0262af bellard
    if (den == 0) {
339 2c0262af bellard
        raise_exception(EXCP00_DIVZ);
340 2c0262af bellard
    }
341 45bbbb46 bellard
    q = (num / den);
342 45bbbb46 bellard
    if (q > 0xff)
343 45bbbb46 bellard
        raise_exception(EXCP00_DIVZ);
344 45bbbb46 bellard
    q &= 0xff;
345 2c0262af bellard
    r = (num % den) & 0xff;
346 14ce26e7 bellard
    EAX = (EAX & ~0xffff) | (r << 8) | q;
347 2c0262af bellard
}
348 2c0262af bellard
349 2c0262af bellard
void OPPROTO op_idivb_AL_T0(void)
350 2c0262af bellard
{
351 2c0262af bellard
    int num, den, q, r;
352 2c0262af bellard
353 2c0262af bellard
    num = (int16_t)EAX;
354 2c0262af bellard
    den = (int8_t)T0;
355 2c0262af bellard
    if (den == 0) {
356 2c0262af bellard
        raise_exception(EXCP00_DIVZ);
357 2c0262af bellard
    }
358 45bbbb46 bellard
    q = (num / den);
359 45bbbb46 bellard
    if (q != (int8_t)q)
360 45bbbb46 bellard
        raise_exception(EXCP00_DIVZ);
361 45bbbb46 bellard
    q &= 0xff;
362 2c0262af bellard
    r = (num % den) & 0xff;
363 14ce26e7 bellard
    EAX = (EAX & ~0xffff) | (r << 8) | q;
364 2c0262af bellard
}
365 2c0262af bellard
366 2c0262af bellard
void OPPROTO op_divw_AX_T0(void)
367 2c0262af bellard
{
368 2c0262af bellard
    unsigned int num, den, q, r;
369 2c0262af bellard
370 2c0262af bellard
    num = (EAX & 0xffff) | ((EDX & 0xffff) << 16);
371 2c0262af bellard
    den = (T0 & 0xffff);
372 2c0262af bellard
    if (den == 0) {
373 2c0262af bellard
        raise_exception(EXCP00_DIVZ);
374 2c0262af bellard
    }
375 45bbbb46 bellard
    q = (num / den);
376 45bbbb46 bellard
    if (q > 0xffff)
377 45bbbb46 bellard
        raise_exception(EXCP00_DIVZ);
378 45bbbb46 bellard
    q &= 0xffff;
379 2c0262af bellard
    r = (num % den) & 0xffff;
380 14ce26e7 bellard
    EAX = (EAX & ~0xffff) | q;
381 14ce26e7 bellard
    EDX = (EDX & ~0xffff) | r;
382 2c0262af bellard
}
383 2c0262af bellard
384 2c0262af bellard
void OPPROTO op_idivw_AX_T0(void)
385 2c0262af bellard
{
386 2c0262af bellard
    int num, den, q, r;
387 2c0262af bellard
388 2c0262af bellard
    num = (EAX & 0xffff) | ((EDX & 0xffff) << 16);
389 2c0262af bellard
    den = (int16_t)T0;
390 2c0262af bellard
    if (den == 0) {
391 2c0262af bellard
        raise_exception(EXCP00_DIVZ);
392 2c0262af bellard
    }
393 45bbbb46 bellard
    q = (num / den);
394 45bbbb46 bellard
    if (q != (int16_t)q)
395 45bbbb46 bellard
        raise_exception(EXCP00_DIVZ);
396 45bbbb46 bellard
    q &= 0xffff;
397 2c0262af bellard
    r = (num % den) & 0xffff;
398 14ce26e7 bellard
    EAX = (EAX & ~0xffff) | q;
399 14ce26e7 bellard
    EDX = (EDX & ~0xffff) | r;
400 2c0262af bellard
}
401 2c0262af bellard
402 2c0262af bellard
void OPPROTO op_divl_EAX_T0(void)
403 2c0262af bellard
{
404 14ce26e7 bellard
    helper_divl_EAX_T0();
405 2c0262af bellard
}
406 2c0262af bellard
407 2c0262af bellard
void OPPROTO op_idivl_EAX_T0(void)
408 2c0262af bellard
{
409 14ce26e7 bellard
    helper_idivl_EAX_T0();
410 2c0262af bellard
}
411 2c0262af bellard
412 14ce26e7 bellard
#ifdef TARGET_X86_64
413 14ce26e7 bellard
void OPPROTO op_divq_EAX_T0(void)
414 14ce26e7 bellard
{
415 14ce26e7 bellard
    helper_divq_EAX_T0();
416 14ce26e7 bellard
}
417 14ce26e7 bellard
418 14ce26e7 bellard
void OPPROTO op_idivq_EAX_T0(void)
419 14ce26e7 bellard
{
420 14ce26e7 bellard
    helper_idivq_EAX_T0();
421 14ce26e7 bellard
}
422 14ce26e7 bellard
#endif
423 14ce26e7 bellard
424 2c0262af bellard
/* constant load & misc op */
425 2c0262af bellard
426 14ce26e7 bellard
/* XXX: consistent names */
427 14ce26e7 bellard
void OPPROTO op_movl_T0_imu(void)
428 14ce26e7 bellard
{
429 14ce26e7 bellard
    T0 = (uint32_t)PARAM1;
430 14ce26e7 bellard
}
431 14ce26e7 bellard
432 2c0262af bellard
void OPPROTO op_movl_T0_im(void)
433 2c0262af bellard
{
434 14ce26e7 bellard
    T0 = (int32_t)PARAM1;
435 2c0262af bellard
}
436 2c0262af bellard
437 2c0262af bellard
void OPPROTO op_addl_T0_im(void)
438 2c0262af bellard
{
439 2c0262af bellard
    T0 += PARAM1;
440 2c0262af bellard
}
441 2c0262af bellard
442 2c0262af bellard
void OPPROTO op_andl_T0_ffff(void)
443 2c0262af bellard
{
444 2c0262af bellard
    T0 = T0 & 0xffff;
445 2c0262af bellard
}
446 2c0262af bellard
447 2c0262af bellard
void OPPROTO op_andl_T0_im(void)
448 2c0262af bellard
{
449 2c0262af bellard
    T0 = T0 & PARAM1;
450 2c0262af bellard
}
451 2c0262af bellard
452 2c0262af bellard
void OPPROTO op_movl_T0_T1(void)
453 2c0262af bellard
{
454 2c0262af bellard
    T0 = T1;
455 2c0262af bellard
}
456 2c0262af bellard
457 14ce26e7 bellard
void OPPROTO op_movl_T1_imu(void)
458 14ce26e7 bellard
{
459 14ce26e7 bellard
    T1 = (uint32_t)PARAM1;
460 14ce26e7 bellard
}
461 14ce26e7 bellard
462 2c0262af bellard
void OPPROTO op_movl_T1_im(void)
463 2c0262af bellard
{
464 14ce26e7 bellard
    T1 = (int32_t)PARAM1;
465 2c0262af bellard
}
466 2c0262af bellard
467 2c0262af bellard
void OPPROTO op_addl_T1_im(void)
468 2c0262af bellard
{
469 2c0262af bellard
    T1 += PARAM1;
470 2c0262af bellard
}
471 2c0262af bellard
472 2c0262af bellard
void OPPROTO op_movl_T1_A0(void)
473 2c0262af bellard
{
474 2c0262af bellard
    T1 = A0;
475 2c0262af bellard
}
476 2c0262af bellard
477 2c0262af bellard
void OPPROTO op_movl_A0_im(void)
478 2c0262af bellard
{
479 14ce26e7 bellard
    A0 = (uint32_t)PARAM1;
480 2c0262af bellard
}
481 2c0262af bellard
482 2c0262af bellard
void OPPROTO op_addl_A0_im(void)
483 2c0262af bellard
{
484 14ce26e7 bellard
    A0 = (uint32_t)(A0 + PARAM1);
485 14ce26e7 bellard
}
486 14ce26e7 bellard
487 14ce26e7 bellard
void OPPROTO op_movl_A0_seg(void)
488 14ce26e7 bellard
{
489 14ce26e7 bellard
    A0 = (uint32_t)*(target_ulong *)((char *)env + PARAM1);
490 14ce26e7 bellard
}
491 14ce26e7 bellard
492 14ce26e7 bellard
void OPPROTO op_addl_A0_seg(void)
493 14ce26e7 bellard
{
494 14ce26e7 bellard
    A0 = (uint32_t)(A0 + *(target_ulong *)((char *)env + PARAM1));
495 2c0262af bellard
}
496 2c0262af bellard
497 2c0262af bellard
void OPPROTO op_addl_A0_AL(void)
498 2c0262af bellard
{
499 14ce26e7 bellard
    A0 = (uint32_t)(A0 + (EAX & 0xff));
500 14ce26e7 bellard
}
501 14ce26e7 bellard
502 14ce26e7 bellard
#ifdef WORDS_BIGENDIAN
503 14ce26e7 bellard
typedef union UREG64 {
504 14ce26e7 bellard
    struct { uint16_t v3, v2, v1, v0; } w;
505 14ce26e7 bellard
    struct { uint32_t v1, v0; } l;
506 14ce26e7 bellard
    uint64_t q;
507 14ce26e7 bellard
} UREG64;
508 14ce26e7 bellard
#else
509 14ce26e7 bellard
typedef union UREG64 {
510 14ce26e7 bellard
    struct { uint16_t v0, v1, v2, v3; } w;
511 14ce26e7 bellard
    struct { uint32_t v0, v1; } l;
512 14ce26e7 bellard
    uint64_t q;
513 14ce26e7 bellard
} UREG64;
514 14ce26e7 bellard
#endif
515 14ce26e7 bellard
516 14ce26e7 bellard
#ifdef TARGET_X86_64
517 14ce26e7 bellard
518 14ce26e7 bellard
#define PARAMQ1 \
519 14ce26e7 bellard
({\
520 14ce26e7 bellard
    UREG64 __p;\
521 14ce26e7 bellard
    __p.l.v1 = PARAM1;\
522 14ce26e7 bellard
    __p.l.v0 = PARAM2;\
523 14ce26e7 bellard
    __p.q;\
524 14ce26e7 bellard
}) 
525 14ce26e7 bellard
526 14ce26e7 bellard
void OPPROTO op_movq_T0_im64(void)
527 14ce26e7 bellard
{
528 14ce26e7 bellard
    T0 = PARAMQ1;
529 2c0262af bellard
}
530 2c0262af bellard
531 1ef38687 bellard
void OPPROTO op_movq_T1_im64(void)
532 1ef38687 bellard
{
533 1ef38687 bellard
    T1 = PARAMQ1;
534 1ef38687 bellard
}
535 1ef38687 bellard
536 14ce26e7 bellard
void OPPROTO op_movq_A0_im(void)
537 14ce26e7 bellard
{
538 14ce26e7 bellard
    A0 = (int32_t)PARAM1;
539 14ce26e7 bellard
}
540 14ce26e7 bellard
541 14ce26e7 bellard
void OPPROTO op_movq_A0_im64(void)
542 14ce26e7 bellard
{
543 14ce26e7 bellard
    A0 = PARAMQ1;
544 14ce26e7 bellard
}
545 14ce26e7 bellard
546 14ce26e7 bellard
void OPPROTO op_addq_A0_im(void)
547 14ce26e7 bellard
{
548 14ce26e7 bellard
    A0 = (A0 + (int32_t)PARAM1);
549 14ce26e7 bellard
}
550 14ce26e7 bellard
551 14ce26e7 bellard
void OPPROTO op_addq_A0_im64(void)
552 14ce26e7 bellard
{
553 14ce26e7 bellard
    A0 = (A0 + PARAMQ1);
554 14ce26e7 bellard
}
555 14ce26e7 bellard
556 14ce26e7 bellard
void OPPROTO op_movq_A0_seg(void)
557 14ce26e7 bellard
{
558 14ce26e7 bellard
    A0 = *(target_ulong *)((char *)env + PARAM1);
559 14ce26e7 bellard
}
560 14ce26e7 bellard
561 14ce26e7 bellard
void OPPROTO op_addq_A0_seg(void)
562 14ce26e7 bellard
{
563 14ce26e7 bellard
    A0 += *(target_ulong *)((char *)env + PARAM1);
564 14ce26e7 bellard
}
565 14ce26e7 bellard
566 14ce26e7 bellard
void OPPROTO op_addq_A0_AL(void)
567 14ce26e7 bellard
{
568 14ce26e7 bellard
    A0 = (A0 + (EAX & 0xff));
569 14ce26e7 bellard
}
570 14ce26e7 bellard
571 14ce26e7 bellard
#endif
572 14ce26e7 bellard
573 2c0262af bellard
void OPPROTO op_andl_A0_ffff(void)
574 2c0262af bellard
{
575 2c0262af bellard
    A0 = A0 & 0xffff;
576 2c0262af bellard
}
577 2c0262af bellard
578 2c0262af bellard
/* memory access */
579 2c0262af bellard
580 61382a50 bellard
#define MEMSUFFIX _raw
581 2c0262af bellard
#include "ops_mem.h"
582 2c0262af bellard
583 61382a50 bellard
#if !defined(CONFIG_USER_ONLY)
584 f68dd770 bellard
#define MEMSUFFIX _kernel
585 2c0262af bellard
#include "ops_mem.h"
586 2c0262af bellard
587 f68dd770 bellard
#define MEMSUFFIX _user
588 2c0262af bellard
#include "ops_mem.h"
589 61382a50 bellard
#endif
590 2c0262af bellard
591 14ce26e7 bellard
/* indirect jump */
592 2c0262af bellard
593 14ce26e7 bellard
void OPPROTO op_jmp_T0(void)
594 2c0262af bellard
{
595 14ce26e7 bellard
    EIP = T0;
596 2c0262af bellard
}
597 2c0262af bellard
598 14ce26e7 bellard
void OPPROTO op_movl_eip_im(void)
599 2c0262af bellard
{
600 14ce26e7 bellard
    EIP = (uint32_t)PARAM1;
601 2c0262af bellard
}
602 2c0262af bellard
603 14ce26e7 bellard
#ifdef TARGET_X86_64
604 14ce26e7 bellard
void OPPROTO op_movq_eip_im(void)
605 2c0262af bellard
{
606 14ce26e7 bellard
    EIP = (int32_t)PARAM1;
607 2c0262af bellard
}
608 2c0262af bellard
609 14ce26e7 bellard
void OPPROTO op_movq_eip_im64(void)
610 2c0262af bellard
{
611 14ce26e7 bellard
    EIP = PARAMQ1;
612 2c0262af bellard
}
613 14ce26e7 bellard
#endif
614 2c0262af bellard
615 2c0262af bellard
void OPPROTO op_hlt(void)
616 2c0262af bellard
{
617 acf5feac bellard
    env->hflags &= ~HF_INHIBIT_IRQ_MASK; /* needed if sti is just before */
618 d2ac63e0 bellard
    env->hflags |= HF_HALTED_MASK;
619 2c0262af bellard
    env->exception_index = EXCP_HLT;
620 2c0262af bellard
    cpu_loop_exit();
621 2c0262af bellard
}
622 2c0262af bellard
623 2c0262af bellard
void OPPROTO op_debug(void)
624 2c0262af bellard
{
625 2c0262af bellard
    env->exception_index = EXCP_DEBUG;
626 2c0262af bellard
    cpu_loop_exit();
627 2c0262af bellard
}
628 2c0262af bellard
629 2c0262af bellard
void OPPROTO op_raise_interrupt(void)
630 2c0262af bellard
{
631 a8ede8ba bellard
    int intno, next_eip_addend;
632 2c0262af bellard
    intno = PARAM1;
633 a8ede8ba bellard
    next_eip_addend = PARAM2;
634 a8ede8ba bellard
    raise_interrupt(intno, 1, 0, next_eip_addend);
635 2c0262af bellard
}
636 2c0262af bellard
637 2c0262af bellard
void OPPROTO op_raise_exception(void)
638 2c0262af bellard
{
639 2c0262af bellard
    int exception_index;
640 2c0262af bellard
    exception_index = PARAM1;
641 2c0262af bellard
    raise_exception(exception_index);
642 2c0262af bellard
}
643 2c0262af bellard
644 2c0262af bellard
void OPPROTO op_into(void)
645 2c0262af bellard
{
646 2c0262af bellard
    int eflags;
647 2c0262af bellard
    eflags = cc_table[CC_OP].compute_all();
648 2c0262af bellard
    if (eflags & CC_O) {
649 2c0262af bellard
        raise_interrupt(EXCP04_INTO, 1, 0, PARAM1);
650 2c0262af bellard
    }
651 2c0262af bellard
    FORCE_RET();
652 2c0262af bellard
}
653 2c0262af bellard
654 2c0262af bellard
void OPPROTO op_cli(void)
655 2c0262af bellard
{
656 2c0262af bellard
    env->eflags &= ~IF_MASK;
657 2c0262af bellard
}
658 2c0262af bellard
659 2c0262af bellard
void OPPROTO op_sti(void)
660 2c0262af bellard
{
661 2c0262af bellard
    env->eflags |= IF_MASK;
662 2c0262af bellard
}
663 2c0262af bellard
664 2c0262af bellard
void OPPROTO op_set_inhibit_irq(void)
665 2c0262af bellard
{
666 2c0262af bellard
    env->hflags |= HF_INHIBIT_IRQ_MASK;
667 2c0262af bellard
}
668 2c0262af bellard
669 2c0262af bellard
void OPPROTO op_reset_inhibit_irq(void)
670 2c0262af bellard
{
671 2c0262af bellard
    env->hflags &= ~HF_INHIBIT_IRQ_MASK;
672 2c0262af bellard
}
673 2c0262af bellard
674 2c0262af bellard
#if 0
675 2c0262af bellard
/* vm86plus instructions */
676 2c0262af bellard
void OPPROTO op_cli_vm(void)
677 2c0262af bellard
{
678 2c0262af bellard
    env->eflags &= ~VIF_MASK;
679 2c0262af bellard
}
680 2c0262af bellard

681 2c0262af bellard
void OPPROTO op_sti_vm(void)
682 2c0262af bellard
{
683 2c0262af bellard
    env->eflags |= VIF_MASK;
684 2c0262af bellard
    if (env->eflags & VIP_MASK) {
685 2c0262af bellard
        EIP = PARAM1;
686 2c0262af bellard
        raise_exception(EXCP0D_GPF);
687 2c0262af bellard
    }
688 2c0262af bellard
    FORCE_RET();
689 2c0262af bellard
}
690 2c0262af bellard
#endif
691 2c0262af bellard
692 2c0262af bellard
void OPPROTO op_boundw(void)
693 2c0262af bellard
{
694 2c0262af bellard
    int low, high, v;
695 14ce26e7 bellard
    low = ldsw(A0);
696 14ce26e7 bellard
    high = ldsw(A0 + 2);
697 2c0262af bellard
    v = (int16_t)T0;
698 2c0262af bellard
    if (v < low || v > high) {
699 2c0262af bellard
        raise_exception(EXCP05_BOUND);
700 2c0262af bellard
    }
701 2c0262af bellard
    FORCE_RET();
702 2c0262af bellard
}
703 2c0262af bellard
704 2c0262af bellard
void OPPROTO op_boundl(void)
705 2c0262af bellard
{
706 2c0262af bellard
    int low, high, v;
707 14ce26e7 bellard
    low = ldl(A0);
708 14ce26e7 bellard
    high = ldl(A0 + 4);
709 2c0262af bellard
    v = T0;
710 2c0262af bellard
    if (v < low || v > high) {
711 2c0262af bellard
        raise_exception(EXCP05_BOUND);
712 2c0262af bellard
    }
713 2c0262af bellard
    FORCE_RET();
714 2c0262af bellard
}
715 2c0262af bellard
716 2c0262af bellard
void OPPROTO op_cmpxchg8b(void)
717 2c0262af bellard
{
718 2c0262af bellard
    helper_cmpxchg8b();
719 2c0262af bellard
}
720 2c0262af bellard
721 2c0262af bellard
void OPPROTO op_movl_T0_0(void)
722 2c0262af bellard
{
723 2c0262af bellard
    T0 = 0;
724 2c0262af bellard
}
725 2c0262af bellard
726 2c0262af bellard
void OPPROTO op_exit_tb(void)
727 2c0262af bellard
{
728 2c0262af bellard
    EXIT_TB();
729 2c0262af bellard
}
730 2c0262af bellard
731 2c0262af bellard
/* multiple size ops */
732 2c0262af bellard
733 2c0262af bellard
#define ldul ldl
734 2c0262af bellard
735 2c0262af bellard
#define SHIFT 0
736 2c0262af bellard
#include "ops_template.h"
737 2c0262af bellard
#undef SHIFT
738 2c0262af bellard
739 2c0262af bellard
#define SHIFT 1
740 2c0262af bellard
#include "ops_template.h"
741 2c0262af bellard
#undef SHIFT
742 2c0262af bellard
743 2c0262af bellard
#define SHIFT 2
744 2c0262af bellard
#include "ops_template.h"
745 2c0262af bellard
#undef SHIFT
746 2c0262af bellard
747 14ce26e7 bellard
#ifdef TARGET_X86_64
748 14ce26e7 bellard
749 14ce26e7 bellard
#define SHIFT 3
750 14ce26e7 bellard
#include "ops_template.h"
751 14ce26e7 bellard
#undef SHIFT
752 14ce26e7 bellard
753 14ce26e7 bellard
#endif
754 14ce26e7 bellard
755 2c0262af bellard
/* sign extend */
756 2c0262af bellard
757 2c0262af bellard
void OPPROTO op_movsbl_T0_T0(void)
758 2c0262af bellard
{
759 2c0262af bellard
    T0 = (int8_t)T0;
760 2c0262af bellard
}
761 2c0262af bellard
762 2c0262af bellard
void OPPROTO op_movzbl_T0_T0(void)
763 2c0262af bellard
{
764 2c0262af bellard
    T0 = (uint8_t)T0;
765 2c0262af bellard
}
766 2c0262af bellard
767 2c0262af bellard
void OPPROTO op_movswl_T0_T0(void)
768 2c0262af bellard
{
769 2c0262af bellard
    T0 = (int16_t)T0;
770 2c0262af bellard
}
771 2c0262af bellard
772 2c0262af bellard
void OPPROTO op_movzwl_T0_T0(void)
773 2c0262af bellard
{
774 2c0262af bellard
    T0 = (uint16_t)T0;
775 2c0262af bellard
}
776 2c0262af bellard
777 2c0262af bellard
void OPPROTO op_movswl_EAX_AX(void)
778 2c0262af bellard
{
779 2c0262af bellard
    EAX = (int16_t)EAX;
780 2c0262af bellard
}
781 2c0262af bellard
782 14ce26e7 bellard
#ifdef TARGET_X86_64
783 664e0f19 bellard
void OPPROTO op_movslq_T0_T0(void)
784 664e0f19 bellard
{
785 664e0f19 bellard
    T0 = (int32_t)T0;
786 664e0f19 bellard
}
787 664e0f19 bellard
788 14ce26e7 bellard
void OPPROTO op_movslq_RAX_EAX(void)
789 14ce26e7 bellard
{
790 14ce26e7 bellard
    EAX = (int32_t)EAX;
791 14ce26e7 bellard
}
792 14ce26e7 bellard
#endif
793 14ce26e7 bellard
794 2c0262af bellard
void OPPROTO op_movsbw_AX_AL(void)
795 2c0262af bellard
{
796 14ce26e7 bellard
    EAX = (EAX & ~0xffff) | ((int8_t)EAX & 0xffff);
797 2c0262af bellard
}
798 2c0262af bellard
799 2c0262af bellard
void OPPROTO op_movslq_EDX_EAX(void)
800 2c0262af bellard
{
801 2c0262af bellard
    EDX = (int32_t)EAX >> 31;
802 2c0262af bellard
}
803 2c0262af bellard
804 2c0262af bellard
void OPPROTO op_movswl_DX_AX(void)
805 2c0262af bellard
{
806 14ce26e7 bellard
    EDX = (EDX & ~0xffff) | (((int16_t)EAX >> 15) & 0xffff);
807 14ce26e7 bellard
}
808 14ce26e7 bellard
809 14ce26e7 bellard
#ifdef TARGET_X86_64
810 14ce26e7 bellard
void OPPROTO op_movsqo_RDX_RAX(void)
811 14ce26e7 bellard
{
812 14ce26e7 bellard
    EDX = (int64_t)EAX >> 63;
813 2c0262af bellard
}
814 14ce26e7 bellard
#endif
815 2c0262af bellard
816 2c0262af bellard
/* string ops helpers */
817 2c0262af bellard
818 2c0262af bellard
void OPPROTO op_addl_ESI_T0(void)
819 2c0262af bellard
{
820 14ce26e7 bellard
    ESI = (uint32_t)(ESI + T0);
821 2c0262af bellard
}
822 2c0262af bellard
823 2c0262af bellard
void OPPROTO op_addw_ESI_T0(void)
824 2c0262af bellard
{
825 2c0262af bellard
    ESI = (ESI & ~0xffff) | ((ESI + T0) & 0xffff);
826 2c0262af bellard
}
827 2c0262af bellard
828 2c0262af bellard
void OPPROTO op_addl_EDI_T0(void)
829 2c0262af bellard
{
830 14ce26e7 bellard
    EDI = (uint32_t)(EDI + T0);
831 2c0262af bellard
}
832 2c0262af bellard
833 2c0262af bellard
void OPPROTO op_addw_EDI_T0(void)
834 2c0262af bellard
{
835 2c0262af bellard
    EDI = (EDI & ~0xffff) | ((EDI + T0) & 0xffff);
836 2c0262af bellard
}
837 2c0262af bellard
838 2c0262af bellard
void OPPROTO op_decl_ECX(void)
839 2c0262af bellard
{
840 14ce26e7 bellard
    ECX = (uint32_t)(ECX - 1);
841 2c0262af bellard
}
842 2c0262af bellard
843 2c0262af bellard
void OPPROTO op_decw_ECX(void)
844 2c0262af bellard
{
845 2c0262af bellard
    ECX = (ECX & ~0xffff) | ((ECX - 1) & 0xffff);
846 2c0262af bellard
}
847 2c0262af bellard
848 14ce26e7 bellard
#ifdef TARGET_X86_64
849 14ce26e7 bellard
void OPPROTO op_addq_ESI_T0(void)
850 14ce26e7 bellard
{
851 14ce26e7 bellard
    ESI = (ESI + T0);
852 14ce26e7 bellard
}
853 14ce26e7 bellard
854 14ce26e7 bellard
void OPPROTO op_addq_EDI_T0(void)
855 14ce26e7 bellard
{
856 14ce26e7 bellard
    EDI = (EDI + T0);
857 14ce26e7 bellard
}
858 14ce26e7 bellard
859 14ce26e7 bellard
void OPPROTO op_decq_ECX(void)
860 14ce26e7 bellard
{
861 14ce26e7 bellard
    ECX--;
862 14ce26e7 bellard
}
863 14ce26e7 bellard
#endif
864 14ce26e7 bellard
865 f68dd770 bellard
/* push/pop utils */
866 2c0262af bellard
867 f68dd770 bellard
void op_addl_A0_SS(void)
868 2c0262af bellard
{
869 bc3fc8da bellard
    A0 = (uint32_t)(A0 + env->segs[R_SS].base);
870 2c0262af bellard
}
871 2c0262af bellard
872 f68dd770 bellard
void op_subl_A0_2(void)
873 2c0262af bellard
{
874 14ce26e7 bellard
    A0 = (uint32_t)(A0 - 2);
875 2c0262af bellard
}
876 2c0262af bellard
877 f68dd770 bellard
void op_subl_A0_4(void)
878 2c0262af bellard
{
879 14ce26e7 bellard
    A0 = (uint32_t)(A0 - 4);
880 2c0262af bellard
}
881 2c0262af bellard
882 2c0262af bellard
void op_addl_ESP_4(void)
883 2c0262af bellard
{
884 14ce26e7 bellard
    ESP = (uint32_t)(ESP + 4);
885 2c0262af bellard
}
886 2c0262af bellard
887 2c0262af bellard
void op_addl_ESP_2(void)
888 2c0262af bellard
{
889 14ce26e7 bellard
    ESP = (uint32_t)(ESP + 2);
890 2c0262af bellard
}
891 2c0262af bellard
892 2c0262af bellard
void op_addw_ESP_4(void)
893 2c0262af bellard
{
894 2c0262af bellard
    ESP = (ESP & ~0xffff) | ((ESP + 4) & 0xffff);
895 2c0262af bellard
}
896 2c0262af bellard
897 2c0262af bellard
void op_addw_ESP_2(void)
898 2c0262af bellard
{
899 2c0262af bellard
    ESP = (ESP & ~0xffff) | ((ESP + 2) & 0xffff);
900 2c0262af bellard
}
901 2c0262af bellard
902 2c0262af bellard
void op_addl_ESP_im(void)
903 2c0262af bellard
{
904 14ce26e7 bellard
    ESP = (uint32_t)(ESP + PARAM1);
905 2c0262af bellard
}
906 2c0262af bellard
907 2c0262af bellard
void op_addw_ESP_im(void)
908 2c0262af bellard
{
909 2c0262af bellard
    ESP = (ESP & ~0xffff) | ((ESP + PARAM1) & 0xffff);
910 2c0262af bellard
}
911 2c0262af bellard
912 14ce26e7 bellard
#ifdef TARGET_X86_64
913 8f091a59 bellard
void op_subq_A0_2(void)
914 8f091a59 bellard
{
915 8f091a59 bellard
    A0 -= 2;
916 8f091a59 bellard
}
917 8f091a59 bellard
918 14ce26e7 bellard
void op_subq_A0_8(void)
919 14ce26e7 bellard
{
920 14ce26e7 bellard
    A0 -= 8;
921 14ce26e7 bellard
}
922 14ce26e7 bellard
923 14ce26e7 bellard
void op_addq_ESP_8(void)
924 14ce26e7 bellard
{
925 14ce26e7 bellard
    ESP += 8;
926 14ce26e7 bellard
}
927 14ce26e7 bellard
928 14ce26e7 bellard
void op_addq_ESP_im(void)
929 14ce26e7 bellard
{
930 14ce26e7 bellard
    ESP += PARAM1;
931 14ce26e7 bellard
}
932 14ce26e7 bellard
#endif
933 14ce26e7 bellard
934 2c0262af bellard
void OPPROTO op_rdtsc(void)
935 2c0262af bellard
{
936 2c0262af bellard
    helper_rdtsc();
937 2c0262af bellard
}
938 2c0262af bellard
939 2c0262af bellard
void OPPROTO op_cpuid(void)
940 2c0262af bellard
{
941 2c0262af bellard
    helper_cpuid();
942 2c0262af bellard
}
943 2c0262af bellard
944 61a8c4ec bellard
void OPPROTO op_enter_level(void)
945 61a8c4ec bellard
{
946 61a8c4ec bellard
    helper_enter_level(PARAM1, PARAM2);
947 61a8c4ec bellard
}
948 61a8c4ec bellard
949 8f091a59 bellard
#ifdef TARGET_X86_64
950 8f091a59 bellard
void OPPROTO op_enter64_level(void)
951 8f091a59 bellard
{
952 8f091a59 bellard
    helper_enter64_level(PARAM1, PARAM2);
953 8f091a59 bellard
}
954 8f091a59 bellard
#endif
955 8f091a59 bellard
956 023fe10d bellard
void OPPROTO op_sysenter(void)
957 023fe10d bellard
{
958 023fe10d bellard
    helper_sysenter();
959 023fe10d bellard
}
960 023fe10d bellard
961 023fe10d bellard
void OPPROTO op_sysexit(void)
962 023fe10d bellard
{
963 023fe10d bellard
    helper_sysexit();
964 023fe10d bellard
}
965 023fe10d bellard
966 14ce26e7 bellard
#ifdef TARGET_X86_64
967 14ce26e7 bellard
void OPPROTO op_syscall(void)
968 14ce26e7 bellard
{
969 06c2f506 bellard
    helper_syscall(PARAM1);
970 14ce26e7 bellard
}
971 14ce26e7 bellard
972 14ce26e7 bellard
void OPPROTO op_sysret(void)
973 14ce26e7 bellard
{
974 14ce26e7 bellard
    helper_sysret(PARAM1);
975 14ce26e7 bellard
}
976 14ce26e7 bellard
#endif
977 14ce26e7 bellard
978 2c0262af bellard
void OPPROTO op_rdmsr(void)
979 2c0262af bellard
{
980 2c0262af bellard
    helper_rdmsr();
981 2c0262af bellard
}
982 2c0262af bellard
983 2c0262af bellard
void OPPROTO op_wrmsr(void)
984 2c0262af bellard
{
985 2c0262af bellard
    helper_wrmsr();
986 2c0262af bellard
}
987 2c0262af bellard
988 2c0262af bellard
/* bcd */
989 2c0262af bellard
990 2c0262af bellard
/* XXX: exception */
991 2c0262af bellard
void OPPROTO op_aam(void)
992 2c0262af bellard
{
993 2c0262af bellard
    int base = PARAM1;
994 2c0262af bellard
    int al, ah;
995 2c0262af bellard
    al = EAX & 0xff;
996 2c0262af bellard
    ah = al / base;
997 2c0262af bellard
    al = al % base;
998 2c0262af bellard
    EAX = (EAX & ~0xffff) | al | (ah << 8);
999 2c0262af bellard
    CC_DST = al;
1000 2c0262af bellard
}
1001 2c0262af bellard
1002 2c0262af bellard
void OPPROTO op_aad(void)
1003 2c0262af bellard
{
1004 2c0262af bellard
    int base = PARAM1;
1005 2c0262af bellard
    int al, ah;
1006 2c0262af bellard
    al = EAX & 0xff;
1007 2c0262af bellard
    ah = (EAX >> 8) & 0xff;
1008 2c0262af bellard
    al = ((ah * base) + al) & 0xff;
1009 2c0262af bellard
    EAX = (EAX & ~0xffff) | al;
1010 2c0262af bellard
    CC_DST = al;
1011 2c0262af bellard
}
1012 2c0262af bellard
1013 2c0262af bellard
void OPPROTO op_aaa(void)
1014 2c0262af bellard
{
1015 2c0262af bellard
    int icarry;
1016 2c0262af bellard
    int al, ah, af;
1017 2c0262af bellard
    int eflags;
1018 2c0262af bellard
1019 2c0262af bellard
    eflags = cc_table[CC_OP].compute_all();
1020 2c0262af bellard
    af = eflags & CC_A;
1021 2c0262af bellard
    al = EAX & 0xff;
1022 2c0262af bellard
    ah = (EAX >> 8) & 0xff;
1023 2c0262af bellard
1024 2c0262af bellard
    icarry = (al > 0xf9);
1025 2c0262af bellard
    if (((al & 0x0f) > 9 ) || af) {
1026 2c0262af bellard
        al = (al + 6) & 0x0f;
1027 2c0262af bellard
        ah = (ah + 1 + icarry) & 0xff;
1028 2c0262af bellard
        eflags |= CC_C | CC_A;
1029 2c0262af bellard
    } else {
1030 2c0262af bellard
        eflags &= ~(CC_C | CC_A);
1031 2c0262af bellard
        al &= 0x0f;
1032 2c0262af bellard
    }
1033 2c0262af bellard
    EAX = (EAX & ~0xffff) | al | (ah << 8);
1034 2c0262af bellard
    CC_SRC = eflags;
1035 647c5930 pbrook
    FORCE_RET();
1036 2c0262af bellard
}
1037 2c0262af bellard
1038 2c0262af bellard
void OPPROTO op_aas(void)
1039 2c0262af bellard
{
1040 2c0262af bellard
    int icarry;
1041 2c0262af bellard
    int al, ah, af;
1042 2c0262af bellard
    int eflags;
1043 2c0262af bellard
1044 2c0262af bellard
    eflags = cc_table[CC_OP].compute_all();
1045 2c0262af bellard
    af = eflags & CC_A;
1046 2c0262af bellard
    al = EAX & 0xff;
1047 2c0262af bellard
    ah = (EAX >> 8) & 0xff;
1048 2c0262af bellard
1049 2c0262af bellard
    icarry = (al < 6);
1050 2c0262af bellard
    if (((al & 0x0f) > 9 ) || af) {
1051 2c0262af bellard
        al = (al - 6) & 0x0f;
1052 2c0262af bellard
        ah = (ah - 1 - icarry) & 0xff;
1053 2c0262af bellard
        eflags |= CC_C | CC_A;
1054 2c0262af bellard
    } else {
1055 2c0262af bellard
        eflags &= ~(CC_C | CC_A);
1056 2c0262af bellard
        al &= 0x0f;
1057 2c0262af bellard
    }
1058 2c0262af bellard
    EAX = (EAX & ~0xffff) | al | (ah << 8);
1059 2c0262af bellard
    CC_SRC = eflags;
1060 647c5930 pbrook
    FORCE_RET();
1061 2c0262af bellard
}
1062 2c0262af bellard
1063 2c0262af bellard
void OPPROTO op_daa(void)
1064 2c0262af bellard
{
1065 2c0262af bellard
    int al, af, cf;
1066 2c0262af bellard
    int eflags;
1067 2c0262af bellard
1068 2c0262af bellard
    eflags = cc_table[CC_OP].compute_all();
1069 2c0262af bellard
    cf = eflags & CC_C;
1070 2c0262af bellard
    af = eflags & CC_A;
1071 2c0262af bellard
    al = EAX & 0xff;
1072 2c0262af bellard
1073 2c0262af bellard
    eflags = 0;
1074 2c0262af bellard
    if (((al & 0x0f) > 9 ) || af) {
1075 2c0262af bellard
        al = (al + 6) & 0xff;
1076 2c0262af bellard
        eflags |= CC_A;
1077 2c0262af bellard
    }
1078 2c0262af bellard
    if ((al > 0x9f) || cf) {
1079 2c0262af bellard
        al = (al + 0x60) & 0xff;
1080 2c0262af bellard
        eflags |= CC_C;
1081 2c0262af bellard
    }
1082 2c0262af bellard
    EAX = (EAX & ~0xff) | al;
1083 2c0262af bellard
    /* well, speed is not an issue here, so we compute the flags by hand */
1084 2c0262af bellard
    eflags |= (al == 0) << 6; /* zf */
1085 2c0262af bellard
    eflags |= parity_table[al]; /* pf */
1086 2c0262af bellard
    eflags |= (al & 0x80); /* sf */
1087 2c0262af bellard
    CC_SRC = eflags;
1088 647c5930 pbrook
    FORCE_RET();
1089 2c0262af bellard
}
1090 2c0262af bellard
1091 2c0262af bellard
void OPPROTO op_das(void)
1092 2c0262af bellard
{
1093 2c0262af bellard
    int al, al1, af, cf;
1094 2c0262af bellard
    int eflags;
1095 2c0262af bellard
1096 2c0262af bellard
    eflags = cc_table[CC_OP].compute_all();
1097 2c0262af bellard
    cf = eflags & CC_C;
1098 2c0262af bellard
    af = eflags & CC_A;
1099 2c0262af bellard
    al = EAX & 0xff;
1100 2c0262af bellard
1101 2c0262af bellard
    eflags = 0;
1102 2c0262af bellard
    al1 = al;
1103 2c0262af bellard
    if (((al & 0x0f) > 9 ) || af) {
1104 2c0262af bellard
        eflags |= CC_A;
1105 2c0262af bellard
        if (al < 6 || cf)
1106 2c0262af bellard
            eflags |= CC_C;
1107 2c0262af bellard
        al = (al - 6) & 0xff;
1108 2c0262af bellard
    }
1109 2c0262af bellard
    if ((al1 > 0x99) || cf) {
1110 2c0262af bellard
        al = (al - 0x60) & 0xff;
1111 2c0262af bellard
        eflags |= CC_C;
1112 2c0262af bellard
    }
1113 2c0262af bellard
    EAX = (EAX & ~0xff) | al;
1114 2c0262af bellard
    /* well, speed is not an issue here, so we compute the flags by hand */
1115 2c0262af bellard
    eflags |= (al == 0) << 6; /* zf */
1116 2c0262af bellard
    eflags |= parity_table[al]; /* pf */
1117 2c0262af bellard
    eflags |= (al & 0x80); /* sf */
1118 2c0262af bellard
    CC_SRC = eflags;
1119 647c5930 pbrook
    FORCE_RET();
1120 2c0262af bellard
}
1121 2c0262af bellard
1122 2c0262af bellard
/* segment handling */
1123 2c0262af bellard
1124 2c0262af bellard
/* never use it with R_CS */
1125 2c0262af bellard
void OPPROTO op_movl_seg_T0(void)
1126 2c0262af bellard
{
1127 3415a4dd bellard
    load_seg(PARAM1, T0);
1128 2c0262af bellard
}
1129 2c0262af bellard
1130 2c0262af bellard
/* faster VM86 version */
1131 2c0262af bellard
void OPPROTO op_movl_seg_T0_vm(void)
1132 2c0262af bellard
{
1133 2c0262af bellard
    int selector;
1134 2c0262af bellard
    SegmentCache *sc;
1135 2c0262af bellard
    
1136 2c0262af bellard
    selector = T0 & 0xffff;
1137 2c0262af bellard
    /* env->segs[] access */
1138 2c0262af bellard
    sc = (SegmentCache *)((char *)env + PARAM1);
1139 2c0262af bellard
    sc->selector = selector;
1140 14ce26e7 bellard
    sc->base = (selector << 4);
1141 2c0262af bellard
}
1142 2c0262af bellard
1143 2c0262af bellard
void OPPROTO op_movl_T0_seg(void)
1144 2c0262af bellard
{
1145 2c0262af bellard
    T0 = env->segs[PARAM1].selector;
1146 2c0262af bellard
}
1147 2c0262af bellard
1148 2c0262af bellard
void OPPROTO op_lsl(void)
1149 2c0262af bellard
{
1150 2c0262af bellard
    helper_lsl();
1151 2c0262af bellard
}
1152 2c0262af bellard
1153 2c0262af bellard
void OPPROTO op_lar(void)
1154 2c0262af bellard
{
1155 2c0262af bellard
    helper_lar();
1156 2c0262af bellard
}
1157 2c0262af bellard
1158 3ab493de bellard
void OPPROTO op_verr(void)
1159 3ab493de bellard
{
1160 3ab493de bellard
    helper_verr();
1161 3ab493de bellard
}
1162 3ab493de bellard
1163 3ab493de bellard
void OPPROTO op_verw(void)
1164 3ab493de bellard
{
1165 3ab493de bellard
    helper_verw();
1166 3ab493de bellard
}
1167 3ab493de bellard
1168 3ab493de bellard
void OPPROTO op_arpl(void)
1169 3ab493de bellard
{
1170 3ab493de bellard
    if ((T0 & 3) < (T1 & 3)) {
1171 3ab493de bellard
        /* XXX: emulate bug or 0xff3f0000 oring as in bochs ? */
1172 3ab493de bellard
        T0 = (T0 & ~3) | (T1 & 3);
1173 3ab493de bellard
        T1 = CC_Z;
1174 3ab493de bellard
   } else {
1175 3ab493de bellard
        T1 = 0;
1176 3ab493de bellard
    }
1177 3ab493de bellard
    FORCE_RET();
1178 3ab493de bellard
}
1179 3ab493de bellard
            
1180 3ab493de bellard
void OPPROTO op_arpl_update(void)
1181 3ab493de bellard
{
1182 3ab493de bellard
    int eflags;
1183 3ab493de bellard
    eflags = cc_table[CC_OP].compute_all();
1184 3ab493de bellard
    CC_SRC = (eflags & ~CC_Z) | T1;
1185 3ab493de bellard
}
1186 3ab493de bellard
    
1187 2c0262af bellard
/* T0: segment, T1:eip */
1188 2c0262af bellard
void OPPROTO op_ljmp_protected_T0_T1(void)
1189 2c0262af bellard
{
1190 08cea4ee bellard
    helper_ljmp_protected_T0_T1(PARAM1);
1191 2c0262af bellard
}
1192 2c0262af bellard
1193 2c0262af bellard
void OPPROTO op_lcall_real_T0_T1(void)
1194 2c0262af bellard
{
1195 2c0262af bellard
    helper_lcall_real_T0_T1(PARAM1, PARAM2);
1196 2c0262af bellard
}
1197 2c0262af bellard
1198 2c0262af bellard
void OPPROTO op_lcall_protected_T0_T1(void)
1199 2c0262af bellard
{
1200 2c0262af bellard
    helper_lcall_protected_T0_T1(PARAM1, PARAM2);
1201 2c0262af bellard
}
1202 2c0262af bellard
1203 2c0262af bellard
void OPPROTO op_iret_real(void)
1204 2c0262af bellard
{
1205 2c0262af bellard
    helper_iret_real(PARAM1);
1206 2c0262af bellard
}
1207 2c0262af bellard
1208 2c0262af bellard
void OPPROTO op_iret_protected(void)
1209 2c0262af bellard
{
1210 08cea4ee bellard
    helper_iret_protected(PARAM1, PARAM2);
1211 2c0262af bellard
}
1212 2c0262af bellard
1213 2c0262af bellard
void OPPROTO op_lret_protected(void)
1214 2c0262af bellard
{
1215 2c0262af bellard
    helper_lret_protected(PARAM1, PARAM2);
1216 2c0262af bellard
}
1217 2c0262af bellard
1218 2c0262af bellard
void OPPROTO op_lldt_T0(void)
1219 2c0262af bellard
{
1220 2c0262af bellard
    helper_lldt_T0();
1221 2c0262af bellard
}
1222 2c0262af bellard
1223 2c0262af bellard
void OPPROTO op_ltr_T0(void)
1224 2c0262af bellard
{
1225 2c0262af bellard
    helper_ltr_T0();
1226 2c0262af bellard
}
1227 2c0262af bellard
1228 2c0262af bellard
/* CR registers access */
1229 2c0262af bellard
void OPPROTO op_movl_crN_T0(void)
1230 2c0262af bellard
{
1231 2c0262af bellard
    helper_movl_crN_T0(PARAM1);
1232 2c0262af bellard
}
1233 2c0262af bellard
1234 82e41634 bellard
#if !defined(CONFIG_USER_ONLY) 
1235 39c61f49 bellard
void OPPROTO op_movtl_T0_cr8(void)
1236 39c61f49 bellard
{
1237 39c61f49 bellard
    T0 = cpu_get_apic_tpr(env);
1238 39c61f49 bellard
}
1239 82e41634 bellard
#endif
1240 39c61f49 bellard
1241 2c0262af bellard
/* DR registers access */
1242 2c0262af bellard
void OPPROTO op_movl_drN_T0(void)
1243 2c0262af bellard
{
1244 2c0262af bellard
    helper_movl_drN_T0(PARAM1);
1245 2c0262af bellard
}
1246 2c0262af bellard
1247 2c0262af bellard
void OPPROTO op_lmsw_T0(void)
1248 2c0262af bellard
{
1249 710c15a2 bellard
    /* only 4 lower bits of CR0 are modified. PE cannot be set to zero
1250 710c15a2 bellard
       if already set to one. */
1251 710c15a2 bellard
    T0 = (env->cr[0] & ~0xe) | (T0 & 0xf);
1252 2c0262af bellard
    helper_movl_crN_T0(0);
1253 2c0262af bellard
}
1254 2c0262af bellard
1255 2c0262af bellard
void OPPROTO op_invlpg_A0(void)
1256 2c0262af bellard
{
1257 2c0262af bellard
    helper_invlpg(A0);
1258 2c0262af bellard
}
1259 2c0262af bellard
1260 2c0262af bellard
void OPPROTO op_movl_T0_env(void)
1261 2c0262af bellard
{
1262 2c0262af bellard
    T0 = *(uint32_t *)((char *)env + PARAM1);
1263 2c0262af bellard
}
1264 2c0262af bellard
1265 2c0262af bellard
void OPPROTO op_movl_env_T0(void)
1266 2c0262af bellard
{
1267 2c0262af bellard
    *(uint32_t *)((char *)env + PARAM1) = T0;
1268 2c0262af bellard
}
1269 2c0262af bellard
1270 2c0262af bellard
void OPPROTO op_movl_env_T1(void)
1271 2c0262af bellard
{
1272 2c0262af bellard
    *(uint32_t *)((char *)env + PARAM1) = T1;
1273 2c0262af bellard
}
1274 2c0262af bellard
1275 14ce26e7 bellard
void OPPROTO op_movtl_T0_env(void)
1276 14ce26e7 bellard
{
1277 14ce26e7 bellard
    T0 = *(target_ulong *)((char *)env + PARAM1);
1278 14ce26e7 bellard
}
1279 14ce26e7 bellard
1280 14ce26e7 bellard
void OPPROTO op_movtl_env_T0(void)
1281 14ce26e7 bellard
{
1282 14ce26e7 bellard
    *(target_ulong *)((char *)env + PARAM1) = T0;
1283 14ce26e7 bellard
}
1284 14ce26e7 bellard
1285 14ce26e7 bellard
void OPPROTO op_movtl_T1_env(void)
1286 14ce26e7 bellard
{
1287 14ce26e7 bellard
    T1 = *(target_ulong *)((char *)env + PARAM1);
1288 14ce26e7 bellard
}
1289 14ce26e7 bellard
1290 14ce26e7 bellard
void OPPROTO op_movtl_env_T1(void)
1291 14ce26e7 bellard
{
1292 14ce26e7 bellard
    *(target_ulong *)((char *)env + PARAM1) = T1;
1293 14ce26e7 bellard
}
1294 14ce26e7 bellard
1295 2c0262af bellard
void OPPROTO op_clts(void)
1296 2c0262af bellard
{
1297 2c0262af bellard
    env->cr[0] &= ~CR0_TS_MASK;
1298 7eee2a50 bellard
    env->hflags &= ~HF_TS_MASK;
1299 2c0262af bellard
}
1300 2c0262af bellard
1301 2c0262af bellard
/* flags handling */
1302 2c0262af bellard
1303 14ce26e7 bellard
void OPPROTO op_goto_tb0(void)
1304 2c0262af bellard
{
1305 ae063a68 bellard
    GOTO_TB(op_goto_tb0, PARAM1, 0);
1306 14ce26e7 bellard
}
1307 14ce26e7 bellard
1308 14ce26e7 bellard
void OPPROTO op_goto_tb1(void)
1309 14ce26e7 bellard
{
1310 ae063a68 bellard
    GOTO_TB(op_goto_tb1, PARAM1, 1);
1311 14ce26e7 bellard
}
1312 14ce26e7 bellard
1313 14ce26e7 bellard
void OPPROTO op_jmp_label(void)
1314 14ce26e7 bellard
{
1315 14ce26e7 bellard
    GOTO_LABEL_PARAM(1);
1316 2c0262af bellard
}
1317 2c0262af bellard
1318 14ce26e7 bellard
void OPPROTO op_jnz_T0_label(void)
1319 2c0262af bellard
{
1320 2c0262af bellard
    if (T0)
1321 14ce26e7 bellard
        GOTO_LABEL_PARAM(1);
1322 39c61f49 bellard
    FORCE_RET();
1323 14ce26e7 bellard
}
1324 14ce26e7 bellard
1325 14ce26e7 bellard
void OPPROTO op_jz_T0_label(void)
1326 14ce26e7 bellard
{
1327 14ce26e7 bellard
    if (!T0)
1328 14ce26e7 bellard
        GOTO_LABEL_PARAM(1);
1329 39c61f49 bellard
    FORCE_RET();
1330 2c0262af bellard
}
1331 2c0262af bellard
1332 2c0262af bellard
/* slow set cases (compute x86 flags) */
1333 2c0262af bellard
void OPPROTO op_seto_T0_cc(void)
1334 2c0262af bellard
{
1335 2c0262af bellard
    int eflags;
1336 2c0262af bellard
    eflags = cc_table[CC_OP].compute_all();
1337 2c0262af bellard
    T0 = (eflags >> 11) & 1;
1338 2c0262af bellard
}
1339 2c0262af bellard
1340 2c0262af bellard
void OPPROTO op_setb_T0_cc(void)
1341 2c0262af bellard
{
1342 2c0262af bellard
    T0 = cc_table[CC_OP].compute_c();
1343 2c0262af bellard
}
1344 2c0262af bellard
1345 2c0262af bellard
void OPPROTO op_setz_T0_cc(void)
1346 2c0262af bellard
{
1347 2c0262af bellard
    int eflags;
1348 2c0262af bellard
    eflags = cc_table[CC_OP].compute_all();
1349 2c0262af bellard
    T0 = (eflags >> 6) & 1;
1350 2c0262af bellard
}
1351 2c0262af bellard
1352 2c0262af bellard
void OPPROTO op_setbe_T0_cc(void)
1353 2c0262af bellard
{
1354 2c0262af bellard
    int eflags;
1355 2c0262af bellard
    eflags = cc_table[CC_OP].compute_all();
1356 2c0262af bellard
    T0 = (eflags & (CC_Z | CC_C)) != 0;
1357 2c0262af bellard
}
1358 2c0262af bellard
1359 2c0262af bellard
void OPPROTO op_sets_T0_cc(void)
1360 2c0262af bellard
{
1361 2c0262af bellard
    int eflags;
1362 2c0262af bellard
    eflags = cc_table[CC_OP].compute_all();
1363 2c0262af bellard
    T0 = (eflags >> 7) & 1;
1364 2c0262af bellard
}
1365 2c0262af bellard
1366 2c0262af bellard
void OPPROTO op_setp_T0_cc(void)
1367 2c0262af bellard
{
1368 2c0262af bellard
    int eflags;
1369 2c0262af bellard
    eflags = cc_table[CC_OP].compute_all();
1370 2c0262af bellard
    T0 = (eflags >> 2) & 1;
1371 2c0262af bellard
}
1372 2c0262af bellard
1373 2c0262af bellard
void OPPROTO op_setl_T0_cc(void)
1374 2c0262af bellard
{
1375 2c0262af bellard
    int eflags;
1376 2c0262af bellard
    eflags = cc_table[CC_OP].compute_all();
1377 2c0262af bellard
    T0 = ((eflags ^ (eflags >> 4)) >> 7) & 1;
1378 2c0262af bellard
}
1379 2c0262af bellard
1380 2c0262af bellard
void OPPROTO op_setle_T0_cc(void)
1381 2c0262af bellard
{
1382 2c0262af bellard
    int eflags;
1383 2c0262af bellard
    eflags = cc_table[CC_OP].compute_all();
1384 2c0262af bellard
    T0 = (((eflags ^ (eflags >> 4)) & 0x80) || (eflags & CC_Z)) != 0;
1385 2c0262af bellard
}
1386 2c0262af bellard
1387 2c0262af bellard
void OPPROTO op_xor_T0_1(void)
1388 2c0262af bellard
{
1389 2c0262af bellard
    T0 ^= 1;
1390 2c0262af bellard
}
1391 2c0262af bellard
1392 2c0262af bellard
void OPPROTO op_set_cc_op(void)
1393 2c0262af bellard
{
1394 2c0262af bellard
    CC_OP = PARAM1;
1395 2c0262af bellard
}
1396 2c0262af bellard
1397 0b9dc5e4 bellard
void OPPROTO op_mov_T0_cc(void)
1398 0b9dc5e4 bellard
{
1399 0b9dc5e4 bellard
    T0 = cc_table[CC_OP].compute_all();
1400 0b9dc5e4 bellard
}
1401 0b9dc5e4 bellard
1402 4136f33c bellard
/* XXX: clear VIF/VIP in all ops ? */
1403 2c0262af bellard
1404 2c0262af bellard
void OPPROTO op_movl_eflags_T0(void)
1405 2c0262af bellard
{
1406 4b7aba51 bellard
    load_eflags(T0, (TF_MASK | AC_MASK | ID_MASK | NT_MASK));
1407 2c0262af bellard
}
1408 2c0262af bellard
1409 2c0262af bellard
void OPPROTO op_movw_eflags_T0(void)
1410 2c0262af bellard
{
1411 4b7aba51 bellard
    load_eflags(T0, (TF_MASK | AC_MASK | ID_MASK | NT_MASK) & 0xffff);
1412 4136f33c bellard
}
1413 4136f33c bellard
1414 4136f33c bellard
void OPPROTO op_movl_eflags_T0_io(void)
1415 4136f33c bellard
{
1416 4b7aba51 bellard
    load_eflags(T0, (TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK));
1417 4136f33c bellard
}
1418 4136f33c bellard
1419 4136f33c bellard
void OPPROTO op_movw_eflags_T0_io(void)
1420 4136f33c bellard
{
1421 4b7aba51 bellard
    load_eflags(T0, (TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK) & 0xffff);
1422 2c0262af bellard
}
1423 2c0262af bellard
1424 2c0262af bellard
void OPPROTO op_movl_eflags_T0_cpl0(void)
1425 2c0262af bellard
{
1426 4b7aba51 bellard
    load_eflags(T0, (TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK | IOPL_MASK));
1427 2c0262af bellard
}
1428 2c0262af bellard
1429 2c0262af bellard
void OPPROTO op_movw_eflags_T0_cpl0(void)
1430 2c0262af bellard
{
1431 4b7aba51 bellard
    load_eflags(T0, (TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK | IOPL_MASK) & 0xffff);
1432 2c0262af bellard
}
1433 2c0262af bellard
1434 2c0262af bellard
#if 0
1435 2c0262af bellard
/* vm86plus version */
1436 2c0262af bellard
void OPPROTO op_movw_eflags_T0_vm(void)
1437 2c0262af bellard
{
1438 2c0262af bellard
    int eflags;
1439 2c0262af bellard
    eflags = T0;
1440 2c0262af bellard
    CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
1441 2c0262af bellard
    DF = 1 - (2 * ((eflags >> 10) & 1));
1442 2c0262af bellard
    /* we also update some system flags as in user mode */
1443 2c0262af bellard
    env->eflags = (env->eflags & ~(FL_UPDATE_MASK16 | VIF_MASK)) |
1444 2c0262af bellard
        (eflags & FL_UPDATE_MASK16);
1445 2c0262af bellard
    if (eflags & IF_MASK) {
1446 2c0262af bellard
        env->eflags |= VIF_MASK;
1447 2c0262af bellard
        if (env->eflags & VIP_MASK) {
1448 2c0262af bellard
            EIP = PARAM1;
1449 2c0262af bellard
            raise_exception(EXCP0D_GPF);
1450 2c0262af bellard
        }
1451 2c0262af bellard
    }
1452 2c0262af bellard
    FORCE_RET();
1453 2c0262af bellard
}
1454 2c0262af bellard

1455 2c0262af bellard
void OPPROTO op_movl_eflags_T0_vm(void)
1456 2c0262af bellard
{
1457 2c0262af bellard
    int eflags;
1458 2c0262af bellard
    eflags = T0;
1459 2c0262af bellard
    CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
1460 2c0262af bellard
    DF = 1 - (2 * ((eflags >> 10) & 1));
1461 2c0262af bellard
    /* we also update some system flags as in user mode */
1462 2c0262af bellard
    env->eflags = (env->eflags & ~(FL_UPDATE_MASK32 | VIF_MASK)) |
1463 2c0262af bellard
        (eflags & FL_UPDATE_MASK32);
1464 2c0262af bellard
    if (eflags & IF_MASK) {
1465 2c0262af bellard
        env->eflags |= VIF_MASK;
1466 2c0262af bellard
        if (env->eflags & VIP_MASK) {
1467 2c0262af bellard
            EIP = PARAM1;
1468 2c0262af bellard
            raise_exception(EXCP0D_GPF);
1469 2c0262af bellard
        }
1470 2c0262af bellard
    }
1471 2c0262af bellard
    FORCE_RET();
1472 2c0262af bellard
}
1473 2c0262af bellard
#endif
1474 2c0262af bellard
1475 2c0262af bellard
/* XXX: compute only O flag */
1476 2c0262af bellard
void OPPROTO op_movb_eflags_T0(void)
1477 2c0262af bellard
{
1478 2c0262af bellard
    int of;
1479 2c0262af bellard
    of = cc_table[CC_OP].compute_all() & CC_O;
1480 2c0262af bellard
    CC_SRC = (T0 & (CC_S | CC_Z | CC_A | CC_P | CC_C)) | of;
1481 2c0262af bellard
}
1482 2c0262af bellard
1483 2c0262af bellard
void OPPROTO op_movl_T0_eflags(void)
1484 2c0262af bellard
{
1485 2c0262af bellard
    int eflags;
1486 2c0262af bellard
    eflags = cc_table[CC_OP].compute_all();
1487 2c0262af bellard
    eflags |= (DF & DF_MASK);
1488 2c0262af bellard
    eflags |= env->eflags & ~(VM_MASK | RF_MASK);
1489 2c0262af bellard
    T0 = eflags;
1490 2c0262af bellard
}
1491 2c0262af bellard
1492 2c0262af bellard
/* vm86plus version */
1493 2c0262af bellard
#if 0
1494 2c0262af bellard
void OPPROTO op_movl_T0_eflags_vm(void)
1495 2c0262af bellard
{
1496 2c0262af bellard
    int eflags;
1497 2c0262af bellard
    eflags = cc_table[CC_OP].compute_all();
1498 2c0262af bellard
    eflags |= (DF & DF_MASK);
1499 2c0262af bellard
    eflags |= env->eflags & ~(VM_MASK | RF_MASK | IF_MASK);
1500 2c0262af bellard
    if (env->eflags & VIF_MASK)
1501 2c0262af bellard
        eflags |= IF_MASK;
1502 2c0262af bellard
    T0 = eflags;
1503 2c0262af bellard
}
1504 2c0262af bellard
#endif
1505 2c0262af bellard
1506 2c0262af bellard
void OPPROTO op_cld(void)
1507 2c0262af bellard
{
1508 2c0262af bellard
    DF = 1;
1509 2c0262af bellard
}
1510 2c0262af bellard
1511 2c0262af bellard
void OPPROTO op_std(void)
1512 2c0262af bellard
{
1513 2c0262af bellard
    DF = -1;
1514 2c0262af bellard
}
1515 2c0262af bellard
1516 2c0262af bellard
void OPPROTO op_clc(void)
1517 2c0262af bellard
{
1518 2c0262af bellard
    int eflags;
1519 2c0262af bellard
    eflags = cc_table[CC_OP].compute_all();
1520 2c0262af bellard
    eflags &= ~CC_C;
1521 2c0262af bellard
    CC_SRC = eflags;
1522 2c0262af bellard
}
1523 2c0262af bellard
1524 2c0262af bellard
void OPPROTO op_stc(void)
1525 2c0262af bellard
{
1526 2c0262af bellard
    int eflags;
1527 2c0262af bellard
    eflags = cc_table[CC_OP].compute_all();
1528 2c0262af bellard
    eflags |= CC_C;
1529 2c0262af bellard
    CC_SRC = eflags;
1530 2c0262af bellard
}
1531 2c0262af bellard
1532 2c0262af bellard
void OPPROTO op_cmc(void)
1533 2c0262af bellard
{
1534 2c0262af bellard
    int eflags;
1535 2c0262af bellard
    eflags = cc_table[CC_OP].compute_all();
1536 2c0262af bellard
    eflags ^= CC_C;
1537 2c0262af bellard
    CC_SRC = eflags;
1538 2c0262af bellard
}
1539 2c0262af bellard
1540 2c0262af bellard
void OPPROTO op_salc(void)
1541 2c0262af bellard
{
1542 2c0262af bellard
    int cf;
1543 2c0262af bellard
    cf = cc_table[CC_OP].compute_c();
1544 2c0262af bellard
    EAX = (EAX & ~0xff) | ((-cf) & 0xff);
1545 2c0262af bellard
}
1546 2c0262af bellard
1547 2c0262af bellard
static int compute_all_eflags(void)
1548 2c0262af bellard
{
1549 2c0262af bellard
    return CC_SRC;
1550 2c0262af bellard
}
1551 2c0262af bellard
1552 2c0262af bellard
static int compute_c_eflags(void)
1553 2c0262af bellard
{
1554 2c0262af bellard
    return CC_SRC & CC_C;
1555 2c0262af bellard
}
1556 2c0262af bellard
1557 2c0262af bellard
CCTable cc_table[CC_OP_NB] = {
1558 2c0262af bellard
    [CC_OP_DYNAMIC] = { /* should never happen */ },
1559 2c0262af bellard
1560 2c0262af bellard
    [CC_OP_EFLAGS] = { compute_all_eflags, compute_c_eflags },
1561 2c0262af bellard
1562 d36cd60e bellard
    [CC_OP_MULB] = { compute_all_mulb, compute_c_mull },
1563 d36cd60e bellard
    [CC_OP_MULW] = { compute_all_mulw, compute_c_mull },
1564 d36cd60e bellard
    [CC_OP_MULL] = { compute_all_mull, compute_c_mull },
1565 2c0262af bellard
1566 2c0262af bellard
    [CC_OP_ADDB] = { compute_all_addb, compute_c_addb },
1567 2c0262af bellard
    [CC_OP_ADDW] = { compute_all_addw, compute_c_addw  },
1568 2c0262af bellard
    [CC_OP_ADDL] = { compute_all_addl, compute_c_addl  },
1569 2c0262af bellard
1570 2c0262af bellard
    [CC_OP_ADCB] = { compute_all_adcb, compute_c_adcb },
1571 2c0262af bellard
    [CC_OP_ADCW] = { compute_all_adcw, compute_c_adcw  },
1572 2c0262af bellard
    [CC_OP_ADCL] = { compute_all_adcl, compute_c_adcl  },
1573 2c0262af bellard
1574 2c0262af bellard
    [CC_OP_SUBB] = { compute_all_subb, compute_c_subb  },
1575 2c0262af bellard
    [CC_OP_SUBW] = { compute_all_subw, compute_c_subw  },
1576 2c0262af bellard
    [CC_OP_SUBL] = { compute_all_subl, compute_c_subl  },
1577 2c0262af bellard
    
1578 2c0262af bellard
    [CC_OP_SBBB] = { compute_all_sbbb, compute_c_sbbb  },
1579 2c0262af bellard
    [CC_OP_SBBW] = { compute_all_sbbw, compute_c_sbbw  },
1580 2c0262af bellard
    [CC_OP_SBBL] = { compute_all_sbbl, compute_c_sbbl  },
1581 2c0262af bellard
    
1582 2c0262af bellard
    [CC_OP_LOGICB] = { compute_all_logicb, compute_c_logicb },
1583 2c0262af bellard
    [CC_OP_LOGICW] = { compute_all_logicw, compute_c_logicw },
1584 2c0262af bellard
    [CC_OP_LOGICL] = { compute_all_logicl, compute_c_logicl },
1585 2c0262af bellard
    
1586 2c0262af bellard
    [CC_OP_INCB] = { compute_all_incb, compute_c_incl },
1587 2c0262af bellard
    [CC_OP_INCW] = { compute_all_incw, compute_c_incl },
1588 2c0262af bellard
    [CC_OP_INCL] = { compute_all_incl, compute_c_incl },
1589 2c0262af bellard
    
1590 2c0262af bellard
    [CC_OP_DECB] = { compute_all_decb, compute_c_incl },
1591 2c0262af bellard
    [CC_OP_DECW] = { compute_all_decw, compute_c_incl },
1592 2c0262af bellard
    [CC_OP_DECL] = { compute_all_decl, compute_c_incl },
1593 2c0262af bellard
    
1594 2c0262af bellard
    [CC_OP_SHLB] = { compute_all_shlb, compute_c_shlb },
1595 2c0262af bellard
    [CC_OP_SHLW] = { compute_all_shlw, compute_c_shlw },
1596 2c0262af bellard
    [CC_OP_SHLL] = { compute_all_shll, compute_c_shll },
1597 2c0262af bellard
1598 2c0262af bellard
    [CC_OP_SARB] = { compute_all_sarb, compute_c_sarl },
1599 2c0262af bellard
    [CC_OP_SARW] = { compute_all_sarw, compute_c_sarl },
1600 2c0262af bellard
    [CC_OP_SARL] = { compute_all_sarl, compute_c_sarl },
1601 14ce26e7 bellard
1602 14ce26e7 bellard
#ifdef TARGET_X86_64
1603 14ce26e7 bellard
    [CC_OP_MULQ] = { compute_all_mulq, compute_c_mull },
1604 14ce26e7 bellard
1605 14ce26e7 bellard
    [CC_OP_ADDQ] = { compute_all_addq, compute_c_addq  },
1606 14ce26e7 bellard
1607 14ce26e7 bellard
    [CC_OP_ADCQ] = { compute_all_adcq, compute_c_adcq  },
1608 14ce26e7 bellard
1609 14ce26e7 bellard
    [CC_OP_SUBQ] = { compute_all_subq, compute_c_subq  },
1610 14ce26e7 bellard
    
1611 14ce26e7 bellard
    [CC_OP_SBBQ] = { compute_all_sbbq, compute_c_sbbq  },
1612 14ce26e7 bellard
    
1613 14ce26e7 bellard
    [CC_OP_LOGICQ] = { compute_all_logicq, compute_c_logicq },
1614 14ce26e7 bellard
    
1615 14ce26e7 bellard
    [CC_OP_INCQ] = { compute_all_incq, compute_c_incl },
1616 14ce26e7 bellard
1617 14ce26e7 bellard
    [CC_OP_DECQ] = { compute_all_decq, compute_c_incl },
1618 14ce26e7 bellard
1619 14ce26e7 bellard
    [CC_OP_SHLQ] = { compute_all_shlq, compute_c_shlq },
1620 14ce26e7 bellard
1621 14ce26e7 bellard
    [CC_OP_SARQ] = { compute_all_sarq, compute_c_sarl },
1622 14ce26e7 bellard
#endif
1623 2c0262af bellard
};
1624 2c0262af bellard
1625 2c0262af bellard
/* floating point support. Some of the code for complicated x87
1626 2c0262af bellard
   functions comes from the LGPL'ed x86 emulator found in the Willows
1627 2c0262af bellard
   TWIN windows emulator. */
1628 2c0262af bellard
1629 2c0262af bellard
/* fp load FT0 */
1630 2c0262af bellard
1631 2c0262af bellard
void OPPROTO op_flds_FT0_A0(void)
1632 2c0262af bellard
{
1633 2c0262af bellard
#ifdef USE_FP_CONVERT
1634 14ce26e7 bellard
    FP_CONVERT.i32 = ldl(A0);
1635 2c0262af bellard
    FT0 = FP_CONVERT.f;
1636 2c0262af bellard
#else
1637 14ce26e7 bellard
    FT0 = ldfl(A0);
1638 2c0262af bellard
#endif
1639 2c0262af bellard
}
1640 2c0262af bellard
1641 2c0262af bellard
void OPPROTO op_fldl_FT0_A0(void)
1642 2c0262af bellard
{
1643 2c0262af bellard
#ifdef USE_FP_CONVERT
1644 14ce26e7 bellard
    FP_CONVERT.i64 = ldq(A0);
1645 2c0262af bellard
    FT0 = FP_CONVERT.d;
1646 2c0262af bellard
#else
1647 14ce26e7 bellard
    FT0 = ldfq(A0);
1648 2c0262af bellard
#endif
1649 2c0262af bellard
}
1650 2c0262af bellard
1651 2c0262af bellard
/* helpers are needed to avoid static constant reference. XXX: find a better way */
1652 2c0262af bellard
#ifdef USE_INT_TO_FLOAT_HELPERS
1653 2c0262af bellard
1654 2c0262af bellard
void helper_fild_FT0_A0(void)
1655 2c0262af bellard
{
1656 14ce26e7 bellard
    FT0 = (CPU86_LDouble)ldsw(A0);
1657 2c0262af bellard
}
1658 2c0262af bellard
1659 2c0262af bellard
void helper_fildl_FT0_A0(void)
1660 2c0262af bellard
{
1661 14ce26e7 bellard
    FT0 = (CPU86_LDouble)((int32_t)ldl(A0));
1662 2c0262af bellard
}
1663 2c0262af bellard
1664 2c0262af bellard
void helper_fildll_FT0_A0(void)
1665 2c0262af bellard
{
1666 14ce26e7 bellard
    FT0 = (CPU86_LDouble)((int64_t)ldq(A0));
1667 2c0262af bellard
}
1668 2c0262af bellard
1669 2c0262af bellard
void OPPROTO op_fild_FT0_A0(void)
1670 2c0262af bellard
{
1671 2c0262af bellard
    helper_fild_FT0_A0();
1672 2c0262af bellard
}
1673 2c0262af bellard
1674 2c0262af bellard
void OPPROTO op_fildl_FT0_A0(void)
1675 2c0262af bellard
{
1676 2c0262af bellard
    helper_fildl_FT0_A0();
1677 2c0262af bellard
}
1678 2c0262af bellard
1679 2c0262af bellard
void OPPROTO op_fildll_FT0_A0(void)
1680 2c0262af bellard
{
1681 2c0262af bellard
    helper_fildll_FT0_A0();
1682 2c0262af bellard
}
1683 2c0262af bellard
1684 2c0262af bellard
#else
1685 2c0262af bellard
1686 2c0262af bellard
void OPPROTO op_fild_FT0_A0(void)
1687 2c0262af bellard
{
1688 2c0262af bellard
#ifdef USE_FP_CONVERT
1689 14ce26e7 bellard
    FP_CONVERT.i32 = ldsw(A0);
1690 2c0262af bellard
    FT0 = (CPU86_LDouble)FP_CONVERT.i32;
1691 2c0262af bellard
#else
1692 14ce26e7 bellard
    FT0 = (CPU86_LDouble)ldsw(A0);
1693 2c0262af bellard
#endif
1694 2c0262af bellard
}
1695 2c0262af bellard
1696 2c0262af bellard
void OPPROTO op_fildl_FT0_A0(void)
1697 2c0262af bellard
{
1698 2c0262af bellard
#ifdef USE_FP_CONVERT
1699 14ce26e7 bellard
    FP_CONVERT.i32 = (int32_t) ldl(A0);
1700 2c0262af bellard
    FT0 = (CPU86_LDouble)FP_CONVERT.i32;
1701 2c0262af bellard
#else
1702 14ce26e7 bellard
    FT0 = (CPU86_LDouble)((int32_t)ldl(A0));
1703 2c0262af bellard
#endif
1704 2c0262af bellard
}
1705 2c0262af bellard
1706 2c0262af bellard
void OPPROTO op_fildll_FT0_A0(void)
1707 2c0262af bellard
{
1708 2c0262af bellard
#ifdef USE_FP_CONVERT
1709 14ce26e7 bellard
    FP_CONVERT.i64 = (int64_t) ldq(A0);
1710 2c0262af bellard
    FT0 = (CPU86_LDouble)FP_CONVERT.i64;
1711 2c0262af bellard
#else
1712 14ce26e7 bellard
    FT0 = (CPU86_LDouble)((int64_t)ldq(A0));
1713 2c0262af bellard
#endif
1714 2c0262af bellard
}
1715 2c0262af bellard
#endif
1716 2c0262af bellard
1717 2c0262af bellard
/* fp load ST0 */
1718 2c0262af bellard
1719 2c0262af bellard
void OPPROTO op_flds_ST0_A0(void)
1720 2c0262af bellard
{
1721 2c0262af bellard
    int new_fpstt;
1722 2c0262af bellard
    new_fpstt = (env->fpstt - 1) & 7;
1723 2c0262af bellard
#ifdef USE_FP_CONVERT
1724 14ce26e7 bellard
    FP_CONVERT.i32 = ldl(A0);
1725 664e0f19 bellard
    env->fpregs[new_fpstt].d = FP_CONVERT.f;
1726 2c0262af bellard
#else
1727 664e0f19 bellard
    env->fpregs[new_fpstt].d = ldfl(A0);
1728 2c0262af bellard
#endif
1729 2c0262af bellard
    env->fpstt = new_fpstt;
1730 2c0262af bellard
    env->fptags[new_fpstt] = 0; /* validate stack entry */
1731 2c0262af bellard
}
1732 2c0262af bellard
1733 2c0262af bellard
void OPPROTO op_fldl_ST0_A0(void)
1734 2c0262af bellard
{
1735 2c0262af bellard
    int new_fpstt;
1736 2c0262af bellard
    new_fpstt = (env->fpstt - 1) & 7;
1737 2c0262af bellard
#ifdef USE_FP_CONVERT
1738 14ce26e7 bellard
    FP_CONVERT.i64 = ldq(A0);
1739 664e0f19 bellard
    env->fpregs[new_fpstt].d = FP_CONVERT.d;
1740 2c0262af bellard
#else
1741 664e0f19 bellard
    env->fpregs[new_fpstt].d = ldfq(A0);
1742 2c0262af bellard
#endif
1743 2c0262af bellard
    env->fpstt = new_fpstt;
1744 2c0262af bellard
    env->fptags[new_fpstt] = 0; /* validate stack entry */
1745 2c0262af bellard
}
1746 2c0262af bellard
1747 2c0262af bellard
void OPPROTO op_fldt_ST0_A0(void)
1748 2c0262af bellard
{
1749 2c0262af bellard
    helper_fldt_ST0_A0();
1750 2c0262af bellard
}
1751 2c0262af bellard
1752 2c0262af bellard
/* helpers are needed to avoid static constant reference. XXX: find a better way */
1753 2c0262af bellard
#ifdef USE_INT_TO_FLOAT_HELPERS
1754 2c0262af bellard
1755 2c0262af bellard
void helper_fild_ST0_A0(void)
1756 2c0262af bellard
{
1757 2c0262af bellard
    int new_fpstt;
1758 2c0262af bellard
    new_fpstt = (env->fpstt - 1) & 7;
1759 664e0f19 bellard
    env->fpregs[new_fpstt].d = (CPU86_LDouble)ldsw(A0);
1760 2c0262af bellard
    env->fpstt = new_fpstt;
1761 2c0262af bellard
    env->fptags[new_fpstt] = 0; /* validate stack entry */
1762 2c0262af bellard
}
1763 2c0262af bellard
1764 2c0262af bellard
void helper_fildl_ST0_A0(void)
1765 2c0262af bellard
{
1766 2c0262af bellard
    int new_fpstt;
1767 2c0262af bellard
    new_fpstt = (env->fpstt - 1) & 7;
1768 664e0f19 bellard
    env->fpregs[new_fpstt].d = (CPU86_LDouble)((int32_t)ldl(A0));
1769 2c0262af bellard
    env->fpstt = new_fpstt;
1770 2c0262af bellard
    env->fptags[new_fpstt] = 0; /* validate stack entry */
1771 2c0262af bellard
}
1772 2c0262af bellard
1773 2c0262af bellard
void helper_fildll_ST0_A0(void)
1774 2c0262af bellard
{
1775 2c0262af bellard
    int new_fpstt;
1776 2c0262af bellard
    new_fpstt = (env->fpstt - 1) & 7;
1777 664e0f19 bellard
    env->fpregs[new_fpstt].d = (CPU86_LDouble)((int64_t)ldq(A0));
1778 2c0262af bellard
    env->fpstt = new_fpstt;
1779 2c0262af bellard
    env->fptags[new_fpstt] = 0; /* validate stack entry */
1780 2c0262af bellard
}
1781 2c0262af bellard
1782 2c0262af bellard
void OPPROTO op_fild_ST0_A0(void)
1783 2c0262af bellard
{
1784 2c0262af bellard
    helper_fild_ST0_A0();
1785 2c0262af bellard
}
1786 2c0262af bellard
1787 2c0262af bellard
void OPPROTO op_fildl_ST0_A0(void)
1788 2c0262af bellard
{
1789 2c0262af bellard
    helper_fildl_ST0_A0();
1790 2c0262af bellard
}
1791 2c0262af bellard
1792 2c0262af bellard
void OPPROTO op_fildll_ST0_A0(void)
1793 2c0262af bellard
{
1794 2c0262af bellard
    helper_fildll_ST0_A0();
1795 2c0262af bellard
}
1796 2c0262af bellard
1797 2c0262af bellard
#else
1798 2c0262af bellard
1799 2c0262af bellard
void OPPROTO op_fild_ST0_A0(void)
1800 2c0262af bellard
{
1801 2c0262af bellard
    int new_fpstt;
1802 2c0262af bellard
    new_fpstt = (env->fpstt - 1) & 7;
1803 2c0262af bellard
#ifdef USE_FP_CONVERT
1804 14ce26e7 bellard
    FP_CONVERT.i32 = ldsw(A0);
1805 664e0f19 bellard
    env->fpregs[new_fpstt].d = (CPU86_LDouble)FP_CONVERT.i32;
1806 2c0262af bellard
#else
1807 664e0f19 bellard
    env->fpregs[new_fpstt].d = (CPU86_LDouble)ldsw(A0);
1808 2c0262af bellard
#endif
1809 2c0262af bellard
    env->fpstt = new_fpstt;
1810 2c0262af bellard
    env->fptags[new_fpstt] = 0; /* validate stack entry */
1811 2c0262af bellard
}
1812 2c0262af bellard
1813 2c0262af bellard
void OPPROTO op_fildl_ST0_A0(void)
1814 2c0262af bellard
{
1815 2c0262af bellard
    int new_fpstt;
1816 2c0262af bellard
    new_fpstt = (env->fpstt - 1) & 7;
1817 2c0262af bellard
#ifdef USE_FP_CONVERT
1818 14ce26e7 bellard
    FP_CONVERT.i32 = (int32_t) ldl(A0);
1819 664e0f19 bellard
    env->fpregs[new_fpstt].d = (CPU86_LDouble)FP_CONVERT.i32;
1820 2c0262af bellard
#else
1821 664e0f19 bellard
    env->fpregs[new_fpstt].d = (CPU86_LDouble)((int32_t)ldl(A0));
1822 2c0262af bellard
#endif
1823 2c0262af bellard
    env->fpstt = new_fpstt;
1824 2c0262af bellard
    env->fptags[new_fpstt] = 0; /* validate stack entry */
1825 2c0262af bellard
}
1826 2c0262af bellard
1827 2c0262af bellard
void OPPROTO op_fildll_ST0_A0(void)
1828 2c0262af bellard
{
1829 2c0262af bellard
    int new_fpstt;
1830 2c0262af bellard
    new_fpstt = (env->fpstt - 1) & 7;
1831 2c0262af bellard
#ifdef USE_FP_CONVERT
1832 14ce26e7 bellard
    FP_CONVERT.i64 = (int64_t) ldq(A0);
1833 664e0f19 bellard
    env->fpregs[new_fpstt].d = (CPU86_LDouble)FP_CONVERT.i64;
1834 2c0262af bellard
#else
1835 664e0f19 bellard
    env->fpregs[new_fpstt].d = (CPU86_LDouble)((int64_t)ldq(A0));
1836 2c0262af bellard
#endif
1837 2c0262af bellard
    env->fpstt = new_fpstt;
1838 2c0262af bellard
    env->fptags[new_fpstt] = 0; /* validate stack entry */
1839 2c0262af bellard
}
1840 2c0262af bellard
1841 2c0262af bellard
#endif
1842 2c0262af bellard
1843 2c0262af bellard
/* fp store */
1844 2c0262af bellard
1845 2c0262af bellard
void OPPROTO op_fsts_ST0_A0(void)
1846 2c0262af bellard
{
1847 2c0262af bellard
#ifdef USE_FP_CONVERT
1848 2c0262af bellard
    FP_CONVERT.f = (float)ST0;
1849 14ce26e7 bellard
    stfl(A0, FP_CONVERT.f);
1850 2c0262af bellard
#else
1851 14ce26e7 bellard
    stfl(A0, (float)ST0);
1852 2c0262af bellard
#endif
1853 6eea2b1b bellard
    FORCE_RET();
1854 2c0262af bellard
}
1855 2c0262af bellard
1856 2c0262af bellard
void OPPROTO op_fstl_ST0_A0(void)
1857 2c0262af bellard
{
1858 14ce26e7 bellard
    stfq(A0, (double)ST0);
1859 6eea2b1b bellard
    FORCE_RET();
1860 2c0262af bellard
}
1861 2c0262af bellard
1862 2c0262af bellard
void OPPROTO op_fstt_ST0_A0(void)
1863 2c0262af bellard
{
1864 2c0262af bellard
    helper_fstt_ST0_A0();
1865 2c0262af bellard
}
1866 2c0262af bellard
1867 2c0262af bellard
void OPPROTO op_fist_ST0_A0(void)
1868 2c0262af bellard
{
1869 2c0262af bellard
#if defined(__sparc__) && !defined(__sparc_v9__)
1870 2c0262af bellard
    register CPU86_LDouble d asm("o0");
1871 2c0262af bellard
#else
1872 2c0262af bellard
    CPU86_LDouble d;
1873 2c0262af bellard
#endif
1874 2c0262af bellard
    int val;
1875 2c0262af bellard
1876 2c0262af bellard
    d = ST0;
1877 7a0e1f41 bellard
    val = floatx_to_int32(d, &env->fp_status);
1878 2c0262af bellard
    if (val != (int16_t)val)
1879 2c0262af bellard
        val = -32768;
1880 14ce26e7 bellard
    stw(A0, val);
1881 6eea2b1b bellard
    FORCE_RET();
1882 2c0262af bellard
}
1883 2c0262af bellard
1884 2c0262af bellard
void OPPROTO op_fistl_ST0_A0(void)
1885 2c0262af bellard
{
1886 2c0262af bellard
#if defined(__sparc__) && !defined(__sparc_v9__)
1887 2c0262af bellard
    register CPU86_LDouble d asm("o0");
1888 2c0262af bellard
#else
1889 2c0262af bellard
    CPU86_LDouble d;
1890 2c0262af bellard
#endif
1891 2c0262af bellard
    int val;
1892 2c0262af bellard
1893 2c0262af bellard
    d = ST0;
1894 7a0e1f41 bellard
    val = floatx_to_int32(d, &env->fp_status);
1895 14ce26e7 bellard
    stl(A0, val);
1896 6eea2b1b bellard
    FORCE_RET();
1897 2c0262af bellard
}
1898 2c0262af bellard
1899 2c0262af bellard
void OPPROTO op_fistll_ST0_A0(void)
1900 2c0262af bellard
{
1901 2c0262af bellard
#if defined(__sparc__) && !defined(__sparc_v9__)
1902 2c0262af bellard
    register CPU86_LDouble d asm("o0");
1903 2c0262af bellard
#else
1904 2c0262af bellard
    CPU86_LDouble d;
1905 2c0262af bellard
#endif
1906 2c0262af bellard
    int64_t val;
1907 2c0262af bellard
1908 2c0262af bellard
    d = ST0;
1909 7a0e1f41 bellard
    val = floatx_to_int64(d, &env->fp_status);
1910 14ce26e7 bellard
    stq(A0, val);
1911 6eea2b1b bellard
    FORCE_RET();
1912 2c0262af bellard
}
1913 2c0262af bellard
1914 465e9838 bellard
void OPPROTO op_fistt_ST0_A0(void)
1915 465e9838 bellard
{
1916 465e9838 bellard
#if defined(__sparc__) && !defined(__sparc_v9__)
1917 465e9838 bellard
    register CPU86_LDouble d asm("o0");
1918 465e9838 bellard
#else
1919 465e9838 bellard
    CPU86_LDouble d;
1920 465e9838 bellard
#endif
1921 465e9838 bellard
    int val;
1922 465e9838 bellard
1923 465e9838 bellard
    d = ST0;
1924 465e9838 bellard
    val = floatx_to_int32_round_to_zero(d, &env->fp_status);
1925 465e9838 bellard
    if (val != (int16_t)val)
1926 465e9838 bellard
        val = -32768;
1927 465e9838 bellard
    stw(A0, val);
1928 465e9838 bellard
    FORCE_RET();
1929 465e9838 bellard
}
1930 465e9838 bellard
1931 465e9838 bellard
void OPPROTO op_fisttl_ST0_A0(void)
1932 465e9838 bellard
{
1933 465e9838 bellard
#if defined(__sparc__) && !defined(__sparc_v9__)
1934 465e9838 bellard
    register CPU86_LDouble d asm("o0");
1935 465e9838 bellard
#else
1936 465e9838 bellard
    CPU86_LDouble d;
1937 465e9838 bellard
#endif
1938 465e9838 bellard
    int val;
1939 465e9838 bellard
1940 465e9838 bellard
    d = ST0;
1941 465e9838 bellard
    val = floatx_to_int32_round_to_zero(d, &env->fp_status);
1942 465e9838 bellard
    stl(A0, val);
1943 465e9838 bellard
    FORCE_RET();
1944 465e9838 bellard
}
1945 465e9838 bellard
1946 465e9838 bellard
void OPPROTO op_fisttll_ST0_A0(void)
1947 465e9838 bellard
{
1948 465e9838 bellard
#if defined(__sparc__) && !defined(__sparc_v9__)
1949 465e9838 bellard
    register CPU86_LDouble d asm("o0");
1950 465e9838 bellard
#else
1951 465e9838 bellard
    CPU86_LDouble d;
1952 465e9838 bellard
#endif
1953 465e9838 bellard
    int64_t val;
1954 465e9838 bellard
1955 465e9838 bellard
    d = ST0;
1956 465e9838 bellard
    val = floatx_to_int64_round_to_zero(d, &env->fp_status);
1957 465e9838 bellard
    stq(A0, val);
1958 465e9838 bellard
    FORCE_RET();
1959 465e9838 bellard
}
1960 465e9838 bellard
1961 2c0262af bellard
void OPPROTO op_fbld_ST0_A0(void)
1962 2c0262af bellard
{
1963 2c0262af bellard
    helper_fbld_ST0_A0();
1964 2c0262af bellard
}
1965 2c0262af bellard
1966 2c0262af bellard
void OPPROTO op_fbst_ST0_A0(void)
1967 2c0262af bellard
{
1968 2c0262af bellard
    helper_fbst_ST0_A0();
1969 2c0262af bellard
}
1970 2c0262af bellard
1971 2c0262af bellard
/* FPU move */
1972 2c0262af bellard
1973 2c0262af bellard
void OPPROTO op_fpush(void)
1974 2c0262af bellard
{
1975 2c0262af bellard
    fpush();
1976 2c0262af bellard
}
1977 2c0262af bellard
1978 2c0262af bellard
void OPPROTO op_fpop(void)
1979 2c0262af bellard
{
1980 2c0262af bellard
    fpop();
1981 2c0262af bellard
}
1982 2c0262af bellard
1983 2c0262af bellard
void OPPROTO op_fdecstp(void)
1984 2c0262af bellard
{
1985 2c0262af bellard
    env->fpstt = (env->fpstt - 1) & 7;
1986 2c0262af bellard
    env->fpus &= (~0x4700);
1987 2c0262af bellard
}
1988 2c0262af bellard
1989 2c0262af bellard
void OPPROTO op_fincstp(void)
1990 2c0262af bellard
{
1991 2c0262af bellard
    env->fpstt = (env->fpstt + 1) & 7;
1992 2c0262af bellard
    env->fpus &= (~0x4700);
1993 2c0262af bellard
}
1994 2c0262af bellard
1995 5fef40fb bellard
void OPPROTO op_ffree_STN(void)
1996 5fef40fb bellard
{
1997 5fef40fb bellard
    env->fptags[(env->fpstt + PARAM1) & 7] = 1;
1998 5fef40fb bellard
}
1999 5fef40fb bellard
2000 2c0262af bellard
void OPPROTO op_fmov_ST0_FT0(void)
2001 2c0262af bellard
{
2002 2c0262af bellard
    ST0 = FT0;
2003 2c0262af bellard
}
2004 2c0262af bellard
2005 2c0262af bellard
void OPPROTO op_fmov_FT0_STN(void)
2006 2c0262af bellard
{
2007 2c0262af bellard
    FT0 = ST(PARAM1);
2008 2c0262af bellard
}
2009 2c0262af bellard
2010 2c0262af bellard
void OPPROTO op_fmov_ST0_STN(void)
2011 2c0262af bellard
{
2012 2c0262af bellard
    ST0 = ST(PARAM1);
2013 2c0262af bellard
}
2014 2c0262af bellard
2015 2c0262af bellard
void OPPROTO op_fmov_STN_ST0(void)
2016 2c0262af bellard
{
2017 2c0262af bellard
    ST(PARAM1) = ST0;
2018 2c0262af bellard
}
2019 2c0262af bellard
2020 2c0262af bellard
void OPPROTO op_fxchg_ST0_STN(void)
2021 2c0262af bellard
{
2022 2c0262af bellard
    CPU86_LDouble tmp;
2023 2c0262af bellard
    tmp = ST(PARAM1);
2024 2c0262af bellard
    ST(PARAM1) = ST0;
2025 2c0262af bellard
    ST0 = tmp;
2026 2c0262af bellard
}
2027 2c0262af bellard
2028 2c0262af bellard
/* FPU operations */
2029 2c0262af bellard
2030 43fb823b bellard
const int fcom_ccval[4] = {0x0100, 0x4000, 0x0000, 0x4500};
2031 43fb823b bellard
2032 2c0262af bellard
void OPPROTO op_fcom_ST0_FT0(void)
2033 2c0262af bellard
{
2034 43fb823b bellard
    int ret;
2035 43fb823b bellard
2036 43fb823b bellard
    ret = floatx_compare(ST0, FT0, &env->fp_status);
2037 43fb823b bellard
    env->fpus = (env->fpus & ~0x4500) | fcom_ccval[ret + 1];
2038 2c0262af bellard
    FORCE_RET();
2039 2c0262af bellard
}
2040 2c0262af bellard
2041 2c0262af bellard
void OPPROTO op_fucom_ST0_FT0(void)
2042 2c0262af bellard
{
2043 43fb823b bellard
    int ret;
2044 43fb823b bellard
2045 43fb823b bellard
    ret = floatx_compare_quiet(ST0, FT0, &env->fp_status);
2046 43fb823b bellard
    env->fpus = (env->fpus & ~0x4500) | fcom_ccval[ret+ 1];
2047 2c0262af bellard
    FORCE_RET();
2048 2c0262af bellard
}
2049 2c0262af bellard
2050 43fb823b bellard
const int fcomi_ccval[4] = {CC_C, CC_Z, 0, CC_Z | CC_P | CC_C};
2051 43fb823b bellard
2052 2c0262af bellard
void OPPROTO op_fcomi_ST0_FT0(void)
2053 2c0262af bellard
{
2054 43fb823b bellard
    int eflags;
2055 43fb823b bellard
    int ret;
2056 43fb823b bellard
2057 43fb823b bellard
    ret = floatx_compare(ST0, FT0, &env->fp_status);
2058 2c0262af bellard
    eflags = cc_table[CC_OP].compute_all();
2059 43fb823b bellard
    eflags = (eflags & ~(CC_Z | CC_P | CC_C)) | fcomi_ccval[ret + 1];
2060 2c0262af bellard
    CC_SRC = eflags;
2061 2c0262af bellard
    FORCE_RET();
2062 2c0262af bellard
}
2063 2c0262af bellard
2064 2c0262af bellard
void OPPROTO op_fucomi_ST0_FT0(void)
2065 2c0262af bellard
{
2066 43fb823b bellard
    int eflags;
2067 43fb823b bellard
    int ret;
2068 43fb823b bellard
2069 43fb823b bellard
    ret = floatx_compare_quiet(ST0, FT0, &env->fp_status);
2070 2c0262af bellard
    eflags = cc_table[CC_OP].compute_all();
2071 43fb823b bellard
    eflags = (eflags & ~(CC_Z | CC_P | CC_C)) | fcomi_ccval[ret + 1];
2072 2c0262af bellard
    CC_SRC = eflags;
2073 2c0262af bellard
    FORCE_RET();
2074 2c0262af bellard
}
2075 2c0262af bellard
2076 80043406 bellard
void OPPROTO op_fcmov_ST0_STN_T0(void)
2077 80043406 bellard
{
2078 80043406 bellard
    if (T0) {
2079 80043406 bellard
        ST0 = ST(PARAM1);
2080 80043406 bellard
    }
2081 80043406 bellard
    FORCE_RET();
2082 80043406 bellard
}
2083 80043406 bellard
2084 2c0262af bellard
void OPPROTO op_fadd_ST0_FT0(void)
2085 2c0262af bellard
{
2086 2c0262af bellard
    ST0 += FT0;
2087 2c0262af bellard
}
2088 2c0262af bellard
2089 2c0262af bellard
void OPPROTO op_fmul_ST0_FT0(void)
2090 2c0262af bellard
{
2091 2c0262af bellard
    ST0 *= FT0;
2092 2c0262af bellard
}
2093 2c0262af bellard
2094 2c0262af bellard
void OPPROTO op_fsub_ST0_FT0(void)
2095 2c0262af bellard
{
2096 2c0262af bellard
    ST0 -= FT0;
2097 2c0262af bellard
}
2098 2c0262af bellard
2099 2c0262af bellard
void OPPROTO op_fsubr_ST0_FT0(void)
2100 2c0262af bellard
{
2101 2c0262af bellard
    ST0 = FT0 - ST0;
2102 2c0262af bellard
}
2103 2c0262af bellard
2104 2c0262af bellard
void OPPROTO op_fdiv_ST0_FT0(void)
2105 2c0262af bellard
{
2106 2ee73ac3 bellard
    ST0 = helper_fdiv(ST0, FT0);
2107 2c0262af bellard
}
2108 2c0262af bellard
2109 2c0262af bellard
void OPPROTO op_fdivr_ST0_FT0(void)
2110 2c0262af bellard
{
2111 2ee73ac3 bellard
    ST0 = helper_fdiv(FT0, ST0);
2112 2c0262af bellard
}
2113 2c0262af bellard
2114 2c0262af bellard
/* fp operations between STN and ST0 */
2115 2c0262af bellard
2116 2c0262af bellard
void OPPROTO op_fadd_STN_ST0(void)
2117 2c0262af bellard
{
2118 2c0262af bellard
    ST(PARAM1) += ST0;
2119 2c0262af bellard
}
2120 2c0262af bellard
2121 2c0262af bellard
void OPPROTO op_fmul_STN_ST0(void)
2122 2c0262af bellard
{
2123 2c0262af bellard
    ST(PARAM1) *= ST0;
2124 2c0262af bellard
}
2125 2c0262af bellard
2126 2c0262af bellard
void OPPROTO op_fsub_STN_ST0(void)
2127 2c0262af bellard
{
2128 2c0262af bellard
    ST(PARAM1) -= ST0;
2129 2c0262af bellard
}
2130 2c0262af bellard
2131 2c0262af bellard
void OPPROTO op_fsubr_STN_ST0(void)
2132 2c0262af bellard
{
2133 2c0262af bellard
    CPU86_LDouble *p;
2134 2c0262af bellard
    p = &ST(PARAM1);
2135 2c0262af bellard
    *p = ST0 - *p;
2136 2c0262af bellard
}
2137 2c0262af bellard
2138 2c0262af bellard
void OPPROTO op_fdiv_STN_ST0(void)
2139 2c0262af bellard
{
2140 2ee73ac3 bellard
    CPU86_LDouble *p;
2141 2ee73ac3 bellard
    p = &ST(PARAM1);
2142 2ee73ac3 bellard
    *p = helper_fdiv(*p, ST0);
2143 2c0262af bellard
}
2144 2c0262af bellard
2145 2c0262af bellard
void OPPROTO op_fdivr_STN_ST0(void)
2146 2c0262af bellard
{
2147 2c0262af bellard
    CPU86_LDouble *p;
2148 2c0262af bellard
    p = &ST(PARAM1);
2149 2ee73ac3 bellard
    *p = helper_fdiv(ST0, *p);
2150 2c0262af bellard
}
2151 2c0262af bellard
2152 2c0262af bellard
/* misc FPU operations */
2153 2c0262af bellard
void OPPROTO op_fchs_ST0(void)
2154 2c0262af bellard
{
2155 7a0e1f41 bellard
    ST0 = floatx_chs(ST0);
2156 2c0262af bellard
}
2157 2c0262af bellard
2158 2c0262af bellard
void OPPROTO op_fabs_ST0(void)
2159 2c0262af bellard
{
2160 7a0e1f41 bellard
    ST0 = floatx_abs(ST0);
2161 2c0262af bellard
}
2162 2c0262af bellard
2163 2c0262af bellard
void OPPROTO op_fxam_ST0(void)
2164 2c0262af bellard
{
2165 2c0262af bellard
    helper_fxam_ST0();
2166 2c0262af bellard
}
2167 2c0262af bellard
2168 2c0262af bellard
void OPPROTO op_fld1_ST0(void)
2169 2c0262af bellard
{
2170 2c0262af bellard
    ST0 = f15rk[1];
2171 2c0262af bellard
}
2172 2c0262af bellard
2173 2c0262af bellard
void OPPROTO op_fldl2t_ST0(void)
2174 2c0262af bellard
{
2175 2c0262af bellard
    ST0 = f15rk[6];
2176 2c0262af bellard
}
2177 2c0262af bellard
2178 2c0262af bellard
void OPPROTO op_fldl2e_ST0(void)
2179 2c0262af bellard
{
2180 2c0262af bellard
    ST0 = f15rk[5];
2181 2c0262af bellard
}
2182 2c0262af bellard
2183 2c0262af bellard
void OPPROTO op_fldpi_ST0(void)
2184 2c0262af bellard
{
2185 2c0262af bellard
    ST0 = f15rk[2];
2186 2c0262af bellard
}
2187 2c0262af bellard
2188 2c0262af bellard
void OPPROTO op_fldlg2_ST0(void)
2189 2c0262af bellard
{
2190 2c0262af bellard
    ST0 = f15rk[3];
2191 2c0262af bellard
}
2192 2c0262af bellard
2193 2c0262af bellard
void OPPROTO op_fldln2_ST0(void)
2194 2c0262af bellard
{
2195 2c0262af bellard
    ST0 = f15rk[4];
2196 2c0262af bellard
}
2197 2c0262af bellard
2198 2c0262af bellard
void OPPROTO op_fldz_ST0(void)
2199 2c0262af bellard
{
2200 2c0262af bellard
    ST0 = f15rk[0];
2201 2c0262af bellard
}
2202 2c0262af bellard
2203 2c0262af bellard
void OPPROTO op_fldz_FT0(void)
2204 2c0262af bellard
{
2205 6a8c397d bellard
    FT0 = f15rk[0];
2206 2c0262af bellard
}
2207 2c0262af bellard
2208 2c0262af bellard
/* associated heplers to reduce generated code length and to simplify
2209 2c0262af bellard
   relocation (FP constants are usually stored in .rodata section) */
2210 2c0262af bellard
2211 2c0262af bellard
void OPPROTO op_f2xm1(void)
2212 2c0262af bellard
{
2213 2c0262af bellard
    helper_f2xm1();
2214 2c0262af bellard
}
2215 2c0262af bellard
2216 2c0262af bellard
void OPPROTO op_fyl2x(void)
2217 2c0262af bellard
{
2218 2c0262af bellard
    helper_fyl2x();
2219 2c0262af bellard
}
2220 2c0262af bellard
2221 2c0262af bellard
void OPPROTO op_fptan(void)
2222 2c0262af bellard
{
2223 2c0262af bellard
    helper_fptan();
2224 2c0262af bellard
}
2225 2c0262af bellard
2226 2c0262af bellard
void OPPROTO op_fpatan(void)
2227 2c0262af bellard
{
2228 2c0262af bellard
    helper_fpatan();
2229 2c0262af bellard
}
2230 2c0262af bellard
2231 2c0262af bellard
void OPPROTO op_fxtract(void)
2232 2c0262af bellard
{
2233 2c0262af bellard
    helper_fxtract();
2234 2c0262af bellard
}
2235 2c0262af bellard
2236 2c0262af bellard
void OPPROTO op_fprem1(void)
2237 2c0262af bellard
{
2238 2c0262af bellard
    helper_fprem1();
2239 2c0262af bellard
}
2240 2c0262af bellard
2241 2c0262af bellard
2242 2c0262af bellard
void OPPROTO op_fprem(void)
2243 2c0262af bellard
{
2244 2c0262af bellard
    helper_fprem();
2245 2c0262af bellard
}
2246 2c0262af bellard
2247 2c0262af bellard
void OPPROTO op_fyl2xp1(void)
2248 2c0262af bellard
{
2249 2c0262af bellard
    helper_fyl2xp1();
2250 2c0262af bellard
}
2251 2c0262af bellard
2252 2c0262af bellard
void OPPROTO op_fsqrt(void)
2253 2c0262af bellard
{
2254 2c0262af bellard
    helper_fsqrt();
2255 2c0262af bellard
}
2256 2c0262af bellard
2257 2c0262af bellard
void OPPROTO op_fsincos(void)
2258 2c0262af bellard
{
2259 2c0262af bellard
    helper_fsincos();
2260 2c0262af bellard
}
2261 2c0262af bellard
2262 2c0262af bellard
void OPPROTO op_frndint(void)
2263 2c0262af bellard
{
2264 2c0262af bellard
    helper_frndint();
2265 2c0262af bellard
}
2266 2c0262af bellard
2267 2c0262af bellard
void OPPROTO op_fscale(void)
2268 2c0262af bellard
{
2269 2c0262af bellard
    helper_fscale();
2270 2c0262af bellard
}
2271 2c0262af bellard
2272 2c0262af bellard
void OPPROTO op_fsin(void)
2273 2c0262af bellard
{
2274 2c0262af bellard
    helper_fsin();
2275 2c0262af bellard
}
2276 2c0262af bellard
2277 2c0262af bellard
void OPPROTO op_fcos(void)
2278 2c0262af bellard
{
2279 2c0262af bellard
    helper_fcos();
2280 2c0262af bellard
}
2281 2c0262af bellard
2282 2c0262af bellard
void OPPROTO op_fnstsw_A0(void)
2283 2c0262af bellard
{
2284 2c0262af bellard
    int fpus;
2285 2c0262af bellard
    fpus = (env->fpus & ~0x3800) | (env->fpstt & 0x7) << 11;
2286 14ce26e7 bellard
    stw(A0, fpus);
2287 6eea2b1b bellard
    FORCE_RET();
2288 2c0262af bellard
}
2289 2c0262af bellard
2290 2c0262af bellard
void OPPROTO op_fnstsw_EAX(void)
2291 2c0262af bellard
{
2292 2c0262af bellard
    int fpus;
2293 2c0262af bellard
    fpus = (env->fpus & ~0x3800) | (env->fpstt & 0x7) << 11;
2294 14ce26e7 bellard
    EAX = (EAX & ~0xffff) | fpus;
2295 2c0262af bellard
}
2296 2c0262af bellard
2297 2c0262af bellard
void OPPROTO op_fnstcw_A0(void)
2298 2c0262af bellard
{
2299 14ce26e7 bellard
    stw(A0, env->fpuc);
2300 6eea2b1b bellard
    FORCE_RET();
2301 2c0262af bellard
}
2302 2c0262af bellard
2303 2c0262af bellard
void OPPROTO op_fldcw_A0(void)
2304 2c0262af bellard
{
2305 14ce26e7 bellard
    env->fpuc = lduw(A0);
2306 7a0e1f41 bellard
    update_fp_status();
2307 2c0262af bellard
}
2308 2c0262af bellard
2309 2c0262af bellard
void OPPROTO op_fclex(void)
2310 2c0262af bellard
{
2311 2c0262af bellard
    env->fpus &= 0x7f00;
2312 2c0262af bellard
}
2313 2c0262af bellard
2314 2ee73ac3 bellard
void OPPROTO op_fwait(void)
2315 2ee73ac3 bellard
{
2316 2ee73ac3 bellard
    if (env->fpus & FPUS_SE)
2317 2ee73ac3 bellard
        fpu_raise_exception();
2318 2ee73ac3 bellard
    FORCE_RET();
2319 2ee73ac3 bellard
}
2320 2ee73ac3 bellard
2321 2c0262af bellard
void OPPROTO op_fninit(void)
2322 2c0262af bellard
{
2323 2c0262af bellard
    env->fpus = 0;
2324 2c0262af bellard
    env->fpstt = 0;
2325 2c0262af bellard
    env->fpuc = 0x37f;
2326 2c0262af bellard
    env->fptags[0] = 1;
2327 2c0262af bellard
    env->fptags[1] = 1;
2328 2c0262af bellard
    env->fptags[2] = 1;
2329 2c0262af bellard
    env->fptags[3] = 1;
2330 2c0262af bellard
    env->fptags[4] = 1;
2331 2c0262af bellard
    env->fptags[5] = 1;
2332 2c0262af bellard
    env->fptags[6] = 1;
2333 2c0262af bellard
    env->fptags[7] = 1;
2334 2c0262af bellard
}
2335 2c0262af bellard
2336 2c0262af bellard
void OPPROTO op_fnstenv_A0(void)
2337 2c0262af bellard
{
2338 14ce26e7 bellard
    helper_fstenv(A0, PARAM1);
2339 2c0262af bellard
}
2340 2c0262af bellard
2341 2c0262af bellard
void OPPROTO op_fldenv_A0(void)
2342 2c0262af bellard
{
2343 14ce26e7 bellard
    helper_fldenv(A0, PARAM1);
2344 2c0262af bellard
}
2345 2c0262af bellard
2346 2c0262af bellard
void OPPROTO op_fnsave_A0(void)
2347 2c0262af bellard
{
2348 14ce26e7 bellard
    helper_fsave(A0, PARAM1);
2349 2c0262af bellard
}
2350 2c0262af bellard
2351 2c0262af bellard
void OPPROTO op_frstor_A0(void)
2352 2c0262af bellard
{
2353 14ce26e7 bellard
    helper_frstor(A0, PARAM1);
2354 2c0262af bellard
}
2355 2c0262af bellard
2356 2c0262af bellard
/* threading support */
2357 2c0262af bellard
void OPPROTO op_lock(void)
2358 2c0262af bellard
{
2359 2c0262af bellard
    cpu_lock();
2360 2c0262af bellard
}
2361 2c0262af bellard
2362 2c0262af bellard
void OPPROTO op_unlock(void)
2363 2c0262af bellard
{
2364 2c0262af bellard
    cpu_unlock();
2365 2c0262af bellard
}
2366 2c0262af bellard
2367 14ce26e7 bellard
/* SSE support */
2368 14ce26e7 bellard
static inline void memcpy16(void *d, void *s)
2369 14ce26e7 bellard
{
2370 14ce26e7 bellard
    ((uint32_t *)d)[0] = ((uint32_t *)s)[0];
2371 14ce26e7 bellard
    ((uint32_t *)d)[1] = ((uint32_t *)s)[1];
2372 14ce26e7 bellard
    ((uint32_t *)d)[2] = ((uint32_t *)s)[2];
2373 14ce26e7 bellard
    ((uint32_t *)d)[3] = ((uint32_t *)s)[3];
2374 14ce26e7 bellard
}
2375 14ce26e7 bellard
2376 14ce26e7 bellard
void OPPROTO op_movo(void)
2377 14ce26e7 bellard
{
2378 14ce26e7 bellard
    /* XXX: badly generated code */
2379 14ce26e7 bellard
    XMMReg *d, *s;
2380 14ce26e7 bellard
    d = (XMMReg *)((char *)env + PARAM1);
2381 14ce26e7 bellard
    s = (XMMReg *)((char *)env + PARAM2);
2382 14ce26e7 bellard
    memcpy16(d, s);
2383 14ce26e7 bellard
}
2384 14ce26e7 bellard
2385 664e0f19 bellard
void OPPROTO op_movq(void)
2386 664e0f19 bellard
{
2387 664e0f19 bellard
    uint64_t *d, *s;
2388 664e0f19 bellard
    d = (uint64_t *)((char *)env + PARAM1);
2389 664e0f19 bellard
    s = (uint64_t *)((char *)env + PARAM2);
2390 664e0f19 bellard
    *d = *s;
2391 664e0f19 bellard
}
2392 664e0f19 bellard
2393 664e0f19 bellard
void OPPROTO op_movl(void)
2394 664e0f19 bellard
{
2395 664e0f19 bellard
    uint32_t *d, *s;
2396 664e0f19 bellard
    d = (uint32_t *)((char *)env + PARAM1);
2397 664e0f19 bellard
    s = (uint32_t *)((char *)env + PARAM2);
2398 664e0f19 bellard
    *d = *s;
2399 664e0f19 bellard
}
2400 664e0f19 bellard
2401 664e0f19 bellard
void OPPROTO op_movq_env_0(void)
2402 664e0f19 bellard
{
2403 664e0f19 bellard
    uint64_t *d;
2404 664e0f19 bellard
    d = (uint64_t *)((char *)env + PARAM1);
2405 664e0f19 bellard
    *d = 0;
2406 664e0f19 bellard
}
2407 664e0f19 bellard
2408 14ce26e7 bellard
void OPPROTO op_fxsave_A0(void)
2409 14ce26e7 bellard
{
2410 14ce26e7 bellard
    helper_fxsave(A0, PARAM1);
2411 14ce26e7 bellard
}
2412 14ce26e7 bellard
2413 14ce26e7 bellard
void OPPROTO op_fxrstor_A0(void)
2414 14ce26e7 bellard
{
2415 14ce26e7 bellard
    helper_fxrstor(A0, PARAM1);
2416 14ce26e7 bellard
}
2417 664e0f19 bellard
2418 664e0f19 bellard
/* XXX: optimize by storing fptt and fptags in the static cpu state */
2419 664e0f19 bellard
void OPPROTO op_enter_mmx(void)
2420 664e0f19 bellard
{
2421 664e0f19 bellard
    env->fpstt = 0;
2422 664e0f19 bellard
    *(uint32_t *)(env->fptags) = 0;
2423 664e0f19 bellard
    *(uint32_t *)(env->fptags + 4) = 0;
2424 664e0f19 bellard
}
2425 664e0f19 bellard
2426 664e0f19 bellard
void OPPROTO op_emms(void)
2427 664e0f19 bellard
{
2428 664e0f19 bellard
    /* set to empty state */
2429 664e0f19 bellard
    *(uint32_t *)(env->fptags) = 0x01010101;
2430 664e0f19 bellard
    *(uint32_t *)(env->fptags + 4) = 0x01010101;
2431 664e0f19 bellard
}
2432 664e0f19 bellard
2433 664e0f19 bellard
#define SHIFT 0
2434 664e0f19 bellard
#include "ops_sse.h"
2435 664e0f19 bellard
2436 664e0f19 bellard
#define SHIFT 1
2437 664e0f19 bellard
#include "ops_sse.h"