Statistics
| Branch: | Revision:

root / hw / mips_timer.c @ 75973fa1

History | View | Annotate | Download (2.8 kB)

1
#include "hw.h"
2
#include "mips.h"
3
#include "qemu-timer.h"
4

    
5
#define TIMER_FREQ        100 * 1000 * 1000
6

    
7
/* XXX: do not use a global */
8
uint32_t cpu_mips_get_random (CPUState *env)
9
{
10
    static uint32_t seed = 0;
11
    uint32_t idx;
12
    seed = seed * 314159 + 1;
13
    idx = (seed >> 16) % (env->tlb->nb_tlb - env->CP0_Wired) + env->CP0_Wired;
14
    return idx;
15
}
16

    
17
/* MIPS R4K timer */
18
uint32_t cpu_mips_get_count (CPUState *env)
19
{
20
    if (env->CP0_Cause & (1 << CP0Ca_DC))
21
        return env->CP0_Count;
22
    else
23
        return env->CP0_Count +
24
            (uint32_t)muldiv64(qemu_get_clock(vm_clock),
25
                               TIMER_FREQ, ticks_per_sec);
26
}
27

    
28
static void cpu_mips_timer_update(CPUState *env)
29
{
30
    uint64_t now, next;
31
    uint32_t wait;
32

    
33
    now = qemu_get_clock(vm_clock);
34
    wait = env->CP0_Compare - env->CP0_Count -
35
            (uint32_t)muldiv64(now, TIMER_FREQ, ticks_per_sec);
36
    next = now + muldiv64(wait, ticks_per_sec, TIMER_FREQ);
37
    qemu_mod_timer(env->timer, next);
38
}
39

    
40
void cpu_mips_store_count (CPUState *env, uint32_t count)
41
{
42
    if (env->CP0_Cause & (1 << CP0Ca_DC))
43
        env->CP0_Count = count;
44
    else {
45
        /* Store new count register */
46
        env->CP0_Count =
47
            count - (uint32_t)muldiv64(qemu_get_clock(vm_clock),
48
                                       TIMER_FREQ, ticks_per_sec);
49
        /* Update timer timer */
50
        cpu_mips_timer_update(env);
51
    }
52
}
53

    
54
void cpu_mips_store_compare (CPUState *env, uint32_t value)
55
{
56
    env->CP0_Compare = value;
57
    if (!(env->CP0_Cause & (1 << CP0Ca_DC)))
58
        cpu_mips_timer_update(env);
59
    if (env->insn_flags & ISA_MIPS32R2)
60
        env->CP0_Cause &= ~(1 << CP0Ca_TI);
61
    qemu_irq_lower(env->irq[(env->CP0_IntCtl >> CP0IntCtl_IPTI) & 0x7]);
62
}
63

    
64
void cpu_mips_start_count(CPUState *env)
65
{
66
    cpu_mips_store_count(env, env->CP0_Count);
67
}
68

    
69
void cpu_mips_stop_count(CPUState *env)
70
{
71
    /* Store the current value */
72
    env->CP0_Count += (uint32_t)muldiv64(qemu_get_clock(vm_clock),
73
                                         TIMER_FREQ, ticks_per_sec);
74
}
75

    
76
static void mips_timer_cb (void *opaque)
77
{
78
    CPUState *env;
79

    
80
    env = opaque;
81
#if 0
82
    if (logfile) {
83
        fprintf(logfile, "%s\n", __func__);
84
    }
85
#endif
86

    
87
    if (env->CP0_Cause & (1 << CP0Ca_DC))
88
        return;
89

    
90
    /* ??? This callback should occur when the counter is exactly equal to
91
       the comparator value.  Offset the count by one to avoid immediately
92
       retriggering the callback before any virtual time has passed.  */
93
    env->CP0_Count++;
94
    cpu_mips_timer_update(env);
95
    env->CP0_Count--;
96
    if (env->insn_flags & ISA_MIPS32R2)
97
        env->CP0_Cause |= 1 << CP0Ca_TI;
98
    qemu_irq_raise(env->irq[(env->CP0_IntCtl >> CP0IntCtl_IPTI) & 0x7]);
99
}
100

    
101
void cpu_mips_clock_init (CPUState *env)
102
{
103
    env->timer = qemu_new_timer(vm_clock, &mips_timer_cb, env);
104
    env->CP0_Compare = 0;
105
    cpu_mips_store_count(env, 1);
106
}