Statistics
| Branch: | Revision:

root / target-ppc / helper.c @ 7863667f

History | View | Annotate | Download (94.4 kB)

1 79aceca5 bellard
/*
2 3fc6c082 bellard
 *  PowerPC emulation helpers for qemu.
3 5fafdf24 ths
 *
4 76a66253 j_mayer
 *  Copyright (c) 2003-2007 Jocelyn Mayer
5 79aceca5 bellard
 *
6 79aceca5 bellard
 * This library is free software; you can redistribute it and/or
7 79aceca5 bellard
 * modify it under the terms of the GNU Lesser General Public
8 79aceca5 bellard
 * License as published by the Free Software Foundation; either
9 79aceca5 bellard
 * version 2 of the License, or (at your option) any later version.
10 79aceca5 bellard
 *
11 79aceca5 bellard
 * This library is distributed in the hope that it will be useful,
12 79aceca5 bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 79aceca5 bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 79aceca5 bellard
 * Lesser General Public License for more details.
15 79aceca5 bellard
 *
16 79aceca5 bellard
 * You should have received a copy of the GNU Lesser General Public
17 79aceca5 bellard
 * License along with this library; if not, write to the Free Software
18 79aceca5 bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 79aceca5 bellard
 */
20 fdabc366 bellard
#include <stdarg.h>
21 fdabc366 bellard
#include <stdlib.h>
22 fdabc366 bellard
#include <stdio.h>
23 fdabc366 bellard
#include <string.h>
24 fdabc366 bellard
#include <inttypes.h>
25 fdabc366 bellard
#include <signal.h>
26 fdabc366 bellard
#include <assert.h>
27 fdabc366 bellard
28 fdabc366 bellard
#include "cpu.h"
29 fdabc366 bellard
#include "exec-all.h"
30 0411a972 j_mayer
#include "helper_regs.h"
31 9a64fbe4 bellard
32 9a64fbe4 bellard
//#define DEBUG_MMU
33 9a64fbe4 bellard
//#define DEBUG_BATS
34 76a66253 j_mayer
//#define DEBUG_SOFTWARE_TLB
35 0411a972 j_mayer
//#define DUMP_PAGE_TABLES
36 9a64fbe4 bellard
//#define DEBUG_EXCEPTIONS
37 fdabc366 bellard
//#define FLUSH_ALL_TLBS
38 9a64fbe4 bellard
39 9a64fbe4 bellard
/*****************************************************************************/
40 3fc6c082 bellard
/* PowerPC MMU emulation */
41 a541f297 bellard
42 d9bce9d9 j_mayer
#if defined(CONFIG_USER_ONLY)
43 e96efcfc j_mayer
int cpu_ppc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
44 6ebbf390 j_mayer
                              int mmu_idx, int is_softmmu)
45 24741ef3 bellard
{
46 24741ef3 bellard
    int exception, error_code;
47 d9bce9d9 j_mayer
48 24741ef3 bellard
    if (rw == 2) {
49 e1833e1f j_mayer
        exception = POWERPC_EXCP_ISI;
50 8f793433 j_mayer
        error_code = 0x40000000;
51 24741ef3 bellard
    } else {
52 e1833e1f j_mayer
        exception = POWERPC_EXCP_DSI;
53 8f793433 j_mayer
        error_code = 0x40000000;
54 24741ef3 bellard
        if (rw)
55 24741ef3 bellard
            error_code |= 0x02000000;
56 24741ef3 bellard
        env->spr[SPR_DAR] = address;
57 24741ef3 bellard
        env->spr[SPR_DSISR] = error_code;
58 24741ef3 bellard
    }
59 24741ef3 bellard
    env->exception_index = exception;
60 24741ef3 bellard
    env->error_code = error_code;
61 76a66253 j_mayer
62 24741ef3 bellard
    return 1;
63 24741ef3 bellard
}
64 76a66253 j_mayer
65 9b3c35e0 j_mayer
target_phys_addr_t cpu_get_phys_page_debug (CPUState *env, target_ulong addr)
66 24741ef3 bellard
{
67 24741ef3 bellard
    return addr;
68 24741ef3 bellard
}
69 36081602 j_mayer
70 24741ef3 bellard
#else
71 76a66253 j_mayer
/* Common routines used by software and hardware TLBs emulation */
72 b068d6a7 j_mayer
static always_inline int pte_is_valid (target_ulong pte0)
73 76a66253 j_mayer
{
74 76a66253 j_mayer
    return pte0 & 0x80000000 ? 1 : 0;
75 76a66253 j_mayer
}
76 76a66253 j_mayer
77 b068d6a7 j_mayer
static always_inline void pte_invalidate (target_ulong *pte0)
78 76a66253 j_mayer
{
79 76a66253 j_mayer
    *pte0 &= ~0x80000000;
80 76a66253 j_mayer
}
81 76a66253 j_mayer
82 caa4039c j_mayer
#if defined(TARGET_PPC64)
83 b068d6a7 j_mayer
static always_inline int pte64_is_valid (target_ulong pte0)
84 caa4039c j_mayer
{
85 caa4039c j_mayer
    return pte0 & 0x0000000000000001ULL ? 1 : 0;
86 caa4039c j_mayer
}
87 caa4039c j_mayer
88 b068d6a7 j_mayer
static always_inline void pte64_invalidate (target_ulong *pte0)
89 caa4039c j_mayer
{
90 caa4039c j_mayer
    *pte0 &= ~0x0000000000000001ULL;
91 caa4039c j_mayer
}
92 caa4039c j_mayer
#endif
93 caa4039c j_mayer
94 76a66253 j_mayer
#define PTE_PTEM_MASK 0x7FFFFFBF
95 76a66253 j_mayer
#define PTE_CHECK_MASK (TARGET_PAGE_MASK | 0x7B)
96 caa4039c j_mayer
#if defined(TARGET_PPC64)
97 caa4039c j_mayer
#define PTE64_PTEM_MASK 0xFFFFFFFFFFFFFF80ULL
98 caa4039c j_mayer
#define PTE64_CHECK_MASK (TARGET_PAGE_MASK | 0x7F)
99 caa4039c j_mayer
#endif
100 76a66253 j_mayer
101 b227a8e9 j_mayer
static always_inline int pp_check (int key, int pp, int nx)
102 b227a8e9 j_mayer
{
103 b227a8e9 j_mayer
    int access;
104 b227a8e9 j_mayer
105 b227a8e9 j_mayer
    /* Compute access rights */
106 b227a8e9 j_mayer
    /* When pp is 3/7, the result is undefined. Set it to noaccess */
107 b227a8e9 j_mayer
    access = 0;
108 b227a8e9 j_mayer
    if (key == 0) {
109 b227a8e9 j_mayer
        switch (pp) {
110 b227a8e9 j_mayer
        case 0x0:
111 b227a8e9 j_mayer
        case 0x1:
112 b227a8e9 j_mayer
        case 0x2:
113 b227a8e9 j_mayer
            access |= PAGE_WRITE;
114 b227a8e9 j_mayer
            /* No break here */
115 b227a8e9 j_mayer
        case 0x3:
116 b227a8e9 j_mayer
        case 0x6:
117 b227a8e9 j_mayer
            access |= PAGE_READ;
118 b227a8e9 j_mayer
            break;
119 b227a8e9 j_mayer
        }
120 b227a8e9 j_mayer
    } else {
121 b227a8e9 j_mayer
        switch (pp) {
122 b227a8e9 j_mayer
        case 0x0:
123 b227a8e9 j_mayer
        case 0x6:
124 b227a8e9 j_mayer
            access = 0;
125 b227a8e9 j_mayer
            break;
126 b227a8e9 j_mayer
        case 0x1:
127 b227a8e9 j_mayer
        case 0x3:
128 b227a8e9 j_mayer
            access = PAGE_READ;
129 b227a8e9 j_mayer
            break;
130 b227a8e9 j_mayer
        case 0x2:
131 b227a8e9 j_mayer
            access = PAGE_READ | PAGE_WRITE;
132 b227a8e9 j_mayer
            break;
133 b227a8e9 j_mayer
        }
134 b227a8e9 j_mayer
    }
135 b227a8e9 j_mayer
    if (nx == 0)
136 b227a8e9 j_mayer
        access |= PAGE_EXEC;
137 b227a8e9 j_mayer
138 b227a8e9 j_mayer
    return access;
139 b227a8e9 j_mayer
}
140 b227a8e9 j_mayer
141 b227a8e9 j_mayer
static always_inline int check_prot (int prot, int rw, int access_type)
142 b227a8e9 j_mayer
{
143 b227a8e9 j_mayer
    int ret;
144 b227a8e9 j_mayer
145 b227a8e9 j_mayer
    if (access_type == ACCESS_CODE) {
146 b227a8e9 j_mayer
        if (prot & PAGE_EXEC)
147 b227a8e9 j_mayer
            ret = 0;
148 b227a8e9 j_mayer
        else
149 b227a8e9 j_mayer
            ret = -2;
150 b227a8e9 j_mayer
    } else if (rw) {
151 b227a8e9 j_mayer
        if (prot & PAGE_WRITE)
152 b227a8e9 j_mayer
            ret = 0;
153 b227a8e9 j_mayer
        else
154 b227a8e9 j_mayer
            ret = -2;
155 b227a8e9 j_mayer
    } else {
156 b227a8e9 j_mayer
        if (prot & PAGE_READ)
157 b227a8e9 j_mayer
            ret = 0;
158 b227a8e9 j_mayer
        else
159 b227a8e9 j_mayer
            ret = -2;
160 b227a8e9 j_mayer
    }
161 b227a8e9 j_mayer
162 b227a8e9 j_mayer
    return ret;
163 b227a8e9 j_mayer
}
164 b227a8e9 j_mayer
165 b068d6a7 j_mayer
static always_inline int _pte_check (mmu_ctx_t *ctx, int is_64b,
166 b068d6a7 j_mayer
                                     target_ulong pte0, target_ulong pte1,
167 b227a8e9 j_mayer
                                     int h, int rw, int type)
168 76a66253 j_mayer
{
169 caa4039c j_mayer
    target_ulong ptem, mmask;
170 b227a8e9 j_mayer
    int access, ret, pteh, ptev, pp;
171 76a66253 j_mayer
172 76a66253 j_mayer
    access = 0;
173 76a66253 j_mayer
    ret = -1;
174 76a66253 j_mayer
    /* Check validity and table match */
175 caa4039c j_mayer
#if defined(TARGET_PPC64)
176 caa4039c j_mayer
    if (is_64b) {
177 caa4039c j_mayer
        ptev = pte64_is_valid(pte0);
178 caa4039c j_mayer
        pteh = (pte0 >> 1) & 1;
179 caa4039c j_mayer
    } else
180 caa4039c j_mayer
#endif
181 caa4039c j_mayer
    {
182 caa4039c j_mayer
        ptev = pte_is_valid(pte0);
183 caa4039c j_mayer
        pteh = (pte0 >> 6) & 1;
184 caa4039c j_mayer
    }
185 caa4039c j_mayer
    if (ptev && h == pteh) {
186 76a66253 j_mayer
        /* Check vsid & api */
187 caa4039c j_mayer
#if defined(TARGET_PPC64)
188 caa4039c j_mayer
        if (is_64b) {
189 caa4039c j_mayer
            ptem = pte0 & PTE64_PTEM_MASK;
190 caa4039c j_mayer
            mmask = PTE64_CHECK_MASK;
191 b227a8e9 j_mayer
            pp = (pte1 & 0x00000003) | ((pte1 >> 61) & 0x00000004);
192 b227a8e9 j_mayer
            ctx->nx |= (pte1 >> 2) & 1; /* No execute bit */
193 b227a8e9 j_mayer
            ctx->nx |= (pte1 >> 3) & 1; /* Guarded bit    */
194 caa4039c j_mayer
        } else
195 caa4039c j_mayer
#endif
196 caa4039c j_mayer
        {
197 caa4039c j_mayer
            ptem = pte0 & PTE_PTEM_MASK;
198 caa4039c j_mayer
            mmask = PTE_CHECK_MASK;
199 b227a8e9 j_mayer
            pp = pte1 & 0x00000003;
200 caa4039c j_mayer
        }
201 caa4039c j_mayer
        if (ptem == ctx->ptem) {
202 6f2d8978 j_mayer
            if (ctx->raddr != (target_phys_addr_t)-1ULL) {
203 76a66253 j_mayer
                /* all matches should have equal RPN, WIMG & PP */
204 caa4039c j_mayer
                if ((ctx->raddr & mmask) != (pte1 & mmask)) {
205 caa4039c j_mayer
                    if (loglevel != 0)
206 76a66253 j_mayer
                        fprintf(logfile, "Bad RPN/WIMG/PP\n");
207 76a66253 j_mayer
                    return -3;
208 76a66253 j_mayer
                }
209 76a66253 j_mayer
            }
210 76a66253 j_mayer
            /* Compute access rights */
211 b227a8e9 j_mayer
            access = pp_check(ctx->key, pp, ctx->nx);
212 76a66253 j_mayer
            /* Keep the matching PTE informations */
213 76a66253 j_mayer
            ctx->raddr = pte1;
214 76a66253 j_mayer
            ctx->prot = access;
215 b227a8e9 j_mayer
            ret = check_prot(ctx->prot, rw, type);
216 b227a8e9 j_mayer
            if (ret == 0) {
217 76a66253 j_mayer
                /* Access granted */
218 76a66253 j_mayer
#if defined (DEBUG_MMU)
219 4a057712 j_mayer
                if (loglevel != 0)
220 76a66253 j_mayer
                    fprintf(logfile, "PTE access granted !\n");
221 76a66253 j_mayer
#endif
222 76a66253 j_mayer
            } else {
223 76a66253 j_mayer
                /* Access right violation */
224 76a66253 j_mayer
#if defined (DEBUG_MMU)
225 4a057712 j_mayer
                if (loglevel != 0)
226 76a66253 j_mayer
                    fprintf(logfile, "PTE access rejected\n");
227 76a66253 j_mayer
#endif
228 76a66253 j_mayer
            }
229 76a66253 j_mayer
        }
230 76a66253 j_mayer
    }
231 76a66253 j_mayer
232 76a66253 j_mayer
    return ret;
233 76a66253 j_mayer
}
234 76a66253 j_mayer
235 a11b8151 j_mayer
static always_inline int pte32_check (mmu_ctx_t *ctx,
236 a11b8151 j_mayer
                                      target_ulong pte0, target_ulong pte1,
237 a11b8151 j_mayer
                                      int h, int rw, int type)
238 caa4039c j_mayer
{
239 b227a8e9 j_mayer
    return _pte_check(ctx, 0, pte0, pte1, h, rw, type);
240 caa4039c j_mayer
}
241 caa4039c j_mayer
242 caa4039c j_mayer
#if defined(TARGET_PPC64)
243 a11b8151 j_mayer
static always_inline int pte64_check (mmu_ctx_t *ctx,
244 a11b8151 j_mayer
                                      target_ulong pte0, target_ulong pte1,
245 a11b8151 j_mayer
                                      int h, int rw, int type)
246 caa4039c j_mayer
{
247 b227a8e9 j_mayer
    return _pte_check(ctx, 1, pte0, pte1, h, rw, type);
248 caa4039c j_mayer
}
249 caa4039c j_mayer
#endif
250 caa4039c j_mayer
251 a11b8151 j_mayer
static always_inline int pte_update_flags (mmu_ctx_t *ctx, target_ulong *pte1p,
252 a11b8151 j_mayer
                                           int ret, int rw)
253 76a66253 j_mayer
{
254 76a66253 j_mayer
    int store = 0;
255 76a66253 j_mayer
256 76a66253 j_mayer
    /* Update page flags */
257 76a66253 j_mayer
    if (!(*pte1p & 0x00000100)) {
258 76a66253 j_mayer
        /* Update accessed flag */
259 76a66253 j_mayer
        *pte1p |= 0x00000100;
260 76a66253 j_mayer
        store = 1;
261 76a66253 j_mayer
    }
262 76a66253 j_mayer
    if (!(*pte1p & 0x00000080)) {
263 76a66253 j_mayer
        if (rw == 1 && ret == 0) {
264 76a66253 j_mayer
            /* Update changed flag */
265 76a66253 j_mayer
            *pte1p |= 0x00000080;
266 76a66253 j_mayer
            store = 1;
267 76a66253 j_mayer
        } else {
268 76a66253 j_mayer
            /* Force page fault for first write access */
269 76a66253 j_mayer
            ctx->prot &= ~PAGE_WRITE;
270 76a66253 j_mayer
        }
271 76a66253 j_mayer
    }
272 76a66253 j_mayer
273 76a66253 j_mayer
    return store;
274 76a66253 j_mayer
}
275 76a66253 j_mayer
276 76a66253 j_mayer
/* Software driven TLB helpers */
277 a11b8151 j_mayer
static always_inline int ppc6xx_tlb_getnum (CPUState *env, target_ulong eaddr,
278 a11b8151 j_mayer
                                            int way, int is_code)
279 76a66253 j_mayer
{
280 76a66253 j_mayer
    int nr;
281 76a66253 j_mayer
282 76a66253 j_mayer
    /* Select TLB num in a way from address */
283 76a66253 j_mayer
    nr = (eaddr >> TARGET_PAGE_BITS) & (env->tlb_per_way - 1);
284 76a66253 j_mayer
    /* Select TLB way */
285 76a66253 j_mayer
    nr += env->tlb_per_way * way;
286 76a66253 j_mayer
    /* 6xx have separate TLBs for instructions and data */
287 76a66253 j_mayer
    if (is_code && env->id_tlbs == 1)
288 76a66253 j_mayer
        nr += env->nb_tlb;
289 76a66253 j_mayer
290 76a66253 j_mayer
    return nr;
291 76a66253 j_mayer
}
292 76a66253 j_mayer
293 a11b8151 j_mayer
static always_inline void ppc6xx_tlb_invalidate_all (CPUState *env)
294 76a66253 j_mayer
{
295 1d0a48fb j_mayer
    ppc6xx_tlb_t *tlb;
296 76a66253 j_mayer
    int nr, max;
297 76a66253 j_mayer
298 76a66253 j_mayer
#if defined (DEBUG_SOFTWARE_TLB) && 0
299 76a66253 j_mayer
    if (loglevel != 0) {
300 76a66253 j_mayer
        fprintf(logfile, "Invalidate all TLBs\n");
301 76a66253 j_mayer
    }
302 76a66253 j_mayer
#endif
303 76a66253 j_mayer
    /* Invalidate all defined software TLB */
304 76a66253 j_mayer
    max = env->nb_tlb;
305 76a66253 j_mayer
    if (env->id_tlbs == 1)
306 76a66253 j_mayer
        max *= 2;
307 76a66253 j_mayer
    for (nr = 0; nr < max; nr++) {
308 1d0a48fb j_mayer
        tlb = &env->tlb[nr].tlb6;
309 76a66253 j_mayer
        pte_invalidate(&tlb->pte0);
310 76a66253 j_mayer
    }
311 76a66253 j_mayer
    tlb_flush(env, 1);
312 76a66253 j_mayer
}
313 76a66253 j_mayer
314 b068d6a7 j_mayer
static always_inline void __ppc6xx_tlb_invalidate_virt (CPUState *env,
315 b068d6a7 j_mayer
                                                        target_ulong eaddr,
316 b068d6a7 j_mayer
                                                        int is_code,
317 b068d6a7 j_mayer
                                                        int match_epn)
318 76a66253 j_mayer
{
319 4a057712 j_mayer
#if !defined(FLUSH_ALL_TLBS)
320 1d0a48fb j_mayer
    ppc6xx_tlb_t *tlb;
321 76a66253 j_mayer
    int way, nr;
322 76a66253 j_mayer
323 76a66253 j_mayer
    /* Invalidate ITLB + DTLB, all ways */
324 76a66253 j_mayer
    for (way = 0; way < env->nb_ways; way++) {
325 76a66253 j_mayer
        nr = ppc6xx_tlb_getnum(env, eaddr, way, is_code);
326 1d0a48fb j_mayer
        tlb = &env->tlb[nr].tlb6;
327 76a66253 j_mayer
        if (pte_is_valid(tlb->pte0) && (match_epn == 0 || eaddr == tlb->EPN)) {
328 76a66253 j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
329 76a66253 j_mayer
            if (loglevel != 0) {
330 1b9eb036 j_mayer
                fprintf(logfile, "TLB invalidate %d/%d " ADDRX "\n",
331 76a66253 j_mayer
                        nr, env->nb_tlb, eaddr);
332 76a66253 j_mayer
            }
333 76a66253 j_mayer
#endif
334 76a66253 j_mayer
            pte_invalidate(&tlb->pte0);
335 76a66253 j_mayer
            tlb_flush_page(env, tlb->EPN);
336 76a66253 j_mayer
        }
337 76a66253 j_mayer
    }
338 76a66253 j_mayer
#else
339 76a66253 j_mayer
    /* XXX: PowerPC specification say this is valid as well */
340 76a66253 j_mayer
    ppc6xx_tlb_invalidate_all(env);
341 76a66253 j_mayer
#endif
342 76a66253 j_mayer
}
343 76a66253 j_mayer
344 a11b8151 j_mayer
static always_inline void ppc6xx_tlb_invalidate_virt (CPUState *env,
345 a11b8151 j_mayer
                                                      target_ulong eaddr,
346 a11b8151 j_mayer
                                                      int is_code)
347 76a66253 j_mayer
{
348 76a66253 j_mayer
    __ppc6xx_tlb_invalidate_virt(env, eaddr, is_code, 0);
349 76a66253 j_mayer
}
350 76a66253 j_mayer
351 76a66253 j_mayer
void ppc6xx_tlb_store (CPUState *env, target_ulong EPN, int way, int is_code,
352 76a66253 j_mayer
                       target_ulong pte0, target_ulong pte1)
353 76a66253 j_mayer
{
354 1d0a48fb j_mayer
    ppc6xx_tlb_t *tlb;
355 76a66253 j_mayer
    int nr;
356 76a66253 j_mayer
357 76a66253 j_mayer
    nr = ppc6xx_tlb_getnum(env, EPN, way, is_code);
358 1d0a48fb j_mayer
    tlb = &env->tlb[nr].tlb6;
359 76a66253 j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
360 76a66253 j_mayer
    if (loglevel != 0) {
361 5fafdf24 ths
        fprintf(logfile, "Set TLB %d/%d EPN " ADDRX " PTE0 " ADDRX
362 1b9eb036 j_mayer
                " PTE1 " ADDRX "\n", nr, env->nb_tlb, EPN, pte0, pte1);
363 76a66253 j_mayer
    }
364 76a66253 j_mayer
#endif
365 76a66253 j_mayer
    /* Invalidate any pending reference in Qemu for this virtual address */
366 76a66253 j_mayer
    __ppc6xx_tlb_invalidate_virt(env, EPN, is_code, 1);
367 76a66253 j_mayer
    tlb->pte0 = pte0;
368 76a66253 j_mayer
    tlb->pte1 = pte1;
369 76a66253 j_mayer
    tlb->EPN = EPN;
370 76a66253 j_mayer
    /* Store last way for LRU mechanism */
371 76a66253 j_mayer
    env->last_way = way;
372 76a66253 j_mayer
}
373 76a66253 j_mayer
374 a11b8151 j_mayer
static always_inline int ppc6xx_tlb_check (CPUState *env, mmu_ctx_t *ctx,
375 a11b8151 j_mayer
                                           target_ulong eaddr, int rw,
376 a11b8151 j_mayer
                                           int access_type)
377 76a66253 j_mayer
{
378 1d0a48fb j_mayer
    ppc6xx_tlb_t *tlb;
379 76a66253 j_mayer
    int nr, best, way;
380 76a66253 j_mayer
    int ret;
381 d9bce9d9 j_mayer
382 76a66253 j_mayer
    best = -1;
383 76a66253 j_mayer
    ret = -1; /* No TLB found */
384 76a66253 j_mayer
    for (way = 0; way < env->nb_ways; way++) {
385 76a66253 j_mayer
        nr = ppc6xx_tlb_getnum(env, eaddr, way,
386 76a66253 j_mayer
                               access_type == ACCESS_CODE ? 1 : 0);
387 1d0a48fb j_mayer
        tlb = &env->tlb[nr].tlb6;
388 76a66253 j_mayer
        /* This test "emulates" the PTE index match for hardware TLBs */
389 76a66253 j_mayer
        if ((eaddr & TARGET_PAGE_MASK) != tlb->EPN) {
390 76a66253 j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
391 76a66253 j_mayer
            if (loglevel != 0) {
392 1b9eb036 j_mayer
                fprintf(logfile, "TLB %d/%d %s [" ADDRX " " ADDRX
393 1b9eb036 j_mayer
                        "] <> " ADDRX "\n",
394 76a66253 j_mayer
                        nr, env->nb_tlb,
395 76a66253 j_mayer
                        pte_is_valid(tlb->pte0) ? "valid" : "inval",
396 76a66253 j_mayer
                        tlb->EPN, tlb->EPN + TARGET_PAGE_SIZE, eaddr);
397 76a66253 j_mayer
            }
398 76a66253 j_mayer
#endif
399 76a66253 j_mayer
            continue;
400 76a66253 j_mayer
        }
401 76a66253 j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
402 76a66253 j_mayer
        if (loglevel != 0) {
403 1b9eb036 j_mayer
            fprintf(logfile, "TLB %d/%d %s " ADDRX " <> " ADDRX " " ADDRX
404 1b9eb036 j_mayer
                    " %c %c\n",
405 76a66253 j_mayer
                    nr, env->nb_tlb,
406 76a66253 j_mayer
                    pte_is_valid(tlb->pte0) ? "valid" : "inval",
407 76a66253 j_mayer
                    tlb->EPN, eaddr, tlb->pte1,
408 76a66253 j_mayer
                    rw ? 'S' : 'L', access_type == ACCESS_CODE ? 'I' : 'D');
409 76a66253 j_mayer
        }
410 76a66253 j_mayer
#endif
411 b227a8e9 j_mayer
        switch (pte32_check(ctx, tlb->pte0, tlb->pte1, 0, rw, access_type)) {
412 76a66253 j_mayer
        case -3:
413 76a66253 j_mayer
            /* TLB inconsistency */
414 76a66253 j_mayer
            return -1;
415 76a66253 j_mayer
        case -2:
416 76a66253 j_mayer
            /* Access violation */
417 76a66253 j_mayer
            ret = -2;
418 76a66253 j_mayer
            best = nr;
419 76a66253 j_mayer
            break;
420 76a66253 j_mayer
        case -1:
421 76a66253 j_mayer
        default:
422 76a66253 j_mayer
            /* No match */
423 76a66253 j_mayer
            break;
424 76a66253 j_mayer
        case 0:
425 76a66253 j_mayer
            /* access granted */
426 76a66253 j_mayer
            /* XXX: we should go on looping to check all TLBs consistency
427 76a66253 j_mayer
             *      but we can speed-up the whole thing as the
428 76a66253 j_mayer
             *      result would be undefined if TLBs are not consistent.
429 76a66253 j_mayer
             */
430 76a66253 j_mayer
            ret = 0;
431 76a66253 j_mayer
            best = nr;
432 76a66253 j_mayer
            goto done;
433 76a66253 j_mayer
        }
434 76a66253 j_mayer
    }
435 76a66253 j_mayer
    if (best != -1) {
436 76a66253 j_mayer
    done:
437 76a66253 j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
438 4a057712 j_mayer
        if (loglevel != 0) {
439 76a66253 j_mayer
            fprintf(logfile, "found TLB at addr 0x%08lx prot=0x%01x ret=%d\n",
440 76a66253 j_mayer
                    ctx->raddr & TARGET_PAGE_MASK, ctx->prot, ret);
441 76a66253 j_mayer
        }
442 76a66253 j_mayer
#endif
443 76a66253 j_mayer
        /* Update page flags */
444 1d0a48fb j_mayer
        pte_update_flags(ctx, &env->tlb[best].tlb6.pte1, ret, rw);
445 76a66253 j_mayer
    }
446 76a66253 j_mayer
447 76a66253 j_mayer
    return ret;
448 76a66253 j_mayer
}
449 76a66253 j_mayer
450 9a64fbe4 bellard
/* Perform BAT hit & translation */
451 faadf50e j_mayer
static always_inline void bat_size_prot (CPUState *env, target_ulong *blp,
452 faadf50e j_mayer
                                         int *validp, int *protp,
453 faadf50e j_mayer
                                         target_ulong *BATu, target_ulong *BATl)
454 faadf50e j_mayer
{
455 faadf50e j_mayer
    target_ulong bl;
456 faadf50e j_mayer
    int pp, valid, prot;
457 faadf50e j_mayer
458 faadf50e j_mayer
    bl = (*BATu & 0x00001FFC) << 15;
459 faadf50e j_mayer
    valid = 0;
460 faadf50e j_mayer
    prot = 0;
461 faadf50e j_mayer
    if (((msr_pr == 0) && (*BATu & 0x00000002)) ||
462 faadf50e j_mayer
        ((msr_pr != 0) && (*BATu & 0x00000001))) {
463 faadf50e j_mayer
        valid = 1;
464 faadf50e j_mayer
        pp = *BATl & 0x00000003;
465 faadf50e j_mayer
        if (pp != 0) {
466 faadf50e j_mayer
            prot = PAGE_READ | PAGE_EXEC;
467 faadf50e j_mayer
            if (pp == 0x2)
468 faadf50e j_mayer
                prot |= PAGE_WRITE;
469 faadf50e j_mayer
        }
470 faadf50e j_mayer
    }
471 faadf50e j_mayer
    *blp = bl;
472 faadf50e j_mayer
    *validp = valid;
473 faadf50e j_mayer
    *protp = prot;
474 faadf50e j_mayer
}
475 faadf50e j_mayer
476 faadf50e j_mayer
static always_inline void bat_601_size_prot (CPUState *env,target_ulong *blp,
477 faadf50e j_mayer
                                             int *validp, int *protp,
478 faadf50e j_mayer
                                             target_ulong *BATu,
479 faadf50e j_mayer
                                             target_ulong *BATl)
480 faadf50e j_mayer
{
481 faadf50e j_mayer
    target_ulong bl;
482 faadf50e j_mayer
    int key, pp, valid, prot;
483 faadf50e j_mayer
484 faadf50e j_mayer
    bl = (*BATl & 0x0000003F) << 17;
485 056401ea j_mayer
#if defined (DEBUG_BATS)
486 faadf50e j_mayer
    if (loglevel != 0) {
487 faadf50e j_mayer
        fprintf(logfile, "b %02x ==> bl %08x msk %08x\n",
488 faadf50e j_mayer
                *BATl & 0x0000003F, bl, ~bl);
489 faadf50e j_mayer
    }
490 056401ea j_mayer
#endif
491 faadf50e j_mayer
    prot = 0;
492 faadf50e j_mayer
    valid = (*BATl >> 6) & 1;
493 faadf50e j_mayer
    if (valid) {
494 faadf50e j_mayer
        pp = *BATu & 0x00000003;
495 faadf50e j_mayer
        if (msr_pr == 0)
496 faadf50e j_mayer
            key = (*BATu >> 3) & 1;
497 faadf50e j_mayer
        else
498 faadf50e j_mayer
            key = (*BATu >> 2) & 1;
499 faadf50e j_mayer
        prot = pp_check(key, pp, 0);
500 faadf50e j_mayer
    }
501 faadf50e j_mayer
    *blp = bl;
502 faadf50e j_mayer
    *validp = valid;
503 faadf50e j_mayer
    *protp = prot;
504 faadf50e j_mayer
}
505 faadf50e j_mayer
506 a11b8151 j_mayer
static always_inline int get_bat (CPUState *env, mmu_ctx_t *ctx,
507 a11b8151 j_mayer
                                  target_ulong virtual, int rw, int type)
508 9a64fbe4 bellard
{
509 76a66253 j_mayer
    target_ulong *BATlt, *BATut, *BATu, *BATl;
510 76a66253 j_mayer
    target_ulong base, BEPIl, BEPIu, bl;
511 faadf50e j_mayer
    int i, valid, prot;
512 9a64fbe4 bellard
    int ret = -1;
513 9a64fbe4 bellard
514 9a64fbe4 bellard
#if defined (DEBUG_BATS)
515 4a057712 j_mayer
    if (loglevel != 0) {
516 1b9eb036 j_mayer
        fprintf(logfile, "%s: %cBAT v 0x" ADDRX "\n", __func__,
517 76a66253 j_mayer
                type == ACCESS_CODE ? 'I' : 'D', virtual);
518 9a64fbe4 bellard
    }
519 9a64fbe4 bellard
#endif
520 9a64fbe4 bellard
    switch (type) {
521 9a64fbe4 bellard
    case ACCESS_CODE:
522 9a64fbe4 bellard
        BATlt = env->IBAT[1];
523 9a64fbe4 bellard
        BATut = env->IBAT[0];
524 9a64fbe4 bellard
        break;
525 9a64fbe4 bellard
    default:
526 9a64fbe4 bellard
        BATlt = env->DBAT[1];
527 9a64fbe4 bellard
        BATut = env->DBAT[0];
528 9a64fbe4 bellard
        break;
529 9a64fbe4 bellard
    }
530 9a64fbe4 bellard
#if defined (DEBUG_BATS)
531 4a057712 j_mayer
    if (loglevel != 0) {
532 1b9eb036 j_mayer
        fprintf(logfile, "%s...: %cBAT v 0x" ADDRX "\n", __func__,
533 76a66253 j_mayer
                type == ACCESS_CODE ? 'I' : 'D', virtual);
534 9a64fbe4 bellard
    }
535 9a64fbe4 bellard
#endif
536 9a64fbe4 bellard
    base = virtual & 0xFFFC0000;
537 faadf50e j_mayer
    for (i = 0; i < env->nb_BATs; i++) {
538 9a64fbe4 bellard
        BATu = &BATut[i];
539 9a64fbe4 bellard
        BATl = &BATlt[i];
540 9a64fbe4 bellard
        BEPIu = *BATu & 0xF0000000;
541 9a64fbe4 bellard
        BEPIl = *BATu & 0x0FFE0000;
542 faadf50e j_mayer
        if (unlikely(env->mmu_model == POWERPC_MMU_601)) {
543 faadf50e j_mayer
            bat_601_size_prot(env, &bl, &valid, &prot, BATu, BATl);
544 faadf50e j_mayer
        } else {
545 faadf50e j_mayer
            bat_size_prot(env, &bl, &valid, &prot, BATu, BATl);
546 faadf50e j_mayer
        }
547 9a64fbe4 bellard
#if defined (DEBUG_BATS)
548 4a057712 j_mayer
        if (loglevel != 0) {
549 5fafdf24 ths
            fprintf(logfile, "%s: %cBAT%d v 0x" ADDRX " BATu 0x" ADDRX
550 1b9eb036 j_mayer
                    " BATl 0x" ADDRX "\n",
551 9a64fbe4 bellard
                    __func__, type == ACCESS_CODE ? 'I' : 'D', i, virtual,
552 9a64fbe4 bellard
                    *BATu, *BATl);
553 9a64fbe4 bellard
        }
554 9a64fbe4 bellard
#endif
555 9a64fbe4 bellard
        if ((virtual & 0xF0000000) == BEPIu &&
556 9a64fbe4 bellard
            ((virtual & 0x0FFE0000) & ~bl) == BEPIl) {
557 9a64fbe4 bellard
            /* BAT matches */
558 faadf50e j_mayer
            if (valid != 0) {
559 9a64fbe4 bellard
                /* Get physical address */
560 76a66253 j_mayer
                ctx->raddr = (*BATl & 0xF0000000) |
561 9a64fbe4 bellard
                    ((virtual & 0x0FFE0000 & bl) | (*BATl & 0x0FFE0000)) |
562 a541f297 bellard
                    (virtual & 0x0001F000);
563 b227a8e9 j_mayer
                /* Compute access rights */
564 faadf50e j_mayer
                ctx->prot = prot;
565 b227a8e9 j_mayer
                ret = check_prot(ctx->prot, rw, type);
566 9a64fbe4 bellard
#if defined (DEBUG_BATS)
567 b227a8e9 j_mayer
                if (ret == 0 && loglevel != 0) {
568 4a057712 j_mayer
                    fprintf(logfile, "BAT %d match: r 0x" PADDRX
569 1b9eb036 j_mayer
                            " prot=%c%c\n",
570 76a66253 j_mayer
                            i, ctx->raddr, ctx->prot & PAGE_READ ? 'R' : '-',
571 76a66253 j_mayer
                            ctx->prot & PAGE_WRITE ? 'W' : '-');
572 9a64fbe4 bellard
                }
573 9a64fbe4 bellard
#endif
574 9a64fbe4 bellard
                break;
575 9a64fbe4 bellard
            }
576 9a64fbe4 bellard
        }
577 9a64fbe4 bellard
    }
578 9a64fbe4 bellard
    if (ret < 0) {
579 9a64fbe4 bellard
#if defined (DEBUG_BATS)
580 4a057712 j_mayer
        if (loglevel != 0) {
581 4a057712 j_mayer
            fprintf(logfile, "no BAT match for 0x" ADDRX ":\n", virtual);
582 4a057712 j_mayer
            for (i = 0; i < 4; i++) {
583 4a057712 j_mayer
                BATu = &BATut[i];
584 4a057712 j_mayer
                BATl = &BATlt[i];
585 4a057712 j_mayer
                BEPIu = *BATu & 0xF0000000;
586 4a057712 j_mayer
                BEPIl = *BATu & 0x0FFE0000;
587 4a057712 j_mayer
                bl = (*BATu & 0x00001FFC) << 15;
588 4a057712 j_mayer
                fprintf(logfile, "%s: %cBAT%d v 0x" ADDRX " BATu 0x" ADDRX
589 4a057712 j_mayer
                        " BATl 0x" ADDRX " \n\t"
590 4a057712 j_mayer
                        "0x" ADDRX " 0x" ADDRX " 0x" ADDRX "\n",
591 4a057712 j_mayer
                        __func__, type == ACCESS_CODE ? 'I' : 'D', i, virtual,
592 4a057712 j_mayer
                        *BATu, *BATl, BEPIu, BEPIl, bl);
593 4a057712 j_mayer
            }
594 9a64fbe4 bellard
        }
595 9a64fbe4 bellard
#endif
596 9a64fbe4 bellard
    }
597 b227a8e9 j_mayer
598 9a64fbe4 bellard
    /* No hit */
599 9a64fbe4 bellard
    return ret;
600 9a64fbe4 bellard
}
601 9a64fbe4 bellard
602 9a64fbe4 bellard
/* PTE table lookup */
603 b227a8e9 j_mayer
static always_inline int _find_pte (mmu_ctx_t *ctx, int is_64b, int h,
604 b227a8e9 j_mayer
                                    int rw, int type)
605 9a64fbe4 bellard
{
606 76a66253 j_mayer
    target_ulong base, pte0, pte1;
607 76a66253 j_mayer
    int i, good = -1;
608 caa4039c j_mayer
    int ret, r;
609 9a64fbe4 bellard
610 76a66253 j_mayer
    ret = -1; /* No entry found */
611 76a66253 j_mayer
    base = ctx->pg_addr[h];
612 9a64fbe4 bellard
    for (i = 0; i < 8; i++) {
613 caa4039c j_mayer
#if defined(TARGET_PPC64)
614 caa4039c j_mayer
        if (is_64b) {
615 caa4039c j_mayer
            pte0 = ldq_phys(base + (i * 16));
616 caa4039c j_mayer
            pte1 =  ldq_phys(base + (i * 16) + 8);
617 b227a8e9 j_mayer
            r = pte64_check(ctx, pte0, pte1, h, rw, type);
618 12de9a39 j_mayer
#if defined (DEBUG_MMU)
619 12de9a39 j_mayer
            if (loglevel != 0) {
620 12de9a39 j_mayer
                fprintf(logfile, "Load pte from 0x" ADDRX " => 0x" ADDRX
621 12de9a39 j_mayer
                        " 0x" ADDRX " %d %d %d 0x" ADDRX "\n",
622 12de9a39 j_mayer
                        base + (i * 16), pte0, pte1,
623 12de9a39 j_mayer
                        (int)(pte0 & 1), h, (int)((pte0 >> 1) & 1),
624 12de9a39 j_mayer
                        ctx->ptem);
625 12de9a39 j_mayer
            }
626 12de9a39 j_mayer
#endif
627 caa4039c j_mayer
        } else
628 caa4039c j_mayer
#endif
629 caa4039c j_mayer
        {
630 caa4039c j_mayer
            pte0 = ldl_phys(base + (i * 8));
631 caa4039c j_mayer
            pte1 =  ldl_phys(base + (i * 8) + 4);
632 b227a8e9 j_mayer
            r = pte32_check(ctx, pte0, pte1, h, rw, type);
633 9a64fbe4 bellard
#if defined (DEBUG_MMU)
634 12de9a39 j_mayer
            if (loglevel != 0) {
635 12de9a39 j_mayer
                fprintf(logfile, "Load pte from 0x" ADDRX " => 0x" ADDRX
636 12de9a39 j_mayer
                        " 0x" ADDRX " %d %d %d 0x" ADDRX "\n",
637 12de9a39 j_mayer
                        base + (i * 8), pte0, pte1,
638 12de9a39 j_mayer
                        (int)(pte0 >> 31), h, (int)((pte0 >> 6) & 1),
639 12de9a39 j_mayer
                        ctx->ptem);
640 12de9a39 j_mayer
            }
641 9a64fbe4 bellard
#endif
642 12de9a39 j_mayer
        }
643 caa4039c j_mayer
        switch (r) {
644 76a66253 j_mayer
        case -3:
645 76a66253 j_mayer
            /* PTE inconsistency */
646 76a66253 j_mayer
            return -1;
647 76a66253 j_mayer
        case -2:
648 76a66253 j_mayer
            /* Access violation */
649 76a66253 j_mayer
            ret = -2;
650 76a66253 j_mayer
            good = i;
651 76a66253 j_mayer
            break;
652 76a66253 j_mayer
        case -1:
653 76a66253 j_mayer
        default:
654 76a66253 j_mayer
            /* No PTE match */
655 76a66253 j_mayer
            break;
656 76a66253 j_mayer
        case 0:
657 76a66253 j_mayer
            /* access granted */
658 76a66253 j_mayer
            /* XXX: we should go on looping to check all PTEs consistency
659 76a66253 j_mayer
             *      but if we can speed-up the whole thing as the
660 76a66253 j_mayer
             *      result would be undefined if PTEs are not consistent.
661 76a66253 j_mayer
             */
662 76a66253 j_mayer
            ret = 0;
663 76a66253 j_mayer
            good = i;
664 76a66253 j_mayer
            goto done;
665 9a64fbe4 bellard
        }
666 9a64fbe4 bellard
    }
667 9a64fbe4 bellard
    if (good != -1) {
668 76a66253 j_mayer
    done:
669 9a64fbe4 bellard
#if defined (DEBUG_MMU)
670 4a057712 j_mayer
        if (loglevel != 0) {
671 4a057712 j_mayer
            fprintf(logfile, "found PTE at addr 0x" PADDRX " prot=0x%01x "
672 1b9eb036 j_mayer
                    "ret=%d\n",
673 76a66253 j_mayer
                    ctx->raddr, ctx->prot, ret);
674 76a66253 j_mayer
        }
675 9a64fbe4 bellard
#endif
676 9a64fbe4 bellard
        /* Update page flags */
677 76a66253 j_mayer
        pte1 = ctx->raddr;
678 caa4039c j_mayer
        if (pte_update_flags(ctx, &pte1, ret, rw) == 1) {
679 caa4039c j_mayer
#if defined(TARGET_PPC64)
680 caa4039c j_mayer
            if (is_64b) {
681 caa4039c j_mayer
                stq_phys_notdirty(base + (good * 16) + 8, pte1);
682 caa4039c j_mayer
            } else
683 caa4039c j_mayer
#endif
684 caa4039c j_mayer
            {
685 caa4039c j_mayer
                stl_phys_notdirty(base + (good * 8) + 4, pte1);
686 caa4039c j_mayer
            }
687 caa4039c j_mayer
        }
688 9a64fbe4 bellard
    }
689 9a64fbe4 bellard
690 9a64fbe4 bellard
    return ret;
691 79aceca5 bellard
}
692 79aceca5 bellard
693 a11b8151 j_mayer
static always_inline int find_pte32 (mmu_ctx_t *ctx, int h, int rw, int type)
694 caa4039c j_mayer
{
695 b227a8e9 j_mayer
    return _find_pte(ctx, 0, h, rw, type);
696 caa4039c j_mayer
}
697 caa4039c j_mayer
698 caa4039c j_mayer
#if defined(TARGET_PPC64)
699 a11b8151 j_mayer
static always_inline int find_pte64 (mmu_ctx_t *ctx, int h, int rw, int type)
700 caa4039c j_mayer
{
701 b227a8e9 j_mayer
    return _find_pte(ctx, 1, h, rw, type);
702 caa4039c j_mayer
}
703 caa4039c j_mayer
#endif
704 caa4039c j_mayer
705 b068d6a7 j_mayer
static always_inline int find_pte (CPUState *env, mmu_ctx_t *ctx,
706 b227a8e9 j_mayer
                                   int h, int rw, int type)
707 caa4039c j_mayer
{
708 caa4039c j_mayer
#if defined(TARGET_PPC64)
709 12de9a39 j_mayer
    if (env->mmu_model == POWERPC_MMU_64B)
710 b227a8e9 j_mayer
        return find_pte64(ctx, h, rw, type);
711 caa4039c j_mayer
#endif
712 caa4039c j_mayer
713 b227a8e9 j_mayer
    return find_pte32(ctx, h, rw, type);
714 caa4039c j_mayer
}
715 caa4039c j_mayer
716 caa4039c j_mayer
#if defined(TARGET_PPC64)
717 a11b8151 j_mayer
static always_inline int slb_is_valid (uint64_t slb64)
718 eacc3249 j_mayer
{
719 eacc3249 j_mayer
    return slb64 & 0x0000000008000000ULL ? 1 : 0;
720 eacc3249 j_mayer
}
721 eacc3249 j_mayer
722 a11b8151 j_mayer
static always_inline void slb_invalidate (uint64_t *slb64)
723 eacc3249 j_mayer
{
724 eacc3249 j_mayer
    *slb64 &= ~0x0000000008000000ULL;
725 eacc3249 j_mayer
}
726 eacc3249 j_mayer
727 a11b8151 j_mayer
static always_inline int slb_lookup (CPUPPCState *env, target_ulong eaddr,
728 a11b8151 j_mayer
                                     target_ulong *vsid,
729 a11b8151 j_mayer
                                     target_ulong *page_mask, int *attr)
730 caa4039c j_mayer
{
731 caa4039c j_mayer
    target_phys_addr_t sr_base;
732 caa4039c j_mayer
    target_ulong mask;
733 caa4039c j_mayer
    uint64_t tmp64;
734 caa4039c j_mayer
    uint32_t tmp;
735 caa4039c j_mayer
    int n, ret;
736 caa4039c j_mayer
737 caa4039c j_mayer
    ret = -5;
738 caa4039c j_mayer
    sr_base = env->spr[SPR_ASR];
739 12de9a39 j_mayer
#if defined(DEBUG_SLB)
740 12de9a39 j_mayer
    if (loglevel != 0) {
741 12de9a39 j_mayer
        fprintf(logfile, "%s: eaddr " ADDRX " base " PADDRX "\n",
742 12de9a39 j_mayer
                __func__, eaddr, sr_base);
743 12de9a39 j_mayer
    }
744 12de9a39 j_mayer
#endif
745 caa4039c j_mayer
    mask = 0x0000000000000000ULL; /* Avoid gcc warning */
746 eacc3249 j_mayer
    for (n = 0; n < env->slb_nr; n++) {
747 caa4039c j_mayer
        tmp64 = ldq_phys(sr_base);
748 12de9a39 j_mayer
        tmp = ldl_phys(sr_base + 8);
749 12de9a39 j_mayer
#if defined(DEBUG_SLB)
750 12de9a39 j_mayer
        if (loglevel != 0) {
751 b33c17e1 j_mayer
            fprintf(logfile, "%s: seg %d " PADDRX " %016" PRIx64 " %08"
752 b33c17e1 j_mayer
                    PRIx32 "\n", __func__, n, sr_base, tmp64, tmp);
753 12de9a39 j_mayer
        }
754 12de9a39 j_mayer
#endif
755 eacc3249 j_mayer
        if (slb_is_valid(tmp64)) {
756 caa4039c j_mayer
            /* SLB entry is valid */
757 caa4039c j_mayer
            switch (tmp64 & 0x0000000006000000ULL) {
758 caa4039c j_mayer
            case 0x0000000000000000ULL:
759 caa4039c j_mayer
                /* 256 MB segment */
760 caa4039c j_mayer
                mask = 0xFFFFFFFFF0000000ULL;
761 caa4039c j_mayer
                break;
762 caa4039c j_mayer
            case 0x0000000002000000ULL:
763 caa4039c j_mayer
                /* 1 TB segment */
764 caa4039c j_mayer
                mask = 0xFFFF000000000000ULL;
765 caa4039c j_mayer
                break;
766 caa4039c j_mayer
            case 0x0000000004000000ULL:
767 caa4039c j_mayer
            case 0x0000000006000000ULL:
768 caa4039c j_mayer
                /* Reserved => segment is invalid */
769 caa4039c j_mayer
                continue;
770 caa4039c j_mayer
            }
771 caa4039c j_mayer
            if ((eaddr & mask) == (tmp64 & mask)) {
772 caa4039c j_mayer
                /* SLB match */
773 caa4039c j_mayer
                *vsid = ((tmp64 << 24) | (tmp >> 8)) & 0x0003FFFFFFFFFFFFULL;
774 caa4039c j_mayer
                *page_mask = ~mask;
775 caa4039c j_mayer
                *attr = tmp & 0xFF;
776 eacc3249 j_mayer
                ret = n;
777 caa4039c j_mayer
                break;
778 caa4039c j_mayer
            }
779 caa4039c j_mayer
        }
780 caa4039c j_mayer
        sr_base += 12;
781 caa4039c j_mayer
    }
782 caa4039c j_mayer
783 caa4039c j_mayer
    return ret;
784 79aceca5 bellard
}
785 12de9a39 j_mayer
786 eacc3249 j_mayer
void ppc_slb_invalidate_all (CPUPPCState *env)
787 eacc3249 j_mayer
{
788 eacc3249 j_mayer
    target_phys_addr_t sr_base;
789 eacc3249 j_mayer
    uint64_t tmp64;
790 eacc3249 j_mayer
    int n, do_invalidate;
791 eacc3249 j_mayer
792 eacc3249 j_mayer
    do_invalidate = 0;
793 eacc3249 j_mayer
    sr_base = env->spr[SPR_ASR];
794 2c1ee068 j_mayer
    /* XXX: Warning: slbia never invalidates the first segment */
795 2c1ee068 j_mayer
    for (n = 1; n < env->slb_nr; n++) {
796 eacc3249 j_mayer
        tmp64 = ldq_phys(sr_base);
797 eacc3249 j_mayer
        if (slb_is_valid(tmp64)) {
798 eacc3249 j_mayer
            slb_invalidate(&tmp64);
799 eacc3249 j_mayer
            stq_phys(sr_base, tmp64);
800 eacc3249 j_mayer
            /* XXX: given the fact that segment size is 256 MB or 1TB,
801 eacc3249 j_mayer
             *      and we still don't have a tlb_flush_mask(env, n, mask)
802 eacc3249 j_mayer
             *      in Qemu, we just invalidate all TLBs
803 eacc3249 j_mayer
             */
804 eacc3249 j_mayer
            do_invalidate = 1;
805 eacc3249 j_mayer
        }
806 eacc3249 j_mayer
        sr_base += 12;
807 eacc3249 j_mayer
    }
808 eacc3249 j_mayer
    if (do_invalidate)
809 eacc3249 j_mayer
        tlb_flush(env, 1);
810 eacc3249 j_mayer
}
811 eacc3249 j_mayer
812 eacc3249 j_mayer
void ppc_slb_invalidate_one (CPUPPCState *env, uint64_t T0)
813 eacc3249 j_mayer
{
814 eacc3249 j_mayer
    target_phys_addr_t sr_base;
815 eacc3249 j_mayer
    target_ulong vsid, page_mask;
816 eacc3249 j_mayer
    uint64_t tmp64;
817 eacc3249 j_mayer
    int attr;
818 eacc3249 j_mayer
    int n;
819 eacc3249 j_mayer
820 eacc3249 j_mayer
    n = slb_lookup(env, T0, &vsid, &page_mask, &attr);
821 eacc3249 j_mayer
    if (n >= 0) {
822 eacc3249 j_mayer
        sr_base = env->spr[SPR_ASR];
823 eacc3249 j_mayer
        sr_base += 12 * n;
824 eacc3249 j_mayer
        tmp64 = ldq_phys(sr_base);
825 eacc3249 j_mayer
        if (slb_is_valid(tmp64)) {
826 eacc3249 j_mayer
            slb_invalidate(&tmp64);
827 eacc3249 j_mayer
            stq_phys(sr_base, tmp64);
828 eacc3249 j_mayer
            /* XXX: given the fact that segment size is 256 MB or 1TB,
829 eacc3249 j_mayer
             *      and we still don't have a tlb_flush_mask(env, n, mask)
830 eacc3249 j_mayer
             *      in Qemu, we just invalidate all TLBs
831 eacc3249 j_mayer
             */
832 eacc3249 j_mayer
            tlb_flush(env, 1);
833 eacc3249 j_mayer
        }
834 eacc3249 j_mayer
    }
835 eacc3249 j_mayer
}
836 eacc3249 j_mayer
837 12de9a39 j_mayer
target_ulong ppc_load_slb (CPUPPCState *env, int slb_nr)
838 12de9a39 j_mayer
{
839 12de9a39 j_mayer
    target_phys_addr_t sr_base;
840 12de9a39 j_mayer
    target_ulong rt;
841 12de9a39 j_mayer
    uint64_t tmp64;
842 12de9a39 j_mayer
    uint32_t tmp;
843 12de9a39 j_mayer
844 12de9a39 j_mayer
    sr_base = env->spr[SPR_ASR];
845 12de9a39 j_mayer
    sr_base += 12 * slb_nr;
846 12de9a39 j_mayer
    tmp64 = ldq_phys(sr_base);
847 12de9a39 j_mayer
    tmp = ldl_phys(sr_base + 8);
848 12de9a39 j_mayer
    if (tmp64 & 0x0000000008000000ULL) {
849 12de9a39 j_mayer
        /* SLB entry is valid */
850 12de9a39 j_mayer
        /* Copy SLB bits 62:88 to Rt 37:63 (VSID 23:49) */
851 12de9a39 j_mayer
        rt = tmp >> 8;             /* 65:88 => 40:63 */
852 12de9a39 j_mayer
        rt |= (tmp64 & 0x7) << 24; /* 62:64 => 37:39 */
853 12de9a39 j_mayer
        /* Copy SLB bits 89:92 to Rt 33:36 (KsKpNL) */
854 12de9a39 j_mayer
        rt |= ((tmp >> 4) & 0xF) << 27;
855 12de9a39 j_mayer
    } else {
856 12de9a39 j_mayer
        rt = 0;
857 12de9a39 j_mayer
    }
858 12de9a39 j_mayer
#if defined(DEBUG_SLB)
859 12de9a39 j_mayer
    if (loglevel != 0) {
860 12de9a39 j_mayer
        fprintf(logfile, "%s: " PADDRX " %016" PRIx64 " %08" PRIx32 " => %d "
861 12de9a39 j_mayer
                ADDRX "\n", __func__, sr_base, tmp64, tmp, slb_nr, rt);
862 12de9a39 j_mayer
    }
863 12de9a39 j_mayer
#endif
864 12de9a39 j_mayer
865 12de9a39 j_mayer
    return rt;
866 12de9a39 j_mayer
}
867 12de9a39 j_mayer
868 12de9a39 j_mayer
void ppc_store_slb (CPUPPCState *env, int slb_nr, target_ulong rs)
869 12de9a39 j_mayer
{
870 12de9a39 j_mayer
    target_phys_addr_t sr_base;
871 12de9a39 j_mayer
    uint64_t tmp64;
872 12de9a39 j_mayer
    uint32_t tmp;
873 12de9a39 j_mayer
874 12de9a39 j_mayer
    sr_base = env->spr[SPR_ASR];
875 12de9a39 j_mayer
    sr_base += 12 * slb_nr;
876 12de9a39 j_mayer
    /* Copy Rs bits 37:63 to SLB 62:88 */
877 12de9a39 j_mayer
    tmp = rs << 8;
878 12de9a39 j_mayer
    tmp64 = (rs >> 24) & 0x7;
879 12de9a39 j_mayer
    /* Copy Rs bits 33:36 to SLB 89:92 */
880 12de9a39 j_mayer
    tmp |= ((rs >> 27) & 0xF) << 4;
881 12de9a39 j_mayer
    /* Set the valid bit */
882 12de9a39 j_mayer
    tmp64 |= 1 << 27;
883 12de9a39 j_mayer
    /* Set ESID */
884 12de9a39 j_mayer
    tmp64 |= (uint32_t)slb_nr << 28;
885 12de9a39 j_mayer
#if defined(DEBUG_SLB)
886 12de9a39 j_mayer
    if (loglevel != 0) {
887 12de9a39 j_mayer
        fprintf(logfile, "%s: %d " ADDRX " => " PADDRX " %016" PRIx64 " %08"
888 12de9a39 j_mayer
                PRIx32 "\n", __func__, slb_nr, rs, sr_base, tmp64, tmp);
889 12de9a39 j_mayer
    }
890 12de9a39 j_mayer
#endif
891 12de9a39 j_mayer
    /* Write SLB entry to memory */
892 12de9a39 j_mayer
    stq_phys(sr_base, tmp64);
893 12de9a39 j_mayer
    stl_phys(sr_base + 8, tmp);
894 12de9a39 j_mayer
}
895 caa4039c j_mayer
#endif /* defined(TARGET_PPC64) */
896 79aceca5 bellard
897 9a64fbe4 bellard
/* Perform segment based translation */
898 b068d6a7 j_mayer
static always_inline target_phys_addr_t get_pgaddr (target_phys_addr_t sdr1,
899 b068d6a7 j_mayer
                                                    int sdr_sh,
900 b068d6a7 j_mayer
                                                    target_phys_addr_t hash,
901 b068d6a7 j_mayer
                                                    target_phys_addr_t mask)
902 12de9a39 j_mayer
{
903 6f2d8978 j_mayer
    return (sdr1 & ((target_phys_addr_t)(-1ULL) << sdr_sh)) | (hash & mask);
904 12de9a39 j_mayer
}
905 12de9a39 j_mayer
906 a11b8151 j_mayer
static always_inline int get_segment (CPUState *env, mmu_ctx_t *ctx,
907 a11b8151 j_mayer
                                      target_ulong eaddr, int rw, int type)
908 79aceca5 bellard
{
909 12de9a39 j_mayer
    target_phys_addr_t sdr, hash, mask, sdr_mask, htab_mask;
910 caa4039c j_mayer
    target_ulong sr, vsid, vsid_mask, pgidx, page_mask;
911 caa4039c j_mayer
#if defined(TARGET_PPC64)
912 caa4039c j_mayer
    int attr;
913 9a64fbe4 bellard
#endif
914 0411a972 j_mayer
    int ds, vsid_sh, sdr_sh, pr;
915 caa4039c j_mayer
    int ret, ret2;
916 caa4039c j_mayer
917 0411a972 j_mayer
    pr = msr_pr;
918 caa4039c j_mayer
#if defined(TARGET_PPC64)
919 12de9a39 j_mayer
    if (env->mmu_model == POWERPC_MMU_64B) {
920 12de9a39 j_mayer
#if defined (DEBUG_MMU)
921 12de9a39 j_mayer
        if (loglevel != 0) {
922 12de9a39 j_mayer
            fprintf(logfile, "Check SLBs\n");
923 12de9a39 j_mayer
        }
924 12de9a39 j_mayer
#endif
925 caa4039c j_mayer
        ret = slb_lookup(env, eaddr, &vsid, &page_mask, &attr);
926 caa4039c j_mayer
        if (ret < 0)
927 caa4039c j_mayer
            return ret;
928 0411a972 j_mayer
        ctx->key = ((attr & 0x40) && (pr != 0)) ||
929 0411a972 j_mayer
            ((attr & 0x80) && (pr == 0)) ? 1 : 0;
930 caa4039c j_mayer
        ds = 0;
931 b227a8e9 j_mayer
        ctx->nx = attr & 0x20 ? 1 : 0;
932 caa4039c j_mayer
        vsid_mask = 0x00003FFFFFFFFF80ULL;
933 caa4039c j_mayer
        vsid_sh = 7;
934 caa4039c j_mayer
        sdr_sh = 18;
935 caa4039c j_mayer
        sdr_mask = 0x3FF80;
936 caa4039c j_mayer
    } else
937 caa4039c j_mayer
#endif /* defined(TARGET_PPC64) */
938 caa4039c j_mayer
    {
939 caa4039c j_mayer
        sr = env->sr[eaddr >> 28];
940 caa4039c j_mayer
        page_mask = 0x0FFFFFFF;
941 0411a972 j_mayer
        ctx->key = (((sr & 0x20000000) && (pr != 0)) ||
942 0411a972 j_mayer
                    ((sr & 0x40000000) && (pr == 0))) ? 1 : 0;
943 caa4039c j_mayer
        ds = sr & 0x80000000 ? 1 : 0;
944 b227a8e9 j_mayer
        ctx->nx = sr & 0x10000000 ? 1 : 0;
945 caa4039c j_mayer
        vsid = sr & 0x00FFFFFF;
946 caa4039c j_mayer
        vsid_mask = 0x01FFFFC0;
947 caa4039c j_mayer
        vsid_sh = 6;
948 caa4039c j_mayer
        sdr_sh = 16;
949 caa4039c j_mayer
        sdr_mask = 0xFFC0;
950 9a64fbe4 bellard
#if defined (DEBUG_MMU)
951 caa4039c j_mayer
        if (loglevel != 0) {
952 caa4039c j_mayer
            fprintf(logfile, "Check segment v=0x" ADDRX " %d 0x" ADDRX
953 caa4039c j_mayer
                    " nip=0x" ADDRX " lr=0x" ADDRX
954 caa4039c j_mayer
                    " ir=%d dr=%d pr=%d %d t=%d\n",
955 caa4039c j_mayer
                    eaddr, (int)(eaddr >> 28), sr, env->nip,
956 0411a972 j_mayer
                    env->lr, (int)msr_ir, (int)msr_dr, pr != 0 ? 1 : 0,
957 0411a972 j_mayer
                    rw, type);
958 caa4039c j_mayer
        }
959 9a64fbe4 bellard
#endif
960 caa4039c j_mayer
    }
961 12de9a39 j_mayer
#if defined (DEBUG_MMU)
962 12de9a39 j_mayer
    if (loglevel != 0) {
963 12de9a39 j_mayer
        fprintf(logfile, "pte segment: key=%d ds %d nx %d vsid " ADDRX "\n",
964 b227a8e9 j_mayer
                ctx->key, ds, ctx->nx, vsid);
965 12de9a39 j_mayer
    }
966 12de9a39 j_mayer
#endif
967 caa4039c j_mayer
    ret = -1;
968 caa4039c j_mayer
    if (!ds) {
969 9a64fbe4 bellard
        /* Check if instruction fetch is allowed, if needed */
970 b227a8e9 j_mayer
        if (type != ACCESS_CODE || ctx->nx == 0) {
971 9a64fbe4 bellard
            /* Page address translation */
972 76a66253 j_mayer
            /* Primary table address */
973 76a66253 j_mayer
            sdr = env->sdr1;
974 12de9a39 j_mayer
            pgidx = (eaddr & page_mask) >> TARGET_PAGE_BITS;
975 12de9a39 j_mayer
#if defined(TARGET_PPC64)
976 12de9a39 j_mayer
            if (env->mmu_model == POWERPC_MMU_64B) {
977 12de9a39 j_mayer
                htab_mask = 0x0FFFFFFF >> (28 - (sdr & 0x1F));
978 12de9a39 j_mayer
                /* XXX: this is false for 1 TB segments */
979 12de9a39 j_mayer
                hash = ((vsid ^ pgidx) << vsid_sh) & vsid_mask;
980 12de9a39 j_mayer
            } else
981 12de9a39 j_mayer
#endif
982 12de9a39 j_mayer
            {
983 12de9a39 j_mayer
                htab_mask = sdr & 0x000001FF;
984 12de9a39 j_mayer
                hash = ((vsid ^ pgidx) << vsid_sh) & vsid_mask;
985 12de9a39 j_mayer
            }
986 12de9a39 j_mayer
            mask = (htab_mask << sdr_sh) | sdr_mask;
987 12de9a39 j_mayer
#if defined (DEBUG_MMU)
988 12de9a39 j_mayer
            if (loglevel != 0) {
989 12de9a39 j_mayer
                fprintf(logfile, "sdr " PADDRX " sh %d hash " PADDRX " mask "
990 12de9a39 j_mayer
                        PADDRX " " ADDRX "\n", sdr, sdr_sh, hash, mask,
991 12de9a39 j_mayer
                        page_mask);
992 12de9a39 j_mayer
            }
993 12de9a39 j_mayer
#endif
994 caa4039c j_mayer
            ctx->pg_addr[0] = get_pgaddr(sdr, sdr_sh, hash, mask);
995 76a66253 j_mayer
            /* Secondary table address */
996 caa4039c j_mayer
            hash = (~hash) & vsid_mask;
997 12de9a39 j_mayer
#if defined (DEBUG_MMU)
998 12de9a39 j_mayer
            if (loglevel != 0) {
999 12de9a39 j_mayer
                fprintf(logfile, "sdr " PADDRX " sh %d hash " PADDRX " mask "
1000 12de9a39 j_mayer
                        PADDRX "\n", sdr, sdr_sh, hash, mask);
1001 12de9a39 j_mayer
            }
1002 12de9a39 j_mayer
#endif
1003 caa4039c j_mayer
            ctx->pg_addr[1] = get_pgaddr(sdr, sdr_sh, hash, mask);
1004 caa4039c j_mayer
#if defined(TARGET_PPC64)
1005 12de9a39 j_mayer
            if (env->mmu_model == POWERPC_MMU_64B) {
1006 caa4039c j_mayer
                /* Only 5 bits of the page index are used in the AVPN */
1007 caa4039c j_mayer
                ctx->ptem = (vsid << 12) | ((pgidx >> 4) & 0x0F80);
1008 caa4039c j_mayer
            } else
1009 caa4039c j_mayer
#endif
1010 caa4039c j_mayer
            {
1011 caa4039c j_mayer
                ctx->ptem = (vsid << 7) | (pgidx >> 10);
1012 caa4039c j_mayer
            }
1013 76a66253 j_mayer
            /* Initialize real address with an invalid value */
1014 6f2d8978 j_mayer
            ctx->raddr = (target_phys_addr_t)-1ULL;
1015 7dbe11ac j_mayer
            if (unlikely(env->mmu_model == POWERPC_MMU_SOFT_6xx ||
1016 7dbe11ac j_mayer
                         env->mmu_model == POWERPC_MMU_SOFT_74xx)) {
1017 76a66253 j_mayer
                /* Software TLB search */
1018 76a66253 j_mayer
                ret = ppc6xx_tlb_check(env, ctx, eaddr, rw, type);
1019 76a66253 j_mayer
            } else {
1020 9a64fbe4 bellard
#if defined (DEBUG_MMU)
1021 4a057712 j_mayer
                if (loglevel != 0) {
1022 4a057712 j_mayer
                    fprintf(logfile, "0 sdr1=0x" PADDRX " vsid=0x%06x "
1023 4a057712 j_mayer
                            "api=0x%04x hash=0x%07x pg_addr=0x" PADDRX "\n",
1024 4a057712 j_mayer
                            sdr, (uint32_t)vsid, (uint32_t)pgidx,
1025 4a057712 j_mayer
                            (uint32_t)hash, ctx->pg_addr[0]);
1026 76a66253 j_mayer
                }
1027 9a64fbe4 bellard
#endif
1028 76a66253 j_mayer
                /* Primary table lookup */
1029 b227a8e9 j_mayer
                ret = find_pte(env, ctx, 0, rw, type);
1030 76a66253 j_mayer
                if (ret < 0) {
1031 76a66253 j_mayer
                    /* Secondary table lookup */
1032 9a64fbe4 bellard
#if defined (DEBUG_MMU)
1033 4a057712 j_mayer
                    if (eaddr != 0xEFFFFFFF && loglevel != 0) {
1034 76a66253 j_mayer
                        fprintf(logfile,
1035 4a057712 j_mayer
                                "1 sdr1=0x" PADDRX " vsid=0x%06x api=0x%04x "
1036 4a057712 j_mayer
                                "hash=0x%05x pg_addr=0x" PADDRX "\n",
1037 4a057712 j_mayer
                                sdr, (uint32_t)vsid, (uint32_t)pgidx,
1038 4a057712 j_mayer
                                (uint32_t)hash, ctx->pg_addr[1]);
1039 76a66253 j_mayer
                    }
1040 9a64fbe4 bellard
#endif
1041 b227a8e9 j_mayer
                    ret2 = find_pte(env, ctx, 1, rw, type);
1042 76a66253 j_mayer
                    if (ret2 != -1)
1043 76a66253 j_mayer
                        ret = ret2;
1044 76a66253 j_mayer
                }
1045 9a64fbe4 bellard
            }
1046 0411a972 j_mayer
#if defined (DUMP_PAGE_TABLES)
1047 b33c17e1 j_mayer
            if (loglevel != 0) {
1048 b33c17e1 j_mayer
                target_phys_addr_t curaddr;
1049 b33c17e1 j_mayer
                uint32_t a0, a1, a2, a3;
1050 b33c17e1 j_mayer
                fprintf(logfile,
1051 b33c17e1 j_mayer
                        "Page table: " PADDRX " len " PADDRX "\n",
1052 b33c17e1 j_mayer
                        sdr, mask + 0x80);
1053 b33c17e1 j_mayer
                for (curaddr = sdr; curaddr < (sdr + mask + 0x80);
1054 b33c17e1 j_mayer
                     curaddr += 16) {
1055 b33c17e1 j_mayer
                    a0 = ldl_phys(curaddr);
1056 b33c17e1 j_mayer
                    a1 = ldl_phys(curaddr + 4);
1057 b33c17e1 j_mayer
                    a2 = ldl_phys(curaddr + 8);
1058 b33c17e1 j_mayer
                    a3 = ldl_phys(curaddr + 12);
1059 b33c17e1 j_mayer
                    if (a0 != 0 || a1 != 0 || a2 != 0 || a3 != 0) {
1060 12de9a39 j_mayer
                        fprintf(logfile,
1061 b33c17e1 j_mayer
                                PADDRX ": %08x %08x %08x %08x\n",
1062 b33c17e1 j_mayer
                                curaddr, a0, a1, a2, a3);
1063 12de9a39 j_mayer
                    }
1064 b33c17e1 j_mayer
                }
1065 b33c17e1 j_mayer
            }
1066 12de9a39 j_mayer
#endif
1067 9a64fbe4 bellard
        } else {
1068 9a64fbe4 bellard
#if defined (DEBUG_MMU)
1069 4a057712 j_mayer
            if (loglevel != 0)
1070 76a66253 j_mayer
                fprintf(logfile, "No access allowed\n");
1071 9a64fbe4 bellard
#endif
1072 76a66253 j_mayer
            ret = -3;
1073 9a64fbe4 bellard
        }
1074 9a64fbe4 bellard
    } else {
1075 9a64fbe4 bellard
#if defined (DEBUG_MMU)
1076 4a057712 j_mayer
        if (loglevel != 0)
1077 76a66253 j_mayer
            fprintf(logfile, "direct store...\n");
1078 9a64fbe4 bellard
#endif
1079 9a64fbe4 bellard
        /* Direct-store segment : absolutely *BUGGY* for now */
1080 9a64fbe4 bellard
        switch (type) {
1081 9a64fbe4 bellard
        case ACCESS_INT:
1082 9a64fbe4 bellard
            /* Integer load/store : only access allowed */
1083 9a64fbe4 bellard
            break;
1084 9a64fbe4 bellard
        case ACCESS_CODE:
1085 9a64fbe4 bellard
            /* No code fetch is allowed in direct-store areas */
1086 9a64fbe4 bellard
            return -4;
1087 9a64fbe4 bellard
        case ACCESS_FLOAT:
1088 9a64fbe4 bellard
            /* Floating point load/store */
1089 9a64fbe4 bellard
            return -4;
1090 9a64fbe4 bellard
        case ACCESS_RES:
1091 9a64fbe4 bellard
            /* lwarx, ldarx or srwcx. */
1092 9a64fbe4 bellard
            return -4;
1093 9a64fbe4 bellard
        case ACCESS_CACHE:
1094 9a64fbe4 bellard
            /* dcba, dcbt, dcbtst, dcbf, dcbi, dcbst, dcbz, or icbi */
1095 9a64fbe4 bellard
            /* Should make the instruction do no-op.
1096 9a64fbe4 bellard
             * As it already do no-op, it's quite easy :-)
1097 9a64fbe4 bellard
             */
1098 76a66253 j_mayer
            ctx->raddr = eaddr;
1099 9a64fbe4 bellard
            return 0;
1100 9a64fbe4 bellard
        case ACCESS_EXT:
1101 9a64fbe4 bellard
            /* eciwx or ecowx */
1102 9a64fbe4 bellard
            return -4;
1103 9a64fbe4 bellard
        default:
1104 9a64fbe4 bellard
            if (logfile) {
1105 9a64fbe4 bellard
                fprintf(logfile, "ERROR: instruction should not need "
1106 9a64fbe4 bellard
                        "address translation\n");
1107 9a64fbe4 bellard
            }
1108 9a64fbe4 bellard
            return -4;
1109 9a64fbe4 bellard
        }
1110 76a66253 j_mayer
        if ((rw == 1 || ctx->key != 1) && (rw == 0 || ctx->key != 0)) {
1111 76a66253 j_mayer
            ctx->raddr = eaddr;
1112 9a64fbe4 bellard
            ret = 2;
1113 9a64fbe4 bellard
        } else {
1114 9a64fbe4 bellard
            ret = -2;
1115 9a64fbe4 bellard
        }
1116 79aceca5 bellard
    }
1117 9a64fbe4 bellard
1118 9a64fbe4 bellard
    return ret;
1119 79aceca5 bellard
}
1120 79aceca5 bellard
1121 c294fc58 j_mayer
/* Generic TLB check function for embedded PowerPC implementations */
1122 a11b8151 j_mayer
static always_inline int ppcemb_tlb_check (CPUState *env, ppcemb_tlb_t *tlb,
1123 a11b8151 j_mayer
                                           target_phys_addr_t *raddrp,
1124 a11b8151 j_mayer
                                           target_ulong address,
1125 a11b8151 j_mayer
                                           uint32_t pid, int ext, int i)
1126 c294fc58 j_mayer
{
1127 c294fc58 j_mayer
    target_ulong mask;
1128 c294fc58 j_mayer
1129 c294fc58 j_mayer
    /* Check valid flag */
1130 c294fc58 j_mayer
    if (!(tlb->prot & PAGE_VALID)) {
1131 c294fc58 j_mayer
        if (loglevel != 0)
1132 c294fc58 j_mayer
            fprintf(logfile, "%s: TLB %d not valid\n", __func__, i);
1133 c294fc58 j_mayer
        return -1;
1134 c294fc58 j_mayer
    }
1135 c294fc58 j_mayer
    mask = ~(tlb->size - 1);
1136 daf4f96e j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
1137 c294fc58 j_mayer
    if (loglevel != 0) {
1138 c294fc58 j_mayer
        fprintf(logfile, "%s: TLB %d address " ADDRX " PID %d <=> "
1139 c294fc58 j_mayer
                ADDRX " " ADDRX " %d\n",
1140 36081602 j_mayer
                __func__, i, address, pid, tlb->EPN, mask, (int)tlb->PID);
1141 c294fc58 j_mayer
    }
1142 daf4f96e j_mayer
#endif
1143 c294fc58 j_mayer
    /* Check PID */
1144 36081602 j_mayer
    if (tlb->PID != 0 && tlb->PID != pid)
1145 c294fc58 j_mayer
        return -1;
1146 c294fc58 j_mayer
    /* Check effective address */
1147 c294fc58 j_mayer
    if ((address & mask) != tlb->EPN)
1148 c294fc58 j_mayer
        return -1;
1149 c294fc58 j_mayer
    *raddrp = (tlb->RPN & mask) | (address & ~mask);
1150 9706285b j_mayer
#if (TARGET_PHYS_ADDR_BITS >= 36)
1151 36081602 j_mayer
    if (ext) {
1152 36081602 j_mayer
        /* Extend the physical address to 36 bits */
1153 36081602 j_mayer
        *raddrp |= (target_phys_addr_t)(tlb->RPN & 0xF) << 32;
1154 36081602 j_mayer
    }
1155 9706285b j_mayer
#endif
1156 c294fc58 j_mayer
1157 c294fc58 j_mayer
    return 0;
1158 c294fc58 j_mayer
}
1159 c294fc58 j_mayer
1160 c294fc58 j_mayer
/* Generic TLB search function for PowerPC embedded implementations */
1161 36081602 j_mayer
int ppcemb_tlb_search (CPUPPCState *env, target_ulong address, uint32_t pid)
1162 c294fc58 j_mayer
{
1163 c294fc58 j_mayer
    ppcemb_tlb_t *tlb;
1164 c294fc58 j_mayer
    target_phys_addr_t raddr;
1165 c294fc58 j_mayer
    int i, ret;
1166 c294fc58 j_mayer
1167 c294fc58 j_mayer
    /* Default return value is no match */
1168 c294fc58 j_mayer
    ret = -1;
1169 a750fc0b j_mayer
    for (i = 0; i < env->nb_tlb; i++) {
1170 c294fc58 j_mayer
        tlb = &env->tlb[i].tlbe;
1171 36081602 j_mayer
        if (ppcemb_tlb_check(env, tlb, &raddr, address, pid, 0, i) == 0) {
1172 c294fc58 j_mayer
            ret = i;
1173 c294fc58 j_mayer
            break;
1174 c294fc58 j_mayer
        }
1175 c294fc58 j_mayer
    }
1176 c294fc58 j_mayer
1177 c294fc58 j_mayer
    return ret;
1178 c294fc58 j_mayer
}
1179 c294fc58 j_mayer
1180 daf4f96e j_mayer
/* Helpers specific to PowerPC 40x implementations */
1181 a11b8151 j_mayer
static always_inline void ppc4xx_tlb_invalidate_all (CPUState *env)
1182 a750fc0b j_mayer
{
1183 a750fc0b j_mayer
    ppcemb_tlb_t *tlb;
1184 a750fc0b j_mayer
    int i;
1185 a750fc0b j_mayer
1186 a750fc0b j_mayer
    for (i = 0; i < env->nb_tlb; i++) {
1187 a750fc0b j_mayer
        tlb = &env->tlb[i].tlbe;
1188 daf4f96e j_mayer
        tlb->prot &= ~PAGE_VALID;
1189 a750fc0b j_mayer
    }
1190 daf4f96e j_mayer
    tlb_flush(env, 1);
1191 a750fc0b j_mayer
}
1192 a750fc0b j_mayer
1193 a11b8151 j_mayer
static always_inline void ppc4xx_tlb_invalidate_virt (CPUState *env,
1194 a11b8151 j_mayer
                                                      target_ulong eaddr,
1195 a11b8151 j_mayer
                                                      uint32_t pid)
1196 0a032cbe j_mayer
{
1197 daf4f96e j_mayer
#if !defined(FLUSH_ALL_TLBS)
1198 0a032cbe j_mayer
    ppcemb_tlb_t *tlb;
1199 daf4f96e j_mayer
    target_phys_addr_t raddr;
1200 daf4f96e j_mayer
    target_ulong page, end;
1201 0a032cbe j_mayer
    int i;
1202 0a032cbe j_mayer
1203 0a032cbe j_mayer
    for (i = 0; i < env->nb_tlb; i++) {
1204 0a032cbe j_mayer
        tlb = &env->tlb[i].tlbe;
1205 daf4f96e j_mayer
        if (ppcemb_tlb_check(env, tlb, &raddr, eaddr, pid, 0, i) == 0) {
1206 0a032cbe j_mayer
            end = tlb->EPN + tlb->size;
1207 0a032cbe j_mayer
            for (page = tlb->EPN; page < end; page += TARGET_PAGE_SIZE)
1208 0a032cbe j_mayer
                tlb_flush_page(env, page);
1209 0a032cbe j_mayer
            tlb->prot &= ~PAGE_VALID;
1210 daf4f96e j_mayer
            break;
1211 0a032cbe j_mayer
        }
1212 0a032cbe j_mayer
    }
1213 daf4f96e j_mayer
#else
1214 daf4f96e j_mayer
    ppc4xx_tlb_invalidate_all(env);
1215 daf4f96e j_mayer
#endif
1216 0a032cbe j_mayer
}
1217 0a032cbe j_mayer
1218 36081602 j_mayer
int mmu40x_get_physical_address (CPUState *env, mmu_ctx_t *ctx,
1219 e96efcfc j_mayer
                                 target_ulong address, int rw, int access_type)
1220 a8dea12f j_mayer
{
1221 a8dea12f j_mayer
    ppcemb_tlb_t *tlb;
1222 a8dea12f j_mayer
    target_phys_addr_t raddr;
1223 0411a972 j_mayer
    int i, ret, zsel, zpr, pr;
1224 3b46e624 ths
1225 c55e9aef j_mayer
    ret = -1;
1226 6f2d8978 j_mayer
    raddr = (target_phys_addr_t)-1ULL;
1227 0411a972 j_mayer
    pr = msr_pr;
1228 a8dea12f j_mayer
    for (i = 0; i < env->nb_tlb; i++) {
1229 a8dea12f j_mayer
        tlb = &env->tlb[i].tlbe;
1230 36081602 j_mayer
        if (ppcemb_tlb_check(env, tlb, &raddr, address,
1231 36081602 j_mayer
                             env->spr[SPR_40x_PID], 0, i) < 0)
1232 a8dea12f j_mayer
            continue;
1233 a8dea12f j_mayer
        zsel = (tlb->attr >> 4) & 0xF;
1234 a8dea12f j_mayer
        zpr = (env->spr[SPR_40x_ZPR] >> (28 - (2 * zsel))) & 0x3;
1235 daf4f96e j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
1236 4a057712 j_mayer
        if (loglevel != 0) {
1237 a8dea12f j_mayer
            fprintf(logfile, "%s: TLB %d zsel %d zpr %d rw %d attr %08x\n",
1238 a8dea12f j_mayer
                    __func__, i, zsel, zpr, rw, tlb->attr);
1239 a8dea12f j_mayer
        }
1240 daf4f96e j_mayer
#endif
1241 b227a8e9 j_mayer
        /* Check execute enable bit */
1242 b227a8e9 j_mayer
        switch (zpr) {
1243 b227a8e9 j_mayer
        case 0x2:
1244 0411a972 j_mayer
            if (pr != 0)
1245 b227a8e9 j_mayer
                goto check_perms;
1246 b227a8e9 j_mayer
            /* No break here */
1247 b227a8e9 j_mayer
        case 0x3:
1248 b227a8e9 j_mayer
            /* All accesses granted */
1249 b227a8e9 j_mayer
            ctx->prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
1250 b227a8e9 j_mayer
            ret = 0;
1251 b227a8e9 j_mayer
            break;
1252 b227a8e9 j_mayer
        case 0x0:
1253 0411a972 j_mayer
            if (pr != 0) {
1254 b227a8e9 j_mayer
                ctx->prot = 0;
1255 b227a8e9 j_mayer
                ret = -2;
1256 a8dea12f j_mayer
                break;
1257 a8dea12f j_mayer
            }
1258 b227a8e9 j_mayer
            /* No break here */
1259 b227a8e9 j_mayer
        case 0x1:
1260 b227a8e9 j_mayer
        check_perms:
1261 b227a8e9 j_mayer
            /* Check from TLB entry */
1262 b227a8e9 j_mayer
            /* XXX: there is a problem here or in the TLB fill code... */
1263 b227a8e9 j_mayer
            ctx->prot = tlb->prot;
1264 b227a8e9 j_mayer
            ctx->prot |= PAGE_EXEC;
1265 b227a8e9 j_mayer
            ret = check_prot(ctx->prot, rw, access_type);
1266 b227a8e9 j_mayer
            break;
1267 a8dea12f j_mayer
        }
1268 a8dea12f j_mayer
        if (ret >= 0) {
1269 a8dea12f j_mayer
            ctx->raddr = raddr;
1270 daf4f96e j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
1271 4a057712 j_mayer
            if (loglevel != 0) {
1272 a8dea12f j_mayer
                fprintf(logfile, "%s: access granted " ADDRX " => " REGX
1273 c55e9aef j_mayer
                        " %d %d\n", __func__, address, ctx->raddr, ctx->prot,
1274 c55e9aef j_mayer
                        ret);
1275 a8dea12f j_mayer
            }
1276 daf4f96e j_mayer
#endif
1277 c55e9aef j_mayer
            return 0;
1278 a8dea12f j_mayer
        }
1279 a8dea12f j_mayer
    }
1280 daf4f96e j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
1281 4a057712 j_mayer
    if (loglevel != 0) {
1282 c55e9aef j_mayer
        fprintf(logfile, "%s: access refused " ADDRX " => " REGX
1283 c55e9aef j_mayer
                " %d %d\n", __func__, address, raddr, ctx->prot,
1284 c55e9aef j_mayer
                ret);
1285 c55e9aef j_mayer
    }
1286 daf4f96e j_mayer
#endif
1287 3b46e624 ths
1288 a8dea12f j_mayer
    return ret;
1289 a8dea12f j_mayer
}
1290 a8dea12f j_mayer
1291 c294fc58 j_mayer
void store_40x_sler (CPUPPCState *env, uint32_t val)
1292 c294fc58 j_mayer
{
1293 c294fc58 j_mayer
    /* XXX: TO BE FIXED */
1294 c294fc58 j_mayer
    if (val != 0x00000000) {
1295 c294fc58 j_mayer
        cpu_abort(env, "Little-endian regions are not supported by now\n");
1296 c294fc58 j_mayer
    }
1297 c294fc58 j_mayer
    env->spr[SPR_405_SLER] = val;
1298 c294fc58 j_mayer
}
1299 c294fc58 j_mayer
1300 5eb7995e j_mayer
int mmubooke_get_physical_address (CPUState *env, mmu_ctx_t *ctx,
1301 5eb7995e j_mayer
                                   target_ulong address, int rw,
1302 5eb7995e j_mayer
                                   int access_type)
1303 5eb7995e j_mayer
{
1304 5eb7995e j_mayer
    ppcemb_tlb_t *tlb;
1305 5eb7995e j_mayer
    target_phys_addr_t raddr;
1306 5eb7995e j_mayer
    int i, prot, ret;
1307 5eb7995e j_mayer
1308 5eb7995e j_mayer
    ret = -1;
1309 6f2d8978 j_mayer
    raddr = (target_phys_addr_t)-1ULL;
1310 5eb7995e j_mayer
    for (i = 0; i < env->nb_tlb; i++) {
1311 5eb7995e j_mayer
        tlb = &env->tlb[i].tlbe;
1312 5eb7995e j_mayer
        if (ppcemb_tlb_check(env, tlb, &raddr, address,
1313 5eb7995e j_mayer
                             env->spr[SPR_BOOKE_PID], 1, i) < 0)
1314 5eb7995e j_mayer
            continue;
1315 0411a972 j_mayer
        if (msr_pr != 0)
1316 5eb7995e j_mayer
            prot = tlb->prot & 0xF;
1317 5eb7995e j_mayer
        else
1318 5eb7995e j_mayer
            prot = (tlb->prot >> 4) & 0xF;
1319 5eb7995e j_mayer
        /* Check the address space */
1320 5eb7995e j_mayer
        if (access_type == ACCESS_CODE) {
1321 d26bfc9a j_mayer
            if (msr_ir != (tlb->attr & 1))
1322 5eb7995e j_mayer
                continue;
1323 5eb7995e j_mayer
            ctx->prot = prot;
1324 5eb7995e j_mayer
            if (prot & PAGE_EXEC) {
1325 5eb7995e j_mayer
                ret = 0;
1326 5eb7995e j_mayer
                break;
1327 5eb7995e j_mayer
            }
1328 5eb7995e j_mayer
            ret = -3;
1329 5eb7995e j_mayer
        } else {
1330 d26bfc9a j_mayer
            if (msr_dr != (tlb->attr & 1))
1331 5eb7995e j_mayer
                continue;
1332 5eb7995e j_mayer
            ctx->prot = prot;
1333 5eb7995e j_mayer
            if ((!rw && prot & PAGE_READ) || (rw && (prot & PAGE_WRITE))) {
1334 5eb7995e j_mayer
                ret = 0;
1335 5eb7995e j_mayer
                break;
1336 5eb7995e j_mayer
            }
1337 5eb7995e j_mayer
            ret = -2;
1338 5eb7995e j_mayer
        }
1339 5eb7995e j_mayer
    }
1340 5eb7995e j_mayer
    if (ret >= 0)
1341 5eb7995e j_mayer
        ctx->raddr = raddr;
1342 5eb7995e j_mayer
1343 5eb7995e j_mayer
    return ret;
1344 5eb7995e j_mayer
}
1345 5eb7995e j_mayer
1346 a11b8151 j_mayer
static always_inline int check_physical (CPUState *env, mmu_ctx_t *ctx,
1347 a11b8151 j_mayer
                                         target_ulong eaddr, int rw)
1348 76a66253 j_mayer
{
1349 76a66253 j_mayer
    int in_plb, ret;
1350 3b46e624 ths
1351 76a66253 j_mayer
    ctx->raddr = eaddr;
1352 b227a8e9 j_mayer
    ctx->prot = PAGE_READ | PAGE_EXEC;
1353 76a66253 j_mayer
    ret = 0;
1354 a750fc0b j_mayer
    switch (env->mmu_model) {
1355 a750fc0b j_mayer
    case POWERPC_MMU_32B:
1356 faadf50e j_mayer
    case POWERPC_MMU_601:
1357 a750fc0b j_mayer
    case POWERPC_MMU_SOFT_6xx:
1358 7dbe11ac j_mayer
    case POWERPC_MMU_SOFT_74xx:
1359 a750fc0b j_mayer
    case POWERPC_MMU_SOFT_4xx:
1360 a750fc0b j_mayer
    case POWERPC_MMU_REAL_4xx:
1361 7dbe11ac j_mayer
    case POWERPC_MMU_BOOKE:
1362 caa4039c j_mayer
        ctx->prot |= PAGE_WRITE;
1363 caa4039c j_mayer
        break;
1364 caa4039c j_mayer
#if defined(TARGET_PPC64)
1365 a750fc0b j_mayer
    case POWERPC_MMU_64B:
1366 caa4039c j_mayer
        /* Real address are 60 bits long */
1367 a750fc0b j_mayer
        ctx->raddr &= 0x0FFFFFFFFFFFFFFFULL;
1368 caa4039c j_mayer
        ctx->prot |= PAGE_WRITE;
1369 caa4039c j_mayer
        break;
1370 9706285b j_mayer
#endif
1371 a750fc0b j_mayer
    case POWERPC_MMU_SOFT_4xx_Z:
1372 caa4039c j_mayer
        if (unlikely(msr_pe != 0)) {
1373 caa4039c j_mayer
            /* 403 family add some particular protections,
1374 caa4039c j_mayer
             * using PBL/PBU registers for accesses with no translation.
1375 caa4039c j_mayer
             */
1376 caa4039c j_mayer
            in_plb =
1377 caa4039c j_mayer
                /* Check PLB validity */
1378 caa4039c j_mayer
                (env->pb[0] < env->pb[1] &&
1379 caa4039c j_mayer
                 /* and address in plb area */
1380 caa4039c j_mayer
                 eaddr >= env->pb[0] && eaddr < env->pb[1]) ||
1381 caa4039c j_mayer
                (env->pb[2] < env->pb[3] &&
1382 caa4039c j_mayer
                 eaddr >= env->pb[2] && eaddr < env->pb[3]) ? 1 : 0;
1383 caa4039c j_mayer
            if (in_plb ^ msr_px) {
1384 caa4039c j_mayer
                /* Access in protected area */
1385 caa4039c j_mayer
                if (rw == 1) {
1386 caa4039c j_mayer
                    /* Access is not allowed */
1387 caa4039c j_mayer
                    ret = -2;
1388 caa4039c j_mayer
                }
1389 caa4039c j_mayer
            } else {
1390 caa4039c j_mayer
                /* Read-write access is allowed */
1391 caa4039c j_mayer
                ctx->prot |= PAGE_WRITE;
1392 76a66253 j_mayer
            }
1393 76a66253 j_mayer
        }
1394 e1833e1f j_mayer
        break;
1395 a750fc0b j_mayer
    case POWERPC_MMU_BOOKE_FSL:
1396 caa4039c j_mayer
        /* XXX: TODO */
1397 caa4039c j_mayer
        cpu_abort(env, "BookE FSL MMU model not implemented\n");
1398 caa4039c j_mayer
        break;
1399 caa4039c j_mayer
    default:
1400 caa4039c j_mayer
        cpu_abort(env, "Unknown or invalid MMU model\n");
1401 caa4039c j_mayer
        return -1;
1402 76a66253 j_mayer
    }
1403 76a66253 j_mayer
1404 76a66253 j_mayer
    return ret;
1405 76a66253 j_mayer
}
1406 76a66253 j_mayer
1407 76a66253 j_mayer
int get_physical_address (CPUState *env, mmu_ctx_t *ctx, target_ulong eaddr,
1408 faadf50e j_mayer
                          int rw, int access_type)
1409 9a64fbe4 bellard
{
1410 9a64fbe4 bellard
    int ret;
1411 0411a972 j_mayer
1412 514fb8c1 bellard
#if 0
1413 4a057712 j_mayer
    if (loglevel != 0) {
1414 9a64fbe4 bellard
        fprintf(logfile, "%s\n", __func__);
1415 9a64fbe4 bellard
    }
1416 d9bce9d9 j_mayer
#endif
1417 4b3686fa bellard
    if ((access_type == ACCESS_CODE && msr_ir == 0) ||
1418 4b3686fa bellard
        (access_type != ACCESS_CODE && msr_dr == 0)) {
1419 9a64fbe4 bellard
        /* No address translation */
1420 76a66253 j_mayer
        ret = check_physical(env, ctx, eaddr, rw);
1421 9a64fbe4 bellard
    } else {
1422 c55e9aef j_mayer
        ret = -1;
1423 a750fc0b j_mayer
        switch (env->mmu_model) {
1424 a750fc0b j_mayer
        case POWERPC_MMU_32B:
1425 faadf50e j_mayer
        case POWERPC_MMU_601:
1426 a750fc0b j_mayer
        case POWERPC_MMU_SOFT_6xx:
1427 7dbe11ac j_mayer
        case POWERPC_MMU_SOFT_74xx:
1428 c55e9aef j_mayer
#if defined(TARGET_PPC64)
1429 a750fc0b j_mayer
        case POWERPC_MMU_64B:
1430 c55e9aef j_mayer
#endif
1431 faadf50e j_mayer
            /* Try to find a BAT */
1432 faadf50e j_mayer
            if (env->nb_BATs != 0)
1433 faadf50e j_mayer
                ret = get_bat(env, ctx, eaddr, rw, access_type);
1434 a8dea12f j_mayer
            if (ret < 0) {
1435 c55e9aef j_mayer
                /* We didn't match any BAT entry or don't have BATs */
1436 a8dea12f j_mayer
                ret = get_segment(env, ctx, eaddr, rw, access_type);
1437 a8dea12f j_mayer
            }
1438 a8dea12f j_mayer
            break;
1439 a750fc0b j_mayer
        case POWERPC_MMU_SOFT_4xx:
1440 a750fc0b j_mayer
        case POWERPC_MMU_SOFT_4xx_Z:
1441 36081602 j_mayer
            ret = mmu40x_get_physical_address(env, ctx, eaddr,
1442 a8dea12f j_mayer
                                              rw, access_type);
1443 a8dea12f j_mayer
            break;
1444 a750fc0b j_mayer
        case POWERPC_MMU_BOOKE:
1445 5eb7995e j_mayer
            ret = mmubooke_get_physical_address(env, ctx, eaddr,
1446 5eb7995e j_mayer
                                                rw, access_type);
1447 5eb7995e j_mayer
            break;
1448 a750fc0b j_mayer
        case POWERPC_MMU_BOOKE_FSL:
1449 c55e9aef j_mayer
            /* XXX: TODO */
1450 c55e9aef j_mayer
            cpu_abort(env, "BookE FSL MMU model not implemented\n");
1451 c55e9aef j_mayer
            return -1;
1452 a750fc0b j_mayer
        case POWERPC_MMU_REAL_4xx:
1453 2662a059 j_mayer
            cpu_abort(env, "PowerPC 401 does not do any translation\n");
1454 2662a059 j_mayer
            return -1;
1455 c55e9aef j_mayer
        default:
1456 c55e9aef j_mayer
            cpu_abort(env, "Unknown or invalid MMU model\n");
1457 a8dea12f j_mayer
            return -1;
1458 9a64fbe4 bellard
        }
1459 9a64fbe4 bellard
    }
1460 514fb8c1 bellard
#if 0
1461 4a057712 j_mayer
    if (loglevel != 0) {
1462 4a057712 j_mayer
        fprintf(logfile, "%s address " ADDRX " => %d " PADDRX "\n",
1463 c55e9aef j_mayer
                __func__, eaddr, ret, ctx->raddr);
1464 a541f297 bellard
    }
1465 76a66253 j_mayer
#endif
1466 d9bce9d9 j_mayer
1467 9a64fbe4 bellard
    return ret;
1468 9a64fbe4 bellard
}
1469 9a64fbe4 bellard
1470 9b3c35e0 j_mayer
target_phys_addr_t cpu_get_phys_page_debug (CPUState *env, target_ulong addr)
1471 a6b025d3 bellard
{
1472 76a66253 j_mayer
    mmu_ctx_t ctx;
1473 a6b025d3 bellard
1474 faadf50e j_mayer
    if (unlikely(get_physical_address(env, &ctx, addr, 0, ACCESS_INT) != 0))
1475 a6b025d3 bellard
        return -1;
1476 76a66253 j_mayer
1477 76a66253 j_mayer
    return ctx.raddr & TARGET_PAGE_MASK;
1478 a6b025d3 bellard
}
1479 9a64fbe4 bellard
1480 9a64fbe4 bellard
/* Perform address translation */
1481 e96efcfc j_mayer
int cpu_ppc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
1482 6ebbf390 j_mayer
                              int mmu_idx, int is_softmmu)
1483 9a64fbe4 bellard
{
1484 76a66253 j_mayer
    mmu_ctx_t ctx;
1485 a541f297 bellard
    int access_type;
1486 9a64fbe4 bellard
    int ret = 0;
1487 d9bce9d9 j_mayer
1488 b769d8fe bellard
    if (rw == 2) {
1489 b769d8fe bellard
        /* code access */
1490 b769d8fe bellard
        rw = 0;
1491 b769d8fe bellard
        access_type = ACCESS_CODE;
1492 b769d8fe bellard
    } else {
1493 b769d8fe bellard
        /* data access */
1494 b769d8fe bellard
        /* XXX: put correct access by using cpu_restore_state()
1495 b769d8fe bellard
           correctly */
1496 b769d8fe bellard
        access_type = ACCESS_INT;
1497 b769d8fe bellard
        //        access_type = env->access_type;
1498 b769d8fe bellard
    }
1499 faadf50e j_mayer
    ret = get_physical_address(env, &ctx, address, rw, access_type);
1500 9a64fbe4 bellard
    if (ret == 0) {
1501 b227a8e9 j_mayer
        ret = tlb_set_page_exec(env, address & TARGET_PAGE_MASK,
1502 b227a8e9 j_mayer
                                ctx.raddr & TARGET_PAGE_MASK, ctx.prot,
1503 b227a8e9 j_mayer
                                mmu_idx, is_softmmu);
1504 9a64fbe4 bellard
    } else if (ret < 0) {
1505 9a64fbe4 bellard
#if defined (DEBUG_MMU)
1506 4a057712 j_mayer
        if (loglevel != 0)
1507 76a66253 j_mayer
            cpu_dump_state(env, logfile, fprintf, 0);
1508 9a64fbe4 bellard
#endif
1509 9a64fbe4 bellard
        if (access_type == ACCESS_CODE) {
1510 9a64fbe4 bellard
            switch (ret) {
1511 9a64fbe4 bellard
            case -1:
1512 76a66253 j_mayer
                /* No matches in page tables or TLB */
1513 a750fc0b j_mayer
                switch (env->mmu_model) {
1514 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_6xx:
1515 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_IFTLB;
1516 8f793433 j_mayer
                    env->error_code = 1 << 18;
1517 76a66253 j_mayer
                    env->spr[SPR_IMISS] = address;
1518 76a66253 j_mayer
                    env->spr[SPR_ICMP] = 0x80000000 | ctx.ptem;
1519 76a66253 j_mayer
                    goto tlb_miss;
1520 7dbe11ac j_mayer
                case POWERPC_MMU_SOFT_74xx:
1521 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_IFTLB;
1522 7dbe11ac j_mayer
                    goto tlb_miss_74xx;
1523 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_4xx:
1524 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_4xx_Z:
1525 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_ITLB;
1526 8f793433 j_mayer
                    env->error_code = 0;
1527 a8dea12f j_mayer
                    env->spr[SPR_40x_DEAR] = address;
1528 a8dea12f j_mayer
                    env->spr[SPR_40x_ESR] = 0x00000000;
1529 c55e9aef j_mayer
                    break;
1530 a750fc0b j_mayer
                case POWERPC_MMU_32B:
1531 faadf50e j_mayer
                case POWERPC_MMU_601:
1532 c55e9aef j_mayer
#if defined(TARGET_PPC64)
1533 a750fc0b j_mayer
                case POWERPC_MMU_64B:
1534 c55e9aef j_mayer
#endif
1535 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_ISI;
1536 8f793433 j_mayer
                    env->error_code = 0x40000000;
1537 8f793433 j_mayer
                    break;
1538 a750fc0b j_mayer
                case POWERPC_MMU_BOOKE:
1539 c55e9aef j_mayer
                    /* XXX: TODO */
1540 c55e9aef j_mayer
                    cpu_abort(env, "MMU model not implemented\n");
1541 c55e9aef j_mayer
                    return -1;
1542 a750fc0b j_mayer
                case POWERPC_MMU_BOOKE_FSL:
1543 c55e9aef j_mayer
                    /* XXX: TODO */
1544 c55e9aef j_mayer
                    cpu_abort(env, "MMU model not implemented\n");
1545 c55e9aef j_mayer
                    return -1;
1546 a750fc0b j_mayer
                case POWERPC_MMU_REAL_4xx:
1547 2662a059 j_mayer
                    cpu_abort(env, "PowerPC 401 should never raise any MMU "
1548 2662a059 j_mayer
                              "exceptions\n");
1549 2662a059 j_mayer
                    return -1;
1550 c55e9aef j_mayer
                default:
1551 c55e9aef j_mayer
                    cpu_abort(env, "Unknown or invalid MMU model\n");
1552 c55e9aef j_mayer
                    return -1;
1553 76a66253 j_mayer
                }
1554 9a64fbe4 bellard
                break;
1555 9a64fbe4 bellard
            case -2:
1556 9a64fbe4 bellard
                /* Access rights violation */
1557 8f793433 j_mayer
                env->exception_index = POWERPC_EXCP_ISI;
1558 8f793433 j_mayer
                env->error_code = 0x08000000;
1559 9a64fbe4 bellard
                break;
1560 9a64fbe4 bellard
            case -3:
1561 76a66253 j_mayer
                /* No execute protection violation */
1562 8f793433 j_mayer
                env->exception_index = POWERPC_EXCP_ISI;
1563 8f793433 j_mayer
                env->error_code = 0x10000000;
1564 9a64fbe4 bellard
                break;
1565 9a64fbe4 bellard
            case -4:
1566 9a64fbe4 bellard
                /* Direct store exception */
1567 9a64fbe4 bellard
                /* No code fetch is allowed in direct-store areas */
1568 8f793433 j_mayer
                env->exception_index = POWERPC_EXCP_ISI;
1569 8f793433 j_mayer
                env->error_code = 0x10000000;
1570 2be0071f bellard
                break;
1571 e1833e1f j_mayer
#if defined(TARGET_PPC64)
1572 2be0071f bellard
            case -5:
1573 2be0071f bellard
                /* No match in segment table */
1574 8f793433 j_mayer
                env->exception_index = POWERPC_EXCP_ISEG;
1575 8f793433 j_mayer
                env->error_code = 0;
1576 9a64fbe4 bellard
                break;
1577 e1833e1f j_mayer
#endif
1578 9a64fbe4 bellard
            }
1579 9a64fbe4 bellard
        } else {
1580 9a64fbe4 bellard
            switch (ret) {
1581 9a64fbe4 bellard
            case -1:
1582 76a66253 j_mayer
                /* No matches in page tables or TLB */
1583 a750fc0b j_mayer
                switch (env->mmu_model) {
1584 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_6xx:
1585 76a66253 j_mayer
                    if (rw == 1) {
1586 8f793433 j_mayer
                        env->exception_index = POWERPC_EXCP_DSTLB;
1587 8f793433 j_mayer
                        env->error_code = 1 << 16;
1588 76a66253 j_mayer
                    } else {
1589 8f793433 j_mayer
                        env->exception_index = POWERPC_EXCP_DLTLB;
1590 8f793433 j_mayer
                        env->error_code = 0;
1591 76a66253 j_mayer
                    }
1592 76a66253 j_mayer
                    env->spr[SPR_DMISS] = address;
1593 76a66253 j_mayer
                    env->spr[SPR_DCMP] = 0x80000000 | ctx.ptem;
1594 76a66253 j_mayer
                tlb_miss:
1595 8f793433 j_mayer
                    env->error_code |= ctx.key << 19;
1596 76a66253 j_mayer
                    env->spr[SPR_HASH1] = ctx.pg_addr[0];
1597 76a66253 j_mayer
                    env->spr[SPR_HASH2] = ctx.pg_addr[1];
1598 8f793433 j_mayer
                    break;
1599 7dbe11ac j_mayer
                case POWERPC_MMU_SOFT_74xx:
1600 7dbe11ac j_mayer
                    if (rw == 1) {
1601 8f793433 j_mayer
                        env->exception_index = POWERPC_EXCP_DSTLB;
1602 7dbe11ac j_mayer
                    } else {
1603 8f793433 j_mayer
                        env->exception_index = POWERPC_EXCP_DLTLB;
1604 7dbe11ac j_mayer
                    }
1605 7dbe11ac j_mayer
                tlb_miss_74xx:
1606 7dbe11ac j_mayer
                    /* Implement LRU algorithm */
1607 8f793433 j_mayer
                    env->error_code = ctx.key << 19;
1608 7dbe11ac j_mayer
                    env->spr[SPR_TLBMISS] = (address & ~((target_ulong)0x3)) |
1609 7dbe11ac j_mayer
                        ((env->last_way + 1) & (env->nb_ways - 1));
1610 7dbe11ac j_mayer
                    env->spr[SPR_PTEHI] = 0x80000000 | ctx.ptem;
1611 7dbe11ac j_mayer
                    break;
1612 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_4xx:
1613 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_4xx_Z:
1614 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_DTLB;
1615 8f793433 j_mayer
                    env->error_code = 0;
1616 a8dea12f j_mayer
                    env->spr[SPR_40x_DEAR] = address;
1617 a8dea12f j_mayer
                    if (rw)
1618 a8dea12f j_mayer
                        env->spr[SPR_40x_ESR] = 0x00800000;
1619 a8dea12f j_mayer
                    else
1620 a8dea12f j_mayer
                        env->spr[SPR_40x_ESR] = 0x00000000;
1621 c55e9aef j_mayer
                    break;
1622 a750fc0b j_mayer
                case POWERPC_MMU_32B:
1623 faadf50e j_mayer
                case POWERPC_MMU_601:
1624 c55e9aef j_mayer
#if defined(TARGET_PPC64)
1625 a750fc0b j_mayer
                case POWERPC_MMU_64B:
1626 c55e9aef j_mayer
#endif
1627 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_DSI;
1628 8f793433 j_mayer
                    env->error_code = 0;
1629 8f793433 j_mayer
                    env->spr[SPR_DAR] = address;
1630 8f793433 j_mayer
                    if (rw == 1)
1631 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x42000000;
1632 8f793433 j_mayer
                    else
1633 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x40000000;
1634 8f793433 j_mayer
                    break;
1635 a750fc0b j_mayer
                case POWERPC_MMU_BOOKE:
1636 c55e9aef j_mayer
                    /* XXX: TODO */
1637 c55e9aef j_mayer
                    cpu_abort(env, "MMU model not implemented\n");
1638 c55e9aef j_mayer
                    return -1;
1639 a750fc0b j_mayer
                case POWERPC_MMU_BOOKE_FSL:
1640 c55e9aef j_mayer
                    /* XXX: TODO */
1641 c55e9aef j_mayer
                    cpu_abort(env, "MMU model not implemented\n");
1642 c55e9aef j_mayer
                    return -1;
1643 a750fc0b j_mayer
                case POWERPC_MMU_REAL_4xx:
1644 2662a059 j_mayer
                    cpu_abort(env, "PowerPC 401 should never raise any MMU "
1645 2662a059 j_mayer
                              "exceptions\n");
1646 2662a059 j_mayer
                    return -1;
1647 c55e9aef j_mayer
                default:
1648 c55e9aef j_mayer
                    cpu_abort(env, "Unknown or invalid MMU model\n");
1649 c55e9aef j_mayer
                    return -1;
1650 76a66253 j_mayer
                }
1651 9a64fbe4 bellard
                break;
1652 9a64fbe4 bellard
            case -2:
1653 9a64fbe4 bellard
                /* Access rights violation */
1654 8f793433 j_mayer
                env->exception_index = POWERPC_EXCP_DSI;
1655 8f793433 j_mayer
                env->error_code = 0;
1656 8f793433 j_mayer
                env->spr[SPR_DAR] = address;
1657 8f793433 j_mayer
                if (rw == 1)
1658 8f793433 j_mayer
                    env->spr[SPR_DSISR] = 0x0A000000;
1659 8f793433 j_mayer
                else
1660 8f793433 j_mayer
                    env->spr[SPR_DSISR] = 0x08000000;
1661 9a64fbe4 bellard
                break;
1662 9a64fbe4 bellard
            case -4:
1663 9a64fbe4 bellard
                /* Direct store exception */
1664 9a64fbe4 bellard
                switch (access_type) {
1665 9a64fbe4 bellard
                case ACCESS_FLOAT:
1666 9a64fbe4 bellard
                    /* Floating point load/store */
1667 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_ALIGN;
1668 8f793433 j_mayer
                    env->error_code = POWERPC_EXCP_ALIGN_FP;
1669 8f793433 j_mayer
                    env->spr[SPR_DAR] = address;
1670 9a64fbe4 bellard
                    break;
1671 9a64fbe4 bellard
                case ACCESS_RES:
1672 8f793433 j_mayer
                    /* lwarx, ldarx or stwcx. */
1673 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_DSI;
1674 8f793433 j_mayer
                    env->error_code = 0;
1675 8f793433 j_mayer
                    env->spr[SPR_DAR] = address;
1676 8f793433 j_mayer
                    if (rw == 1)
1677 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x06000000;
1678 8f793433 j_mayer
                    else
1679 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x04000000;
1680 9a64fbe4 bellard
                    break;
1681 9a64fbe4 bellard
                case ACCESS_EXT:
1682 9a64fbe4 bellard
                    /* eciwx or ecowx */
1683 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_DSI;
1684 8f793433 j_mayer
                    env->error_code = 0;
1685 8f793433 j_mayer
                    env->spr[SPR_DAR] = address;
1686 8f793433 j_mayer
                    if (rw == 1)
1687 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x06100000;
1688 8f793433 j_mayer
                    else
1689 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x04100000;
1690 9a64fbe4 bellard
                    break;
1691 9a64fbe4 bellard
                default:
1692 76a66253 j_mayer
                    printf("DSI: invalid exception (%d)\n", ret);
1693 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_PROGRAM;
1694 8f793433 j_mayer
                    env->error_code =
1695 8f793433 j_mayer
                        POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL;
1696 8f793433 j_mayer
                    env->spr[SPR_DAR] = address;
1697 9a64fbe4 bellard
                    break;
1698 9a64fbe4 bellard
                }
1699 fdabc366 bellard
                break;
1700 e1833e1f j_mayer
#if defined(TARGET_PPC64)
1701 2be0071f bellard
            case -5:
1702 2be0071f bellard
                /* No match in segment table */
1703 8f793433 j_mayer
                env->exception_index = POWERPC_EXCP_DSEG;
1704 8f793433 j_mayer
                env->error_code = 0;
1705 8f793433 j_mayer
                env->spr[SPR_DAR] = address;
1706 2be0071f bellard
                break;
1707 e1833e1f j_mayer
#endif
1708 9a64fbe4 bellard
            }
1709 9a64fbe4 bellard
        }
1710 9a64fbe4 bellard
#if 0
1711 8f793433 j_mayer
        printf("%s: set exception to %d %02x\n", __func__,
1712 8f793433 j_mayer
               env->exception, env->error_code);
1713 9a64fbe4 bellard
#endif
1714 9a64fbe4 bellard
        ret = 1;
1715 9a64fbe4 bellard
    }
1716 76a66253 j_mayer
1717 9a64fbe4 bellard
    return ret;
1718 9a64fbe4 bellard
}
1719 9a64fbe4 bellard
1720 3fc6c082 bellard
/*****************************************************************************/
1721 3fc6c082 bellard
/* BATs management */
1722 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS)
1723 b068d6a7 j_mayer
static always_inline void do_invalidate_BAT (CPUPPCState *env,
1724 b068d6a7 j_mayer
                                             target_ulong BATu,
1725 b068d6a7 j_mayer
                                             target_ulong mask)
1726 3fc6c082 bellard
{
1727 3fc6c082 bellard
    target_ulong base, end, page;
1728 76a66253 j_mayer
1729 3fc6c082 bellard
    base = BATu & ~0x0001FFFF;
1730 3fc6c082 bellard
    end = base + mask + 0x00020000;
1731 3fc6c082 bellard
#if defined (DEBUG_BATS)
1732 76a66253 j_mayer
    if (loglevel != 0) {
1733 1b9eb036 j_mayer
        fprintf(logfile, "Flush BAT from " ADDRX " to " ADDRX " (" ADDRX ")\n",
1734 76a66253 j_mayer
                base, end, mask);
1735 76a66253 j_mayer
    }
1736 3fc6c082 bellard
#endif
1737 3fc6c082 bellard
    for (page = base; page != end; page += TARGET_PAGE_SIZE)
1738 3fc6c082 bellard
        tlb_flush_page(env, page);
1739 3fc6c082 bellard
#if defined (DEBUG_BATS)
1740 3fc6c082 bellard
    if (loglevel != 0)
1741 3fc6c082 bellard
        fprintf(logfile, "Flush done\n");
1742 3fc6c082 bellard
#endif
1743 3fc6c082 bellard
}
1744 3fc6c082 bellard
#endif
1745 3fc6c082 bellard
1746 b068d6a7 j_mayer
static always_inline void dump_store_bat (CPUPPCState *env, char ID,
1747 b068d6a7 j_mayer
                                          int ul, int nr, target_ulong value)
1748 3fc6c082 bellard
{
1749 3fc6c082 bellard
#if defined (DEBUG_BATS)
1750 3fc6c082 bellard
    if (loglevel != 0) {
1751 1b9eb036 j_mayer
        fprintf(logfile, "Set %cBAT%d%c to 0x" ADDRX " (0x" ADDRX ")\n",
1752 1b9eb036 j_mayer
                ID, nr, ul == 0 ? 'u' : 'l', value, env->nip);
1753 3fc6c082 bellard
    }
1754 3fc6c082 bellard
#endif
1755 3fc6c082 bellard
}
1756 3fc6c082 bellard
1757 3fc6c082 bellard
target_ulong do_load_ibatu (CPUPPCState *env, int nr)
1758 3fc6c082 bellard
{
1759 3fc6c082 bellard
    return env->IBAT[0][nr];
1760 3fc6c082 bellard
}
1761 3fc6c082 bellard
1762 3fc6c082 bellard
target_ulong do_load_ibatl (CPUPPCState *env, int nr)
1763 3fc6c082 bellard
{
1764 3fc6c082 bellard
    return env->IBAT[1][nr];
1765 3fc6c082 bellard
}
1766 3fc6c082 bellard
1767 3fc6c082 bellard
void do_store_ibatu (CPUPPCState *env, int nr, target_ulong value)
1768 3fc6c082 bellard
{
1769 3fc6c082 bellard
    target_ulong mask;
1770 3fc6c082 bellard
1771 3fc6c082 bellard
    dump_store_bat(env, 'I', 0, nr, value);
1772 3fc6c082 bellard
    if (env->IBAT[0][nr] != value) {
1773 3fc6c082 bellard
        mask = (value << 15) & 0x0FFE0000UL;
1774 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS)
1775 3fc6c082 bellard
        do_invalidate_BAT(env, env->IBAT[0][nr], mask);
1776 3fc6c082 bellard
#endif
1777 3fc6c082 bellard
        /* When storing valid upper BAT, mask BEPI and BRPN
1778 3fc6c082 bellard
         * and invalidate all TLBs covered by this BAT
1779 3fc6c082 bellard
         */
1780 3fc6c082 bellard
        mask = (value << 15) & 0x0FFE0000UL;
1781 3fc6c082 bellard
        env->IBAT[0][nr] = (value & 0x00001FFFUL) |
1782 3fc6c082 bellard
            (value & ~0x0001FFFFUL & ~mask);
1783 3fc6c082 bellard
        env->IBAT[1][nr] = (env->IBAT[1][nr] & 0x0000007B) |
1784 3fc6c082 bellard
            (env->IBAT[1][nr] & ~0x0001FFFF & ~mask);
1785 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS)
1786 3fc6c082 bellard
        do_invalidate_BAT(env, env->IBAT[0][nr], mask);
1787 76a66253 j_mayer
#else
1788 3fc6c082 bellard
        tlb_flush(env, 1);
1789 3fc6c082 bellard
#endif
1790 3fc6c082 bellard
    }
1791 3fc6c082 bellard
}
1792 3fc6c082 bellard
1793 3fc6c082 bellard
void do_store_ibatl (CPUPPCState *env, int nr, target_ulong value)
1794 3fc6c082 bellard
{
1795 3fc6c082 bellard
    dump_store_bat(env, 'I', 1, nr, value);
1796 3fc6c082 bellard
    env->IBAT[1][nr] = value;
1797 3fc6c082 bellard
}
1798 3fc6c082 bellard
1799 3fc6c082 bellard
target_ulong do_load_dbatu (CPUPPCState *env, int nr)
1800 3fc6c082 bellard
{
1801 3fc6c082 bellard
    return env->DBAT[0][nr];
1802 3fc6c082 bellard
}
1803 3fc6c082 bellard
1804 3fc6c082 bellard
target_ulong do_load_dbatl (CPUPPCState *env, int nr)
1805 3fc6c082 bellard
{
1806 3fc6c082 bellard
    return env->DBAT[1][nr];
1807 3fc6c082 bellard
}
1808 3fc6c082 bellard
1809 3fc6c082 bellard
void do_store_dbatu (CPUPPCState *env, int nr, target_ulong value)
1810 3fc6c082 bellard
{
1811 3fc6c082 bellard
    target_ulong mask;
1812 3fc6c082 bellard
1813 3fc6c082 bellard
    dump_store_bat(env, 'D', 0, nr, value);
1814 3fc6c082 bellard
    if (env->DBAT[0][nr] != value) {
1815 3fc6c082 bellard
        /* When storing valid upper BAT, mask BEPI and BRPN
1816 3fc6c082 bellard
         * and invalidate all TLBs covered by this BAT
1817 3fc6c082 bellard
         */
1818 3fc6c082 bellard
        mask = (value << 15) & 0x0FFE0000UL;
1819 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS)
1820 3fc6c082 bellard
        do_invalidate_BAT(env, env->DBAT[0][nr], mask);
1821 3fc6c082 bellard
#endif
1822 3fc6c082 bellard
        mask = (value << 15) & 0x0FFE0000UL;
1823 3fc6c082 bellard
        env->DBAT[0][nr] = (value & 0x00001FFFUL) |
1824 3fc6c082 bellard
            (value & ~0x0001FFFFUL & ~mask);
1825 3fc6c082 bellard
        env->DBAT[1][nr] = (env->DBAT[1][nr] & 0x0000007B) |
1826 3fc6c082 bellard
            (env->DBAT[1][nr] & ~0x0001FFFF & ~mask);
1827 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS)
1828 3fc6c082 bellard
        do_invalidate_BAT(env, env->DBAT[0][nr], mask);
1829 3fc6c082 bellard
#else
1830 3fc6c082 bellard
        tlb_flush(env, 1);
1831 3fc6c082 bellard
#endif
1832 3fc6c082 bellard
    }
1833 3fc6c082 bellard
}
1834 3fc6c082 bellard
1835 3fc6c082 bellard
void do_store_dbatl (CPUPPCState *env, int nr, target_ulong value)
1836 3fc6c082 bellard
{
1837 3fc6c082 bellard
    dump_store_bat(env, 'D', 1, nr, value);
1838 3fc6c082 bellard
    env->DBAT[1][nr] = value;
1839 3fc6c082 bellard
}
1840 3fc6c082 bellard
1841 056401ea j_mayer
void do_store_ibatu_601 (CPUPPCState *env, int nr, target_ulong value)
1842 056401ea j_mayer
{
1843 056401ea j_mayer
    target_ulong mask;
1844 056401ea j_mayer
    int do_inval;
1845 056401ea j_mayer
1846 056401ea j_mayer
    dump_store_bat(env, 'I', 0, nr, value);
1847 056401ea j_mayer
    if (env->IBAT[0][nr] != value) {
1848 056401ea j_mayer
        do_inval = 0;
1849 056401ea j_mayer
        mask = (env->IBAT[1][nr] << 17) & 0x0FFE0000UL;
1850 056401ea j_mayer
        if (env->IBAT[1][nr] & 0x40) {
1851 056401ea j_mayer
            /* Invalidate BAT only if it is valid */
1852 056401ea j_mayer
#if !defined(FLUSH_ALL_TLBS)
1853 056401ea j_mayer
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
1854 056401ea j_mayer
#else
1855 056401ea j_mayer
            do_inval = 1;
1856 056401ea j_mayer
#endif
1857 056401ea j_mayer
        }
1858 056401ea j_mayer
        /* When storing valid upper BAT, mask BEPI and BRPN
1859 056401ea j_mayer
         * and invalidate all TLBs covered by this BAT
1860 056401ea j_mayer
         */
1861 056401ea j_mayer
        env->IBAT[0][nr] = (value & 0x00001FFFUL) |
1862 056401ea j_mayer
            (value & ~0x0001FFFFUL & ~mask);
1863 056401ea j_mayer
        env->DBAT[0][nr] = env->IBAT[0][nr];
1864 056401ea j_mayer
        if (env->IBAT[1][nr] & 0x40) {
1865 056401ea j_mayer
#if !defined(FLUSH_ALL_TLBS)
1866 056401ea j_mayer
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
1867 056401ea j_mayer
#else
1868 056401ea j_mayer
            do_inval = 1;
1869 056401ea j_mayer
#endif
1870 056401ea j_mayer
        }
1871 056401ea j_mayer
#if defined(FLUSH_ALL_TLBS)
1872 056401ea j_mayer
        if (do_inval)
1873 056401ea j_mayer
            tlb_flush(env, 1);
1874 056401ea j_mayer
#endif
1875 056401ea j_mayer
    }
1876 056401ea j_mayer
}
1877 056401ea j_mayer
1878 056401ea j_mayer
void do_store_ibatl_601 (CPUPPCState *env, int nr, target_ulong value)
1879 056401ea j_mayer
{
1880 056401ea j_mayer
    target_ulong mask;
1881 056401ea j_mayer
    int do_inval;
1882 056401ea j_mayer
1883 056401ea j_mayer
    dump_store_bat(env, 'I', 1, nr, value);
1884 056401ea j_mayer
    if (env->IBAT[1][nr] != value) {
1885 056401ea j_mayer
        do_inval = 0;
1886 056401ea j_mayer
        if (env->IBAT[1][nr] & 0x40) {
1887 056401ea j_mayer
#if !defined(FLUSH_ALL_TLBS)
1888 056401ea j_mayer
            mask = (env->IBAT[1][nr] << 17) & 0x0FFE0000UL;
1889 056401ea j_mayer
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
1890 056401ea j_mayer
#else
1891 056401ea j_mayer
            do_inval = 1;
1892 056401ea j_mayer
#endif
1893 056401ea j_mayer
        }
1894 056401ea j_mayer
        if (value & 0x40) {
1895 056401ea j_mayer
#if !defined(FLUSH_ALL_TLBS)
1896 056401ea j_mayer
            mask = (value << 17) & 0x0FFE0000UL;
1897 056401ea j_mayer
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
1898 056401ea j_mayer
#else
1899 056401ea j_mayer
            do_inval = 1;
1900 056401ea j_mayer
#endif
1901 056401ea j_mayer
        }
1902 056401ea j_mayer
        env->IBAT[1][nr] = value;
1903 056401ea j_mayer
        env->DBAT[1][nr] = value;
1904 056401ea j_mayer
#if defined(FLUSH_ALL_TLBS)
1905 056401ea j_mayer
        if (do_inval)
1906 056401ea j_mayer
            tlb_flush(env, 1);
1907 056401ea j_mayer
#endif
1908 056401ea j_mayer
    }
1909 056401ea j_mayer
}
1910 056401ea j_mayer
1911 0a032cbe j_mayer
/*****************************************************************************/
1912 0a032cbe j_mayer
/* TLB management */
1913 0a032cbe j_mayer
void ppc_tlb_invalidate_all (CPUPPCState *env)
1914 0a032cbe j_mayer
{
1915 daf4f96e j_mayer
    switch (env->mmu_model) {
1916 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_6xx:
1917 7dbe11ac j_mayer
    case POWERPC_MMU_SOFT_74xx:
1918 0a032cbe j_mayer
        ppc6xx_tlb_invalidate_all(env);
1919 daf4f96e j_mayer
        break;
1920 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_4xx:
1921 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_4xx_Z:
1922 0a032cbe j_mayer
        ppc4xx_tlb_invalidate_all(env);
1923 daf4f96e j_mayer
        break;
1924 7dbe11ac j_mayer
    case POWERPC_MMU_REAL_4xx:
1925 7dbe11ac j_mayer
        cpu_abort(env, "No TLB for PowerPC 4xx in real mode\n");
1926 7dbe11ac j_mayer
        break;
1927 7dbe11ac j_mayer
    case POWERPC_MMU_BOOKE:
1928 7dbe11ac j_mayer
        /* XXX: TODO */
1929 7dbe11ac j_mayer
        cpu_abort(env, "MMU model not implemented\n");
1930 7dbe11ac j_mayer
        break;
1931 7dbe11ac j_mayer
    case POWERPC_MMU_BOOKE_FSL:
1932 7dbe11ac j_mayer
        /* XXX: TODO */
1933 7dbe11ac j_mayer
        cpu_abort(env, "MMU model not implemented\n");
1934 7dbe11ac j_mayer
        break;
1935 7dbe11ac j_mayer
    case POWERPC_MMU_32B:
1936 faadf50e j_mayer
    case POWERPC_MMU_601:
1937 00af685f j_mayer
#if defined(TARGET_PPC64)
1938 7dbe11ac j_mayer
    case POWERPC_MMU_64B:
1939 00af685f j_mayer
#endif /* defined(TARGET_PPC64) */
1940 0a032cbe j_mayer
        tlb_flush(env, 1);
1941 daf4f96e j_mayer
        break;
1942 00af685f j_mayer
    default:
1943 00af685f j_mayer
        /* XXX: TODO */
1944 12de9a39 j_mayer
        cpu_abort(env, "Unknown MMU model\n");
1945 00af685f j_mayer
        break;
1946 0a032cbe j_mayer
    }
1947 0a032cbe j_mayer
}
1948 0a032cbe j_mayer
1949 daf4f96e j_mayer
void ppc_tlb_invalidate_one (CPUPPCState *env, target_ulong addr)
1950 daf4f96e j_mayer
{
1951 daf4f96e j_mayer
#if !defined(FLUSH_ALL_TLBS)
1952 daf4f96e j_mayer
    addr &= TARGET_PAGE_MASK;
1953 daf4f96e j_mayer
    switch (env->mmu_model) {
1954 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_6xx:
1955 7dbe11ac j_mayer
    case POWERPC_MMU_SOFT_74xx:
1956 daf4f96e j_mayer
        ppc6xx_tlb_invalidate_virt(env, addr, 0);
1957 daf4f96e j_mayer
        if (env->id_tlbs == 1)
1958 daf4f96e j_mayer
            ppc6xx_tlb_invalidate_virt(env, addr, 1);
1959 daf4f96e j_mayer
        break;
1960 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_4xx:
1961 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_4xx_Z:
1962 daf4f96e j_mayer
        ppc4xx_tlb_invalidate_virt(env, addr, env->spr[SPR_40x_PID]);
1963 daf4f96e j_mayer
        break;
1964 7dbe11ac j_mayer
    case POWERPC_MMU_REAL_4xx:
1965 7dbe11ac j_mayer
        cpu_abort(env, "No TLB for PowerPC 4xx in real mode\n");
1966 7dbe11ac j_mayer
        break;
1967 7dbe11ac j_mayer
    case POWERPC_MMU_BOOKE:
1968 7dbe11ac j_mayer
        /* XXX: TODO */
1969 7dbe11ac j_mayer
        cpu_abort(env, "MMU model not implemented\n");
1970 7dbe11ac j_mayer
        break;
1971 7dbe11ac j_mayer
    case POWERPC_MMU_BOOKE_FSL:
1972 7dbe11ac j_mayer
        /* XXX: TODO */
1973 7dbe11ac j_mayer
        cpu_abort(env, "MMU model not implemented\n");
1974 7dbe11ac j_mayer
        break;
1975 7dbe11ac j_mayer
    case POWERPC_MMU_32B:
1976 faadf50e j_mayer
    case POWERPC_MMU_601:
1977 daf4f96e j_mayer
        /* tlbie invalidate TLBs for all segments */
1978 6f2d8978 j_mayer
        addr &= ~((target_ulong)-1ULL << 28);
1979 daf4f96e j_mayer
        /* XXX: this case should be optimized,
1980 daf4f96e j_mayer
         * giving a mask to tlb_flush_page
1981 daf4f96e j_mayer
         */
1982 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x0 << 28));
1983 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x1 << 28));
1984 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x2 << 28));
1985 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x3 << 28));
1986 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x4 << 28));
1987 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x5 << 28));
1988 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x6 << 28));
1989 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x7 << 28));
1990 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x8 << 28));
1991 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x9 << 28));
1992 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xA << 28));
1993 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xB << 28));
1994 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xC << 28));
1995 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xD << 28));
1996 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xE << 28));
1997 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xF << 28));
1998 7dbe11ac j_mayer
        break;
1999 00af685f j_mayer
#if defined(TARGET_PPC64)
2000 7dbe11ac j_mayer
    case POWERPC_MMU_64B:
2001 7dbe11ac j_mayer
        /* tlbie invalidate TLBs for all segments */
2002 7dbe11ac j_mayer
        /* XXX: given the fact that there are too many segments to invalidate,
2003 00af685f j_mayer
         *      and we still don't have a tlb_flush_mask(env, n, mask) in Qemu,
2004 7dbe11ac j_mayer
         *      we just invalidate all TLBs
2005 7dbe11ac j_mayer
         */
2006 7dbe11ac j_mayer
        tlb_flush(env, 1);
2007 7dbe11ac j_mayer
        break;
2008 00af685f j_mayer
#endif /* defined(TARGET_PPC64) */
2009 00af685f j_mayer
    default:
2010 00af685f j_mayer
        /* XXX: TODO */
2011 12de9a39 j_mayer
        cpu_abort(env, "Unknown MMU model\n");
2012 00af685f j_mayer
        break;
2013 daf4f96e j_mayer
    }
2014 daf4f96e j_mayer
#else
2015 daf4f96e j_mayer
    ppc_tlb_invalidate_all(env);
2016 daf4f96e j_mayer
#endif
2017 daf4f96e j_mayer
}
2018 daf4f96e j_mayer
2019 3fc6c082 bellard
/*****************************************************************************/
2020 3fc6c082 bellard
/* Special registers manipulation */
2021 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2022 d9bce9d9 j_mayer
target_ulong ppc_load_asr (CPUPPCState *env)
2023 d9bce9d9 j_mayer
{
2024 d9bce9d9 j_mayer
    return env->asr;
2025 d9bce9d9 j_mayer
}
2026 d9bce9d9 j_mayer
2027 d9bce9d9 j_mayer
void ppc_store_asr (CPUPPCState *env, target_ulong value)
2028 d9bce9d9 j_mayer
{
2029 d9bce9d9 j_mayer
    if (env->asr != value) {
2030 d9bce9d9 j_mayer
        env->asr = value;
2031 d9bce9d9 j_mayer
        tlb_flush(env, 1);
2032 d9bce9d9 j_mayer
    }
2033 d9bce9d9 j_mayer
}
2034 d9bce9d9 j_mayer
#endif
2035 d9bce9d9 j_mayer
2036 3fc6c082 bellard
target_ulong do_load_sdr1 (CPUPPCState *env)
2037 3fc6c082 bellard
{
2038 3fc6c082 bellard
    return env->sdr1;
2039 3fc6c082 bellard
}
2040 3fc6c082 bellard
2041 3fc6c082 bellard
void do_store_sdr1 (CPUPPCState *env, target_ulong value)
2042 3fc6c082 bellard
{
2043 3fc6c082 bellard
#if defined (DEBUG_MMU)
2044 3fc6c082 bellard
    if (loglevel != 0) {
2045 1b9eb036 j_mayer
        fprintf(logfile, "%s: 0x" ADDRX "\n", __func__, value);
2046 3fc6c082 bellard
    }
2047 3fc6c082 bellard
#endif
2048 3fc6c082 bellard
    if (env->sdr1 != value) {
2049 12de9a39 j_mayer
        /* XXX: for PowerPC 64, should check that the HTABSIZE value
2050 12de9a39 j_mayer
         *      is <= 28
2051 12de9a39 j_mayer
         */
2052 3fc6c082 bellard
        env->sdr1 = value;
2053 76a66253 j_mayer
        tlb_flush(env, 1);
2054 3fc6c082 bellard
    }
2055 3fc6c082 bellard
}
2056 3fc6c082 bellard
2057 12de9a39 j_mayer
#if 0 // Unused
2058 3fc6c082 bellard
target_ulong do_load_sr (CPUPPCState *env, int srnum)
2059 3fc6c082 bellard
{
2060 3fc6c082 bellard
    return env->sr[srnum];
2061 3fc6c082 bellard
}
2062 12de9a39 j_mayer
#endif
2063 3fc6c082 bellard
2064 3fc6c082 bellard
void do_store_sr (CPUPPCState *env, int srnum, target_ulong value)
2065 3fc6c082 bellard
{
2066 3fc6c082 bellard
#if defined (DEBUG_MMU)
2067 3fc6c082 bellard
    if (loglevel != 0) {
2068 1b9eb036 j_mayer
        fprintf(logfile, "%s: reg=%d 0x" ADDRX " " ADDRX "\n",
2069 1b9eb036 j_mayer
                __func__, srnum, value, env->sr[srnum]);
2070 3fc6c082 bellard
    }
2071 3fc6c082 bellard
#endif
2072 3fc6c082 bellard
    if (env->sr[srnum] != value) {
2073 3fc6c082 bellard
        env->sr[srnum] = value;
2074 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS) && 0
2075 3fc6c082 bellard
        {
2076 3fc6c082 bellard
            target_ulong page, end;
2077 3fc6c082 bellard
            /* Invalidate 256 MB of virtual memory */
2078 3fc6c082 bellard
            page = (16 << 20) * srnum;
2079 3fc6c082 bellard
            end = page + (16 << 20);
2080 3fc6c082 bellard
            for (; page != end; page += TARGET_PAGE_SIZE)
2081 3fc6c082 bellard
                tlb_flush_page(env, page);
2082 3fc6c082 bellard
        }
2083 3fc6c082 bellard
#else
2084 76a66253 j_mayer
        tlb_flush(env, 1);
2085 3fc6c082 bellard
#endif
2086 3fc6c082 bellard
    }
2087 3fc6c082 bellard
}
2088 76a66253 j_mayer
#endif /* !defined (CONFIG_USER_ONLY) */
2089 3fc6c082 bellard
2090 bfa1e5cf j_mayer
target_ulong ppc_load_xer (CPUPPCState *env)
2091 79aceca5 bellard
{
2092 0411a972 j_mayer
    return hreg_load_xer(env);
2093 79aceca5 bellard
}
2094 79aceca5 bellard
2095 bfa1e5cf j_mayer
void ppc_store_xer (CPUPPCState *env, target_ulong value)
2096 79aceca5 bellard
{
2097 0411a972 j_mayer
    hreg_store_xer(env, value);
2098 79aceca5 bellard
}
2099 79aceca5 bellard
2100 76a66253 j_mayer
/* GDBstub can read and write MSR... */
2101 0411a972 j_mayer
void ppc_store_msr (CPUPPCState *env, target_ulong value)
2102 3fc6c082 bellard
{
2103 0411a972 j_mayer
    hreg_store_msr(env, value);
2104 3fc6c082 bellard
}
2105 3fc6c082 bellard
2106 3fc6c082 bellard
/*****************************************************************************/
2107 3fc6c082 bellard
/* Exception processing */
2108 18fba28c bellard
#if defined (CONFIG_USER_ONLY)
2109 9a64fbe4 bellard
void do_interrupt (CPUState *env)
2110 79aceca5 bellard
{
2111 e1833e1f j_mayer
    env->exception_index = POWERPC_EXCP_NONE;
2112 e1833e1f j_mayer
    env->error_code = 0;
2113 18fba28c bellard
}
2114 47103572 j_mayer
2115 e9df014c j_mayer
void ppc_hw_interrupt (CPUState *env)
2116 47103572 j_mayer
{
2117 e1833e1f j_mayer
    env->exception_index = POWERPC_EXCP_NONE;
2118 e1833e1f j_mayer
    env->error_code = 0;
2119 47103572 j_mayer
}
2120 76a66253 j_mayer
#else /* defined (CONFIG_USER_ONLY) */
2121 a11b8151 j_mayer
static always_inline void dump_syscall (CPUState *env)
2122 d094807b bellard
{
2123 d9bce9d9 j_mayer
    fprintf(logfile, "syscall r0=0x" REGX " r3=0x" REGX " r4=0x" REGX
2124 1b9eb036 j_mayer
            " r5=0x" REGX " r6=0x" REGX " nip=0x" ADDRX "\n",
2125 d094807b bellard
            env->gpr[0], env->gpr[3], env->gpr[4],
2126 d094807b bellard
            env->gpr[5], env->gpr[6], env->nip);
2127 d094807b bellard
}
2128 d094807b bellard
2129 e1833e1f j_mayer
/* Note that this function should be greatly optimized
2130 e1833e1f j_mayer
 * when called with a constant excp, from ppc_hw_interrupt
2131 e1833e1f j_mayer
 */
2132 e1833e1f j_mayer
static always_inline void powerpc_excp (CPUState *env,
2133 e1833e1f j_mayer
                                        int excp_model, int excp)
2134 18fba28c bellard
{
2135 0411a972 j_mayer
    target_ulong msr, new_msr, vector;
2136 e1833e1f j_mayer
    int srr0, srr1, asrr0, asrr1;
2137 f9fdea6b j_mayer
#if defined(TARGET_PPC64H)
2138 f9fdea6b j_mayer
    int lpes0, lpes1, lev;
2139 f9fdea6b j_mayer
2140 f9fdea6b j_mayer
    lpes0 = (env->spr[SPR_LPCR] >> 1) & 1;
2141 f9fdea6b j_mayer
    lpes1 = (env->spr[SPR_LPCR] >> 2) & 1;
2142 f9fdea6b j_mayer
#endif
2143 79aceca5 bellard
2144 b769d8fe bellard
    if (loglevel & CPU_LOG_INT) {
2145 1b9eb036 j_mayer
        fprintf(logfile, "Raise exception at 0x" ADDRX " => 0x%08x (%02x)\n",
2146 1b9eb036 j_mayer
                env->nip, excp, env->error_code);
2147 b769d8fe bellard
    }
2148 0411a972 j_mayer
    msr = env->msr;
2149 0411a972 j_mayer
    new_msr = msr;
2150 e1833e1f j_mayer
    srr0 = SPR_SRR0;
2151 e1833e1f j_mayer
    srr1 = SPR_SRR1;
2152 e1833e1f j_mayer
    asrr0 = -1;
2153 e1833e1f j_mayer
    asrr1 = -1;
2154 e1833e1f j_mayer
    msr &= ~((target_ulong)0x783F0000);
2155 9a64fbe4 bellard
    switch (excp) {
2156 e1833e1f j_mayer
    case POWERPC_EXCP_NONE:
2157 e1833e1f j_mayer
        /* Should never happen */
2158 e1833e1f j_mayer
        return;
2159 e1833e1f j_mayer
    case POWERPC_EXCP_CRITICAL:    /* Critical input                         */
2160 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2161 e1833e1f j_mayer
        switch (excp_model) {
2162 a750fc0b j_mayer
        case POWERPC_EXCP_40x:
2163 e1833e1f j_mayer
            srr0 = SPR_40x_SRR2;
2164 e1833e1f j_mayer
            srr1 = SPR_40x_SRR3;
2165 c62db105 j_mayer
            break;
2166 a750fc0b j_mayer
        case POWERPC_EXCP_BOOKE:
2167 e1833e1f j_mayer
            srr0 = SPR_BOOKE_CSRR0;
2168 e1833e1f j_mayer
            srr1 = SPR_BOOKE_CSRR1;
2169 c62db105 j_mayer
            break;
2170 e1833e1f j_mayer
        case POWERPC_EXCP_G2:
2171 c62db105 j_mayer
            break;
2172 e1833e1f j_mayer
        default:
2173 e1833e1f j_mayer
            goto excp_invalid;
2174 2be0071f bellard
        }
2175 9a64fbe4 bellard
        goto store_next;
2176 e1833e1f j_mayer
    case POWERPC_EXCP_MCHECK:    /* Machine check exception                  */
2177 e1833e1f j_mayer
        if (msr_me == 0) {
2178 e63ecc6f j_mayer
            /* Machine check exception is not enabled.
2179 e63ecc6f j_mayer
             * Enter checkstop state.
2180 e63ecc6f j_mayer
             */
2181 e63ecc6f j_mayer
            if (loglevel != 0) {
2182 e63ecc6f j_mayer
                fprintf(logfile, "Machine check while not allowed. "
2183 e63ecc6f j_mayer
                        "Entering checkstop state\n");
2184 e63ecc6f j_mayer
            } else {
2185 e63ecc6f j_mayer
                fprintf(stderr, "Machine check while not allowed. "
2186 e63ecc6f j_mayer
                        "Entering checkstop state\n");
2187 e63ecc6f j_mayer
            }
2188 e63ecc6f j_mayer
            env->halted = 1;
2189 e63ecc6f j_mayer
            env->interrupt_request |= CPU_INTERRUPT_EXITTB;
2190 e1833e1f j_mayer
        }
2191 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2192 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_ME);
2193 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2194 0411a972 j_mayer
        new_msr |= (target_ulong)1 << MSR_HV;
2195 e1833e1f j_mayer
#endif
2196 e1833e1f j_mayer
        /* XXX: should also have something loaded in DAR / DSISR */
2197 e1833e1f j_mayer
        switch (excp_model) {
2198 a750fc0b j_mayer
        case POWERPC_EXCP_40x:
2199 e1833e1f j_mayer
            srr0 = SPR_40x_SRR2;
2200 e1833e1f j_mayer
            srr1 = SPR_40x_SRR3;
2201 c62db105 j_mayer
            break;
2202 a750fc0b j_mayer
        case POWERPC_EXCP_BOOKE:
2203 e1833e1f j_mayer
            srr0 = SPR_BOOKE_MCSRR0;
2204 e1833e1f j_mayer
            srr1 = SPR_BOOKE_MCSRR1;
2205 e1833e1f j_mayer
            asrr0 = SPR_BOOKE_CSRR0;
2206 e1833e1f j_mayer
            asrr1 = SPR_BOOKE_CSRR1;
2207 c62db105 j_mayer
            break;
2208 c62db105 j_mayer
        default:
2209 c62db105 j_mayer
            break;
2210 2be0071f bellard
        }
2211 e1833e1f j_mayer
        goto store_next;
2212 e1833e1f j_mayer
    case POWERPC_EXCP_DSI:       /* Data storage exception                   */
2213 a541f297 bellard
#if defined (DEBUG_EXCEPTIONS)
2214 4a057712 j_mayer
        if (loglevel != 0) {
2215 1b9eb036 j_mayer
            fprintf(logfile, "DSI exception: DSISR=0x" ADDRX" DAR=0x" ADDRX
2216 1b9eb036 j_mayer
                    "\n", env->spr[SPR_DSISR], env->spr[SPR_DAR]);
2217 76a66253 j_mayer
        }
2218 a541f297 bellard
#endif
2219 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2220 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2221 e1833e1f j_mayer
        if (lpes1 == 0)
2222 0411a972 j_mayer
            new_msr |= (target_ulong)1 << MSR_HV;
2223 e1833e1f j_mayer
#endif
2224 a541f297 bellard
        goto store_next;
2225 e1833e1f j_mayer
    case POWERPC_EXCP_ISI:       /* Instruction storage exception            */
2226 a541f297 bellard
#if defined (DEBUG_EXCEPTIONS)
2227 76a66253 j_mayer
        if (loglevel != 0) {
2228 1b9eb036 j_mayer
            fprintf(logfile, "ISI exception: msr=0x" ADDRX ", nip=0x" ADDRX
2229 1b9eb036 j_mayer
                    "\n", msr, env->nip);
2230 76a66253 j_mayer
        }
2231 a541f297 bellard
#endif
2232 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2233 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2234 e1833e1f j_mayer
        if (lpes1 == 0)
2235 0411a972 j_mayer
            new_msr |= (target_ulong)1 << MSR_HV;
2236 e1833e1f j_mayer
#endif
2237 e1833e1f j_mayer
        msr |= env->error_code;
2238 9a64fbe4 bellard
        goto store_next;
2239 e1833e1f j_mayer
    case POWERPC_EXCP_EXTERNAL:  /* External input                           */
2240 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2241 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2242 e1833e1f j_mayer
        if (lpes0 == 1)
2243 0411a972 j_mayer
            new_msr |= (target_ulong)1 << MSR_HV;
2244 e1833e1f j_mayer
#endif
2245 9a64fbe4 bellard
        goto store_next;
2246 e1833e1f j_mayer
    case POWERPC_EXCP_ALIGN:     /* Alignment exception                      */
2247 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2248 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2249 e1833e1f j_mayer
        if (lpes1 == 0)
2250 0411a972 j_mayer
            new_msr |= (target_ulong)1 << MSR_HV;
2251 e1833e1f j_mayer
#endif
2252 e1833e1f j_mayer
        /* XXX: this is false */
2253 e1833e1f j_mayer
        /* Get rS/rD and rA from faulting opcode */
2254 e1833e1f j_mayer
        env->spr[SPR_DSISR] |= (ldl_code((env->nip - 4)) & 0x03FF0000) >> 16;
2255 9a64fbe4 bellard
        goto store_current;
2256 e1833e1f j_mayer
    case POWERPC_EXCP_PROGRAM:   /* Program exception                        */
2257 9a64fbe4 bellard
        switch (env->error_code & ~0xF) {
2258 e1833e1f j_mayer
        case POWERPC_EXCP_FP:
2259 e1833e1f j_mayer
            if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) {
2260 9a64fbe4 bellard
#if defined (DEBUG_EXCEPTIONS)
2261 4a057712 j_mayer
                if (loglevel != 0) {
2262 a496775f j_mayer
                    fprintf(logfile, "Ignore floating point exception\n");
2263 a496775f j_mayer
                }
2264 9a64fbe4 bellard
#endif
2265 7c58044c j_mayer
                env->exception_index = POWERPC_EXCP_NONE;
2266 7c58044c j_mayer
                env->error_code = 0;
2267 9a64fbe4 bellard
                return;
2268 76a66253 j_mayer
            }
2269 0411a972 j_mayer
            new_msr &= ~((target_ulong)1 << MSR_RI);
2270 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2271 e1833e1f j_mayer
            if (lpes1 == 0)
2272 0411a972 j_mayer
                new_msr |= (target_ulong)1 << MSR_HV;
2273 e1833e1f j_mayer
#endif
2274 9a64fbe4 bellard
            msr |= 0x00100000;
2275 5b52b991 j_mayer
            if (msr_fe0 == msr_fe1)
2276 5b52b991 j_mayer
                goto store_next;
2277 5b52b991 j_mayer
            msr |= 0x00010000;
2278 76a66253 j_mayer
            break;
2279 e1833e1f j_mayer
        case POWERPC_EXCP_INVAL:
2280 a496775f j_mayer
#if defined (DEBUG_EXCEPTIONS)
2281 4a057712 j_mayer
            if (loglevel != 0) {
2282 a496775f j_mayer
                fprintf(logfile, "Invalid instruction at 0x" ADDRX "\n",
2283 a496775f j_mayer
                        env->nip);
2284 a496775f j_mayer
            }
2285 a496775f j_mayer
#endif
2286 0411a972 j_mayer
            new_msr &= ~((target_ulong)1 << MSR_RI);
2287 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2288 e1833e1f j_mayer
            if (lpes1 == 0)
2289 0411a972 j_mayer
                new_msr |= (target_ulong)1 << MSR_HV;
2290 e1833e1f j_mayer
#endif
2291 9a64fbe4 bellard
            msr |= 0x00080000;
2292 76a66253 j_mayer
            break;
2293 e1833e1f j_mayer
        case POWERPC_EXCP_PRIV:
2294 0411a972 j_mayer
            new_msr &= ~((target_ulong)1 << MSR_RI);
2295 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2296 e1833e1f j_mayer
            if (lpes1 == 0)
2297 0411a972 j_mayer
                new_msr |= (target_ulong)1 << MSR_HV;
2298 e1833e1f j_mayer
#endif
2299 9a64fbe4 bellard
            msr |= 0x00040000;
2300 76a66253 j_mayer
            break;
2301 e1833e1f j_mayer
        case POWERPC_EXCP_TRAP:
2302 0411a972 j_mayer
            new_msr &= ~((target_ulong)1 << MSR_RI);
2303 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2304 e1833e1f j_mayer
            if (lpes1 == 0)
2305 0411a972 j_mayer
                new_msr |= (target_ulong)1 << MSR_HV;
2306 e1833e1f j_mayer
#endif
2307 9a64fbe4 bellard
            msr |= 0x00020000;
2308 9a64fbe4 bellard
            break;
2309 9a64fbe4 bellard
        default:
2310 9a64fbe4 bellard
            /* Should never occur */
2311 e1833e1f j_mayer
            cpu_abort(env, "Invalid program exception %d. Aborting\n",
2312 e1833e1f j_mayer
                      env->error_code);
2313 76a66253 j_mayer
            break;
2314 76a66253 j_mayer
        }
2315 5b52b991 j_mayer
        goto store_current;
2316 e1833e1f j_mayer
    case POWERPC_EXCP_FPU:       /* Floating-point unavailable exception     */
2317 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2318 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2319 e1833e1f j_mayer
        if (lpes1 == 0)
2320 0411a972 j_mayer
            new_msr |= (target_ulong)1 << MSR_HV;
2321 e1833e1f j_mayer
#endif
2322 e1833e1f j_mayer
        goto store_current;
2323 e1833e1f j_mayer
    case POWERPC_EXCP_SYSCALL:   /* System call exception                    */
2324 d094807b bellard
        /* NOTE: this is a temporary hack to support graphics OSI
2325 d094807b bellard
           calls from the MOL driver */
2326 e1833e1f j_mayer
        /* XXX: To be removed */
2327 d094807b bellard
        if (env->gpr[3] == 0x113724fa && env->gpr[4] == 0x77810f9b &&
2328 d094807b bellard
            env->osi_call) {
2329 7c58044c j_mayer
            if (env->osi_call(env) != 0) {
2330 7c58044c j_mayer
                env->exception_index = POWERPC_EXCP_NONE;
2331 7c58044c j_mayer
                env->error_code = 0;
2332 d094807b bellard
                return;
2333 7c58044c j_mayer
            }
2334 d094807b bellard
        }
2335 b769d8fe bellard
        if (loglevel & CPU_LOG_INT) {
2336 d094807b bellard
            dump_syscall(env);
2337 b769d8fe bellard
        }
2338 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2339 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2340 f9fdea6b j_mayer
        lev = env->error_code;
2341 e1833e1f j_mayer
        if (lev == 1 || (lpes0 == 0 && lpes1 == 0))
2342 0411a972 j_mayer
            new_msr |= (target_ulong)1 << MSR_HV;
2343 e1833e1f j_mayer
#endif
2344 e1833e1f j_mayer
        goto store_next;
2345 e1833e1f j_mayer
    case POWERPC_EXCP_APU:       /* Auxiliary processor unavailable          */
2346 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2347 e1833e1f j_mayer
        goto store_current;
2348 e1833e1f j_mayer
    case POWERPC_EXCP_DECR:      /* Decrementer exception                    */
2349 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2350 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2351 e1833e1f j_mayer
        if (lpes1 == 0)
2352 0411a972 j_mayer
            new_msr |= (target_ulong)1 << MSR_HV;
2353 e1833e1f j_mayer
#endif
2354 e1833e1f j_mayer
        goto store_next;
2355 e1833e1f j_mayer
    case POWERPC_EXCP_FIT:       /* Fixed-interval timer interrupt           */
2356 e1833e1f j_mayer
        /* FIT on 4xx */
2357 e1833e1f j_mayer
#if defined (DEBUG_EXCEPTIONS)
2358 e1833e1f j_mayer
        if (loglevel != 0)
2359 e1833e1f j_mayer
            fprintf(logfile, "FIT exception\n");
2360 e1833e1f j_mayer
#endif
2361 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2362 9a64fbe4 bellard
        goto store_next;
2363 e1833e1f j_mayer
    case POWERPC_EXCP_WDT:       /* Watchdog timer interrupt                 */
2364 e1833e1f j_mayer
#if defined (DEBUG_EXCEPTIONS)
2365 e1833e1f j_mayer
        if (loglevel != 0)
2366 e1833e1f j_mayer
            fprintf(logfile, "WDT exception\n");
2367 e1833e1f j_mayer
#endif
2368 e1833e1f j_mayer
        switch (excp_model) {
2369 e1833e1f j_mayer
        case POWERPC_EXCP_BOOKE:
2370 e1833e1f j_mayer
            srr0 = SPR_BOOKE_CSRR0;
2371 e1833e1f j_mayer
            srr1 = SPR_BOOKE_CSRR1;
2372 e1833e1f j_mayer
            break;
2373 e1833e1f j_mayer
        default:
2374 e1833e1f j_mayer
            break;
2375 e1833e1f j_mayer
        }
2376 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2377 2be0071f bellard
        goto store_next;
2378 e1833e1f j_mayer
    case POWERPC_EXCP_DTLB:      /* Data TLB error                           */
2379 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2380 e1833e1f j_mayer
        goto store_next;
2381 e1833e1f j_mayer
    case POWERPC_EXCP_ITLB:      /* Instruction TLB error                    */
2382 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2383 e1833e1f j_mayer
        goto store_next;
2384 e1833e1f j_mayer
    case POWERPC_EXCP_DEBUG:     /* Debug interrupt                          */
2385 e1833e1f j_mayer
        switch (excp_model) {
2386 e1833e1f j_mayer
        case POWERPC_EXCP_BOOKE:
2387 e1833e1f j_mayer
            srr0 = SPR_BOOKE_DSRR0;
2388 e1833e1f j_mayer
            srr1 = SPR_BOOKE_DSRR1;
2389 e1833e1f j_mayer
            asrr0 = SPR_BOOKE_CSRR0;
2390 e1833e1f j_mayer
            asrr1 = SPR_BOOKE_CSRR1;
2391 e1833e1f j_mayer
            break;
2392 e1833e1f j_mayer
        default:
2393 e1833e1f j_mayer
            break;
2394 e1833e1f j_mayer
        }
2395 2be0071f bellard
        /* XXX: TODO */
2396 e1833e1f j_mayer
        cpu_abort(env, "Debug exception is not implemented yet !\n");
2397 2be0071f bellard
        goto store_next;
2398 e1833e1f j_mayer
    case POWERPC_EXCP_SPEU:      /* SPE/embedded floating-point unavailable  */
2399 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2400 e1833e1f j_mayer
        goto store_current;
2401 e1833e1f j_mayer
    case POWERPC_EXCP_EFPDI:     /* Embedded floating-point data interrupt   */
2402 2be0071f bellard
        /* XXX: TODO */
2403 e1833e1f j_mayer
        cpu_abort(env, "Embedded floating point data exception "
2404 2be0071f bellard
                  "is not implemented yet !\n");
2405 2be0071f bellard
        goto store_next;
2406 e1833e1f j_mayer
    case POWERPC_EXCP_EFPRI:     /* Embedded floating-point round interrupt  */
2407 2be0071f bellard
        /* XXX: TODO */
2408 e1833e1f j_mayer
        cpu_abort(env, "Embedded floating point round exception "
2409 e1833e1f j_mayer
                  "is not implemented yet !\n");
2410 9a64fbe4 bellard
        goto store_next;
2411 e1833e1f j_mayer
    case POWERPC_EXCP_EPERFM:    /* Embedded performance monitor interrupt   */
2412 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2413 2be0071f bellard
        /* XXX: TODO */
2414 2be0071f bellard
        cpu_abort(env,
2415 e1833e1f j_mayer
                  "Performance counter exception is not implemented yet !\n");
2416 9a64fbe4 bellard
        goto store_next;
2417 e1833e1f j_mayer
    case POWERPC_EXCP_DOORI:     /* Embedded doorbell interrupt              */
2418 76a66253 j_mayer
        /* XXX: TODO */
2419 e1833e1f j_mayer
        cpu_abort(env,
2420 e1833e1f j_mayer
                  "Embedded doorbell interrupt is not implemented yet !\n");
2421 2be0071f bellard
        goto store_next;
2422 e1833e1f j_mayer
    case POWERPC_EXCP_DOORCI:    /* Embedded doorbell critical interrupt     */
2423 e1833e1f j_mayer
        switch (excp_model) {
2424 e1833e1f j_mayer
        case POWERPC_EXCP_BOOKE:
2425 e1833e1f j_mayer
            srr0 = SPR_BOOKE_CSRR0;
2426 e1833e1f j_mayer
            srr1 = SPR_BOOKE_CSRR1;
2427 a750fc0b j_mayer
            break;
2428 2be0071f bellard
        default:
2429 2be0071f bellard
            break;
2430 2be0071f bellard
        }
2431 e1833e1f j_mayer
        /* XXX: TODO */
2432 e1833e1f j_mayer
        cpu_abort(env, "Embedded doorbell critical interrupt "
2433 e1833e1f j_mayer
                  "is not implemented yet !\n");
2434 e1833e1f j_mayer
        goto store_next;
2435 e1833e1f j_mayer
    case POWERPC_EXCP_RESET:     /* System reset exception                   */
2436 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2437 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2438 0411a972 j_mayer
        new_msr |= (target_ulong)1 << MSR_HV;
2439 e1833e1f j_mayer
#endif
2440 e1833e1f j_mayer
        goto store_next;
2441 e1833e1f j_mayer
#if defined(TARGET_PPC64)
2442 e1833e1f j_mayer
    case POWERPC_EXCP_DSEG:      /* Data segment exception                   */
2443 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2444 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2445 e1833e1f j_mayer
        if (lpes1 == 0)
2446 0411a972 j_mayer
            new_msr |= (target_ulong)1 << MSR_HV;
2447 e1833e1f j_mayer
#endif
2448 e1833e1f j_mayer
        goto store_next;
2449 e1833e1f j_mayer
    case POWERPC_EXCP_ISEG:      /* Instruction segment exception            */
2450 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2451 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2452 e1833e1f j_mayer
        if (lpes1 == 0)
2453 0411a972 j_mayer
            new_msr |= (target_ulong)1 << MSR_HV;
2454 e1833e1f j_mayer
#endif
2455 e1833e1f j_mayer
        goto store_next;
2456 e1833e1f j_mayer
#endif /* defined(TARGET_PPC64) */
2457 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2458 e1833e1f j_mayer
    case POWERPC_EXCP_HDECR:     /* Hypervisor decrementer exception         */
2459 e1833e1f j_mayer
        srr0 = SPR_HSRR0;
2460 f9fdea6b j_mayer
        srr1 = SPR_HSRR1;
2461 0411a972 j_mayer
        new_msr |= (target_ulong)1 << MSR_HV;
2462 e1833e1f j_mayer
        goto store_next;
2463 e1833e1f j_mayer
#endif
2464 e1833e1f j_mayer
    case POWERPC_EXCP_TRACE:     /* Trace exception                          */
2465 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2466 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2467 e1833e1f j_mayer
        if (lpes1 == 0)
2468 0411a972 j_mayer
            new_msr |= (target_ulong)1 << MSR_HV;
2469 e1833e1f j_mayer
#endif
2470 e1833e1f j_mayer
        goto store_next;
2471 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2472 e1833e1f j_mayer
    case POWERPC_EXCP_HDSI:      /* Hypervisor data storage exception        */
2473 e1833e1f j_mayer
        srr0 = SPR_HSRR0;
2474 f9fdea6b j_mayer
        srr1 = SPR_HSRR1;
2475 0411a972 j_mayer
        new_msr |= (target_ulong)1 << MSR_HV;
2476 e1833e1f j_mayer
        goto store_next;
2477 e1833e1f j_mayer
    case POWERPC_EXCP_HISI:      /* Hypervisor instruction storage exception */
2478 e1833e1f j_mayer
        srr0 = SPR_HSRR0;
2479 f9fdea6b j_mayer
        srr1 = SPR_HSRR1;
2480 0411a972 j_mayer
        new_msr |= (target_ulong)1 << MSR_HV;
2481 e1833e1f j_mayer
        goto store_next;
2482 e1833e1f j_mayer
    case POWERPC_EXCP_HDSEG:     /* Hypervisor data segment exception        */
2483 e1833e1f j_mayer
        srr0 = SPR_HSRR0;
2484 f9fdea6b j_mayer
        srr1 = SPR_HSRR1;
2485 0411a972 j_mayer
        new_msr |= (target_ulong)1 << MSR_HV;
2486 e1833e1f j_mayer
        goto store_next;
2487 e1833e1f j_mayer
    case POWERPC_EXCP_HISEG:     /* Hypervisor instruction segment exception */
2488 e1833e1f j_mayer
        srr0 = SPR_HSRR0;
2489 f9fdea6b j_mayer
        srr1 = SPR_HSRR1;
2490 0411a972 j_mayer
        new_msr |= (target_ulong)1 << MSR_HV;
2491 e1833e1f j_mayer
        goto store_next;
2492 e1833e1f j_mayer
#endif /* defined(TARGET_PPC64H) */
2493 e1833e1f j_mayer
    case POWERPC_EXCP_VPU:       /* Vector unavailable exception             */
2494 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2495 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2496 e1833e1f j_mayer
        if (lpes1 == 0)
2497 0411a972 j_mayer
            new_msr |= (target_ulong)1 << MSR_HV;
2498 e1833e1f j_mayer
#endif
2499 e1833e1f j_mayer
        goto store_current;
2500 e1833e1f j_mayer
    case POWERPC_EXCP_PIT:       /* Programmable interval timer interrupt    */
2501 a496775f j_mayer
#if defined (DEBUG_EXCEPTIONS)
2502 e1833e1f j_mayer
        if (loglevel != 0)
2503 e1833e1f j_mayer
            fprintf(logfile, "PIT exception\n");
2504 e1833e1f j_mayer
#endif
2505 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2506 e1833e1f j_mayer
        goto store_next;
2507 e1833e1f j_mayer
    case POWERPC_EXCP_IO:        /* IO error exception                       */
2508 e1833e1f j_mayer
        /* XXX: TODO */
2509 e1833e1f j_mayer
        cpu_abort(env, "601 IO error exception is not implemented yet !\n");
2510 e1833e1f j_mayer
        goto store_next;
2511 e1833e1f j_mayer
    case POWERPC_EXCP_RUNM:      /* Run mode exception                       */
2512 e1833e1f j_mayer
        /* XXX: TODO */
2513 e1833e1f j_mayer
        cpu_abort(env, "601 run mode exception is not implemented yet !\n");
2514 e1833e1f j_mayer
        goto store_next;
2515 e1833e1f j_mayer
    case POWERPC_EXCP_EMUL:      /* Emulation trap exception                 */
2516 e1833e1f j_mayer
        /* XXX: TODO */
2517 e1833e1f j_mayer
        cpu_abort(env, "602 emulation trap exception "
2518 e1833e1f j_mayer
                  "is not implemented yet !\n");
2519 e1833e1f j_mayer
        goto store_next;
2520 e1833e1f j_mayer
    case POWERPC_EXCP_IFTLB:     /* Instruction fetch TLB error              */
2521 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2522 e1833e1f j_mayer
#if defined(TARGET_PPC64H) /* XXX: check this */
2523 e1833e1f j_mayer
        if (lpes1 == 0)
2524 0411a972 j_mayer
            new_msr |= (target_ulong)1 << MSR_HV;
2525 a496775f j_mayer
#endif
2526 e1833e1f j_mayer
        switch (excp_model) {
2527 a750fc0b j_mayer
        case POWERPC_EXCP_602:
2528 a750fc0b j_mayer
        case POWERPC_EXCP_603:
2529 a750fc0b j_mayer
        case POWERPC_EXCP_603E:
2530 a750fc0b j_mayer
        case POWERPC_EXCP_G2:
2531 e1833e1f j_mayer
            goto tlb_miss_tgpr;
2532 a750fc0b j_mayer
        case POWERPC_EXCP_7x5:
2533 76a66253 j_mayer
            goto tlb_miss;
2534 7dbe11ac j_mayer
        case POWERPC_EXCP_74xx:
2535 7dbe11ac j_mayer
            goto tlb_miss_74xx;
2536 2be0071f bellard
        default:
2537 e1833e1f j_mayer
            cpu_abort(env, "Invalid instruction TLB miss exception\n");
2538 2be0071f bellard
            break;
2539 2be0071f bellard
        }
2540 e1833e1f j_mayer
        break;
2541 e1833e1f j_mayer
    case POWERPC_EXCP_DLTLB:     /* Data load TLB miss                       */
2542 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2543 e1833e1f j_mayer
#if defined(TARGET_PPC64H) /* XXX: check this */
2544 e1833e1f j_mayer
        if (lpes1 == 0)
2545 0411a972 j_mayer
            new_msr |= (target_ulong)1 << MSR_HV;
2546 a496775f j_mayer
#endif
2547 e1833e1f j_mayer
        switch (excp_model) {
2548 a750fc0b j_mayer
        case POWERPC_EXCP_602:
2549 a750fc0b j_mayer
        case POWERPC_EXCP_603:
2550 a750fc0b j_mayer
        case POWERPC_EXCP_603E:
2551 a750fc0b j_mayer
        case POWERPC_EXCP_G2:
2552 e1833e1f j_mayer
            goto tlb_miss_tgpr;
2553 a750fc0b j_mayer
        case POWERPC_EXCP_7x5:
2554 76a66253 j_mayer
            goto tlb_miss;
2555 7dbe11ac j_mayer
        case POWERPC_EXCP_74xx:
2556 7dbe11ac j_mayer
            goto tlb_miss_74xx;
2557 2be0071f bellard
        default:
2558 e1833e1f j_mayer
            cpu_abort(env, "Invalid data load TLB miss exception\n");
2559 2be0071f bellard
            break;
2560 2be0071f bellard
        }
2561 e1833e1f j_mayer
        break;
2562 e1833e1f j_mayer
    case POWERPC_EXCP_DSTLB:     /* Data store TLB miss                      */
2563 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2564 e1833e1f j_mayer
#if defined(TARGET_PPC64H) /* XXX: check this */
2565 e1833e1f j_mayer
        if (lpes1 == 0)
2566 0411a972 j_mayer
            new_msr |= (target_ulong)1 << MSR_HV;
2567 e1833e1f j_mayer
#endif
2568 e1833e1f j_mayer
        switch (excp_model) {
2569 a750fc0b j_mayer
        case POWERPC_EXCP_602:
2570 a750fc0b j_mayer
        case POWERPC_EXCP_603:
2571 a750fc0b j_mayer
        case POWERPC_EXCP_603E:
2572 a750fc0b j_mayer
        case POWERPC_EXCP_G2:
2573 e1833e1f j_mayer
        tlb_miss_tgpr:
2574 76a66253 j_mayer
            /* Swap temporary saved registers with GPRs */
2575 0411a972 j_mayer
            if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) {
2576 0411a972 j_mayer
                new_msr |= (target_ulong)1 << MSR_TGPR;
2577 0411a972 j_mayer
                hreg_swap_gpr_tgpr(env);
2578 0411a972 j_mayer
            }
2579 e1833e1f j_mayer
            goto tlb_miss;
2580 e1833e1f j_mayer
        case POWERPC_EXCP_7x5:
2581 e1833e1f j_mayer
        tlb_miss:
2582 2be0071f bellard
#if defined (DEBUG_SOFTWARE_TLB)
2583 2be0071f bellard
            if (loglevel != 0) {
2584 76a66253 j_mayer
                const unsigned char *es;
2585 76a66253 j_mayer
                target_ulong *miss, *cmp;
2586 76a66253 j_mayer
                int en;
2587 1e6784f9 j_mayer
                if (excp == POWERPC_EXCP_IFTLB) {
2588 76a66253 j_mayer
                    es = "I";
2589 76a66253 j_mayer
                    en = 'I';
2590 76a66253 j_mayer
                    miss = &env->spr[SPR_IMISS];
2591 76a66253 j_mayer
                    cmp = &env->spr[SPR_ICMP];
2592 76a66253 j_mayer
                } else {
2593 1e6784f9 j_mayer
                    if (excp == POWERPC_EXCP_DLTLB)
2594 76a66253 j_mayer
                        es = "DL";
2595 76a66253 j_mayer
                    else
2596 76a66253 j_mayer
                        es = "DS";
2597 76a66253 j_mayer
                    en = 'D';
2598 76a66253 j_mayer
                    miss = &env->spr[SPR_DMISS];
2599 76a66253 j_mayer
                    cmp = &env->spr[SPR_DCMP];
2600 76a66253 j_mayer
                }
2601 1b9eb036 j_mayer
                fprintf(logfile, "6xx %sTLB miss: %cM " ADDRX " %cC " ADDRX
2602 4a057712 j_mayer
                        " H1 " ADDRX " H2 " ADDRX " %08x\n",
2603 1b9eb036 j_mayer
                        es, en, *miss, en, *cmp,
2604 76a66253 j_mayer
                        env->spr[SPR_HASH1], env->spr[SPR_HASH2],
2605 2be0071f bellard
                        env->error_code);
2606 2be0071f bellard
            }
2607 9a64fbe4 bellard
#endif
2608 2be0071f bellard
            msr |= env->crf[0] << 28;
2609 2be0071f bellard
            msr |= env->error_code; /* key, D/I, S/L bits */
2610 2be0071f bellard
            /* Set way using a LRU mechanism */
2611 76a66253 j_mayer
            msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17;
2612 c62db105 j_mayer
            break;
2613 7dbe11ac j_mayer
        case POWERPC_EXCP_74xx:
2614 7dbe11ac j_mayer
        tlb_miss_74xx:
2615 7dbe11ac j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
2616 7dbe11ac j_mayer
            if (loglevel != 0) {
2617 7dbe11ac j_mayer
                const unsigned char *es;
2618 7dbe11ac j_mayer
                target_ulong *miss, *cmp;
2619 7dbe11ac j_mayer
                int en;
2620 7dbe11ac j_mayer
                if (excp == POWERPC_EXCP_IFTLB) {
2621 7dbe11ac j_mayer
                    es = "I";
2622 7dbe11ac j_mayer
                    en = 'I';
2623 0411a972 j_mayer
                    miss = &env->spr[SPR_TLBMISS];
2624 0411a972 j_mayer
                    cmp = &env->spr[SPR_PTEHI];
2625 7dbe11ac j_mayer
                } else {
2626 7dbe11ac j_mayer
                    if (excp == POWERPC_EXCP_DLTLB)
2627 7dbe11ac j_mayer
                        es = "DL";
2628 7dbe11ac j_mayer
                    else
2629 7dbe11ac j_mayer
                        es = "DS";
2630 7dbe11ac j_mayer
                    en = 'D';
2631 7dbe11ac j_mayer
                    miss = &env->spr[SPR_TLBMISS];
2632 7dbe11ac j_mayer
                    cmp = &env->spr[SPR_PTEHI];
2633 7dbe11ac j_mayer
                }
2634 7dbe11ac j_mayer
                fprintf(logfile, "74xx %sTLB miss: %cM " ADDRX " %cC " ADDRX
2635 7dbe11ac j_mayer
                        " %08x\n",
2636 7dbe11ac j_mayer
                        es, en, *miss, en, *cmp, env->error_code);
2637 7dbe11ac j_mayer
            }
2638 7dbe11ac j_mayer
#endif
2639 7dbe11ac j_mayer
            msr |= env->error_code; /* key bit */
2640 7dbe11ac j_mayer
            break;
2641 2be0071f bellard
        default:
2642 e1833e1f j_mayer
            cpu_abort(env, "Invalid data store TLB miss exception\n");
2643 2be0071f bellard
            break;
2644 2be0071f bellard
        }
2645 e1833e1f j_mayer
        goto store_next;
2646 e1833e1f j_mayer
    case POWERPC_EXCP_FPA:       /* Floating-point assist exception          */
2647 e1833e1f j_mayer
        /* XXX: TODO */
2648 e1833e1f j_mayer
        cpu_abort(env, "Floating point assist exception "
2649 e1833e1f j_mayer
                  "is not implemented yet !\n");
2650 e1833e1f j_mayer
        goto store_next;
2651 e1833e1f j_mayer
    case POWERPC_EXCP_IABR:      /* Instruction address breakpoint           */
2652 e1833e1f j_mayer
        /* XXX: TODO */
2653 e1833e1f j_mayer
        cpu_abort(env, "IABR exception is not implemented yet !\n");
2654 e1833e1f j_mayer
        goto store_next;
2655 e1833e1f j_mayer
    case POWERPC_EXCP_SMI:       /* System management interrupt              */
2656 e1833e1f j_mayer
        /* XXX: TODO */
2657 e1833e1f j_mayer
        cpu_abort(env, "SMI exception is not implemented yet !\n");
2658 e1833e1f j_mayer
        goto store_next;
2659 e1833e1f j_mayer
    case POWERPC_EXCP_THERM:     /* Thermal interrupt                        */
2660 e1833e1f j_mayer
        /* XXX: TODO */
2661 e1833e1f j_mayer
        cpu_abort(env, "Thermal management exception "
2662 e1833e1f j_mayer
                  "is not implemented yet !\n");
2663 e1833e1f j_mayer
        goto store_next;
2664 e1833e1f j_mayer
    case POWERPC_EXCP_PERFM:     /* Embedded performance monitor interrupt   */
2665 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_RI);
2666 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2667 e1833e1f j_mayer
        if (lpes1 == 0)
2668 0411a972 j_mayer
            new_msr |= (target_ulong)1 << MSR_HV;
2669 e1833e1f j_mayer
#endif
2670 e1833e1f j_mayer
        /* XXX: TODO */
2671 e1833e1f j_mayer
        cpu_abort(env,
2672 e1833e1f j_mayer
                  "Performance counter exception is not implemented yet !\n");
2673 e1833e1f j_mayer
        goto store_next;
2674 e1833e1f j_mayer
    case POWERPC_EXCP_VPUA:      /* Vector assist exception                  */
2675 e1833e1f j_mayer
        /* XXX: TODO */
2676 e1833e1f j_mayer
        cpu_abort(env, "VPU assist exception is not implemented yet !\n");
2677 e1833e1f j_mayer
        goto store_next;
2678 e1833e1f j_mayer
    case POWERPC_EXCP_SOFTP:     /* Soft patch exception                     */
2679 e1833e1f j_mayer
        /* XXX: TODO */
2680 e1833e1f j_mayer
        cpu_abort(env,
2681 e1833e1f j_mayer
                  "970 soft-patch exception is not implemented yet !\n");
2682 e1833e1f j_mayer
        goto store_next;
2683 e1833e1f j_mayer
    case POWERPC_EXCP_MAINT:     /* Maintenance exception                    */
2684 e1833e1f j_mayer
        /* XXX: TODO */
2685 e1833e1f j_mayer
        cpu_abort(env,
2686 e1833e1f j_mayer
                  "970 maintenance exception is not implemented yet !\n");
2687 e1833e1f j_mayer
        goto store_next;
2688 2be0071f bellard
    default:
2689 e1833e1f j_mayer
    excp_invalid:
2690 e1833e1f j_mayer
        cpu_abort(env, "Invalid PowerPC exception %d. Aborting\n", excp);
2691 e1833e1f j_mayer
        break;
2692 9a64fbe4 bellard
    store_current:
2693 2be0071f bellard
        /* save current instruction location */
2694 e1833e1f j_mayer
        env->spr[srr0] = env->nip - 4;
2695 9a64fbe4 bellard
        break;
2696 9a64fbe4 bellard
    store_next:
2697 2be0071f bellard
        /* save next instruction location */
2698 e1833e1f j_mayer
        env->spr[srr0] = env->nip;
2699 9a64fbe4 bellard
        break;
2700 9a64fbe4 bellard
    }
2701 e1833e1f j_mayer
    /* Save MSR */
2702 e1833e1f j_mayer
    env->spr[srr1] = msr;
2703 e1833e1f j_mayer
    /* If any alternate SRR register are defined, duplicate saved values */
2704 e1833e1f j_mayer
    if (asrr0 != -1)
2705 e1833e1f j_mayer
        env->spr[asrr0] = env->spr[srr0];
2706 e1833e1f j_mayer
    if (asrr1 != -1)
2707 e1833e1f j_mayer
        env->spr[asrr1] = env->spr[srr1];
2708 2be0071f bellard
    /* If we disactivated any translation, flush TLBs */
2709 0411a972 j_mayer
    if (new_msr & ((1 << MSR_IR) | (1 << MSR_DR)))
2710 2be0071f bellard
        tlb_flush(env, 1);
2711 9a64fbe4 bellard
    /* reload MSR with correct bits */
2712 0411a972 j_mayer
    new_msr &= ~((target_ulong)1 << MSR_EE);
2713 0411a972 j_mayer
    new_msr &= ~((target_ulong)1 << MSR_PR);
2714 0411a972 j_mayer
    new_msr &= ~((target_ulong)1 << MSR_FP);
2715 0411a972 j_mayer
    new_msr &= ~((target_ulong)1 << MSR_FE0);
2716 0411a972 j_mayer
    new_msr &= ~((target_ulong)1 << MSR_SE);
2717 0411a972 j_mayer
    new_msr &= ~((target_ulong)1 << MSR_BE);
2718 0411a972 j_mayer
    new_msr &= ~((target_ulong)1 << MSR_FE1);
2719 0411a972 j_mayer
    new_msr &= ~((target_ulong)1 << MSR_IR);
2720 0411a972 j_mayer
    new_msr &= ~((target_ulong)1 << MSR_DR);
2721 e1833e1f j_mayer
#if 0 /* Fix this: not on all targets */
2722 0411a972 j_mayer
    new_msr &= ~((target_ulong)1 << MSR_PMM);
2723 e1833e1f j_mayer
#endif
2724 0411a972 j_mayer
    new_msr &= ~((target_ulong)1 << MSR_LE);
2725 0411a972 j_mayer
    if (msr_ile)
2726 0411a972 j_mayer
        new_msr |= (target_ulong)1 << MSR_LE;
2727 0411a972 j_mayer
    else
2728 0411a972 j_mayer
        new_msr &= ~((target_ulong)1 << MSR_LE);
2729 e1833e1f j_mayer
    /* Jump to handler */
2730 e1833e1f j_mayer
    vector = env->excp_vectors[excp];
2731 6f2d8978 j_mayer
    if (vector == (target_ulong)-1ULL) {
2732 e1833e1f j_mayer
        cpu_abort(env, "Raised an exception without defined vector %d\n",
2733 e1833e1f j_mayer
                  excp);
2734 e1833e1f j_mayer
    }
2735 e1833e1f j_mayer
    vector |= env->excp_prefix;
2736 c62db105 j_mayer
#if defined(TARGET_PPC64)
2737 e1833e1f j_mayer
    if (excp_model == POWERPC_EXCP_BOOKE) {
2738 0411a972 j_mayer
        if (!msr_icm) {
2739 0411a972 j_mayer
            new_msr &= ~((target_ulong)1 << MSR_CM);
2740 e1833e1f j_mayer
            vector = (uint32_t)vector;
2741 0411a972 j_mayer
        } else {
2742 0411a972 j_mayer
            new_msr |= (target_ulong)1 << MSR_CM;
2743 0411a972 j_mayer
        }
2744 c62db105 j_mayer
    } else {
2745 0411a972 j_mayer
        if (!msr_isf) {
2746 0411a972 j_mayer
            new_msr &= ~((target_ulong)1 << MSR_SF);
2747 e1833e1f j_mayer
            vector = (uint32_t)vector;
2748 0411a972 j_mayer
        } else {
2749 0411a972 j_mayer
            new_msr |= (target_ulong)1 << MSR_SF;
2750 0411a972 j_mayer
        }
2751 c62db105 j_mayer
    }
2752 e1833e1f j_mayer
#endif
2753 0411a972 j_mayer
    /* XXX: we don't use hreg_store_msr here as already have treated
2754 0411a972 j_mayer
     *      any special case that could occur. Just store MSR and update hflags
2755 0411a972 j_mayer
     */
2756 0411a972 j_mayer
    env->msr = new_msr;
2757 056401ea j_mayer
    env->hflags_nmsr = 0x00000000;
2758 0411a972 j_mayer
    hreg_compute_hflags(env);
2759 e1833e1f j_mayer
    env->nip = vector;
2760 e1833e1f j_mayer
    /* Reset exception state */
2761 e1833e1f j_mayer
    env->exception_index = POWERPC_EXCP_NONE;
2762 e1833e1f j_mayer
    env->error_code = 0;
2763 fb0eaffc bellard
}
2764 47103572 j_mayer
2765 e1833e1f j_mayer
void do_interrupt (CPUState *env)
2766 47103572 j_mayer
{
2767 e1833e1f j_mayer
    powerpc_excp(env, env->excp_model, env->exception_index);
2768 e1833e1f j_mayer
}
2769 47103572 j_mayer
2770 e1833e1f j_mayer
void ppc_hw_interrupt (CPUPPCState *env)
2771 e1833e1f j_mayer
{
2772 f9fdea6b j_mayer
#if defined(TARGET_PPC64H)
2773 f9fdea6b j_mayer
    int hdice;
2774 f9fdea6b j_mayer
#endif
2775 f9fdea6b j_mayer
2776 0411a972 j_mayer
#if 0
2777 a496775f j_mayer
    if (loglevel & CPU_LOG_INT) {
2778 a496775f j_mayer
        fprintf(logfile, "%s: %p pending %08x req %08x me %d ee %d\n",
2779 a496775f j_mayer
                __func__, env, env->pending_interrupts,
2780 0411a972 j_mayer
                env->interrupt_request, (int)msr_me, (int)msr_ee);
2781 a496775f j_mayer
    }
2782 47103572 j_mayer
#endif
2783 e1833e1f j_mayer
    /* External reset */
2784 47103572 j_mayer
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) {
2785 47103572 j_mayer
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET);
2786 e1833e1f j_mayer
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_RESET);
2787 e1833e1f j_mayer
        return;
2788 e1833e1f j_mayer
    }
2789 e1833e1f j_mayer
    /* Machine check exception */
2790 e1833e1f j_mayer
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) {
2791 e1833e1f j_mayer
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK);
2792 e1833e1f j_mayer
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_MCHECK);
2793 e1833e1f j_mayer
        return;
2794 47103572 j_mayer
    }
2795 e1833e1f j_mayer
#if 0 /* TODO */
2796 e1833e1f j_mayer
    /* External debug exception */
2797 e1833e1f j_mayer
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) {
2798 e1833e1f j_mayer
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG);
2799 e1833e1f j_mayer
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_DEBUG);
2800 e1833e1f j_mayer
        return;
2801 e1833e1f j_mayer
    }
2802 e1833e1f j_mayer
#endif
2803 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2804 f9fdea6b j_mayer
    hdice = env->spr[SPR_LPCR] & 1;
2805 f9fdea6b j_mayer
    if ((msr_ee != 0 || msr_hv == 0 || msr_pr != 0) && hdice != 0) {
2806 47103572 j_mayer
        /* Hypervisor decrementer exception */
2807 47103572 j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) {
2808 47103572 j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR);
2809 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_HDECR);
2810 e1833e1f j_mayer
            return;
2811 e1833e1f j_mayer
        }
2812 e1833e1f j_mayer
    }
2813 e1833e1f j_mayer
#endif
2814 e1833e1f j_mayer
    if (msr_ce != 0) {
2815 e1833e1f j_mayer
        /* External critical interrupt */
2816 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) {
2817 e1833e1f j_mayer
            /* Taking a critical external interrupt does not clear the external
2818 e1833e1f j_mayer
             * critical interrupt status
2819 e1833e1f j_mayer
             */
2820 e1833e1f j_mayer
#if 0
2821 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CEXT);
2822 47103572 j_mayer
#endif
2823 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_CRITICAL);
2824 e1833e1f j_mayer
            return;
2825 e1833e1f j_mayer
        }
2826 e1833e1f j_mayer
    }
2827 e1833e1f j_mayer
    if (msr_ee != 0) {
2828 e1833e1f j_mayer
        /* Watchdog timer on embedded PowerPC */
2829 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) {
2830 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT);
2831 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_WDT);
2832 e1833e1f j_mayer
            return;
2833 e1833e1f j_mayer
        }
2834 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) {
2835 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL);
2836 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DOORCI);
2837 e1833e1f j_mayer
            return;
2838 e1833e1f j_mayer
        }
2839 e1833e1f j_mayer
        /* Fixed interval timer on embedded PowerPC */
2840 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) {
2841 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT);
2842 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_FIT);
2843 e1833e1f j_mayer
            return;
2844 e1833e1f j_mayer
        }
2845 e1833e1f j_mayer
        /* Programmable interval timer on embedded PowerPC */
2846 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) {
2847 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT);
2848 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_PIT);
2849 e1833e1f j_mayer
            return;
2850 e1833e1f j_mayer
        }
2851 47103572 j_mayer
        /* Decrementer exception */
2852 47103572 j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) {
2853 47103572 j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR);
2854 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DECR);
2855 e1833e1f j_mayer
            return;
2856 e1833e1f j_mayer
        }
2857 47103572 j_mayer
        /* External interrupt */
2858 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) {
2859 e9df014c j_mayer
            /* Taking an external interrupt does not clear the external
2860 e9df014c j_mayer
             * interrupt status
2861 e9df014c j_mayer
             */
2862 e9df014c j_mayer
#if 0
2863 47103572 j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_EXT);
2864 e9df014c j_mayer
#endif
2865 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_EXTERNAL);
2866 e1833e1f j_mayer
            return;
2867 e1833e1f j_mayer
        }
2868 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) {
2869 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL);
2870 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DOORI);
2871 e1833e1f j_mayer
            return;
2872 47103572 j_mayer
        }
2873 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) {
2874 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM);
2875 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_PERFM);
2876 e1833e1f j_mayer
            return;
2877 e1833e1f j_mayer
        }
2878 e1833e1f j_mayer
        /* Thermal interrupt */
2879 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) {
2880 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM);
2881 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_THERM);
2882 e1833e1f j_mayer
            return;
2883 e1833e1f j_mayer
        }
2884 47103572 j_mayer
    }
2885 47103572 j_mayer
}
2886 18fba28c bellard
#endif /* !CONFIG_USER_ONLY */
2887 a496775f j_mayer
2888 a496775f j_mayer
void cpu_dump_EA (target_ulong EA)
2889 a496775f j_mayer
{
2890 a496775f j_mayer
    FILE *f;
2891 a496775f j_mayer
2892 a496775f j_mayer
    if (logfile) {
2893 a496775f j_mayer
        f = logfile;
2894 a496775f j_mayer
    } else {
2895 a496775f j_mayer
        f = stdout;
2896 a496775f j_mayer
        return;
2897 a496775f j_mayer
    }
2898 4a057712 j_mayer
    fprintf(f, "Memory access at address " ADDRX "\n", EA);
2899 4a057712 j_mayer
}
2900 4a057712 j_mayer
2901 4a057712 j_mayer
void cpu_dump_rfi (target_ulong RA, target_ulong msr)
2902 4a057712 j_mayer
{
2903 4a057712 j_mayer
    FILE *f;
2904 4a057712 j_mayer
2905 4a057712 j_mayer
    if (logfile) {
2906 4a057712 j_mayer
        f = logfile;
2907 4a057712 j_mayer
    } else {
2908 4a057712 j_mayer
        f = stdout;
2909 4a057712 j_mayer
        return;
2910 4a057712 j_mayer
    }
2911 4a057712 j_mayer
    fprintf(f, "Return from exception at " ADDRX " with flags " ADDRX "\n",
2912 4a057712 j_mayer
            RA, msr);
2913 a496775f j_mayer
}
2914 a496775f j_mayer
2915 0a032cbe j_mayer
void cpu_ppc_reset (void *opaque)
2916 0a032cbe j_mayer
{
2917 0a032cbe j_mayer
    CPUPPCState *env;
2918 0411a972 j_mayer
    target_ulong msr;
2919 0a032cbe j_mayer
2920 0a032cbe j_mayer
    env = opaque;
2921 0411a972 j_mayer
    msr = (target_ulong)0;
2922 5eb7995e j_mayer
#if defined(TARGET_PPC64)
2923 0411a972 j_mayer
    msr |= (target_ulong)0 << MSR_HV; /* Should be 1... */
2924 5eb7995e j_mayer
#endif
2925 0411a972 j_mayer
    msr |= (target_ulong)0 << MSR_AP; /* TO BE CHECKED */
2926 0411a972 j_mayer
    msr |= (target_ulong)0 << MSR_SA; /* TO BE CHECKED */
2927 0411a972 j_mayer
    msr |= (target_ulong)1 << MSR_EP;
2928 0a032cbe j_mayer
#if defined (DO_SINGLE_STEP) && 0
2929 0a032cbe j_mayer
    /* Single step trace mode */
2930 0411a972 j_mayer
    msr |= (target_ulong)1 << MSR_SE;
2931 0411a972 j_mayer
    msr |= (target_ulong)1 << MSR_BE;
2932 0a032cbe j_mayer
#endif
2933 0a032cbe j_mayer
#if defined(CONFIG_USER_ONLY)
2934 0411a972 j_mayer
    msr |= (target_ulong)1 << MSR_FP; /* Allow floating point usage */
2935 0411a972 j_mayer
    msr |= (target_ulong)1 << MSR_PR;
2936 0a032cbe j_mayer
#else
2937 1c27f8fb j_mayer
    env->nip = env->hreset_vector | env->excp_prefix;
2938 141c8ae2 j_mayer
    if (env->mmu_model != POWERPC_MMU_REAL_4xx)
2939 141c8ae2 j_mayer
        ppc_tlb_invalidate_all(env);
2940 0a032cbe j_mayer
#endif
2941 0411a972 j_mayer
    env->msr = msr;
2942 0411a972 j_mayer
    hreg_compute_hflags(env);
2943 6f2d8978 j_mayer
    env->reserve = (target_ulong)-1ULL;
2944 5eb7995e j_mayer
    /* Be sure no exception or interrupt is pending */
2945 5eb7995e j_mayer
    env->pending_interrupts = 0;
2946 e1833e1f j_mayer
    env->exception_index = POWERPC_EXCP_NONE;
2947 e1833e1f j_mayer
    env->error_code = 0;
2948 5eb7995e j_mayer
    /* Flush all TLBs */
2949 5eb7995e j_mayer
    tlb_flush(env, 1);
2950 0a032cbe j_mayer
}
2951 0a032cbe j_mayer
2952 aaed909a bellard
CPUPPCState *cpu_ppc_init (const char *cpu_model)
2953 0a032cbe j_mayer
{
2954 0a032cbe j_mayer
    CPUPPCState *env;
2955 aaed909a bellard
    const ppc_def_t *def;
2956 aaed909a bellard
2957 aaed909a bellard
    def = cpu_ppc_find_by_name(cpu_model);
2958 aaed909a bellard
    if (!def)
2959 aaed909a bellard
        return NULL;
2960 0a032cbe j_mayer
2961 0a032cbe j_mayer
    env = qemu_mallocz(sizeof(CPUPPCState));
2962 0a032cbe j_mayer
    if (!env)
2963 0a032cbe j_mayer
        return NULL;
2964 0a032cbe j_mayer
    cpu_exec_init(env);
2965 aaed909a bellard
    cpu_ppc_register_internal(env, def);
2966 aaed909a bellard
    cpu_ppc_reset(env);
2967 0a032cbe j_mayer
    return env;
2968 0a032cbe j_mayer
}
2969 0a032cbe j_mayer
2970 0a032cbe j_mayer
void cpu_ppc_close (CPUPPCState *env)
2971 0a032cbe j_mayer
{
2972 0a032cbe j_mayer
    /* Should also remove all opcode tables... */
2973 aaed909a bellard
    qemu_free(env);
2974 0a032cbe j_mayer
}