Statistics
| Branch: | Revision:

root / target-ppc / cpu.h @ 7a39fe58

History | View | Annotate | Download (68.4 kB)

1 79aceca5 bellard
/*
2 3fc6c082 bellard
 *  PowerPC emulation cpu definitions for qemu.
3 5fafdf24 ths
 *
4 76a66253 j_mayer
 *  Copyright (c) 2003-2007 Jocelyn Mayer
5 79aceca5 bellard
 *
6 79aceca5 bellard
 * This library is free software; you can redistribute it and/or
7 79aceca5 bellard
 * modify it under the terms of the GNU Lesser General Public
8 79aceca5 bellard
 * License as published by the Free Software Foundation; either
9 79aceca5 bellard
 * version 2 of the License, or (at your option) any later version.
10 79aceca5 bellard
 *
11 79aceca5 bellard
 * This library is distributed in the hope that it will be useful,
12 79aceca5 bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 79aceca5 bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 79aceca5 bellard
 * Lesser General Public License for more details.
15 79aceca5 bellard
 *
16 79aceca5 bellard
 * You should have received a copy of the GNU Lesser General Public
17 8167ee88 Blue Swirl
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 79aceca5 bellard
 */
19 79aceca5 bellard
#if !defined (__CPU_PPC_H__)
20 79aceca5 bellard
#define __CPU_PPC_H__
21 79aceca5 bellard
22 3fc6c082 bellard
#include "config.h"
23 9a78eead Stefan Weil
#include "qemu-common.h"
24 3fc6c082 bellard
25 a4f30719 j_mayer
//#define PPC_EMULATE_32BITS_HYPV
26 a4f30719 j_mayer
27 76a66253 j_mayer
#if defined (TARGET_PPC64)
28 3cd7d1dd j_mayer
/* PowerPC 64 definitions */
29 d9d7210c j_mayer
#define TARGET_LONG_BITS 64
30 35cdaad6 j_mayer
#define TARGET_PAGE_BITS 12
31 3cd7d1dd j_mayer
32 52705890 Richard Henderson
/* Note that the official physical address space bits is 62-M where M
33 52705890 Richard Henderson
   is implementation dependent.  I've not looked up M for the set of
34 52705890 Richard Henderson
   cpus we emulate at the system level.  */
35 52705890 Richard Henderson
#define TARGET_PHYS_ADDR_SPACE_BITS 62
36 52705890 Richard Henderson
37 52705890 Richard Henderson
/* Note that the PPC environment architecture talks about 80 bit virtual
38 52705890 Richard Henderson
   addresses, with segmentation.  Obviously that's not all visible to a
39 52705890 Richard Henderson
   single process, which is all we're concerned with here.  */
40 52705890 Richard Henderson
#ifdef TARGET_ABI32
41 52705890 Richard Henderson
# define TARGET_VIRT_ADDR_SPACE_BITS 32
42 52705890 Richard Henderson
#else
43 52705890 Richard Henderson
# define TARGET_VIRT_ADDR_SPACE_BITS 64
44 52705890 Richard Henderson
#endif
45 52705890 Richard Henderson
46 3cd7d1dd j_mayer
#else /* defined (TARGET_PPC64) */
47 3cd7d1dd j_mayer
/* PowerPC 32 definitions */
48 d9d7210c j_mayer
#define TARGET_LONG_BITS 32
49 3cd7d1dd j_mayer
50 3cd7d1dd j_mayer
#if defined(TARGET_PPCEMB)
51 3cd7d1dd j_mayer
/* Specific definitions for PowerPC embedded */
52 3cd7d1dd j_mayer
/* BookE have 36 bits physical address space */
53 3cd7d1dd j_mayer
#if defined(CONFIG_USER_ONLY)
54 3cd7d1dd j_mayer
/* It looks like a lot of Linux programs assume page size
55 3cd7d1dd j_mayer
 * is 4kB long. This is evil, but we have to deal with it...
56 3cd7d1dd j_mayer
 */
57 35cdaad6 j_mayer
#define TARGET_PAGE_BITS 12
58 3cd7d1dd j_mayer
#else /* defined(CONFIG_USER_ONLY) */
59 3cd7d1dd j_mayer
/* Pages can be 1 kB small */
60 3cd7d1dd j_mayer
#define TARGET_PAGE_BITS 10
61 3cd7d1dd j_mayer
#endif /* defined(CONFIG_USER_ONLY) */
62 3cd7d1dd j_mayer
#else /* defined(TARGET_PPCEMB) */
63 3cd7d1dd j_mayer
/* "standard" PowerPC 32 definitions */
64 3cd7d1dd j_mayer
#define TARGET_PAGE_BITS 12
65 3cd7d1dd j_mayer
#endif /* defined(TARGET_PPCEMB) */
66 3cd7d1dd j_mayer
67 52705890 Richard Henderson
#define TARGET_PHYS_ADDR_SPACE_BITS 32
68 52705890 Richard Henderson
#define TARGET_VIRT_ADDR_SPACE_BITS 32
69 52705890 Richard Henderson
70 3cd7d1dd j_mayer
#endif /* defined (TARGET_PPC64) */
71 3cf1e035 bellard
72 c2764719 pbrook
#define CPUState struct CPUPPCState
73 c2764719 pbrook
74 79aceca5 bellard
#include "cpu-defs.h"
75 79aceca5 bellard
76 79aceca5 bellard
#include <setjmp.h>
77 79aceca5 bellard
78 4ecc3190 bellard
#include "softfloat.h"
79 4ecc3190 bellard
80 1fddef4b bellard
#define TARGET_HAS_ICE 1
81 1fddef4b bellard
82 7f70c937 blueswir1
#if defined (TARGET_PPC64)
83 76a66253 j_mayer
#define ELF_MACHINE     EM_PPC64
84 76a66253 j_mayer
#else
85 76a66253 j_mayer
#define ELF_MACHINE     EM_PPC
86 76a66253 j_mayer
#endif
87 9042c0e2 ths
88 3fc6c082 bellard
/*****************************************************************************/
89 a750fc0b j_mayer
/* MMU model                                                                 */
90 c227f099 Anthony Liguori
typedef enum powerpc_mmu_t powerpc_mmu_t;
91 c227f099 Anthony Liguori
enum powerpc_mmu_t {
92 add78955 j_mayer
    POWERPC_MMU_UNKNOWN    = 0x00000000,
93 a750fc0b j_mayer
    /* Standard 32 bits PowerPC MMU                            */
94 add78955 j_mayer
    POWERPC_MMU_32B        = 0x00000001,
95 a750fc0b j_mayer
    /* PowerPC 6xx MMU with software TLB                       */
96 add78955 j_mayer
    POWERPC_MMU_SOFT_6xx   = 0x00000002,
97 a750fc0b j_mayer
    /* PowerPC 74xx MMU with software TLB                      */
98 add78955 j_mayer
    POWERPC_MMU_SOFT_74xx  = 0x00000003,
99 a750fc0b j_mayer
    /* PowerPC 4xx MMU with software TLB                       */
100 add78955 j_mayer
    POWERPC_MMU_SOFT_4xx   = 0x00000004,
101 a750fc0b j_mayer
    /* PowerPC 4xx MMU with software TLB and zones protections */
102 add78955 j_mayer
    POWERPC_MMU_SOFT_4xx_Z = 0x00000005,
103 b4095fed j_mayer
    /* PowerPC MMU in real mode only                           */
104 add78955 j_mayer
    POWERPC_MMU_REAL       = 0x00000006,
105 b4095fed j_mayer
    /* Freescale MPC8xx MMU model                              */
106 add78955 j_mayer
    POWERPC_MMU_MPC8xx     = 0x00000007,
107 a750fc0b j_mayer
    /* BookE MMU model                                         */
108 add78955 j_mayer
    POWERPC_MMU_BOOKE      = 0x00000008,
109 a750fc0b j_mayer
    /* BookE FSL MMU model                                     */
110 add78955 j_mayer
    POWERPC_MMU_BOOKE_FSL  = 0x00000009,
111 faadf50e j_mayer
    /* PowerPC 601 MMU model (specific BATs format)            */
112 add78955 j_mayer
    POWERPC_MMU_601        = 0x0000000A,
113 00af685f j_mayer
#if defined(TARGET_PPC64)
114 add78955 j_mayer
#define POWERPC_MMU_64       0x00010000
115 12de9a39 j_mayer
    /* 64 bits PowerPC MMU                                     */
116 add78955 j_mayer
    POWERPC_MMU_64B        = POWERPC_MMU_64 | 0x00000001,
117 add78955 j_mayer
    /* 620 variant (no segment exceptions)                     */
118 add78955 j_mayer
    POWERPC_MMU_620        = POWERPC_MMU_64 | 0x00000002,
119 00af685f j_mayer
#endif /* defined(TARGET_PPC64) */
120 3fc6c082 bellard
};
121 3fc6c082 bellard
122 3fc6c082 bellard
/*****************************************************************************/
123 a750fc0b j_mayer
/* Exception model                                                           */
124 c227f099 Anthony Liguori
typedef enum powerpc_excp_t powerpc_excp_t;
125 c227f099 Anthony Liguori
enum powerpc_excp_t {
126 a750fc0b j_mayer
    POWERPC_EXCP_UNKNOWN   = 0,
127 3fc6c082 bellard
    /* Standard PowerPC exception model */
128 a750fc0b j_mayer
    POWERPC_EXCP_STD,
129 2662a059 j_mayer
    /* PowerPC 40x exception model      */
130 a750fc0b j_mayer
    POWERPC_EXCP_40x,
131 2662a059 j_mayer
    /* PowerPC 601 exception model      */
132 a750fc0b j_mayer
    POWERPC_EXCP_601,
133 2662a059 j_mayer
    /* PowerPC 602 exception model      */
134 a750fc0b j_mayer
    POWERPC_EXCP_602,
135 2662a059 j_mayer
    /* PowerPC 603 exception model      */
136 a750fc0b j_mayer
    POWERPC_EXCP_603,
137 a750fc0b j_mayer
    /* PowerPC 603e exception model     */
138 a750fc0b j_mayer
    POWERPC_EXCP_603E,
139 a750fc0b j_mayer
    /* PowerPC G2 exception model       */
140 a750fc0b j_mayer
    POWERPC_EXCP_G2,
141 2662a059 j_mayer
    /* PowerPC 604 exception model      */
142 a750fc0b j_mayer
    POWERPC_EXCP_604,
143 2662a059 j_mayer
    /* PowerPC 7x0 exception model      */
144 a750fc0b j_mayer
    POWERPC_EXCP_7x0,
145 2662a059 j_mayer
    /* PowerPC 7x5 exception model      */
146 a750fc0b j_mayer
    POWERPC_EXCP_7x5,
147 2662a059 j_mayer
    /* PowerPC 74xx exception model     */
148 a750fc0b j_mayer
    POWERPC_EXCP_74xx,
149 2662a059 j_mayer
    /* BookE exception model            */
150 a750fc0b j_mayer
    POWERPC_EXCP_BOOKE,
151 00af685f j_mayer
#if defined(TARGET_PPC64)
152 00af685f j_mayer
    /* PowerPC 970 exception model      */
153 00af685f j_mayer
    POWERPC_EXCP_970,
154 00af685f j_mayer
#endif /* defined(TARGET_PPC64) */
155 a750fc0b j_mayer
};
156 a750fc0b j_mayer
157 a750fc0b j_mayer
/*****************************************************************************/
158 e1833e1f j_mayer
/* Exception vectors definitions                                             */
159 e1833e1f j_mayer
enum {
160 e1833e1f j_mayer
    POWERPC_EXCP_NONE    = -1,
161 e1833e1f j_mayer
    /* The 64 first entries are used by the PowerPC embedded specification   */
162 e1833e1f j_mayer
    POWERPC_EXCP_CRITICAL = 0,  /* Critical input                            */
163 e1833e1f j_mayer
    POWERPC_EXCP_MCHECK   = 1,  /* Machine check exception                   */
164 e1833e1f j_mayer
    POWERPC_EXCP_DSI      = 2,  /* Data storage exception                    */
165 e1833e1f j_mayer
    POWERPC_EXCP_ISI      = 3,  /* Instruction storage exception             */
166 e1833e1f j_mayer
    POWERPC_EXCP_EXTERNAL = 4,  /* External input                            */
167 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN    = 5,  /* Alignment exception                       */
168 e1833e1f j_mayer
    POWERPC_EXCP_PROGRAM  = 6,  /* Program exception                         */
169 e1833e1f j_mayer
    POWERPC_EXCP_FPU      = 7,  /* Floating-point unavailable exception      */
170 e1833e1f j_mayer
    POWERPC_EXCP_SYSCALL  = 8,  /* System call exception                     */
171 e1833e1f j_mayer
    POWERPC_EXCP_APU      = 9,  /* Auxiliary processor unavailable           */
172 e1833e1f j_mayer
    POWERPC_EXCP_DECR     = 10, /* Decrementer exception                     */
173 e1833e1f j_mayer
    POWERPC_EXCP_FIT      = 11, /* Fixed-interval timer interrupt            */
174 e1833e1f j_mayer
    POWERPC_EXCP_WDT      = 12, /* Watchdog timer interrupt                  */
175 b4095fed j_mayer
    POWERPC_EXCP_DTLB     = 13, /* Data TLB miss                             */
176 b4095fed j_mayer
    POWERPC_EXCP_ITLB     = 14, /* Instruction TLB miss                      */
177 e1833e1f j_mayer
    POWERPC_EXCP_DEBUG    = 15, /* Debug interrupt                           */
178 e1833e1f j_mayer
    /* Vectors 16 to 31 are reserved                                         */
179 e1833e1f j_mayer
    POWERPC_EXCP_SPEU     = 32, /* SPE/embedded floating-point unavailable   */
180 e1833e1f j_mayer
    POWERPC_EXCP_EFPDI    = 33, /* Embedded floating-point data interrupt    */
181 e1833e1f j_mayer
    POWERPC_EXCP_EFPRI    = 34, /* Embedded floating-point round interrupt   */
182 e1833e1f j_mayer
    POWERPC_EXCP_EPERFM   = 35, /* Embedded performance monitor interrupt    */
183 e1833e1f j_mayer
    POWERPC_EXCP_DOORI    = 36, /* Embedded doorbell interrupt               */
184 e1833e1f j_mayer
    POWERPC_EXCP_DOORCI   = 37, /* Embedded doorbell critical interrupt      */
185 e1833e1f j_mayer
    /* Vectors 38 to 63 are reserved                                         */
186 e1833e1f j_mayer
    /* Exceptions defined in the PowerPC server specification                */
187 e1833e1f j_mayer
    POWERPC_EXCP_RESET    = 64, /* System reset exception                    */
188 e1833e1f j_mayer
    POWERPC_EXCP_DSEG     = 65, /* Data segment exception                    */
189 e1833e1f j_mayer
    POWERPC_EXCP_ISEG     = 66, /* Instruction segment exception             */
190 e1833e1f j_mayer
    POWERPC_EXCP_HDECR    = 67, /* Hypervisor decrementer exception          */
191 e1833e1f j_mayer
    POWERPC_EXCP_TRACE    = 68, /* Trace exception                           */
192 e1833e1f j_mayer
    POWERPC_EXCP_HDSI     = 69, /* Hypervisor data storage exception         */
193 e1833e1f j_mayer
    POWERPC_EXCP_HISI     = 70, /* Hypervisor instruction storage exception  */
194 e1833e1f j_mayer
    POWERPC_EXCP_HDSEG    = 71, /* Hypervisor data segment exception         */
195 e1833e1f j_mayer
    POWERPC_EXCP_HISEG    = 72, /* Hypervisor instruction segment exception  */
196 e1833e1f j_mayer
    POWERPC_EXCP_VPU      = 73, /* Vector unavailable exception              */
197 e1833e1f j_mayer
    /* 40x specific exceptions                                               */
198 e1833e1f j_mayer
    POWERPC_EXCP_PIT      = 74, /* Programmable interval timer interrupt     */
199 e1833e1f j_mayer
    /* 601 specific exceptions                                               */
200 e1833e1f j_mayer
    POWERPC_EXCP_IO       = 75, /* IO error exception                        */
201 e1833e1f j_mayer
    POWERPC_EXCP_RUNM     = 76, /* Run mode exception                        */
202 e1833e1f j_mayer
    /* 602 specific exceptions                                               */
203 e1833e1f j_mayer
    POWERPC_EXCP_EMUL     = 77, /* Emulation trap exception                  */
204 e1833e1f j_mayer
    /* 602/603 specific exceptions                                           */
205 b4095fed j_mayer
    POWERPC_EXCP_IFTLB    = 78, /* Instruction fetch TLB miss                */
206 e1833e1f j_mayer
    POWERPC_EXCP_DLTLB    = 79, /* Data load TLB miss                        */
207 e1833e1f j_mayer
    POWERPC_EXCP_DSTLB    = 80, /* Data store TLB miss                       */
208 e1833e1f j_mayer
    /* Exceptions available on most PowerPC                                  */
209 e1833e1f j_mayer
    POWERPC_EXCP_FPA      = 81, /* Floating-point assist exception           */
210 b4095fed j_mayer
    POWERPC_EXCP_DABR     = 82, /* Data address breakpoint                   */
211 b4095fed j_mayer
    POWERPC_EXCP_IABR     = 83, /* Instruction address breakpoint            */
212 b4095fed j_mayer
    POWERPC_EXCP_SMI      = 84, /* System management interrupt               */
213 b4095fed j_mayer
    POWERPC_EXCP_PERFM    = 85, /* Embedded performance monitor interrupt    */
214 e1833e1f j_mayer
    /* 7xx/74xx specific exceptions                                          */
215 b4095fed j_mayer
    POWERPC_EXCP_THERM    = 86, /* Thermal interrupt                         */
216 e1833e1f j_mayer
    /* 74xx specific exceptions                                              */
217 b4095fed j_mayer
    POWERPC_EXCP_VPUA     = 87, /* Vector assist exception                   */
218 e1833e1f j_mayer
    /* 970FX specific exceptions                                             */
219 b4095fed j_mayer
    POWERPC_EXCP_SOFTP    = 88, /* Soft patch exception                      */
220 b4095fed j_mayer
    POWERPC_EXCP_MAINT    = 89, /* Maintenance exception                     */
221 b4095fed j_mayer
    /* Freescale embeded cores specific exceptions                           */
222 b4095fed j_mayer
    POWERPC_EXCP_MEXTBR   = 90, /* Maskable external breakpoint              */
223 b4095fed j_mayer
    POWERPC_EXCP_NMEXTBR  = 91, /* Non maskable external breakpoint          */
224 b4095fed j_mayer
    POWERPC_EXCP_ITLBE    = 92, /* Instruction TLB error                     */
225 b4095fed j_mayer
    POWERPC_EXCP_DTLBE    = 93, /* Data TLB error                            */
226 e1833e1f j_mayer
    /* EOL                                                                   */
227 e1833e1f j_mayer
    POWERPC_EXCP_NB       = 96,
228 e1833e1f j_mayer
    /* Qemu exceptions: used internally during code translation              */
229 e1833e1f j_mayer
    POWERPC_EXCP_STOP         = 0x200, /* stop translation                   */
230 e1833e1f j_mayer
    POWERPC_EXCP_BRANCH       = 0x201, /* branch instruction                 */
231 e1833e1f j_mayer
    /* Qemu exceptions: special cases we want to stop translation            */
232 e1833e1f j_mayer
    POWERPC_EXCP_SYNC         = 0x202, /* context synchronizing instruction  */
233 e1833e1f j_mayer
    POWERPC_EXCP_SYSCALL_USER = 0x203, /* System call in user mode only      */
234 4425265b Nathan Froyd
    POWERPC_EXCP_STCX         = 0x204 /* Conditional stores in user mode     */
235 e1833e1f j_mayer
};
236 e1833e1f j_mayer
237 e1833e1f j_mayer
/* Exceptions error codes                                                    */
238 e1833e1f j_mayer
enum {
239 e1833e1f j_mayer
    /* Exception subtypes for POWERPC_EXCP_ALIGN                             */
240 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_FP      = 0x01,  /* FP alignment exception            */
241 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_LST     = 0x02,  /* Unaligned mult/extern load/store  */
242 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_LE      = 0x03,  /* Multiple little-endian access     */
243 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_PROT    = 0x04,  /* Access cross protection boundary  */
244 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_BAT     = 0x05,  /* Access cross a BAT/seg boundary   */
245 e1833e1f j_mayer
    POWERPC_EXCP_ALIGN_CACHE   = 0x06,  /* Impossible dcbz access            */
246 e1833e1f j_mayer
    /* Exception subtypes for POWERPC_EXCP_PROGRAM                           */
247 e1833e1f j_mayer
    /* FP exceptions                                                         */
248 e1833e1f j_mayer
    POWERPC_EXCP_FP            = 0x10,
249 e1833e1f j_mayer
    POWERPC_EXCP_FP_OX         = 0x01,  /* FP overflow                       */
250 e1833e1f j_mayer
    POWERPC_EXCP_FP_UX         = 0x02,  /* FP underflow                      */
251 e1833e1f j_mayer
    POWERPC_EXCP_FP_ZX         = 0x03,  /* FP divide by zero                 */
252 e1833e1f j_mayer
    POWERPC_EXCP_FP_XX         = 0x04,  /* FP inexact                        */
253 7c58044c j_mayer
    POWERPC_EXCP_FP_VXSNAN     = 0x05,  /* FP invalid SNaN op                */
254 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXISI      = 0x06,  /* FP invalid infinite subtraction   */
255 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXIDI      = 0x07,  /* FP invalid infinite divide        */
256 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXZDZ      = 0x08,  /* FP invalid zero divide            */
257 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXIMZ      = 0x09,  /* FP invalid infinite * zero        */
258 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXVC       = 0x0A,  /* FP invalid compare                */
259 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXSOFT     = 0x0B,  /* FP invalid operation              */
260 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXSQRT     = 0x0C,  /* FP invalid square root            */
261 e1833e1f j_mayer
    POWERPC_EXCP_FP_VXCVI      = 0x0D,  /* FP invalid integer conversion     */
262 e1833e1f j_mayer
    /* Invalid instruction                                                   */
263 e1833e1f j_mayer
    POWERPC_EXCP_INVAL         = 0x20,
264 e1833e1f j_mayer
    POWERPC_EXCP_INVAL_INVAL   = 0x01,  /* Invalid instruction               */
265 e1833e1f j_mayer
    POWERPC_EXCP_INVAL_LSWX    = 0x02,  /* Invalid lswx instruction          */
266 e1833e1f j_mayer
    POWERPC_EXCP_INVAL_SPR     = 0x03,  /* Invalid SPR access                */
267 e1833e1f j_mayer
    POWERPC_EXCP_INVAL_FP      = 0x04,  /* Unimplemented mandatory fp instr  */
268 e1833e1f j_mayer
    /* Privileged instruction                                                */
269 e1833e1f j_mayer
    POWERPC_EXCP_PRIV          = 0x30,
270 e1833e1f j_mayer
    POWERPC_EXCP_PRIV_OPC      = 0x01,  /* Privileged operation exception    */
271 e1833e1f j_mayer
    POWERPC_EXCP_PRIV_REG      = 0x02,  /* Privileged register exception     */
272 e1833e1f j_mayer
    /* Trap                                                                  */
273 e1833e1f j_mayer
    POWERPC_EXCP_TRAP          = 0x40,
274 e1833e1f j_mayer
};
275 e1833e1f j_mayer
276 e1833e1f j_mayer
/*****************************************************************************/
277 a750fc0b j_mayer
/* Input pins model                                                          */
278 c227f099 Anthony Liguori
typedef enum powerpc_input_t powerpc_input_t;
279 c227f099 Anthony Liguori
enum powerpc_input_t {
280 a750fc0b j_mayer
    PPC_FLAGS_INPUT_UNKNOWN = 0,
281 2662a059 j_mayer
    /* PowerPC 6xx bus                  */
282 a750fc0b j_mayer
    PPC_FLAGS_INPUT_6xx,
283 2662a059 j_mayer
    /* BookE bus                        */
284 a750fc0b j_mayer
    PPC_FLAGS_INPUT_BookE,
285 a750fc0b j_mayer
    /* PowerPC 405 bus                  */
286 a750fc0b j_mayer
    PPC_FLAGS_INPUT_405,
287 2662a059 j_mayer
    /* PowerPC 970 bus                  */
288 a750fc0b j_mayer
    PPC_FLAGS_INPUT_970,
289 a750fc0b j_mayer
    /* PowerPC 401 bus                  */
290 a750fc0b j_mayer
    PPC_FLAGS_INPUT_401,
291 b4095fed j_mayer
    /* Freescale RCPU bus               */
292 b4095fed j_mayer
    PPC_FLAGS_INPUT_RCPU,
293 3fc6c082 bellard
};
294 3fc6c082 bellard
295 a750fc0b j_mayer
#define PPC_INPUT(env) (env->bus_model)
296 3fc6c082 bellard
297 be147d08 j_mayer
/*****************************************************************************/
298 c227f099 Anthony Liguori
typedef struct ppc_def_t ppc_def_t;
299 c227f099 Anthony Liguori
typedef struct opc_handler_t opc_handler_t;
300 79aceca5 bellard
301 3fc6c082 bellard
/*****************************************************************************/
302 3fc6c082 bellard
/* Types used to describe some PowerPC registers */
303 3fc6c082 bellard
typedef struct CPUPPCState CPUPPCState;
304 c227f099 Anthony Liguori
typedef struct ppc_tb_t ppc_tb_t;
305 c227f099 Anthony Liguori
typedef struct ppc_spr_t ppc_spr_t;
306 c227f099 Anthony Liguori
typedef struct ppc_dcr_t ppc_dcr_t;
307 c227f099 Anthony Liguori
typedef union ppc_avr_t ppc_avr_t;
308 c227f099 Anthony Liguori
typedef union ppc_tlb_t ppc_tlb_t;
309 76a66253 j_mayer
310 3fc6c082 bellard
/* SPR access micro-ops generations callbacks */
311 c227f099 Anthony Liguori
struct ppc_spr_t {
312 45d827d2 aurel32
    void (*uea_read)(void *opaque, int gpr_num, int spr_num);
313 45d827d2 aurel32
    void (*uea_write)(void *opaque, int spr_num, int gpr_num);
314 76a66253 j_mayer
#if !defined(CONFIG_USER_ONLY)
315 45d827d2 aurel32
    void (*oea_read)(void *opaque, int gpr_num, int spr_num);
316 45d827d2 aurel32
    void (*oea_write)(void *opaque, int spr_num, int gpr_num);
317 45d827d2 aurel32
    void (*hea_read)(void *opaque, int gpr_num, int spr_num);
318 45d827d2 aurel32
    void (*hea_write)(void *opaque, int spr_num, int gpr_num);
319 be147d08 j_mayer
#endif
320 b55266b5 blueswir1
    const char *name;
321 3fc6c082 bellard
};
322 3fc6c082 bellard
323 3fc6c082 bellard
/* Altivec registers (128 bits) */
324 c227f099 Anthony Liguori
union ppc_avr_t {
325 0f6fbcbc aurel32
    float32 f[4];
326 a9d9eb8f j_mayer
    uint8_t u8[16];
327 a9d9eb8f j_mayer
    uint16_t u16[8];
328 a9d9eb8f j_mayer
    uint32_t u32[4];
329 ab5f265d aurel32
    int8_t s8[16];
330 ab5f265d aurel32
    int16_t s16[8];
331 ab5f265d aurel32
    int32_t s32[4];
332 a9d9eb8f j_mayer
    uint64_t u64[2];
333 3fc6c082 bellard
};
334 9fddaa0c bellard
335 3c7b48b7 Paul Brook
#if !defined(CONFIG_USER_ONLY)
336 3fc6c082 bellard
/* Software TLB cache */
337 c227f099 Anthony Liguori
typedef struct ppc6xx_tlb_t ppc6xx_tlb_t;
338 c227f099 Anthony Liguori
struct ppc6xx_tlb_t {
339 76a66253 j_mayer
    target_ulong pte0;
340 76a66253 j_mayer
    target_ulong pte1;
341 76a66253 j_mayer
    target_ulong EPN;
342 1d0a48fb j_mayer
};
343 1d0a48fb j_mayer
344 c227f099 Anthony Liguori
typedef struct ppcemb_tlb_t ppcemb_tlb_t;
345 c227f099 Anthony Liguori
struct ppcemb_tlb_t {
346 c227f099 Anthony Liguori
    target_phys_addr_t RPN;
347 1d0a48fb j_mayer
    target_ulong EPN;
348 76a66253 j_mayer
    target_ulong PID;
349 c55e9aef j_mayer
    target_ulong size;
350 c55e9aef j_mayer
    uint32_t prot;
351 c55e9aef j_mayer
    uint32_t attr; /* Storage attributes */
352 1d0a48fb j_mayer
};
353 1d0a48fb j_mayer
354 c227f099 Anthony Liguori
union ppc_tlb_t {
355 c227f099 Anthony Liguori
    ppc6xx_tlb_t tlb6;
356 c227f099 Anthony Liguori
    ppcemb_tlb_t tlbe;
357 3fc6c082 bellard
};
358 3c7b48b7 Paul Brook
#endif
359 3fc6c082 bellard
360 c227f099 Anthony Liguori
typedef struct ppc_slb_t ppc_slb_t;
361 c227f099 Anthony Liguori
struct ppc_slb_t {
362 8eee0af9 blueswir1
    uint64_t tmp64;
363 8eee0af9 blueswir1
    uint32_t tmp;
364 8eee0af9 blueswir1
};
365 8eee0af9 blueswir1
366 3fc6c082 bellard
/*****************************************************************************/
367 3fc6c082 bellard
/* Machine state register bits definition                                    */
368 76a66253 j_mayer
#define MSR_SF   63 /* Sixty-four-bit mode                            hflags */
369 bd928eba j_mayer
#define MSR_TAG  62 /* Tag-active mode (POWERx ?)                            */
370 3fc6c082 bellard
#define MSR_ISF  61 /* Sixty-four-bit interrupt mode on 630                  */
371 a4f30719 j_mayer
#define MSR_SHV  60 /* hypervisor state                               hflags */
372 363be49c j_mayer
#define MSR_CM   31 /* Computation mode for BookE                     hflags */
373 363be49c j_mayer
#define MSR_ICM  30 /* Interrupt computation mode for BookE                  */
374 a4f30719 j_mayer
#define MSR_THV  29 /* hypervisor state for 32 bits PowerPC           hflags */
375 363be49c j_mayer
#define MSR_UCLE 26 /* User-mode cache lock enable for BookE                 */
376 d26bfc9a j_mayer
#define MSR_VR   25 /* altivec available                            x hflags */
377 d26bfc9a j_mayer
#define MSR_SPE  25 /* SPE enable for BookE                         x hflags */
378 76a66253 j_mayer
#define MSR_AP   23 /* Access privilege state on 602                  hflags */
379 76a66253 j_mayer
#define MSR_SA   22 /* Supervisor access mode on 602                  hflags */
380 3fc6c082 bellard
#define MSR_KEY  19 /* key bit on 603e                                       */
381 25ba3a68 j_mayer
#define MSR_POW  18 /* Power management                                      */
382 d26bfc9a j_mayer
#define MSR_TGPR 17 /* TGPR usage on 602/603                        x        */
383 d26bfc9a j_mayer
#define MSR_CE   17 /* Critical interrupt enable on embedded PowerPC x       */
384 3fc6c082 bellard
#define MSR_ILE  16 /* Interrupt little-endian mode                          */
385 3fc6c082 bellard
#define MSR_EE   15 /* External interrupt enable                             */
386 76a66253 j_mayer
#define MSR_PR   14 /* Problem state                                  hflags */
387 76a66253 j_mayer
#define MSR_FP   13 /* Floating point available                       hflags */
388 3fc6c082 bellard
#define MSR_ME   12 /* Machine check interrupt enable                        */
389 76a66253 j_mayer
#define MSR_FE0  11 /* Floating point exception mode 0                hflags */
390 d26bfc9a j_mayer
#define MSR_SE   10 /* Single-step trace enable                     x hflags */
391 d26bfc9a j_mayer
#define MSR_DWE  10 /* Debug wait enable on 405                     x        */
392 d26bfc9a j_mayer
#define MSR_UBLE 10 /* User BTB lock enable on e500                 x        */
393 d26bfc9a j_mayer
#define MSR_BE   9  /* Branch trace enable                          x hflags */
394 d26bfc9a j_mayer
#define MSR_DE   9  /* Debug interrupts enable on embedded PowerPC  x        */
395 76a66253 j_mayer
#define MSR_FE1  8  /* Floating point exception mode 1                hflags */
396 3fc6c082 bellard
#define MSR_AL   7  /* AL bit on POWER                                       */
397 0411a972 j_mayer
#define MSR_EP   6  /* Exception prefix on 601                               */
398 3fc6c082 bellard
#define MSR_IR   5  /* Instruction relocate                                  */
399 3fc6c082 bellard
#define MSR_DR   4  /* Data relocate                                         */
400 25ba3a68 j_mayer
#define MSR_PE   3  /* Protection enable on 403                              */
401 d26bfc9a j_mayer
#define MSR_PX   2  /* Protection exclusive on 403                  x        */
402 d26bfc9a j_mayer
#define MSR_PMM  2  /* Performance monitor mark on POWER            x        */
403 d26bfc9a j_mayer
#define MSR_RI   1  /* Recoverable interrupt                        1        */
404 d26bfc9a j_mayer
#define MSR_LE   0  /* Little-endian mode                           1 hflags */
405 0411a972 j_mayer
406 0411a972 j_mayer
#define msr_sf   ((env->msr >> MSR_SF)   & 1)
407 0411a972 j_mayer
#define msr_isf  ((env->msr >> MSR_ISF)  & 1)
408 a4f30719 j_mayer
#define msr_shv  ((env->msr >> MSR_SHV)  & 1)
409 0411a972 j_mayer
#define msr_cm   ((env->msr >> MSR_CM)   & 1)
410 0411a972 j_mayer
#define msr_icm  ((env->msr >> MSR_ICM)  & 1)
411 a4f30719 j_mayer
#define msr_thv  ((env->msr >> MSR_THV)  & 1)
412 0411a972 j_mayer
#define msr_ucle ((env->msr >> MSR_UCLE) & 1)
413 0411a972 j_mayer
#define msr_vr   ((env->msr >> MSR_VR)   & 1)
414 f9320410 aurel32
#define msr_spe  ((env->msr >> MSR_SPE)  & 1)
415 0411a972 j_mayer
#define msr_ap   ((env->msr >> MSR_AP)   & 1)
416 0411a972 j_mayer
#define msr_sa   ((env->msr >> MSR_SA)   & 1)
417 0411a972 j_mayer
#define msr_key  ((env->msr >> MSR_KEY)  & 1)
418 0411a972 j_mayer
#define msr_pow  ((env->msr >> MSR_POW)  & 1)
419 0411a972 j_mayer
#define msr_tgpr ((env->msr >> MSR_TGPR) & 1)
420 0411a972 j_mayer
#define msr_ce   ((env->msr >> MSR_CE)   & 1)
421 0411a972 j_mayer
#define msr_ile  ((env->msr >> MSR_ILE)  & 1)
422 0411a972 j_mayer
#define msr_ee   ((env->msr >> MSR_EE)   & 1)
423 0411a972 j_mayer
#define msr_pr   ((env->msr >> MSR_PR)   & 1)
424 0411a972 j_mayer
#define msr_fp   ((env->msr >> MSR_FP)   & 1)
425 0411a972 j_mayer
#define msr_me   ((env->msr >> MSR_ME)   & 1)
426 0411a972 j_mayer
#define msr_fe0  ((env->msr >> MSR_FE0)  & 1)
427 0411a972 j_mayer
#define msr_se   ((env->msr >> MSR_SE)   & 1)
428 0411a972 j_mayer
#define msr_dwe  ((env->msr >> MSR_DWE)  & 1)
429 0411a972 j_mayer
#define msr_uble ((env->msr >> MSR_UBLE) & 1)
430 0411a972 j_mayer
#define msr_be   ((env->msr >> MSR_BE)   & 1)
431 0411a972 j_mayer
#define msr_de   ((env->msr >> MSR_DE)   & 1)
432 0411a972 j_mayer
#define msr_fe1  ((env->msr >> MSR_FE1)  & 1)
433 0411a972 j_mayer
#define msr_al   ((env->msr >> MSR_AL)   & 1)
434 0411a972 j_mayer
#define msr_ep   ((env->msr >> MSR_EP)   & 1)
435 0411a972 j_mayer
#define msr_ir   ((env->msr >> MSR_IR)   & 1)
436 0411a972 j_mayer
#define msr_dr   ((env->msr >> MSR_DR)   & 1)
437 0411a972 j_mayer
#define msr_pe   ((env->msr >> MSR_PE)   & 1)
438 0411a972 j_mayer
#define msr_px   ((env->msr >> MSR_PX)   & 1)
439 0411a972 j_mayer
#define msr_pmm  ((env->msr >> MSR_PMM)  & 1)
440 0411a972 j_mayer
#define msr_ri   ((env->msr >> MSR_RI)   & 1)
441 0411a972 j_mayer
#define msr_le   ((env->msr >> MSR_LE)   & 1)
442 a4f30719 j_mayer
/* Hypervisor bit is more specific */
443 a4f30719 j_mayer
#if defined(TARGET_PPC64)
444 a4f30719 j_mayer
#define MSR_HVB (1ULL << MSR_SHV)
445 a4f30719 j_mayer
#define msr_hv  msr_shv
446 a4f30719 j_mayer
#else
447 a4f30719 j_mayer
#if defined(PPC_EMULATE_32BITS_HYPV)
448 a4f30719 j_mayer
#define MSR_HVB (1ULL << MSR_THV)
449 a4f30719 j_mayer
#define msr_hv  msr_thv
450 a4f30719 j_mayer
#else
451 a4f30719 j_mayer
#define MSR_HVB (0ULL)
452 a4f30719 j_mayer
#define msr_hv  (0)
453 a4f30719 j_mayer
#endif
454 a4f30719 j_mayer
#endif
455 79aceca5 bellard
456 a586e548 Edgar E. Iglesias
/* Exception state register bits definition                                  */
457 a586e548 Edgar E. Iglesias
#define ESR_ST    23    /* Exception was caused by a store type access.      */
458 a586e548 Edgar E. Iglesias
459 d26bfc9a j_mayer
enum {
460 4018bae9 j_mayer
    POWERPC_FLAG_NONE     = 0x00000000,
461 d26bfc9a j_mayer
    /* Flag for MSR bit 25 signification (VRE/SPE)                           */
462 4018bae9 j_mayer
    POWERPC_FLAG_SPE      = 0x00000001,
463 4018bae9 j_mayer
    POWERPC_FLAG_VRE      = 0x00000002,
464 d26bfc9a j_mayer
    /* Flag for MSR bit 17 signification (TGPR/CE)                           */
465 4018bae9 j_mayer
    POWERPC_FLAG_TGPR     = 0x00000004,
466 4018bae9 j_mayer
    POWERPC_FLAG_CE       = 0x00000008,
467 d26bfc9a j_mayer
    /* Flag for MSR bit 10 signification (SE/DWE/UBLE)                       */
468 4018bae9 j_mayer
    POWERPC_FLAG_SE       = 0x00000010,
469 4018bae9 j_mayer
    POWERPC_FLAG_DWE      = 0x00000020,
470 4018bae9 j_mayer
    POWERPC_FLAG_UBLE     = 0x00000040,
471 d26bfc9a j_mayer
    /* Flag for MSR bit 9 signification (BE/DE)                              */
472 4018bae9 j_mayer
    POWERPC_FLAG_BE       = 0x00000080,
473 4018bae9 j_mayer
    POWERPC_FLAG_DE       = 0x00000100,
474 a4f30719 j_mayer
    /* Flag for MSR bit 2 signification (PX/PMM)                             */
475 4018bae9 j_mayer
    POWERPC_FLAG_PX       = 0x00000200,
476 4018bae9 j_mayer
    POWERPC_FLAG_PMM      = 0x00000400,
477 4018bae9 j_mayer
    /* Flag for special features                                             */
478 4018bae9 j_mayer
    /* Decrementer clock: RTC clock (POWER, 601) or bus clock                */
479 4018bae9 j_mayer
    POWERPC_FLAG_RTC_CLK  = 0x00010000,
480 4018bae9 j_mayer
    POWERPC_FLAG_BUS_CLK  = 0x00020000,
481 d26bfc9a j_mayer
};
482 d26bfc9a j_mayer
483 7c58044c j_mayer
/*****************************************************************************/
484 7c58044c j_mayer
/* Floating point status and control register                                */
485 7c58044c j_mayer
#define FPSCR_FX     31 /* Floating-point exception summary                  */
486 7c58044c j_mayer
#define FPSCR_FEX    30 /* Floating-point enabled exception summary          */
487 7c58044c j_mayer
#define FPSCR_VX     29 /* Floating-point invalid operation exception summ.  */
488 7c58044c j_mayer
#define FPSCR_OX     28 /* Floating-point overflow exception                 */
489 7c58044c j_mayer
#define FPSCR_UX     27 /* Floating-point underflow exception                */
490 7c58044c j_mayer
#define FPSCR_ZX     26 /* Floating-point zero divide exception              */
491 7c58044c j_mayer
#define FPSCR_XX     25 /* Floating-point inexact exception                  */
492 7c58044c j_mayer
#define FPSCR_VXSNAN 24 /* Floating-point invalid operation exception (sNan) */
493 7c58044c j_mayer
#define FPSCR_VXISI  23 /* Floating-point invalid operation exception (inf)  */
494 7c58044c j_mayer
#define FPSCR_VXIDI  22 /* Floating-point invalid operation exception (inf)  */
495 7c58044c j_mayer
#define FPSCR_VXZDZ  21 /* Floating-point invalid operation exception (zero) */
496 7c58044c j_mayer
#define FPSCR_VXIMZ  20 /* Floating-point invalid operation exception (inf)  */
497 7c58044c j_mayer
#define FPSCR_VXVC   19 /* Floating-point invalid operation exception (comp) */
498 7c58044c j_mayer
#define FPSCR_FR     18 /* Floating-point fraction rounded                   */
499 7c58044c j_mayer
#define FPSCR_FI     17 /* Floating-point fraction inexact                   */
500 7c58044c j_mayer
#define FPSCR_C      16 /* Floating-point result class descriptor            */
501 7c58044c j_mayer
#define FPSCR_FL     15 /* Floating-point less than or negative              */
502 7c58044c j_mayer
#define FPSCR_FG     14 /* Floating-point greater than or negative           */
503 7c58044c j_mayer
#define FPSCR_FE     13 /* Floating-point equal or zero                      */
504 7c58044c j_mayer
#define FPSCR_FU     12 /* Floating-point unordered or NaN                   */
505 7c58044c j_mayer
#define FPSCR_FPCC   12 /* Floating-point condition code                     */
506 7c58044c j_mayer
#define FPSCR_FPRF   12 /* Floating-point result flags                       */
507 7c58044c j_mayer
#define FPSCR_VXSOFT 10 /* Floating-point invalid operation exception (soft) */
508 7c58044c j_mayer
#define FPSCR_VXSQRT 9  /* Floating-point invalid operation exception (sqrt) */
509 7c58044c j_mayer
#define FPSCR_VXCVI  8  /* Floating-point invalid operation exception (int)  */
510 7c58044c j_mayer
#define FPSCR_VE     7  /* Floating-point invalid operation exception enable */
511 7c58044c j_mayer
#define FPSCR_OE     6  /* Floating-point overflow exception enable          */
512 7c58044c j_mayer
#define FPSCR_UE     5  /* Floating-point undeflow exception enable          */
513 7c58044c j_mayer
#define FPSCR_ZE     4  /* Floating-point zero divide exception enable       */
514 7c58044c j_mayer
#define FPSCR_XE     3  /* Floating-point inexact exception enable           */
515 7c58044c j_mayer
#define FPSCR_NI     2  /* Floating-point non-IEEE mode                      */
516 7c58044c j_mayer
#define FPSCR_RN1    1
517 7c58044c j_mayer
#define FPSCR_RN     0  /* Floating-point rounding control                   */
518 7c58044c j_mayer
#define fpscr_fex    (((env->fpscr) >> FPSCR_FEX)    & 0x1)
519 7c58044c j_mayer
#define fpscr_vx     (((env->fpscr) >> FPSCR_VX)     & 0x1)
520 7c58044c j_mayer
#define fpscr_ox     (((env->fpscr) >> FPSCR_OX)     & 0x1)
521 7c58044c j_mayer
#define fpscr_ux     (((env->fpscr) >> FPSCR_UX)     & 0x1)
522 7c58044c j_mayer
#define fpscr_zx     (((env->fpscr) >> FPSCR_ZX)     & 0x1)
523 7c58044c j_mayer
#define fpscr_xx     (((env->fpscr) >> FPSCR_XX)     & 0x1)
524 7c58044c j_mayer
#define fpscr_vxsnan (((env->fpscr) >> FPSCR_VXSNAN) & 0x1)
525 7c58044c j_mayer
#define fpscr_vxisi  (((env->fpscr) >> FPSCR_VXISI)  & 0x1)
526 7c58044c j_mayer
#define fpscr_vxidi  (((env->fpscr) >> FPSCR_VXIDI)  & 0x1)
527 7c58044c j_mayer
#define fpscr_vxzdz  (((env->fpscr) >> FPSCR_VXZDZ)  & 0x1)
528 7c58044c j_mayer
#define fpscr_vximz  (((env->fpscr) >> FPSCR_VXIMZ)  & 0x1)
529 7c58044c j_mayer
#define fpscr_vxvc   (((env->fpscr) >> FPSCR_VXVC)   & 0x1)
530 7c58044c j_mayer
#define fpscr_fpcc   (((env->fpscr) >> FPSCR_FPCC)   & 0xF)
531 7c58044c j_mayer
#define fpscr_vxsoft (((env->fpscr) >> FPSCR_VXSOFT) & 0x1)
532 7c58044c j_mayer
#define fpscr_vxsqrt (((env->fpscr) >> FPSCR_VXSQRT) & 0x1)
533 7c58044c j_mayer
#define fpscr_vxcvi  (((env->fpscr) >> FPSCR_VXCVI)  & 0x1)
534 7c58044c j_mayer
#define fpscr_ve     (((env->fpscr) >> FPSCR_VE)     & 0x1)
535 7c58044c j_mayer
#define fpscr_oe     (((env->fpscr) >> FPSCR_OE)     & 0x1)
536 7c58044c j_mayer
#define fpscr_ue     (((env->fpscr) >> FPSCR_UE)     & 0x1)
537 7c58044c j_mayer
#define fpscr_ze     (((env->fpscr) >> FPSCR_ZE)     & 0x1)
538 7c58044c j_mayer
#define fpscr_xe     (((env->fpscr) >> FPSCR_XE)     & 0x1)
539 7c58044c j_mayer
#define fpscr_ni     (((env->fpscr) >> FPSCR_NI)     & 0x1)
540 7c58044c j_mayer
#define fpscr_rn     (((env->fpscr) >> FPSCR_RN)     & 0x3)
541 7c58044c j_mayer
/* Invalid operation exception summary */
542 7c58044c j_mayer
#define fpscr_ix ((env->fpscr) & ((1 << FPSCR_VXSNAN) | (1 << FPSCR_VXISI)  | \
543 7c58044c j_mayer
                                  (1 << FPSCR_VXIDI)  | (1 << FPSCR_VXZDZ)  | \
544 7c58044c j_mayer
                                  (1 << FPSCR_VXIMZ)  | (1 << FPSCR_VXVC)   | \
545 7c58044c j_mayer
                                  (1 << FPSCR_VXSOFT) | (1 << FPSCR_VXSQRT) | \
546 7c58044c j_mayer
                                  (1 << FPSCR_VXCVI)))
547 7c58044c j_mayer
/* exception summary */
548 7c58044c j_mayer
#define fpscr_ex  (((env->fpscr) >> FPSCR_XX) & 0x1F)
549 7c58044c j_mayer
/* enabled exception summary */
550 7c58044c j_mayer
#define fpscr_eex (((env->fpscr) >> FPSCR_XX) & ((env->fpscr) >> FPSCR_XE) &  \
551 7c58044c j_mayer
                   0x1F)
552 7c58044c j_mayer
553 7c58044c j_mayer
/*****************************************************************************/
554 6fa724a3 aurel32
/* Vector status and control register */
555 6fa724a3 aurel32
#define VSCR_NJ                16 /* Vector non-java */
556 6fa724a3 aurel32
#define VSCR_SAT        0 /* Vector saturation */
557 6fa724a3 aurel32
#define vscr_nj                (((env->vscr) >> VSCR_NJ)        & 0x1)
558 6fa724a3 aurel32
#define vscr_sat        (((env->vscr) >> VSCR_SAT)        & 0x1)
559 6fa724a3 aurel32
560 6fa724a3 aurel32
/*****************************************************************************/
561 7c58044c j_mayer
/* The whole PowerPC CPU context */
562 6ebbf390 j_mayer
#define NB_MMU_MODES 3
563 6ebbf390 j_mayer
564 3fc6c082 bellard
struct CPUPPCState {
565 3fc6c082 bellard
    /* First are the most commonly used resources
566 3fc6c082 bellard
     * during translated code execution
567 3fc6c082 bellard
     */
568 79aceca5 bellard
    /* general purpose registers */
569 bd7d9a6d aurel32
    target_ulong gpr[32];
570 65d6c0f3 j_mayer
#if !defined(TARGET_PPC64)
571 3cd7d1dd j_mayer
    /* Storage for GPR MSB, used by the SPE extension */
572 bd7d9a6d aurel32
    target_ulong gprh[32];
573 3cd7d1dd j_mayer
#endif
574 3fc6c082 bellard
    /* LR */
575 3fc6c082 bellard
    target_ulong lr;
576 3fc6c082 bellard
    /* CTR */
577 3fc6c082 bellard
    target_ulong ctr;
578 3fc6c082 bellard
    /* condition register */
579 47e4661c aurel32
    uint32_t crf[8];
580 79aceca5 bellard
    /* XER */
581 3d7b417e aurel32
    target_ulong xer;
582 79aceca5 bellard
    /* Reservation address */
583 18b21a2f Nathan Froyd
    target_ulong reserve_addr;
584 18b21a2f Nathan Froyd
    /* Reservation value */
585 18b21a2f Nathan Froyd
    target_ulong reserve_val;
586 4425265b Nathan Froyd
    /* Reservation store address */
587 4425265b Nathan Froyd
    target_ulong reserve_ea;
588 4425265b Nathan Froyd
    /* Reserved store source register and size */
589 4425265b Nathan Froyd
    target_ulong reserve_info;
590 3fc6c082 bellard
591 3fc6c082 bellard
    /* Those ones are used in supervisor mode only */
592 79aceca5 bellard
    /* machine state register */
593 0411a972 j_mayer
    target_ulong msr;
594 3fc6c082 bellard
    /* temporary general purpose registers */
595 bd7d9a6d aurel32
    target_ulong tgpr[4]; /* Used to speed-up TLB assist handlers */
596 3fc6c082 bellard
597 3fc6c082 bellard
    /* Floating point execution context */
598 4ecc3190 bellard
    float_status fp_status;
599 3fc6c082 bellard
    /* floating point registers */
600 3fc6c082 bellard
    float64 fpr[32];
601 3fc6c082 bellard
    /* floating point status and control register */
602 7c58044c j_mayer
    uint32_t fpscr;
603 4ecc3190 bellard
604 cb2dbfc3 Aurelien Jarno
    /* Next instruction pointer */
605 cb2dbfc3 Aurelien Jarno
    target_ulong nip;
606 a316d335 bellard
607 ac9eb073 bellard
    int access_type; /* when a memory exception occurs, the access
608 ac9eb073 bellard
                        type is stored here */
609 a541f297 bellard
610 cb2dbfc3 Aurelien Jarno
    CPU_COMMON
611 cb2dbfc3 Aurelien Jarno
612 f2e63a42 j_mayer
    /* MMU context - only relevant for full system emulation */
613 f2e63a42 j_mayer
#if !defined(CONFIG_USER_ONLY)
614 f2e63a42 j_mayer
#if defined(TARGET_PPC64)
615 3fc6c082 bellard
    /* Address space register */
616 3fc6c082 bellard
    target_ulong asr;
617 f2e63a42 j_mayer
    /* PowerPC 64 SLB area */
618 c227f099 Anthony Liguori
    ppc_slb_t slb[64];
619 f2e63a42 j_mayer
    int slb_nr;
620 f2e63a42 j_mayer
#endif
621 3fc6c082 bellard
    /* segment registers */
622 3fc6c082 bellard
    target_ulong sdr1;
623 74d37793 aurel32
    target_ulong sr[32];
624 3fc6c082 bellard
    /* BATs */
625 3fc6c082 bellard
    int nb_BATs;
626 3fc6c082 bellard
    target_ulong DBAT[2][8];
627 3fc6c082 bellard
    target_ulong IBAT[2][8];
628 f2e63a42 j_mayer
    /* PowerPC TLB registers (for 4xx and 60x software driven TLBs) */
629 f2e63a42 j_mayer
    int nb_tlb;      /* Total number of TLB                                  */
630 f2e63a42 j_mayer
    int tlb_per_way; /* Speed-up helper: used to avoid divisions at run time */
631 f2e63a42 j_mayer
    int nb_ways;     /* Number of ways in the TLB set                        */
632 f2e63a42 j_mayer
    int last_way;    /* Last used way used to allocate TLB in a LRU way      */
633 f2e63a42 j_mayer
    int id_tlbs;     /* If 1, MMU has separated TLBs for instructions & data */
634 f2e63a42 j_mayer
    int nb_pids;     /* Number of available PID registers                    */
635 c227f099 Anthony Liguori
    ppc_tlb_t *tlb;  /* TLB is optional. Allocate them only if needed        */
636 f2e63a42 j_mayer
    /* 403 dedicated access protection registers */
637 f2e63a42 j_mayer
    target_ulong pb[4];
638 f2e63a42 j_mayer
#endif
639 9fddaa0c bellard
640 3fc6c082 bellard
    /* Other registers */
641 3fc6c082 bellard
    /* Special purpose registers */
642 3fc6c082 bellard
    target_ulong spr[1024];
643 c227f099 Anthony Liguori
    ppc_spr_t spr_cb[1024];
644 3fc6c082 bellard
    /* Altivec registers */
645 c227f099 Anthony Liguori
    ppc_avr_t avr[32];
646 3fc6c082 bellard
    uint32_t vscr;
647 d9bce9d9 j_mayer
    /* SPE registers */
648 2231ef10 aurel32
    uint64_t spe_acc;
649 d9bce9d9 j_mayer
    uint32_t spe_fscr;
650 fbd265b6 aurel32
    /* SPE and Altivec can share a status since they will never be used
651 fbd265b6 aurel32
     * simultaneously */
652 fbd265b6 aurel32
    float_status vec_status;
653 3fc6c082 bellard
654 3fc6c082 bellard
    /* Internal devices resources */
655 9fddaa0c bellard
    /* Time base and decrementer */
656 c227f099 Anthony Liguori
    ppc_tb_t *tb_env;
657 3fc6c082 bellard
    /* Device control registers */
658 c227f099 Anthony Liguori
    ppc_dcr_t *dcr_env;
659 3fc6c082 bellard
660 d63001d1 j_mayer
    int dcache_line_size;
661 d63001d1 j_mayer
    int icache_line_size;
662 d63001d1 j_mayer
663 3fc6c082 bellard
    /* Those resources are used during exception processing */
664 3fc6c082 bellard
    /* CPU model definition */
665 a750fc0b j_mayer
    target_ulong msr_mask;
666 c227f099 Anthony Liguori
    powerpc_mmu_t mmu_model;
667 c227f099 Anthony Liguori
    powerpc_excp_t excp_model;
668 c227f099 Anthony Liguori
    powerpc_input_t bus_model;
669 237c0af0 j_mayer
    int bfd_mach;
670 3fc6c082 bellard
    uint32_t flags;
671 c29b735c Nathan Froyd
    uint64_t insns_flags;
672 3fc6c082 bellard
673 3fc6c082 bellard
    int error_code;
674 47103572 j_mayer
    uint32_t pending_interrupts;
675 e9df014c j_mayer
#if !defined(CONFIG_USER_ONLY)
676 e9df014c j_mayer
    /* This is the IRQ controller, which is implementation dependant
677 e9df014c j_mayer
     * and only relevant when emulating a complete machine.
678 e9df014c j_mayer
     */
679 e9df014c j_mayer
    uint32_t irq_input_state;
680 e9df014c j_mayer
    void **irq_inputs;
681 e1833e1f j_mayer
    /* Exception vectors */
682 e1833e1f j_mayer
    target_ulong excp_vectors[POWERPC_EXCP_NB];
683 e1833e1f j_mayer
    target_ulong excp_prefix;
684 fc1c67bc Blue Swirl
    target_ulong hreset_excp_prefix;
685 e1833e1f j_mayer
    target_ulong ivor_mask;
686 e1833e1f j_mayer
    target_ulong ivpr_mask;
687 d63001d1 j_mayer
    target_ulong hreset_vector;
688 e9df014c j_mayer
#endif
689 3fc6c082 bellard
690 3fc6c082 bellard
    /* Those resources are used only during code translation */
691 3fc6c082 bellard
    /* opcode handlers */
692 c227f099 Anthony Liguori
    opc_handler_t *opcodes[0x40];
693 3fc6c082 bellard
694 3fc6c082 bellard
    /* Those resources are used only in Qemu core */
695 056401ea j_mayer
    target_ulong hflags;      /* hflags is a MSR & HFLAGS_MASK         */
696 056401ea j_mayer
    target_ulong hflags_nmsr; /* specific hflags, not comming from MSR */
697 6ebbf390 j_mayer
    int mmu_idx;         /* precomputed MMU index to speed up mem accesses */
698 3fc6c082 bellard
699 9fddaa0c bellard
    /* Power management */
700 9fddaa0c bellard
    int power_mode;
701 cd346349 j_mayer
    int (*check_pow)(CPUPPCState *env);
702 a541f297 bellard
703 2c50e26e Edgar E. Iglesias
#if !defined(CONFIG_USER_ONLY)
704 2c50e26e Edgar E. Iglesias
    void *load_info;    /* Holds boot loading state.  */
705 2c50e26e Edgar E. Iglesias
#endif
706 3fc6c082 bellard
};
707 79aceca5 bellard
708 3c7b48b7 Paul Brook
#if !defined(CONFIG_USER_ONLY)
709 76a66253 j_mayer
/* Context used internally during MMU translations */
710 c227f099 Anthony Liguori
typedef struct mmu_ctx_t mmu_ctx_t;
711 c227f099 Anthony Liguori
struct mmu_ctx_t {
712 c227f099 Anthony Liguori
    target_phys_addr_t raddr;      /* Real address              */
713 c227f099 Anthony Liguori
    target_phys_addr_t eaddr;      /* Effective address         */
714 76a66253 j_mayer
    int prot;                      /* Protection bits           */
715 c227f099 Anthony Liguori
    target_phys_addr_t pg_addr[2]; /* PTE tables base addresses */
716 76a66253 j_mayer
    target_ulong ptem;             /* Virtual segment ID | API  */
717 76a66253 j_mayer
    int key;                       /* Access key                */
718 b227a8e9 j_mayer
    int nx;                        /* Non-execute area          */
719 76a66253 j_mayer
};
720 3c7b48b7 Paul Brook
#endif
721 76a66253 j_mayer
722 3fc6c082 bellard
/*****************************************************************************/
723 aaed909a bellard
CPUPPCState *cpu_ppc_init (const char *cpu_model);
724 2e70f6ef pbrook
void ppc_translate_init(void);
725 36081602 j_mayer
int cpu_ppc_exec (CPUPPCState *s);
726 36081602 j_mayer
void cpu_ppc_close (CPUPPCState *s);
727 79aceca5 bellard
/* you can call this signal handler from your SIGBUS and SIGSEGV
728 79aceca5 bellard
   signal handlers to inform the virtual CPU of exceptions. non zero
729 79aceca5 bellard
   is returned if the signal was handled by the virtual CPU.  */
730 36081602 j_mayer
int cpu_ppc_signal_handler (int host_signum, void *pinfo,
731 36081602 j_mayer
                            void *puc);
732 93220573 aurel32
int cpu_ppc_handle_mmu_fault (CPUPPCState *env, target_ulong address, int rw,
733 93220573 aurel32
                              int mmu_idx, int is_softmmu);
734 0b5c1ce8 Nathan Froyd
#define cpu_handle_mmu_fault cpu_ppc_handle_mmu_fault
735 3c7b48b7 Paul Brook
#if !defined(CONFIG_USER_ONLY)
736 c227f099 Anthony Liguori
int get_physical_address (CPUPPCState *env, mmu_ctx_t *ctx, target_ulong vaddr,
737 93220573 aurel32
                          int rw, int access_type);
738 3c7b48b7 Paul Brook
#endif
739 a541f297 bellard
void do_interrupt (CPUPPCState *env);
740 e9df014c j_mayer
void ppc_hw_interrupt (CPUPPCState *env);
741 a541f297 bellard
742 93220573 aurel32
void cpu_dump_rfi (target_ulong RA, target_ulong msr);
743 a541f297 bellard
744 76a66253 j_mayer
#if !defined(CONFIG_USER_ONLY)
745 93220573 aurel32
void ppc6xx_tlb_store (CPUPPCState *env, target_ulong EPN, int way, int is_code,
746 93220573 aurel32
                       target_ulong pte0, target_ulong pte1);
747 45d827d2 aurel32
void ppc_store_ibatu (CPUPPCState *env, int nr, target_ulong value);
748 45d827d2 aurel32
void ppc_store_ibatl (CPUPPCState *env, int nr, target_ulong value);
749 45d827d2 aurel32
void ppc_store_dbatu (CPUPPCState *env, int nr, target_ulong value);
750 45d827d2 aurel32
void ppc_store_dbatl (CPUPPCState *env, int nr, target_ulong value);
751 45d827d2 aurel32
void ppc_store_ibatu_601 (CPUPPCState *env, int nr, target_ulong value);
752 45d827d2 aurel32
void ppc_store_ibatl_601 (CPUPPCState *env, int nr, target_ulong value);
753 45d827d2 aurel32
void ppc_store_sdr1 (CPUPPCState *env, target_ulong value);
754 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
755 d9bce9d9 j_mayer
void ppc_store_asr (CPUPPCState *env, target_ulong value);
756 12de9a39 j_mayer
target_ulong ppc_load_slb (CPUPPCState *env, int slb_nr);
757 f6b868fc blueswir1
target_ulong ppc_load_sr (CPUPPCState *env, int sr_nr);
758 f6b868fc blueswir1
void ppc_store_slb (CPUPPCState *env, target_ulong rb, target_ulong rs);
759 12de9a39 j_mayer
#endif /* defined(TARGET_PPC64) */
760 45d827d2 aurel32
void ppc_store_sr (CPUPPCState *env, int srnum, target_ulong value);
761 12de9a39 j_mayer
#endif /* !defined(CONFIG_USER_ONLY) */
762 0411a972 j_mayer
void ppc_store_msr (CPUPPCState *env, target_ulong value);
763 3fc6c082 bellard
764 9a78eead Stefan Weil
void ppc_cpu_list (FILE *f, fprintf_function cpu_fprintf);
765 aaed909a bellard
766 c227f099 Anthony Liguori
const ppc_def_t *cpu_ppc_find_by_name (const char *name);
767 c227f099 Anthony Liguori
int cpu_ppc_register_internal (CPUPPCState *env, const ppc_def_t *def);
768 85c4adf6 bellard
769 9fddaa0c bellard
/* Time-base and decrementer management */
770 9fddaa0c bellard
#ifndef NO_CPU_IO_DEFS
771 e3ea6529 Alexander Graf
uint64_t cpu_ppc_load_tbl (CPUPPCState *env);
772 9fddaa0c bellard
uint32_t cpu_ppc_load_tbu (CPUPPCState *env);
773 9fddaa0c bellard
void cpu_ppc_store_tbu (CPUPPCState *env, uint32_t value);
774 9fddaa0c bellard
void cpu_ppc_store_tbl (CPUPPCState *env, uint32_t value);
775 b711de95 Aurelien Jarno
uint64_t cpu_ppc_load_atbl (CPUPPCState *env);
776 a062e36c j_mayer
uint32_t cpu_ppc_load_atbu (CPUPPCState *env);
777 a062e36c j_mayer
void cpu_ppc_store_atbl (CPUPPCState *env, uint32_t value);
778 a062e36c j_mayer
void cpu_ppc_store_atbu (CPUPPCState *env, uint32_t value);
779 9fddaa0c bellard
uint32_t cpu_ppc_load_decr (CPUPPCState *env);
780 9fddaa0c bellard
void cpu_ppc_store_decr (CPUPPCState *env, uint32_t value);
781 58a7d328 j_mayer
uint32_t cpu_ppc_load_hdecr (CPUPPCState *env);
782 58a7d328 j_mayer
void cpu_ppc_store_hdecr (CPUPPCState *env, uint32_t value);
783 58a7d328 j_mayer
uint64_t cpu_ppc_load_purr (CPUPPCState *env);
784 58a7d328 j_mayer
void cpu_ppc_store_purr (CPUPPCState *env, uint64_t value);
785 d9bce9d9 j_mayer
uint32_t cpu_ppc601_load_rtcl (CPUPPCState *env);
786 d9bce9d9 j_mayer
uint32_t cpu_ppc601_load_rtcu (CPUPPCState *env);
787 d9bce9d9 j_mayer
#if !defined(CONFIG_USER_ONLY)
788 d9bce9d9 j_mayer
void cpu_ppc601_store_rtcl (CPUPPCState *env, uint32_t value);
789 d9bce9d9 j_mayer
void cpu_ppc601_store_rtcu (CPUPPCState *env, uint32_t value);
790 d9bce9d9 j_mayer
target_ulong load_40x_pit (CPUPPCState *env);
791 d9bce9d9 j_mayer
void store_40x_pit (CPUPPCState *env, target_ulong val);
792 8ecc7913 j_mayer
void store_40x_dbcr0 (CPUPPCState *env, uint32_t val);
793 c294fc58 j_mayer
void store_40x_sler (CPUPPCState *env, uint32_t val);
794 d9bce9d9 j_mayer
void store_booke_tcr (CPUPPCState *env, target_ulong val);
795 d9bce9d9 j_mayer
void store_booke_tsr (CPUPPCState *env, target_ulong val);
796 0a032cbe j_mayer
void ppc_tlb_invalidate_all (CPUPPCState *env);
797 daf4f96e j_mayer
void ppc_tlb_invalidate_one (CPUPPCState *env, target_ulong addr);
798 daf4f96e j_mayer
#if defined(TARGET_PPC64)
799 daf4f96e j_mayer
void ppc_slb_invalidate_all (CPUPPCState *env);
800 daf4f96e j_mayer
void ppc_slb_invalidate_one (CPUPPCState *env, uint64_t T0);
801 daf4f96e j_mayer
#endif
802 36081602 j_mayer
int ppcemb_tlb_search (CPUPPCState *env, target_ulong address, uint32_t pid);
803 d9bce9d9 j_mayer
#endif
804 9fddaa0c bellard
#endif
805 79aceca5 bellard
806 636aa200 Blue Swirl
static inline uint64_t ppc_dump_gpr(CPUPPCState *env, int gprn)
807 6b542af7 j_mayer
{
808 6b542af7 j_mayer
    uint64_t gprv;
809 6b542af7 j_mayer
810 6b542af7 j_mayer
    gprv = env->gpr[gprn];
811 6b542af7 j_mayer
#if !defined(TARGET_PPC64)
812 6b542af7 j_mayer
    if (env->flags & POWERPC_FLAG_SPE) {
813 6b542af7 j_mayer
        /* If the CPU implements the SPE extension, we have to get the
814 6b542af7 j_mayer
         * high bits of the GPR from the gprh storage area
815 6b542af7 j_mayer
         */
816 6b542af7 j_mayer
        gprv &= 0xFFFFFFFFULL;
817 6b542af7 j_mayer
        gprv |= (uint64_t)env->gprh[gprn] << 32;
818 6b542af7 j_mayer
    }
819 6b542af7 j_mayer
#endif
820 6b542af7 j_mayer
821 6b542af7 j_mayer
    return gprv;
822 6b542af7 j_mayer
}
823 6b542af7 j_mayer
824 2e719ba3 j_mayer
/* Device control registers */
825 73b01960 Alexander Graf
int ppc_dcr_read (ppc_dcr_t *dcr_env, int dcrn, uint32_t *valp);
826 73b01960 Alexander Graf
int ppc_dcr_write (ppc_dcr_t *dcr_env, int dcrn, uint32_t val);
827 2e719ba3 j_mayer
828 9467d44c ths
#define cpu_init cpu_ppc_init
829 9467d44c ths
#define cpu_exec cpu_ppc_exec
830 9467d44c ths
#define cpu_gen_code cpu_ppc_gen_code
831 9467d44c ths
#define cpu_signal_handler cpu_ppc_signal_handler
832 c732abe2 j_mayer
#define cpu_list ppc_cpu_list
833 9467d44c ths
834 fc1c67bc Blue Swirl
#define CPU_SAVE_VERSION 4
835 b3c7724c pbrook
836 6ebbf390 j_mayer
/* MMU modes definitions */
837 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _user
838 6ebbf390 j_mayer
#define MMU_MODE1_SUFFIX _kernel
839 6ebbf390 j_mayer
#define MMU_MODE2_SUFFIX _hypv
840 6ebbf390 j_mayer
#define MMU_USER_IDX 0
841 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
842 6ebbf390 j_mayer
{
843 6ebbf390 j_mayer
    return env->mmu_idx;
844 6ebbf390 j_mayer
}
845 6ebbf390 j_mayer
846 6e68e076 pbrook
#if defined(CONFIG_USER_ONLY)
847 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
848 6e68e076 pbrook
{
849 f8ed7070 pbrook
    if (newsp)
850 6e68e076 pbrook
        env->gpr[1] = newsp;
851 d11f69b2 Nathan Froyd
    env->gpr[3] = 0;
852 6e68e076 pbrook
}
853 6e68e076 pbrook
#endif
854 6e68e076 pbrook
855 79aceca5 bellard
#include "cpu-all.h"
856 79aceca5 bellard
857 3fc6c082 bellard
/*****************************************************************************/
858 e1571908 aurel32
/* CRF definitions */
859 57951c27 aurel32
#define CRF_LT        3
860 57951c27 aurel32
#define CRF_GT        2
861 57951c27 aurel32
#define CRF_EQ        1
862 57951c27 aurel32
#define CRF_SO        0
863 e6bba2ef Nathan Froyd
#define CRF_CH        (1 << CRF_LT)
864 e6bba2ef Nathan Froyd
#define CRF_CL        (1 << CRF_GT)
865 e6bba2ef Nathan Froyd
#define CRF_CH_OR_CL  (1 << CRF_EQ)
866 e6bba2ef Nathan Froyd
#define CRF_CH_AND_CL (1 << CRF_SO)
867 e1571908 aurel32
868 e1571908 aurel32
/* XER definitions */
869 3d7b417e aurel32
#define XER_SO  31
870 3d7b417e aurel32
#define XER_OV  30
871 3d7b417e aurel32
#define XER_CA  29
872 3d7b417e aurel32
#define XER_CMP  8
873 3d7b417e aurel32
#define XER_BC   0
874 3d7b417e aurel32
#define xer_so  ((env->xer >> XER_SO)  &    1)
875 3d7b417e aurel32
#define xer_ov  ((env->xer >> XER_OV)  &    1)
876 3d7b417e aurel32
#define xer_ca  ((env->xer >> XER_CA)  &    1)
877 3d7b417e aurel32
#define xer_cmp ((env->xer >> XER_CMP) & 0xFF)
878 3d7b417e aurel32
#define xer_bc  ((env->xer >> XER_BC)  & 0x7F)
879 79aceca5 bellard
880 3fc6c082 bellard
/* SPR definitions */
881 80d11f44 j_mayer
#define SPR_MQ                (0x000)
882 80d11f44 j_mayer
#define SPR_XER               (0x001)
883 80d11f44 j_mayer
#define SPR_601_VRTCU         (0x004)
884 80d11f44 j_mayer
#define SPR_601_VRTCL         (0x005)
885 80d11f44 j_mayer
#define SPR_601_UDECR         (0x006)
886 80d11f44 j_mayer
#define SPR_LR                (0x008)
887 80d11f44 j_mayer
#define SPR_CTR               (0x009)
888 80d11f44 j_mayer
#define SPR_DSISR             (0x012)
889 80d11f44 j_mayer
#define SPR_DAR               (0x013) /* DAE for PowerPC 601 */
890 80d11f44 j_mayer
#define SPR_601_RTCU          (0x014)
891 80d11f44 j_mayer
#define SPR_601_RTCL          (0x015)
892 80d11f44 j_mayer
#define SPR_DECR              (0x016)
893 80d11f44 j_mayer
#define SPR_SDR1              (0x019)
894 80d11f44 j_mayer
#define SPR_SRR0              (0x01A)
895 80d11f44 j_mayer
#define SPR_SRR1              (0x01B)
896 80d11f44 j_mayer
#define SPR_AMR               (0x01D)
897 80d11f44 j_mayer
#define SPR_BOOKE_PID         (0x030)
898 80d11f44 j_mayer
#define SPR_BOOKE_DECAR       (0x036)
899 80d11f44 j_mayer
#define SPR_BOOKE_CSRR0       (0x03A)
900 80d11f44 j_mayer
#define SPR_BOOKE_CSRR1       (0x03B)
901 80d11f44 j_mayer
#define SPR_BOOKE_DEAR        (0x03D)
902 80d11f44 j_mayer
#define SPR_BOOKE_ESR         (0x03E)
903 80d11f44 j_mayer
#define SPR_BOOKE_IVPR        (0x03F)
904 80d11f44 j_mayer
#define SPR_MPC_EIE           (0x050)
905 80d11f44 j_mayer
#define SPR_MPC_EID           (0x051)
906 80d11f44 j_mayer
#define SPR_MPC_NRI           (0x052)
907 80d11f44 j_mayer
#define SPR_CTRL              (0x088)
908 80d11f44 j_mayer
#define SPR_MPC_CMPA          (0x090)
909 80d11f44 j_mayer
#define SPR_MPC_CMPB          (0x091)
910 80d11f44 j_mayer
#define SPR_MPC_CMPC          (0x092)
911 80d11f44 j_mayer
#define SPR_MPC_CMPD          (0x093)
912 80d11f44 j_mayer
#define SPR_MPC_ECR           (0x094)
913 80d11f44 j_mayer
#define SPR_MPC_DER           (0x095)
914 80d11f44 j_mayer
#define SPR_MPC_COUNTA        (0x096)
915 80d11f44 j_mayer
#define SPR_MPC_COUNTB        (0x097)
916 80d11f44 j_mayer
#define SPR_UCTRL             (0x098)
917 80d11f44 j_mayer
#define SPR_MPC_CMPE          (0x098)
918 80d11f44 j_mayer
#define SPR_MPC_CMPF          (0x099)
919 80d11f44 j_mayer
#define SPR_MPC_CMPG          (0x09A)
920 80d11f44 j_mayer
#define SPR_MPC_CMPH          (0x09B)
921 80d11f44 j_mayer
#define SPR_MPC_LCTRL1        (0x09C)
922 80d11f44 j_mayer
#define SPR_MPC_LCTRL2        (0x09D)
923 80d11f44 j_mayer
#define SPR_MPC_ICTRL         (0x09E)
924 80d11f44 j_mayer
#define SPR_MPC_BAR           (0x09F)
925 80d11f44 j_mayer
#define SPR_VRSAVE            (0x100)
926 80d11f44 j_mayer
#define SPR_USPRG0            (0x100)
927 80d11f44 j_mayer
#define SPR_USPRG1            (0x101)
928 80d11f44 j_mayer
#define SPR_USPRG2            (0x102)
929 80d11f44 j_mayer
#define SPR_USPRG3            (0x103)
930 80d11f44 j_mayer
#define SPR_USPRG4            (0x104)
931 80d11f44 j_mayer
#define SPR_USPRG5            (0x105)
932 80d11f44 j_mayer
#define SPR_USPRG6            (0x106)
933 80d11f44 j_mayer
#define SPR_USPRG7            (0x107)
934 80d11f44 j_mayer
#define SPR_VTBL              (0x10C)
935 80d11f44 j_mayer
#define SPR_VTBU              (0x10D)
936 80d11f44 j_mayer
#define SPR_SPRG0             (0x110)
937 80d11f44 j_mayer
#define SPR_SPRG1             (0x111)
938 80d11f44 j_mayer
#define SPR_SPRG2             (0x112)
939 80d11f44 j_mayer
#define SPR_SPRG3             (0x113)
940 80d11f44 j_mayer
#define SPR_SPRG4             (0x114)
941 80d11f44 j_mayer
#define SPR_SCOMC             (0x114)
942 80d11f44 j_mayer
#define SPR_SPRG5             (0x115)
943 80d11f44 j_mayer
#define SPR_SCOMD             (0x115)
944 80d11f44 j_mayer
#define SPR_SPRG6             (0x116)
945 80d11f44 j_mayer
#define SPR_SPRG7             (0x117)
946 80d11f44 j_mayer
#define SPR_ASR               (0x118)
947 80d11f44 j_mayer
#define SPR_EAR               (0x11A)
948 80d11f44 j_mayer
#define SPR_TBL               (0x11C)
949 80d11f44 j_mayer
#define SPR_TBU               (0x11D)
950 80d11f44 j_mayer
#define SPR_TBU40             (0x11E)
951 80d11f44 j_mayer
#define SPR_SVR               (0x11E)
952 80d11f44 j_mayer
#define SPR_BOOKE_PIR         (0x11E)
953 80d11f44 j_mayer
#define SPR_PVR               (0x11F)
954 80d11f44 j_mayer
#define SPR_HSPRG0            (0x130)
955 80d11f44 j_mayer
#define SPR_BOOKE_DBSR        (0x130)
956 80d11f44 j_mayer
#define SPR_HSPRG1            (0x131)
957 80d11f44 j_mayer
#define SPR_HDSISR            (0x132)
958 80d11f44 j_mayer
#define SPR_HDAR              (0x133)
959 80d11f44 j_mayer
#define SPR_BOOKE_DBCR0       (0x134)
960 80d11f44 j_mayer
#define SPR_IBCR              (0x135)
961 80d11f44 j_mayer
#define SPR_PURR              (0x135)
962 80d11f44 j_mayer
#define SPR_BOOKE_DBCR1       (0x135)
963 80d11f44 j_mayer
#define SPR_DBCR              (0x136)
964 80d11f44 j_mayer
#define SPR_HDEC              (0x136)
965 80d11f44 j_mayer
#define SPR_BOOKE_DBCR2       (0x136)
966 80d11f44 j_mayer
#define SPR_HIOR              (0x137)
967 80d11f44 j_mayer
#define SPR_MBAR              (0x137)
968 80d11f44 j_mayer
#define SPR_RMOR              (0x138)
969 80d11f44 j_mayer
#define SPR_BOOKE_IAC1        (0x138)
970 80d11f44 j_mayer
#define SPR_HRMOR             (0x139)
971 80d11f44 j_mayer
#define SPR_BOOKE_IAC2        (0x139)
972 80d11f44 j_mayer
#define SPR_HSRR0             (0x13A)
973 80d11f44 j_mayer
#define SPR_BOOKE_IAC3        (0x13A)
974 80d11f44 j_mayer
#define SPR_HSRR1             (0x13B)
975 80d11f44 j_mayer
#define SPR_BOOKE_IAC4        (0x13B)
976 80d11f44 j_mayer
#define SPR_LPCR              (0x13C)
977 80d11f44 j_mayer
#define SPR_BOOKE_DAC1        (0x13C)
978 80d11f44 j_mayer
#define SPR_LPIDR             (0x13D)
979 80d11f44 j_mayer
#define SPR_DABR2             (0x13D)
980 80d11f44 j_mayer
#define SPR_BOOKE_DAC2        (0x13D)
981 80d11f44 j_mayer
#define SPR_BOOKE_DVC1        (0x13E)
982 80d11f44 j_mayer
#define SPR_BOOKE_DVC2        (0x13F)
983 80d11f44 j_mayer
#define SPR_BOOKE_TSR         (0x150)
984 80d11f44 j_mayer
#define SPR_BOOKE_TCR         (0x154)
985 80d11f44 j_mayer
#define SPR_BOOKE_IVOR0       (0x190)
986 80d11f44 j_mayer
#define SPR_BOOKE_IVOR1       (0x191)
987 80d11f44 j_mayer
#define SPR_BOOKE_IVOR2       (0x192)
988 80d11f44 j_mayer
#define SPR_BOOKE_IVOR3       (0x193)
989 80d11f44 j_mayer
#define SPR_BOOKE_IVOR4       (0x194)
990 80d11f44 j_mayer
#define SPR_BOOKE_IVOR5       (0x195)
991 80d11f44 j_mayer
#define SPR_BOOKE_IVOR6       (0x196)
992 80d11f44 j_mayer
#define SPR_BOOKE_IVOR7       (0x197)
993 80d11f44 j_mayer
#define SPR_BOOKE_IVOR8       (0x198)
994 80d11f44 j_mayer
#define SPR_BOOKE_IVOR9       (0x199)
995 80d11f44 j_mayer
#define SPR_BOOKE_IVOR10      (0x19A)
996 80d11f44 j_mayer
#define SPR_BOOKE_IVOR11      (0x19B)
997 80d11f44 j_mayer
#define SPR_BOOKE_IVOR12      (0x19C)
998 80d11f44 j_mayer
#define SPR_BOOKE_IVOR13      (0x19D)
999 80d11f44 j_mayer
#define SPR_BOOKE_IVOR14      (0x19E)
1000 80d11f44 j_mayer
#define SPR_BOOKE_IVOR15      (0x19F)
1001 80d11f44 j_mayer
#define SPR_BOOKE_SPEFSCR     (0x200)
1002 80d11f44 j_mayer
#define SPR_Exxx_BBEAR        (0x201)
1003 80d11f44 j_mayer
#define SPR_Exxx_BBTAR        (0x202)
1004 80d11f44 j_mayer
#define SPR_Exxx_L1CFG0       (0x203)
1005 80d11f44 j_mayer
#define SPR_Exxx_NPIDR        (0x205)
1006 80d11f44 j_mayer
#define SPR_ATBL              (0x20E)
1007 80d11f44 j_mayer
#define SPR_ATBU              (0x20F)
1008 80d11f44 j_mayer
#define SPR_IBAT0U            (0x210)
1009 80d11f44 j_mayer
#define SPR_BOOKE_IVOR32      (0x210)
1010 80d11f44 j_mayer
#define SPR_RCPU_MI_GRA       (0x210)
1011 80d11f44 j_mayer
#define SPR_IBAT0L            (0x211)
1012 80d11f44 j_mayer
#define SPR_BOOKE_IVOR33      (0x211)
1013 80d11f44 j_mayer
#define SPR_IBAT1U            (0x212)
1014 80d11f44 j_mayer
#define SPR_BOOKE_IVOR34      (0x212)
1015 80d11f44 j_mayer
#define SPR_IBAT1L            (0x213)
1016 80d11f44 j_mayer
#define SPR_BOOKE_IVOR35      (0x213)
1017 80d11f44 j_mayer
#define SPR_IBAT2U            (0x214)
1018 80d11f44 j_mayer
#define SPR_BOOKE_IVOR36      (0x214)
1019 80d11f44 j_mayer
#define SPR_IBAT2L            (0x215)
1020 80d11f44 j_mayer
#define SPR_BOOKE_IVOR37      (0x215)
1021 80d11f44 j_mayer
#define SPR_IBAT3U            (0x216)
1022 80d11f44 j_mayer
#define SPR_IBAT3L            (0x217)
1023 80d11f44 j_mayer
#define SPR_DBAT0U            (0x218)
1024 80d11f44 j_mayer
#define SPR_RCPU_L2U_GRA      (0x218)
1025 80d11f44 j_mayer
#define SPR_DBAT0L            (0x219)
1026 80d11f44 j_mayer
#define SPR_DBAT1U            (0x21A)
1027 80d11f44 j_mayer
#define SPR_DBAT1L            (0x21B)
1028 80d11f44 j_mayer
#define SPR_DBAT2U            (0x21C)
1029 80d11f44 j_mayer
#define SPR_DBAT2L            (0x21D)
1030 80d11f44 j_mayer
#define SPR_DBAT3U            (0x21E)
1031 80d11f44 j_mayer
#define SPR_DBAT3L            (0x21F)
1032 80d11f44 j_mayer
#define SPR_IBAT4U            (0x230)
1033 80d11f44 j_mayer
#define SPR_RPCU_BBCMCR       (0x230)
1034 80d11f44 j_mayer
#define SPR_MPC_IC_CST        (0x230)
1035 80d11f44 j_mayer
#define SPR_Exxx_CTXCR        (0x230)
1036 80d11f44 j_mayer
#define SPR_IBAT4L            (0x231)
1037 80d11f44 j_mayer
#define SPR_MPC_IC_ADR        (0x231)
1038 80d11f44 j_mayer
#define SPR_Exxx_DBCR3        (0x231)
1039 80d11f44 j_mayer
#define SPR_IBAT5U            (0x232)
1040 80d11f44 j_mayer
#define SPR_MPC_IC_DAT        (0x232)
1041 80d11f44 j_mayer
#define SPR_Exxx_DBCNT        (0x232)
1042 80d11f44 j_mayer
#define SPR_IBAT5L            (0x233)
1043 80d11f44 j_mayer
#define SPR_IBAT6U            (0x234)
1044 80d11f44 j_mayer
#define SPR_IBAT6L            (0x235)
1045 80d11f44 j_mayer
#define SPR_IBAT7U            (0x236)
1046 80d11f44 j_mayer
#define SPR_IBAT7L            (0x237)
1047 80d11f44 j_mayer
#define SPR_DBAT4U            (0x238)
1048 80d11f44 j_mayer
#define SPR_RCPU_L2U_MCR      (0x238)
1049 80d11f44 j_mayer
#define SPR_MPC_DC_CST        (0x238)
1050 80d11f44 j_mayer
#define SPR_Exxx_ALTCTXCR     (0x238)
1051 80d11f44 j_mayer
#define SPR_DBAT4L            (0x239)
1052 80d11f44 j_mayer
#define SPR_MPC_DC_ADR        (0x239)
1053 80d11f44 j_mayer
#define SPR_DBAT5U            (0x23A)
1054 80d11f44 j_mayer
#define SPR_BOOKE_MCSRR0      (0x23A)
1055 80d11f44 j_mayer
#define SPR_MPC_DC_DAT        (0x23A)
1056 80d11f44 j_mayer
#define SPR_DBAT5L            (0x23B)
1057 80d11f44 j_mayer
#define SPR_BOOKE_MCSRR1      (0x23B)
1058 80d11f44 j_mayer
#define SPR_DBAT6U            (0x23C)
1059 80d11f44 j_mayer
#define SPR_BOOKE_MCSR        (0x23C)
1060 80d11f44 j_mayer
#define SPR_DBAT6L            (0x23D)
1061 80d11f44 j_mayer
#define SPR_Exxx_MCAR         (0x23D)
1062 80d11f44 j_mayer
#define SPR_DBAT7U            (0x23E)
1063 80d11f44 j_mayer
#define SPR_BOOKE_DSRR0       (0x23E)
1064 80d11f44 j_mayer
#define SPR_DBAT7L            (0x23F)
1065 80d11f44 j_mayer
#define SPR_BOOKE_DSRR1       (0x23F)
1066 80d11f44 j_mayer
#define SPR_BOOKE_SPRG8       (0x25C)
1067 80d11f44 j_mayer
#define SPR_BOOKE_SPRG9       (0x25D)
1068 80d11f44 j_mayer
#define SPR_BOOKE_MAS0        (0x270)
1069 80d11f44 j_mayer
#define SPR_BOOKE_MAS1        (0x271)
1070 80d11f44 j_mayer
#define SPR_BOOKE_MAS2        (0x272)
1071 80d11f44 j_mayer
#define SPR_BOOKE_MAS3        (0x273)
1072 80d11f44 j_mayer
#define SPR_BOOKE_MAS4        (0x274)
1073 80d11f44 j_mayer
#define SPR_BOOKE_MAS5        (0x275)
1074 80d11f44 j_mayer
#define SPR_BOOKE_MAS6        (0x276)
1075 80d11f44 j_mayer
#define SPR_BOOKE_PID1        (0x279)
1076 80d11f44 j_mayer
#define SPR_BOOKE_PID2        (0x27A)
1077 80d11f44 j_mayer
#define SPR_MPC_DPDR          (0x280)
1078 80d11f44 j_mayer
#define SPR_MPC_IMMR          (0x288)
1079 80d11f44 j_mayer
#define SPR_BOOKE_TLB0CFG     (0x2B0)
1080 80d11f44 j_mayer
#define SPR_BOOKE_TLB1CFG     (0x2B1)
1081 80d11f44 j_mayer
#define SPR_BOOKE_TLB2CFG     (0x2B2)
1082 80d11f44 j_mayer
#define SPR_BOOKE_TLB3CFG     (0x2B3)
1083 80d11f44 j_mayer
#define SPR_BOOKE_EPR         (0x2BE)
1084 80d11f44 j_mayer
#define SPR_PERF0             (0x300)
1085 80d11f44 j_mayer
#define SPR_RCPU_MI_RBA0      (0x300)
1086 80d11f44 j_mayer
#define SPR_MPC_MI_CTR        (0x300)
1087 80d11f44 j_mayer
#define SPR_PERF1             (0x301)
1088 80d11f44 j_mayer
#define SPR_RCPU_MI_RBA1      (0x301)
1089 80d11f44 j_mayer
#define SPR_PERF2             (0x302)
1090 80d11f44 j_mayer
#define SPR_RCPU_MI_RBA2      (0x302)
1091 80d11f44 j_mayer
#define SPR_MPC_MI_AP         (0x302)
1092 80d11f44 j_mayer
#define SPR_PERF3             (0x303)
1093 082c6681 j_mayer
#define SPR_620_PMC1R         (0x303)
1094 80d11f44 j_mayer
#define SPR_RCPU_MI_RBA3      (0x303)
1095 80d11f44 j_mayer
#define SPR_MPC_MI_EPN        (0x303)
1096 80d11f44 j_mayer
#define SPR_PERF4             (0x304)
1097 082c6681 j_mayer
#define SPR_620_PMC2R         (0x304)
1098 80d11f44 j_mayer
#define SPR_PERF5             (0x305)
1099 80d11f44 j_mayer
#define SPR_MPC_MI_TWC        (0x305)
1100 80d11f44 j_mayer
#define SPR_PERF6             (0x306)
1101 80d11f44 j_mayer
#define SPR_MPC_MI_RPN        (0x306)
1102 80d11f44 j_mayer
#define SPR_PERF7             (0x307)
1103 80d11f44 j_mayer
#define SPR_PERF8             (0x308)
1104 80d11f44 j_mayer
#define SPR_RCPU_L2U_RBA0     (0x308)
1105 80d11f44 j_mayer
#define SPR_MPC_MD_CTR        (0x308)
1106 80d11f44 j_mayer
#define SPR_PERF9             (0x309)
1107 80d11f44 j_mayer
#define SPR_RCPU_L2U_RBA1     (0x309)
1108 80d11f44 j_mayer
#define SPR_MPC_MD_CASID      (0x309)
1109 80d11f44 j_mayer
#define SPR_PERFA             (0x30A)
1110 80d11f44 j_mayer
#define SPR_RCPU_L2U_RBA2     (0x30A)
1111 80d11f44 j_mayer
#define SPR_MPC_MD_AP         (0x30A)
1112 80d11f44 j_mayer
#define SPR_PERFB             (0x30B)
1113 082c6681 j_mayer
#define SPR_620_MMCR0R        (0x30B)
1114 80d11f44 j_mayer
#define SPR_RCPU_L2U_RBA3     (0x30B)
1115 80d11f44 j_mayer
#define SPR_MPC_MD_EPN        (0x30B)
1116 80d11f44 j_mayer
#define SPR_PERFC             (0x30C)
1117 80d11f44 j_mayer
#define SPR_MPC_MD_TWB        (0x30C)
1118 80d11f44 j_mayer
#define SPR_PERFD             (0x30D)
1119 80d11f44 j_mayer
#define SPR_MPC_MD_TWC        (0x30D)
1120 80d11f44 j_mayer
#define SPR_PERFE             (0x30E)
1121 80d11f44 j_mayer
#define SPR_MPC_MD_RPN        (0x30E)
1122 80d11f44 j_mayer
#define SPR_PERFF             (0x30F)
1123 80d11f44 j_mayer
#define SPR_MPC_MD_TW         (0x30F)
1124 80d11f44 j_mayer
#define SPR_UPERF0            (0x310)
1125 80d11f44 j_mayer
#define SPR_UPERF1            (0x311)
1126 80d11f44 j_mayer
#define SPR_UPERF2            (0x312)
1127 80d11f44 j_mayer
#define SPR_UPERF3            (0x313)
1128 082c6681 j_mayer
#define SPR_620_PMC1W         (0x313)
1129 80d11f44 j_mayer
#define SPR_UPERF4            (0x314)
1130 082c6681 j_mayer
#define SPR_620_PMC2W         (0x314)
1131 80d11f44 j_mayer
#define SPR_UPERF5            (0x315)
1132 80d11f44 j_mayer
#define SPR_UPERF6            (0x316)
1133 80d11f44 j_mayer
#define SPR_UPERF7            (0x317)
1134 80d11f44 j_mayer
#define SPR_UPERF8            (0x318)
1135 80d11f44 j_mayer
#define SPR_UPERF9            (0x319)
1136 80d11f44 j_mayer
#define SPR_UPERFA            (0x31A)
1137 80d11f44 j_mayer
#define SPR_UPERFB            (0x31B)
1138 082c6681 j_mayer
#define SPR_620_MMCR0W        (0x31B)
1139 80d11f44 j_mayer
#define SPR_UPERFC            (0x31C)
1140 80d11f44 j_mayer
#define SPR_UPERFD            (0x31D)
1141 80d11f44 j_mayer
#define SPR_UPERFE            (0x31E)
1142 80d11f44 j_mayer
#define SPR_UPERFF            (0x31F)
1143 80d11f44 j_mayer
#define SPR_RCPU_MI_RA0       (0x320)
1144 80d11f44 j_mayer
#define SPR_MPC_MI_DBCAM      (0x320)
1145 80d11f44 j_mayer
#define SPR_RCPU_MI_RA1       (0x321)
1146 80d11f44 j_mayer
#define SPR_MPC_MI_DBRAM0     (0x321)
1147 80d11f44 j_mayer
#define SPR_RCPU_MI_RA2       (0x322)
1148 80d11f44 j_mayer
#define SPR_MPC_MI_DBRAM1     (0x322)
1149 80d11f44 j_mayer
#define SPR_RCPU_MI_RA3       (0x323)
1150 80d11f44 j_mayer
#define SPR_RCPU_L2U_RA0      (0x328)
1151 80d11f44 j_mayer
#define SPR_MPC_MD_DBCAM      (0x328)
1152 80d11f44 j_mayer
#define SPR_RCPU_L2U_RA1      (0x329)
1153 80d11f44 j_mayer
#define SPR_MPC_MD_DBRAM0     (0x329)
1154 80d11f44 j_mayer
#define SPR_RCPU_L2U_RA2      (0x32A)
1155 80d11f44 j_mayer
#define SPR_MPC_MD_DBRAM1     (0x32A)
1156 80d11f44 j_mayer
#define SPR_RCPU_L2U_RA3      (0x32B)
1157 80d11f44 j_mayer
#define SPR_440_INV0          (0x370)
1158 80d11f44 j_mayer
#define SPR_440_INV1          (0x371)
1159 80d11f44 j_mayer
#define SPR_440_INV2          (0x372)
1160 80d11f44 j_mayer
#define SPR_440_INV3          (0x373)
1161 80d11f44 j_mayer
#define SPR_440_ITV0          (0x374)
1162 80d11f44 j_mayer
#define SPR_440_ITV1          (0x375)
1163 80d11f44 j_mayer
#define SPR_440_ITV2          (0x376)
1164 80d11f44 j_mayer
#define SPR_440_ITV3          (0x377)
1165 80d11f44 j_mayer
#define SPR_440_CCR1          (0x378)
1166 80d11f44 j_mayer
#define SPR_DCRIPR            (0x37B)
1167 80d11f44 j_mayer
#define SPR_PPR               (0x380)
1168 bd928eba j_mayer
#define SPR_750_GQR0          (0x390)
1169 80d11f44 j_mayer
#define SPR_440_DNV0          (0x390)
1170 bd928eba j_mayer
#define SPR_750_GQR1          (0x391)
1171 80d11f44 j_mayer
#define SPR_440_DNV1          (0x391)
1172 bd928eba j_mayer
#define SPR_750_GQR2          (0x392)
1173 80d11f44 j_mayer
#define SPR_440_DNV2          (0x392)
1174 bd928eba j_mayer
#define SPR_750_GQR3          (0x393)
1175 80d11f44 j_mayer
#define SPR_440_DNV3          (0x393)
1176 bd928eba j_mayer
#define SPR_750_GQR4          (0x394)
1177 80d11f44 j_mayer
#define SPR_440_DTV0          (0x394)
1178 bd928eba j_mayer
#define SPR_750_GQR5          (0x395)
1179 80d11f44 j_mayer
#define SPR_440_DTV1          (0x395)
1180 bd928eba j_mayer
#define SPR_750_GQR6          (0x396)
1181 80d11f44 j_mayer
#define SPR_440_DTV2          (0x396)
1182 bd928eba j_mayer
#define SPR_750_GQR7          (0x397)
1183 80d11f44 j_mayer
#define SPR_440_DTV3          (0x397)
1184 bd928eba j_mayer
#define SPR_750_THRM4         (0x398)
1185 bd928eba j_mayer
#define SPR_750CL_HID2        (0x398)
1186 80d11f44 j_mayer
#define SPR_440_DVLIM         (0x398)
1187 bd928eba j_mayer
#define SPR_750_WPAR          (0x399)
1188 80d11f44 j_mayer
#define SPR_440_IVLIM         (0x399)
1189 bd928eba j_mayer
#define SPR_750_DMAU          (0x39A)
1190 bd928eba j_mayer
#define SPR_750_DMAL          (0x39B)
1191 80d11f44 j_mayer
#define SPR_440_RSTCFG        (0x39B)
1192 80d11f44 j_mayer
#define SPR_BOOKE_DCDBTRL     (0x39C)
1193 80d11f44 j_mayer
#define SPR_BOOKE_DCDBTRH     (0x39D)
1194 80d11f44 j_mayer
#define SPR_BOOKE_ICDBTRL     (0x39E)
1195 80d11f44 j_mayer
#define SPR_BOOKE_ICDBTRH     (0x39F)
1196 80d11f44 j_mayer
#define SPR_UMMCR2            (0x3A0)
1197 80d11f44 j_mayer
#define SPR_UPMC5             (0x3A1)
1198 80d11f44 j_mayer
#define SPR_UPMC6             (0x3A2)
1199 80d11f44 j_mayer
#define SPR_UBAMR             (0x3A7)
1200 80d11f44 j_mayer
#define SPR_UMMCR0            (0x3A8)
1201 80d11f44 j_mayer
#define SPR_UPMC1             (0x3A9)
1202 80d11f44 j_mayer
#define SPR_UPMC2             (0x3AA)
1203 80d11f44 j_mayer
#define SPR_USIAR             (0x3AB)
1204 80d11f44 j_mayer
#define SPR_UMMCR1            (0x3AC)
1205 80d11f44 j_mayer
#define SPR_UPMC3             (0x3AD)
1206 80d11f44 j_mayer
#define SPR_UPMC4             (0x3AE)
1207 80d11f44 j_mayer
#define SPR_USDA              (0x3AF)
1208 80d11f44 j_mayer
#define SPR_40x_ZPR           (0x3B0)
1209 80d11f44 j_mayer
#define SPR_BOOKE_MAS7        (0x3B0)
1210 80d11f44 j_mayer
#define SPR_620_PMR0          (0x3B0)
1211 80d11f44 j_mayer
#define SPR_MMCR2             (0x3B0)
1212 80d11f44 j_mayer
#define SPR_PMC5              (0x3B1)
1213 80d11f44 j_mayer
#define SPR_40x_PID           (0x3B1)
1214 80d11f44 j_mayer
#define SPR_620_PMR1          (0x3B1)
1215 80d11f44 j_mayer
#define SPR_PMC6              (0x3B2)
1216 80d11f44 j_mayer
#define SPR_440_MMUCR         (0x3B2)
1217 80d11f44 j_mayer
#define SPR_620_PMR2          (0x3B2)
1218 80d11f44 j_mayer
#define SPR_4xx_CCR0          (0x3B3)
1219 80d11f44 j_mayer
#define SPR_BOOKE_EPLC        (0x3B3)
1220 80d11f44 j_mayer
#define SPR_620_PMR3          (0x3B3)
1221 80d11f44 j_mayer
#define SPR_405_IAC3          (0x3B4)
1222 80d11f44 j_mayer
#define SPR_BOOKE_EPSC        (0x3B4)
1223 80d11f44 j_mayer
#define SPR_620_PMR4          (0x3B4)
1224 80d11f44 j_mayer
#define SPR_405_IAC4          (0x3B5)
1225 80d11f44 j_mayer
#define SPR_620_PMR5          (0x3B5)
1226 80d11f44 j_mayer
#define SPR_405_DVC1          (0x3B6)
1227 80d11f44 j_mayer
#define SPR_620_PMR6          (0x3B6)
1228 80d11f44 j_mayer
#define SPR_405_DVC2          (0x3B7)
1229 80d11f44 j_mayer
#define SPR_620_PMR7          (0x3B7)
1230 80d11f44 j_mayer
#define SPR_BAMR              (0x3B7)
1231 80d11f44 j_mayer
#define SPR_MMCR0             (0x3B8)
1232 80d11f44 j_mayer
#define SPR_620_PMR8          (0x3B8)
1233 80d11f44 j_mayer
#define SPR_PMC1              (0x3B9)
1234 80d11f44 j_mayer
#define SPR_40x_SGR           (0x3B9)
1235 80d11f44 j_mayer
#define SPR_620_PMR9          (0x3B9)
1236 80d11f44 j_mayer
#define SPR_PMC2              (0x3BA)
1237 80d11f44 j_mayer
#define SPR_40x_DCWR          (0x3BA)
1238 80d11f44 j_mayer
#define SPR_620_PMRA          (0x3BA)
1239 80d11f44 j_mayer
#define SPR_SIAR              (0x3BB)
1240 80d11f44 j_mayer
#define SPR_405_SLER          (0x3BB)
1241 80d11f44 j_mayer
#define SPR_620_PMRB          (0x3BB)
1242 80d11f44 j_mayer
#define SPR_MMCR1             (0x3BC)
1243 80d11f44 j_mayer
#define SPR_405_SU0R          (0x3BC)
1244 80d11f44 j_mayer
#define SPR_620_PMRC          (0x3BC)
1245 80d11f44 j_mayer
#define SPR_401_SKR           (0x3BC)
1246 80d11f44 j_mayer
#define SPR_PMC3              (0x3BD)
1247 80d11f44 j_mayer
#define SPR_405_DBCR1         (0x3BD)
1248 80d11f44 j_mayer
#define SPR_620_PMRD          (0x3BD)
1249 80d11f44 j_mayer
#define SPR_PMC4              (0x3BE)
1250 80d11f44 j_mayer
#define SPR_620_PMRE          (0x3BE)
1251 80d11f44 j_mayer
#define SPR_SDA               (0x3BF)
1252 80d11f44 j_mayer
#define SPR_620_PMRF          (0x3BF)
1253 80d11f44 j_mayer
#define SPR_403_VTBL          (0x3CC)
1254 80d11f44 j_mayer
#define SPR_403_VTBU          (0x3CD)
1255 80d11f44 j_mayer
#define SPR_DMISS             (0x3D0)
1256 80d11f44 j_mayer
#define SPR_DCMP              (0x3D1)
1257 80d11f44 j_mayer
#define SPR_HASH1             (0x3D2)
1258 80d11f44 j_mayer
#define SPR_HASH2             (0x3D3)
1259 80d11f44 j_mayer
#define SPR_BOOKE_ICDBDR      (0x3D3)
1260 80d11f44 j_mayer
#define SPR_TLBMISS           (0x3D4)
1261 80d11f44 j_mayer
#define SPR_IMISS             (0x3D4)
1262 80d11f44 j_mayer
#define SPR_40x_ESR           (0x3D4)
1263 80d11f44 j_mayer
#define SPR_PTEHI             (0x3D5)
1264 80d11f44 j_mayer
#define SPR_ICMP              (0x3D5)
1265 80d11f44 j_mayer
#define SPR_40x_DEAR          (0x3D5)
1266 80d11f44 j_mayer
#define SPR_PTELO             (0x3D6)
1267 80d11f44 j_mayer
#define SPR_RPA               (0x3D6)
1268 80d11f44 j_mayer
#define SPR_40x_EVPR          (0x3D6)
1269 80d11f44 j_mayer
#define SPR_L3PM              (0x3D7)
1270 80d11f44 j_mayer
#define SPR_403_CDBCR         (0x3D7)
1271 4e777442 j_mayer
#define SPR_L3ITCR0           (0x3D8)
1272 80d11f44 j_mayer
#define SPR_TCR               (0x3D8)
1273 80d11f44 j_mayer
#define SPR_40x_TSR           (0x3D8)
1274 80d11f44 j_mayer
#define SPR_IBR               (0x3DA)
1275 80d11f44 j_mayer
#define SPR_40x_TCR           (0x3DA)
1276 80d11f44 j_mayer
#define SPR_ESASRR            (0x3DB)
1277 80d11f44 j_mayer
#define SPR_40x_PIT           (0x3DB)
1278 80d11f44 j_mayer
#define SPR_403_TBL           (0x3DC)
1279 80d11f44 j_mayer
#define SPR_403_TBU           (0x3DD)
1280 80d11f44 j_mayer
#define SPR_SEBR              (0x3DE)
1281 80d11f44 j_mayer
#define SPR_40x_SRR2          (0x3DE)
1282 80d11f44 j_mayer
#define SPR_SER               (0x3DF)
1283 80d11f44 j_mayer
#define SPR_40x_SRR3          (0x3DF)
1284 4e777442 j_mayer
#define SPR_L3OHCR            (0x3E8)
1285 80d11f44 j_mayer
#define SPR_L3ITCR1           (0x3E9)
1286 80d11f44 j_mayer
#define SPR_L3ITCR2           (0x3EA)
1287 80d11f44 j_mayer
#define SPR_L3ITCR3           (0x3EB)
1288 80d11f44 j_mayer
#define SPR_HID0              (0x3F0)
1289 80d11f44 j_mayer
#define SPR_40x_DBSR          (0x3F0)
1290 80d11f44 j_mayer
#define SPR_HID1              (0x3F1)
1291 80d11f44 j_mayer
#define SPR_IABR              (0x3F2)
1292 80d11f44 j_mayer
#define SPR_40x_DBCR0         (0x3F2)
1293 80d11f44 j_mayer
#define SPR_601_HID2          (0x3F2)
1294 80d11f44 j_mayer
#define SPR_Exxx_L1CSR0       (0x3F2)
1295 80d11f44 j_mayer
#define SPR_ICTRL             (0x3F3)
1296 80d11f44 j_mayer
#define SPR_HID2              (0x3F3)
1297 bd928eba j_mayer
#define SPR_750CL_HID4        (0x3F3)
1298 80d11f44 j_mayer
#define SPR_Exxx_L1CSR1       (0x3F3)
1299 80d11f44 j_mayer
#define SPR_440_DBDR          (0x3F3)
1300 80d11f44 j_mayer
#define SPR_LDSTDB            (0x3F4)
1301 bd928eba j_mayer
#define SPR_750_TDCL          (0x3F4)
1302 80d11f44 j_mayer
#define SPR_40x_IAC1          (0x3F4)
1303 80d11f44 j_mayer
#define SPR_MMUCSR0           (0x3F4)
1304 80d11f44 j_mayer
#define SPR_DABR              (0x3F5)
1305 3fc6c082 bellard
#define DABR_MASK (~(target_ulong)0x7)
1306 80d11f44 j_mayer
#define SPR_Exxx_BUCSR        (0x3F5)
1307 80d11f44 j_mayer
#define SPR_40x_IAC2          (0x3F5)
1308 80d11f44 j_mayer
#define SPR_601_HID5          (0x3F5)
1309 80d11f44 j_mayer
#define SPR_40x_DAC1          (0x3F6)
1310 80d11f44 j_mayer
#define SPR_MSSCR0            (0x3F6)
1311 80d11f44 j_mayer
#define SPR_970_HID5          (0x3F6)
1312 80d11f44 j_mayer
#define SPR_MSSSR0            (0x3F7)
1313 4e777442 j_mayer
#define SPR_MSSCR1            (0x3F7)
1314 80d11f44 j_mayer
#define SPR_DABRX             (0x3F7)
1315 80d11f44 j_mayer
#define SPR_40x_DAC2          (0x3F7)
1316 80d11f44 j_mayer
#define SPR_MMUCFG            (0x3F7)
1317 80d11f44 j_mayer
#define SPR_LDSTCR            (0x3F8)
1318 80d11f44 j_mayer
#define SPR_L2PMCR            (0x3F8)
1319 bd928eba j_mayer
#define SPR_750FX_HID2        (0x3F8)
1320 082c6681 j_mayer
#define SPR_620_BUSCSR        (0x3F8)
1321 80d11f44 j_mayer
#define SPR_Exxx_L1FINV0      (0x3F8)
1322 80d11f44 j_mayer
#define SPR_L2CR              (0x3F9)
1323 082c6681 j_mayer
#define SPR_620_L2CR          (0x3F9)
1324 80d11f44 j_mayer
#define SPR_L3CR              (0x3FA)
1325 bd928eba j_mayer
#define SPR_750_TDCH          (0x3FA)
1326 80d11f44 j_mayer
#define SPR_IABR2             (0x3FA)
1327 80d11f44 j_mayer
#define SPR_40x_DCCR          (0x3FA)
1328 082c6681 j_mayer
#define SPR_620_L2SR          (0x3FA)
1329 80d11f44 j_mayer
#define SPR_ICTC              (0x3FB)
1330 80d11f44 j_mayer
#define SPR_40x_ICCR          (0x3FB)
1331 80d11f44 j_mayer
#define SPR_THRM1             (0x3FC)
1332 80d11f44 j_mayer
#define SPR_403_PBL1          (0x3FC)
1333 80d11f44 j_mayer
#define SPR_SP                (0x3FD)
1334 80d11f44 j_mayer
#define SPR_THRM2             (0x3FD)
1335 80d11f44 j_mayer
#define SPR_403_PBU1          (0x3FD)
1336 80d11f44 j_mayer
#define SPR_604_HID13         (0x3FD)
1337 80d11f44 j_mayer
#define SPR_LT                (0x3FE)
1338 80d11f44 j_mayer
#define SPR_THRM3             (0x3FE)
1339 80d11f44 j_mayer
#define SPR_RCPU_FPECR        (0x3FE)
1340 80d11f44 j_mayer
#define SPR_403_PBL2          (0x3FE)
1341 80d11f44 j_mayer
#define SPR_PIR               (0x3FF)
1342 80d11f44 j_mayer
#define SPR_403_PBU2          (0x3FF)
1343 80d11f44 j_mayer
#define SPR_601_HID15         (0x3FF)
1344 80d11f44 j_mayer
#define SPR_604_HID15         (0x3FF)
1345 80d11f44 j_mayer
#define SPR_E500_SVR          (0x3FF)
1346 79aceca5 bellard
1347 76a66253 j_mayer
/*****************************************************************************/
1348 c29b735c Nathan Froyd
/* PowerPC Instructions types definitions                                    */
1349 c29b735c Nathan Froyd
enum {
1350 c29b735c Nathan Froyd
    PPC_NONE           = 0x0000000000000000ULL,
1351 c29b735c Nathan Froyd
    /* PowerPC base instructions set                                         */
1352 c29b735c Nathan Froyd
    PPC_INSNS_BASE     = 0x0000000000000001ULL,
1353 c29b735c Nathan Froyd
    /*   integer operations instructions                                     */
1354 c29b735c Nathan Froyd
#define PPC_INTEGER PPC_INSNS_BASE
1355 c29b735c Nathan Froyd
    /*   flow control instructions                                           */
1356 c29b735c Nathan Froyd
#define PPC_FLOW    PPC_INSNS_BASE
1357 c29b735c Nathan Froyd
    /*   virtual memory instructions                                         */
1358 c29b735c Nathan Froyd
#define PPC_MEM     PPC_INSNS_BASE
1359 c29b735c Nathan Froyd
    /*   ld/st with reservation instructions                                 */
1360 c29b735c Nathan Froyd
#define PPC_RES     PPC_INSNS_BASE
1361 c29b735c Nathan Froyd
    /*   spr/msr access instructions                                         */
1362 c29b735c Nathan Froyd
#define PPC_MISC    PPC_INSNS_BASE
1363 c29b735c Nathan Froyd
    /* Deprecated instruction sets                                           */
1364 c29b735c Nathan Froyd
    /*   Original POWER instruction set                                      */
1365 c29b735c Nathan Froyd
    PPC_POWER          = 0x0000000000000002ULL,
1366 c29b735c Nathan Froyd
    /*   POWER2 instruction set extension                                    */
1367 c29b735c Nathan Froyd
    PPC_POWER2         = 0x0000000000000004ULL,
1368 c29b735c Nathan Froyd
    /*   Power RTC support                                                   */
1369 c29b735c Nathan Froyd
    PPC_POWER_RTC      = 0x0000000000000008ULL,
1370 c29b735c Nathan Froyd
    /*   Power-to-PowerPC bridge (601)                                       */
1371 c29b735c Nathan Froyd
    PPC_POWER_BR       = 0x0000000000000010ULL,
1372 c29b735c Nathan Froyd
    /* 64 bits PowerPC instruction set                                       */
1373 c29b735c Nathan Froyd
    PPC_64B            = 0x0000000000000020ULL,
1374 c29b735c Nathan Froyd
    /*   New 64 bits extensions (PowerPC 2.0x)                               */
1375 c29b735c Nathan Froyd
    PPC_64BX           = 0x0000000000000040ULL,
1376 c29b735c Nathan Froyd
    /*   64 bits hypervisor extensions                                       */
1377 c29b735c Nathan Froyd
    PPC_64H            = 0x0000000000000080ULL,
1378 c29b735c Nathan Froyd
    /*   New wait instruction (PowerPC 2.0x)                                 */
1379 c29b735c Nathan Froyd
    PPC_WAIT           = 0x0000000000000100ULL,
1380 c29b735c Nathan Froyd
    /*   Time base mftb instruction                                          */
1381 c29b735c Nathan Froyd
    PPC_MFTB           = 0x0000000000000200ULL,
1382 c29b735c Nathan Froyd
1383 c29b735c Nathan Froyd
    /* Fixed-point unit extensions                                           */
1384 c29b735c Nathan Froyd
    /*   PowerPC 602 specific                                                */
1385 c29b735c Nathan Froyd
    PPC_602_SPEC       = 0x0000000000000400ULL,
1386 c29b735c Nathan Froyd
    /*   isel instruction                                                    */
1387 c29b735c Nathan Froyd
    PPC_ISEL           = 0x0000000000000800ULL,
1388 c29b735c Nathan Froyd
    /*   popcntb instruction                                                 */
1389 c29b735c Nathan Froyd
    PPC_POPCNTB        = 0x0000000000001000ULL,
1390 c29b735c Nathan Froyd
    /*   string load / store                                                 */
1391 c29b735c Nathan Froyd
    PPC_STRING         = 0x0000000000002000ULL,
1392 c29b735c Nathan Froyd
1393 c29b735c Nathan Froyd
    /* Floating-point unit extensions                                        */
1394 c29b735c Nathan Froyd
    /*   Optional floating point instructions                                */
1395 c29b735c Nathan Froyd
    PPC_FLOAT          = 0x0000000000010000ULL,
1396 c29b735c Nathan Froyd
    /* New floating-point extensions (PowerPC 2.0x)                          */
1397 c29b735c Nathan Froyd
    PPC_FLOAT_EXT      = 0x0000000000020000ULL,
1398 c29b735c Nathan Froyd
    PPC_FLOAT_FSQRT    = 0x0000000000040000ULL,
1399 c29b735c Nathan Froyd
    PPC_FLOAT_FRES     = 0x0000000000080000ULL,
1400 c29b735c Nathan Froyd
    PPC_FLOAT_FRSQRTE  = 0x0000000000100000ULL,
1401 c29b735c Nathan Froyd
    PPC_FLOAT_FRSQRTES = 0x0000000000200000ULL,
1402 c29b735c Nathan Froyd
    PPC_FLOAT_FSEL     = 0x0000000000400000ULL,
1403 c29b735c Nathan Froyd
    PPC_FLOAT_STFIWX   = 0x0000000000800000ULL,
1404 c29b735c Nathan Froyd
1405 c29b735c Nathan Froyd
    /* Vector/SIMD extensions                                                */
1406 c29b735c Nathan Froyd
    /*   Altivec support                                                     */
1407 c29b735c Nathan Froyd
    PPC_ALTIVEC        = 0x0000000001000000ULL,
1408 c29b735c Nathan Froyd
    /*   PowerPC 2.03 SPE extension                                          */
1409 c29b735c Nathan Froyd
    PPC_SPE            = 0x0000000002000000ULL,
1410 c29b735c Nathan Froyd
    /*   PowerPC 2.03 SPE single-precision floating-point extension          */
1411 c29b735c Nathan Froyd
    PPC_SPE_SINGLE     = 0x0000000004000000ULL,
1412 c29b735c Nathan Froyd
    /*   PowerPC 2.03 SPE double-precision floating-point extension          */
1413 c29b735c Nathan Froyd
    PPC_SPE_DOUBLE     = 0x0000000008000000ULL,
1414 c29b735c Nathan Froyd
1415 c29b735c Nathan Froyd
    /* Optional memory control instructions                                  */
1416 c29b735c Nathan Froyd
    PPC_MEM_TLBIA      = 0x0000000010000000ULL,
1417 c29b735c Nathan Froyd
    PPC_MEM_TLBIE      = 0x0000000020000000ULL,
1418 c29b735c Nathan Froyd
    PPC_MEM_TLBSYNC    = 0x0000000040000000ULL,
1419 c29b735c Nathan Froyd
    /*   sync instruction                                                    */
1420 c29b735c Nathan Froyd
    PPC_MEM_SYNC       = 0x0000000080000000ULL,
1421 c29b735c Nathan Froyd
    /*   eieio instruction                                                   */
1422 c29b735c Nathan Froyd
    PPC_MEM_EIEIO      = 0x0000000100000000ULL,
1423 c29b735c Nathan Froyd
1424 c29b735c Nathan Froyd
    /* Cache control instructions                                            */
1425 c29b735c Nathan Froyd
    PPC_CACHE          = 0x0000000200000000ULL,
1426 c29b735c Nathan Froyd
    /*   icbi instruction                                                    */
1427 c29b735c Nathan Froyd
    PPC_CACHE_ICBI     = 0x0000000400000000ULL,
1428 c29b735c Nathan Froyd
    /*   dcbz instruction with fixed cache line size                         */
1429 c29b735c Nathan Froyd
    PPC_CACHE_DCBZ     = 0x0000000800000000ULL,
1430 c29b735c Nathan Froyd
    /*   dcbz instruction with tunable cache line size                       */
1431 c29b735c Nathan Froyd
    PPC_CACHE_DCBZT    = 0x0000001000000000ULL,
1432 c29b735c Nathan Froyd
    /*   dcba instruction                                                    */
1433 c29b735c Nathan Froyd
    PPC_CACHE_DCBA     = 0x0000002000000000ULL,
1434 c29b735c Nathan Froyd
    /*   Freescale cache locking instructions                                */
1435 c29b735c Nathan Froyd
    PPC_CACHE_LOCK     = 0x0000004000000000ULL,
1436 c29b735c Nathan Froyd
1437 c29b735c Nathan Froyd
    /* MMU related extensions                                                */
1438 c29b735c Nathan Froyd
    /*   external control instructions                                       */
1439 c29b735c Nathan Froyd
    PPC_EXTERN         = 0x0000010000000000ULL,
1440 c29b735c Nathan Froyd
    /*   segment register access instructions                                */
1441 c29b735c Nathan Froyd
    PPC_SEGMENT        = 0x0000020000000000ULL,
1442 c29b735c Nathan Froyd
    /*   PowerPC 6xx TLB management instructions                             */
1443 c29b735c Nathan Froyd
    PPC_6xx_TLB        = 0x0000040000000000ULL,
1444 c29b735c Nathan Froyd
    /* PowerPC 74xx TLB management instructions                              */
1445 c29b735c Nathan Froyd
    PPC_74xx_TLB       = 0x0000080000000000ULL,
1446 c29b735c Nathan Froyd
    /*   PowerPC 40x TLB management instructions                             */
1447 c29b735c Nathan Froyd
    PPC_40x_TLB        = 0x0000100000000000ULL,
1448 c29b735c Nathan Froyd
    /*   segment register access instructions for PowerPC 64 "bridge"        */
1449 c29b735c Nathan Froyd
    PPC_SEGMENT_64B    = 0x0000200000000000ULL,
1450 c29b735c Nathan Froyd
    /*   SLB management                                                      */
1451 c29b735c Nathan Froyd
    PPC_SLBI           = 0x0000400000000000ULL,
1452 c29b735c Nathan Froyd
1453 c29b735c Nathan Froyd
    /* Embedded PowerPC dedicated instructions                               */
1454 c29b735c Nathan Froyd
    PPC_WRTEE          = 0x0001000000000000ULL,
1455 c29b735c Nathan Froyd
    /* PowerPC 40x exception model                                           */
1456 c29b735c Nathan Froyd
    PPC_40x_EXCP       = 0x0002000000000000ULL,
1457 c29b735c Nathan Froyd
    /* PowerPC 405 Mac instructions                                          */
1458 c29b735c Nathan Froyd
    PPC_405_MAC        = 0x0004000000000000ULL,
1459 c29b735c Nathan Froyd
    /* PowerPC 440 specific instructions                                     */
1460 c29b735c Nathan Froyd
    PPC_440_SPEC       = 0x0008000000000000ULL,
1461 c29b735c Nathan Froyd
    /* BookE (embedded) PowerPC specification                                */
1462 c29b735c Nathan Froyd
    PPC_BOOKE          = 0x0010000000000000ULL,
1463 c29b735c Nathan Froyd
    /* mfapidi instruction                                                   */
1464 c29b735c Nathan Froyd
    PPC_MFAPIDI        = 0x0020000000000000ULL,
1465 c29b735c Nathan Froyd
    /* tlbiva instruction                                                    */
1466 c29b735c Nathan Froyd
    PPC_TLBIVA         = 0x0040000000000000ULL,
1467 c29b735c Nathan Froyd
    /* tlbivax instruction                                                   */
1468 c29b735c Nathan Froyd
    PPC_TLBIVAX        = 0x0080000000000000ULL,
1469 c29b735c Nathan Froyd
    /* PowerPC 4xx dedicated instructions                                    */
1470 c29b735c Nathan Froyd
    PPC_4xx_COMMON     = 0x0100000000000000ULL,
1471 c29b735c Nathan Froyd
    /* PowerPC 40x ibct instructions                                         */
1472 c29b735c Nathan Froyd
    PPC_40x_ICBT       = 0x0200000000000000ULL,
1473 c29b735c Nathan Froyd
    /* rfmci is not implemented in all BookE PowerPC                         */
1474 c29b735c Nathan Froyd
    PPC_RFMCI          = 0x0400000000000000ULL,
1475 c29b735c Nathan Froyd
    /* rfdi instruction                                                      */
1476 c29b735c Nathan Froyd
    PPC_RFDI           = 0x0800000000000000ULL,
1477 c29b735c Nathan Froyd
    /* DCR accesses                                                          */
1478 c29b735c Nathan Froyd
    PPC_DCR            = 0x1000000000000000ULL,
1479 c29b735c Nathan Froyd
    /* DCR extended accesse                                                  */
1480 c29b735c Nathan Froyd
    PPC_DCRX           = 0x2000000000000000ULL,
1481 c29b735c Nathan Froyd
    /* user-mode DCR access, implemented in PowerPC 460                      */
1482 c29b735c Nathan Froyd
    PPC_DCRUX          = 0x4000000000000000ULL,
1483 c29b735c Nathan Froyd
};
1484 c29b735c Nathan Froyd
1485 c29b735c Nathan Froyd
/*****************************************************************************/
1486 9a64fbe4 bellard
/* Memory access type :
1487 9a64fbe4 bellard
 * may be needed for precise access rights control and precise exceptions.
1488 9a64fbe4 bellard
 */
1489 79aceca5 bellard
enum {
1490 9a64fbe4 bellard
    /* 1 bit to define user level / supervisor access */
1491 9a64fbe4 bellard
    ACCESS_USER  = 0x00,
1492 9a64fbe4 bellard
    ACCESS_SUPER = 0x01,
1493 9a64fbe4 bellard
    /* Type of instruction that generated the access */
1494 9a64fbe4 bellard
    ACCESS_CODE  = 0x10, /* Code fetch access                */
1495 9a64fbe4 bellard
    ACCESS_INT   = 0x20, /* Integer load/store access        */
1496 9a64fbe4 bellard
    ACCESS_FLOAT = 0x30, /* floating point load/store access */
1497 9a64fbe4 bellard
    ACCESS_RES   = 0x40, /* load/store with reservation      */
1498 9a64fbe4 bellard
    ACCESS_EXT   = 0x50, /* external access                  */
1499 9a64fbe4 bellard
    ACCESS_CACHE = 0x60, /* Cache manipulation               */
1500 9a64fbe4 bellard
};
1501 9a64fbe4 bellard
1502 47103572 j_mayer
/* Hardware interruption sources:
1503 47103572 j_mayer
 * all those exception can be raised simulteaneously
1504 47103572 j_mayer
 */
1505 e9df014c j_mayer
/* Input pins definitions */
1506 e9df014c j_mayer
enum {
1507 e9df014c j_mayer
    /* 6xx bus input pins */
1508 24be5ae3 j_mayer
    PPC6xx_INPUT_HRESET     = 0,
1509 24be5ae3 j_mayer
    PPC6xx_INPUT_SRESET     = 1,
1510 24be5ae3 j_mayer
    PPC6xx_INPUT_CKSTP_IN   = 2,
1511 24be5ae3 j_mayer
    PPC6xx_INPUT_MCP        = 3,
1512 24be5ae3 j_mayer
    PPC6xx_INPUT_SMI        = 4,
1513 24be5ae3 j_mayer
    PPC6xx_INPUT_INT        = 5,
1514 d68f1306 j_mayer
    PPC6xx_INPUT_TBEN       = 6,
1515 d68f1306 j_mayer
    PPC6xx_INPUT_WAKEUP     = 7,
1516 d68f1306 j_mayer
    PPC6xx_INPUT_NB,
1517 24be5ae3 j_mayer
};
1518 24be5ae3 j_mayer
1519 24be5ae3 j_mayer
enum {
1520 e9df014c j_mayer
    /* Embedded PowerPC input pins */
1521 24be5ae3 j_mayer
    PPCBookE_INPUT_HRESET     = 0,
1522 24be5ae3 j_mayer
    PPCBookE_INPUT_SRESET     = 1,
1523 24be5ae3 j_mayer
    PPCBookE_INPUT_CKSTP_IN   = 2,
1524 24be5ae3 j_mayer
    PPCBookE_INPUT_MCP        = 3,
1525 24be5ae3 j_mayer
    PPCBookE_INPUT_SMI        = 4,
1526 24be5ae3 j_mayer
    PPCBookE_INPUT_INT        = 5,
1527 24be5ae3 j_mayer
    PPCBookE_INPUT_CINT       = 6,
1528 d68f1306 j_mayer
    PPCBookE_INPUT_NB,
1529 24be5ae3 j_mayer
};
1530 24be5ae3 j_mayer
1531 24be5ae3 j_mayer
enum {
1532 9fdc60bf aurel32
    /* PowerPC E500 input pins */
1533 9fdc60bf aurel32
    PPCE500_INPUT_RESET_CORE = 0,
1534 9fdc60bf aurel32
    PPCE500_INPUT_MCK        = 1,
1535 9fdc60bf aurel32
    PPCE500_INPUT_CINT       = 3,
1536 9fdc60bf aurel32
    PPCE500_INPUT_INT        = 4,
1537 9fdc60bf aurel32
    PPCE500_INPUT_DEBUG      = 6,
1538 9fdc60bf aurel32
    PPCE500_INPUT_NB,
1539 9fdc60bf aurel32
};
1540 9fdc60bf aurel32
1541 9fdc60bf aurel32
enum {
1542 4e290a0b j_mayer
    /* PowerPC 40x input pins */
1543 4e290a0b j_mayer
    PPC40x_INPUT_RESET_CORE = 0,
1544 4e290a0b j_mayer
    PPC40x_INPUT_RESET_CHIP = 1,
1545 4e290a0b j_mayer
    PPC40x_INPUT_RESET_SYS  = 2,
1546 4e290a0b j_mayer
    PPC40x_INPUT_CINT       = 3,
1547 4e290a0b j_mayer
    PPC40x_INPUT_INT        = 4,
1548 4e290a0b j_mayer
    PPC40x_INPUT_HALT       = 5,
1549 4e290a0b j_mayer
    PPC40x_INPUT_DEBUG      = 6,
1550 4e290a0b j_mayer
    PPC40x_INPUT_NB,
1551 e9df014c j_mayer
};
1552 e9df014c j_mayer
1553 b4095fed j_mayer
enum {
1554 b4095fed j_mayer
    /* RCPU input pins */
1555 b4095fed j_mayer
    PPCRCPU_INPUT_PORESET   = 0,
1556 b4095fed j_mayer
    PPCRCPU_INPUT_HRESET    = 1,
1557 b4095fed j_mayer
    PPCRCPU_INPUT_SRESET    = 2,
1558 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ0      = 3,
1559 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ1      = 4,
1560 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ2      = 5,
1561 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ3      = 6,
1562 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ4      = 7,
1563 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ5      = 8,
1564 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ6      = 9,
1565 b4095fed j_mayer
    PPCRCPU_INPUT_IRQ7      = 10,
1566 b4095fed j_mayer
    PPCRCPU_INPUT_NB,
1567 b4095fed j_mayer
};
1568 b4095fed j_mayer
1569 00af685f j_mayer
#if defined(TARGET_PPC64)
1570 d0dfae6e j_mayer
enum {
1571 d0dfae6e j_mayer
    /* PowerPC 970 input pins */
1572 d0dfae6e j_mayer
    PPC970_INPUT_HRESET     = 0,
1573 d0dfae6e j_mayer
    PPC970_INPUT_SRESET     = 1,
1574 d0dfae6e j_mayer
    PPC970_INPUT_CKSTP      = 2,
1575 d0dfae6e j_mayer
    PPC970_INPUT_TBEN       = 3,
1576 d0dfae6e j_mayer
    PPC970_INPUT_MCP        = 4,
1577 d0dfae6e j_mayer
    PPC970_INPUT_INT        = 5,
1578 d0dfae6e j_mayer
    PPC970_INPUT_THINT      = 6,
1579 7b62a955 j_mayer
    PPC970_INPUT_NB,
1580 d0dfae6e j_mayer
};
1581 00af685f j_mayer
#endif
1582 d0dfae6e j_mayer
1583 e9df014c j_mayer
/* Hardware exceptions definitions */
1584 47103572 j_mayer
enum {
1585 e9df014c j_mayer
    /* External hardware exception sources */
1586 e1833e1f j_mayer
    PPC_INTERRUPT_RESET     = 0,  /* Reset exception                      */
1587 d68f1306 j_mayer
    PPC_INTERRUPT_WAKEUP,         /* Wakeup exception                     */
1588 d68f1306 j_mayer
    PPC_INTERRUPT_MCK,            /* Machine check exception              */
1589 d68f1306 j_mayer
    PPC_INTERRUPT_EXT,            /* External interrupt                   */
1590 d68f1306 j_mayer
    PPC_INTERRUPT_SMI,            /* System management interrupt          */
1591 d68f1306 j_mayer
    PPC_INTERRUPT_CEXT,           /* Critical external interrupt          */
1592 d68f1306 j_mayer
    PPC_INTERRUPT_DEBUG,          /* External debug exception             */
1593 d68f1306 j_mayer
    PPC_INTERRUPT_THERM,          /* Thermal exception                    */
1594 e9df014c j_mayer
    /* Internal hardware exception sources */
1595 d68f1306 j_mayer
    PPC_INTERRUPT_DECR,           /* Decrementer exception                */
1596 d68f1306 j_mayer
    PPC_INTERRUPT_HDECR,          /* Hypervisor decrementer exception     */
1597 d68f1306 j_mayer
    PPC_INTERRUPT_PIT,            /* Programmable inteval timer interrupt */
1598 d68f1306 j_mayer
    PPC_INTERRUPT_FIT,            /* Fixed interval timer interrupt       */
1599 d68f1306 j_mayer
    PPC_INTERRUPT_WDT,            /* Watchdog timer interrupt             */
1600 d68f1306 j_mayer
    PPC_INTERRUPT_CDOORBELL,      /* Critical doorbell interrupt          */
1601 d68f1306 j_mayer
    PPC_INTERRUPT_DOORBELL,       /* Doorbell interrupt                   */
1602 d68f1306 j_mayer
    PPC_INTERRUPT_PERFM,          /* Performance monitor interrupt        */
1603 47103572 j_mayer
};
1604 47103572 j_mayer
1605 9a64fbe4 bellard
/*****************************************************************************/
1606 9a64fbe4 bellard
1607 6b917547 aliguori
static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
1608 6b917547 aliguori
                                        target_ulong *cs_base, int *flags)
1609 6b917547 aliguori
{
1610 6b917547 aliguori
    *pc = env->nip;
1611 6b917547 aliguori
    *cs_base = 0;
1612 6b917547 aliguori
    *flags = env->hflags;
1613 6b917547 aliguori
}
1614 6b917547 aliguori
1615 174c80d5 Nathan Froyd
static inline void cpu_set_tls(CPUState *env, target_ulong newtls)
1616 174c80d5 Nathan Froyd
{
1617 174c80d5 Nathan Froyd
#if defined(TARGET_PPC64)
1618 174c80d5 Nathan Froyd
    /* The kernel checks TIF_32BIT here; we don't support loading 32-bit
1619 174c80d5 Nathan Froyd
       binaries on PPC64 yet. */
1620 174c80d5 Nathan Froyd
    env->gpr[13] = newtls;
1621 174c80d5 Nathan Froyd
#else
1622 174c80d5 Nathan Froyd
    env->gpr[2] = newtls;
1623 174c80d5 Nathan Froyd
#endif
1624 174c80d5 Nathan Froyd
}
1625 174c80d5 Nathan Froyd
1626 79aceca5 bellard
#endif /* !defined (__CPU_PPC_H__) */