Statistics
| Branch: | Revision:

root / target-i386 / cpu.h @ 7ba1e619

History | View | Annotate | Download (23.1 kB)

1 2c0262af bellard
/*
2 2c0262af bellard
 * i386 virtual CPU header
3 5fafdf24 ths
 *
4 2c0262af bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 2c0262af bellard
 *
6 2c0262af bellard
 * This library is free software; you can redistribute it and/or
7 2c0262af bellard
 * modify it under the terms of the GNU Lesser General Public
8 2c0262af bellard
 * License as published by the Free Software Foundation; either
9 2c0262af bellard
 * version 2 of the License, or (at your option) any later version.
10 2c0262af bellard
 *
11 2c0262af bellard
 * This library is distributed in the hope that it will be useful,
12 2c0262af bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 2c0262af bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 2c0262af bellard
 * Lesser General Public License for more details.
15 2c0262af bellard
 *
16 2c0262af bellard
 * You should have received a copy of the GNU Lesser General Public
17 2c0262af bellard
 * License along with this library; if not, write to the Free Software
18 2c0262af bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 2c0262af bellard
 */
20 2c0262af bellard
#ifndef CPU_I386_H
21 2c0262af bellard
#define CPU_I386_H
22 2c0262af bellard
23 14ce26e7 bellard
#include "config.h"
24 14ce26e7 bellard
25 14ce26e7 bellard
#ifdef TARGET_X86_64
26 14ce26e7 bellard
#define TARGET_LONG_BITS 64
27 14ce26e7 bellard
#else
28 3cf1e035 bellard
#define TARGET_LONG_BITS 32
29 14ce26e7 bellard
#endif
30 3cf1e035 bellard
31 d720b93d bellard
/* target supports implicit self modifying code */
32 d720b93d bellard
#define TARGET_HAS_SMC
33 d720b93d bellard
/* support for self modifying code even if the modified instruction is
34 d720b93d bellard
   close to the modifying instruction */
35 d720b93d bellard
#define TARGET_HAS_PRECISE_SMC
36 d720b93d bellard
37 1fddef4b bellard
#define TARGET_HAS_ICE 1
38 1fddef4b bellard
39 9042c0e2 ths
#ifdef TARGET_X86_64
40 9042c0e2 ths
#define ELF_MACHINE        EM_X86_64
41 9042c0e2 ths
#else
42 9042c0e2 ths
#define ELF_MACHINE        EM_386
43 9042c0e2 ths
#endif
44 9042c0e2 ths
45 2c0262af bellard
#include "cpu-defs.h"
46 2c0262af bellard
47 7a0e1f41 bellard
#include "softfloat.h"
48 7a0e1f41 bellard
49 2c0262af bellard
#define R_EAX 0
50 2c0262af bellard
#define R_ECX 1
51 2c0262af bellard
#define R_EDX 2
52 2c0262af bellard
#define R_EBX 3
53 2c0262af bellard
#define R_ESP 4
54 2c0262af bellard
#define R_EBP 5
55 2c0262af bellard
#define R_ESI 6
56 2c0262af bellard
#define R_EDI 7
57 2c0262af bellard
58 2c0262af bellard
#define R_AL 0
59 2c0262af bellard
#define R_CL 1
60 2c0262af bellard
#define R_DL 2
61 2c0262af bellard
#define R_BL 3
62 2c0262af bellard
#define R_AH 4
63 2c0262af bellard
#define R_CH 5
64 2c0262af bellard
#define R_DH 6
65 2c0262af bellard
#define R_BH 7
66 2c0262af bellard
67 2c0262af bellard
#define R_ES 0
68 2c0262af bellard
#define R_CS 1
69 2c0262af bellard
#define R_SS 2
70 2c0262af bellard
#define R_DS 3
71 2c0262af bellard
#define R_FS 4
72 2c0262af bellard
#define R_GS 5
73 2c0262af bellard
74 2c0262af bellard
/* segment descriptor fields */
75 2c0262af bellard
#define DESC_G_MASK     (1 << 23)
76 2c0262af bellard
#define DESC_B_SHIFT    22
77 2c0262af bellard
#define DESC_B_MASK     (1 << DESC_B_SHIFT)
78 14ce26e7 bellard
#define DESC_L_SHIFT    21 /* x86_64 only : 64 bit code segment */
79 14ce26e7 bellard
#define DESC_L_MASK     (1 << DESC_L_SHIFT)
80 2c0262af bellard
#define DESC_AVL_MASK   (1 << 20)
81 2c0262af bellard
#define DESC_P_MASK     (1 << 15)
82 2c0262af bellard
#define DESC_DPL_SHIFT  13
83 0573fbfc ths
#define DESC_DPL_MASK   (1 << DESC_DPL_SHIFT)
84 2c0262af bellard
#define DESC_S_MASK     (1 << 12)
85 2c0262af bellard
#define DESC_TYPE_SHIFT 8
86 2c0262af bellard
#define DESC_A_MASK     (1 << 8)
87 2c0262af bellard
88 e670b89e bellard
#define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
89 e670b89e bellard
#define DESC_C_MASK     (1 << 10) /* code: conforming */
90 e670b89e bellard
#define DESC_R_MASK     (1 << 9)  /* code: readable */
91 2c0262af bellard
92 e670b89e bellard
#define DESC_E_MASK     (1 << 10) /* data: expansion direction */
93 e670b89e bellard
#define DESC_W_MASK     (1 << 9)  /* data: writable */
94 e670b89e bellard
95 e670b89e bellard
#define DESC_TSS_BUSY_MASK (1 << 9)
96 2c0262af bellard
97 2c0262af bellard
/* eflags masks */
98 2c0262af bellard
#define CC_C           0x0001
99 2c0262af bellard
#define CC_P         0x0004
100 2c0262af bellard
#define CC_A        0x0010
101 2c0262af bellard
#define CC_Z        0x0040
102 2c0262af bellard
#define CC_S    0x0080
103 2c0262af bellard
#define CC_O    0x0800
104 2c0262af bellard
105 2c0262af bellard
#define TF_SHIFT   8
106 2c0262af bellard
#define IOPL_SHIFT 12
107 2c0262af bellard
#define VM_SHIFT   17
108 2c0262af bellard
109 2c0262af bellard
#define TF_MASK                 0x00000100
110 2c0262af bellard
#define IF_MASK                 0x00000200
111 2c0262af bellard
#define DF_MASK                 0x00000400
112 2c0262af bellard
#define IOPL_MASK                0x00003000
113 2c0262af bellard
#define NT_MASK                         0x00004000
114 2c0262af bellard
#define RF_MASK                        0x00010000
115 2c0262af bellard
#define VM_MASK                        0x00020000
116 5fafdf24 ths
#define AC_MASK                        0x00040000
117 2c0262af bellard
#define VIF_MASK                0x00080000
118 2c0262af bellard
#define VIP_MASK                0x00100000
119 2c0262af bellard
#define ID_MASK                 0x00200000
120 2c0262af bellard
121 aa1f17c1 ths
/* hidden flags - used internally by qemu to represent additional cpu
122 33c263df bellard
   states. Only the CPL, INHIBIT_IRQ, SMM and SVMI are not
123 33c263df bellard
   redundant. We avoid using the IOPL_MASK, TF_MASK and VM_MASK bit
124 33c263df bellard
   position to ease oring with eflags. */
125 2c0262af bellard
/* current cpl */
126 2c0262af bellard
#define HF_CPL_SHIFT         0
127 2c0262af bellard
/* true if soft mmu is being used */
128 2c0262af bellard
#define HF_SOFTMMU_SHIFT     2
129 2c0262af bellard
/* true if hardware interrupts must be disabled for next instruction */
130 2c0262af bellard
#define HF_INHIBIT_IRQ_SHIFT 3
131 2c0262af bellard
/* 16 or 32 segments */
132 2c0262af bellard
#define HF_CS32_SHIFT        4
133 2c0262af bellard
#define HF_SS32_SHIFT        5
134 dc196a57 bellard
/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
135 2c0262af bellard
#define HF_ADDSEG_SHIFT      6
136 65262d57 bellard
/* copy of CR0.PE (protected mode) */
137 65262d57 bellard
#define HF_PE_SHIFT          7
138 65262d57 bellard
#define HF_TF_SHIFT          8 /* must be same as eflags */
139 7eee2a50 bellard
#define HF_MP_SHIFT          9 /* the order must be MP, EM, TS */
140 7eee2a50 bellard
#define HF_EM_SHIFT         10
141 7eee2a50 bellard
#define HF_TS_SHIFT         11
142 65262d57 bellard
#define HF_IOPL_SHIFT       12 /* must be same as eflags */
143 14ce26e7 bellard
#define HF_LMA_SHIFT        14 /* only used on x86_64: long mode active */
144 14ce26e7 bellard
#define HF_CS64_SHIFT       15 /* only used on x86_64: 64 bit code segment  */
145 664e0f19 bellard
#define HF_OSFXSR_SHIFT     16 /* CR4.OSFXSR */
146 65262d57 bellard
#define HF_VM_SHIFT         17 /* must be same as eflags */
147 3b21e03e bellard
#define HF_SMM_SHIFT        19 /* CPU in SMM mode */
148 db620f46 bellard
#define HF_SVME_SHIFT       20 /* SVME enabled (copy of EFER.SVME) */
149 db620f46 bellard
#define HF_SVMI_SHIFT       21 /* SVM intercepts are active */
150 2c0262af bellard
151 2c0262af bellard
#define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
152 2c0262af bellard
#define HF_SOFTMMU_MASK      (1 << HF_SOFTMMU_SHIFT)
153 2c0262af bellard
#define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
154 2c0262af bellard
#define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
155 2c0262af bellard
#define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
156 2c0262af bellard
#define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
157 65262d57 bellard
#define HF_PE_MASK           (1 << HF_PE_SHIFT)
158 58fe2f10 bellard
#define HF_TF_MASK           (1 << HF_TF_SHIFT)
159 7eee2a50 bellard
#define HF_MP_MASK           (1 << HF_MP_SHIFT)
160 7eee2a50 bellard
#define HF_EM_MASK           (1 << HF_EM_SHIFT)
161 7eee2a50 bellard
#define HF_TS_MASK           (1 << HF_TS_SHIFT)
162 0650f1ab aliguori
#define HF_IOPL_MASK         (3 << HF_IOPL_SHIFT)
163 14ce26e7 bellard
#define HF_LMA_MASK          (1 << HF_LMA_SHIFT)
164 14ce26e7 bellard
#define HF_CS64_MASK         (1 << HF_CS64_SHIFT)
165 664e0f19 bellard
#define HF_OSFXSR_MASK       (1 << HF_OSFXSR_SHIFT)
166 0650f1ab aliguori
#define HF_VM_MASK           (1 << HF_VM_SHIFT)
167 3b21e03e bellard
#define HF_SMM_MASK          (1 << HF_SMM_SHIFT)
168 872929aa bellard
#define HF_SVME_MASK         (1 << HF_SVME_SHIFT)
169 872929aa bellard
#define HF_SVMI_MASK         (1 << HF_SVMI_SHIFT)
170 2c0262af bellard
171 db620f46 bellard
/* hflags2 */
172 db620f46 bellard
173 db620f46 bellard
#define HF2_GIF_SHIFT        0 /* if set CPU takes interrupts */
174 db620f46 bellard
#define HF2_HIF_SHIFT        1 /* value of IF_MASK when entering SVM */
175 db620f46 bellard
#define HF2_NMI_SHIFT        2 /* CPU serving NMI */
176 db620f46 bellard
#define HF2_VINTR_SHIFT      3 /* value of V_INTR_MASKING bit */
177 db620f46 bellard
178 db620f46 bellard
#define HF2_GIF_MASK          (1 << HF2_GIF_SHIFT)
179 db620f46 bellard
#define HF2_HIF_MASK          (1 << HF2_HIF_SHIFT) 
180 db620f46 bellard
#define HF2_NMI_MASK          (1 << HF2_NMI_SHIFT)
181 db620f46 bellard
#define HF2_VINTR_MASK        (1 << HF2_VINTR_SHIFT)
182 db620f46 bellard
183 0650f1ab aliguori
#define CR0_PE_SHIFT 0
184 0650f1ab aliguori
#define CR0_MP_SHIFT 1
185 0650f1ab aliguori
186 2c0262af bellard
#define CR0_PE_MASK  (1 << 0)
187 7eee2a50 bellard
#define CR0_MP_MASK  (1 << 1)
188 7eee2a50 bellard
#define CR0_EM_MASK  (1 << 2)
189 2c0262af bellard
#define CR0_TS_MASK  (1 << 3)
190 2ee73ac3 bellard
#define CR0_ET_MASK  (1 << 4)
191 7eee2a50 bellard
#define CR0_NE_MASK  (1 << 5)
192 2c0262af bellard
#define CR0_WP_MASK  (1 << 16)
193 2c0262af bellard
#define CR0_AM_MASK  (1 << 18)
194 2c0262af bellard
#define CR0_PG_MASK  (1 << 31)
195 2c0262af bellard
196 2c0262af bellard
#define CR4_VME_MASK  (1 << 0)
197 2c0262af bellard
#define CR4_PVI_MASK  (1 << 1)
198 2c0262af bellard
#define CR4_TSD_MASK  (1 << 2)
199 2c0262af bellard
#define CR4_DE_MASK   (1 << 3)
200 2c0262af bellard
#define CR4_PSE_MASK  (1 << 4)
201 64a595f2 bellard
#define CR4_PAE_MASK  (1 << 5)
202 64a595f2 bellard
#define CR4_PGE_MASK  (1 << 7)
203 14ce26e7 bellard
#define CR4_PCE_MASK  (1 << 8)
204 0650f1ab aliguori
#define CR4_OSFXSR_SHIFT 9
205 0650f1ab aliguori
#define CR4_OSFXSR_MASK (1 << CR4_OSFXSR_SHIFT)
206 14ce26e7 bellard
#define CR4_OSXMMEXCPT_MASK  (1 << 10)
207 2c0262af bellard
208 2c0262af bellard
#define PG_PRESENT_BIT        0
209 2c0262af bellard
#define PG_RW_BIT        1
210 2c0262af bellard
#define PG_USER_BIT        2
211 2c0262af bellard
#define PG_PWT_BIT        3
212 2c0262af bellard
#define PG_PCD_BIT        4
213 2c0262af bellard
#define PG_ACCESSED_BIT        5
214 2c0262af bellard
#define PG_DIRTY_BIT        6
215 2c0262af bellard
#define PG_PSE_BIT        7
216 2c0262af bellard
#define PG_GLOBAL_BIT        8
217 5cf38396 bellard
#define PG_NX_BIT        63
218 2c0262af bellard
219 2c0262af bellard
#define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
220 2c0262af bellard
#define PG_RW_MASK         (1 << PG_RW_BIT)
221 2c0262af bellard
#define PG_USER_MASK         (1 << PG_USER_BIT)
222 2c0262af bellard
#define PG_PWT_MASK         (1 << PG_PWT_BIT)
223 2c0262af bellard
#define PG_PCD_MASK         (1 << PG_PCD_BIT)
224 2c0262af bellard
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
225 2c0262af bellard
#define PG_DIRTY_MASK         (1 << PG_DIRTY_BIT)
226 2c0262af bellard
#define PG_PSE_MASK         (1 << PG_PSE_BIT)
227 2c0262af bellard
#define PG_GLOBAL_MASK         (1 << PG_GLOBAL_BIT)
228 5cf38396 bellard
#define PG_NX_MASK         (1LL << PG_NX_BIT)
229 2c0262af bellard
230 2c0262af bellard
#define PG_ERROR_W_BIT     1
231 2c0262af bellard
232 2c0262af bellard
#define PG_ERROR_P_MASK    0x01
233 2c0262af bellard
#define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
234 2c0262af bellard
#define PG_ERROR_U_MASK    0x04
235 2c0262af bellard
#define PG_ERROR_RSVD_MASK 0x08
236 5cf38396 bellard
#define PG_ERROR_I_D_MASK  0x10
237 2c0262af bellard
238 0650f1ab aliguori
#define MSR_IA32_TSC                    0x10
239 2c0262af bellard
#define MSR_IA32_APICBASE               0x1b
240 2c0262af bellard
#define MSR_IA32_APICBASE_BSP           (1<<8)
241 2c0262af bellard
#define MSR_IA32_APICBASE_ENABLE        (1<<11)
242 2c0262af bellard
#define MSR_IA32_APICBASE_BASE          (0xfffff<<12)
243 2c0262af bellard
244 2c0262af bellard
#define MSR_IA32_SYSENTER_CS            0x174
245 2c0262af bellard
#define MSR_IA32_SYSENTER_ESP           0x175
246 2c0262af bellard
#define MSR_IA32_SYSENTER_EIP           0x176
247 2c0262af bellard
248 8f091a59 bellard
#define MSR_MCG_CAP                     0x179
249 8f091a59 bellard
#define MSR_MCG_STATUS                  0x17a
250 8f091a59 bellard
#define MSR_MCG_CTL                     0x17b
251 8f091a59 bellard
252 e737b32a balrog
#define MSR_IA32_PERF_STATUS            0x198
253 e737b32a balrog
254 8f091a59 bellard
#define MSR_PAT                         0x277
255 8f091a59 bellard
256 14ce26e7 bellard
#define MSR_EFER                        0xc0000080
257 14ce26e7 bellard
258 14ce26e7 bellard
#define MSR_EFER_SCE   (1 << 0)
259 14ce26e7 bellard
#define MSR_EFER_LME   (1 << 8)
260 14ce26e7 bellard
#define MSR_EFER_LMA   (1 << 10)
261 14ce26e7 bellard
#define MSR_EFER_NXE   (1 << 11)
262 872929aa bellard
#define MSR_EFER_SVME  (1 << 12)
263 14ce26e7 bellard
#define MSR_EFER_FFXSR (1 << 14)
264 14ce26e7 bellard
265 14ce26e7 bellard
#define MSR_STAR                        0xc0000081
266 14ce26e7 bellard
#define MSR_LSTAR                       0xc0000082
267 14ce26e7 bellard
#define MSR_CSTAR                       0xc0000083
268 14ce26e7 bellard
#define MSR_FMASK                       0xc0000084
269 14ce26e7 bellard
#define MSR_FSBASE                      0xc0000100
270 14ce26e7 bellard
#define MSR_GSBASE                      0xc0000101
271 14ce26e7 bellard
#define MSR_KERNELGSBASE                0xc0000102
272 14ce26e7 bellard
273 0573fbfc ths
#define MSR_VM_HSAVE_PA                 0xc0010117
274 0573fbfc ths
275 14ce26e7 bellard
/* cpuid_features bits */
276 14ce26e7 bellard
#define CPUID_FP87 (1 << 0)
277 14ce26e7 bellard
#define CPUID_VME  (1 << 1)
278 14ce26e7 bellard
#define CPUID_DE   (1 << 2)
279 14ce26e7 bellard
#define CPUID_PSE  (1 << 3)
280 14ce26e7 bellard
#define CPUID_TSC  (1 << 4)
281 14ce26e7 bellard
#define CPUID_MSR  (1 << 5)
282 14ce26e7 bellard
#define CPUID_PAE  (1 << 6)
283 14ce26e7 bellard
#define CPUID_MCE  (1 << 7)
284 14ce26e7 bellard
#define CPUID_CX8  (1 << 8)
285 14ce26e7 bellard
#define CPUID_APIC (1 << 9)
286 14ce26e7 bellard
#define CPUID_SEP  (1 << 11) /* sysenter/sysexit */
287 14ce26e7 bellard
#define CPUID_MTRR (1 << 12)
288 14ce26e7 bellard
#define CPUID_PGE  (1 << 13)
289 14ce26e7 bellard
#define CPUID_MCA  (1 << 14)
290 14ce26e7 bellard
#define CPUID_CMOV (1 << 15)
291 8f091a59 bellard
#define CPUID_PAT  (1 << 16)
292 8988ae89 bellard
#define CPUID_PSE36   (1 << 17)
293 a049de61 bellard
#define CPUID_PN   (1 << 18)
294 8f091a59 bellard
#define CPUID_CLFLUSH (1 << 19)
295 a049de61 bellard
#define CPUID_DTS (1 << 21)
296 a049de61 bellard
#define CPUID_ACPI (1 << 22)
297 14ce26e7 bellard
#define CPUID_MMX  (1 << 23)
298 14ce26e7 bellard
#define CPUID_FXSR (1 << 24)
299 14ce26e7 bellard
#define CPUID_SSE  (1 << 25)
300 14ce26e7 bellard
#define CPUID_SSE2 (1 << 26)
301 a049de61 bellard
#define CPUID_SS (1 << 27)
302 a049de61 bellard
#define CPUID_HT (1 << 28)
303 a049de61 bellard
#define CPUID_TM (1 << 29)
304 a049de61 bellard
#define CPUID_IA64 (1 << 30)
305 a049de61 bellard
#define CPUID_PBE (1 << 31)
306 14ce26e7 bellard
307 465e9838 bellard
#define CPUID_EXT_SSE3     (1 << 0)
308 558fa836 pbrook
#define CPUID_EXT_DTES64   (1 << 2)
309 9df217a3 bellard
#define CPUID_EXT_MONITOR  (1 << 3)
310 a049de61 bellard
#define CPUID_EXT_DSCPL    (1 << 4)
311 a049de61 bellard
#define CPUID_EXT_VMX      (1 << 5)
312 a049de61 bellard
#define CPUID_EXT_SMX      (1 << 6)
313 a049de61 bellard
#define CPUID_EXT_EST      (1 << 7)
314 a049de61 bellard
#define CPUID_EXT_TM2      (1 << 8)
315 a049de61 bellard
#define CPUID_EXT_SSSE3    (1 << 9)
316 a049de61 bellard
#define CPUID_EXT_CID      (1 << 10)
317 9df217a3 bellard
#define CPUID_EXT_CX16     (1 << 13)
318 a049de61 bellard
#define CPUID_EXT_XTPR     (1 << 14)
319 558fa836 pbrook
#define CPUID_EXT_PDCM     (1 << 15)
320 558fa836 pbrook
#define CPUID_EXT_DCA      (1 << 18)
321 558fa836 pbrook
#define CPUID_EXT_SSE41    (1 << 19)
322 558fa836 pbrook
#define CPUID_EXT_SSE42    (1 << 20)
323 558fa836 pbrook
#define CPUID_EXT_X2APIC   (1 << 21)
324 558fa836 pbrook
#define CPUID_EXT_MOVBE    (1 << 22)
325 558fa836 pbrook
#define CPUID_EXT_POPCNT   (1 << 23)
326 558fa836 pbrook
#define CPUID_EXT_XSAVE    (1 << 26)
327 558fa836 pbrook
#define CPUID_EXT_OSXSAVE  (1 << 27)
328 9df217a3 bellard
329 9df217a3 bellard
#define CPUID_EXT2_SYSCALL (1 << 11)
330 a049de61 bellard
#define CPUID_EXT2_MP      (1 << 19)
331 9df217a3 bellard
#define CPUID_EXT2_NX      (1 << 20)
332 a049de61 bellard
#define CPUID_EXT2_MMXEXT  (1 << 22)
333 8d9bfc2b bellard
#define CPUID_EXT2_FFXSR   (1 << 25)
334 a049de61 bellard
#define CPUID_EXT2_PDPE1GB (1 << 26)
335 a049de61 bellard
#define CPUID_EXT2_RDTSCP  (1 << 27)
336 9df217a3 bellard
#define CPUID_EXT2_LM      (1 << 29)
337 a049de61 bellard
#define CPUID_EXT2_3DNOWEXT (1 << 30)
338 a049de61 bellard
#define CPUID_EXT2_3DNOW   (1 << 31)
339 9df217a3 bellard
340 a049de61 bellard
#define CPUID_EXT3_LAHF_LM (1 << 0)
341 a049de61 bellard
#define CPUID_EXT3_CMP_LEG (1 << 1)
342 0573fbfc ths
#define CPUID_EXT3_SVM     (1 << 2)
343 a049de61 bellard
#define CPUID_EXT3_EXTAPIC (1 << 3)
344 a049de61 bellard
#define CPUID_EXT3_CR8LEG  (1 << 4)
345 a049de61 bellard
#define CPUID_EXT3_ABM     (1 << 5)
346 a049de61 bellard
#define CPUID_EXT3_SSE4A   (1 << 6)
347 a049de61 bellard
#define CPUID_EXT3_MISALIGNSSE (1 << 7)
348 a049de61 bellard
#define CPUID_EXT3_3DNOWPREFETCH (1 << 8)
349 a049de61 bellard
#define CPUID_EXT3_OSVW    (1 << 9)
350 a049de61 bellard
#define CPUID_EXT3_IBS     (1 << 10)
351 872929aa bellard
#define CPUID_EXT3_SKINIT  (1 << 12)
352 0573fbfc ths
353 c5096daf balrog
#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
354 c5096daf balrog
#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
355 c5096daf balrog
#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
356 c5096daf balrog
357 c5096daf balrog
#define CPUID_VENDOR_AMD_1   0x68747541 /* "Auth" */
358 c5096daf balrog
#define CPUID_VENDOR_AMD_2   0x69746e65 /* "enti" */ 
359 c5096daf balrog
#define CPUID_VENDOR_AMD_3   0x444d4163 /* "cAMD" */
360 c5096daf balrog
361 e737b32a balrog
#define CPUID_MWAIT_IBE     (1 << 1) /* Interrupts can exit capability */
362 a876e289 balrog
#define CPUID_MWAIT_EMX     (1 << 0) /* enumeration supported */
363 e737b32a balrog
364 2c0262af bellard
#define EXCP00_DIVZ        0
365 2c0262af bellard
#define EXCP01_SSTP        1
366 2c0262af bellard
#define EXCP02_NMI        2
367 2c0262af bellard
#define EXCP03_INT3        3
368 2c0262af bellard
#define EXCP04_INTO        4
369 2c0262af bellard
#define EXCP05_BOUND        5
370 2c0262af bellard
#define EXCP06_ILLOP        6
371 2c0262af bellard
#define EXCP07_PREX        7
372 2c0262af bellard
#define EXCP08_DBLE        8
373 2c0262af bellard
#define EXCP09_XERR        9
374 2c0262af bellard
#define EXCP0A_TSS        10
375 2c0262af bellard
#define EXCP0B_NOSEG        11
376 2c0262af bellard
#define EXCP0C_STACK        12
377 2c0262af bellard
#define EXCP0D_GPF        13
378 2c0262af bellard
#define EXCP0E_PAGE        14
379 2c0262af bellard
#define EXCP10_COPR        16
380 2c0262af bellard
#define EXCP11_ALGN        17
381 2c0262af bellard
#define EXCP12_MCHK        18
382 2c0262af bellard
383 d2fd1af7 bellard
#define EXCP_SYSCALL    0x100 /* only happens in user only emulation
384 d2fd1af7 bellard
                                 for syscall instruction */
385 d2fd1af7 bellard
386 2c0262af bellard
enum {
387 2c0262af bellard
    CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
388 1235fc06 ths
    CC_OP_EFLAGS,  /* all cc are explicitly computed, CC_SRC = flags */
389 d36cd60e bellard
390 d36cd60e bellard
    CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
391 d36cd60e bellard
    CC_OP_MULW,
392 d36cd60e bellard
    CC_OP_MULL,
393 14ce26e7 bellard
    CC_OP_MULQ,
394 2c0262af bellard
395 2c0262af bellard
    CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
396 2c0262af bellard
    CC_OP_ADDW,
397 2c0262af bellard
    CC_OP_ADDL,
398 14ce26e7 bellard
    CC_OP_ADDQ,
399 2c0262af bellard
400 2c0262af bellard
    CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
401 2c0262af bellard
    CC_OP_ADCW,
402 2c0262af bellard
    CC_OP_ADCL,
403 14ce26e7 bellard
    CC_OP_ADCQ,
404 2c0262af bellard
405 2c0262af bellard
    CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
406 2c0262af bellard
    CC_OP_SUBW,
407 2c0262af bellard
    CC_OP_SUBL,
408 14ce26e7 bellard
    CC_OP_SUBQ,
409 2c0262af bellard
410 2c0262af bellard
    CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
411 2c0262af bellard
    CC_OP_SBBW,
412 2c0262af bellard
    CC_OP_SBBL,
413 14ce26e7 bellard
    CC_OP_SBBQ,
414 2c0262af bellard
415 2c0262af bellard
    CC_OP_LOGICB, /* modify all flags, CC_DST = res */
416 2c0262af bellard
    CC_OP_LOGICW,
417 2c0262af bellard
    CC_OP_LOGICL,
418 14ce26e7 bellard
    CC_OP_LOGICQ,
419 2c0262af bellard
420 2c0262af bellard
    CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
421 2c0262af bellard
    CC_OP_INCW,
422 2c0262af bellard
    CC_OP_INCL,
423 14ce26e7 bellard
    CC_OP_INCQ,
424 2c0262af bellard
425 2c0262af bellard
    CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
426 2c0262af bellard
    CC_OP_DECW,
427 2c0262af bellard
    CC_OP_DECL,
428 14ce26e7 bellard
    CC_OP_DECQ,
429 2c0262af bellard
430 6b652794 bellard
    CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
431 2c0262af bellard
    CC_OP_SHLW,
432 2c0262af bellard
    CC_OP_SHLL,
433 14ce26e7 bellard
    CC_OP_SHLQ,
434 2c0262af bellard
435 2c0262af bellard
    CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
436 2c0262af bellard
    CC_OP_SARW,
437 2c0262af bellard
    CC_OP_SARL,
438 14ce26e7 bellard
    CC_OP_SARQ,
439 2c0262af bellard
440 2c0262af bellard
    CC_OP_NB,
441 2c0262af bellard
};
442 2c0262af bellard
443 7a0e1f41 bellard
#ifdef FLOATX80
444 2c0262af bellard
#define USE_X86LDOUBLE
445 2c0262af bellard
#endif
446 2c0262af bellard
447 2c0262af bellard
#ifdef USE_X86LDOUBLE
448 7a0e1f41 bellard
typedef floatx80 CPU86_LDouble;
449 2c0262af bellard
#else
450 7a0e1f41 bellard
typedef float64 CPU86_LDouble;
451 2c0262af bellard
#endif
452 2c0262af bellard
453 2c0262af bellard
typedef struct SegmentCache {
454 2c0262af bellard
    uint32_t selector;
455 14ce26e7 bellard
    target_ulong base;
456 2c0262af bellard
    uint32_t limit;
457 2c0262af bellard
    uint32_t flags;
458 2c0262af bellard
} SegmentCache;
459 2c0262af bellard
460 826461bb bellard
typedef union {
461 664e0f19 bellard
    uint8_t _b[16];
462 664e0f19 bellard
    uint16_t _w[8];
463 664e0f19 bellard
    uint32_t _l[4];
464 664e0f19 bellard
    uint64_t _q[2];
465 7a0e1f41 bellard
    float32 _s[4];
466 7a0e1f41 bellard
    float64 _d[2];
467 14ce26e7 bellard
} XMMReg;
468 14ce26e7 bellard
469 826461bb bellard
typedef union {
470 826461bb bellard
    uint8_t _b[8];
471 a35f3ec7 aurel32
    uint16_t _w[4];
472 a35f3ec7 aurel32
    uint32_t _l[2];
473 a35f3ec7 aurel32
    float32 _s[2];
474 826461bb bellard
    uint64_t q;
475 826461bb bellard
} MMXReg;
476 826461bb bellard
477 826461bb bellard
#ifdef WORDS_BIGENDIAN
478 826461bb bellard
#define XMM_B(n) _b[15 - (n)]
479 826461bb bellard
#define XMM_W(n) _w[7 - (n)]
480 826461bb bellard
#define XMM_L(n) _l[3 - (n)]
481 664e0f19 bellard
#define XMM_S(n) _s[3 - (n)]
482 826461bb bellard
#define XMM_Q(n) _q[1 - (n)]
483 664e0f19 bellard
#define XMM_D(n) _d[1 - (n)]
484 826461bb bellard
485 826461bb bellard
#define MMX_B(n) _b[7 - (n)]
486 826461bb bellard
#define MMX_W(n) _w[3 - (n)]
487 826461bb bellard
#define MMX_L(n) _l[1 - (n)]
488 a35f3ec7 aurel32
#define MMX_S(n) _s[1 - (n)]
489 826461bb bellard
#else
490 826461bb bellard
#define XMM_B(n) _b[n]
491 826461bb bellard
#define XMM_W(n) _w[n]
492 826461bb bellard
#define XMM_L(n) _l[n]
493 664e0f19 bellard
#define XMM_S(n) _s[n]
494 826461bb bellard
#define XMM_Q(n) _q[n]
495 664e0f19 bellard
#define XMM_D(n) _d[n]
496 826461bb bellard
497 826461bb bellard
#define MMX_B(n) _b[n]
498 826461bb bellard
#define MMX_W(n) _w[n]
499 826461bb bellard
#define MMX_L(n) _l[n]
500 a35f3ec7 aurel32
#define MMX_S(n) _s[n]
501 826461bb bellard
#endif
502 664e0f19 bellard
#define MMX_Q(n) q
503 826461bb bellard
504 14ce26e7 bellard
#ifdef TARGET_X86_64
505 14ce26e7 bellard
#define CPU_NB_REGS 16
506 14ce26e7 bellard
#else
507 14ce26e7 bellard
#define CPU_NB_REGS 8
508 14ce26e7 bellard
#endif
509 14ce26e7 bellard
510 6ebbf390 j_mayer
#define NB_MMU_MODES 2
511 6ebbf390 j_mayer
512 2c0262af bellard
typedef struct CPUX86State {
513 2c0262af bellard
    /* standard registers */
514 14ce26e7 bellard
    target_ulong regs[CPU_NB_REGS];
515 14ce26e7 bellard
    target_ulong eip;
516 14ce26e7 bellard
    target_ulong eflags; /* eflags register. During CPU emulation, CC
517 2c0262af bellard
                        flags and DF are set to zero because they are
518 2c0262af bellard
                        stored elsewhere */
519 2c0262af bellard
520 2c0262af bellard
    /* emulator internal eflags handling */
521 14ce26e7 bellard
    target_ulong cc_src;
522 14ce26e7 bellard
    target_ulong cc_dst;
523 2c0262af bellard
    uint32_t cc_op;
524 2c0262af bellard
    int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
525 db620f46 bellard
    uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
526 db620f46 bellard
                        are known at translation time. */
527 db620f46 bellard
    uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
528 2c0262af bellard
529 9df217a3 bellard
    /* segments */
530 9df217a3 bellard
    SegmentCache segs[6]; /* selector values */
531 9df217a3 bellard
    SegmentCache ldt;
532 9df217a3 bellard
    SegmentCache tr;
533 9df217a3 bellard
    SegmentCache gdt; /* only base and limit are used */
534 9df217a3 bellard
    SegmentCache idt; /* only base and limit are used */
535 9df217a3 bellard
536 db620f46 bellard
    target_ulong cr[5]; /* NOTE: cr1 is unused */
537 0ba5f006 aurel32
    uint64_t a20_mask;
538 9df217a3 bellard
539 2c0262af bellard
    /* FPU state */
540 2c0262af bellard
    unsigned int fpstt; /* top of stack index */
541 2c0262af bellard
    unsigned int fpus;
542 2c0262af bellard
    unsigned int fpuc;
543 2c0262af bellard
    uint8_t fptags[8];   /* 0 = valid, 1 = empty */
544 664e0f19 bellard
    union {
545 664e0f19 bellard
#ifdef USE_X86LDOUBLE
546 664e0f19 bellard
        CPU86_LDouble d __attribute__((aligned(16)));
547 664e0f19 bellard
#else
548 664e0f19 bellard
        CPU86_LDouble d;
549 664e0f19 bellard
#endif
550 664e0f19 bellard
        MMXReg mmx;
551 664e0f19 bellard
    } fpregs[8];
552 2c0262af bellard
553 2c0262af bellard
    /* emulator internal variables */
554 7a0e1f41 bellard
    float_status fp_status;
555 2c0262af bellard
    CPU86_LDouble ft0;
556 3b46e624 ths
557 a35f3ec7 aurel32
    float_status mmx_status; /* for 3DNow! float ops */
558 7a0e1f41 bellard
    float_status sse_status;
559 664e0f19 bellard
    uint32_t mxcsr;
560 14ce26e7 bellard
    XMMReg xmm_regs[CPU_NB_REGS];
561 14ce26e7 bellard
    XMMReg xmm_t0;
562 664e0f19 bellard
    MMXReg mmx_t0;
563 1e4840bf bellard
    target_ulong cc_tmp; /* temporary for rcr/rcl */
564 14ce26e7 bellard
565 2c0262af bellard
    /* sysenter registers */
566 2c0262af bellard
    uint32_t sysenter_cs;
567 2436b61a balrog
    target_ulong sysenter_esp;
568 2436b61a balrog
    target_ulong sysenter_eip;
569 8d9bfc2b bellard
    uint64_t efer;
570 8d9bfc2b bellard
    uint64_t star;
571 0573fbfc ths
572 5cc1d1e6 bellard
    uint64_t vm_hsave;
573 5cc1d1e6 bellard
    uint64_t vm_vmcb;
574 33c263df bellard
    uint64_t tsc_offset;
575 0573fbfc ths
    uint64_t intercept;
576 0573fbfc ths
    uint16_t intercept_cr_read;
577 0573fbfc ths
    uint16_t intercept_cr_write;
578 0573fbfc ths
    uint16_t intercept_dr_read;
579 0573fbfc ths
    uint16_t intercept_dr_write;
580 0573fbfc ths
    uint32_t intercept_exceptions;
581 db620f46 bellard
    uint8_t v_tpr;
582 0573fbfc ths
583 14ce26e7 bellard
#ifdef TARGET_X86_64
584 14ce26e7 bellard
    target_ulong lstar;
585 14ce26e7 bellard
    target_ulong cstar;
586 14ce26e7 bellard
    target_ulong fmask;
587 14ce26e7 bellard
    target_ulong kernelgsbase;
588 14ce26e7 bellard
#endif
589 58fe2f10 bellard
590 7ba1e619 aliguori
    uint64_t tsc;
591 7ba1e619 aliguori
592 8f091a59 bellard
    uint64_t pat;
593 8f091a59 bellard
594 2c0262af bellard
    /* exception/interrupt handling */
595 2c0262af bellard
    int error_code;
596 2c0262af bellard
    int exception_is_int;
597 826461bb bellard
    target_ulong exception_next_eip;
598 14ce26e7 bellard
    target_ulong dr[8]; /* debug registers */
599 3b21e03e bellard
    uint32_t smbase;
600 678dde13 ths
    int old_exception;  /* exception in flight */
601 2c0262af bellard
602 a316d335 bellard
    CPU_COMMON
603 2c0262af bellard
604 14ce26e7 bellard
    /* processor features (e.g. for CPUID insn) */
605 8d9bfc2b bellard
    uint32_t cpuid_level;
606 14ce26e7 bellard
    uint32_t cpuid_vendor1;
607 14ce26e7 bellard
    uint32_t cpuid_vendor2;
608 14ce26e7 bellard
    uint32_t cpuid_vendor3;
609 14ce26e7 bellard
    uint32_t cpuid_version;
610 14ce26e7 bellard
    uint32_t cpuid_features;
611 9df217a3 bellard
    uint32_t cpuid_ext_features;
612 8d9bfc2b bellard
    uint32_t cpuid_xlevel;
613 8d9bfc2b bellard
    uint32_t cpuid_model[12];
614 8d9bfc2b bellard
    uint32_t cpuid_ext2_features;
615 0573fbfc ths
    uint32_t cpuid_ext3_features;
616 eae7629b ths
    uint32_t cpuid_apic_id;
617 3b46e624 ths
618 9df217a3 bellard
#ifdef USE_KQEMU
619 9df217a3 bellard
    int kqemu_enabled;
620 f1c85677 bellard
    int last_io_time;
621 9df217a3 bellard
#endif
622 7ba1e619 aliguori
623 7ba1e619 aliguori
    /* For KVM */
624 7ba1e619 aliguori
    uint64_t interrupt_bitmap[256 / 64];
625 7ba1e619 aliguori
626 14ce26e7 bellard
    /* in order to simplify APIC support, we leave this pointer to the
627 14ce26e7 bellard
       user */
628 14ce26e7 bellard
    struct APICState *apic_state;
629 2c0262af bellard
} CPUX86State;
630 2c0262af bellard
631 aaed909a bellard
CPUX86State *cpu_x86_init(const char *cpu_model);
632 2c0262af bellard
int cpu_x86_exec(CPUX86State *s);
633 2c0262af bellard
void cpu_x86_close(CPUX86State *s);
634 a049de61 bellard
void x86_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt,
635 a049de61 bellard
                                                 ...));
636 d720b93d bellard
int cpu_get_pic_interrupt(CPUX86State *s);
637 2ee73ac3 bellard
/* MSDOS compatibility mode FPU exception support */
638 2ee73ac3 bellard
void cpu_set_ferr(CPUX86State *s);
639 2c0262af bellard
640 2c0262af bellard
/* this function must always be used to load data in the segment
641 2c0262af bellard
   cache: it synchronizes the hflags with the segment cache values */
642 5fafdf24 ths
static inline void cpu_x86_load_seg_cache(CPUX86State *env,
643 2c0262af bellard
                                          int seg_reg, unsigned int selector,
644 8988ae89 bellard
                                          target_ulong base,
645 5fafdf24 ths
                                          unsigned int limit,
646 2c0262af bellard
                                          unsigned int flags)
647 2c0262af bellard
{
648 2c0262af bellard
    SegmentCache *sc;
649 2c0262af bellard
    unsigned int new_hflags;
650 3b46e624 ths
651 2c0262af bellard
    sc = &env->segs[seg_reg];
652 2c0262af bellard
    sc->selector = selector;
653 2c0262af bellard
    sc->base = base;
654 2c0262af bellard
    sc->limit = limit;
655 2c0262af bellard
    sc->flags = flags;
656 2c0262af bellard
657 2c0262af bellard
    /* update the hidden flags */
658 14ce26e7 bellard
    {
659 14ce26e7 bellard
        if (seg_reg == R_CS) {
660 14ce26e7 bellard
#ifdef TARGET_X86_64
661 14ce26e7 bellard
            if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
662 14ce26e7 bellard
                /* long mode */
663 14ce26e7 bellard
                env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
664 14ce26e7 bellard
                env->hflags &= ~(HF_ADDSEG_MASK);
665 5fafdf24 ths
            } else
666 14ce26e7 bellard
#endif
667 14ce26e7 bellard
            {
668 14ce26e7 bellard
                /* legacy / compatibility case */
669 14ce26e7 bellard
                new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
670 14ce26e7 bellard
                    >> (DESC_B_SHIFT - HF_CS32_SHIFT);
671 14ce26e7 bellard
                env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
672 14ce26e7 bellard
                    new_hflags;
673 14ce26e7 bellard
            }
674 14ce26e7 bellard
        }
675 14ce26e7 bellard
        new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
676 14ce26e7 bellard
            >> (DESC_B_SHIFT - HF_SS32_SHIFT);
677 14ce26e7 bellard
        if (env->hflags & HF_CS64_MASK) {
678 14ce26e7 bellard
            /* zero base assumed for DS, ES and SS in long mode */
679 5fafdf24 ths
        } else if (!(env->cr[0] & CR0_PE_MASK) ||
680 735a8fd3 bellard
                   (env->eflags & VM_MASK) ||
681 735a8fd3 bellard
                   !(env->hflags & HF_CS32_MASK)) {
682 14ce26e7 bellard
            /* XXX: try to avoid this test. The problem comes from the
683 14ce26e7 bellard
               fact that is real mode or vm86 mode we only modify the
684 14ce26e7 bellard
               'base' and 'selector' fields of the segment cache to go
685 14ce26e7 bellard
               faster. A solution may be to force addseg to one in
686 14ce26e7 bellard
               translate-i386.c. */
687 14ce26e7 bellard
            new_hflags |= HF_ADDSEG_MASK;
688 14ce26e7 bellard
        } else {
689 5fafdf24 ths
            new_hflags |= ((env->segs[R_DS].base |
690 735a8fd3 bellard
                            env->segs[R_ES].base |
691 5fafdf24 ths
                            env->segs[R_SS].base) != 0) <<
692 14ce26e7 bellard
                HF_ADDSEG_SHIFT;
693 14ce26e7 bellard
        }
694 5fafdf24 ths
        env->hflags = (env->hflags &
695 14ce26e7 bellard
                       ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
696 2c0262af bellard
    }
697 2c0262af bellard
}
698 2c0262af bellard
699 2c0262af bellard
/* wrapper, just in case memory mappings must be changed */
700 2c0262af bellard
static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
701 2c0262af bellard
{
702 2c0262af bellard
#if HF_CPL_MASK == 3
703 2c0262af bellard
    s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
704 2c0262af bellard
#else
705 2c0262af bellard
#error HF_CPL_MASK is hardcoded
706 2c0262af bellard
#endif
707 2c0262af bellard
}
708 2c0262af bellard
709 1f1af9fd bellard
/* used for debug or cpu save/restore */
710 1f1af9fd bellard
void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
711 1f1af9fd bellard
CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);
712 1f1af9fd bellard
713 2c0262af bellard
/* the following helpers are only usable in user mode simulation as
714 2c0262af bellard
   they can trigger unexpected exceptions */
715 2c0262af bellard
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
716 6f12a2a6 bellard
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
717 6f12a2a6 bellard
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
718 2c0262af bellard
719 2c0262af bellard
/* you can call this signal handler from your SIGBUS and SIGSEGV
720 2c0262af bellard
   signal handlers to inform the virtual CPU of exceptions. non zero
721 2c0262af bellard
   is returned if the signal was handled by the virtual CPU.  */
722 5fafdf24 ths
int cpu_x86_signal_handler(int host_signum, void *pinfo,
723 2c0262af bellard
                           void *puc);
724 461c0471 bellard
void cpu_x86_set_a20(CPUX86State *env, int a20_state);
725 2c0262af bellard
726 28ab0e2e bellard
uint64_t cpu_get_tsc(CPUX86State *env);
727 28ab0e2e bellard
728 14ce26e7 bellard
void cpu_set_apic_base(CPUX86State *env, uint64_t val);
729 14ce26e7 bellard
uint64_t cpu_get_apic_base(CPUX86State *env);
730 9230e66e bellard
void cpu_set_apic_tpr(CPUX86State *env, uint8_t val);
731 9230e66e bellard
#ifndef NO_CPU_IO_DEFS
732 9230e66e bellard
uint8_t cpu_get_apic_tpr(CPUX86State *env);
733 9230e66e bellard
#endif
734 3b21e03e bellard
void cpu_smm_update(CPUX86State *env);
735 14ce26e7 bellard
736 64a595f2 bellard
/* will be suppressed */
737 64a595f2 bellard
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
738 64a595f2 bellard
739 6fd805e1 aliguori
void cpu_x86_cpuid(CPUX86State *env, uint32_t index,
740 6fd805e1 aliguori
                   uint32_t *eax, uint32_t *ebx,
741 6fd805e1 aliguori
                   uint32_t *ecx, uint32_t *edx);
742 6fd805e1 aliguori
743 2c0262af bellard
/* used to debug */
744 2c0262af bellard
#define X86_DUMP_FPU  0x0001 /* dump FPU state too */
745 2c0262af bellard
#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */
746 2c0262af bellard
747 f1c85677 bellard
#ifdef USE_KQEMU
748 f1c85677 bellard
static inline int cpu_get_time_fast(void)
749 f1c85677 bellard
{
750 f1c85677 bellard
    int low, high;
751 f1c85677 bellard
    asm volatile("rdtsc" : "=a" (low), "=d" (high));
752 f1c85677 bellard
    return low;
753 f1c85677 bellard
}
754 f1c85677 bellard
#endif
755 f1c85677 bellard
756 2c0262af bellard
#define TARGET_PAGE_BITS 12
757 9467d44c ths
758 9467d44c ths
#define CPUState CPUX86State
759 9467d44c ths
#define cpu_init cpu_x86_init
760 9467d44c ths
#define cpu_exec cpu_x86_exec
761 9467d44c ths
#define cpu_gen_code cpu_x86_gen_code
762 9467d44c ths
#define cpu_signal_handler cpu_x86_signal_handler
763 a049de61 bellard
#define cpu_list x86_cpu_list
764 9467d44c ths
765 2436b61a balrog
#define CPU_SAVE_VERSION 7
766 b3c7724c pbrook
767 6ebbf390 j_mayer
/* MMU modes definitions */
768 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _kernel
769 6ebbf390 j_mayer
#define MMU_MODE1_SUFFIX _user
770 6ebbf390 j_mayer
#define MMU_USER_IDX 1
771 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
772 6ebbf390 j_mayer
{
773 6ebbf390 j_mayer
    return (env->hflags & HF_CPL_MASK) == 3 ? 1 : 0;
774 6ebbf390 j_mayer
}
775 6ebbf390 j_mayer
776 26a5f13b bellard
void optimize_flags_init(void);
777 26a5f13b bellard
778 b6abf97d bellard
typedef struct CCTable {
779 b6abf97d bellard
    int (*compute_all)(void); /* return all the flags */
780 b6abf97d bellard
    int (*compute_c)(void);  /* return the C flag */
781 b6abf97d bellard
} CCTable;
782 b6abf97d bellard
783 b6abf97d bellard
extern CCTable cc_table[];
784 b6abf97d bellard
785 6e68e076 pbrook
#if defined(CONFIG_USER_ONLY)
786 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
787 6e68e076 pbrook
{
788 f8ed7070 pbrook
    if (newsp)
789 6e68e076 pbrook
        env->regs[R_ESP] = newsp;
790 6e68e076 pbrook
    env->regs[R_EAX] = 0;
791 6e68e076 pbrook
}
792 6e68e076 pbrook
#endif
793 6e68e076 pbrook
794 2e70f6ef pbrook
#define CPU_PC_FROM_TB(env, tb) env->eip = tb->pc - tb->cs_base
795 2e70f6ef pbrook
796 2c0262af bellard
#include "cpu-all.h"
797 2c0262af bellard
798 0573fbfc ths
#include "svm.h"
799 0573fbfc ths
800 2c0262af bellard
#endif /* CPU_I386_H */