Statistics
| Branch: | Revision:

root / hw / mips_mipssim.c @ 83f59879

History | View | Annotate | Download (6.4 kB)

1
/*
2
 * QEMU/mipssim emulation
3
 *
4
 * Emulates a very simple machine model similiar to the one use by the
5
 * proprietary MIPS emulator.
6
 * 
7
 * Copyright (c) 2007 Thiemo Seufer
8
 *
9
 * Permission is hereby granted, free of charge, to any person obtaining a copy
10
 * of this software and associated documentation files (the "Software"), to deal
11
 * in the Software without restriction, including without limitation the rights
12
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
13
 * copies of the Software, and to permit persons to whom the Software is
14
 * furnished to do so, subject to the following conditions:
15
 *
16
 * The above copyright notice and this permission notice shall be included in
17
 * all copies or substantial portions of the Software.
18
 *
19
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
24
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25
 * THE SOFTWARE.
26
 */
27
#include "vl.h"
28

    
29
#ifdef TARGET_WORDS_BIGENDIAN
30
#define BIOS_FILENAME "mips_bios.bin"
31
#else
32
#define BIOS_FILENAME "mipsel_bios.bin"
33
#endif
34

    
35
#ifdef TARGET_MIPS64
36
#define PHYS_TO_VIRT(x) ((x) | ~0x7fffffffULL)
37
#else
38
#define PHYS_TO_VIRT(x) ((x) | ~0x7fffffffU)
39
#endif
40

    
41
#define VIRT_TO_PHYS_ADDEND (-((int64_t)(int32_t)0x80000000))
42

    
43
static struct _loaderparams {
44
    int ram_size;
45
    const char *kernel_filename;
46
    const char *kernel_cmdline;
47
    const char *initrd_filename;
48
} loaderparams;
49

    
50
static void load_kernel (CPUState *env)
51
{
52
    int64_t entry, kernel_low, kernel_high;
53
    long kernel_size;
54
    long initrd_size;
55
    ram_addr_t initrd_offset;
56

    
57
    kernel_size = load_elf(loaderparams.kernel_filename, VIRT_TO_PHYS_ADDEND,
58
                           &entry, &kernel_low, &kernel_high);
59
    if (kernel_size >= 0) {
60
        if ((entry & ~0x7fffffffULL) == 0x80000000)
61
            entry = (int32_t)entry;
62
        env->PC[env->current_tc] = entry;
63
    } else {
64
        fprintf(stderr, "qemu: could not load kernel '%s'\n",
65
                loaderparams.kernel_filename);
66
        exit(1);
67
    }
68

    
69
    /* load initrd */
70
    initrd_size = 0;
71
    initrd_offset = 0;
72
    if (loaderparams.initrd_filename) {
73
        initrd_size = get_image_size (loaderparams.initrd_filename);
74
        if (initrd_size > 0) {
75
            initrd_offset = (kernel_high + ~TARGET_PAGE_MASK) & TARGET_PAGE_MASK;
76
            if (initrd_offset + initrd_size > loaderparams.ram_size) {
77
                fprintf(stderr,
78
                        "qemu: memory too small for initial ram disk '%s'\n",
79
                        loaderparams.initrd_filename);
80
                exit(1);
81
            }
82
            initrd_size = load_image(loaderparams.initrd_filename,
83
                                     phys_ram_base + initrd_offset);
84
        }
85
        if (initrd_size == (target_ulong) -1) {
86
            fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
87
                    loaderparams.initrd_filename);
88
            exit(1);
89
        }
90
    }
91
}
92

    
93
static void main_cpu_reset(void *opaque)
94
{
95
    CPUState *env = opaque;
96
    cpu_reset(env);
97

    
98
    if (loaderparams.kernel_filename)
99
        load_kernel (env);
100
}
101

    
102
static void
103
mips_mipssim_init (int ram_size, int vga_ram_size, const char *boot_device,
104
                   DisplayState *ds, const char **fd_filename, int snapshot,
105
                   const char *kernel_filename, const char *kernel_cmdline,
106
                   const char *initrd_filename, const char *cpu_model)
107
{
108
    char buf[1024];
109
    unsigned long bios_offset;
110
    CPUState *env;
111
    int bios_size;
112

    
113
    /* Init CPUs. */
114
    if (cpu_model == NULL) {
115
#ifdef TARGET_MIPS64
116
        cpu_model = "5Kf";
117
#else
118
        cpu_model = "24Kf";
119
#endif
120
    }
121
    env = cpu_init(cpu_model);
122
    if (!env) {
123
        fprintf(stderr, "Unable to find CPU definition\n");
124
        exit(1);
125
    }
126
    register_savevm("cpu", 0, 3, cpu_save, cpu_load, env);
127
    qemu_register_reset(main_cpu_reset, env);
128

    
129
    /* Allocate RAM. */
130
    cpu_register_physical_memory(0, ram_size, IO_MEM_RAM);
131

    
132
    /* Load a BIOS / boot exception handler image. */
133
    bios_offset = ram_size + vga_ram_size;
134
    if (bios_name == NULL)
135
        bios_name = BIOS_FILENAME;
136
    snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
137
    bios_size = load_image(buf, phys_ram_base + bios_offset);
138
    if ((bios_size < 0 || bios_size > BIOS_SIZE) && !kernel_filename) {
139
        /* Bail out if we have neither a kernel image nor boot vector code. */
140
        fprintf(stderr,
141
                "qemu: Could not load MIPS bios '%s', and no -kernel argument was specified\n",
142
                buf);
143
        exit(1);
144
    } else {
145
        /* Map the BIOS / boot exception handler. */
146
        cpu_register_physical_memory(0x1fc00000LL,
147
                                     bios_size, bios_offset | IO_MEM_ROM);
148
        /* We have a boot vector start address. */
149
        env->PC[env->current_tc] = (target_long)(int32_t)0xbfc00000;
150
    }
151

    
152
    if (kernel_filename) {
153
        loaderparams.ram_size = ram_size;
154
        loaderparams.kernel_filename = kernel_filename;
155
        loaderparams.kernel_cmdline = kernel_cmdline;
156
        loaderparams.initrd_filename = initrd_filename;
157
        load_kernel(env);
158
    }
159

    
160
    /* Init CPU internal devices. */
161
    cpu_mips_irq_init_cpu(env);
162
    cpu_mips_clock_init(env);
163
    cpu_mips_irqctrl_init();
164

    
165
    /* Register 64 KB of ISA IO space at 0x1fd00000. */
166
    isa_mmio_init(0x1fd00000, 0x00010000);
167

    
168
    /* A single 16450 sits at offset 0x3f8. It is attached to
169
       MIPS CPU INT2, which is interrupt 4. */
170
    if (serial_hds[0])
171
        serial_init(0x3f8, env->irq[4], serial_hds[0]);
172

    
173
    if (nd_table[0].vlan) {
174
        if (nd_table[0].model == NULL
175
            || strcmp(nd_table[0].model, "mipsnet") == 0) {
176
            /* MIPSnet uses the MIPS CPU INT0, which is interrupt 2. */
177
            mipsnet_init(0x4200, env->irq[2], &nd_table[0]);
178
        } else if (strcmp(nd_table[0].model, "?") == 0) {
179
            fprintf(stderr, "qemu: Supported NICs: mipsnet\n");
180
            exit (1);
181
        } else {
182
            fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd_table[0].model);
183
            exit (1);
184
        }
185
    }
186
}
187

    
188
QEMUMachine mips_mipssim_machine = {
189
    "mipssim",
190
    "MIPS MIPSsim platform",
191
    mips_mipssim_init,
192
};