Statistics
| Branch: | Revision:

root / target-microblaze / cpu.h @ 85097db6

History | View | Annotate | Download (10.9 kB)

1 4acb54ba Edgar E. Iglesias
/*
2 4acb54ba Edgar E. Iglesias
 *  MicroBlaze virtual CPU header
3 4acb54ba Edgar E. Iglesias
 *
4 4acb54ba Edgar E. Iglesias
 *  Copyright (c) 2009 Edgar E. Iglesias
5 4acb54ba Edgar E. Iglesias
 *
6 4acb54ba Edgar E. Iglesias
 * This library is free software; you can redistribute it and/or
7 4acb54ba Edgar E. Iglesias
 * modify it under the terms of the GNU Lesser General Public
8 4acb54ba Edgar E. Iglesias
 * License as published by the Free Software Foundation; either
9 4acb54ba Edgar E. Iglesias
 * version 2 of the License, or (at your option) any later version.
10 4acb54ba Edgar E. Iglesias
 *
11 4acb54ba Edgar E. Iglesias
 * This library is distributed in the hope that it will be useful,
12 4acb54ba Edgar E. Iglesias
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 4acb54ba Edgar E. Iglesias
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 4acb54ba Edgar E. Iglesias
 * General Public License for more details.
15 4acb54ba Edgar E. Iglesias
 *
16 4acb54ba Edgar E. Iglesias
 * You should have received a copy of the GNU Lesser General Public
17 8167ee88 Blue Swirl
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 4acb54ba Edgar E. Iglesias
 */
19 4acb54ba Edgar E. Iglesias
#ifndef CPU_MICROBLAZE_H
20 4acb54ba Edgar E. Iglesias
#define CPU_MICROBLAZE_H
21 4acb54ba Edgar E. Iglesias
22 4acb54ba Edgar E. Iglesias
#define TARGET_LONG_BITS 32
23 4acb54ba Edgar E. Iglesias
24 4acb54ba Edgar E. Iglesias
#define CPUState struct CPUMBState
25 4acb54ba Edgar E. Iglesias
26 4acb54ba Edgar E. Iglesias
#include "cpu-defs.h"
27 97694c57 Edgar E. Iglesias
#include "softfloat.h"
28 4acb54ba Edgar E. Iglesias
struct CPUMBState;
29 4acb54ba Edgar E. Iglesias
#if !defined(CONFIG_USER_ONLY)
30 4acb54ba Edgar E. Iglesias
#include "mmu.h"
31 4acb54ba Edgar E. Iglesias
#endif
32 4acb54ba Edgar E. Iglesias
33 4acb54ba Edgar E. Iglesias
#define TARGET_HAS_ICE 1
34 4acb54ba Edgar E. Iglesias
35 0d5d4699 Edgar E. Iglesias
#define ELF_MACHINE        EM_MICROBLAZE
36 4acb54ba Edgar E. Iglesias
37 4acb54ba Edgar E. Iglesias
#define EXCP_NMI        1
38 4acb54ba Edgar E. Iglesias
#define EXCP_MMU        2
39 4acb54ba Edgar E. Iglesias
#define EXCP_IRQ        3
40 4acb54ba Edgar E. Iglesias
#define EXCP_BREAK      4
41 4acb54ba Edgar E. Iglesias
#define EXCP_HW_BREAK   5
42 cedb936b Edgar E. Iglesias
#define EXCP_HW_EXCP    6
43 4acb54ba Edgar E. Iglesias
44 85097db6 Richard Henderson
/* MicroBlaze-specific interrupt pending bits.  */
45 85097db6 Richard Henderson
#define CPU_INTERRUPT_NMI       CPU_INTERRUPT_TGT_EXT_3
46 85097db6 Richard Henderson
47 4acb54ba Edgar E. Iglesias
/* Register aliases. R0 - R15 */
48 4acb54ba Edgar E. Iglesias
#define R_SP     1
49 4acb54ba Edgar E. Iglesias
#define SR_PC    0
50 4acb54ba Edgar E. Iglesias
#define SR_MSR   1
51 4acb54ba Edgar E. Iglesias
#define SR_EAR   3
52 4acb54ba Edgar E. Iglesias
#define SR_ESR   5
53 4acb54ba Edgar E. Iglesias
#define SR_FSR   7
54 4acb54ba Edgar E. Iglesias
#define SR_BTR   0xb
55 4acb54ba Edgar E. Iglesias
#define SR_EDR   0xd
56 4acb54ba Edgar E. Iglesias
57 4acb54ba Edgar E. Iglesias
/* MSR flags.  */
58 4acb54ba Edgar E. Iglesias
#define MSR_BE  (1<<0) /* 0x001 */
59 4acb54ba Edgar E. Iglesias
#define MSR_IE  (1<<1) /* 0x002 */
60 4acb54ba Edgar E. Iglesias
#define MSR_C   (1<<2) /* 0x004 */
61 4acb54ba Edgar E. Iglesias
#define MSR_BIP (1<<3) /* 0x008 */
62 4acb54ba Edgar E. Iglesias
#define MSR_FSL (1<<4) /* 0x010 */
63 4acb54ba Edgar E. Iglesias
#define MSR_ICE (1<<5) /* 0x020 */
64 4acb54ba Edgar E. Iglesias
#define MSR_DZ  (1<<6) /* 0x040 */
65 4acb54ba Edgar E. Iglesias
#define MSR_DCE (1<<7) /* 0x080 */
66 4acb54ba Edgar E. Iglesias
#define MSR_EE  (1<<8) /* 0x100 */
67 4acb54ba Edgar E. Iglesias
#define MSR_EIP (1<<9) /* 0x200 */
68 4acb54ba Edgar E. Iglesias
#define MSR_CC  (1<<31)
69 4acb54ba Edgar E. Iglesias
70 4acb54ba Edgar E. Iglesias
/* Machine State Register (MSR) Fields */
71 4acb54ba Edgar E. Iglesias
#define MSR_UM (1<<11) /* User Mode */
72 4acb54ba Edgar E. Iglesias
#define MSR_UMS        (1<<12) /* User Mode Save */
73 4acb54ba Edgar E. Iglesias
#define MSR_VM (1<<13) /* Virtual Mode */
74 4acb54ba Edgar E. Iglesias
#define MSR_VMS        (1<<14) /* Virtual Mode Save */
75 4acb54ba Edgar E. Iglesias
76 4acb54ba Edgar E. Iglesias
#define MSR_KERNEL      MSR_EE|MSR_VM
77 4acb54ba Edgar E. Iglesias
//#define MSR_USER     MSR_KERNEL|MSR_UM|MSR_IE
78 4acb54ba Edgar E. Iglesias
#define MSR_KERNEL_VMS  MSR_EE|MSR_VMS
79 4acb54ba Edgar E. Iglesias
//#define MSR_USER_VMS MSR_KERNEL_VMS|MSR_UMS|MSR_IE
80 4acb54ba Edgar E. Iglesias
81 4acb54ba Edgar E. Iglesias
/* Exception State Register (ESR) Fields */
82 4acb54ba Edgar E. Iglesias
#define          ESR_DIZ       (1<<11) /* Zone Protection */
83 4acb54ba Edgar E. Iglesias
#define          ESR_S         (1<<10) /* Store instruction */
84 4acb54ba Edgar E. Iglesias
85 85453641 Edgar E. Iglesias
#define          ESR_ESS_FSL_OFFSET     5
86 85453641 Edgar E. Iglesias
87 cedb936b Edgar E. Iglesias
#define          ESR_EC_FSL             0
88 cedb936b Edgar E. Iglesias
#define          ESR_EC_UNALIGNED_DATA  1
89 cedb936b Edgar E. Iglesias
#define          ESR_EC_ILLEGAL_OP      2
90 cedb936b Edgar E. Iglesias
#define          ESR_EC_INSN_BUS        3
91 cedb936b Edgar E. Iglesias
#define          ESR_EC_DATA_BUS        4
92 cedb936b Edgar E. Iglesias
#define          ESR_EC_DIVZERO         5
93 cedb936b Edgar E. Iglesias
#define          ESR_EC_FPU             6
94 cedb936b Edgar E. Iglesias
#define          ESR_EC_PRIVINSN        7
95 cedb936b Edgar E. Iglesias
#define          ESR_EC_DATA_STORAGE    8
96 cedb936b Edgar E. Iglesias
#define          ESR_EC_INSN_STORAGE    9
97 cedb936b Edgar E. Iglesias
#define          ESR_EC_DATA_TLB        10
98 cedb936b Edgar E. Iglesias
#define          ESR_EC_INSN_TLB        11
99 3b584046 Edgar E. Iglesias
#define          ESR_EC_MASK            31
100 4acb54ba Edgar E. Iglesias
101 bdc0bf29 Edgar E. Iglesias
/* Floating Point Status Register (FSR) Bits */
102 bdc0bf29 Edgar E. Iglesias
#define FSR_IO          (1<<4) /* Invalid operation */
103 bdc0bf29 Edgar E. Iglesias
#define FSR_DZ          (1<<3) /* Divide-by-zero */
104 bdc0bf29 Edgar E. Iglesias
#define FSR_OF          (1<<2) /* Overflow */
105 bdc0bf29 Edgar E. Iglesias
#define FSR_UF          (1<<1) /* Underflow */
106 bdc0bf29 Edgar E. Iglesias
#define FSR_DO          (1<<0) /* Denormalized operand error */
107 bdc0bf29 Edgar E. Iglesias
108 4acb54ba Edgar E. Iglesias
/* Version reg.  */
109 4acb54ba Edgar E. Iglesias
/* Basic PVR mask */
110 4acb54ba Edgar E. Iglesias
#define PVR0_PVR_FULL_MASK              0x80000000
111 4acb54ba Edgar E. Iglesias
#define PVR0_USE_BARREL_MASK            0x40000000
112 4acb54ba Edgar E. Iglesias
#define PVR0_USE_DIV_MASK               0x20000000
113 4acb54ba Edgar E. Iglesias
#define PVR0_USE_HW_MUL_MASK            0x10000000
114 4acb54ba Edgar E. Iglesias
#define PVR0_USE_FPU_MASK               0x08000000
115 4acb54ba Edgar E. Iglesias
#define PVR0_USE_EXC_MASK               0x04000000
116 4acb54ba Edgar E. Iglesias
#define PVR0_USE_ICACHE_MASK            0x02000000
117 4acb54ba Edgar E. Iglesias
#define PVR0_USE_DCACHE_MASK            0x01000000
118 4acb54ba Edgar E. Iglesias
#define PVR0_USE_MMU                    0x00800000      /* new */
119 c4374bb7 Michal Simek
#define PVR0_USE_BTC                        0x00400000
120 c4374bb7 Michal Simek
#define PVR0_ENDI                        0x00200000
121 c4374bb7 Michal Simek
#define PVR0_FAULT                        0x00100000
122 4acb54ba Edgar E. Iglesias
#define PVR0_VERSION_MASK               0x0000FF00
123 4acb54ba Edgar E. Iglesias
#define PVR0_USER1_MASK                 0x000000FF
124 4acb54ba Edgar E. Iglesias
125 4acb54ba Edgar E. Iglesias
/* User 2 PVR mask */
126 4acb54ba Edgar E. Iglesias
#define PVR1_USER2_MASK                 0xFFFFFFFF
127 4acb54ba Edgar E. Iglesias
128 4acb54ba Edgar E. Iglesias
/* Configuration PVR masks */
129 4acb54ba Edgar E. Iglesias
#define PVR2_D_OPB_MASK                 0x80000000
130 4acb54ba Edgar E. Iglesias
#define PVR2_D_LMB_MASK                 0x40000000
131 4acb54ba Edgar E. Iglesias
#define PVR2_I_OPB_MASK                 0x20000000
132 4acb54ba Edgar E. Iglesias
#define PVR2_I_LMB_MASK                 0x10000000
133 4acb54ba Edgar E. Iglesias
#define PVR2_INTERRUPT_IS_EDGE_MASK     0x08000000
134 4acb54ba Edgar E. Iglesias
#define PVR2_EDGE_IS_POSITIVE_MASK      0x04000000
135 4acb54ba Edgar E. Iglesias
#define PVR2_D_PLB_MASK                 0x02000000      /* new */
136 4acb54ba Edgar E. Iglesias
#define PVR2_I_PLB_MASK                 0x01000000      /* new */
137 4acb54ba Edgar E. Iglesias
#define PVR2_INTERCONNECT               0x00800000      /* new */
138 4acb54ba Edgar E. Iglesias
#define PVR2_USE_EXTEND_FSL             0x00080000      /* new */
139 4acb54ba Edgar E. Iglesias
#define PVR2_USE_FSL_EXC                0x00040000      /* new */
140 4acb54ba Edgar E. Iglesias
#define PVR2_USE_MSR_INSTR              0x00020000
141 4acb54ba Edgar E. Iglesias
#define PVR2_USE_PCMP_INSTR             0x00010000
142 4acb54ba Edgar E. Iglesias
#define PVR2_AREA_OPTIMISED             0x00008000
143 4acb54ba Edgar E. Iglesias
#define PVR2_USE_BARREL_MASK            0x00004000
144 4acb54ba Edgar E. Iglesias
#define PVR2_USE_DIV_MASK               0x00002000
145 4acb54ba Edgar E. Iglesias
#define PVR2_USE_HW_MUL_MASK            0x00001000
146 4acb54ba Edgar E. Iglesias
#define PVR2_USE_FPU_MASK               0x00000800
147 4acb54ba Edgar E. Iglesias
#define PVR2_USE_MUL64_MASK             0x00000400
148 4acb54ba Edgar E. Iglesias
#define PVR2_USE_FPU2_MASK              0x00000200      /* new */
149 4acb54ba Edgar E. Iglesias
#define PVR2_USE_IPLBEXC                0x00000100
150 4acb54ba Edgar E. Iglesias
#define PVR2_USE_DPLBEXC                0x00000080
151 4acb54ba Edgar E. Iglesias
#define PVR2_OPCODE_0x0_ILL_MASK        0x00000040
152 4acb54ba Edgar E. Iglesias
#define PVR2_UNALIGNED_EXC_MASK         0x00000020
153 4acb54ba Edgar E. Iglesias
#define PVR2_ILL_OPCODE_EXC_MASK        0x00000010
154 4acb54ba Edgar E. Iglesias
#define PVR2_IOPB_BUS_EXC_MASK          0x00000008
155 4acb54ba Edgar E. Iglesias
#define PVR2_DOPB_BUS_EXC_MASK          0x00000004
156 4acb54ba Edgar E. Iglesias
#define PVR2_DIV_ZERO_EXC_MASK          0x00000002
157 4acb54ba Edgar E. Iglesias
#define PVR2_FPU_EXC_MASK               0x00000001
158 4acb54ba Edgar E. Iglesias
159 4acb54ba Edgar E. Iglesias
/* Debug and exception PVR masks */
160 4acb54ba Edgar E. Iglesias
#define PVR3_DEBUG_ENABLED_MASK         0x80000000
161 4acb54ba Edgar E. Iglesias
#define PVR3_NUMBER_OF_PC_BRK_MASK      0x1E000000
162 4acb54ba Edgar E. Iglesias
#define PVR3_NUMBER_OF_RD_ADDR_BRK_MASK 0x00380000
163 4acb54ba Edgar E. Iglesias
#define PVR3_NUMBER_OF_WR_ADDR_BRK_MASK 0x0000E000
164 4acb54ba Edgar E. Iglesias
#define PVR3_FSL_LINKS_MASK             0x00000380
165 4acb54ba Edgar E. Iglesias
166 4acb54ba Edgar E. Iglesias
/* ICache config PVR masks */
167 4acb54ba Edgar E. Iglesias
#define PVR4_USE_ICACHE_MASK            0x80000000
168 4acb54ba Edgar E. Iglesias
#define PVR4_ICACHE_ADDR_TAG_BITS_MASK  0x7C000000
169 4acb54ba Edgar E. Iglesias
#define PVR4_ICACHE_USE_FSL_MASK        0x02000000
170 4acb54ba Edgar E. Iglesias
#define PVR4_ICACHE_ALLOW_WR_MASK       0x01000000
171 4acb54ba Edgar E. Iglesias
#define PVR4_ICACHE_LINE_LEN_MASK       0x00E00000
172 4acb54ba Edgar E. Iglesias
#define PVR4_ICACHE_BYTE_SIZE_MASK      0x001F0000
173 4acb54ba Edgar E. Iglesias
174 4acb54ba Edgar E. Iglesias
/* DCache config PVR masks */
175 4acb54ba Edgar E. Iglesias
#define PVR5_USE_DCACHE_MASK            0x80000000
176 4acb54ba Edgar E. Iglesias
#define PVR5_DCACHE_ADDR_TAG_BITS_MASK  0x7C000000
177 4acb54ba Edgar E. Iglesias
#define PVR5_DCACHE_USE_FSL_MASK        0x02000000
178 4acb54ba Edgar E. Iglesias
#define PVR5_DCACHE_ALLOW_WR_MASK       0x01000000
179 4acb54ba Edgar E. Iglesias
#define PVR5_DCACHE_LINE_LEN_MASK       0x00E00000
180 4acb54ba Edgar E. Iglesias
#define PVR5_DCACHE_BYTE_SIZE_MASK      0x001F0000
181 c4374bb7 Michal Simek
#define PVR5_DCACHE_WRITEBACK_MASK      0x00004000
182 4acb54ba Edgar E. Iglesias
183 4acb54ba Edgar E. Iglesias
/* ICache base address PVR mask */
184 4acb54ba Edgar E. Iglesias
#define PVR6_ICACHE_BASEADDR_MASK       0xFFFFFFFF
185 4acb54ba Edgar E. Iglesias
186 4acb54ba Edgar E. Iglesias
/* ICache high address PVR mask */
187 4acb54ba Edgar E. Iglesias
#define PVR7_ICACHE_HIGHADDR_MASK       0xFFFFFFFF
188 4acb54ba Edgar E. Iglesias
189 4acb54ba Edgar E. Iglesias
/* DCache base address PVR mask */
190 4acb54ba Edgar E. Iglesias
#define PVR8_DCACHE_BASEADDR_MASK       0xFFFFFFFF
191 4acb54ba Edgar E. Iglesias
192 4acb54ba Edgar E. Iglesias
/* DCache high address PVR mask */
193 4acb54ba Edgar E. Iglesias
#define PVR9_DCACHE_HIGHADDR_MASK       0xFFFFFFFF
194 4acb54ba Edgar E. Iglesias
195 4acb54ba Edgar E. Iglesias
/* Target family PVR mask */
196 4acb54ba Edgar E. Iglesias
#define PVR10_TARGET_FAMILY_MASK        0xFF000000
197 4acb54ba Edgar E. Iglesias
198 4acb54ba Edgar E. Iglesias
/* MMU descrtiption */
199 4acb54ba Edgar E. Iglesias
#define PVR11_USE_MMU                   0xC0000000
200 4acb54ba Edgar E. Iglesias
#define PVR11_MMU_ITLB_SIZE             0x38000000
201 4acb54ba Edgar E. Iglesias
#define PVR11_MMU_DTLB_SIZE             0x07000000
202 4acb54ba Edgar E. Iglesias
#define PVR11_MMU_TLB_ACCESS            0x00C00000
203 7458a432 Alejandro Cabrera
#define PVR11_MMU_ZONES                 0x003E0000
204 4acb54ba Edgar E. Iglesias
/* MSR Reset value PVR mask */
205 4acb54ba Edgar E. Iglesias
#define PVR11_MSR_RESET_VALUE_MASK      0x000007FF
206 4acb54ba Edgar E. Iglesias
207 4acb54ba Edgar E. Iglesias
208 4acb54ba Edgar E. Iglesias
209 4acb54ba Edgar E. Iglesias
/* CPU flags.  */
210 4acb54ba Edgar E. Iglesias
211 4acb54ba Edgar E. Iglesias
/* Condition codes.  */
212 4acb54ba Edgar E. Iglesias
#define CC_GE  5
213 4acb54ba Edgar E. Iglesias
#define CC_GT  4
214 4acb54ba Edgar E. Iglesias
#define CC_LE  3
215 4acb54ba Edgar E. Iglesias
#define CC_LT  2
216 4acb54ba Edgar E. Iglesias
#define CC_NE  1
217 4acb54ba Edgar E. Iglesias
#define CC_EQ  0
218 4acb54ba Edgar E. Iglesias
219 4acb54ba Edgar E. Iglesias
#define NB_MMU_MODES    3
220 85453641 Edgar E. Iglesias
221 85453641 Edgar E. Iglesias
#define STREAM_EXCEPTION (1 << 0)
222 85453641 Edgar E. Iglesias
#define STREAM_ATOMIC    (1 << 1)
223 85453641 Edgar E. Iglesias
#define STREAM_TEST      (1 << 2)
224 85453641 Edgar E. Iglesias
#define STREAM_CONTROL   (1 << 3)
225 85453641 Edgar E. Iglesias
#define STREAM_NONBLOCK  (1 << 4)
226 85453641 Edgar E. Iglesias
227 4acb54ba Edgar E. Iglesias
typedef struct CPUMBState {
228 4acb54ba Edgar E. Iglesias
    uint32_t debug;
229 4acb54ba Edgar E. Iglesias
    uint32_t btaken;
230 4acb54ba Edgar E. Iglesias
    uint32_t btarget;
231 4acb54ba Edgar E. Iglesias
    uint32_t bimm;
232 4acb54ba Edgar E. Iglesias
233 4acb54ba Edgar E. Iglesias
    uint32_t imm;
234 4acb54ba Edgar E. Iglesias
    uint32_t regs[33];
235 4acb54ba Edgar E. Iglesias
    uint32_t sregs[24];
236 97694c57 Edgar E. Iglesias
    float_status fp_status;
237 4acb54ba Edgar E. Iglesias
238 4acb54ba Edgar E. Iglesias
    /* Internal flags.  */
239 cedb936b Edgar E. Iglesias
#define IMM_FLAG        4
240 cedb936b Edgar E. Iglesias
#define MSR_EE_FLAG     (1 << 8)
241 4acb54ba Edgar E. Iglesias
#define DRTI_FLAG        (1 << 16)
242 4acb54ba Edgar E. Iglesias
#define DRTE_FLAG        (1 << 17)
243 4acb54ba Edgar E. Iglesias
#define DRTB_FLAG        (1 << 18)
244 4acb54ba Edgar E. Iglesias
#define D_FLAG                (1 << 19)  /* Bit in ESR.  */
245 4acb54ba Edgar E. Iglesias
/* TB dependant CPUState.  */
246 fd1dc858 Edgar E. Iglesias
#define IFLAGS_TB_MASK  (D_FLAG | IMM_FLAG | DRTI_FLAG | DRTE_FLAG | DRTB_FLAG)
247 4acb54ba Edgar E. Iglesias
    uint32_t iflags;
248 4acb54ba Edgar E. Iglesias
249 4acb54ba Edgar E. Iglesias
    struct {
250 4acb54ba Edgar E. Iglesias
        uint32_t regs[16];
251 4acb54ba Edgar E. Iglesias
    } pvr;
252 4acb54ba Edgar E. Iglesias
253 4acb54ba Edgar E. Iglesias
#if !defined(CONFIG_USER_ONLY)
254 4acb54ba Edgar E. Iglesias
    /* Unified MMU.  */
255 4acb54ba Edgar E. Iglesias
    struct microblaze_mmu mmu;
256 4acb54ba Edgar E. Iglesias
#endif
257 4acb54ba Edgar E. Iglesias
258 4acb54ba Edgar E. Iglesias
    CPU_COMMON
259 4acb54ba Edgar E. Iglesias
} CPUMBState;
260 4acb54ba Edgar E. Iglesias
261 4acb54ba Edgar E. Iglesias
CPUState *cpu_mb_init(const char *cpu_model);
262 4acb54ba Edgar E. Iglesias
int cpu_mb_exec(CPUState *s);
263 4acb54ba Edgar E. Iglesias
void cpu_mb_close(CPUState *s);
264 4acb54ba Edgar E. Iglesias
void do_interrupt(CPUState *env);
265 4acb54ba Edgar E. Iglesias
/* you can call this signal handler from your SIGBUS and SIGSEGV
266 4acb54ba Edgar E. Iglesias
   signal handlers to inform the virtual CPU of exceptions. non zero
267 4acb54ba Edgar E. Iglesias
   is returned if the signal was handled by the virtual CPU.  */
268 4acb54ba Edgar E. Iglesias
int cpu_mb_signal_handler(int host_signum, void *pinfo,
269 4acb54ba Edgar E. Iglesias
                          void *puc);
270 4acb54ba Edgar E. Iglesias
271 4acb54ba Edgar E. Iglesias
enum {
272 4acb54ba Edgar E. Iglesias
    CC_OP_DYNAMIC, /* Use env->cc_op  */
273 4acb54ba Edgar E. Iglesias
    CC_OP_FLAGS,
274 4acb54ba Edgar E. Iglesias
    CC_OP_CMP,
275 4acb54ba Edgar E. Iglesias
};
276 4acb54ba Edgar E. Iglesias
277 4acb54ba Edgar E. Iglesias
/* FIXME: MB uses variable pages down to 1K but linux only uses 4k.  */
278 4acb54ba Edgar E. Iglesias
#define TARGET_PAGE_BITS 12
279 4acb54ba Edgar E. Iglesias
#define MMAP_SHIFT TARGET_PAGE_BITS
280 4acb54ba Edgar E. Iglesias
281 52705890 Richard Henderson
#define TARGET_PHYS_ADDR_SPACE_BITS 32
282 52705890 Richard Henderson
#define TARGET_VIRT_ADDR_SPACE_BITS 32
283 52705890 Richard Henderson
284 4acb54ba Edgar E. Iglesias
#define cpu_init cpu_mb_init
285 4acb54ba Edgar E. Iglesias
#define cpu_exec cpu_mb_exec
286 4acb54ba Edgar E. Iglesias
#define cpu_gen_code cpu_mb_gen_code
287 4acb54ba Edgar E. Iglesias
#define cpu_signal_handler cpu_mb_signal_handler
288 4acb54ba Edgar E. Iglesias
289 4acb54ba Edgar E. Iglesias
#define CPU_SAVE_VERSION 1
290 4acb54ba Edgar E. Iglesias
291 4acb54ba Edgar E. Iglesias
/* MMU modes definitions */
292 4acb54ba Edgar E. Iglesias
#define MMU_MODE0_SUFFIX _nommu
293 4acb54ba Edgar E. Iglesias
#define MMU_MODE1_SUFFIX _kernel
294 4acb54ba Edgar E. Iglesias
#define MMU_MODE2_SUFFIX _user
295 4acb54ba Edgar E. Iglesias
#define MMU_NOMMU_IDX   0
296 4acb54ba Edgar E. Iglesias
#define MMU_KERNEL_IDX  1
297 4acb54ba Edgar E. Iglesias
#define MMU_USER_IDX    2
298 4acb54ba Edgar E. Iglesias
/* See NB_MMU_MODES further up the file.  */
299 4acb54ba Edgar E. Iglesias
300 4acb54ba Edgar E. Iglesias
static inline int cpu_mmu_index (CPUState *env)
301 4acb54ba Edgar E. Iglesias
{
302 4acb54ba Edgar E. Iglesias
        /* Are we in nommu mode?.  */
303 4acb54ba Edgar E. Iglesias
        if (!(env->sregs[SR_MSR] & MSR_VM))
304 4acb54ba Edgar E. Iglesias
            return MMU_NOMMU_IDX;
305 4acb54ba Edgar E. Iglesias
306 4acb54ba Edgar E. Iglesias
        if (env->sregs[SR_MSR] & MSR_UM)
307 4acb54ba Edgar E. Iglesias
            return MMU_USER_IDX;
308 4acb54ba Edgar E. Iglesias
        return MMU_KERNEL_IDX;
309 4acb54ba Edgar E. Iglesias
}
310 4acb54ba Edgar E. Iglesias
311 4acb54ba Edgar E. Iglesias
int cpu_mb_handle_mmu_fault(CPUState *env, target_ulong address, int rw,
312 4acb54ba Edgar E. Iglesias
                            int mmu_idx, int is_softmmu);
313 0b5c1ce8 Nathan Froyd
#define cpu_handle_mmu_fault cpu_mb_handle_mmu_fault
314 4acb54ba Edgar E. Iglesias
315 4acb54ba Edgar E. Iglesias
#if defined(CONFIG_USER_ONLY)
316 4acb54ba Edgar E. Iglesias
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
317 4acb54ba Edgar E. Iglesias
{
318 4acb54ba Edgar E. Iglesias
    if (newsp)
319 4acb54ba Edgar E. Iglesias
        env->regs[R_SP] = newsp;
320 4acb54ba Edgar E. Iglesias
    env->regs[3] = 0;
321 4acb54ba Edgar E. Iglesias
}
322 4acb54ba Edgar E. Iglesias
#endif
323 4acb54ba Edgar E. Iglesias
324 4acb54ba Edgar E. Iglesias
static inline void cpu_set_tls(CPUState *env, target_ulong newtls)
325 4acb54ba Edgar E. Iglesias
{
326 4acb54ba Edgar E. Iglesias
}
327 4acb54ba Edgar E. Iglesias
328 4acb54ba Edgar E. Iglesias
static inline int cpu_interrupts_enabled(CPUState *env)
329 4acb54ba Edgar E. Iglesias
{
330 4acb54ba Edgar E. Iglesias
    return env->sregs[SR_MSR] & MSR_IE;
331 4acb54ba Edgar E. Iglesias
}
332 4acb54ba Edgar E. Iglesias
333 4acb54ba Edgar E. Iglesias
#include "cpu-all.h"
334 4acb54ba Edgar E. Iglesias
335 4acb54ba Edgar E. Iglesias
static inline target_ulong cpu_get_pc(CPUState *env)
336 4acb54ba Edgar E. Iglesias
{
337 4acb54ba Edgar E. Iglesias
    return env->sregs[SR_PC];
338 4acb54ba Edgar E. Iglesias
}
339 4acb54ba Edgar E. Iglesias
340 4acb54ba Edgar E. Iglesias
static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
341 4acb54ba Edgar E. Iglesias
                                        target_ulong *cs_base, int *flags)
342 4acb54ba Edgar E. Iglesias
{
343 4acb54ba Edgar E. Iglesias
    *pc = env->sregs[SR_PC];
344 4acb54ba Edgar E. Iglesias
    *cs_base = 0;
345 fd1dc858 Edgar E. Iglesias
    *flags = (env->iflags & IFLAGS_TB_MASK) |
346 fd1dc858 Edgar E. Iglesias
                 (env->sregs[SR_MSR] & (MSR_UM | MSR_VM | MSR_EE));
347 4acb54ba Edgar E. Iglesias
}
348 faed1c2a Edgar E. Iglesias
349 3c7b48b7 Paul Brook
#if !defined(CONFIG_USER_ONLY)
350 c227f099 Anthony Liguori
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
351 faed1c2a Edgar E. Iglesias
                          int is_asi, int size);
352 4acb54ba Edgar E. Iglesias
#endif
353 3c7b48b7 Paul Brook
#endif