Statistics
| Branch: | Revision:

root / target-i386 / translate.c @ 8777643e

History | View | Annotate | Download (249.1 kB)

1 2c0262af bellard
/*
2 2c0262af bellard
 *  i386 translation
3 5fafdf24 ths
 *
4 2c0262af bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 2c0262af bellard
 *
6 2c0262af bellard
 * This library is free software; you can redistribute it and/or
7 2c0262af bellard
 * modify it under the terms of the GNU Lesser General Public
8 2c0262af bellard
 * License as published by the Free Software Foundation; either
9 2c0262af bellard
 * version 2 of the License, or (at your option) any later version.
10 2c0262af bellard
 *
11 2c0262af bellard
 * This library is distributed in the hope that it will be useful,
12 2c0262af bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 2c0262af bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 2c0262af bellard
 * Lesser General Public License for more details.
15 2c0262af bellard
 *
16 2c0262af bellard
 * You should have received a copy of the GNU Lesser General Public
17 2c0262af bellard
 * License along with this library; if not, write to the Free Software
18 fad6cb1a aurel32
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA  02110-1301 USA
19 2c0262af bellard
 */
20 2c0262af bellard
#include <stdarg.h>
21 2c0262af bellard
#include <stdlib.h>
22 2c0262af bellard
#include <stdio.h>
23 2c0262af bellard
#include <string.h>
24 2c0262af bellard
#include <inttypes.h>
25 2c0262af bellard
#include <signal.h>
26 2c0262af bellard
#include <assert.h>
27 2c0262af bellard
28 2c0262af bellard
#include "cpu.h"
29 2c0262af bellard
#include "exec-all.h"
30 2c0262af bellard
#include "disas.h"
31 57fec1fe bellard
#include "tcg-op.h"
32 2c0262af bellard
33 a7812ae4 pbrook
#include "helper.h"
34 a7812ae4 pbrook
#define GEN_HELPER 1
35 a7812ae4 pbrook
#include "helper.h"
36 a7812ae4 pbrook
37 2c0262af bellard
#define PREFIX_REPZ   0x01
38 2c0262af bellard
#define PREFIX_REPNZ  0x02
39 2c0262af bellard
#define PREFIX_LOCK   0x04
40 2c0262af bellard
#define PREFIX_DATA   0x08
41 2c0262af bellard
#define PREFIX_ADR    0x10
42 2c0262af bellard
43 14ce26e7 bellard
#ifdef TARGET_X86_64
44 14ce26e7 bellard
#define X86_64_ONLY(x) x
45 14ce26e7 bellard
#define X86_64_DEF(x...) x
46 14ce26e7 bellard
#define CODE64(s) ((s)->code64)
47 14ce26e7 bellard
#define REX_X(s) ((s)->rex_x)
48 14ce26e7 bellard
#define REX_B(s) ((s)->rex_b)
49 14ce26e7 bellard
/* XXX: gcc generates push/pop in some opcodes, so we cannot use them */
50 14ce26e7 bellard
#if 1
51 14ce26e7 bellard
#define BUGGY_64(x) NULL
52 14ce26e7 bellard
#endif
53 14ce26e7 bellard
#else
54 14ce26e7 bellard
#define X86_64_ONLY(x) NULL
55 14ce26e7 bellard
#define X86_64_DEF(x...)
56 14ce26e7 bellard
#define CODE64(s) 0
57 14ce26e7 bellard
#define REX_X(s) 0
58 14ce26e7 bellard
#define REX_B(s) 0
59 14ce26e7 bellard
#endif
60 14ce26e7 bellard
61 57fec1fe bellard
//#define MACRO_TEST   1
62 57fec1fe bellard
63 57fec1fe bellard
/* global register indexes */
64 a7812ae4 pbrook
static TCGv_ptr cpu_env;
65 a7812ae4 pbrook
static TCGv cpu_A0, cpu_cc_src, cpu_cc_dst, cpu_cc_tmp;
66 a7812ae4 pbrook
static TCGv_i32 cpu_cc_op;
67 1e4840bf bellard
/* local temps */
68 1e4840bf bellard
static TCGv cpu_T[2], cpu_T3;
69 57fec1fe bellard
/* local register indexes (only used inside old micro ops) */
70 a7812ae4 pbrook
static TCGv cpu_tmp0, cpu_tmp4;
71 a7812ae4 pbrook
static TCGv_ptr cpu_ptr0, cpu_ptr1;
72 a7812ae4 pbrook
static TCGv_i32 cpu_tmp2_i32, cpu_tmp3_i32;
73 a7812ae4 pbrook
static TCGv_i64 cpu_tmp1_i64;
74 b6abf97d bellard
static TCGv cpu_tmp5, cpu_tmp6;
75 57fec1fe bellard
76 2e70f6ef pbrook
#include "gen-icount.h"
77 2e70f6ef pbrook
78 57fec1fe bellard
#ifdef TARGET_X86_64
79 57fec1fe bellard
static int x86_64_hregs;
80 ae063a68 bellard
#endif
81 ae063a68 bellard
82 2c0262af bellard
typedef struct DisasContext {
83 2c0262af bellard
    /* current insn context */
84 2c0262af bellard
    int override; /* -1 if no override */
85 2c0262af bellard
    int prefix;
86 2c0262af bellard
    int aflag, dflag;
87 14ce26e7 bellard
    target_ulong pc; /* pc = eip + cs_base */
88 2c0262af bellard
    int is_jmp; /* 1 = means jump (stop translation), 2 means CPU
89 2c0262af bellard
                   static state change (stop translation) */
90 2c0262af bellard
    /* current block context */
91 14ce26e7 bellard
    target_ulong cs_base; /* base of CS segment */
92 2c0262af bellard
    int pe;     /* protected mode */
93 2c0262af bellard
    int code32; /* 32 bit code segment */
94 14ce26e7 bellard
#ifdef TARGET_X86_64
95 14ce26e7 bellard
    int lma;    /* long mode active */
96 14ce26e7 bellard
    int code64; /* 64 bit code segment */
97 14ce26e7 bellard
    int rex_x, rex_b;
98 14ce26e7 bellard
#endif
99 2c0262af bellard
    int ss32;   /* 32 bit stack segment */
100 2c0262af bellard
    int cc_op;  /* current CC operation */
101 2c0262af bellard
    int addseg; /* non zero if either DS/ES/SS have a non zero base */
102 2c0262af bellard
    int f_st;   /* currently unused */
103 2c0262af bellard
    int vm86;   /* vm86 mode */
104 2c0262af bellard
    int cpl;
105 2c0262af bellard
    int iopl;
106 2c0262af bellard
    int tf;     /* TF cpu flag */
107 34865134 bellard
    int singlestep_enabled; /* "hardware" single step enabled */
108 2c0262af bellard
    int jmp_opt; /* use direct block chaining for direct jumps */
109 2c0262af bellard
    int mem_index; /* select memory access functions */
110 c068688b j_mayer
    uint64_t flags; /* all execution flags */
111 2c0262af bellard
    struct TranslationBlock *tb;
112 2c0262af bellard
    int popl_esp_hack; /* for correct popl with esp base handling */
113 14ce26e7 bellard
    int rip_offset; /* only used in x86_64, but left for simplicity */
114 14ce26e7 bellard
    int cpuid_features;
115 3d7374c5 bellard
    int cpuid_ext_features;
116 e771edab aurel32
    int cpuid_ext2_features;
117 12e26b75 bellard
    int cpuid_ext3_features;
118 2c0262af bellard
} DisasContext;
119 2c0262af bellard
120 2c0262af bellard
static void gen_eob(DisasContext *s);
121 14ce26e7 bellard
static void gen_jmp(DisasContext *s, target_ulong eip);
122 14ce26e7 bellard
static void gen_jmp_tb(DisasContext *s, target_ulong eip, int tb_num);
123 2c0262af bellard
124 2c0262af bellard
/* i386 arith/logic operations */
125 2c0262af bellard
enum {
126 5fafdf24 ths
    OP_ADDL,
127 5fafdf24 ths
    OP_ORL,
128 5fafdf24 ths
    OP_ADCL,
129 2c0262af bellard
    OP_SBBL,
130 5fafdf24 ths
    OP_ANDL,
131 5fafdf24 ths
    OP_SUBL,
132 5fafdf24 ths
    OP_XORL,
133 2c0262af bellard
    OP_CMPL,
134 2c0262af bellard
};
135 2c0262af bellard
136 2c0262af bellard
/* i386 shift ops */
137 2c0262af bellard
enum {
138 5fafdf24 ths
    OP_ROL,
139 5fafdf24 ths
    OP_ROR,
140 5fafdf24 ths
    OP_RCL,
141 5fafdf24 ths
    OP_RCR,
142 5fafdf24 ths
    OP_SHL,
143 5fafdf24 ths
    OP_SHR,
144 2c0262af bellard
    OP_SHL1, /* undocumented */
145 2c0262af bellard
    OP_SAR = 7,
146 2c0262af bellard
};
147 2c0262af bellard
148 8e1c85e3 bellard
enum {
149 8e1c85e3 bellard
    JCC_O,
150 8e1c85e3 bellard
    JCC_B,
151 8e1c85e3 bellard
    JCC_Z,
152 8e1c85e3 bellard
    JCC_BE,
153 8e1c85e3 bellard
    JCC_S,
154 8e1c85e3 bellard
    JCC_P,
155 8e1c85e3 bellard
    JCC_L,
156 8e1c85e3 bellard
    JCC_LE,
157 8e1c85e3 bellard
};
158 8e1c85e3 bellard
159 2c0262af bellard
/* operand size */
160 2c0262af bellard
enum {
161 2c0262af bellard
    OT_BYTE = 0,
162 2c0262af bellard
    OT_WORD,
163 5fafdf24 ths
    OT_LONG,
164 2c0262af bellard
    OT_QUAD,
165 2c0262af bellard
};
166 2c0262af bellard
167 2c0262af bellard
enum {
168 2c0262af bellard
    /* I386 int registers */
169 2c0262af bellard
    OR_EAX,   /* MUST be even numbered */
170 2c0262af bellard
    OR_ECX,
171 2c0262af bellard
    OR_EDX,
172 2c0262af bellard
    OR_EBX,
173 2c0262af bellard
    OR_ESP,
174 2c0262af bellard
    OR_EBP,
175 2c0262af bellard
    OR_ESI,
176 2c0262af bellard
    OR_EDI,
177 14ce26e7 bellard
178 14ce26e7 bellard
    OR_TMP0 = 16,    /* temporary operand register */
179 2c0262af bellard
    OR_TMP1,
180 2c0262af bellard
    OR_A0, /* temporary register used when doing address evaluation */
181 2c0262af bellard
};
182 2c0262af bellard
183 57fec1fe bellard
static inline void gen_op_movl_T0_0(void)
184 57fec1fe bellard
{
185 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[0], 0);
186 57fec1fe bellard
}
187 57fec1fe bellard
188 57fec1fe bellard
static inline void gen_op_movl_T0_im(int32_t val)
189 57fec1fe bellard
{
190 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[0], val);
191 57fec1fe bellard
}
192 57fec1fe bellard
193 57fec1fe bellard
static inline void gen_op_movl_T0_imu(uint32_t val)
194 57fec1fe bellard
{
195 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[0], val);
196 57fec1fe bellard
}
197 57fec1fe bellard
198 57fec1fe bellard
static inline void gen_op_movl_T1_im(int32_t val)
199 57fec1fe bellard
{
200 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[1], val);
201 57fec1fe bellard
}
202 57fec1fe bellard
203 57fec1fe bellard
static inline void gen_op_movl_T1_imu(uint32_t val)
204 57fec1fe bellard
{
205 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[1], val);
206 57fec1fe bellard
}
207 57fec1fe bellard
208 57fec1fe bellard
static inline void gen_op_movl_A0_im(uint32_t val)
209 57fec1fe bellard
{
210 57fec1fe bellard
    tcg_gen_movi_tl(cpu_A0, val);
211 57fec1fe bellard
}
212 57fec1fe bellard
213 57fec1fe bellard
#ifdef TARGET_X86_64
214 57fec1fe bellard
static inline void gen_op_movq_A0_im(int64_t val)
215 57fec1fe bellard
{
216 57fec1fe bellard
    tcg_gen_movi_tl(cpu_A0, val);
217 57fec1fe bellard
}
218 57fec1fe bellard
#endif
219 57fec1fe bellard
220 57fec1fe bellard
static inline void gen_movtl_T0_im(target_ulong val)
221 57fec1fe bellard
{
222 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[0], val);
223 57fec1fe bellard
}
224 57fec1fe bellard
225 57fec1fe bellard
static inline void gen_movtl_T1_im(target_ulong val)
226 57fec1fe bellard
{
227 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[1], val);
228 57fec1fe bellard
}
229 57fec1fe bellard
230 57fec1fe bellard
static inline void gen_op_andl_T0_ffff(void)
231 57fec1fe bellard
{
232 57fec1fe bellard
    tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffff);
233 57fec1fe bellard
}
234 57fec1fe bellard
235 57fec1fe bellard
static inline void gen_op_andl_T0_im(uint32_t val)
236 57fec1fe bellard
{
237 57fec1fe bellard
    tcg_gen_andi_tl(cpu_T[0], cpu_T[0], val);
238 57fec1fe bellard
}
239 57fec1fe bellard
240 57fec1fe bellard
static inline void gen_op_movl_T0_T1(void)
241 57fec1fe bellard
{
242 57fec1fe bellard
    tcg_gen_mov_tl(cpu_T[0], cpu_T[1]);
243 57fec1fe bellard
}
244 57fec1fe bellard
245 57fec1fe bellard
static inline void gen_op_andl_A0_ffff(void)
246 57fec1fe bellard
{
247 57fec1fe bellard
    tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffff);
248 57fec1fe bellard
}
249 57fec1fe bellard
250 14ce26e7 bellard
#ifdef TARGET_X86_64
251 14ce26e7 bellard
252 14ce26e7 bellard
#define NB_OP_SIZES 4
253 14ce26e7 bellard
254 14ce26e7 bellard
#else /* !TARGET_X86_64 */
255 14ce26e7 bellard
256 14ce26e7 bellard
#define NB_OP_SIZES 3
257 14ce26e7 bellard
258 14ce26e7 bellard
#endif /* !TARGET_X86_64 */
259 14ce26e7 bellard
260 57fec1fe bellard
#if defined(WORDS_BIGENDIAN)
261 57fec1fe bellard
#define REG_B_OFFSET (sizeof(target_ulong) - 1)
262 57fec1fe bellard
#define REG_H_OFFSET (sizeof(target_ulong) - 2)
263 57fec1fe bellard
#define REG_W_OFFSET (sizeof(target_ulong) - 2)
264 57fec1fe bellard
#define REG_L_OFFSET (sizeof(target_ulong) - 4)
265 57fec1fe bellard
#define REG_LH_OFFSET (sizeof(target_ulong) - 8)
266 14ce26e7 bellard
#else
267 57fec1fe bellard
#define REG_B_OFFSET 0
268 57fec1fe bellard
#define REG_H_OFFSET 1
269 57fec1fe bellard
#define REG_W_OFFSET 0
270 57fec1fe bellard
#define REG_L_OFFSET 0
271 57fec1fe bellard
#define REG_LH_OFFSET 4
272 14ce26e7 bellard
#endif
273 57fec1fe bellard
274 1e4840bf bellard
static inline void gen_op_mov_reg_v(int ot, int reg, TCGv t0)
275 57fec1fe bellard
{
276 57fec1fe bellard
    switch(ot) {
277 57fec1fe bellard
    case OT_BYTE:
278 57fec1fe bellard
        if (reg < 4 X86_64_DEF( || reg >= 8 || x86_64_hregs)) {
279 1e4840bf bellard
            tcg_gen_st8_tl(t0, cpu_env, offsetof(CPUState, regs[reg]) + REG_B_OFFSET);
280 57fec1fe bellard
        } else {
281 1e4840bf bellard
            tcg_gen_st8_tl(t0, cpu_env, offsetof(CPUState, regs[reg - 4]) + REG_H_OFFSET);
282 57fec1fe bellard
        }
283 57fec1fe bellard
        break;
284 57fec1fe bellard
    case OT_WORD:
285 1e4840bf bellard
        tcg_gen_st16_tl(t0, cpu_env, offsetof(CPUState, regs[reg]) + REG_W_OFFSET);
286 57fec1fe bellard
        break;
287 14ce26e7 bellard
#ifdef TARGET_X86_64
288 57fec1fe bellard
    case OT_LONG:
289 1e4840bf bellard
        tcg_gen_st32_tl(t0, cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET);
290 57fec1fe bellard
        /* high part of register set to zero */
291 57fec1fe bellard
        tcg_gen_movi_tl(cpu_tmp0, 0);
292 57fec1fe bellard
        tcg_gen_st32_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]) + REG_LH_OFFSET);
293 57fec1fe bellard
        break;
294 57fec1fe bellard
    default:
295 57fec1fe bellard
    case OT_QUAD:
296 1e4840bf bellard
        tcg_gen_st_tl(t0, cpu_env, offsetof(CPUState, regs[reg]));
297 57fec1fe bellard
        break;
298 57fec1fe bellard
#else
299 57fec1fe bellard
    default:
300 57fec1fe bellard
    case OT_LONG:
301 1e4840bf bellard
        tcg_gen_st32_tl(t0, cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET);
302 57fec1fe bellard
        break;
303 14ce26e7 bellard
#endif
304 57fec1fe bellard
    }
305 57fec1fe bellard
}
306 2c0262af bellard
307 57fec1fe bellard
static inline void gen_op_mov_reg_T0(int ot, int reg)
308 57fec1fe bellard
{
309 1e4840bf bellard
    gen_op_mov_reg_v(ot, reg, cpu_T[0]);
310 57fec1fe bellard
}
311 57fec1fe bellard
312 57fec1fe bellard
static inline void gen_op_mov_reg_T1(int ot, int reg)
313 57fec1fe bellard
{
314 1e4840bf bellard
    gen_op_mov_reg_v(ot, reg, cpu_T[1]);
315 57fec1fe bellard
}
316 57fec1fe bellard
317 57fec1fe bellard
static inline void gen_op_mov_reg_A0(int size, int reg)
318 57fec1fe bellard
{
319 57fec1fe bellard
    switch(size) {
320 57fec1fe bellard
    case 0:
321 57fec1fe bellard
        tcg_gen_st16_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg]) + REG_W_OFFSET);
322 57fec1fe bellard
        break;
323 14ce26e7 bellard
#ifdef TARGET_X86_64
324 57fec1fe bellard
    case 1:
325 57fec1fe bellard
        tcg_gen_st32_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET);
326 57fec1fe bellard
        /* high part of register set to zero */
327 57fec1fe bellard
        tcg_gen_movi_tl(cpu_tmp0, 0);
328 57fec1fe bellard
        tcg_gen_st32_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]) + REG_LH_OFFSET);
329 57fec1fe bellard
        break;
330 57fec1fe bellard
    default:
331 57fec1fe bellard
    case 2:
332 57fec1fe bellard
        tcg_gen_st_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg]));
333 57fec1fe bellard
        break;
334 14ce26e7 bellard
#else
335 57fec1fe bellard
    default:
336 57fec1fe bellard
    case 1:
337 57fec1fe bellard
        tcg_gen_st32_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET);
338 57fec1fe bellard
        break;
339 14ce26e7 bellard
#endif
340 57fec1fe bellard
    }
341 57fec1fe bellard
}
342 57fec1fe bellard
343 1e4840bf bellard
static inline void gen_op_mov_v_reg(int ot, TCGv t0, int reg)
344 57fec1fe bellard
{
345 57fec1fe bellard
    switch(ot) {
346 57fec1fe bellard
    case OT_BYTE:
347 57fec1fe bellard
        if (reg < 4 X86_64_DEF( || reg >= 8 || x86_64_hregs)) {
348 57fec1fe bellard
            goto std_case;
349 57fec1fe bellard
        } else {
350 1e4840bf bellard
            tcg_gen_ld8u_tl(t0, cpu_env, offsetof(CPUState, regs[reg - 4]) + REG_H_OFFSET);
351 57fec1fe bellard
        }
352 57fec1fe bellard
        break;
353 57fec1fe bellard
    default:
354 57fec1fe bellard
    std_case:
355 1e4840bf bellard
        tcg_gen_ld_tl(t0, cpu_env, offsetof(CPUState, regs[reg]));
356 57fec1fe bellard
        break;
357 57fec1fe bellard
    }
358 57fec1fe bellard
}
359 57fec1fe bellard
360 1e4840bf bellard
static inline void gen_op_mov_TN_reg(int ot, int t_index, int reg)
361 1e4840bf bellard
{
362 1e4840bf bellard
    gen_op_mov_v_reg(ot, cpu_T[t_index], reg);
363 1e4840bf bellard
}
364 1e4840bf bellard
365 57fec1fe bellard
static inline void gen_op_movl_A0_reg(int reg)
366 57fec1fe bellard
{
367 57fec1fe bellard
    tcg_gen_ld32u_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET);
368 57fec1fe bellard
}
369 57fec1fe bellard
370 57fec1fe bellard
static inline void gen_op_addl_A0_im(int32_t val)
371 57fec1fe bellard
{
372 57fec1fe bellard
    tcg_gen_addi_tl(cpu_A0, cpu_A0, val);
373 14ce26e7 bellard
#ifdef TARGET_X86_64
374 57fec1fe bellard
    tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
375 14ce26e7 bellard
#endif
376 57fec1fe bellard
}
377 2c0262af bellard
378 14ce26e7 bellard
#ifdef TARGET_X86_64
379 57fec1fe bellard
static inline void gen_op_addq_A0_im(int64_t val)
380 57fec1fe bellard
{
381 57fec1fe bellard
    tcg_gen_addi_tl(cpu_A0, cpu_A0, val);
382 57fec1fe bellard
}
383 14ce26e7 bellard
#endif
384 57fec1fe bellard
    
385 57fec1fe bellard
static void gen_add_A0_im(DisasContext *s, int val)
386 57fec1fe bellard
{
387 57fec1fe bellard
#ifdef TARGET_X86_64
388 57fec1fe bellard
    if (CODE64(s))
389 57fec1fe bellard
        gen_op_addq_A0_im(val);
390 57fec1fe bellard
    else
391 57fec1fe bellard
#endif
392 57fec1fe bellard
        gen_op_addl_A0_im(val);
393 57fec1fe bellard
}
394 2c0262af bellard
395 57fec1fe bellard
static inline void gen_op_addl_T0_T1(void)
396 2c0262af bellard
{
397 57fec1fe bellard
    tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
398 57fec1fe bellard
}
399 57fec1fe bellard
400 57fec1fe bellard
static inline void gen_op_jmp_T0(void)
401 57fec1fe bellard
{
402 57fec1fe bellard
    tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUState, eip));
403 57fec1fe bellard
}
404 57fec1fe bellard
405 6e0d8677 bellard
static inline void gen_op_add_reg_im(int size, int reg, int32_t val)
406 57fec1fe bellard
{
407 6e0d8677 bellard
    switch(size) {
408 6e0d8677 bellard
    case 0:
409 6e0d8677 bellard
        tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
410 6e0d8677 bellard
        tcg_gen_addi_tl(cpu_tmp0, cpu_tmp0, val);
411 6e0d8677 bellard
        tcg_gen_st16_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]) + REG_W_OFFSET);
412 6e0d8677 bellard
        break;
413 6e0d8677 bellard
    case 1:
414 6e0d8677 bellard
        tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
415 6e0d8677 bellard
        tcg_gen_addi_tl(cpu_tmp0, cpu_tmp0, val);
416 6e0d8677 bellard
#ifdef TARGET_X86_64
417 6e0d8677 bellard
        tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xffffffff);
418 6e0d8677 bellard
#endif
419 6e0d8677 bellard
        tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
420 6e0d8677 bellard
        break;
421 6e0d8677 bellard
#ifdef TARGET_X86_64
422 6e0d8677 bellard
    case 2:
423 6e0d8677 bellard
        tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
424 6e0d8677 bellard
        tcg_gen_addi_tl(cpu_tmp0, cpu_tmp0, val);
425 6e0d8677 bellard
        tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
426 6e0d8677 bellard
        break;
427 6e0d8677 bellard
#endif
428 6e0d8677 bellard
    }
429 57fec1fe bellard
}
430 57fec1fe bellard
431 6e0d8677 bellard
static inline void gen_op_add_reg_T0(int size, int reg)
432 57fec1fe bellard
{
433 6e0d8677 bellard
    switch(size) {
434 6e0d8677 bellard
    case 0:
435 6e0d8677 bellard
        tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
436 6e0d8677 bellard
        tcg_gen_add_tl(cpu_tmp0, cpu_tmp0, cpu_T[0]);
437 6e0d8677 bellard
        tcg_gen_st16_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]) + REG_W_OFFSET);
438 6e0d8677 bellard
        break;
439 6e0d8677 bellard
    case 1:
440 6e0d8677 bellard
        tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
441 6e0d8677 bellard
        tcg_gen_add_tl(cpu_tmp0, cpu_tmp0, cpu_T[0]);
442 14ce26e7 bellard
#ifdef TARGET_X86_64
443 6e0d8677 bellard
        tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xffffffff);
444 14ce26e7 bellard
#endif
445 6e0d8677 bellard
        tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
446 6e0d8677 bellard
        break;
447 14ce26e7 bellard
#ifdef TARGET_X86_64
448 6e0d8677 bellard
    case 2:
449 6e0d8677 bellard
        tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
450 6e0d8677 bellard
        tcg_gen_add_tl(cpu_tmp0, cpu_tmp0, cpu_T[0]);
451 6e0d8677 bellard
        tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
452 6e0d8677 bellard
        break;
453 14ce26e7 bellard
#endif
454 6e0d8677 bellard
    }
455 6e0d8677 bellard
}
456 57fec1fe bellard
457 57fec1fe bellard
static inline void gen_op_set_cc_op(int32_t val)
458 57fec1fe bellard
{
459 b6abf97d bellard
    tcg_gen_movi_i32(cpu_cc_op, val);
460 57fec1fe bellard
}
461 57fec1fe bellard
462 57fec1fe bellard
static inline void gen_op_addl_A0_reg_sN(int shift, int reg)
463 57fec1fe bellard
{
464 57fec1fe bellard
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
465 57fec1fe bellard
    if (shift != 0) 
466 57fec1fe bellard
        tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, shift);
467 57fec1fe bellard
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
468 14ce26e7 bellard
#ifdef TARGET_X86_64
469 57fec1fe bellard
    tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
470 14ce26e7 bellard
#endif
471 57fec1fe bellard
}
472 2c0262af bellard
473 57fec1fe bellard
static inline void gen_op_movl_A0_seg(int reg)
474 57fec1fe bellard
{
475 57fec1fe bellard
    tcg_gen_ld32u_tl(cpu_A0, cpu_env, offsetof(CPUState, segs[reg].base) + REG_L_OFFSET);
476 57fec1fe bellard
}
477 2c0262af bellard
478 57fec1fe bellard
static inline void gen_op_addl_A0_seg(int reg)
479 57fec1fe bellard
{
480 57fec1fe bellard
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, segs[reg].base));
481 57fec1fe bellard
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
482 57fec1fe bellard
#ifdef TARGET_X86_64
483 57fec1fe bellard
    tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
484 57fec1fe bellard
#endif
485 57fec1fe bellard
}
486 2c0262af bellard
487 14ce26e7 bellard
#ifdef TARGET_X86_64
488 57fec1fe bellard
static inline void gen_op_movq_A0_seg(int reg)
489 57fec1fe bellard
{
490 57fec1fe bellard
    tcg_gen_ld_tl(cpu_A0, cpu_env, offsetof(CPUState, segs[reg].base));
491 57fec1fe bellard
}
492 14ce26e7 bellard
493 57fec1fe bellard
static inline void gen_op_addq_A0_seg(int reg)
494 57fec1fe bellard
{
495 57fec1fe bellard
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, segs[reg].base));
496 57fec1fe bellard
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
497 57fec1fe bellard
}
498 57fec1fe bellard
499 57fec1fe bellard
static inline void gen_op_movq_A0_reg(int reg)
500 57fec1fe bellard
{
501 57fec1fe bellard
    tcg_gen_ld_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg]));
502 57fec1fe bellard
}
503 57fec1fe bellard
504 57fec1fe bellard
static inline void gen_op_addq_A0_reg_sN(int shift, int reg)
505 57fec1fe bellard
{
506 57fec1fe bellard
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]));
507 57fec1fe bellard
    if (shift != 0) 
508 57fec1fe bellard
        tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, shift);
509 57fec1fe bellard
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
510 57fec1fe bellard
}
511 14ce26e7 bellard
#endif
512 14ce26e7 bellard
513 57fec1fe bellard
static inline void gen_op_lds_T0_A0(int idx)
514 57fec1fe bellard
{
515 57fec1fe bellard
    int mem_index = (idx >> 2) - 1;
516 57fec1fe bellard
    switch(idx & 3) {
517 57fec1fe bellard
    case 0:
518 57fec1fe bellard
        tcg_gen_qemu_ld8s(cpu_T[0], cpu_A0, mem_index);
519 57fec1fe bellard
        break;
520 57fec1fe bellard
    case 1:
521 57fec1fe bellard
        tcg_gen_qemu_ld16s(cpu_T[0], cpu_A0, mem_index);
522 57fec1fe bellard
        break;
523 57fec1fe bellard
    default:
524 57fec1fe bellard
    case 2:
525 57fec1fe bellard
        tcg_gen_qemu_ld32s(cpu_T[0], cpu_A0, mem_index);
526 57fec1fe bellard
        break;
527 57fec1fe bellard
    }
528 57fec1fe bellard
}
529 2c0262af bellard
530 1e4840bf bellard
static inline void gen_op_ld_v(int idx, TCGv t0, TCGv a0)
531 57fec1fe bellard
{
532 57fec1fe bellard
    int mem_index = (idx >> 2) - 1;
533 57fec1fe bellard
    switch(idx & 3) {
534 57fec1fe bellard
    case 0:
535 1e4840bf bellard
        tcg_gen_qemu_ld8u(t0, a0, mem_index);
536 57fec1fe bellard
        break;
537 57fec1fe bellard
    case 1:
538 1e4840bf bellard
        tcg_gen_qemu_ld16u(t0, a0, mem_index);
539 57fec1fe bellard
        break;
540 57fec1fe bellard
    case 2:
541 1e4840bf bellard
        tcg_gen_qemu_ld32u(t0, a0, mem_index);
542 57fec1fe bellard
        break;
543 57fec1fe bellard
    default:
544 57fec1fe bellard
    case 3:
545 a7812ae4 pbrook
        /* Should never happen on 32-bit targets.  */
546 a7812ae4 pbrook
#ifdef TARGET_X86_64
547 1e4840bf bellard
        tcg_gen_qemu_ld64(t0, a0, mem_index);
548 a7812ae4 pbrook
#endif
549 57fec1fe bellard
        break;
550 57fec1fe bellard
    }
551 57fec1fe bellard
}
552 2c0262af bellard
553 1e4840bf bellard
/* XXX: always use ldu or lds */
554 1e4840bf bellard
static inline void gen_op_ld_T0_A0(int idx)
555 1e4840bf bellard
{
556 1e4840bf bellard
    gen_op_ld_v(idx, cpu_T[0], cpu_A0);
557 1e4840bf bellard
}
558 1e4840bf bellard
559 57fec1fe bellard
static inline void gen_op_ldu_T0_A0(int idx)
560 57fec1fe bellard
{
561 1e4840bf bellard
    gen_op_ld_v(idx, cpu_T[0], cpu_A0);
562 57fec1fe bellard
}
563 2c0262af bellard
564 57fec1fe bellard
static inline void gen_op_ld_T1_A0(int idx)
565 57fec1fe bellard
{
566 1e4840bf bellard
    gen_op_ld_v(idx, cpu_T[1], cpu_A0);
567 1e4840bf bellard
}
568 1e4840bf bellard
569 1e4840bf bellard
static inline void gen_op_st_v(int idx, TCGv t0, TCGv a0)
570 1e4840bf bellard
{
571 57fec1fe bellard
    int mem_index = (idx >> 2) - 1;
572 57fec1fe bellard
    switch(idx & 3) {
573 57fec1fe bellard
    case 0:
574 1e4840bf bellard
        tcg_gen_qemu_st8(t0, a0, mem_index);
575 57fec1fe bellard
        break;
576 57fec1fe bellard
    case 1:
577 1e4840bf bellard
        tcg_gen_qemu_st16(t0, a0, mem_index);
578 57fec1fe bellard
        break;
579 57fec1fe bellard
    case 2:
580 1e4840bf bellard
        tcg_gen_qemu_st32(t0, a0, mem_index);
581 57fec1fe bellard
        break;
582 57fec1fe bellard
    default:
583 57fec1fe bellard
    case 3:
584 a7812ae4 pbrook
        /* Should never happen on 32-bit targets.  */
585 a7812ae4 pbrook
#ifdef TARGET_X86_64
586 1e4840bf bellard
        tcg_gen_qemu_st64(t0, a0, mem_index);
587 a7812ae4 pbrook
#endif
588 57fec1fe bellard
        break;
589 57fec1fe bellard
    }
590 57fec1fe bellard
}
591 4f31916f bellard
592 57fec1fe bellard
static inline void gen_op_st_T0_A0(int idx)
593 57fec1fe bellard
{
594 1e4840bf bellard
    gen_op_st_v(idx, cpu_T[0], cpu_A0);
595 57fec1fe bellard
}
596 4f31916f bellard
597 57fec1fe bellard
static inline void gen_op_st_T1_A0(int idx)
598 57fec1fe bellard
{
599 1e4840bf bellard
    gen_op_st_v(idx, cpu_T[1], cpu_A0);
600 57fec1fe bellard
}
601 4f31916f bellard
602 14ce26e7 bellard
static inline void gen_jmp_im(target_ulong pc)
603 14ce26e7 bellard
{
604 57fec1fe bellard
    tcg_gen_movi_tl(cpu_tmp0, pc);
605 57fec1fe bellard
    tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUState, eip));
606 14ce26e7 bellard
}
607 14ce26e7 bellard
608 2c0262af bellard
static inline void gen_string_movl_A0_ESI(DisasContext *s)
609 2c0262af bellard
{
610 2c0262af bellard
    int override;
611 2c0262af bellard
612 2c0262af bellard
    override = s->override;
613 14ce26e7 bellard
#ifdef TARGET_X86_64
614 14ce26e7 bellard
    if (s->aflag == 2) {
615 14ce26e7 bellard
        if (override >= 0) {
616 57fec1fe bellard
            gen_op_movq_A0_seg(override);
617 57fec1fe bellard
            gen_op_addq_A0_reg_sN(0, R_ESI);
618 14ce26e7 bellard
        } else {
619 57fec1fe bellard
            gen_op_movq_A0_reg(R_ESI);
620 14ce26e7 bellard
        }
621 14ce26e7 bellard
    } else
622 14ce26e7 bellard
#endif
623 2c0262af bellard
    if (s->aflag) {
624 2c0262af bellard
        /* 32 bit address */
625 2c0262af bellard
        if (s->addseg && override < 0)
626 2c0262af bellard
            override = R_DS;
627 2c0262af bellard
        if (override >= 0) {
628 57fec1fe bellard
            gen_op_movl_A0_seg(override);
629 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_ESI);
630 2c0262af bellard
        } else {
631 57fec1fe bellard
            gen_op_movl_A0_reg(R_ESI);
632 2c0262af bellard
        }
633 2c0262af bellard
    } else {
634 2c0262af bellard
        /* 16 address, always override */
635 2c0262af bellard
        if (override < 0)
636 2c0262af bellard
            override = R_DS;
637 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESI);
638 2c0262af bellard
        gen_op_andl_A0_ffff();
639 57fec1fe bellard
        gen_op_addl_A0_seg(override);
640 2c0262af bellard
    }
641 2c0262af bellard
}
642 2c0262af bellard
643 2c0262af bellard
static inline void gen_string_movl_A0_EDI(DisasContext *s)
644 2c0262af bellard
{
645 14ce26e7 bellard
#ifdef TARGET_X86_64
646 14ce26e7 bellard
    if (s->aflag == 2) {
647 57fec1fe bellard
        gen_op_movq_A0_reg(R_EDI);
648 14ce26e7 bellard
    } else
649 14ce26e7 bellard
#endif
650 2c0262af bellard
    if (s->aflag) {
651 2c0262af bellard
        if (s->addseg) {
652 57fec1fe bellard
            gen_op_movl_A0_seg(R_ES);
653 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_EDI);
654 2c0262af bellard
        } else {
655 57fec1fe bellard
            gen_op_movl_A0_reg(R_EDI);
656 2c0262af bellard
        }
657 2c0262af bellard
    } else {
658 57fec1fe bellard
        gen_op_movl_A0_reg(R_EDI);
659 2c0262af bellard
        gen_op_andl_A0_ffff();
660 57fec1fe bellard
        gen_op_addl_A0_seg(R_ES);
661 2c0262af bellard
    }
662 2c0262af bellard
}
663 2c0262af bellard
664 6e0d8677 bellard
static inline void gen_op_movl_T0_Dshift(int ot) 
665 6e0d8677 bellard
{
666 6e0d8677 bellard
    tcg_gen_ld32s_tl(cpu_T[0], cpu_env, offsetof(CPUState, df));
667 6e0d8677 bellard
    tcg_gen_shli_tl(cpu_T[0], cpu_T[0], ot);
668 2c0262af bellard
};
669 2c0262af bellard
670 6e0d8677 bellard
static void gen_extu(int ot, TCGv reg)
671 6e0d8677 bellard
{
672 6e0d8677 bellard
    switch(ot) {
673 6e0d8677 bellard
    case OT_BYTE:
674 6e0d8677 bellard
        tcg_gen_ext8u_tl(reg, reg);
675 6e0d8677 bellard
        break;
676 6e0d8677 bellard
    case OT_WORD:
677 6e0d8677 bellard
        tcg_gen_ext16u_tl(reg, reg);
678 6e0d8677 bellard
        break;
679 6e0d8677 bellard
    case OT_LONG:
680 6e0d8677 bellard
        tcg_gen_ext32u_tl(reg, reg);
681 6e0d8677 bellard
        break;
682 6e0d8677 bellard
    default:
683 6e0d8677 bellard
        break;
684 6e0d8677 bellard
    }
685 6e0d8677 bellard
}
686 3b46e624 ths
687 6e0d8677 bellard
static void gen_exts(int ot, TCGv reg)
688 6e0d8677 bellard
{
689 6e0d8677 bellard
    switch(ot) {
690 6e0d8677 bellard
    case OT_BYTE:
691 6e0d8677 bellard
        tcg_gen_ext8s_tl(reg, reg);
692 6e0d8677 bellard
        break;
693 6e0d8677 bellard
    case OT_WORD:
694 6e0d8677 bellard
        tcg_gen_ext16s_tl(reg, reg);
695 6e0d8677 bellard
        break;
696 6e0d8677 bellard
    case OT_LONG:
697 6e0d8677 bellard
        tcg_gen_ext32s_tl(reg, reg);
698 6e0d8677 bellard
        break;
699 6e0d8677 bellard
    default:
700 6e0d8677 bellard
        break;
701 6e0d8677 bellard
    }
702 6e0d8677 bellard
}
703 2c0262af bellard
704 6e0d8677 bellard
static inline void gen_op_jnz_ecx(int size, int label1)
705 6e0d8677 bellard
{
706 6e0d8677 bellard
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[R_ECX]));
707 6e0d8677 bellard
    gen_extu(size + 1, cpu_tmp0);
708 cb63669a pbrook
    tcg_gen_brcondi_tl(TCG_COND_NE, cpu_tmp0, 0, label1);
709 6e0d8677 bellard
}
710 6e0d8677 bellard
711 6e0d8677 bellard
static inline void gen_op_jz_ecx(int size, int label1)
712 6e0d8677 bellard
{
713 6e0d8677 bellard
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[R_ECX]));
714 6e0d8677 bellard
    gen_extu(size + 1, cpu_tmp0);
715 cb63669a pbrook
    tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, label1);
716 6e0d8677 bellard
}
717 2c0262af bellard
718 a7812ae4 pbrook
static void gen_helper_in_func(int ot, TCGv v, TCGv_i32 n)
719 a7812ae4 pbrook
{
720 a7812ae4 pbrook
    switch (ot) {
721 a7812ae4 pbrook
    case 0: gen_helper_inb(v, n); break;
722 a7812ae4 pbrook
    case 1: gen_helper_inw(v, n); break;
723 a7812ae4 pbrook
    case 2: gen_helper_inl(v, n); break;
724 a7812ae4 pbrook
    }
725 2c0262af bellard
726 a7812ae4 pbrook
}
727 2c0262af bellard
728 a7812ae4 pbrook
static void gen_helper_out_func(int ot, TCGv_i32 v, TCGv_i32 n)
729 a7812ae4 pbrook
{
730 a7812ae4 pbrook
    switch (ot) {
731 a7812ae4 pbrook
    case 0: gen_helper_outb(v, n); break;
732 a7812ae4 pbrook
    case 1: gen_helper_outw(v, n); break;
733 a7812ae4 pbrook
    case 2: gen_helper_outl(v, n); break;
734 a7812ae4 pbrook
    }
735 a7812ae4 pbrook
736 a7812ae4 pbrook
}
737 f115e911 bellard
738 b8b6a50b bellard
static void gen_check_io(DisasContext *s, int ot, target_ulong cur_eip,
739 b8b6a50b bellard
                         uint32_t svm_flags)
740 f115e911 bellard
{
741 b8b6a50b bellard
    int state_saved;
742 b8b6a50b bellard
    target_ulong next_eip;
743 b8b6a50b bellard
744 b8b6a50b bellard
    state_saved = 0;
745 f115e911 bellard
    if (s->pe && (s->cpl > s->iopl || s->vm86)) {
746 f115e911 bellard
        if (s->cc_op != CC_OP_DYNAMIC)
747 f115e911 bellard
            gen_op_set_cc_op(s->cc_op);
748 14ce26e7 bellard
        gen_jmp_im(cur_eip);
749 b8b6a50b bellard
        state_saved = 1;
750 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
751 a7812ae4 pbrook
        switch (ot) {
752 a7812ae4 pbrook
        case 0: gen_helper_check_iob(cpu_tmp2_i32); break;
753 a7812ae4 pbrook
        case 1: gen_helper_check_iow(cpu_tmp2_i32); break;
754 a7812ae4 pbrook
        case 2: gen_helper_check_iol(cpu_tmp2_i32); break;
755 a7812ae4 pbrook
        }
756 b8b6a50b bellard
    }
757 872929aa bellard
    if(s->flags & HF_SVMI_MASK) {
758 b8b6a50b bellard
        if (!state_saved) {
759 b8b6a50b bellard
            if (s->cc_op != CC_OP_DYNAMIC)
760 b8b6a50b bellard
                gen_op_set_cc_op(s->cc_op);
761 b8b6a50b bellard
            gen_jmp_im(cur_eip);
762 b8b6a50b bellard
            state_saved = 1;
763 b8b6a50b bellard
        }
764 b8b6a50b bellard
        svm_flags |= (1 << (4 + ot));
765 b8b6a50b bellard
        next_eip = s->pc - s->cs_base;
766 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
767 a7812ae4 pbrook
        gen_helper_svm_check_io(cpu_tmp2_i32, tcg_const_i32(svm_flags),
768 a7812ae4 pbrook
                                tcg_const_i32(next_eip - cur_eip));
769 f115e911 bellard
    }
770 f115e911 bellard
}
771 f115e911 bellard
772 2c0262af bellard
static inline void gen_movs(DisasContext *s, int ot)
773 2c0262af bellard
{
774 2c0262af bellard
    gen_string_movl_A0_ESI(s);
775 57fec1fe bellard
    gen_op_ld_T0_A0(ot + s->mem_index);
776 2c0262af bellard
    gen_string_movl_A0_EDI(s);
777 57fec1fe bellard
    gen_op_st_T0_A0(ot + s->mem_index);
778 6e0d8677 bellard
    gen_op_movl_T0_Dshift(ot);
779 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_ESI);
780 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_EDI);
781 2c0262af bellard
}
782 2c0262af bellard
783 2c0262af bellard
static inline void gen_update_cc_op(DisasContext *s)
784 2c0262af bellard
{
785 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC) {
786 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
787 2c0262af bellard
        s->cc_op = CC_OP_DYNAMIC;
788 2c0262af bellard
    }
789 2c0262af bellard
}
790 2c0262af bellard
791 b6abf97d bellard
static void gen_op_update1_cc(void)
792 b6abf97d bellard
{
793 b6abf97d bellard
    tcg_gen_discard_tl(cpu_cc_src);
794 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
795 b6abf97d bellard
}
796 b6abf97d bellard
797 b6abf97d bellard
static void gen_op_update2_cc(void)
798 b6abf97d bellard
{
799 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
800 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
801 b6abf97d bellard
}
802 b6abf97d bellard
803 b6abf97d bellard
static inline void gen_op_cmpl_T0_T1_cc(void)
804 b6abf97d bellard
{
805 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
806 b6abf97d bellard
    tcg_gen_sub_tl(cpu_cc_dst, cpu_T[0], cpu_T[1]);
807 b6abf97d bellard
}
808 b6abf97d bellard
809 b6abf97d bellard
static inline void gen_op_testl_T0_T1_cc(void)
810 b6abf97d bellard
{
811 b6abf97d bellard
    tcg_gen_discard_tl(cpu_cc_src);
812 b6abf97d bellard
    tcg_gen_and_tl(cpu_cc_dst, cpu_T[0], cpu_T[1]);
813 b6abf97d bellard
}
814 b6abf97d bellard
815 b6abf97d bellard
static void gen_op_update_neg_cc(void)
816 b6abf97d bellard
{
817 b6abf97d bellard
    tcg_gen_neg_tl(cpu_cc_src, cpu_T[0]);
818 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
819 b6abf97d bellard
}
820 b6abf97d bellard
821 8e1c85e3 bellard
/* compute eflags.C to reg */
822 8e1c85e3 bellard
static void gen_compute_eflags_c(TCGv reg)
823 8e1c85e3 bellard
{
824 a7812ae4 pbrook
    gen_helper_cc_compute_c(cpu_tmp2_i32, cpu_cc_op);
825 8e1c85e3 bellard
    tcg_gen_extu_i32_tl(reg, cpu_tmp2_i32);
826 8e1c85e3 bellard
}
827 8e1c85e3 bellard
828 8e1c85e3 bellard
/* compute all eflags to cc_src */
829 8e1c85e3 bellard
static void gen_compute_eflags(TCGv reg)
830 8e1c85e3 bellard
{
831 a7812ae4 pbrook
    gen_helper_cc_compute_all(cpu_tmp2_i32, cpu_cc_op);
832 8e1c85e3 bellard
    tcg_gen_extu_i32_tl(reg, cpu_tmp2_i32);
833 8e1c85e3 bellard
}
834 8e1c85e3 bellard
835 1e4840bf bellard
static inline void gen_setcc_slow_T0(DisasContext *s, int jcc_op)
836 8e1c85e3 bellard
{
837 1e4840bf bellard
    if (s->cc_op != CC_OP_DYNAMIC)
838 1e4840bf bellard
        gen_op_set_cc_op(s->cc_op);
839 1e4840bf bellard
    switch(jcc_op) {
840 8e1c85e3 bellard
    case JCC_O:
841 8e1c85e3 bellard
        gen_compute_eflags(cpu_T[0]);
842 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 11);
843 8e1c85e3 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
844 8e1c85e3 bellard
        break;
845 8e1c85e3 bellard
    case JCC_B:
846 8e1c85e3 bellard
        gen_compute_eflags_c(cpu_T[0]);
847 8e1c85e3 bellard
        break;
848 8e1c85e3 bellard
    case JCC_Z:
849 8e1c85e3 bellard
        gen_compute_eflags(cpu_T[0]);
850 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 6);
851 8e1c85e3 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
852 8e1c85e3 bellard
        break;
853 8e1c85e3 bellard
    case JCC_BE:
854 8e1c85e3 bellard
        gen_compute_eflags(cpu_tmp0);
855 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_T[0], cpu_tmp0, 6);
856 8e1c85e3 bellard
        tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
857 8e1c85e3 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
858 8e1c85e3 bellard
        break;
859 8e1c85e3 bellard
    case JCC_S:
860 8e1c85e3 bellard
        gen_compute_eflags(cpu_T[0]);
861 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 7);
862 8e1c85e3 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
863 8e1c85e3 bellard
        break;
864 8e1c85e3 bellard
    case JCC_P:
865 8e1c85e3 bellard
        gen_compute_eflags(cpu_T[0]);
866 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 2);
867 8e1c85e3 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
868 8e1c85e3 bellard
        break;
869 8e1c85e3 bellard
    case JCC_L:
870 8e1c85e3 bellard
        gen_compute_eflags(cpu_tmp0);
871 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_T[0], cpu_tmp0, 11); /* CC_O */
872 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_tmp0, cpu_tmp0, 7); /* CC_S */
873 8e1c85e3 bellard
        tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
874 8e1c85e3 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
875 8e1c85e3 bellard
        break;
876 8e1c85e3 bellard
    default:
877 8e1c85e3 bellard
    case JCC_LE:
878 8e1c85e3 bellard
        gen_compute_eflags(cpu_tmp0);
879 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_T[0], cpu_tmp0, 11); /* CC_O */
880 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_tmp4, cpu_tmp0, 7); /* CC_S */
881 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_tmp0, cpu_tmp0, 6); /* CC_Z */
882 8e1c85e3 bellard
        tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
883 8e1c85e3 bellard
        tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
884 8e1c85e3 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
885 8e1c85e3 bellard
        break;
886 8e1c85e3 bellard
    }
887 8e1c85e3 bellard
}
888 8e1c85e3 bellard
889 8e1c85e3 bellard
/* return true if setcc_slow is not needed (WARNING: must be kept in
890 8e1c85e3 bellard
   sync with gen_jcc1) */
891 8e1c85e3 bellard
static int is_fast_jcc_case(DisasContext *s, int b)
892 8e1c85e3 bellard
{
893 8e1c85e3 bellard
    int jcc_op;
894 8e1c85e3 bellard
    jcc_op = (b >> 1) & 7;
895 8e1c85e3 bellard
    switch(s->cc_op) {
896 8e1c85e3 bellard
        /* we optimize the cmp/jcc case */
897 8e1c85e3 bellard
    case CC_OP_SUBB:
898 8e1c85e3 bellard
    case CC_OP_SUBW:
899 8e1c85e3 bellard
    case CC_OP_SUBL:
900 8e1c85e3 bellard
    case CC_OP_SUBQ:
901 8e1c85e3 bellard
        if (jcc_op == JCC_O || jcc_op == JCC_P)
902 8e1c85e3 bellard
            goto slow_jcc;
903 8e1c85e3 bellard
        break;
904 8e1c85e3 bellard
905 8e1c85e3 bellard
        /* some jumps are easy to compute */
906 8e1c85e3 bellard
    case CC_OP_ADDB:
907 8e1c85e3 bellard
    case CC_OP_ADDW:
908 8e1c85e3 bellard
    case CC_OP_ADDL:
909 8e1c85e3 bellard
    case CC_OP_ADDQ:
910 8e1c85e3 bellard
911 8e1c85e3 bellard
    case CC_OP_LOGICB:
912 8e1c85e3 bellard
    case CC_OP_LOGICW:
913 8e1c85e3 bellard
    case CC_OP_LOGICL:
914 8e1c85e3 bellard
    case CC_OP_LOGICQ:
915 8e1c85e3 bellard
916 8e1c85e3 bellard
    case CC_OP_INCB:
917 8e1c85e3 bellard
    case CC_OP_INCW:
918 8e1c85e3 bellard
    case CC_OP_INCL:
919 8e1c85e3 bellard
    case CC_OP_INCQ:
920 8e1c85e3 bellard
921 8e1c85e3 bellard
    case CC_OP_DECB:
922 8e1c85e3 bellard
    case CC_OP_DECW:
923 8e1c85e3 bellard
    case CC_OP_DECL:
924 8e1c85e3 bellard
    case CC_OP_DECQ:
925 8e1c85e3 bellard
926 8e1c85e3 bellard
    case CC_OP_SHLB:
927 8e1c85e3 bellard
    case CC_OP_SHLW:
928 8e1c85e3 bellard
    case CC_OP_SHLL:
929 8e1c85e3 bellard
    case CC_OP_SHLQ:
930 8e1c85e3 bellard
        if (jcc_op != JCC_Z && jcc_op != JCC_S)
931 8e1c85e3 bellard
            goto slow_jcc;
932 8e1c85e3 bellard
        break;
933 8e1c85e3 bellard
    default:
934 8e1c85e3 bellard
    slow_jcc:
935 8e1c85e3 bellard
        return 0;
936 8e1c85e3 bellard
    }
937 8e1c85e3 bellard
    return 1;
938 8e1c85e3 bellard
}
939 8e1c85e3 bellard
940 8e1c85e3 bellard
/* generate a conditional jump to label 'l1' according to jump opcode
941 8e1c85e3 bellard
   value 'b'. In the fast case, T0 is guaranted not to be used. */
942 8e1c85e3 bellard
static inline void gen_jcc1(DisasContext *s, int cc_op, int b, int l1)
943 8e1c85e3 bellard
{
944 8e1c85e3 bellard
    int inv, jcc_op, size, cond;
945 8e1c85e3 bellard
    TCGv t0;
946 8e1c85e3 bellard
947 8e1c85e3 bellard
    inv = b & 1;
948 8e1c85e3 bellard
    jcc_op = (b >> 1) & 7;
949 8e1c85e3 bellard
950 8e1c85e3 bellard
    switch(cc_op) {
951 8e1c85e3 bellard
        /* we optimize the cmp/jcc case */
952 8e1c85e3 bellard
    case CC_OP_SUBB:
953 8e1c85e3 bellard
    case CC_OP_SUBW:
954 8e1c85e3 bellard
    case CC_OP_SUBL:
955 8e1c85e3 bellard
    case CC_OP_SUBQ:
956 8e1c85e3 bellard
        
957 8e1c85e3 bellard
        size = cc_op - CC_OP_SUBB;
958 8e1c85e3 bellard
        switch(jcc_op) {
959 8e1c85e3 bellard
        case JCC_Z:
960 8e1c85e3 bellard
        fast_jcc_z:
961 8e1c85e3 bellard
            switch(size) {
962 8e1c85e3 bellard
            case 0:
963 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0xff);
964 8e1c85e3 bellard
                t0 = cpu_tmp0;
965 8e1c85e3 bellard
                break;
966 8e1c85e3 bellard
            case 1:
967 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0xffff);
968 8e1c85e3 bellard
                t0 = cpu_tmp0;
969 8e1c85e3 bellard
                break;
970 8e1c85e3 bellard
#ifdef TARGET_X86_64
971 8e1c85e3 bellard
            case 2:
972 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0xffffffff);
973 8e1c85e3 bellard
                t0 = cpu_tmp0;
974 8e1c85e3 bellard
                break;
975 8e1c85e3 bellard
#endif
976 8e1c85e3 bellard
            default:
977 8e1c85e3 bellard
                t0 = cpu_cc_dst;
978 8e1c85e3 bellard
                break;
979 8e1c85e3 bellard
            }
980 cb63669a pbrook
            tcg_gen_brcondi_tl(inv ? TCG_COND_NE : TCG_COND_EQ, t0, 0, l1);
981 8e1c85e3 bellard
            break;
982 8e1c85e3 bellard
        case JCC_S:
983 8e1c85e3 bellard
        fast_jcc_s:
984 8e1c85e3 bellard
            switch(size) {
985 8e1c85e3 bellard
            case 0:
986 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0x80);
987 cb63669a pbrook
                tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE, cpu_tmp0, 
988 cb63669a pbrook
                                   0, l1);
989 8e1c85e3 bellard
                break;
990 8e1c85e3 bellard
            case 1:
991 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0x8000);
992 cb63669a pbrook
                tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE, cpu_tmp0, 
993 cb63669a pbrook
                                   0, l1);
994 8e1c85e3 bellard
                break;
995 8e1c85e3 bellard
#ifdef TARGET_X86_64
996 8e1c85e3 bellard
            case 2:
997 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0x80000000);
998 cb63669a pbrook
                tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE, cpu_tmp0, 
999 cb63669a pbrook
                                   0, l1);
1000 8e1c85e3 bellard
                break;
1001 8e1c85e3 bellard
#endif
1002 8e1c85e3 bellard
            default:
1003 cb63669a pbrook
                tcg_gen_brcondi_tl(inv ? TCG_COND_GE : TCG_COND_LT, cpu_cc_dst, 
1004 cb63669a pbrook
                                   0, l1);
1005 8e1c85e3 bellard
                break;
1006 8e1c85e3 bellard
            }
1007 8e1c85e3 bellard
            break;
1008 8e1c85e3 bellard
            
1009 8e1c85e3 bellard
        case JCC_B:
1010 8e1c85e3 bellard
            cond = inv ? TCG_COND_GEU : TCG_COND_LTU;
1011 8e1c85e3 bellard
            goto fast_jcc_b;
1012 8e1c85e3 bellard
        case JCC_BE:
1013 8e1c85e3 bellard
            cond = inv ? TCG_COND_GTU : TCG_COND_LEU;
1014 8e1c85e3 bellard
        fast_jcc_b:
1015 8e1c85e3 bellard
            tcg_gen_add_tl(cpu_tmp4, cpu_cc_dst, cpu_cc_src);
1016 8e1c85e3 bellard
            switch(size) {
1017 8e1c85e3 bellard
            case 0:
1018 8e1c85e3 bellard
                t0 = cpu_tmp0;
1019 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp4, cpu_tmp4, 0xff);
1020 8e1c85e3 bellard
                tcg_gen_andi_tl(t0, cpu_cc_src, 0xff);
1021 8e1c85e3 bellard
                break;
1022 8e1c85e3 bellard
            case 1:
1023 8e1c85e3 bellard
                t0 = cpu_tmp0;
1024 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp4, cpu_tmp4, 0xffff);
1025 8e1c85e3 bellard
                tcg_gen_andi_tl(t0, cpu_cc_src, 0xffff);
1026 8e1c85e3 bellard
                break;
1027 8e1c85e3 bellard
#ifdef TARGET_X86_64
1028 8e1c85e3 bellard
            case 2:
1029 8e1c85e3 bellard
                t0 = cpu_tmp0;
1030 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp4, cpu_tmp4, 0xffffffff);
1031 8e1c85e3 bellard
                tcg_gen_andi_tl(t0, cpu_cc_src, 0xffffffff);
1032 8e1c85e3 bellard
                break;
1033 8e1c85e3 bellard
#endif
1034 8e1c85e3 bellard
            default:
1035 8e1c85e3 bellard
                t0 = cpu_cc_src;
1036 8e1c85e3 bellard
                break;
1037 8e1c85e3 bellard
            }
1038 8e1c85e3 bellard
            tcg_gen_brcond_tl(cond, cpu_tmp4, t0, l1);
1039 8e1c85e3 bellard
            break;
1040 8e1c85e3 bellard
            
1041 8e1c85e3 bellard
        case JCC_L:
1042 8e1c85e3 bellard
            cond = inv ? TCG_COND_GE : TCG_COND_LT;
1043 8e1c85e3 bellard
            goto fast_jcc_l;
1044 8e1c85e3 bellard
        case JCC_LE:
1045 8e1c85e3 bellard
            cond = inv ? TCG_COND_GT : TCG_COND_LE;
1046 8e1c85e3 bellard
        fast_jcc_l:
1047 8e1c85e3 bellard
            tcg_gen_add_tl(cpu_tmp4, cpu_cc_dst, cpu_cc_src);
1048 8e1c85e3 bellard
            switch(size) {
1049 8e1c85e3 bellard
            case 0:
1050 8e1c85e3 bellard
                t0 = cpu_tmp0;
1051 8e1c85e3 bellard
                tcg_gen_ext8s_tl(cpu_tmp4, cpu_tmp4);
1052 8e1c85e3 bellard
                tcg_gen_ext8s_tl(t0, cpu_cc_src);
1053 8e1c85e3 bellard
                break;
1054 8e1c85e3 bellard
            case 1:
1055 8e1c85e3 bellard
                t0 = cpu_tmp0;
1056 8e1c85e3 bellard
                tcg_gen_ext16s_tl(cpu_tmp4, cpu_tmp4);
1057 8e1c85e3 bellard
                tcg_gen_ext16s_tl(t0, cpu_cc_src);
1058 8e1c85e3 bellard
                break;
1059 8e1c85e3 bellard
#ifdef TARGET_X86_64
1060 8e1c85e3 bellard
            case 2:
1061 8e1c85e3 bellard
                t0 = cpu_tmp0;
1062 8e1c85e3 bellard
                tcg_gen_ext32s_tl(cpu_tmp4, cpu_tmp4);
1063 8e1c85e3 bellard
                tcg_gen_ext32s_tl(t0, cpu_cc_src);
1064 8e1c85e3 bellard
                break;
1065 8e1c85e3 bellard
#endif
1066 8e1c85e3 bellard
            default:
1067 8e1c85e3 bellard
                t0 = cpu_cc_src;
1068 8e1c85e3 bellard
                break;
1069 8e1c85e3 bellard
            }
1070 8e1c85e3 bellard
            tcg_gen_brcond_tl(cond, cpu_tmp4, t0, l1);
1071 8e1c85e3 bellard
            break;
1072 8e1c85e3 bellard
            
1073 8e1c85e3 bellard
        default:
1074 8e1c85e3 bellard
            goto slow_jcc;
1075 8e1c85e3 bellard
        }
1076 8e1c85e3 bellard
        break;
1077 8e1c85e3 bellard
        
1078 8e1c85e3 bellard
        /* some jumps are easy to compute */
1079 8e1c85e3 bellard
    case CC_OP_ADDB:
1080 8e1c85e3 bellard
    case CC_OP_ADDW:
1081 8e1c85e3 bellard
    case CC_OP_ADDL:
1082 8e1c85e3 bellard
    case CC_OP_ADDQ:
1083 8e1c85e3 bellard
        
1084 8e1c85e3 bellard
    case CC_OP_ADCB:
1085 8e1c85e3 bellard
    case CC_OP_ADCW:
1086 8e1c85e3 bellard
    case CC_OP_ADCL:
1087 8e1c85e3 bellard
    case CC_OP_ADCQ:
1088 8e1c85e3 bellard
        
1089 8e1c85e3 bellard
    case CC_OP_SBBB:
1090 8e1c85e3 bellard
    case CC_OP_SBBW:
1091 8e1c85e3 bellard
    case CC_OP_SBBL:
1092 8e1c85e3 bellard
    case CC_OP_SBBQ:
1093 8e1c85e3 bellard
        
1094 8e1c85e3 bellard
    case CC_OP_LOGICB:
1095 8e1c85e3 bellard
    case CC_OP_LOGICW:
1096 8e1c85e3 bellard
    case CC_OP_LOGICL:
1097 8e1c85e3 bellard
    case CC_OP_LOGICQ:
1098 8e1c85e3 bellard
        
1099 8e1c85e3 bellard
    case CC_OP_INCB:
1100 8e1c85e3 bellard
    case CC_OP_INCW:
1101 8e1c85e3 bellard
    case CC_OP_INCL:
1102 8e1c85e3 bellard
    case CC_OP_INCQ:
1103 8e1c85e3 bellard
        
1104 8e1c85e3 bellard
    case CC_OP_DECB:
1105 8e1c85e3 bellard
    case CC_OP_DECW:
1106 8e1c85e3 bellard
    case CC_OP_DECL:
1107 8e1c85e3 bellard
    case CC_OP_DECQ:
1108 8e1c85e3 bellard
        
1109 8e1c85e3 bellard
    case CC_OP_SHLB:
1110 8e1c85e3 bellard
    case CC_OP_SHLW:
1111 8e1c85e3 bellard
    case CC_OP_SHLL:
1112 8e1c85e3 bellard
    case CC_OP_SHLQ:
1113 8e1c85e3 bellard
        
1114 8e1c85e3 bellard
    case CC_OP_SARB:
1115 8e1c85e3 bellard
    case CC_OP_SARW:
1116 8e1c85e3 bellard
    case CC_OP_SARL:
1117 8e1c85e3 bellard
    case CC_OP_SARQ:
1118 8e1c85e3 bellard
        switch(jcc_op) {
1119 8e1c85e3 bellard
        case JCC_Z:
1120 8e1c85e3 bellard
            size = (cc_op - CC_OP_ADDB) & 3;
1121 8e1c85e3 bellard
            goto fast_jcc_z;
1122 8e1c85e3 bellard
        case JCC_S:
1123 8e1c85e3 bellard
            size = (cc_op - CC_OP_ADDB) & 3;
1124 8e1c85e3 bellard
            goto fast_jcc_s;
1125 8e1c85e3 bellard
        default:
1126 8e1c85e3 bellard
            goto slow_jcc;
1127 8e1c85e3 bellard
        }
1128 8e1c85e3 bellard
        break;
1129 8e1c85e3 bellard
    default:
1130 8e1c85e3 bellard
    slow_jcc:
1131 1e4840bf bellard
        gen_setcc_slow_T0(s, jcc_op);
1132 cb63669a pbrook
        tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE, 
1133 cb63669a pbrook
                           cpu_T[0], 0, l1);
1134 8e1c85e3 bellard
        break;
1135 8e1c85e3 bellard
    }
1136 8e1c85e3 bellard
}
1137 8e1c85e3 bellard
1138 14ce26e7 bellard
/* XXX: does not work with gdbstub "ice" single step - not a
1139 14ce26e7 bellard
   serious problem */
1140 14ce26e7 bellard
static int gen_jz_ecx_string(DisasContext *s, target_ulong next_eip)
1141 2c0262af bellard
{
1142 14ce26e7 bellard
    int l1, l2;
1143 14ce26e7 bellard
1144 14ce26e7 bellard
    l1 = gen_new_label();
1145 14ce26e7 bellard
    l2 = gen_new_label();
1146 6e0d8677 bellard
    gen_op_jnz_ecx(s->aflag, l1);
1147 14ce26e7 bellard
    gen_set_label(l2);
1148 14ce26e7 bellard
    gen_jmp_tb(s, next_eip, 1);
1149 14ce26e7 bellard
    gen_set_label(l1);
1150 14ce26e7 bellard
    return l2;
1151 2c0262af bellard
}
1152 2c0262af bellard
1153 2c0262af bellard
static inline void gen_stos(DisasContext *s, int ot)
1154 2c0262af bellard
{
1155 57fec1fe bellard
    gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
1156 2c0262af bellard
    gen_string_movl_A0_EDI(s);
1157 57fec1fe bellard
    gen_op_st_T0_A0(ot + s->mem_index);
1158 6e0d8677 bellard
    gen_op_movl_T0_Dshift(ot);
1159 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_EDI);
1160 2c0262af bellard
}
1161 2c0262af bellard
1162 2c0262af bellard
static inline void gen_lods(DisasContext *s, int ot)
1163 2c0262af bellard
{
1164 2c0262af bellard
    gen_string_movl_A0_ESI(s);
1165 57fec1fe bellard
    gen_op_ld_T0_A0(ot + s->mem_index);
1166 57fec1fe bellard
    gen_op_mov_reg_T0(ot, R_EAX);
1167 6e0d8677 bellard
    gen_op_movl_T0_Dshift(ot);
1168 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_ESI);
1169 2c0262af bellard
}
1170 2c0262af bellard
1171 2c0262af bellard
static inline void gen_scas(DisasContext *s, int ot)
1172 2c0262af bellard
{
1173 57fec1fe bellard
    gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
1174 2c0262af bellard
    gen_string_movl_A0_EDI(s);
1175 57fec1fe bellard
    gen_op_ld_T1_A0(ot + s->mem_index);
1176 2c0262af bellard
    gen_op_cmpl_T0_T1_cc();
1177 6e0d8677 bellard
    gen_op_movl_T0_Dshift(ot);
1178 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_EDI);
1179 2c0262af bellard
}
1180 2c0262af bellard
1181 2c0262af bellard
static inline void gen_cmps(DisasContext *s, int ot)
1182 2c0262af bellard
{
1183 2c0262af bellard
    gen_string_movl_A0_ESI(s);
1184 57fec1fe bellard
    gen_op_ld_T0_A0(ot + s->mem_index);
1185 2c0262af bellard
    gen_string_movl_A0_EDI(s);
1186 57fec1fe bellard
    gen_op_ld_T1_A0(ot + s->mem_index);
1187 2c0262af bellard
    gen_op_cmpl_T0_T1_cc();
1188 6e0d8677 bellard
    gen_op_movl_T0_Dshift(ot);
1189 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_ESI);
1190 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_EDI);
1191 2c0262af bellard
}
1192 2c0262af bellard
1193 2c0262af bellard
static inline void gen_ins(DisasContext *s, int ot)
1194 2c0262af bellard
{
1195 2e70f6ef pbrook
    if (use_icount)
1196 2e70f6ef pbrook
        gen_io_start();
1197 2c0262af bellard
    gen_string_movl_A0_EDI(s);
1198 6e0d8677 bellard
    /* Note: we must do this dummy write first to be restartable in
1199 6e0d8677 bellard
       case of page fault. */
1200 9772c73b bellard
    gen_op_movl_T0_0();
1201 57fec1fe bellard
    gen_op_st_T0_A0(ot + s->mem_index);
1202 b8b6a50b bellard
    gen_op_mov_TN_reg(OT_WORD, 1, R_EDX);
1203 b6abf97d bellard
    tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[1]);
1204 b6abf97d bellard
    tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
1205 a7812ae4 pbrook
    gen_helper_in_func(ot, cpu_T[0], cpu_tmp2_i32);
1206 57fec1fe bellard
    gen_op_st_T0_A0(ot + s->mem_index);
1207 6e0d8677 bellard
    gen_op_movl_T0_Dshift(ot);
1208 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_EDI);
1209 2e70f6ef pbrook
    if (use_icount)
1210 2e70f6ef pbrook
        gen_io_end();
1211 2c0262af bellard
}
1212 2c0262af bellard
1213 2c0262af bellard
static inline void gen_outs(DisasContext *s, int ot)
1214 2c0262af bellard
{
1215 2e70f6ef pbrook
    if (use_icount)
1216 2e70f6ef pbrook
        gen_io_start();
1217 2c0262af bellard
    gen_string_movl_A0_ESI(s);
1218 57fec1fe bellard
    gen_op_ld_T0_A0(ot + s->mem_index);
1219 b8b6a50b bellard
1220 b8b6a50b bellard
    gen_op_mov_TN_reg(OT_WORD, 1, R_EDX);
1221 b6abf97d bellard
    tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[1]);
1222 b6abf97d bellard
    tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
1223 b6abf97d bellard
    tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[0]);
1224 a7812ae4 pbrook
    gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
1225 b8b6a50b bellard
1226 6e0d8677 bellard
    gen_op_movl_T0_Dshift(ot);
1227 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_ESI);
1228 2e70f6ef pbrook
    if (use_icount)
1229 2e70f6ef pbrook
        gen_io_end();
1230 2c0262af bellard
}
1231 2c0262af bellard
1232 2c0262af bellard
/* same method as Valgrind : we generate jumps to current or next
1233 2c0262af bellard
   instruction */
1234 2c0262af bellard
#define GEN_REPZ(op)                                                          \
1235 2c0262af bellard
static inline void gen_repz_ ## op(DisasContext *s, int ot,                   \
1236 14ce26e7 bellard
                                 target_ulong cur_eip, target_ulong next_eip) \
1237 2c0262af bellard
{                                                                             \
1238 14ce26e7 bellard
    int l2;\
1239 2c0262af bellard
    gen_update_cc_op(s);                                                      \
1240 14ce26e7 bellard
    l2 = gen_jz_ecx_string(s, next_eip);                                      \
1241 2c0262af bellard
    gen_ ## op(s, ot);                                                        \
1242 6e0d8677 bellard
    gen_op_add_reg_im(s->aflag, R_ECX, -1);                                   \
1243 2c0262af bellard
    /* a loop would cause two single step exceptions if ECX = 1               \
1244 2c0262af bellard
       before rep string_insn */                                              \
1245 2c0262af bellard
    if (!s->jmp_opt)                                                          \
1246 6e0d8677 bellard
        gen_op_jz_ecx(s->aflag, l2);                                          \
1247 2c0262af bellard
    gen_jmp(s, cur_eip);                                                      \
1248 2c0262af bellard
}
1249 2c0262af bellard
1250 2c0262af bellard
#define GEN_REPZ2(op)                                                         \
1251 2c0262af bellard
static inline void gen_repz_ ## op(DisasContext *s, int ot,                   \
1252 14ce26e7 bellard
                                   target_ulong cur_eip,                      \
1253 14ce26e7 bellard
                                   target_ulong next_eip,                     \
1254 2c0262af bellard
                                   int nz)                                    \
1255 2c0262af bellard
{                                                                             \
1256 14ce26e7 bellard
    int l2;\
1257 2c0262af bellard
    gen_update_cc_op(s);                                                      \
1258 14ce26e7 bellard
    l2 = gen_jz_ecx_string(s, next_eip);                                      \
1259 2c0262af bellard
    gen_ ## op(s, ot);                                                        \
1260 6e0d8677 bellard
    gen_op_add_reg_im(s->aflag, R_ECX, -1);                                   \
1261 2c0262af bellard
    gen_op_set_cc_op(CC_OP_SUBB + ot);                                        \
1262 8e1c85e3 bellard
    gen_jcc1(s, CC_OP_SUBB + ot, (JCC_Z << 1) | (nz ^ 1), l2);                \
1263 2c0262af bellard
    if (!s->jmp_opt)                                                          \
1264 6e0d8677 bellard
        gen_op_jz_ecx(s->aflag, l2);                                          \
1265 2c0262af bellard
    gen_jmp(s, cur_eip);                                                      \
1266 2c0262af bellard
}
1267 2c0262af bellard
1268 2c0262af bellard
GEN_REPZ(movs)
1269 2c0262af bellard
GEN_REPZ(stos)
1270 2c0262af bellard
GEN_REPZ(lods)
1271 2c0262af bellard
GEN_REPZ(ins)
1272 2c0262af bellard
GEN_REPZ(outs)
1273 2c0262af bellard
GEN_REPZ2(scas)
1274 2c0262af bellard
GEN_REPZ2(cmps)
1275 2c0262af bellard
1276 a7812ae4 pbrook
static void gen_helper_fp_arith_ST0_FT0(int op)
1277 a7812ae4 pbrook
{
1278 a7812ae4 pbrook
    switch (op) {
1279 a7812ae4 pbrook
    case 0: gen_helper_fadd_ST0_FT0(); break;
1280 a7812ae4 pbrook
    case 1: gen_helper_fmul_ST0_FT0(); break;
1281 a7812ae4 pbrook
    case 2: gen_helper_fcom_ST0_FT0(); break;
1282 a7812ae4 pbrook
    case 3: gen_helper_fcom_ST0_FT0(); break;
1283 a7812ae4 pbrook
    case 4: gen_helper_fsub_ST0_FT0(); break;
1284 a7812ae4 pbrook
    case 5: gen_helper_fsubr_ST0_FT0(); break;
1285 a7812ae4 pbrook
    case 6: gen_helper_fdiv_ST0_FT0(); break;
1286 a7812ae4 pbrook
    case 7: gen_helper_fdivr_ST0_FT0(); break;
1287 a7812ae4 pbrook
    }
1288 a7812ae4 pbrook
}
1289 2c0262af bellard
1290 2c0262af bellard
/* NOTE the exception in "r" op ordering */
1291 a7812ae4 pbrook
static void gen_helper_fp_arith_STN_ST0(int op, int opreg)
1292 a7812ae4 pbrook
{
1293 a7812ae4 pbrook
    TCGv_i32 tmp = tcg_const_i32(opreg);
1294 a7812ae4 pbrook
    switch (op) {
1295 a7812ae4 pbrook
    case 0: gen_helper_fadd_STN_ST0(tmp); break;
1296 a7812ae4 pbrook
    case 1: gen_helper_fmul_STN_ST0(tmp); break;
1297 a7812ae4 pbrook
    case 4: gen_helper_fsubr_STN_ST0(tmp); break;
1298 a7812ae4 pbrook
    case 5: gen_helper_fsub_STN_ST0(tmp); break;
1299 a7812ae4 pbrook
    case 6: gen_helper_fdivr_STN_ST0(tmp); break;
1300 a7812ae4 pbrook
    case 7: gen_helper_fdiv_STN_ST0(tmp); break;
1301 a7812ae4 pbrook
    }
1302 a7812ae4 pbrook
}
1303 2c0262af bellard
1304 2c0262af bellard
/* if d == OR_TMP0, it means memory operand (address in A0) */
1305 2c0262af bellard
static void gen_op(DisasContext *s1, int op, int ot, int d)
1306 2c0262af bellard
{
1307 2c0262af bellard
    if (d != OR_TMP0) {
1308 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 0, d);
1309 2c0262af bellard
    } else {
1310 57fec1fe bellard
        gen_op_ld_T0_A0(ot + s1->mem_index);
1311 2c0262af bellard
    }
1312 2c0262af bellard
    switch(op) {
1313 2c0262af bellard
    case OP_ADCL:
1314 cad3a37d bellard
        if (s1->cc_op != CC_OP_DYNAMIC)
1315 cad3a37d bellard
            gen_op_set_cc_op(s1->cc_op);
1316 cad3a37d bellard
        gen_compute_eflags_c(cpu_tmp4);
1317 cad3a37d bellard
        tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1318 cad3a37d bellard
        tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
1319 cad3a37d bellard
        if (d != OR_TMP0)
1320 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1321 cad3a37d bellard
        else
1322 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1323 cad3a37d bellard
        tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
1324 cad3a37d bellard
        tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1325 cad3a37d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp4);
1326 cad3a37d bellard
        tcg_gen_shli_i32(cpu_tmp2_i32, cpu_tmp2_i32, 2);
1327 cad3a37d bellard
        tcg_gen_addi_i32(cpu_cc_op, cpu_tmp2_i32, CC_OP_ADDB + ot);
1328 cad3a37d bellard
        s1->cc_op = CC_OP_DYNAMIC;
1329 cad3a37d bellard
        break;
1330 2c0262af bellard
    case OP_SBBL:
1331 2c0262af bellard
        if (s1->cc_op != CC_OP_DYNAMIC)
1332 2c0262af bellard
            gen_op_set_cc_op(s1->cc_op);
1333 cad3a37d bellard
        gen_compute_eflags_c(cpu_tmp4);
1334 cad3a37d bellard
        tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1335 cad3a37d bellard
        tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
1336 cad3a37d bellard
        if (d != OR_TMP0)
1337 57fec1fe bellard
            gen_op_mov_reg_T0(ot, d);
1338 cad3a37d bellard
        else
1339 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1340 cad3a37d bellard
        tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
1341 cad3a37d bellard
        tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1342 cad3a37d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp4);
1343 cad3a37d bellard
        tcg_gen_shli_i32(cpu_tmp2_i32, cpu_tmp2_i32, 2);
1344 cad3a37d bellard
        tcg_gen_addi_i32(cpu_cc_op, cpu_tmp2_i32, CC_OP_SUBB + ot);
1345 2c0262af bellard
        s1->cc_op = CC_OP_DYNAMIC;
1346 cad3a37d bellard
        break;
1347 2c0262af bellard
    case OP_ADDL:
1348 2c0262af bellard
        gen_op_addl_T0_T1();
1349 cad3a37d bellard
        if (d != OR_TMP0)
1350 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1351 cad3a37d bellard
        else
1352 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1353 cad3a37d bellard
        gen_op_update2_cc();
1354 2c0262af bellard
        s1->cc_op = CC_OP_ADDB + ot;
1355 2c0262af bellard
        break;
1356 2c0262af bellard
    case OP_SUBL:
1357 57fec1fe bellard
        tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1358 cad3a37d bellard
        if (d != OR_TMP0)
1359 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1360 cad3a37d bellard
        else
1361 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1362 cad3a37d bellard
        gen_op_update2_cc();
1363 2c0262af bellard
        s1->cc_op = CC_OP_SUBB + ot;
1364 2c0262af bellard
        break;
1365 2c0262af bellard
    default:
1366 2c0262af bellard
    case OP_ANDL:
1367 57fec1fe bellard
        tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1368 cad3a37d bellard
        if (d != OR_TMP0)
1369 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1370 cad3a37d bellard
        else
1371 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1372 cad3a37d bellard
        gen_op_update1_cc();
1373 57fec1fe bellard
        s1->cc_op = CC_OP_LOGICB + ot;
1374 57fec1fe bellard
        break;
1375 2c0262af bellard
    case OP_ORL:
1376 57fec1fe bellard
        tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1377 cad3a37d bellard
        if (d != OR_TMP0)
1378 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1379 cad3a37d bellard
        else
1380 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1381 cad3a37d bellard
        gen_op_update1_cc();
1382 57fec1fe bellard
        s1->cc_op = CC_OP_LOGICB + ot;
1383 57fec1fe bellard
        break;
1384 2c0262af bellard
    case OP_XORL:
1385 57fec1fe bellard
        tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1386 cad3a37d bellard
        if (d != OR_TMP0)
1387 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1388 cad3a37d bellard
        else
1389 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1390 cad3a37d bellard
        gen_op_update1_cc();
1391 2c0262af bellard
        s1->cc_op = CC_OP_LOGICB + ot;
1392 2c0262af bellard
        break;
1393 2c0262af bellard
    case OP_CMPL:
1394 2c0262af bellard
        gen_op_cmpl_T0_T1_cc();
1395 2c0262af bellard
        s1->cc_op = CC_OP_SUBB + ot;
1396 2c0262af bellard
        break;
1397 2c0262af bellard
    }
1398 b6abf97d bellard
}
1399 b6abf97d bellard
1400 2c0262af bellard
/* if d == OR_TMP0, it means memory operand (address in A0) */
1401 2c0262af bellard
static void gen_inc(DisasContext *s1, int ot, int d, int c)
1402 2c0262af bellard
{
1403 2c0262af bellard
    if (d != OR_TMP0)
1404 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 0, d);
1405 2c0262af bellard
    else
1406 57fec1fe bellard
        gen_op_ld_T0_A0(ot + s1->mem_index);
1407 2c0262af bellard
    if (s1->cc_op != CC_OP_DYNAMIC)
1408 2c0262af bellard
        gen_op_set_cc_op(s1->cc_op);
1409 2c0262af bellard
    if (c > 0) {
1410 b6abf97d bellard
        tcg_gen_addi_tl(cpu_T[0], cpu_T[0], 1);
1411 2c0262af bellard
        s1->cc_op = CC_OP_INCB + ot;
1412 2c0262af bellard
    } else {
1413 b6abf97d bellard
        tcg_gen_addi_tl(cpu_T[0], cpu_T[0], -1);
1414 2c0262af bellard
        s1->cc_op = CC_OP_DECB + ot;
1415 2c0262af bellard
    }
1416 2c0262af bellard
    if (d != OR_TMP0)
1417 57fec1fe bellard
        gen_op_mov_reg_T0(ot, d);
1418 2c0262af bellard
    else
1419 57fec1fe bellard
        gen_op_st_T0_A0(ot + s1->mem_index);
1420 b6abf97d bellard
    gen_compute_eflags_c(cpu_cc_src);
1421 cd31fefa bellard
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1422 2c0262af bellard
}
1423 2c0262af bellard
1424 b6abf97d bellard
static void gen_shift_rm_T1(DisasContext *s, int ot, int op1, 
1425 b6abf97d bellard
                            int is_right, int is_arith)
1426 2c0262af bellard
{
1427 b6abf97d bellard
    target_ulong mask;
1428 b6abf97d bellard
    int shift_label;
1429 1e4840bf bellard
    TCGv t0, t1;
1430 1e4840bf bellard
1431 b6abf97d bellard
    if (ot == OT_QUAD)
1432 b6abf97d bellard
        mask = 0x3f;
1433 2c0262af bellard
    else
1434 b6abf97d bellard
        mask = 0x1f;
1435 3b46e624 ths
1436 b6abf97d bellard
    /* load */
1437 b6abf97d bellard
    if (op1 == OR_TMP0)
1438 b6abf97d bellard
        gen_op_ld_T0_A0(ot + s->mem_index);
1439 2c0262af bellard
    else
1440 b6abf97d bellard
        gen_op_mov_TN_reg(ot, 0, op1);
1441 b6abf97d bellard
1442 b6abf97d bellard
    tcg_gen_andi_tl(cpu_T[1], cpu_T[1], mask);
1443 b6abf97d bellard
1444 b6abf97d bellard
    tcg_gen_addi_tl(cpu_tmp5, cpu_T[1], -1);
1445 b6abf97d bellard
1446 b6abf97d bellard
    if (is_right) {
1447 b6abf97d bellard
        if (is_arith) {
1448 f484d386 bellard
            gen_exts(ot, cpu_T[0]);
1449 b6abf97d bellard
            tcg_gen_sar_tl(cpu_T3, cpu_T[0], cpu_tmp5);
1450 b6abf97d bellard
            tcg_gen_sar_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1451 b6abf97d bellard
        } else {
1452 cad3a37d bellard
            gen_extu(ot, cpu_T[0]);
1453 b6abf97d bellard
            tcg_gen_shr_tl(cpu_T3, cpu_T[0], cpu_tmp5);
1454 b6abf97d bellard
            tcg_gen_shr_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1455 b6abf97d bellard
        }
1456 b6abf97d bellard
    } else {
1457 b6abf97d bellard
        tcg_gen_shl_tl(cpu_T3, cpu_T[0], cpu_tmp5);
1458 b6abf97d bellard
        tcg_gen_shl_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1459 b6abf97d bellard
    }
1460 b6abf97d bellard
1461 b6abf97d bellard
    /* store */
1462 b6abf97d bellard
    if (op1 == OR_TMP0)
1463 b6abf97d bellard
        gen_op_st_T0_A0(ot + s->mem_index);
1464 b6abf97d bellard
    else
1465 b6abf97d bellard
        gen_op_mov_reg_T0(ot, op1);
1466 b6abf97d bellard
        
1467 b6abf97d bellard
    /* update eflags if non zero shift */
1468 b6abf97d bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1469 b6abf97d bellard
        gen_op_set_cc_op(s->cc_op);
1470 b6abf97d bellard
1471 1e4840bf bellard
    /* XXX: inefficient */
1472 a7812ae4 pbrook
    t0 = tcg_temp_local_new();
1473 a7812ae4 pbrook
    t1 = tcg_temp_local_new();
1474 1e4840bf bellard
1475 1e4840bf bellard
    tcg_gen_mov_tl(t0, cpu_T[0]);
1476 1e4840bf bellard
    tcg_gen_mov_tl(t1, cpu_T3);
1477 1e4840bf bellard
1478 b6abf97d bellard
    shift_label = gen_new_label();
1479 cb63669a pbrook
    tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_T[1], 0, shift_label);
1480 b6abf97d bellard
1481 1e4840bf bellard
    tcg_gen_mov_tl(cpu_cc_src, t1);
1482 1e4840bf bellard
    tcg_gen_mov_tl(cpu_cc_dst, t0);
1483 b6abf97d bellard
    if (is_right)
1484 b6abf97d bellard
        tcg_gen_movi_i32(cpu_cc_op, CC_OP_SARB + ot);
1485 b6abf97d bellard
    else
1486 b6abf97d bellard
        tcg_gen_movi_i32(cpu_cc_op, CC_OP_SHLB + ot);
1487 b6abf97d bellard
        
1488 b6abf97d bellard
    gen_set_label(shift_label);
1489 b6abf97d bellard
    s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1490 1e4840bf bellard
1491 1e4840bf bellard
    tcg_temp_free(t0);
1492 1e4840bf bellard
    tcg_temp_free(t1);
1493 b6abf97d bellard
}
1494 b6abf97d bellard
1495 c1c37968 bellard
static void gen_shift_rm_im(DisasContext *s, int ot, int op1, int op2,
1496 c1c37968 bellard
                            int is_right, int is_arith)
1497 c1c37968 bellard
{
1498 c1c37968 bellard
    int mask;
1499 c1c37968 bellard
    
1500 c1c37968 bellard
    if (ot == OT_QUAD)
1501 c1c37968 bellard
        mask = 0x3f;
1502 c1c37968 bellard
    else
1503 c1c37968 bellard
        mask = 0x1f;
1504 c1c37968 bellard
1505 c1c37968 bellard
    /* load */
1506 c1c37968 bellard
    if (op1 == OR_TMP0)
1507 c1c37968 bellard
        gen_op_ld_T0_A0(ot + s->mem_index);
1508 c1c37968 bellard
    else
1509 c1c37968 bellard
        gen_op_mov_TN_reg(ot, 0, op1);
1510 c1c37968 bellard
1511 c1c37968 bellard
    op2 &= mask;
1512 c1c37968 bellard
    if (op2 != 0) {
1513 c1c37968 bellard
        if (is_right) {
1514 c1c37968 bellard
            if (is_arith) {
1515 c1c37968 bellard
                gen_exts(ot, cpu_T[0]);
1516 2a449d14 bellard
                tcg_gen_sari_tl(cpu_tmp4, cpu_T[0], op2 - 1);
1517 c1c37968 bellard
                tcg_gen_sari_tl(cpu_T[0], cpu_T[0], op2);
1518 c1c37968 bellard
            } else {
1519 c1c37968 bellard
                gen_extu(ot, cpu_T[0]);
1520 2a449d14 bellard
                tcg_gen_shri_tl(cpu_tmp4, cpu_T[0], op2 - 1);
1521 c1c37968 bellard
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], op2);
1522 c1c37968 bellard
            }
1523 c1c37968 bellard
        } else {
1524 2a449d14 bellard
            tcg_gen_shli_tl(cpu_tmp4, cpu_T[0], op2 - 1);
1525 c1c37968 bellard
            tcg_gen_shli_tl(cpu_T[0], cpu_T[0], op2);
1526 c1c37968 bellard
        }
1527 c1c37968 bellard
    }
1528 c1c37968 bellard
1529 c1c37968 bellard
    /* store */
1530 c1c37968 bellard
    if (op1 == OR_TMP0)
1531 c1c37968 bellard
        gen_op_st_T0_A0(ot + s->mem_index);
1532 c1c37968 bellard
    else
1533 c1c37968 bellard
        gen_op_mov_reg_T0(ot, op1);
1534 c1c37968 bellard
        
1535 c1c37968 bellard
    /* update eflags if non zero shift */
1536 c1c37968 bellard
    if (op2 != 0) {
1537 2a449d14 bellard
        tcg_gen_mov_tl(cpu_cc_src, cpu_tmp4);
1538 c1c37968 bellard
        tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1539 c1c37968 bellard
        if (is_right)
1540 c1c37968 bellard
            s->cc_op = CC_OP_SARB + ot;
1541 c1c37968 bellard
        else
1542 c1c37968 bellard
            s->cc_op = CC_OP_SHLB + ot;
1543 c1c37968 bellard
    }
1544 c1c37968 bellard
}
1545 c1c37968 bellard
1546 b6abf97d bellard
static inline void tcg_gen_lshift(TCGv ret, TCGv arg1, target_long arg2)
1547 b6abf97d bellard
{
1548 b6abf97d bellard
    if (arg2 >= 0)
1549 b6abf97d bellard
        tcg_gen_shli_tl(ret, arg1, arg2);
1550 b6abf97d bellard
    else
1551 b6abf97d bellard
        tcg_gen_shri_tl(ret, arg1, -arg2);
1552 b6abf97d bellard
}
1553 b6abf97d bellard
1554 b6abf97d bellard
/* XXX: add faster immediate case */
1555 b6abf97d bellard
static void gen_rot_rm_T1(DisasContext *s, int ot, int op1, 
1556 b6abf97d bellard
                          int is_right)
1557 b6abf97d bellard
{
1558 b6abf97d bellard
    target_ulong mask;
1559 b6abf97d bellard
    int label1, label2, data_bits;
1560 1e4840bf bellard
    TCGv t0, t1, t2, a0;
1561 1e4840bf bellard
1562 1e4840bf bellard
    /* XXX: inefficient, but we must use local temps */
1563 a7812ae4 pbrook
    t0 = tcg_temp_local_new();
1564 a7812ae4 pbrook
    t1 = tcg_temp_local_new();
1565 a7812ae4 pbrook
    t2 = tcg_temp_local_new();
1566 a7812ae4 pbrook
    a0 = tcg_temp_local_new();
1567 1e4840bf bellard
1568 b6abf97d bellard
    if (ot == OT_QUAD)
1569 b6abf97d bellard
        mask = 0x3f;
1570 b6abf97d bellard
    else
1571 b6abf97d bellard
        mask = 0x1f;
1572 b6abf97d bellard
1573 b6abf97d bellard
    /* load */
1574 1e4840bf bellard
    if (op1 == OR_TMP0) {
1575 1e4840bf bellard
        tcg_gen_mov_tl(a0, cpu_A0);
1576 1e4840bf bellard
        gen_op_ld_v(ot + s->mem_index, t0, a0);
1577 1e4840bf bellard
    } else {
1578 1e4840bf bellard
        gen_op_mov_v_reg(ot, t0, op1);
1579 1e4840bf bellard
    }
1580 b6abf97d bellard
1581 1e4840bf bellard
    tcg_gen_mov_tl(t1, cpu_T[1]);
1582 1e4840bf bellard
1583 1e4840bf bellard
    tcg_gen_andi_tl(t1, t1, mask);
1584 b6abf97d bellard
1585 b6abf97d bellard
    /* Must test zero case to avoid using undefined behaviour in TCG
1586 b6abf97d bellard
       shifts. */
1587 b6abf97d bellard
    label1 = gen_new_label();
1588 1e4840bf bellard
    tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, label1);
1589 b6abf97d bellard
    
1590 b6abf97d bellard
    if (ot <= OT_WORD)
1591 1e4840bf bellard
        tcg_gen_andi_tl(cpu_tmp0, t1, (1 << (3 + ot)) - 1);
1592 b6abf97d bellard
    else
1593 1e4840bf bellard
        tcg_gen_mov_tl(cpu_tmp0, t1);
1594 b6abf97d bellard
    
1595 1e4840bf bellard
    gen_extu(ot, t0);
1596 1e4840bf bellard
    tcg_gen_mov_tl(t2, t0);
1597 b6abf97d bellard
1598 b6abf97d bellard
    data_bits = 8 << ot;
1599 b6abf97d bellard
    /* XXX: rely on behaviour of shifts when operand 2 overflows (XXX:
1600 b6abf97d bellard
       fix TCG definition) */
1601 b6abf97d bellard
    if (is_right) {
1602 1e4840bf bellard
        tcg_gen_shr_tl(cpu_tmp4, t0, cpu_tmp0);
1603 b6abf97d bellard
        tcg_gen_sub_tl(cpu_tmp0, tcg_const_tl(data_bits), cpu_tmp0);
1604 1e4840bf bellard
        tcg_gen_shl_tl(t0, t0, cpu_tmp0);
1605 b6abf97d bellard
    } else {
1606 1e4840bf bellard
        tcg_gen_shl_tl(cpu_tmp4, t0, cpu_tmp0);
1607 b6abf97d bellard
        tcg_gen_sub_tl(cpu_tmp0, tcg_const_tl(data_bits), cpu_tmp0);
1608 1e4840bf bellard
        tcg_gen_shr_tl(t0, t0, cpu_tmp0);
1609 b6abf97d bellard
    }
1610 1e4840bf bellard
    tcg_gen_or_tl(t0, t0, cpu_tmp4);
1611 b6abf97d bellard
1612 b6abf97d bellard
    gen_set_label(label1);
1613 b6abf97d bellard
    /* store */
1614 1e4840bf bellard
    if (op1 == OR_TMP0) {
1615 1e4840bf bellard
        gen_op_st_v(ot + s->mem_index, t0, a0);
1616 1e4840bf bellard
    } else {
1617 1e4840bf bellard
        gen_op_mov_reg_v(ot, op1, t0);
1618 1e4840bf bellard
    }
1619 b6abf97d bellard
    
1620 b6abf97d bellard
    /* update eflags */
1621 b6abf97d bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1622 b6abf97d bellard
        gen_op_set_cc_op(s->cc_op);
1623 b6abf97d bellard
1624 b6abf97d bellard
    label2 = gen_new_label();
1625 1e4840bf bellard
    tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, label2);
1626 b6abf97d bellard
1627 b6abf97d bellard
    gen_compute_eflags(cpu_cc_src);
1628 b6abf97d bellard
    tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~(CC_O | CC_C));
1629 1e4840bf bellard
    tcg_gen_xor_tl(cpu_tmp0, t2, t0);
1630 b6abf97d bellard
    tcg_gen_lshift(cpu_tmp0, cpu_tmp0, 11 - (data_bits - 1));
1631 b6abf97d bellard
    tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, CC_O);
1632 b6abf97d bellard
    tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, cpu_tmp0);
1633 b6abf97d bellard
    if (is_right) {
1634 1e4840bf bellard
        tcg_gen_shri_tl(t0, t0, data_bits - 1);
1635 b6abf97d bellard
    }
1636 1e4840bf bellard
    tcg_gen_andi_tl(t0, t0, CC_C);
1637 1e4840bf bellard
    tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0);
1638 b6abf97d bellard
    
1639 b6abf97d bellard
    tcg_gen_discard_tl(cpu_cc_dst);
1640 b6abf97d bellard
    tcg_gen_movi_i32(cpu_cc_op, CC_OP_EFLAGS);
1641 b6abf97d bellard
        
1642 b6abf97d bellard
    gen_set_label(label2);
1643 b6abf97d bellard
    s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1644 1e4840bf bellard
1645 1e4840bf bellard
    tcg_temp_free(t0);
1646 1e4840bf bellard
    tcg_temp_free(t1);
1647 1e4840bf bellard
    tcg_temp_free(t2);
1648 1e4840bf bellard
    tcg_temp_free(a0);
1649 b6abf97d bellard
}
1650 b6abf97d bellard
1651 b6abf97d bellard
/* XXX: add faster immediate = 1 case */
1652 b6abf97d bellard
static void gen_rotc_rm_T1(DisasContext *s, int ot, int op1, 
1653 b6abf97d bellard
                           int is_right)
1654 b6abf97d bellard
{
1655 b6abf97d bellard
    int label1;
1656 b6abf97d bellard
1657 b6abf97d bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1658 b6abf97d bellard
        gen_op_set_cc_op(s->cc_op);
1659 b6abf97d bellard
1660 b6abf97d bellard
    /* load */
1661 b6abf97d bellard
    if (op1 == OR_TMP0)
1662 b6abf97d bellard
        gen_op_ld_T0_A0(ot + s->mem_index);
1663 b6abf97d bellard
    else
1664 b6abf97d bellard
        gen_op_mov_TN_reg(ot, 0, op1);
1665 b6abf97d bellard
    
1666 a7812ae4 pbrook
    if (is_right) {
1667 a7812ae4 pbrook
        switch (ot) {
1668 a7812ae4 pbrook
        case 0: gen_helper_rcrb(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1669 a7812ae4 pbrook
        case 1: gen_helper_rcrw(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1670 a7812ae4 pbrook
        case 2: gen_helper_rcrl(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1671 a7812ae4 pbrook
#ifdef TARGET_X86_64
1672 a7812ae4 pbrook
        case 3: gen_helper_rcrq(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1673 a7812ae4 pbrook
#endif
1674 a7812ae4 pbrook
        }
1675 a7812ae4 pbrook
    } else {
1676 a7812ae4 pbrook
        switch (ot) {
1677 a7812ae4 pbrook
        case 0: gen_helper_rclb(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1678 a7812ae4 pbrook
        case 1: gen_helper_rclw(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1679 a7812ae4 pbrook
        case 2: gen_helper_rcll(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1680 a7812ae4 pbrook
#ifdef TARGET_X86_64
1681 a7812ae4 pbrook
        case 3: gen_helper_rclq(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1682 a7812ae4 pbrook
#endif
1683 a7812ae4 pbrook
        }
1684 a7812ae4 pbrook
    }
1685 b6abf97d bellard
    /* store */
1686 b6abf97d bellard
    if (op1 == OR_TMP0)
1687 b6abf97d bellard
        gen_op_st_T0_A0(ot + s->mem_index);
1688 b6abf97d bellard
    else
1689 b6abf97d bellard
        gen_op_mov_reg_T0(ot, op1);
1690 b6abf97d bellard
1691 b6abf97d bellard
    /* update eflags */
1692 b6abf97d bellard
    label1 = gen_new_label();
1693 1e4840bf bellard
    tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_cc_tmp, -1, label1);
1694 b6abf97d bellard
1695 1e4840bf bellard
    tcg_gen_mov_tl(cpu_cc_src, cpu_cc_tmp);
1696 b6abf97d bellard
    tcg_gen_discard_tl(cpu_cc_dst);
1697 b6abf97d bellard
    tcg_gen_movi_i32(cpu_cc_op, CC_OP_EFLAGS);
1698 b6abf97d bellard
        
1699 b6abf97d bellard
    gen_set_label(label1);
1700 b6abf97d bellard
    s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1701 b6abf97d bellard
}
1702 b6abf97d bellard
1703 b6abf97d bellard
/* XXX: add faster immediate case */
1704 b6abf97d bellard
static void gen_shiftd_rm_T1_T3(DisasContext *s, int ot, int op1, 
1705 b6abf97d bellard
                                int is_right)
1706 b6abf97d bellard
{
1707 b6abf97d bellard
    int label1, label2, data_bits;
1708 b6abf97d bellard
    target_ulong mask;
1709 1e4840bf bellard
    TCGv t0, t1, t2, a0;
1710 1e4840bf bellard
1711 a7812ae4 pbrook
    t0 = tcg_temp_local_new();
1712 a7812ae4 pbrook
    t1 = tcg_temp_local_new();
1713 a7812ae4 pbrook
    t2 = tcg_temp_local_new();
1714 a7812ae4 pbrook
    a0 = tcg_temp_local_new();
1715 b6abf97d bellard
1716 b6abf97d bellard
    if (ot == OT_QUAD)
1717 b6abf97d bellard
        mask = 0x3f;
1718 b6abf97d bellard
    else
1719 b6abf97d bellard
        mask = 0x1f;
1720 b6abf97d bellard
1721 b6abf97d bellard
    /* load */
1722 1e4840bf bellard
    if (op1 == OR_TMP0) {
1723 1e4840bf bellard
        tcg_gen_mov_tl(a0, cpu_A0);
1724 1e4840bf bellard
        gen_op_ld_v(ot + s->mem_index, t0, a0);
1725 1e4840bf bellard
    } else {
1726 1e4840bf bellard
        gen_op_mov_v_reg(ot, t0, op1);
1727 1e4840bf bellard
    }
1728 b6abf97d bellard
1729 b6abf97d bellard
    tcg_gen_andi_tl(cpu_T3, cpu_T3, mask);
1730 1e4840bf bellard
1731 1e4840bf bellard
    tcg_gen_mov_tl(t1, cpu_T[1]);
1732 1e4840bf bellard
    tcg_gen_mov_tl(t2, cpu_T3);
1733 1e4840bf bellard
1734 b6abf97d bellard
    /* Must test zero case to avoid using undefined behaviour in TCG
1735 b6abf97d bellard
       shifts. */
1736 b6abf97d bellard
    label1 = gen_new_label();
1737 1e4840bf bellard
    tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, label1);
1738 b6abf97d bellard
    
1739 1e4840bf bellard
    tcg_gen_addi_tl(cpu_tmp5, t2, -1);
1740 b6abf97d bellard
    if (ot == OT_WORD) {
1741 b6abf97d bellard
        /* Note: we implement the Intel behaviour for shift count > 16 */
1742 b6abf97d bellard
        if (is_right) {
1743 1e4840bf bellard
            tcg_gen_andi_tl(t0, t0, 0xffff);
1744 1e4840bf bellard
            tcg_gen_shli_tl(cpu_tmp0, t1, 16);
1745 1e4840bf bellard
            tcg_gen_or_tl(t0, t0, cpu_tmp0);
1746 1e4840bf bellard
            tcg_gen_ext32u_tl(t0, t0);
1747 b6abf97d bellard
1748 1e4840bf bellard
            tcg_gen_shr_tl(cpu_tmp4, t0, cpu_tmp5);
1749 b6abf97d bellard
            
1750 b6abf97d bellard
            /* only needed if count > 16, but a test would complicate */
1751 1e4840bf bellard
            tcg_gen_sub_tl(cpu_tmp5, tcg_const_tl(32), t2);
1752 1e4840bf bellard
            tcg_gen_shl_tl(cpu_tmp0, t0, cpu_tmp5);
1753 b6abf97d bellard
1754 1e4840bf bellard
            tcg_gen_shr_tl(t0, t0, t2);
1755 b6abf97d bellard
1756 1e4840bf bellard
            tcg_gen_or_tl(t0, t0, cpu_tmp0);
1757 b6abf97d bellard
        } else {
1758 b6abf97d bellard
            /* XXX: not optimal */
1759 1e4840bf bellard
            tcg_gen_andi_tl(t0, t0, 0xffff);
1760 1e4840bf bellard
            tcg_gen_shli_tl(t1, t1, 16);
1761 1e4840bf bellard
            tcg_gen_or_tl(t1, t1, t0);
1762 1e4840bf bellard
            tcg_gen_ext32u_tl(t1, t1);
1763 b6abf97d bellard
            
1764 1e4840bf bellard
            tcg_gen_shl_tl(cpu_tmp4, t0, cpu_tmp5);
1765 b6abf97d bellard
            tcg_gen_sub_tl(cpu_tmp0, tcg_const_tl(32), cpu_tmp5);
1766 1e4840bf bellard
            tcg_gen_shr_tl(cpu_tmp6, t1, cpu_tmp0);
1767 b6abf97d bellard
            tcg_gen_or_tl(cpu_tmp4, cpu_tmp4, cpu_tmp6);
1768 b6abf97d bellard
1769 1e4840bf bellard
            tcg_gen_shl_tl(t0, t0, t2);
1770 1e4840bf bellard
            tcg_gen_sub_tl(cpu_tmp5, tcg_const_tl(32), t2);
1771 1e4840bf bellard
            tcg_gen_shr_tl(t1, t1, cpu_tmp5);
1772 1e4840bf bellard
            tcg_gen_or_tl(t0, t0, t1);
1773 b6abf97d bellard
        }
1774 b6abf97d bellard
    } else {
1775 b6abf97d bellard
        data_bits = 8 << ot;
1776 b6abf97d bellard
        if (is_right) {
1777 b6abf97d bellard
            if (ot == OT_LONG)
1778 1e4840bf bellard
                tcg_gen_ext32u_tl(t0, t0);
1779 b6abf97d bellard
1780 1e4840bf bellard
            tcg_gen_shr_tl(cpu_tmp4, t0, cpu_tmp5);
1781 b6abf97d bellard
1782 1e4840bf bellard
            tcg_gen_shr_tl(t0, t0, t2);
1783 1e4840bf bellard
            tcg_gen_sub_tl(cpu_tmp5, tcg_const_tl(data_bits), t2);
1784 1e4840bf bellard
            tcg_gen_shl_tl(t1, t1, cpu_tmp5);
1785 1e4840bf bellard
            tcg_gen_or_tl(t0, t0, t1);
1786 b6abf97d bellard
            
1787 b6abf97d bellard
        } else {
1788 b6abf97d bellard
            if (ot == OT_LONG)
1789 1e4840bf bellard
                tcg_gen_ext32u_tl(t1, t1);
1790 b6abf97d bellard
1791 1e4840bf bellard
            tcg_gen_shl_tl(cpu_tmp4, t0, cpu_tmp5);
1792 b6abf97d bellard
            
1793 1e4840bf bellard
            tcg_gen_shl_tl(t0, t0, t2);
1794 1e4840bf bellard
            tcg_gen_sub_tl(cpu_tmp5, tcg_const_tl(data_bits), t2);
1795 1e4840bf bellard
            tcg_gen_shr_tl(t1, t1, cpu_tmp5);
1796 1e4840bf bellard
            tcg_gen_or_tl(t0, t0, t1);
1797 b6abf97d bellard
        }
1798 b6abf97d bellard
    }
1799 1e4840bf bellard
    tcg_gen_mov_tl(t1, cpu_tmp4);
1800 b6abf97d bellard
1801 b6abf97d bellard
    gen_set_label(label1);
1802 b6abf97d bellard
    /* store */
1803 1e4840bf bellard
    if (op1 == OR_TMP0) {
1804 1e4840bf bellard
        gen_op_st_v(ot + s->mem_index, t0, a0);
1805 1e4840bf bellard
    } else {
1806 1e4840bf bellard
        gen_op_mov_reg_v(ot, op1, t0);
1807 1e4840bf bellard
    }
1808 b6abf97d bellard
    
1809 b6abf97d bellard
    /* update eflags */
1810 b6abf97d bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1811 b6abf97d bellard
        gen_op_set_cc_op(s->cc_op);
1812 b6abf97d bellard
1813 b6abf97d bellard
    label2 = gen_new_label();
1814 1e4840bf bellard
    tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, label2);
1815 b6abf97d bellard
1816 1e4840bf bellard
    tcg_gen_mov_tl(cpu_cc_src, t1);
1817 1e4840bf bellard
    tcg_gen_mov_tl(cpu_cc_dst, t0);
1818 b6abf97d bellard
    if (is_right) {
1819 b6abf97d bellard
        tcg_gen_movi_i32(cpu_cc_op, CC_OP_SARB + ot);
1820 b6abf97d bellard
    } else {
1821 b6abf97d bellard
        tcg_gen_movi_i32(cpu_cc_op, CC_OP_SHLB + ot);
1822 b6abf97d bellard
    }
1823 b6abf97d bellard
    gen_set_label(label2);
1824 b6abf97d bellard
    s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1825 1e4840bf bellard
1826 1e4840bf bellard
    tcg_temp_free(t0);
1827 1e4840bf bellard
    tcg_temp_free(t1);
1828 1e4840bf bellard
    tcg_temp_free(t2);
1829 1e4840bf bellard
    tcg_temp_free(a0);
1830 b6abf97d bellard
}
1831 b6abf97d bellard
1832 b6abf97d bellard
static void gen_shift(DisasContext *s1, int op, int ot, int d, int s)
1833 b6abf97d bellard
{
1834 b6abf97d bellard
    if (s != OR_TMP1)
1835 b6abf97d bellard
        gen_op_mov_TN_reg(ot, 1, s);
1836 b6abf97d bellard
    switch(op) {
1837 b6abf97d bellard
    case OP_ROL:
1838 b6abf97d bellard
        gen_rot_rm_T1(s1, ot, d, 0);
1839 b6abf97d bellard
        break;
1840 b6abf97d bellard
    case OP_ROR:
1841 b6abf97d bellard
        gen_rot_rm_T1(s1, ot, d, 1);
1842 b6abf97d bellard
        break;
1843 b6abf97d bellard
    case OP_SHL:
1844 b6abf97d bellard
    case OP_SHL1:
1845 b6abf97d bellard
        gen_shift_rm_T1(s1, ot, d, 0, 0);
1846 b6abf97d bellard
        break;
1847 b6abf97d bellard
    case OP_SHR:
1848 b6abf97d bellard
        gen_shift_rm_T1(s1, ot, d, 1, 0);
1849 b6abf97d bellard
        break;
1850 b6abf97d bellard
    case OP_SAR:
1851 b6abf97d bellard
        gen_shift_rm_T1(s1, ot, d, 1, 1);
1852 b6abf97d bellard
        break;
1853 b6abf97d bellard
    case OP_RCL:
1854 b6abf97d bellard
        gen_rotc_rm_T1(s1, ot, d, 0);
1855 b6abf97d bellard
        break;
1856 b6abf97d bellard
    case OP_RCR:
1857 b6abf97d bellard
        gen_rotc_rm_T1(s1, ot, d, 1);
1858 b6abf97d bellard
        break;
1859 b6abf97d bellard
    }
1860 2c0262af bellard
}
1861 2c0262af bellard
1862 2c0262af bellard
static void gen_shifti(DisasContext *s1, int op, int ot, int d, int c)
1863 2c0262af bellard
{
1864 c1c37968 bellard
    switch(op) {
1865 c1c37968 bellard
    case OP_SHL:
1866 c1c37968 bellard
    case OP_SHL1:
1867 c1c37968 bellard
        gen_shift_rm_im(s1, ot, d, c, 0, 0);
1868 c1c37968 bellard
        break;
1869 c1c37968 bellard
    case OP_SHR:
1870 c1c37968 bellard
        gen_shift_rm_im(s1, ot, d, c, 1, 0);
1871 c1c37968 bellard
        break;
1872 c1c37968 bellard
    case OP_SAR:
1873 c1c37968 bellard
        gen_shift_rm_im(s1, ot, d, c, 1, 1);
1874 c1c37968 bellard
        break;
1875 c1c37968 bellard
    default:
1876 c1c37968 bellard
        /* currently not optimized */
1877 c1c37968 bellard
        gen_op_movl_T1_im(c);
1878 c1c37968 bellard
        gen_shift(s1, op, ot, d, OR_TMP1);
1879 c1c37968 bellard
        break;
1880 c1c37968 bellard
    }
1881 2c0262af bellard
}
1882 2c0262af bellard
1883 2c0262af bellard
static void gen_lea_modrm(DisasContext *s, int modrm, int *reg_ptr, int *offset_ptr)
1884 2c0262af bellard
{
1885 14ce26e7 bellard
    target_long disp;
1886 2c0262af bellard
    int havesib;
1887 14ce26e7 bellard
    int base;
1888 2c0262af bellard
    int index;
1889 2c0262af bellard
    int scale;
1890 2c0262af bellard
    int opreg;
1891 2c0262af bellard
    int mod, rm, code, override, must_add_seg;
1892 2c0262af bellard
1893 2c0262af bellard
    override = s->override;
1894 2c0262af bellard
    must_add_seg = s->addseg;
1895 2c0262af bellard
    if (override >= 0)
1896 2c0262af bellard
        must_add_seg = 1;
1897 2c0262af bellard
    mod = (modrm >> 6) & 3;
1898 2c0262af bellard
    rm = modrm & 7;
1899 2c0262af bellard
1900 2c0262af bellard
    if (s->aflag) {
1901 2c0262af bellard
1902 2c0262af bellard
        havesib = 0;
1903 2c0262af bellard
        base = rm;
1904 2c0262af bellard
        index = 0;
1905 2c0262af bellard
        scale = 0;
1906 3b46e624 ths
1907 2c0262af bellard
        if (base == 4) {
1908 2c0262af bellard
            havesib = 1;
1909 61382a50 bellard
            code = ldub_code(s->pc++);
1910 2c0262af bellard
            scale = (code >> 6) & 3;
1911 14ce26e7 bellard
            index = ((code >> 3) & 7) | REX_X(s);
1912 14ce26e7 bellard
            base = (code & 7);
1913 2c0262af bellard
        }
1914 14ce26e7 bellard
        base |= REX_B(s);
1915 2c0262af bellard
1916 2c0262af bellard
        switch (mod) {
1917 2c0262af bellard
        case 0:
1918 14ce26e7 bellard
            if ((base & 7) == 5) {
1919 2c0262af bellard
                base = -1;
1920 14ce26e7 bellard
                disp = (int32_t)ldl_code(s->pc);
1921 2c0262af bellard
                s->pc += 4;
1922 14ce26e7 bellard
                if (CODE64(s) && !havesib) {
1923 14ce26e7 bellard
                    disp += s->pc + s->rip_offset;
1924 14ce26e7 bellard
                }
1925 2c0262af bellard
            } else {
1926 2c0262af bellard
                disp = 0;
1927 2c0262af bellard
            }
1928 2c0262af bellard
            break;
1929 2c0262af bellard
        case 1:
1930 61382a50 bellard
            disp = (int8_t)ldub_code(s->pc++);
1931 2c0262af bellard
            break;
1932 2c0262af bellard
        default:
1933 2c0262af bellard
        case 2:
1934 61382a50 bellard
            disp = ldl_code(s->pc);
1935 2c0262af bellard
            s->pc += 4;
1936 2c0262af bellard
            break;
1937 2c0262af bellard
        }
1938 3b46e624 ths
1939 2c0262af bellard
        if (base >= 0) {
1940 2c0262af bellard
            /* for correct popl handling with esp */
1941 2c0262af bellard
            if (base == 4 && s->popl_esp_hack)
1942 2c0262af bellard
                disp += s->popl_esp_hack;
1943 14ce26e7 bellard
#ifdef TARGET_X86_64
1944 14ce26e7 bellard
            if (s->aflag == 2) {
1945 57fec1fe bellard
                gen_op_movq_A0_reg(base);
1946 14ce26e7 bellard
                if (disp != 0) {
1947 57fec1fe bellard
                    gen_op_addq_A0_im(disp);
1948 14ce26e7 bellard
                }
1949 5fafdf24 ths
            } else
1950 14ce26e7 bellard
#endif
1951 14ce26e7 bellard
            {
1952 57fec1fe bellard
                gen_op_movl_A0_reg(base);
1953 14ce26e7 bellard
                if (disp != 0)
1954 14ce26e7 bellard
                    gen_op_addl_A0_im(disp);
1955 14ce26e7 bellard
            }
1956 2c0262af bellard
        } else {
1957 14ce26e7 bellard
#ifdef TARGET_X86_64
1958 14ce26e7 bellard
            if (s->aflag == 2) {
1959 57fec1fe bellard
                gen_op_movq_A0_im(disp);
1960 5fafdf24 ths
            } else
1961 14ce26e7 bellard
#endif
1962 14ce26e7 bellard
            {
1963 14ce26e7 bellard
                gen_op_movl_A0_im(disp);
1964 14ce26e7 bellard
            }
1965 2c0262af bellard
        }
1966 2c0262af bellard
        /* XXX: index == 4 is always invalid */
1967 2c0262af bellard
        if (havesib && (index != 4 || scale != 0)) {
1968 14ce26e7 bellard
#ifdef TARGET_X86_64
1969 14ce26e7 bellard
            if (s->aflag == 2) {
1970 57fec1fe bellard
                gen_op_addq_A0_reg_sN(scale, index);
1971 5fafdf24 ths
            } else
1972 14ce26e7 bellard
#endif
1973 14ce26e7 bellard
            {
1974 57fec1fe bellard
                gen_op_addl_A0_reg_sN(scale, index);
1975 14ce26e7 bellard
            }
1976 2c0262af bellard
        }
1977 2c0262af bellard
        if (must_add_seg) {
1978 2c0262af bellard
            if (override < 0) {
1979 2c0262af bellard
                if (base == R_EBP || base == R_ESP)
1980 2c0262af bellard
                    override = R_SS;
1981 2c0262af bellard
                else
1982 2c0262af bellard
                    override = R_DS;
1983 2c0262af bellard
            }
1984 14ce26e7 bellard
#ifdef TARGET_X86_64
1985 14ce26e7 bellard
            if (s->aflag == 2) {
1986 57fec1fe bellard
                gen_op_addq_A0_seg(override);
1987 5fafdf24 ths
            } else
1988 14ce26e7 bellard
#endif
1989 14ce26e7 bellard
            {
1990 57fec1fe bellard
                gen_op_addl_A0_seg(override);
1991 14ce26e7 bellard
            }
1992 2c0262af bellard
        }
1993 2c0262af bellard
    } else {
1994 2c0262af bellard
        switch (mod) {
1995 2c0262af bellard
        case 0:
1996 2c0262af bellard
            if (rm == 6) {
1997 61382a50 bellard
                disp = lduw_code(s->pc);
1998 2c0262af bellard
                s->pc += 2;
1999 2c0262af bellard
                gen_op_movl_A0_im(disp);
2000 2c0262af bellard
                rm = 0; /* avoid SS override */
2001 2c0262af bellard
                goto no_rm;
2002 2c0262af bellard
            } else {
2003 2c0262af bellard
                disp = 0;
2004 2c0262af bellard
            }
2005 2c0262af bellard
            break;
2006 2c0262af bellard
        case 1:
2007 61382a50 bellard
            disp = (int8_t)ldub_code(s->pc++);
2008 2c0262af bellard
            break;
2009 2c0262af bellard
        default:
2010 2c0262af bellard
        case 2:
2011 61382a50 bellard
            disp = lduw_code(s->pc);
2012 2c0262af bellard
            s->pc += 2;
2013 2c0262af bellard
            break;
2014 2c0262af bellard
        }
2015 2c0262af bellard
        switch(rm) {
2016 2c0262af bellard
        case 0:
2017 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBX);
2018 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_ESI);
2019 2c0262af bellard
            break;
2020 2c0262af bellard
        case 1:
2021 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBX);
2022 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_EDI);
2023 2c0262af bellard
            break;
2024 2c0262af bellard
        case 2:
2025 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBP);
2026 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_ESI);
2027 2c0262af bellard
            break;
2028 2c0262af bellard
        case 3:
2029 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBP);
2030 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_EDI);
2031 2c0262af bellard
            break;
2032 2c0262af bellard
        case 4:
2033 57fec1fe bellard
            gen_op_movl_A0_reg(R_ESI);
2034 2c0262af bellard
            break;
2035 2c0262af bellard
        case 5:
2036 57fec1fe bellard
            gen_op_movl_A0_reg(R_EDI);
2037 2c0262af bellard
            break;
2038 2c0262af bellard
        case 6:
2039 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBP);
2040 2c0262af bellard
            break;
2041 2c0262af bellard
        default:
2042 2c0262af bellard
        case 7:
2043 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBX);
2044 2c0262af bellard
            break;
2045 2c0262af bellard
        }
2046 2c0262af bellard
        if (disp != 0)
2047 2c0262af bellard
            gen_op_addl_A0_im(disp);
2048 2c0262af bellard
        gen_op_andl_A0_ffff();
2049 2c0262af bellard
    no_rm:
2050 2c0262af bellard
        if (must_add_seg) {
2051 2c0262af bellard
            if (override < 0) {
2052 2c0262af bellard
                if (rm == 2 || rm == 3 || rm == 6)
2053 2c0262af bellard
                    override = R_SS;
2054 2c0262af bellard
                else
2055 2c0262af bellard
                    override = R_DS;
2056 2c0262af bellard
            }
2057 57fec1fe bellard
            gen_op_addl_A0_seg(override);
2058 2c0262af bellard
        }
2059 2c0262af bellard
    }
2060 2c0262af bellard
2061 2c0262af bellard
    opreg = OR_A0;
2062 2c0262af bellard
    disp = 0;
2063 2c0262af bellard
    *reg_ptr = opreg;
2064 2c0262af bellard
    *offset_ptr = disp;
2065 2c0262af bellard
}
2066 2c0262af bellard
2067 e17a36ce bellard
static void gen_nop_modrm(DisasContext *s, int modrm)
2068 e17a36ce bellard
{
2069 e17a36ce bellard
    int mod, rm, base, code;
2070 e17a36ce bellard
2071 e17a36ce bellard
    mod = (modrm >> 6) & 3;
2072 e17a36ce bellard
    if (mod == 3)
2073 e17a36ce bellard
        return;
2074 e17a36ce bellard
    rm = modrm & 7;
2075 e17a36ce bellard
2076 e17a36ce bellard
    if (s->aflag) {
2077 e17a36ce bellard
2078 e17a36ce bellard
        base = rm;
2079 3b46e624 ths
2080 e17a36ce bellard
        if (base == 4) {
2081 e17a36ce bellard
            code = ldub_code(s->pc++);
2082 e17a36ce bellard
            base = (code & 7);
2083 e17a36ce bellard
        }
2084 3b46e624 ths
2085 e17a36ce bellard
        switch (mod) {
2086 e17a36ce bellard
        case 0:
2087 e17a36ce bellard
            if (base == 5) {
2088 e17a36ce bellard
                s->pc += 4;
2089 e17a36ce bellard
            }
2090 e17a36ce bellard
            break;
2091 e17a36ce bellard
        case 1:
2092 e17a36ce bellard
            s->pc++;
2093 e17a36ce bellard
            break;
2094 e17a36ce bellard
        default:
2095 e17a36ce bellard
        case 2:
2096 e17a36ce bellard
            s->pc += 4;
2097 e17a36ce bellard
            break;
2098 e17a36ce bellard
        }
2099 e17a36ce bellard
    } else {
2100 e17a36ce bellard
        switch (mod) {
2101 e17a36ce bellard
        case 0:
2102 e17a36ce bellard
            if (rm == 6) {
2103 e17a36ce bellard
                s->pc += 2;
2104 e17a36ce bellard
            }
2105 e17a36ce bellard
            break;
2106 e17a36ce bellard
        case 1:
2107 e17a36ce bellard
            s->pc++;
2108 e17a36ce bellard
            break;
2109 e17a36ce bellard
        default:
2110 e17a36ce bellard
        case 2:
2111 e17a36ce bellard
            s->pc += 2;
2112 e17a36ce bellard
            break;
2113 e17a36ce bellard
        }
2114 e17a36ce bellard
    }
2115 e17a36ce bellard
}
2116 e17a36ce bellard
2117 664e0f19 bellard
/* used for LEA and MOV AX, mem */
2118 664e0f19 bellard
static void gen_add_A0_ds_seg(DisasContext *s)
2119 664e0f19 bellard
{
2120 664e0f19 bellard
    int override, must_add_seg;
2121 664e0f19 bellard
    must_add_seg = s->addseg;
2122 664e0f19 bellard
    override = R_DS;
2123 664e0f19 bellard
    if (s->override >= 0) {
2124 664e0f19 bellard
        override = s->override;
2125 664e0f19 bellard
        must_add_seg = 1;
2126 664e0f19 bellard
    } else {
2127 664e0f19 bellard
        override = R_DS;
2128 664e0f19 bellard
    }
2129 664e0f19 bellard
    if (must_add_seg) {
2130 8f091a59 bellard
#ifdef TARGET_X86_64
2131 8f091a59 bellard
        if (CODE64(s)) {
2132 57fec1fe bellard
            gen_op_addq_A0_seg(override);
2133 5fafdf24 ths
        } else
2134 8f091a59 bellard
#endif
2135 8f091a59 bellard
        {
2136 57fec1fe bellard
            gen_op_addl_A0_seg(override);
2137 8f091a59 bellard
        }
2138 664e0f19 bellard
    }
2139 664e0f19 bellard
}
2140 664e0f19 bellard
2141 222a3336 balrog
/* generate modrm memory load or store of 'reg'. TMP0 is used if reg ==
2142 2c0262af bellard
   OR_TMP0 */
2143 2c0262af bellard
static void gen_ldst_modrm(DisasContext *s, int modrm, int ot, int reg, int is_store)
2144 2c0262af bellard
{
2145 2c0262af bellard
    int mod, rm, opreg, disp;
2146 2c0262af bellard
2147 2c0262af bellard
    mod = (modrm >> 6) & 3;
2148 14ce26e7 bellard
    rm = (modrm & 7) | REX_B(s);
2149 2c0262af bellard
    if (mod == 3) {
2150 2c0262af bellard
        if (is_store) {
2151 2c0262af bellard
            if (reg != OR_TMP0)
2152 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 0, reg);
2153 57fec1fe bellard
            gen_op_mov_reg_T0(ot, rm);
2154 2c0262af bellard
        } else {
2155 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, rm);
2156 2c0262af bellard
            if (reg != OR_TMP0)
2157 57fec1fe bellard
                gen_op_mov_reg_T0(ot, reg);
2158 2c0262af bellard
        }
2159 2c0262af bellard
    } else {
2160 2c0262af bellard
        gen_lea_modrm(s, modrm, &opreg, &disp);
2161 2c0262af bellard
        if (is_store) {
2162 2c0262af bellard
            if (reg != OR_TMP0)
2163 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 0, reg);
2164 57fec1fe bellard
            gen_op_st_T0_A0(ot + s->mem_index);
2165 2c0262af bellard
        } else {
2166 57fec1fe bellard
            gen_op_ld_T0_A0(ot + s->mem_index);
2167 2c0262af bellard
            if (reg != OR_TMP0)
2168 57fec1fe bellard
                gen_op_mov_reg_T0(ot, reg);
2169 2c0262af bellard
        }
2170 2c0262af bellard
    }
2171 2c0262af bellard
}
2172 2c0262af bellard
2173 2c0262af bellard
static inline uint32_t insn_get(DisasContext *s, int ot)
2174 2c0262af bellard
{
2175 2c0262af bellard
    uint32_t ret;
2176 2c0262af bellard
2177 2c0262af bellard
    switch(ot) {
2178 2c0262af bellard
    case OT_BYTE:
2179 61382a50 bellard
        ret = ldub_code(s->pc);
2180 2c0262af bellard
        s->pc++;
2181 2c0262af bellard
        break;
2182 2c0262af bellard
    case OT_WORD:
2183 61382a50 bellard
        ret = lduw_code(s->pc);
2184 2c0262af bellard
        s->pc += 2;
2185 2c0262af bellard
        break;
2186 2c0262af bellard
    default:
2187 2c0262af bellard
    case OT_LONG:
2188 61382a50 bellard
        ret = ldl_code(s->pc);
2189 2c0262af bellard
        s->pc += 4;
2190 2c0262af bellard
        break;
2191 2c0262af bellard
    }
2192 2c0262af bellard
    return ret;
2193 2c0262af bellard
}
2194 2c0262af bellard
2195 14ce26e7 bellard
static inline int insn_const_size(unsigned int ot)
2196 14ce26e7 bellard
{
2197 14ce26e7 bellard
    if (ot <= OT_LONG)
2198 14ce26e7 bellard
        return 1 << ot;
2199 14ce26e7 bellard
    else
2200 14ce26e7 bellard
        return 4;
2201 14ce26e7 bellard
}
2202 14ce26e7 bellard
2203 6e256c93 bellard
static inline void gen_goto_tb(DisasContext *s, int tb_num, target_ulong eip)
2204 6e256c93 bellard
{
2205 6e256c93 bellard
    TranslationBlock *tb;
2206 6e256c93 bellard
    target_ulong pc;
2207 6e256c93 bellard
2208 6e256c93 bellard
    pc = s->cs_base + eip;
2209 6e256c93 bellard
    tb = s->tb;
2210 6e256c93 bellard
    /* NOTE: we handle the case where the TB spans two pages here */
2211 6e256c93 bellard
    if ((pc & TARGET_PAGE_MASK) == (tb->pc & TARGET_PAGE_MASK) ||
2212 6e256c93 bellard
        (pc & TARGET_PAGE_MASK) == ((s->pc - 1) & TARGET_PAGE_MASK))  {
2213 6e256c93 bellard
        /* jump to same page: we can use a direct jump */
2214 57fec1fe bellard
        tcg_gen_goto_tb(tb_num);
2215 6e256c93 bellard
        gen_jmp_im(eip);
2216 57fec1fe bellard
        tcg_gen_exit_tb((long)tb + tb_num);
2217 6e256c93 bellard
    } else {
2218 6e256c93 bellard
        /* jump to another page: currently not optimized */
2219 6e256c93 bellard
        gen_jmp_im(eip);
2220 6e256c93 bellard
        gen_eob(s);
2221 6e256c93 bellard
    }
2222 6e256c93 bellard
}
2223 6e256c93 bellard
2224 5fafdf24 ths
static inline void gen_jcc(DisasContext *s, int b,
2225 14ce26e7 bellard
                           target_ulong val, target_ulong next_eip)
2226 2c0262af bellard
{
2227 8e1c85e3 bellard
    int l1, l2, cc_op;
2228 3b46e624 ths
2229 8e1c85e3 bellard
    cc_op = s->cc_op;
2230 8e1c85e3 bellard
    if (s->cc_op != CC_OP_DYNAMIC) {
2231 8e1c85e3 bellard
        gen_op_set_cc_op(s->cc_op);
2232 8e1c85e3 bellard
        s->cc_op = CC_OP_DYNAMIC;
2233 8e1c85e3 bellard
    }
2234 2c0262af bellard
    if (s->jmp_opt) {
2235 14ce26e7 bellard
        l1 = gen_new_label();
2236 8e1c85e3 bellard
        gen_jcc1(s, cc_op, b, l1);
2237 8e1c85e3 bellard
        
2238 6e256c93 bellard
        gen_goto_tb(s, 0, next_eip);
2239 14ce26e7 bellard
2240 14ce26e7 bellard
        gen_set_label(l1);
2241 6e256c93 bellard
        gen_goto_tb(s, 1, val);
2242 2c0262af bellard
        s->is_jmp = 3;
2243 2c0262af bellard
    } else {
2244 14ce26e7 bellard
2245 14ce26e7 bellard
        l1 = gen_new_label();
2246 14ce26e7 bellard
        l2 = gen_new_label();
2247 8e1c85e3 bellard
        gen_jcc1(s, cc_op, b, l1);
2248 8e1c85e3 bellard
2249 14ce26e7 bellard
        gen_jmp_im(next_eip);
2250 8e1c85e3 bellard
        tcg_gen_br(l2);
2251 8e1c85e3 bellard
2252 14ce26e7 bellard
        gen_set_label(l1);
2253 14ce26e7 bellard
        gen_jmp_im(val);
2254 14ce26e7 bellard
        gen_set_label(l2);
2255 2c0262af bellard
        gen_eob(s);
2256 2c0262af bellard
    }
2257 2c0262af bellard
}
2258 2c0262af bellard
2259 2c0262af bellard
static void gen_setcc(DisasContext *s, int b)
2260 2c0262af bellard
{
2261 8e1c85e3 bellard
    int inv, jcc_op, l1;
2262 1e4840bf bellard
    TCGv t0;
2263 14ce26e7 bellard
2264 8e1c85e3 bellard
    if (is_fast_jcc_case(s, b)) {
2265 8e1c85e3 bellard
        /* nominal case: we use a jump */
2266 1e4840bf bellard
        /* XXX: make it faster by adding new instructions in TCG */
2267 a7812ae4 pbrook
        t0 = tcg_temp_local_new();
2268 1e4840bf bellard
        tcg_gen_movi_tl(t0, 0);
2269 8e1c85e3 bellard
        l1 = gen_new_label();
2270 8e1c85e3 bellard
        gen_jcc1(s, s->cc_op, b ^ 1, l1);
2271 1e4840bf bellard
        tcg_gen_movi_tl(t0, 1);
2272 8e1c85e3 bellard
        gen_set_label(l1);
2273 1e4840bf bellard
        tcg_gen_mov_tl(cpu_T[0], t0);
2274 1e4840bf bellard
        tcg_temp_free(t0);
2275 8e1c85e3 bellard
    } else {
2276 8e1c85e3 bellard
        /* slow case: it is more efficient not to generate a jump,
2277 8e1c85e3 bellard
           although it is questionnable whether this optimization is
2278 8e1c85e3 bellard
           worth to */
2279 8e1c85e3 bellard
        inv = b & 1;
2280 8e1c85e3 bellard
        jcc_op = (b >> 1) & 7;
2281 1e4840bf bellard
        gen_setcc_slow_T0(s, jcc_op);
2282 8e1c85e3 bellard
        if (inv) {
2283 8e1c85e3 bellard
            tcg_gen_xori_tl(cpu_T[0], cpu_T[0], 1);
2284 8e1c85e3 bellard
        }
2285 2c0262af bellard
    }
2286 2c0262af bellard
}
2287 2c0262af bellard
2288 3bd7da9e bellard
static inline void gen_op_movl_T0_seg(int seg_reg)
2289 3bd7da9e bellard
{
2290 3bd7da9e bellard
    tcg_gen_ld32u_tl(cpu_T[0], cpu_env, 
2291 3bd7da9e bellard
                     offsetof(CPUX86State,segs[seg_reg].selector));
2292 3bd7da9e bellard
}
2293 3bd7da9e bellard
2294 3bd7da9e bellard
static inline void gen_op_movl_seg_T0_vm(int seg_reg)
2295 3bd7da9e bellard
{
2296 3bd7da9e bellard
    tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffff);
2297 3bd7da9e bellard
    tcg_gen_st32_tl(cpu_T[0], cpu_env, 
2298 3bd7da9e bellard
                    offsetof(CPUX86State,segs[seg_reg].selector));
2299 3bd7da9e bellard
    tcg_gen_shli_tl(cpu_T[0], cpu_T[0], 4);
2300 3bd7da9e bellard
    tcg_gen_st_tl(cpu_T[0], cpu_env, 
2301 3bd7da9e bellard
                  offsetof(CPUX86State,segs[seg_reg].base));
2302 3bd7da9e bellard
}
2303 3bd7da9e bellard
2304 2c0262af bellard
/* move T0 to seg_reg and compute if the CPU state may change. Never
2305 2c0262af bellard
   call this function with seg_reg == R_CS */
2306 14ce26e7 bellard
static void gen_movl_seg_T0(DisasContext *s, int seg_reg, target_ulong cur_eip)
2307 2c0262af bellard
{
2308 3415a4dd bellard
    if (s->pe && !s->vm86) {
2309 3415a4dd bellard
        /* XXX: optimize by finding processor state dynamically */
2310 3415a4dd bellard
        if (s->cc_op != CC_OP_DYNAMIC)
2311 3415a4dd bellard
            gen_op_set_cc_op(s->cc_op);
2312 14ce26e7 bellard
        gen_jmp_im(cur_eip);
2313 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
2314 a7812ae4 pbrook
        gen_helper_load_seg(tcg_const_i32(seg_reg), cpu_tmp2_i32);
2315 dc196a57 bellard
        /* abort translation because the addseg value may change or
2316 dc196a57 bellard
           because ss32 may change. For R_SS, translation must always
2317 dc196a57 bellard
           stop as a special handling must be done to disable hardware
2318 dc196a57 bellard
           interrupts for the next instruction */
2319 dc196a57 bellard
        if (seg_reg == R_SS || (s->code32 && seg_reg < R_FS))
2320 dc196a57 bellard
            s->is_jmp = 3;
2321 3415a4dd bellard
    } else {
2322 3bd7da9e bellard
        gen_op_movl_seg_T0_vm(seg_reg);
2323 dc196a57 bellard
        if (seg_reg == R_SS)
2324 dc196a57 bellard
            s->is_jmp = 3;
2325 3415a4dd bellard
    }
2326 2c0262af bellard
}
2327 2c0262af bellard
2328 0573fbfc ths
static inline int svm_is_rep(int prefixes)
2329 0573fbfc ths
{
2330 0573fbfc ths
    return ((prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) ? 8 : 0);
2331 0573fbfc ths
}
2332 0573fbfc ths
2333 872929aa bellard
static inline void
2334 0573fbfc ths
gen_svm_check_intercept_param(DisasContext *s, target_ulong pc_start,
2335 b8b6a50b bellard
                              uint32_t type, uint64_t param)
2336 0573fbfc ths
{
2337 872929aa bellard
    /* no SVM activated; fast case */
2338 872929aa bellard
    if (likely(!(s->flags & HF_SVMI_MASK)))
2339 872929aa bellard
        return;
2340 872929aa bellard
    if (s->cc_op != CC_OP_DYNAMIC)
2341 872929aa bellard
        gen_op_set_cc_op(s->cc_op);
2342 872929aa bellard
    gen_jmp_im(pc_start - s->cs_base);
2343 a7812ae4 pbrook
    gen_helper_svm_check_intercept_param(tcg_const_i32(type),
2344 a7812ae4 pbrook
                                         tcg_const_i64(param));
2345 0573fbfc ths
}
2346 0573fbfc ths
2347 872929aa bellard
static inline void
2348 0573fbfc ths
gen_svm_check_intercept(DisasContext *s, target_ulong pc_start, uint64_t type)
2349 0573fbfc ths
{
2350 872929aa bellard
    gen_svm_check_intercept_param(s, pc_start, type, 0);
2351 0573fbfc ths
}
2352 0573fbfc ths
2353 4f31916f bellard
static inline void gen_stack_update(DisasContext *s, int addend)
2354 4f31916f bellard
{
2355 14ce26e7 bellard
#ifdef TARGET_X86_64
2356 14ce26e7 bellard
    if (CODE64(s)) {
2357 6e0d8677 bellard
        gen_op_add_reg_im(2, R_ESP, addend);
2358 14ce26e7 bellard
    } else
2359 14ce26e7 bellard
#endif
2360 4f31916f bellard
    if (s->ss32) {
2361 6e0d8677 bellard
        gen_op_add_reg_im(1, R_ESP, addend);
2362 4f31916f bellard
    } else {
2363 6e0d8677 bellard
        gen_op_add_reg_im(0, R_ESP, addend);
2364 4f31916f bellard
    }
2365 4f31916f bellard
}
2366 4f31916f bellard
2367 2c0262af bellard
/* generate a push. It depends on ss32, addseg and dflag */
2368 2c0262af bellard
static void gen_push_T0(DisasContext *s)
2369 2c0262af bellard
{
2370 14ce26e7 bellard
#ifdef TARGET_X86_64
2371 14ce26e7 bellard
    if (CODE64(s)) {
2372 57fec1fe bellard
        gen_op_movq_A0_reg(R_ESP);
2373 8f091a59 bellard
        if (s->dflag) {
2374 57fec1fe bellard
            gen_op_addq_A0_im(-8);
2375 57fec1fe bellard
            gen_op_st_T0_A0(OT_QUAD + s->mem_index);
2376 8f091a59 bellard
        } else {
2377 57fec1fe bellard
            gen_op_addq_A0_im(-2);
2378 57fec1fe bellard
            gen_op_st_T0_A0(OT_WORD + s->mem_index);
2379 8f091a59 bellard
        }
2380 57fec1fe bellard
        gen_op_mov_reg_A0(2, R_ESP);
2381 5fafdf24 ths
    } else
2382 14ce26e7 bellard
#endif
2383 14ce26e7 bellard
    {
2384 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESP);
2385 14ce26e7 bellard
        if (!s->dflag)
2386 57fec1fe bellard
            gen_op_addl_A0_im(-2);
2387 14ce26e7 bellard
        else
2388 57fec1fe bellard
            gen_op_addl_A0_im(-4);
2389 14ce26e7 bellard
        if (s->ss32) {
2390 14ce26e7 bellard
            if (s->addseg) {
2391 bbf662ee bellard
                tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2392 57fec1fe bellard
                gen_op_addl_A0_seg(R_SS);
2393 14ce26e7 bellard
            }
2394 14ce26e7 bellard
        } else {
2395 14ce26e7 bellard
            gen_op_andl_A0_ffff();
2396 bbf662ee bellard
            tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2397 57fec1fe bellard
            gen_op_addl_A0_seg(R_SS);
2398 2c0262af bellard
        }
2399 57fec1fe bellard
        gen_op_st_T0_A0(s->dflag + 1 + s->mem_index);
2400 14ce26e7 bellard
        if (s->ss32 && !s->addseg)
2401 57fec1fe bellard
            gen_op_mov_reg_A0(1, R_ESP);
2402 14ce26e7 bellard
        else
2403 57fec1fe bellard
            gen_op_mov_reg_T1(s->ss32 + 1, R_ESP);
2404 2c0262af bellard
    }
2405 2c0262af bellard
}
2406 2c0262af bellard
2407 4f31916f bellard
/* generate a push. It depends on ss32, addseg and dflag */
2408 4f31916f bellard
/* slower version for T1, only used for call Ev */
2409 4f31916f bellard
static void gen_push_T1(DisasContext *s)
2410 2c0262af bellard
{
2411 14ce26e7 bellard
#ifdef TARGET_X86_64
2412 14ce26e7 bellard
    if (CODE64(s)) {
2413 57fec1fe bellard
        gen_op_movq_A0_reg(R_ESP);
2414 8f091a59 bellard
        if (s->dflag) {
2415 57fec1fe bellard
            gen_op_addq_A0_im(-8);
2416 57fec1fe bellard
            gen_op_st_T1_A0(OT_QUAD + s->mem_index);
2417 8f091a59 bellard
        } else {
2418 57fec1fe bellard
            gen_op_addq_A0_im(-2);
2419 57fec1fe bellard
            gen_op_st_T0_A0(OT_WORD + s->mem_index);
2420 8f091a59 bellard
        }
2421 57fec1fe bellard
        gen_op_mov_reg_A0(2, R_ESP);
2422 5fafdf24 ths
    } else
2423 14ce26e7 bellard
#endif
2424 14ce26e7 bellard
    {
2425 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESP);
2426 14ce26e7 bellard
        if (!s->dflag)
2427 57fec1fe bellard
            gen_op_addl_A0_im(-2);
2428 14ce26e7 bellard
        else
2429 57fec1fe bellard
            gen_op_addl_A0_im(-4);
2430 14ce26e7 bellard
        if (s->ss32) {
2431 14ce26e7 bellard
            if (s->addseg) {
2432 57fec1fe bellard
                gen_op_addl_A0_seg(R_SS);
2433 14ce26e7 bellard
            }
2434 14ce26e7 bellard
        } else {
2435 14ce26e7 bellard
            gen_op_andl_A0_ffff();
2436 57fec1fe bellard
            gen_op_addl_A0_seg(R_SS);
2437 2c0262af bellard
        }
2438 57fec1fe bellard
        gen_op_st_T1_A0(s->dflag + 1 + s->mem_index);
2439 3b46e624 ths
2440 14ce26e7 bellard
        if (s->ss32 && !s->addseg)
2441 57fec1fe bellard
            gen_op_mov_reg_A0(1, R_ESP);
2442 14ce26e7 bellard
        else
2443 14ce26e7 bellard
            gen_stack_update(s, (-2) << s->dflag);
2444 2c0262af bellard
    }
2445 2c0262af bellard
}
2446 2c0262af bellard
2447 4f31916f bellard
/* two step pop is necessary for precise exceptions */
2448 4f31916f bellard
static void gen_pop_T0(DisasContext *s)
2449 2c0262af bellard
{
2450 14ce26e7 bellard
#ifdef TARGET_X86_64
2451 14ce26e7 bellard
    if (CODE64(s)) {
2452 57fec1fe bellard
        gen_op_movq_A0_reg(R_ESP);
2453 57fec1fe bellard
        gen_op_ld_T0_A0((s->dflag ? OT_QUAD : OT_WORD) + s->mem_index);
2454 5fafdf24 ths
    } else
2455 14ce26e7 bellard
#endif
2456 14ce26e7 bellard
    {
2457 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESP);
2458 14ce26e7 bellard
        if (s->ss32) {
2459 14ce26e7 bellard
            if (s->addseg)
2460 57fec1fe bellard
                gen_op_addl_A0_seg(R_SS);
2461 14ce26e7 bellard
        } else {
2462 14ce26e7 bellard
            gen_op_andl_A0_ffff();
2463 57fec1fe bellard
            gen_op_addl_A0_seg(R_SS);
2464 14ce26e7 bellard
        }
2465 57fec1fe bellard
        gen_op_ld_T0_A0(s->dflag + 1 + s->mem_index);
2466 2c0262af bellard
    }
2467 2c0262af bellard
}
2468 2c0262af bellard
2469 2c0262af bellard
static void gen_pop_update(DisasContext *s)
2470 2c0262af bellard
{
2471 14ce26e7 bellard
#ifdef TARGET_X86_64
2472 8f091a59 bellard
    if (CODE64(s) && s->dflag) {
2473 14ce26e7 bellard
        gen_stack_update(s, 8);
2474 14ce26e7 bellard
    } else
2475 14ce26e7 bellard
#endif
2476 14ce26e7 bellard
    {
2477 14ce26e7 bellard
        gen_stack_update(s, 2 << s->dflag);
2478 14ce26e7 bellard
    }
2479 2c0262af bellard
}
2480 2c0262af bellard
2481 2c0262af bellard
static void gen_stack_A0(DisasContext *s)
2482 2c0262af bellard
{
2483 57fec1fe bellard
    gen_op_movl_A0_reg(R_ESP);
2484 2c0262af bellard
    if (!s->ss32)
2485 2c0262af bellard
        gen_op_andl_A0_ffff();
2486 bbf662ee bellard
    tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2487 2c0262af bellard
    if (s->addseg)
2488 57fec1fe bellard
        gen_op_addl_A0_seg(R_SS);
2489 2c0262af bellard
}
2490 2c0262af bellard
2491 2c0262af bellard
/* NOTE: wrap around in 16 bit not fully handled */
2492 2c0262af bellard
static void gen_pusha(DisasContext *s)
2493 2c0262af bellard
{
2494 2c0262af bellard
    int i;
2495 57fec1fe bellard
    gen_op_movl_A0_reg(R_ESP);
2496 2c0262af bellard
    gen_op_addl_A0_im(-16 <<  s->dflag);
2497 2c0262af bellard
    if (!s->ss32)
2498 2c0262af bellard
        gen_op_andl_A0_ffff();
2499 bbf662ee bellard
    tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2500 2c0262af bellard
    if (s->addseg)
2501 57fec1fe bellard
        gen_op_addl_A0_seg(R_SS);
2502 2c0262af bellard
    for(i = 0;i < 8; i++) {
2503 57fec1fe bellard
        gen_op_mov_TN_reg(OT_LONG, 0, 7 - i);
2504 57fec1fe bellard
        gen_op_st_T0_A0(OT_WORD + s->dflag + s->mem_index);
2505 2c0262af bellard
        gen_op_addl_A0_im(2 <<  s->dflag);
2506 2c0262af bellard
    }
2507 57fec1fe bellard
    gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
2508 2c0262af bellard
}
2509 2c0262af bellard
2510 2c0262af bellard
/* NOTE: wrap around in 16 bit not fully handled */
2511 2c0262af bellard
static void gen_popa(DisasContext *s)
2512 2c0262af bellard
{
2513 2c0262af bellard
    int i;
2514 57fec1fe bellard
    gen_op_movl_A0_reg(R_ESP);
2515 2c0262af bellard
    if (!s->ss32)
2516 2c0262af bellard
        gen_op_andl_A0_ffff();
2517 bbf662ee bellard
    tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2518 bbf662ee bellard
    tcg_gen_addi_tl(cpu_T[1], cpu_T[1], 16 <<  s->dflag);
2519 2c0262af bellard
    if (s->addseg)
2520 57fec1fe bellard
        gen_op_addl_A0_seg(R_SS);
2521 2c0262af bellard
    for(i = 0;i < 8; i++) {
2522 2c0262af bellard
        /* ESP is not reloaded */
2523 2c0262af bellard
        if (i != 3) {
2524 57fec1fe bellard
            gen_op_ld_T0_A0(OT_WORD + s->dflag + s->mem_index);
2525 57fec1fe bellard
            gen_op_mov_reg_T0(OT_WORD + s->dflag, 7 - i);
2526 2c0262af bellard
        }
2527 2c0262af bellard
        gen_op_addl_A0_im(2 <<  s->dflag);
2528 2c0262af bellard
    }
2529 57fec1fe bellard
    gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
2530 2c0262af bellard
}
2531 2c0262af bellard
2532 2c0262af bellard
static void gen_enter(DisasContext *s, int esp_addend, int level)
2533 2c0262af bellard
{
2534 61a8c4ec bellard
    int ot, opsize;
2535 2c0262af bellard
2536 2c0262af bellard
    level &= 0x1f;
2537 8f091a59 bellard
#ifdef TARGET_X86_64
2538 8f091a59 bellard
    if (CODE64(s)) {
2539 8f091a59 bellard
        ot = s->dflag ? OT_QUAD : OT_WORD;
2540 8f091a59 bellard
        opsize = 1 << ot;
2541 3b46e624 ths
2542 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESP);
2543 8f091a59 bellard
        gen_op_addq_A0_im(-opsize);
2544 bbf662ee bellard
        tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2545 8f091a59 bellard
2546 8f091a59 bellard
        /* push bp */
2547 57fec1fe bellard
        gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
2548 57fec1fe bellard
        gen_op_st_T0_A0(ot + s->mem_index);
2549 8f091a59 bellard
        if (level) {
2550 b5b38f61 bellard
            /* XXX: must save state */
2551 a7812ae4 pbrook
            gen_helper_enter64_level(tcg_const_i32(level),
2552 a7812ae4 pbrook
                                     tcg_const_i32((ot == OT_QUAD)),
2553 a7812ae4 pbrook
                                     cpu_T[1]);
2554 8f091a59 bellard
        }
2555 57fec1fe bellard
        gen_op_mov_reg_T1(ot, R_EBP);
2556 bbf662ee bellard
        tcg_gen_addi_tl(cpu_T[1], cpu_T[1], -esp_addend + (-opsize * level));
2557 57fec1fe bellard
        gen_op_mov_reg_T1(OT_QUAD, R_ESP);
2558 5fafdf24 ths
    } else
2559 8f091a59 bellard
#endif
2560 8f091a59 bellard
    {
2561 8f091a59 bellard
        ot = s->dflag + OT_WORD;
2562 8f091a59 bellard
        opsize = 2 << s->dflag;
2563 3b46e624 ths
2564 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESP);
2565 8f091a59 bellard
        gen_op_addl_A0_im(-opsize);
2566 8f091a59 bellard
        if (!s->ss32)
2567 8f091a59 bellard
            gen_op_andl_A0_ffff();
2568 bbf662ee bellard
        tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2569 8f091a59 bellard
        if (s->addseg)
2570 57fec1fe bellard
            gen_op_addl_A0_seg(R_SS);
2571 8f091a59 bellard
        /* push bp */
2572 57fec1fe bellard
        gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
2573 57fec1fe bellard
        gen_op_st_T0_A0(ot + s->mem_index);
2574 8f091a59 bellard
        if (level) {
2575 b5b38f61 bellard
            /* XXX: must save state */
2576 a7812ae4 pbrook
            gen_helper_enter_level(tcg_const_i32(level),
2577 a7812ae4 pbrook
                                   tcg_const_i32(s->dflag),
2578 a7812ae4 pbrook
                                   cpu_T[1]);
2579 8f091a59 bellard
        }
2580 57fec1fe bellard
        gen_op_mov_reg_T1(ot, R_EBP);
2581 bbf662ee bellard
        tcg_gen_addi_tl(cpu_T[1], cpu_T[1], -esp_addend + (-opsize * level));
2582 57fec1fe bellard
        gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
2583 2c0262af bellard
    }
2584 2c0262af bellard
}
2585 2c0262af bellard
2586 14ce26e7 bellard
static void gen_exception(DisasContext *s, int trapno, target_ulong cur_eip)
2587 2c0262af bellard
{
2588 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
2589 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
2590 14ce26e7 bellard
    gen_jmp_im(cur_eip);
2591 a7812ae4 pbrook
    gen_helper_raise_exception(tcg_const_i32(trapno));
2592 2c0262af bellard
    s->is_jmp = 3;
2593 2c0262af bellard
}
2594 2c0262af bellard
2595 2c0262af bellard
/* an interrupt is different from an exception because of the
2596 7f75ffd3 blueswir1
   privilege checks */
2597 5fafdf24 ths
static void gen_interrupt(DisasContext *s, int intno,
2598 14ce26e7 bellard
                          target_ulong cur_eip, target_ulong next_eip)
2599 2c0262af bellard
{
2600 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
2601 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
2602 14ce26e7 bellard
    gen_jmp_im(cur_eip);
2603 a7812ae4 pbrook
    gen_helper_raise_interrupt(tcg_const_i32(intno), 
2604 a7812ae4 pbrook
                               tcg_const_i32(next_eip - cur_eip));
2605 2c0262af bellard
    s->is_jmp = 3;
2606 2c0262af bellard
}
2607 2c0262af bellard
2608 14ce26e7 bellard
static void gen_debug(DisasContext *s, target_ulong cur_eip)
2609 2c0262af bellard
{
2610 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
2611 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
2612 14ce26e7 bellard
    gen_jmp_im(cur_eip);
2613 a7812ae4 pbrook
    gen_helper_debug();
2614 2c0262af bellard
    s->is_jmp = 3;
2615 2c0262af bellard
}
2616 2c0262af bellard
2617 2c0262af bellard
/* generate a generic end of block. Trace exception is also generated
2618 2c0262af bellard
   if needed */
2619 2c0262af bellard
static void gen_eob(DisasContext *s)
2620 2c0262af bellard
{
2621 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
2622 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
2623 a2cc3b24 bellard
    if (s->tb->flags & HF_INHIBIT_IRQ_MASK) {
2624 a7812ae4 pbrook
        gen_helper_reset_inhibit_irq();
2625 a2cc3b24 bellard
    }
2626 34865134 bellard
    if (s->singlestep_enabled) {
2627 a7812ae4 pbrook
        gen_helper_debug();
2628 34865134 bellard
    } else if (s->tf) {
2629 a7812ae4 pbrook
        gen_helper_single_step();
2630 2c0262af bellard
    } else {
2631 57fec1fe bellard
        tcg_gen_exit_tb(0);
2632 2c0262af bellard
    }
2633 2c0262af bellard
    s->is_jmp = 3;
2634 2c0262af bellard
}
2635 2c0262af bellard
2636 2c0262af bellard
/* generate a jump to eip. No segment change must happen before as a
2637 2c0262af bellard
   direct call to the next block may occur */
2638 14ce26e7 bellard
static void gen_jmp_tb(DisasContext *s, target_ulong eip, int tb_num)
2639 2c0262af bellard
{
2640 2c0262af bellard
    if (s->jmp_opt) {
2641 6e256c93 bellard
        if (s->cc_op != CC_OP_DYNAMIC) {
2642 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
2643 6e256c93 bellard
            s->cc_op = CC_OP_DYNAMIC;
2644 6e256c93 bellard
        }
2645 6e256c93 bellard
        gen_goto_tb(s, tb_num, eip);
2646 2c0262af bellard
        s->is_jmp = 3;
2647 2c0262af bellard
    } else {
2648 14ce26e7 bellard
        gen_jmp_im(eip);
2649 2c0262af bellard
        gen_eob(s);
2650 2c0262af bellard
    }
2651 2c0262af bellard
}
2652 2c0262af bellard
2653 14ce26e7 bellard
static void gen_jmp(DisasContext *s, target_ulong eip)
2654 14ce26e7 bellard
{
2655 14ce26e7 bellard
    gen_jmp_tb(s, eip, 0);
2656 14ce26e7 bellard
}
2657 14ce26e7 bellard
2658 8686c490 bellard
static inline void gen_ldq_env_A0(int idx, int offset)
2659 8686c490 bellard
{
2660 8686c490 bellard
    int mem_index = (idx >> 2) - 1;
2661 b6abf97d bellard
    tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, mem_index);
2662 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset);
2663 8686c490 bellard
}
2664 664e0f19 bellard
2665 8686c490 bellard
static inline void gen_stq_env_A0(int idx, int offset)
2666 8686c490 bellard
{
2667 8686c490 bellard
    int mem_index = (idx >> 2) - 1;
2668 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset);
2669 b6abf97d bellard
    tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, mem_index);
2670 8686c490 bellard
}
2671 664e0f19 bellard
2672 8686c490 bellard
static inline void gen_ldo_env_A0(int idx, int offset)
2673 8686c490 bellard
{
2674 8686c490 bellard
    int mem_index = (idx >> 2) - 1;
2675 b6abf97d bellard
    tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, mem_index);
2676 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(0)));
2677 8686c490 bellard
    tcg_gen_addi_tl(cpu_tmp0, cpu_A0, 8);
2678 b6abf97d bellard
    tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_tmp0, mem_index);
2679 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(1)));
2680 8686c490 bellard
}
2681 14ce26e7 bellard
2682 8686c490 bellard
static inline void gen_sto_env_A0(int idx, int offset)
2683 8686c490 bellard
{
2684 8686c490 bellard
    int mem_index = (idx >> 2) - 1;
2685 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(0)));
2686 b6abf97d bellard
    tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, mem_index);
2687 8686c490 bellard
    tcg_gen_addi_tl(cpu_tmp0, cpu_A0, 8);
2688 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(1)));
2689 b6abf97d bellard
    tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_tmp0, mem_index);
2690 8686c490 bellard
}
2691 14ce26e7 bellard
2692 5af45186 bellard
static inline void gen_op_movo(int d_offset, int s_offset)
2693 5af45186 bellard
{
2694 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset);
2695 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
2696 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset + 8);
2697 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset + 8);
2698 5af45186 bellard
}
2699 5af45186 bellard
2700 5af45186 bellard
static inline void gen_op_movq(int d_offset, int s_offset)
2701 5af45186 bellard
{
2702 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset);
2703 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
2704 5af45186 bellard
}
2705 5af45186 bellard
2706 5af45186 bellard
static inline void gen_op_movl(int d_offset, int s_offset)
2707 5af45186 bellard
{
2708 b6abf97d bellard
    tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env, s_offset);
2709 b6abf97d bellard
    tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, d_offset);
2710 5af45186 bellard
}
2711 5af45186 bellard
2712 5af45186 bellard
static inline void gen_op_movq_env_0(int d_offset)
2713 5af45186 bellard
{
2714 b6abf97d bellard
    tcg_gen_movi_i64(cpu_tmp1_i64, 0);
2715 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
2716 5af45186 bellard
}
2717 664e0f19 bellard
2718 5af45186 bellard
#define SSE_SPECIAL ((void *)1)
2719 5af45186 bellard
#define SSE_DUMMY ((void *)2)
2720 664e0f19 bellard
2721 a7812ae4 pbrook
#define MMX_OP2(x) { gen_helper_ ## x ## _mmx, gen_helper_ ## x ## _xmm }
2722 a7812ae4 pbrook
#define SSE_FOP(x) { gen_helper_ ## x ## ps, gen_helper_ ## x ## pd, \
2723 a7812ae4 pbrook
                     gen_helper_ ## x ## ss, gen_helper_ ## x ## sd, }
2724 5af45186 bellard
2725 5af45186 bellard
static void *sse_op_table1[256][4] = {
2726 a35f3ec7 aurel32
    /* 3DNow! extensions */
2727 a35f3ec7 aurel32
    [0x0e] = { SSE_DUMMY }, /* femms */
2728 a35f3ec7 aurel32
    [0x0f] = { SSE_DUMMY }, /* pf... */
2729 664e0f19 bellard
    /* pure SSE operations */
2730 664e0f19 bellard
    [0x10] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movups, movupd, movss, movsd */
2731 664e0f19 bellard
    [0x11] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movups, movupd, movss, movsd */
2732 465e9838 bellard
    [0x12] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movlps, movlpd, movsldup, movddup */
2733 664e0f19 bellard
    [0x13] = { SSE_SPECIAL, SSE_SPECIAL },  /* movlps, movlpd */
2734 a7812ae4 pbrook
    [0x14] = { gen_helper_punpckldq_xmm, gen_helper_punpcklqdq_xmm },
2735 a7812ae4 pbrook
    [0x15] = { gen_helper_punpckhdq_xmm, gen_helper_punpckhqdq_xmm },
2736 664e0f19 bellard
    [0x16] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL },  /* movhps, movhpd, movshdup */
2737 664e0f19 bellard
    [0x17] = { SSE_SPECIAL, SSE_SPECIAL },  /* movhps, movhpd */
2738 664e0f19 bellard
2739 664e0f19 bellard
    [0x28] = { SSE_SPECIAL, SSE_SPECIAL },  /* movaps, movapd */
2740 664e0f19 bellard
    [0x29] = { SSE_SPECIAL, SSE_SPECIAL },  /* movaps, movapd */
2741 664e0f19 bellard
    [0x2a] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvtpi2ps, cvtpi2pd, cvtsi2ss, cvtsi2sd */
2742 664e0f19 bellard
    [0x2b] = { SSE_SPECIAL, SSE_SPECIAL },  /* movntps, movntpd */
2743 664e0f19 bellard
    [0x2c] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvttps2pi, cvttpd2pi, cvttsd2si, cvttss2si */
2744 664e0f19 bellard
    [0x2d] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvtps2pi, cvtpd2pi, cvtsd2si, cvtss2si */
2745 a7812ae4 pbrook
    [0x2e] = { gen_helper_ucomiss, gen_helper_ucomisd },
2746 a7812ae4 pbrook
    [0x2f] = { gen_helper_comiss, gen_helper_comisd },
2747 664e0f19 bellard
    [0x50] = { SSE_SPECIAL, SSE_SPECIAL }, /* movmskps, movmskpd */
2748 664e0f19 bellard
    [0x51] = SSE_FOP(sqrt),
2749 a7812ae4 pbrook
    [0x52] = { gen_helper_rsqrtps, NULL, gen_helper_rsqrtss, NULL },
2750 a7812ae4 pbrook
    [0x53] = { gen_helper_rcpps, NULL, gen_helper_rcpss, NULL },
2751 a7812ae4 pbrook
    [0x54] = { gen_helper_pand_xmm, gen_helper_pand_xmm }, /* andps, andpd */
2752 a7812ae4 pbrook
    [0x55] = { gen_helper_pandn_xmm, gen_helper_pandn_xmm }, /* andnps, andnpd */
2753 a7812ae4 pbrook
    [0x56] = { gen_helper_por_xmm, gen_helper_por_xmm }, /* orps, orpd */
2754 a7812ae4 pbrook
    [0x57] = { gen_helper_pxor_xmm, gen_helper_pxor_xmm }, /* xorps, xorpd */
2755 664e0f19 bellard
    [0x58] = SSE_FOP(add),
2756 664e0f19 bellard
    [0x59] = SSE_FOP(mul),
2757 a7812ae4 pbrook
    [0x5a] = { gen_helper_cvtps2pd, gen_helper_cvtpd2ps,
2758 a7812ae4 pbrook
               gen_helper_cvtss2sd, gen_helper_cvtsd2ss },
2759 a7812ae4 pbrook
    [0x5b] = { gen_helper_cvtdq2ps, gen_helper_cvtps2dq, gen_helper_cvttps2dq },
2760 664e0f19 bellard
    [0x5c] = SSE_FOP(sub),
2761 664e0f19 bellard
    [0x5d] = SSE_FOP(min),
2762 664e0f19 bellard
    [0x5e] = SSE_FOP(div),
2763 664e0f19 bellard
    [0x5f] = SSE_FOP(max),
2764 664e0f19 bellard
2765 664e0f19 bellard
    [0xc2] = SSE_FOP(cmpeq),
2766 a7812ae4 pbrook
    [0xc6] = { gen_helper_shufps, gen_helper_shufpd },
2767 664e0f19 bellard
2768 222a3336 balrog
    [0x38] = { SSE_SPECIAL, SSE_SPECIAL, NULL, SSE_SPECIAL }, /* SSSE3/SSE4 */
2769 222a3336 balrog
    [0x3a] = { SSE_SPECIAL, SSE_SPECIAL }, /* SSSE3/SSE4 */
2770 4242b1bd balrog
2771 664e0f19 bellard
    /* MMX ops and their SSE extensions */
2772 664e0f19 bellard
    [0x60] = MMX_OP2(punpcklbw),
2773 664e0f19 bellard
    [0x61] = MMX_OP2(punpcklwd),
2774 664e0f19 bellard
    [0x62] = MMX_OP2(punpckldq),
2775 664e0f19 bellard
    [0x63] = MMX_OP2(packsswb),
2776 664e0f19 bellard
    [0x64] = MMX_OP2(pcmpgtb),
2777 664e0f19 bellard
    [0x65] = MMX_OP2(pcmpgtw),
2778 664e0f19 bellard
    [0x66] = MMX_OP2(pcmpgtl),
2779 664e0f19 bellard
    [0x67] = MMX_OP2(packuswb),
2780 664e0f19 bellard
    [0x68] = MMX_OP2(punpckhbw),
2781 664e0f19 bellard
    [0x69] = MMX_OP2(punpckhwd),
2782 664e0f19 bellard
    [0x6a] = MMX_OP2(punpckhdq),
2783 664e0f19 bellard
    [0x6b] = MMX_OP2(packssdw),
2784 a7812ae4 pbrook
    [0x6c] = { NULL, gen_helper_punpcklqdq_xmm },
2785 a7812ae4 pbrook
    [0x6d] = { NULL, gen_helper_punpckhqdq_xmm },
2786 664e0f19 bellard
    [0x6e] = { SSE_SPECIAL, SSE_SPECIAL }, /* movd mm, ea */
2787 664e0f19 bellard
    [0x6f] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movq, movdqa, , movqdu */
2788 a7812ae4 pbrook
    [0x70] = { gen_helper_pshufw_mmx,
2789 a7812ae4 pbrook
               gen_helper_pshufd_xmm,
2790 a7812ae4 pbrook
               gen_helper_pshufhw_xmm,
2791 a7812ae4 pbrook
               gen_helper_pshuflw_xmm },
2792 664e0f19 bellard
    [0x71] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftw */
2793 664e0f19 bellard
    [0x72] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftd */
2794 664e0f19 bellard
    [0x73] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftq */
2795 664e0f19 bellard
    [0x74] = MMX_OP2(pcmpeqb),
2796 664e0f19 bellard
    [0x75] = MMX_OP2(pcmpeqw),
2797 664e0f19 bellard
    [0x76] = MMX_OP2(pcmpeql),
2798 a35f3ec7 aurel32
    [0x77] = { SSE_DUMMY }, /* emms */
2799 a7812ae4 pbrook
    [0x7c] = { NULL, gen_helper_haddpd, NULL, gen_helper_haddps },
2800 a7812ae4 pbrook
    [0x7d] = { NULL, gen_helper_hsubpd, NULL, gen_helper_hsubps },
2801 664e0f19 bellard
    [0x7e] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movd, movd, , movq */
2802 664e0f19 bellard
    [0x7f] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movq, movdqa, movdqu */
2803 664e0f19 bellard
    [0xc4] = { SSE_SPECIAL, SSE_SPECIAL }, /* pinsrw */
2804 664e0f19 bellard
    [0xc5] = { SSE_SPECIAL, SSE_SPECIAL }, /* pextrw */
2805 a7812ae4 pbrook
    [0xd0] = { NULL, gen_helper_addsubpd, NULL, gen_helper_addsubps },
2806 664e0f19 bellard
    [0xd1] = MMX_OP2(psrlw),
2807 664e0f19 bellard
    [0xd2] = MMX_OP2(psrld),
2808 664e0f19 bellard
    [0xd3] = MMX_OP2(psrlq),
2809 664e0f19 bellard
    [0xd4] = MMX_OP2(paddq),
2810 664e0f19 bellard
    [0xd5] = MMX_OP2(pmullw),
2811 664e0f19 bellard
    [0xd6] = { NULL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL },
2812 664e0f19 bellard
    [0xd7] = { SSE_SPECIAL, SSE_SPECIAL }, /* pmovmskb */
2813 664e0f19 bellard
    [0xd8] = MMX_OP2(psubusb),
2814 664e0f19 bellard
    [0xd9] = MMX_OP2(psubusw),
2815 664e0f19 bellard
    [0xda] = MMX_OP2(pminub),
2816 664e0f19 bellard
    [0xdb] = MMX_OP2(pand),
2817 664e0f19 bellard
    [0xdc] = MMX_OP2(paddusb),
2818 664e0f19 bellard
    [0xdd] = MMX_OP2(paddusw),
2819 664e0f19 bellard
    [0xde] = MMX_OP2(pmaxub),
2820 664e0f19 bellard
    [0xdf] = MMX_OP2(pandn),
2821 664e0f19 bellard
    [0xe0] = MMX_OP2(pavgb),
2822 664e0f19 bellard
    [0xe1] = MMX_OP2(psraw),
2823 664e0f19 bellard
    [0xe2] = MMX_OP2(psrad),
2824 664e0f19 bellard
    [0xe3] = MMX_OP2(pavgw),
2825 664e0f19 bellard
    [0xe4] = MMX_OP2(pmulhuw),
2826 664e0f19 bellard
    [0xe5] = MMX_OP2(pmulhw),
2827 a7812ae4 pbrook
    [0xe6] = { NULL, gen_helper_cvttpd2dq, gen_helper_cvtdq2pd, gen_helper_cvtpd2dq },
2828 664e0f19 bellard
    [0xe7] = { SSE_SPECIAL , SSE_SPECIAL },  /* movntq, movntq */
2829 664e0f19 bellard
    [0xe8] = MMX_OP2(psubsb),
2830 664e0f19 bellard
    [0xe9] = MMX_OP2(psubsw),
2831 664e0f19 bellard
    [0xea] = MMX_OP2(pminsw),
2832 664e0f19 bellard
    [0xeb] = MMX_OP2(por),
2833 664e0f19 bellard
    [0xec] = MMX_OP2(paddsb),
2834 664e0f19 bellard
    [0xed] = MMX_OP2(paddsw),
2835 664e0f19 bellard
    [0xee] = MMX_OP2(pmaxsw),
2836 664e0f19 bellard
    [0xef] = MMX_OP2(pxor),
2837 465e9838 bellard
    [0xf0] = { NULL, NULL, NULL, SSE_SPECIAL }, /* lddqu */
2838 664e0f19 bellard
    [0xf1] = MMX_OP2(psllw),
2839 664e0f19 bellard
    [0xf2] = MMX_OP2(pslld),
2840 664e0f19 bellard
    [0xf3] = MMX_OP2(psllq),
2841 664e0f19 bellard
    [0xf4] = MMX_OP2(pmuludq),
2842 664e0f19 bellard
    [0xf5] = MMX_OP2(pmaddwd),
2843 664e0f19 bellard
    [0xf6] = MMX_OP2(psadbw),
2844 664e0f19 bellard
    [0xf7] = MMX_OP2(maskmov),
2845 664e0f19 bellard
    [0xf8] = MMX_OP2(psubb),
2846 664e0f19 bellard
    [0xf9] = MMX_OP2(psubw),
2847 664e0f19 bellard
    [0xfa] = MMX_OP2(psubl),
2848 664e0f19 bellard
    [0xfb] = MMX_OP2(psubq),
2849 664e0f19 bellard
    [0xfc] = MMX_OP2(paddb),
2850 664e0f19 bellard
    [0xfd] = MMX_OP2(paddw),
2851 664e0f19 bellard
    [0xfe] = MMX_OP2(paddl),
2852 664e0f19 bellard
};
2853 664e0f19 bellard
2854 5af45186 bellard
static void *sse_op_table2[3 * 8][2] = {
2855 664e0f19 bellard
    [0 + 2] = MMX_OP2(psrlw),
2856 664e0f19 bellard
    [0 + 4] = MMX_OP2(psraw),
2857 664e0f19 bellard
    [0 + 6] = MMX_OP2(psllw),
2858 664e0f19 bellard
    [8 + 2] = MMX_OP2(psrld),
2859 664e0f19 bellard
    [8 + 4] = MMX_OP2(psrad),
2860 664e0f19 bellard
    [8 + 6] = MMX_OP2(pslld),
2861 664e0f19 bellard
    [16 + 2] = MMX_OP2(psrlq),
2862 a7812ae4 pbrook
    [16 + 3] = { NULL, gen_helper_psrldq_xmm },
2863 664e0f19 bellard
    [16 + 6] = MMX_OP2(psllq),
2864 a7812ae4 pbrook
    [16 + 7] = { NULL, gen_helper_pslldq_xmm },
2865 664e0f19 bellard
};
2866 664e0f19 bellard
2867 5af45186 bellard
static void *sse_op_table3[4 * 3] = {
2868 a7812ae4 pbrook
    gen_helper_cvtsi2ss,
2869 a7812ae4 pbrook
    gen_helper_cvtsi2sd,
2870 a7812ae4 pbrook
    X86_64_ONLY(gen_helper_cvtsq2ss),
2871 a7812ae4 pbrook
    X86_64_ONLY(gen_helper_cvtsq2sd),
2872 a7812ae4 pbrook
2873 a7812ae4 pbrook
    gen_helper_cvttss2si,
2874 a7812ae4 pbrook
    gen_helper_cvttsd2si,
2875 a7812ae4 pbrook
    X86_64_ONLY(gen_helper_cvttss2sq),
2876 a7812ae4 pbrook
    X86_64_ONLY(gen_helper_cvttsd2sq),
2877 a7812ae4 pbrook
2878 a7812ae4 pbrook
    gen_helper_cvtss2si,
2879 a7812ae4 pbrook
    gen_helper_cvtsd2si,
2880 a7812ae4 pbrook
    X86_64_ONLY(gen_helper_cvtss2sq),
2881 a7812ae4 pbrook
    X86_64_ONLY(gen_helper_cvtsd2sq),
2882 664e0f19 bellard
};
2883 3b46e624 ths
2884 5af45186 bellard
static void *sse_op_table4[8][4] = {
2885 664e0f19 bellard
    SSE_FOP(cmpeq),
2886 664e0f19 bellard
    SSE_FOP(cmplt),
2887 664e0f19 bellard
    SSE_FOP(cmple),
2888 664e0f19 bellard
    SSE_FOP(cmpunord),
2889 664e0f19 bellard
    SSE_FOP(cmpneq),
2890 664e0f19 bellard
    SSE_FOP(cmpnlt),
2891 664e0f19 bellard
    SSE_FOP(cmpnle),
2892 664e0f19 bellard
    SSE_FOP(cmpord),
2893 664e0f19 bellard
};
2894 3b46e624 ths
2895 5af45186 bellard
static void *sse_op_table5[256] = {
2896 a7812ae4 pbrook
    [0x0c] = gen_helper_pi2fw,
2897 a7812ae4 pbrook
    [0x0d] = gen_helper_pi2fd,
2898 a7812ae4 pbrook
    [0x1c] = gen_helper_pf2iw,
2899 a7812ae4 pbrook
    [0x1d] = gen_helper_pf2id,
2900 a7812ae4 pbrook
    [0x8a] = gen_helper_pfnacc,
2901 a7812ae4 pbrook
    [0x8e] = gen_helper_pfpnacc,
2902 a7812ae4 pbrook
    [0x90] = gen_helper_pfcmpge,
2903 a7812ae4 pbrook
    [0x94] = gen_helper_pfmin,
2904 a7812ae4 pbrook
    [0x96] = gen_helper_pfrcp,
2905 a7812ae4 pbrook
    [0x97] = gen_helper_pfrsqrt,
2906 a7812ae4 pbrook
    [0x9a] = gen_helper_pfsub,
2907 a7812ae4 pbrook
    [0x9e] = gen_helper_pfadd,
2908 a7812ae4 pbrook
    [0xa0] = gen_helper_pfcmpgt,
2909 a7812ae4 pbrook
    [0xa4] = gen_helper_pfmax,
2910 a7812ae4 pbrook
    [0xa6] = gen_helper_movq, /* pfrcpit1; no need to actually increase precision */
2911 a7812ae4 pbrook
    [0xa7] = gen_helper_movq, /* pfrsqit1 */
2912 a7812ae4 pbrook
    [0xaa] = gen_helper_pfsubr,
2913 a7812ae4 pbrook
    [0xae] = gen_helper_pfacc,
2914 a7812ae4 pbrook
    [0xb0] = gen_helper_pfcmpeq,
2915 a7812ae4 pbrook
    [0xb4] = gen_helper_pfmul,
2916 a7812ae4 pbrook
    [0xb6] = gen_helper_movq, /* pfrcpit2 */
2917 a7812ae4 pbrook
    [0xb7] = gen_helper_pmulhrw_mmx,
2918 a7812ae4 pbrook
    [0xbb] = gen_helper_pswapd,
2919 a7812ae4 pbrook
    [0xbf] = gen_helper_pavgb_mmx /* pavgusb */
2920 a35f3ec7 aurel32
};
2921 a35f3ec7 aurel32
2922 222a3336 balrog
struct sse_op_helper_s {
2923 222a3336 balrog
    void *op[2]; uint32_t ext_mask;
2924 222a3336 balrog
};
2925 222a3336 balrog
#define SSSE3_OP(x) { MMX_OP2(x), CPUID_EXT_SSSE3 }
2926 a7812ae4 pbrook
#define SSE41_OP(x) { { NULL, gen_helper_ ## x ## _xmm }, CPUID_EXT_SSE41 }
2927 a7812ae4 pbrook
#define SSE42_OP(x) { { NULL, gen_helper_ ## x ## _xmm }, CPUID_EXT_SSE42 }
2928 222a3336 balrog
#define SSE41_SPECIAL { { NULL, SSE_SPECIAL }, CPUID_EXT_SSE41 }
2929 222a3336 balrog
static struct sse_op_helper_s sse_op_table6[256] = {
2930 222a3336 balrog
    [0x00] = SSSE3_OP(pshufb),
2931 222a3336 balrog
    [0x01] = SSSE3_OP(phaddw),
2932 222a3336 balrog
    [0x02] = SSSE3_OP(phaddd),
2933 222a3336 balrog
    [0x03] = SSSE3_OP(phaddsw),
2934 222a3336 balrog
    [0x04] = SSSE3_OP(pmaddubsw),
2935 222a3336 balrog
    [0x05] = SSSE3_OP(phsubw),
2936 222a3336 balrog
    [0x06] = SSSE3_OP(phsubd),
2937 222a3336 balrog
    [0x07] = SSSE3_OP(phsubsw),
2938 222a3336 balrog
    [0x08] = SSSE3_OP(psignb),
2939 222a3336 balrog
    [0x09] = SSSE3_OP(psignw),
2940 222a3336 balrog
    [0x0a] = SSSE3_OP(psignd),
2941 222a3336 balrog
    [0x0b] = SSSE3_OP(pmulhrsw),
2942 222a3336 balrog
    [0x10] = SSE41_OP(pblendvb),
2943 222a3336 balrog
    [0x14] = SSE41_OP(blendvps),
2944 222a3336 balrog
    [0x15] = SSE41_OP(blendvpd),
2945 222a3336 balrog
    [0x17] = SSE41_OP(ptest),
2946 222a3336 balrog
    [0x1c] = SSSE3_OP(pabsb),
2947 222a3336 balrog
    [0x1d] = SSSE3_OP(pabsw),
2948 222a3336 balrog
    [0x1e] = SSSE3_OP(pabsd),
2949 222a3336 balrog
    [0x20] = SSE41_OP(pmovsxbw),
2950 222a3336 balrog
    [0x21] = SSE41_OP(pmovsxbd),
2951 222a3336 balrog
    [0x22] = SSE41_OP(pmovsxbq),
2952 222a3336 balrog
    [0x23] = SSE41_OP(pmovsxwd),
2953 222a3336 balrog
    [0x24] = SSE41_OP(pmovsxwq),
2954 222a3336 balrog
    [0x25] = SSE41_OP(pmovsxdq),
2955 222a3336 balrog
    [0x28] = SSE41_OP(pmuldq),
2956 222a3336 balrog
    [0x29] = SSE41_OP(pcmpeqq),
2957 222a3336 balrog
    [0x2a] = SSE41_SPECIAL, /* movntqda */
2958 222a3336 balrog
    [0x2b] = SSE41_OP(packusdw),
2959 222a3336 balrog
    [0x30] = SSE41_OP(pmovzxbw),
2960 222a3336 balrog
    [0x31] = SSE41_OP(pmovzxbd),
2961 222a3336 balrog
    [0x32] = SSE41_OP(pmovzxbq),
2962 222a3336 balrog
    [0x33] = SSE41_OP(pmovzxwd),
2963 222a3336 balrog
    [0x34] = SSE41_OP(pmovzxwq),
2964 222a3336 balrog
    [0x35] = SSE41_OP(pmovzxdq),
2965 222a3336 balrog
    [0x37] = SSE42_OP(pcmpgtq),
2966 222a3336 balrog
    [0x38] = SSE41_OP(pminsb),
2967 222a3336 balrog
    [0x39] = SSE41_OP(pminsd),
2968 222a3336 balrog
    [0x3a] = SSE41_OP(pminuw),
2969 222a3336 balrog
    [0x3b] = SSE41_OP(pminud),
2970 222a3336 balrog
    [0x3c] = SSE41_OP(pmaxsb),
2971 222a3336 balrog
    [0x3d] = SSE41_OP(pmaxsd),
2972 222a3336 balrog
    [0x3e] = SSE41_OP(pmaxuw),
2973 222a3336 balrog
    [0x3f] = SSE41_OP(pmaxud),
2974 222a3336 balrog
    [0x40] = SSE41_OP(pmulld),
2975 222a3336 balrog
    [0x41] = SSE41_OP(phminposuw),
2976 4242b1bd balrog
};
2977 4242b1bd balrog
2978 222a3336 balrog
static struct sse_op_helper_s sse_op_table7[256] = {
2979 222a3336 balrog
    [0x08] = SSE41_OP(roundps),
2980 222a3336 balrog
    [0x09] = SSE41_OP(roundpd),
2981 222a3336 balrog
    [0x0a] = SSE41_OP(roundss),
2982 222a3336 balrog
    [0x0b] = SSE41_OP(roundsd),
2983 222a3336 balrog
    [0x0c] = SSE41_OP(blendps),
2984 222a3336 balrog
    [0x0d] = SSE41_OP(blendpd),
2985 222a3336 balrog
    [0x0e] = SSE41_OP(pblendw),
2986 222a3336 balrog
    [0x0f] = SSSE3_OP(palignr),
2987 222a3336 balrog
    [0x14] = SSE41_SPECIAL, /* pextrb */
2988 222a3336 balrog
    [0x15] = SSE41_SPECIAL, /* pextrw */
2989 222a3336 balrog
    [0x16] = SSE41_SPECIAL, /* pextrd/pextrq */
2990 222a3336 balrog
    [0x17] = SSE41_SPECIAL, /* extractps */
2991 222a3336 balrog
    [0x20] = SSE41_SPECIAL, /* pinsrb */
2992 222a3336 balrog
    [0x21] = SSE41_SPECIAL, /* insertps */
2993 222a3336 balrog
    [0x22] = SSE41_SPECIAL, /* pinsrd/pinsrq */
2994 222a3336 balrog
    [0x40] = SSE41_OP(dpps),
2995 222a3336 balrog
    [0x41] = SSE41_OP(dppd),
2996 222a3336 balrog
    [0x42] = SSE41_OP(mpsadbw),
2997 222a3336 balrog
    [0x60] = SSE42_OP(pcmpestrm),
2998 222a3336 balrog
    [0x61] = SSE42_OP(pcmpestri),
2999 222a3336 balrog
    [0x62] = SSE42_OP(pcmpistrm),
3000 222a3336 balrog
    [0x63] = SSE42_OP(pcmpistri),
3001 4242b1bd balrog
};
3002 4242b1bd balrog
3003 664e0f19 bellard
static void gen_sse(DisasContext *s, int b, target_ulong pc_start, int rex_r)
3004 664e0f19 bellard
{
3005 664e0f19 bellard
    int b1, op1_offset, op2_offset, is_xmm, val, ot;
3006 664e0f19 bellard
    int modrm, mod, rm, reg, reg_addr, offset_addr;
3007 5af45186 bellard
    void *sse_op2;
3008 664e0f19 bellard
3009 664e0f19 bellard
    b &= 0xff;
3010 5fafdf24 ths
    if (s->prefix & PREFIX_DATA)
3011 664e0f19 bellard
        b1 = 1;
3012 5fafdf24 ths
    else if (s->prefix & PREFIX_REPZ)
3013 664e0f19 bellard
        b1 = 2;
3014 5fafdf24 ths
    else if (s->prefix & PREFIX_REPNZ)
3015 664e0f19 bellard
        b1 = 3;
3016 664e0f19 bellard
    else
3017 664e0f19 bellard
        b1 = 0;
3018 664e0f19 bellard
    sse_op2 = sse_op_table1[b][b1];
3019 5fafdf24 ths
    if (!sse_op2)
3020 664e0f19 bellard
        goto illegal_op;
3021 a35f3ec7 aurel32
    if ((b <= 0x5f && b >= 0x10) || b == 0xc6 || b == 0xc2) {
3022 664e0f19 bellard
        is_xmm = 1;
3023 664e0f19 bellard
    } else {
3024 664e0f19 bellard
        if (b1 == 0) {
3025 664e0f19 bellard
            /* MMX case */
3026 664e0f19 bellard
            is_xmm = 0;
3027 664e0f19 bellard
        } else {
3028 664e0f19 bellard
            is_xmm = 1;
3029 664e0f19 bellard
        }
3030 664e0f19 bellard
    }
3031 664e0f19 bellard
    /* simple MMX/SSE operation */
3032 664e0f19 bellard
    if (s->flags & HF_TS_MASK) {
3033 664e0f19 bellard
        gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
3034 664e0f19 bellard
        return;
3035 664e0f19 bellard
    }
3036 664e0f19 bellard
    if (s->flags & HF_EM_MASK) {
3037 664e0f19 bellard
    illegal_op:
3038 664e0f19 bellard
        gen_exception(s, EXCP06_ILLOP, pc_start - s->cs_base);
3039 664e0f19 bellard
        return;
3040 664e0f19 bellard
    }
3041 664e0f19 bellard
    if (is_xmm && !(s->flags & HF_OSFXSR_MASK))
3042 4242b1bd balrog
        if ((b != 0x38 && b != 0x3a) || (s->prefix & PREFIX_DATA))
3043 4242b1bd balrog
            goto illegal_op;
3044 e771edab aurel32
    if (b == 0x0e) {
3045 e771edab aurel32
        if (!(s->cpuid_ext2_features & CPUID_EXT2_3DNOW))
3046 e771edab aurel32
            goto illegal_op;
3047 e771edab aurel32
        /* femms */
3048 a7812ae4 pbrook
        gen_helper_emms();
3049 e771edab aurel32
        return;
3050 e771edab aurel32
    }
3051 e771edab aurel32
    if (b == 0x77) {
3052 e771edab aurel32
        /* emms */
3053 a7812ae4 pbrook
        gen_helper_emms();
3054 664e0f19 bellard
        return;
3055 664e0f19 bellard
    }
3056 664e0f19 bellard
    /* prepare MMX state (XXX: optimize by storing fptt and fptags in
3057 664e0f19 bellard
       the static cpu state) */
3058 664e0f19 bellard
    if (!is_xmm) {
3059 a7812ae4 pbrook
        gen_helper_enter_mmx();
3060 664e0f19 bellard
    }
3061 664e0f19 bellard
3062 664e0f19 bellard
    modrm = ldub_code(s->pc++);
3063 664e0f19 bellard
    reg = ((modrm >> 3) & 7);
3064 664e0f19 bellard
    if (is_xmm)
3065 664e0f19 bellard
        reg |= rex_r;
3066 664e0f19 bellard
    mod = (modrm >> 6) & 3;
3067 664e0f19 bellard
    if (sse_op2 == SSE_SPECIAL) {
3068 664e0f19 bellard
        b |= (b1 << 8);
3069 664e0f19 bellard
        switch(b) {
3070 664e0f19 bellard
        case 0x0e7: /* movntq */
3071 5fafdf24 ths
            if (mod == 3)
3072 664e0f19 bellard
                goto illegal_op;
3073 664e0f19 bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3074 8686c490 bellard
            gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
3075 664e0f19 bellard
            break;
3076 664e0f19 bellard
        case 0x1e7: /* movntdq */
3077 664e0f19 bellard
        case 0x02b: /* movntps */
3078 664e0f19 bellard
        case 0x12b: /* movntps */
3079 465e9838 bellard
        case 0x3f0: /* lddqu */
3080 465e9838 bellard
            if (mod == 3)
3081 664e0f19 bellard
                goto illegal_op;
3082 664e0f19 bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3083 8686c490 bellard
            gen_sto_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3084 664e0f19 bellard
            break;
3085 664e0f19 bellard
        case 0x6e: /* movd mm, ea */
3086 dabd98dd bellard
#ifdef TARGET_X86_64
3087 dabd98dd bellard
            if (s->dflag == 2) {
3088 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 0);
3089 5af45186 bellard
                tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,fpregs[reg].mmx));
3090 5fafdf24 ths
            } else
3091 dabd98dd bellard
#endif
3092 dabd98dd bellard
            {
3093 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 0);
3094 5af45186 bellard
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
3095 5af45186 bellard
                                 offsetof(CPUX86State,fpregs[reg].mmx));
3096 a7812ae4 pbrook
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
3097 a7812ae4 pbrook
                gen_helper_movl_mm_T0_mmx(cpu_ptr0, cpu_tmp2_i32);
3098 dabd98dd bellard
            }
3099 664e0f19 bellard
            break;
3100 664e0f19 bellard
        case 0x16e: /* movd xmm, ea */
3101 dabd98dd bellard
#ifdef TARGET_X86_64
3102 dabd98dd bellard
            if (s->dflag == 2) {
3103 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 0);
3104 5af45186 bellard
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
3105 5af45186 bellard
                                 offsetof(CPUX86State,xmm_regs[reg]));
3106 a7812ae4 pbrook
                gen_helper_movq_mm_T0_xmm(cpu_ptr0, cpu_T[0]);
3107 5fafdf24 ths
            } else
3108 dabd98dd bellard
#endif
3109 dabd98dd bellard
            {
3110 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 0);
3111 5af45186 bellard
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
3112 5af45186 bellard
                                 offsetof(CPUX86State,xmm_regs[reg]));
3113 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
3114 a7812ae4 pbrook
                gen_helper_movl_mm_T0_xmm(cpu_ptr0, cpu_tmp2_i32);
3115 dabd98dd bellard
            }
3116 664e0f19 bellard
            break;
3117 664e0f19 bellard
        case 0x6f: /* movq mm, ea */
3118 664e0f19 bellard
            if (mod != 3) {
3119 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3120 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
3121 664e0f19 bellard
            } else {
3122 664e0f19 bellard
                rm = (modrm & 7);
3123 b6abf97d bellard
                tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env,
3124 5af45186 bellard
                               offsetof(CPUX86State,fpregs[rm].mmx));
3125 b6abf97d bellard
                tcg_gen_st_i64(cpu_tmp1_i64, cpu_env,
3126 5af45186 bellard
                               offsetof(CPUX86State,fpregs[reg].mmx));
3127 664e0f19 bellard
            }
3128 664e0f19 bellard
            break;
3129 664e0f19 bellard
        case 0x010: /* movups */
3130 664e0f19 bellard
        case 0x110: /* movupd */
3131 664e0f19 bellard
        case 0x028: /* movaps */
3132 664e0f19 bellard
        case 0x128: /* movapd */
3133 664e0f19 bellard
        case 0x16f: /* movdqa xmm, ea */
3134 664e0f19 bellard
        case 0x26f: /* movdqu xmm, ea */
3135 664e0f19 bellard
            if (mod != 3) {
3136 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3137 8686c490 bellard
                gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3138 664e0f19 bellard
            } else {
3139 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3140 664e0f19 bellard
                gen_op_movo(offsetof(CPUX86State,xmm_regs[reg]),
3141 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm]));
3142 664e0f19 bellard
            }
3143 664e0f19 bellard
            break;
3144 664e0f19 bellard
        case 0x210: /* movss xmm, ea */
3145 664e0f19 bellard
            if (mod != 3) {
3146 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3147 57fec1fe bellard
                gen_op_ld_T0_A0(OT_LONG + s->mem_index);
3148 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3149 664e0f19 bellard
                gen_op_movl_T0_0();
3150 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)));
3151 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
3152 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
3153 664e0f19 bellard
            } else {
3154 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3155 664e0f19 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
3156 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)));
3157 664e0f19 bellard
            }
3158 664e0f19 bellard
            break;
3159 664e0f19 bellard
        case 0x310: /* movsd xmm, ea */
3160 664e0f19 bellard
            if (mod != 3) {
3161 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3162 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3163 664e0f19 bellard
                gen_op_movl_T0_0();
3164 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
3165 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
3166 664e0f19 bellard
            } else {
3167 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3168 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3169 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3170 664e0f19 bellard
            }
3171 664e0f19 bellard
            break;
3172 664e0f19 bellard
        case 0x012: /* movlps */
3173 664e0f19 bellard
        case 0x112: /* movlpd */
3174 664e0f19 bellard
            if (mod != 3) {
3175 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3176 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3177 664e0f19 bellard
            } else {
3178 664e0f19 bellard
                /* movhlps */
3179 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3180 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3181 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(1)));
3182 664e0f19 bellard
            }
3183 664e0f19 bellard
            break;
3184 465e9838 bellard
        case 0x212: /* movsldup */
3185 465e9838 bellard
            if (mod != 3) {
3186 465e9838 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3187 8686c490 bellard
                gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3188 465e9838 bellard
            } else {
3189 465e9838 bellard
                rm = (modrm & 7) | REX_B(s);
3190 465e9838 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
3191 465e9838 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)));
3192 465e9838 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)),
3193 465e9838 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(2)));
3194 465e9838 bellard
            }
3195 465e9838 bellard
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)),
3196 465e9838 bellard
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3197 465e9838 bellard
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)),
3198 465e9838 bellard
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
3199 465e9838 bellard
            break;
3200 465e9838 bellard
        case 0x312: /* movddup */
3201 465e9838 bellard
            if (mod != 3) {
3202 465e9838 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3203 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3204 465e9838 bellard
            } else {
3205 465e9838 bellard
                rm = (modrm & 7) | REX_B(s);
3206 465e9838 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3207 465e9838 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3208 465e9838 bellard
            }
3209 465e9838 bellard
            gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)),
3210 ba6526df bellard
                        offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3211 465e9838 bellard
            break;
3212 664e0f19 bellard
        case 0x016: /* movhps */
3213 664e0f19 bellard
        case 0x116: /* movhpd */
3214 664e0f19 bellard
            if (mod != 3) {
3215 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3216 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
3217 664e0f19 bellard
            } else {
3218 664e0f19 bellard
                /* movlhps */
3219 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3220 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)),
3221 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3222 664e0f19 bellard
            }
3223 664e0f19 bellard
            break;
3224 664e0f19 bellard
        case 0x216: /* movshdup */
3225 664e0f19 bellard
            if (mod != 3) {
3226 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3227 8686c490 bellard
                gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3228 664e0f19 bellard
            } else {
3229 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3230 664e0f19 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)),
3231 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(1)));
3232 664e0f19 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)),
3233 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(3)));
3234 664e0f19 bellard
            }
3235 664e0f19 bellard
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
3236 664e0f19 bellard
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)));
3237 664e0f19 bellard
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)),
3238 664e0f19 bellard
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
3239 664e0f19 bellard
            break;
3240 664e0f19 bellard
        case 0x7e: /* movd ea, mm */
3241 dabd98dd bellard
#ifdef TARGET_X86_64
3242 dabd98dd bellard
            if (s->dflag == 2) {
3243 5af45186 bellard
                tcg_gen_ld_i64(cpu_T[0], cpu_env, 
3244 5af45186 bellard
                               offsetof(CPUX86State,fpregs[reg].mmx));
3245 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 1);
3246 5fafdf24 ths
            } else
3247 dabd98dd bellard
#endif
3248 dabd98dd bellard
            {
3249 5af45186 bellard
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, 
3250 5af45186 bellard
                                 offsetof(CPUX86State,fpregs[reg].mmx.MMX_L(0)));
3251 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 1);
3252 dabd98dd bellard
            }
3253 664e0f19 bellard
            break;
3254 664e0f19 bellard
        case 0x17e: /* movd ea, xmm */
3255 dabd98dd bellard
#ifdef TARGET_X86_64
3256 dabd98dd bellard
            if (s->dflag == 2) {
3257 5af45186 bellard
                tcg_gen_ld_i64(cpu_T[0], cpu_env, 
3258 5af45186 bellard
                               offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3259 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 1);
3260 5fafdf24 ths
            } else
3261 dabd98dd bellard
#endif
3262 dabd98dd bellard
            {
3263 5af45186 bellard
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, 
3264 5af45186 bellard
                                 offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3265 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 1);
3266 dabd98dd bellard
            }
3267 664e0f19 bellard
            break;
3268 664e0f19 bellard
        case 0x27e: /* movq xmm, ea */
3269 664e0f19 bellard
            if (mod != 3) {
3270 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3271 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3272 664e0f19 bellard
            } else {
3273 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3274 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3275 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3276 664e0f19 bellard
            }
3277 664e0f19 bellard
            gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
3278 664e0f19 bellard
            break;
3279 664e0f19 bellard
        case 0x7f: /* movq ea, mm */
3280 664e0f19 bellard
            if (mod != 3) {
3281 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3282 8686c490 bellard
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
3283 664e0f19 bellard
            } else {
3284 664e0f19 bellard
                rm = (modrm & 7);
3285 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,fpregs[rm].mmx),
3286 664e0f19 bellard
                            offsetof(CPUX86State,fpregs[reg].mmx));
3287 664e0f19 bellard
            }
3288 664e0f19 bellard
            break;
3289 664e0f19 bellard
        case 0x011: /* movups */
3290 664e0f19 bellard
        case 0x111: /* movupd */
3291 664e0f19 bellard
        case 0x029: /* movaps */
3292 664e0f19 bellard
        case 0x129: /* movapd */
3293 664e0f19 bellard
        case 0x17f: /* movdqa ea, xmm */
3294 664e0f19 bellard
        case 0x27f: /* movdqu ea, xmm */
3295 664e0f19 bellard
            if (mod != 3) {
3296 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3297 8686c490 bellard
                gen_sto_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3298 664e0f19 bellard
            } else {
3299 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3300 664e0f19 bellard
                gen_op_movo(offsetof(CPUX86State,xmm_regs[rm]),
3301 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[reg]));
3302 664e0f19 bellard
            }
3303 664e0f19 bellard
            break;
3304 664e0f19 bellard
        case 0x211: /* movss ea, xmm */
3305 664e0f19 bellard
            if (mod != 3) {
3306 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3307 651ba608 bellard
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3308 57fec1fe bellard
                gen_op_st_T0_A0(OT_LONG + s->mem_index);
3309 664e0f19 bellard
            } else {
3310 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3311 664e0f19 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)),
3312 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3313 664e0f19 bellard
            }
3314 664e0f19 bellard
            break;
3315 664e0f19 bellard
        case 0x311: /* movsd ea, xmm */
3316 664e0f19 bellard
            if (mod != 3) {
3317 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3318 8686c490 bellard
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3319 664e0f19 bellard
            } else {
3320 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3321 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)),
3322 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3323 664e0f19 bellard
            }
3324 664e0f19 bellard
            break;
3325 664e0f19 bellard
        case 0x013: /* movlps */
3326 664e0f19 bellard
        case 0x113: /* movlpd */
3327 664e0f19 bellard
            if (mod != 3) {
3328 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3329 8686c490 bellard
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3330 664e0f19 bellard
            } else {
3331 664e0f19 bellard
                goto illegal_op;
3332 664e0f19 bellard
            }
3333 664e0f19 bellard
            break;
3334 664e0f19 bellard
        case 0x017: /* movhps */
3335 664e0f19 bellard
        case 0x117: /* movhpd */
3336 664e0f19 bellard
            if (mod != 3) {
3337 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3338 8686c490 bellard
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
3339 664e0f19 bellard
            } else {
3340 664e0f19 bellard
                goto illegal_op;
3341 664e0f19 bellard
            }
3342 664e0f19 bellard
            break;
3343 664e0f19 bellard
        case 0x71: /* shift mm, im */
3344 664e0f19 bellard
        case 0x72:
3345 664e0f19 bellard
        case 0x73:
3346 664e0f19 bellard
        case 0x171: /* shift xmm, im */
3347 664e0f19 bellard
        case 0x172:
3348 664e0f19 bellard
        case 0x173:
3349 664e0f19 bellard
            val = ldub_code(s->pc++);
3350 664e0f19 bellard
            if (is_xmm) {
3351 664e0f19 bellard
                gen_op_movl_T0_im(val);
3352 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
3353 664e0f19 bellard
                gen_op_movl_T0_0();
3354 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(1)));
3355 664e0f19 bellard
                op1_offset = offsetof(CPUX86State,xmm_t0);
3356 664e0f19 bellard
            } else {
3357 664e0f19 bellard
                gen_op_movl_T0_im(val);
3358 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,mmx_t0.MMX_L(0)));
3359 664e0f19 bellard
                gen_op_movl_T0_0();
3360 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,mmx_t0.MMX_L(1)));
3361 664e0f19 bellard
                op1_offset = offsetof(CPUX86State,mmx_t0);
3362 664e0f19 bellard
            }
3363 664e0f19 bellard
            sse_op2 = sse_op_table2[((b - 1) & 3) * 8 + (((modrm >> 3)) & 7)][b1];
3364 664e0f19 bellard
            if (!sse_op2)
3365 664e0f19 bellard
                goto illegal_op;
3366 664e0f19 bellard
            if (is_xmm) {
3367 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3368 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
3369 664e0f19 bellard
            } else {
3370 664e0f19 bellard
                rm = (modrm & 7);
3371 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3372 664e0f19 bellard
            }
3373 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op2_offset);
3374 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op1_offset);
3375 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
3376 664e0f19 bellard
            break;
3377 664e0f19 bellard
        case 0x050: /* movmskps */
3378 664e0f19 bellard
            rm = (modrm & 7) | REX_B(s);
3379 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
3380 5af45186 bellard
                             offsetof(CPUX86State,xmm_regs[rm]));
3381 a7812ae4 pbrook
            gen_helper_movmskps(cpu_tmp2_i32, cpu_ptr0);
3382 b6abf97d bellard
            tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3383 57fec1fe bellard
            gen_op_mov_reg_T0(OT_LONG, reg);
3384 664e0f19 bellard
            break;
3385 664e0f19 bellard
        case 0x150: /* movmskpd */
3386 664e0f19 bellard
            rm = (modrm & 7) | REX_B(s);
3387 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
3388 5af45186 bellard
                             offsetof(CPUX86State,xmm_regs[rm]));
3389 a7812ae4 pbrook
            gen_helper_movmskpd(cpu_tmp2_i32, cpu_ptr0);
3390 b6abf97d bellard
            tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3391 57fec1fe bellard
            gen_op_mov_reg_T0(OT_LONG, reg);
3392 664e0f19 bellard
            break;
3393 664e0f19 bellard
        case 0x02a: /* cvtpi2ps */
3394 664e0f19 bellard
        case 0x12a: /* cvtpi2pd */
3395 a7812ae4 pbrook
            gen_helper_enter_mmx();
3396 664e0f19 bellard
            if (mod != 3) {
3397 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3398 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,mmx_t0);
3399 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, op2_offset);
3400 664e0f19 bellard
            } else {
3401 664e0f19 bellard
                rm = (modrm & 7);
3402 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3403 664e0f19 bellard
            }
3404 664e0f19 bellard
            op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3405 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3406 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3407 664e0f19 bellard
            switch(b >> 8) {
3408 664e0f19 bellard
            case 0x0:
3409 a7812ae4 pbrook
                gen_helper_cvtpi2ps(cpu_ptr0, cpu_ptr1);
3410 664e0f19 bellard
                break;
3411 664e0f19 bellard
            default:
3412 664e0f19 bellard
            case 0x1:
3413 a7812ae4 pbrook
                gen_helper_cvtpi2pd(cpu_ptr0, cpu_ptr1);
3414 664e0f19 bellard
                break;
3415 664e0f19 bellard
            }
3416 664e0f19 bellard
            break;
3417 664e0f19 bellard
        case 0x22a: /* cvtsi2ss */
3418 664e0f19 bellard
        case 0x32a: /* cvtsi2sd */
3419 664e0f19 bellard
            ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3420 664e0f19 bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
3421 664e0f19 bellard
            op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3422 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3423 5af45186 bellard
            sse_op2 = sse_op_table3[(s->dflag == 2) * 2 + ((b >> 8) - 2)];
3424 28e10711 bellard
            if (ot == OT_LONG) {
3425 28e10711 bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
3426 a7812ae4 pbrook
                ((void (*)(TCGv_ptr, TCGv_i32))sse_op2)(cpu_ptr0, cpu_tmp2_i32);
3427 28e10711 bellard
            } else {
3428 a7812ae4 pbrook
                ((void (*)(TCGv_ptr, TCGv))sse_op2)(cpu_ptr0, cpu_T[0]);
3429 28e10711 bellard
            }
3430 664e0f19 bellard
            break;
3431 664e0f19 bellard
        case 0x02c: /* cvttps2pi */
3432 664e0f19 bellard
        case 0x12c: /* cvttpd2pi */
3433 664e0f19 bellard
        case 0x02d: /* cvtps2pi */
3434 664e0f19 bellard
        case 0x12d: /* cvtpd2pi */
3435 a7812ae4 pbrook
            gen_helper_enter_mmx();
3436 664e0f19 bellard
            if (mod != 3) {
3437 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3438 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,xmm_t0);
3439 8686c490 bellard
                gen_ldo_env_A0(s->mem_index, op2_offset);
3440 664e0f19 bellard
            } else {
3441 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3442 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
3443 664e0f19 bellard
            }
3444 664e0f19 bellard
            op1_offset = offsetof(CPUX86State,fpregs[reg & 7].mmx);
3445 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3446 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3447 664e0f19 bellard
            switch(b) {
3448 664e0f19 bellard
            case 0x02c:
3449 a7812ae4 pbrook
                gen_helper_cvttps2pi(cpu_ptr0, cpu_ptr1);
3450 664e0f19 bellard
                break;
3451 664e0f19 bellard
            case 0x12c:
3452 a7812ae4 pbrook
                gen_helper_cvttpd2pi(cpu_ptr0, cpu_ptr1);
3453 664e0f19 bellard
                break;
3454 664e0f19 bellard
            case 0x02d:
3455 a7812ae4 pbrook
                gen_helper_cvtps2pi(cpu_ptr0, cpu_ptr1);
3456 664e0f19 bellard
                break;
3457 664e0f19 bellard
            case 0x12d:
3458 a7812ae4 pbrook
                gen_helper_cvtpd2pi(cpu_ptr0, cpu_ptr1);
3459 664e0f19 bellard
                break;
3460 664e0f19 bellard
            }
3461 664e0f19 bellard
            break;
3462 664e0f19 bellard
        case 0x22c: /* cvttss2si */
3463 664e0f19 bellard
        case 0x32c: /* cvttsd2si */
3464 664e0f19 bellard
        case 0x22d: /* cvtss2si */
3465 664e0f19 bellard
        case 0x32d: /* cvtsd2si */
3466 664e0f19 bellard
            ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3467 31313213 bellard
            if (mod != 3) {
3468 31313213 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3469 31313213 bellard
                if ((b >> 8) & 1) {
3470 8686c490 bellard
                    gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_t0.XMM_Q(0)));
3471 31313213 bellard
                } else {
3472 57fec1fe bellard
                    gen_op_ld_T0_A0(OT_LONG + s->mem_index);
3473 651ba608 bellard
                    tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
3474 31313213 bellard
                }
3475 31313213 bellard
                op2_offset = offsetof(CPUX86State,xmm_t0);
3476 31313213 bellard
            } else {
3477 31313213 bellard
                rm = (modrm & 7) | REX_B(s);
3478 31313213 bellard
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
3479 31313213 bellard
            }
3480 5af45186 bellard
            sse_op2 = sse_op_table3[(s->dflag == 2) * 2 + ((b >> 8) - 2) + 4 +
3481 5af45186 bellard
                                    (b & 1) * 4];
3482 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op2_offset);
3483 5af45186 bellard
            if (ot == OT_LONG) {
3484 a7812ae4 pbrook
                ((void (*)(TCGv_i32, TCGv_ptr))sse_op2)(cpu_tmp2_i32, cpu_ptr0);
3485 b6abf97d bellard
                tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3486 5af45186 bellard
            } else {
3487 a7812ae4 pbrook
                ((void (*)(TCGv, TCGv_ptr))sse_op2)(cpu_T[0], cpu_ptr0);
3488 5af45186 bellard
            }
3489 57fec1fe bellard
            gen_op_mov_reg_T0(ot, reg);
3490 664e0f19 bellard
            break;
3491 664e0f19 bellard
        case 0xc4: /* pinsrw */
3492 5fafdf24 ths
        case 0x1c4:
3493 d1e42c5c bellard
            s->rip_offset = 1;
3494 664e0f19 bellard
            gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
3495 664e0f19 bellard
            val = ldub_code(s->pc++);
3496 664e0f19 bellard
            if (b1) {
3497 664e0f19 bellard
                val &= 7;
3498 5af45186 bellard
                tcg_gen_st16_tl(cpu_T[0], cpu_env,
3499 5af45186 bellard
                                offsetof(CPUX86State,xmm_regs[reg].XMM_W(val)));
3500 664e0f19 bellard
            } else {
3501 664e0f19 bellard
                val &= 3;
3502 5af45186 bellard
                tcg_gen_st16_tl(cpu_T[0], cpu_env,
3503 5af45186 bellard
                                offsetof(CPUX86State,fpregs[reg].mmx.MMX_W(val)));
3504 664e0f19 bellard
            }
3505 664e0f19 bellard
            break;
3506 664e0f19 bellard
        case 0xc5: /* pextrw */
3507 5fafdf24 ths
        case 0x1c5:
3508 664e0f19 bellard
            if (mod != 3)
3509 664e0f19 bellard
                goto illegal_op;
3510 6dc2d0da balrog
            ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3511 664e0f19 bellard
            val = ldub_code(s->pc++);
3512 664e0f19 bellard
            if (b1) {
3513 664e0f19 bellard
                val &= 7;
3514 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3515 5af45186 bellard
                tcg_gen_ld16u_tl(cpu_T[0], cpu_env,
3516 5af45186 bellard
                                 offsetof(CPUX86State,xmm_regs[rm].XMM_W(val)));
3517 664e0f19 bellard
            } else {
3518 664e0f19 bellard
                val &= 3;
3519 664e0f19 bellard
                rm = (modrm & 7);
3520 5af45186 bellard
                tcg_gen_ld16u_tl(cpu_T[0], cpu_env,
3521 5af45186 bellard
                                offsetof(CPUX86State,fpregs[rm].mmx.MMX_W(val)));
3522 664e0f19 bellard
            }
3523 664e0f19 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
3524 6dc2d0da balrog
            gen_op_mov_reg_T0(ot, reg);
3525 664e0f19 bellard
            break;
3526 664e0f19 bellard
        case 0x1d6: /* movq ea, xmm */
3527 664e0f19 bellard
            if (mod != 3) {
3528 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3529 8686c490 bellard
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3530 664e0f19 bellard
            } else {
3531 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3532 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)),
3533 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3534 664e0f19 bellard
                gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(1)));
3535 664e0f19 bellard
            }
3536 664e0f19 bellard
            break;
3537 664e0f19 bellard
        case 0x2d6: /* movq2dq */
3538 a7812ae4 pbrook
            gen_helper_enter_mmx();
3539 480c1cdb bellard
            rm = (modrm & 7);
3540 480c1cdb bellard
            gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3541 480c1cdb bellard
                        offsetof(CPUX86State,fpregs[rm].mmx));
3542 480c1cdb bellard
            gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
3543 664e0f19 bellard
            break;
3544 664e0f19 bellard
        case 0x3d6: /* movdq2q */
3545 a7812ae4 pbrook
            gen_helper_enter_mmx();
3546 480c1cdb bellard
            rm = (modrm & 7) | REX_B(s);
3547 480c1cdb bellard
            gen_op_movq(offsetof(CPUX86State,fpregs[reg & 7].mmx),
3548 480c1cdb bellard
                        offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3549 664e0f19 bellard
            break;
3550 664e0f19 bellard
        case 0xd7: /* pmovmskb */
3551 664e0f19 bellard
        case 0x1d7:
3552 664e0f19 bellard
            if (mod != 3)
3553 664e0f19 bellard
                goto illegal_op;
3554 664e0f19 bellard
            if (b1) {
3555 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3556 5af45186 bellard
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, offsetof(CPUX86State,xmm_regs[rm]));
3557 a7812ae4 pbrook
                gen_helper_pmovmskb_xmm(cpu_tmp2_i32, cpu_ptr0);
3558 664e0f19 bellard
            } else {
3559 664e0f19 bellard
                rm = (modrm & 7);
3560 5af45186 bellard
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, offsetof(CPUX86State,fpregs[rm].mmx));
3561 a7812ae4 pbrook
                gen_helper_pmovmskb_mmx(cpu_tmp2_i32, cpu_ptr0);
3562 664e0f19 bellard
            }
3563 b6abf97d bellard
            tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3564 664e0f19 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
3565 57fec1fe bellard
            gen_op_mov_reg_T0(OT_LONG, reg);
3566 664e0f19 bellard
            break;
3567 4242b1bd balrog
        case 0x138:
3568 000cacf6 balrog
            if (s->prefix & PREFIX_REPNZ)
3569 000cacf6 balrog
                goto crc32;
3570 000cacf6 balrog
        case 0x038:
3571 4242b1bd balrog
            b = modrm;
3572 4242b1bd balrog
            modrm = ldub_code(s->pc++);
3573 4242b1bd balrog
            rm = modrm & 7;
3574 4242b1bd balrog
            reg = ((modrm >> 3) & 7) | rex_r;
3575 4242b1bd balrog
            mod = (modrm >> 6) & 3;
3576 4242b1bd balrog
3577 222a3336 balrog
            sse_op2 = sse_op_table6[b].op[b1];
3578 4242b1bd balrog
            if (!sse_op2)
3579 4242b1bd balrog
                goto illegal_op;
3580 222a3336 balrog
            if (!(s->cpuid_ext_features & sse_op_table6[b].ext_mask))
3581 222a3336 balrog
                goto illegal_op;
3582 4242b1bd balrog
3583 4242b1bd balrog
            if (b1) {
3584 4242b1bd balrog
                op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3585 4242b1bd balrog
                if (mod == 3) {
3586 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,xmm_regs[rm | REX_B(s)]);
3587 4242b1bd balrog
                } else {
3588 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,xmm_t0);
3589 4242b1bd balrog
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3590 222a3336 balrog
                    switch (b) {
3591 222a3336 balrog
                    case 0x20: case 0x30: /* pmovsxbw, pmovzxbw */
3592 222a3336 balrog
                    case 0x23: case 0x33: /* pmovsxwd, pmovzxwd */
3593 222a3336 balrog
                    case 0x25: case 0x35: /* pmovsxdq, pmovzxdq */
3594 222a3336 balrog
                        gen_ldq_env_A0(s->mem_index, op2_offset +
3595 222a3336 balrog
                                        offsetof(XMMReg, XMM_Q(0)));
3596 222a3336 balrog
                        break;
3597 222a3336 balrog
                    case 0x21: case 0x31: /* pmovsxbd, pmovzxbd */
3598 222a3336 balrog
                    case 0x24: case 0x34: /* pmovsxwq, pmovzxwq */
3599 a7812ae4 pbrook
                        tcg_gen_qemu_ld32u(cpu_tmp0, cpu_A0,
3600 222a3336 balrog
                                          (s->mem_index >> 2) - 1);
3601 a7812ae4 pbrook
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp0);
3602 222a3336 balrog
                        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, op2_offset +
3603 222a3336 balrog
                                        offsetof(XMMReg, XMM_L(0)));
3604 222a3336 balrog
                        break;
3605 222a3336 balrog
                    case 0x22: case 0x32: /* pmovsxbq, pmovzxbq */
3606 222a3336 balrog
                        tcg_gen_qemu_ld16u(cpu_tmp0, cpu_A0,
3607 222a3336 balrog
                                          (s->mem_index >> 2) - 1);
3608 222a3336 balrog
                        tcg_gen_st16_tl(cpu_tmp0, cpu_env, op2_offset +
3609 222a3336 balrog
                                        offsetof(XMMReg, XMM_W(0)));
3610 222a3336 balrog
                        break;
3611 222a3336 balrog
                    case 0x2a:            /* movntqda */
3612 222a3336 balrog
                        gen_ldo_env_A0(s->mem_index, op1_offset);
3613 222a3336 balrog
                        return;
3614 222a3336 balrog
                    default:
3615 222a3336 balrog
                        gen_ldo_env_A0(s->mem_index, op2_offset);
3616 222a3336 balrog
                    }
3617 4242b1bd balrog
                }
3618 4242b1bd balrog
            } else {
3619 4242b1bd balrog
                op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
3620 4242b1bd balrog
                if (mod == 3) {
3621 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3622 4242b1bd balrog
                } else {
3623 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,mmx_t0);
3624 4242b1bd balrog
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3625 4242b1bd balrog
                    gen_ldq_env_A0(s->mem_index, op2_offset);
3626 4242b1bd balrog
                }
3627 4242b1bd balrog
            }
3628 222a3336 balrog
            if (sse_op2 == SSE_SPECIAL)
3629 222a3336 balrog
                goto illegal_op;
3630 222a3336 balrog
3631 4242b1bd balrog
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3632 4242b1bd balrog
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3633 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
3634 222a3336 balrog
3635 222a3336 balrog
            if (b == 0x17)
3636 222a3336 balrog
                s->cc_op = CC_OP_EFLAGS;
3637 4242b1bd balrog
            break;
3638 222a3336 balrog
        case 0x338: /* crc32 */
3639 222a3336 balrog
        crc32:
3640 222a3336 balrog
            b = modrm;
3641 222a3336 balrog
            modrm = ldub_code(s->pc++);
3642 222a3336 balrog
            reg = ((modrm >> 3) & 7) | rex_r;
3643 222a3336 balrog
3644 222a3336 balrog
            if (b != 0xf0 && b != 0xf1)
3645 222a3336 balrog
                goto illegal_op;
3646 222a3336 balrog
            if (!(s->cpuid_ext_features & CPUID_EXT_SSE42))
3647 4242b1bd balrog
                goto illegal_op;
3648 4242b1bd balrog
3649 222a3336 balrog
            if (b == 0xf0)
3650 222a3336 balrog
                ot = OT_BYTE;
3651 222a3336 balrog
            else if (b == 0xf1 && s->dflag != 2)
3652 222a3336 balrog
                if (s->prefix & PREFIX_DATA)
3653 222a3336 balrog
                    ot = OT_WORD;
3654 222a3336 balrog
                else
3655 222a3336 balrog
                    ot = OT_LONG;
3656 222a3336 balrog
            else
3657 222a3336 balrog
                ot = OT_QUAD;
3658 222a3336 balrog
3659 222a3336 balrog
            gen_op_mov_TN_reg(OT_LONG, 0, reg);
3660 222a3336 balrog
            tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
3661 222a3336 balrog
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
3662 a7812ae4 pbrook
            gen_helper_crc32(cpu_T[0], cpu_tmp2_i32,
3663 a7812ae4 pbrook
                             cpu_T[0], tcg_const_i32(8 << ot));
3664 222a3336 balrog
3665 222a3336 balrog
            ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3666 222a3336 balrog
            gen_op_mov_reg_T0(ot, reg);
3667 222a3336 balrog
            break;
3668 222a3336 balrog
        case 0x03a:
3669 222a3336 balrog
        case 0x13a:
3670 4242b1bd balrog
            b = modrm;
3671 4242b1bd balrog
            modrm = ldub_code(s->pc++);
3672 4242b1bd balrog
            rm = modrm & 7;
3673 4242b1bd balrog
            reg = ((modrm >> 3) & 7) | rex_r;
3674 4242b1bd balrog
            mod = (modrm >> 6) & 3;
3675 4242b1bd balrog
3676 222a3336 balrog
            sse_op2 = sse_op_table7[b].op[b1];
3677 4242b1bd balrog
            if (!sse_op2)
3678 4242b1bd balrog
                goto illegal_op;
3679 222a3336 balrog
            if (!(s->cpuid_ext_features & sse_op_table7[b].ext_mask))
3680 222a3336 balrog
                goto illegal_op;
3681 222a3336 balrog
3682 222a3336 balrog
            if (sse_op2 == SSE_SPECIAL) {
3683 222a3336 balrog
                ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3684 222a3336 balrog
                rm = (modrm & 7) | REX_B(s);
3685 222a3336 balrog
                if (mod != 3)
3686 222a3336 balrog
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3687 222a3336 balrog
                reg = ((modrm >> 3) & 7) | rex_r;
3688 222a3336 balrog
                val = ldub_code(s->pc++);
3689 222a3336 balrog
                switch (b) {
3690 222a3336 balrog
                case 0x14: /* pextrb */
3691 222a3336 balrog
                    tcg_gen_ld8u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
3692 222a3336 balrog
                                            xmm_regs[reg].XMM_B(val & 15)));
3693 222a3336 balrog
                    if (mod == 3)
3694 222a3336 balrog
                        gen_op_mov_reg_T0(ot, rm);
3695 222a3336 balrog
                    else
3696 222a3336 balrog
                        tcg_gen_qemu_st8(cpu_T[0], cpu_A0,
3697 222a3336 balrog
                                        (s->mem_index >> 2) - 1);
3698 222a3336 balrog
                    break;
3699 222a3336 balrog
                case 0x15: /* pextrw */
3700 222a3336 balrog
                    tcg_gen_ld16u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
3701 222a3336 balrog
                                            xmm_regs[reg].XMM_W(val & 7)));
3702 222a3336 balrog
                    if (mod == 3)
3703 222a3336 balrog
                        gen_op_mov_reg_T0(ot, rm);
3704 222a3336 balrog
                    else
3705 222a3336 balrog
                        tcg_gen_qemu_st16(cpu_T[0], cpu_A0,
3706 222a3336 balrog
                                        (s->mem_index >> 2) - 1);
3707 222a3336 balrog
                    break;
3708 222a3336 balrog
                case 0x16:
3709 222a3336 balrog
                    if (ot == OT_LONG) { /* pextrd */
3710 222a3336 balrog
                        tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env,
3711 222a3336 balrog
                                        offsetof(CPUX86State,
3712 222a3336 balrog
                                                xmm_regs[reg].XMM_L(val & 3)));
3713 a7812ae4 pbrook
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3714 222a3336 balrog
                        if (mod == 3)
3715 a7812ae4 pbrook
                            gen_op_mov_reg_v(ot, rm, cpu_T[0]);
3716 222a3336 balrog
                        else
3717 a7812ae4 pbrook
                            tcg_gen_qemu_st32(cpu_T[0], cpu_A0,
3718 222a3336 balrog
                                            (s->mem_index >> 2) - 1);
3719 222a3336 balrog
                    } else { /* pextrq */
3720 a7812ae4 pbrook
#ifdef TARGET_X86_64
3721 222a3336 balrog
                        tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env,
3722 222a3336 balrog
                                        offsetof(CPUX86State,
3723 222a3336 balrog
                                                xmm_regs[reg].XMM_Q(val & 1)));
3724 222a3336 balrog
                        if (mod == 3)
3725 222a3336 balrog
                            gen_op_mov_reg_v(ot, rm, cpu_tmp1_i64);
3726 222a3336 balrog
                        else
3727 222a3336 balrog
                            tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0,
3728 222a3336 balrog
                                            (s->mem_index >> 2) - 1);
3729 a7812ae4 pbrook
#else
3730 a7812ae4 pbrook
                        goto illegal_op;
3731 a7812ae4 pbrook
#endif
3732 222a3336 balrog
                    }
3733 222a3336 balrog
                    break;
3734 222a3336 balrog
                case 0x17: /* extractps */
3735 222a3336 balrog
                    tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
3736 222a3336 balrog
                                            xmm_regs[reg].XMM_L(val & 3)));
3737 222a3336 balrog
                    if (mod == 3)
3738 222a3336 balrog
                        gen_op_mov_reg_T0(ot, rm);
3739 222a3336 balrog
                    else
3740 222a3336 balrog
                        tcg_gen_qemu_st32(cpu_T[0], cpu_A0,
3741 222a3336 balrog
                                        (s->mem_index >> 2) - 1);
3742 222a3336 balrog
                    break;
3743 222a3336 balrog
                case 0x20: /* pinsrb */
3744 222a3336 balrog
                    if (mod == 3)
3745 222a3336 balrog
                        gen_op_mov_TN_reg(OT_LONG, 0, rm);
3746 222a3336 balrog
                    else
3747 a7812ae4 pbrook
                        tcg_gen_qemu_ld8u(cpu_tmp0, cpu_A0,
3748 222a3336 balrog
                                        (s->mem_index >> 2) - 1);
3749 a7812ae4 pbrook
                    tcg_gen_st8_tl(cpu_tmp0, cpu_env, offsetof(CPUX86State,
3750 222a3336 balrog
                                            xmm_regs[reg].XMM_B(val & 15)));
3751 222a3336 balrog
                    break;
3752 222a3336 balrog
                case 0x21: /* insertps */
3753 a7812ae4 pbrook
                    if (mod == 3) {
3754 222a3336 balrog
                        tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env,
3755 222a3336 balrog
                                        offsetof(CPUX86State,xmm_regs[rm]
3756 222a3336 balrog
                                                .XMM_L((val >> 6) & 3)));
3757 a7812ae4 pbrook
                    } else {
3758 a7812ae4 pbrook
                        tcg_gen_qemu_ld32u(cpu_tmp0, cpu_A0,
3759 222a3336 balrog
                                        (s->mem_index >> 2) - 1);
3760 a7812ae4 pbrook
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp0);
3761 a7812ae4 pbrook
                    }
3762 222a3336 balrog
                    tcg_gen_st_i32(cpu_tmp2_i32, cpu_env,
3763 222a3336 balrog
                                    offsetof(CPUX86State,xmm_regs[reg]
3764 222a3336 balrog
                                            .XMM_L((val >> 4) & 3)));
3765 222a3336 balrog
                    if ((val >> 0) & 1)
3766 222a3336 balrog
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
3767 222a3336 balrog
                                        cpu_env, offsetof(CPUX86State,
3768 222a3336 balrog
                                                xmm_regs[reg].XMM_L(0)));
3769 222a3336 balrog
                    if ((val >> 1) & 1)
3770 222a3336 balrog
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
3771 222a3336 balrog
                                        cpu_env, offsetof(CPUX86State,
3772 222a3336 balrog
                                                xmm_regs[reg].XMM_L(1)));
3773 222a3336 balrog
                    if ((val >> 2) & 1)
3774 222a3336 balrog
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
3775 222a3336 balrog
                                        cpu_env, offsetof(CPUX86State,
3776 222a3336 balrog
                                                xmm_regs[reg].XMM_L(2)));
3777 222a3336 balrog
                    if ((val >> 3) & 1)
3778 222a3336 balrog
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
3779 222a3336 balrog
                                        cpu_env, offsetof(CPUX86State,
3780 222a3336 balrog
                                                xmm_regs[reg].XMM_L(3)));
3781 222a3336 balrog
                    break;
3782 222a3336 balrog
                case 0x22:
3783 222a3336 balrog
                    if (ot == OT_LONG) { /* pinsrd */
3784 222a3336 balrog
                        if (mod == 3)
3785 a7812ae4 pbrook
                            gen_op_mov_v_reg(ot, cpu_tmp0, rm);
3786 222a3336 balrog
                        else
3787 a7812ae4 pbrook
                            tcg_gen_qemu_ld32u(cpu_tmp0, cpu_A0,
3788 222a3336 balrog
                                            (s->mem_index >> 2) - 1);
3789 a7812ae4 pbrook
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp0);
3790 222a3336 balrog
                        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env,
3791 222a3336 balrog
                                        offsetof(CPUX86State,
3792 222a3336 balrog
                                                xmm_regs[reg].XMM_L(val & 3)));
3793 222a3336 balrog
                    } else { /* pinsrq */
3794 a7812ae4 pbrook
#ifdef TARGET_X86_64
3795 222a3336 balrog
                        if (mod == 3)
3796 222a3336 balrog
                            gen_op_mov_v_reg(ot, cpu_tmp1_i64, rm);
3797 222a3336 balrog
                        else
3798 222a3336 balrog
                            tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0,
3799 222a3336 balrog
                                            (s->mem_index >> 2) - 1);
3800 222a3336 balrog
                        tcg_gen_st_i64(cpu_tmp1_i64, cpu_env,
3801 222a3336 balrog
                                        offsetof(CPUX86State,
3802 222a3336 balrog
                                                xmm_regs[reg].XMM_Q(val & 1)));
3803 a7812ae4 pbrook
#else
3804 a7812ae4 pbrook
                        goto illegal_op;
3805 a7812ae4 pbrook
#endif
3806 222a3336 balrog
                    }
3807 222a3336 balrog
                    break;
3808 222a3336 balrog
                }
3809 222a3336 balrog
                return;
3810 222a3336 balrog
            }
3811 4242b1bd balrog
3812 4242b1bd balrog
            if (b1) {
3813 4242b1bd balrog
                op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3814 4242b1bd balrog
                if (mod == 3) {
3815 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,xmm_regs[rm | REX_B(s)]);
3816 4242b1bd balrog
                } else {
3817 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,xmm_t0);
3818 4242b1bd balrog
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3819 4242b1bd balrog
                    gen_ldo_env_A0(s->mem_index, op2_offset);
3820 4242b1bd balrog
                }
3821 4242b1bd balrog
            } else {
3822 4242b1bd balrog
                op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
3823 4242b1bd balrog
                if (mod == 3) {
3824 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3825 4242b1bd balrog
                } else {
3826 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,mmx_t0);
3827 4242b1bd balrog
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3828 4242b1bd balrog
                    gen_ldq_env_A0(s->mem_index, op2_offset);
3829 4242b1bd balrog
                }
3830 4242b1bd balrog
            }
3831 4242b1bd balrog
            val = ldub_code(s->pc++);
3832 4242b1bd balrog
3833 222a3336 balrog
            if ((b & 0xfc) == 0x60) { /* pcmpXstrX */
3834 222a3336 balrog
                s->cc_op = CC_OP_EFLAGS;
3835 222a3336 balrog
3836 222a3336 balrog
                if (s->dflag == 2)
3837 222a3336 balrog
                    /* The helper must use entire 64-bit gp registers */
3838 222a3336 balrog
                    val |= 1 << 8;
3839 222a3336 balrog
            }
3840 222a3336 balrog
3841 4242b1bd balrog
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3842 4242b1bd balrog
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3843 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr, TCGv_i32))sse_op2)(cpu_ptr0, cpu_ptr1, tcg_const_i32(val));
3844 4242b1bd balrog
            break;
3845 664e0f19 bellard
        default:
3846 664e0f19 bellard
            goto illegal_op;
3847 664e0f19 bellard
        }
3848 664e0f19 bellard
    } else {
3849 664e0f19 bellard
        /* generic MMX or SSE operation */
3850 d1e42c5c bellard
        switch(b) {
3851 d1e42c5c bellard
        case 0x70: /* pshufx insn */
3852 d1e42c5c bellard
        case 0xc6: /* pshufx insn */
3853 d1e42c5c bellard
        case 0xc2: /* compare insns */
3854 d1e42c5c bellard
            s->rip_offset = 1;
3855 d1e42c5c bellard
            break;
3856 d1e42c5c bellard
        default:
3857 d1e42c5c bellard
            break;
3858 664e0f19 bellard
        }
3859 664e0f19 bellard
        if (is_xmm) {
3860 664e0f19 bellard
            op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3861 664e0f19 bellard
            if (mod != 3) {
3862 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3863 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,xmm_t0);
3864 480c1cdb bellard
                if (b1 >= 2 && ((b >= 0x50 && b <= 0x5f && b != 0x5b) ||
3865 664e0f19 bellard
                                b == 0xc2)) {
3866 664e0f19 bellard
                    /* specific case for SSE single instructions */
3867 664e0f19 bellard
                    if (b1 == 2) {
3868 664e0f19 bellard
                        /* 32 bit access */
3869 57fec1fe bellard
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
3870 651ba608 bellard
                        tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
3871 664e0f19 bellard
                    } else {
3872 664e0f19 bellard
                        /* 64 bit access */
3873 8686c490 bellard
                        gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_t0.XMM_D(0)));
3874 664e0f19 bellard
                    }
3875 664e0f19 bellard
                } else {
3876 8686c490 bellard
                    gen_ldo_env_A0(s->mem_index, op2_offset);
3877 664e0f19 bellard
                }
3878 664e0f19 bellard
            } else {
3879 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3880 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
3881 664e0f19 bellard
            }
3882 664e0f19 bellard
        } else {
3883 664e0f19 bellard
            op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
3884 664e0f19 bellard
            if (mod != 3) {
3885 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3886 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,mmx_t0);
3887 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, op2_offset);
3888 664e0f19 bellard
            } else {
3889 664e0f19 bellard
                rm = (modrm & 7);
3890 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3891 664e0f19 bellard
            }
3892 664e0f19 bellard
        }
3893 664e0f19 bellard
        switch(b) {
3894 a35f3ec7 aurel32
        case 0x0f: /* 3DNow! data insns */
3895 e771edab aurel32
            if (!(s->cpuid_ext2_features & CPUID_EXT2_3DNOW))
3896 e771edab aurel32
                goto illegal_op;
3897 a35f3ec7 aurel32
            val = ldub_code(s->pc++);
3898 a35f3ec7 aurel32
            sse_op2 = sse_op_table5[val];
3899 a35f3ec7 aurel32
            if (!sse_op2)
3900 a35f3ec7 aurel32
                goto illegal_op;
3901 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3902 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3903 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
3904 a35f3ec7 aurel32
            break;
3905 664e0f19 bellard
        case 0x70: /* pshufx insn */
3906 664e0f19 bellard
        case 0xc6: /* pshufx insn */
3907 664e0f19 bellard
            val = ldub_code(s->pc++);
3908 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3909 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3910 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr, TCGv_i32))sse_op2)(cpu_ptr0, cpu_ptr1, tcg_const_i32(val));
3911 664e0f19 bellard
            break;
3912 664e0f19 bellard
        case 0xc2:
3913 664e0f19 bellard
            /* compare insns */
3914 664e0f19 bellard
            val = ldub_code(s->pc++);
3915 664e0f19 bellard
            if (val >= 8)
3916 664e0f19 bellard
                goto illegal_op;
3917 664e0f19 bellard
            sse_op2 = sse_op_table4[val][b1];
3918 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3919 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3920 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
3921 664e0f19 bellard
            break;
3922 b8b6a50b bellard
        case 0xf7:
3923 b8b6a50b bellard
            /* maskmov : we must prepare A0 */
3924 b8b6a50b bellard
            if (mod != 3)
3925 b8b6a50b bellard
                goto illegal_op;
3926 b8b6a50b bellard
#ifdef TARGET_X86_64
3927 b8b6a50b bellard
            if (s->aflag == 2) {
3928 b8b6a50b bellard
                gen_op_movq_A0_reg(R_EDI);
3929 b8b6a50b bellard
            } else
3930 b8b6a50b bellard
#endif
3931 b8b6a50b bellard
            {
3932 b8b6a50b bellard
                gen_op_movl_A0_reg(R_EDI);
3933 b8b6a50b bellard
                if (s->aflag == 0)
3934 b8b6a50b bellard
                    gen_op_andl_A0_ffff();
3935 b8b6a50b bellard
            }
3936 b8b6a50b bellard
            gen_add_A0_ds_seg(s);
3937 b8b6a50b bellard
3938 b8b6a50b bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3939 b8b6a50b bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3940 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr, TCGv))sse_op2)(cpu_ptr0, cpu_ptr1, cpu_A0);
3941 b8b6a50b bellard
            break;
3942 664e0f19 bellard
        default:
3943 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3944 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3945 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
3946 664e0f19 bellard
            break;
3947 664e0f19 bellard
        }
3948 664e0f19 bellard
        if (b == 0x2e || b == 0x2f) {
3949 664e0f19 bellard
            s->cc_op = CC_OP_EFLAGS;
3950 664e0f19 bellard
        }
3951 664e0f19 bellard
    }
3952 664e0f19 bellard
}
3953 664e0f19 bellard
3954 2c0262af bellard
/* convert one instruction. s->is_jmp is set if the translation must
3955 2c0262af bellard
   be stopped. Return the next pc value */
3956 14ce26e7 bellard
static target_ulong disas_insn(DisasContext *s, target_ulong pc_start)
3957 2c0262af bellard
{
3958 2c0262af bellard
    int b, prefixes, aflag, dflag;
3959 2c0262af bellard
    int shift, ot;
3960 2c0262af bellard
    int modrm, reg, rm, mod, reg_addr, op, opreg, offset_addr, val;
3961 14ce26e7 bellard
    target_ulong next_eip, tval;
3962 14ce26e7 bellard
    int rex_w, rex_r;
3963 2c0262af bellard
3964 8fec2b8c aliguori
    if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP)))
3965 70cff25e bellard
        tcg_gen_debug_insn_start(pc_start);
3966 2c0262af bellard
    s->pc = pc_start;
3967 2c0262af bellard
    prefixes = 0;
3968 2c0262af bellard
    aflag = s->code32;
3969 2c0262af bellard
    dflag = s->code32;
3970 2c0262af bellard
    s->override = -1;
3971 14ce26e7 bellard
    rex_w = -1;
3972 14ce26e7 bellard
    rex_r = 0;
3973 14ce26e7 bellard
#ifdef TARGET_X86_64
3974 14ce26e7 bellard
    s->rex_x = 0;
3975 14ce26e7 bellard
    s->rex_b = 0;
3976 5fafdf24 ths
    x86_64_hregs = 0;
3977 14ce26e7 bellard
#endif
3978 14ce26e7 bellard
    s->rip_offset = 0; /* for relative ip address */
3979 2c0262af bellard
 next_byte:
3980 61382a50 bellard
    b = ldub_code(s->pc);
3981 2c0262af bellard
    s->pc++;
3982 2c0262af bellard
    /* check prefixes */
3983 14ce26e7 bellard
#ifdef TARGET_X86_64
3984 14ce26e7 bellard
    if (CODE64(s)) {
3985 14ce26e7 bellard
        switch (b) {
3986 14ce26e7 bellard
        case 0xf3:
3987 14ce26e7 bellard
            prefixes |= PREFIX_REPZ;
3988 14ce26e7 bellard
            goto next_byte;
3989 14ce26e7 bellard
        case 0xf2:
3990 14ce26e7 bellard
            prefixes |= PREFIX_REPNZ;
3991 14ce26e7 bellard
            goto next_byte;
3992 14ce26e7 bellard
        case 0xf0:
3993 14ce26e7 bellard
            prefixes |= PREFIX_LOCK;
3994 14ce26e7 bellard
            goto next_byte;
3995 14ce26e7 bellard
        case 0x2e:
3996 14ce26e7 bellard
            s->override = R_CS;
3997 14ce26e7 bellard
            goto next_byte;
3998 14ce26e7 bellard
        case 0x36:
3999 14ce26e7 bellard
            s->override = R_SS;
4000 14ce26e7 bellard
            goto next_byte;
4001 14ce26e7 bellard
        case 0x3e:
4002 14ce26e7 bellard
            s->override = R_DS;
4003 14ce26e7 bellard
            goto next_byte;
4004 14ce26e7 bellard
        case 0x26:
4005 14ce26e7 bellard
            s->override = R_ES;
4006 14ce26e7 bellard
            goto next_byte;
4007 14ce26e7 bellard
        case 0x64:
4008 14ce26e7 bellard
            s->override = R_FS;
4009 14ce26e7 bellard
            goto next_byte;
4010 14ce26e7 bellard
        case 0x65:
4011 14ce26e7 bellard
            s->override = R_GS;
4012 14ce26e7 bellard
            goto next_byte;
4013 14ce26e7 bellard
        case 0x66:
4014 14ce26e7 bellard
            prefixes |= PREFIX_DATA;
4015 14ce26e7 bellard
            goto next_byte;
4016 14ce26e7 bellard
        case 0x67:
4017 14ce26e7 bellard
            prefixes |= PREFIX_ADR;
4018 14ce26e7 bellard
            goto next_byte;
4019 14ce26e7 bellard
        case 0x40 ... 0x4f:
4020 14ce26e7 bellard
            /* REX prefix */
4021 14ce26e7 bellard
            rex_w = (b >> 3) & 1;
4022 14ce26e7 bellard
            rex_r = (b & 0x4) << 1;
4023 14ce26e7 bellard
            s->rex_x = (b & 0x2) << 2;
4024 14ce26e7 bellard
            REX_B(s) = (b & 0x1) << 3;
4025 14ce26e7 bellard
            x86_64_hregs = 1; /* select uniform byte register addressing */
4026 14ce26e7 bellard
            goto next_byte;
4027 14ce26e7 bellard
        }
4028 14ce26e7 bellard
        if (rex_w == 1) {
4029 14ce26e7 bellard
            /* 0x66 is ignored if rex.w is set */
4030 14ce26e7 bellard
            dflag = 2;
4031 14ce26e7 bellard
        } else {
4032 14ce26e7 bellard
            if (prefixes & PREFIX_DATA)
4033 14ce26e7 bellard
                dflag ^= 1;
4034 14ce26e7 bellard
        }
4035 14ce26e7 bellard
        if (!(prefixes & PREFIX_ADR))
4036 14ce26e7 bellard
            aflag = 2;
4037 5fafdf24 ths
    } else
4038 14ce26e7 bellard
#endif
4039 14ce26e7 bellard
    {
4040 14ce26e7 bellard
        switch (b) {
4041 14ce26e7 bellard
        case 0xf3:
4042 14ce26e7 bellard
            prefixes |= PREFIX_REPZ;
4043 14ce26e7 bellard
            goto next_byte;
4044 14ce26e7 bellard
        case 0xf2:
4045 14ce26e7 bellard
            prefixes |= PREFIX_REPNZ;
4046 14ce26e7 bellard
            goto next_byte;
4047 14ce26e7 bellard
        case 0xf0:
4048 14ce26e7 bellard
            prefixes |= PREFIX_LOCK;
4049 14ce26e7 bellard
            goto next_byte;
4050 14ce26e7 bellard
        case 0x2e:
4051 14ce26e7 bellard
            s->override = R_CS;
4052 14ce26e7 bellard
            goto next_byte;
4053 14ce26e7 bellard
        case 0x36:
4054 14ce26e7 bellard
            s->override = R_SS;
4055 14ce26e7 bellard
            goto next_byte;
4056 14ce26e7 bellard
        case 0x3e:
4057 14ce26e7 bellard
            s->override = R_DS;
4058 14ce26e7 bellard
            goto next_byte;
4059 14ce26e7 bellard
        case 0x26:
4060 14ce26e7 bellard
            s->override = R_ES;
4061 14ce26e7 bellard
            goto next_byte;
4062 14ce26e7 bellard
        case 0x64:
4063 14ce26e7 bellard
            s->override = R_FS;
4064 14ce26e7 bellard
            goto next_byte;
4065 14ce26e7 bellard
        case 0x65:
4066 14ce26e7 bellard
            s->override = R_GS;
4067 14ce26e7 bellard
            goto next_byte;
4068 14ce26e7 bellard
        case 0x66:
4069 14ce26e7 bellard
            prefixes |= PREFIX_DATA;
4070 14ce26e7 bellard
            goto next_byte;
4071 14ce26e7 bellard
        case 0x67:
4072 14ce26e7 bellard
            prefixes |= PREFIX_ADR;
4073 14ce26e7 bellard
            goto next_byte;
4074 14ce26e7 bellard
        }
4075 14ce26e7 bellard
        if (prefixes & PREFIX_DATA)
4076 14ce26e7 bellard
            dflag ^= 1;
4077 14ce26e7 bellard
        if (prefixes & PREFIX_ADR)
4078 14ce26e7 bellard
            aflag ^= 1;
4079 2c0262af bellard
    }
4080 2c0262af bellard
4081 2c0262af bellard
    s->prefix = prefixes;
4082 2c0262af bellard
    s->aflag = aflag;
4083 2c0262af bellard
    s->dflag = dflag;
4084 2c0262af bellard
4085 2c0262af bellard
    /* lock generation */
4086 2c0262af bellard
    if (prefixes & PREFIX_LOCK)
4087 a7812ae4 pbrook
        gen_helper_lock();
4088 2c0262af bellard
4089 2c0262af bellard
    /* now check op code */
4090 2c0262af bellard
 reswitch:
4091 2c0262af bellard
    switch(b) {
4092 2c0262af bellard
    case 0x0f:
4093 2c0262af bellard
        /**************************/
4094 2c0262af bellard
        /* extended op code */
4095 61382a50 bellard
        b = ldub_code(s->pc++) | 0x100;
4096 2c0262af bellard
        goto reswitch;
4097 3b46e624 ths
4098 2c0262af bellard
        /**************************/
4099 2c0262af bellard
        /* arith & logic */
4100 2c0262af bellard
    case 0x00 ... 0x05:
4101 2c0262af bellard
    case 0x08 ... 0x0d:
4102 2c0262af bellard
    case 0x10 ... 0x15:
4103 2c0262af bellard
    case 0x18 ... 0x1d:
4104 2c0262af bellard
    case 0x20 ... 0x25:
4105 2c0262af bellard
    case 0x28 ... 0x2d:
4106 2c0262af bellard
    case 0x30 ... 0x35:
4107 2c0262af bellard
    case 0x38 ... 0x3d:
4108 2c0262af bellard
        {
4109 2c0262af bellard
            int op, f, val;
4110 2c0262af bellard
            op = (b >> 3) & 7;
4111 2c0262af bellard
            f = (b >> 1) & 3;
4112 2c0262af bellard
4113 2c0262af bellard
            if ((b & 1) == 0)
4114 2c0262af bellard
                ot = OT_BYTE;
4115 2c0262af bellard
            else
4116 14ce26e7 bellard
                ot = dflag + OT_WORD;
4117 3b46e624 ths
4118 2c0262af bellard
            switch(f) {
4119 2c0262af bellard
            case 0: /* OP Ev, Gv */
4120 61382a50 bellard
                modrm = ldub_code(s->pc++);
4121 14ce26e7 bellard
                reg = ((modrm >> 3) & 7) | rex_r;
4122 2c0262af bellard
                mod = (modrm >> 6) & 3;
4123 14ce26e7 bellard
                rm = (modrm & 7) | REX_B(s);
4124 2c0262af bellard
                if (mod != 3) {
4125 2c0262af bellard
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4126 2c0262af bellard
                    opreg = OR_TMP0;
4127 2c0262af bellard
                } else if (op == OP_XORL && rm == reg) {
4128 2c0262af bellard
                xor_zero:
4129 2c0262af bellard
                    /* xor reg, reg optimisation */
4130 2c0262af bellard
                    gen_op_movl_T0_0();
4131 2c0262af bellard
                    s->cc_op = CC_OP_LOGICB + ot;
4132 57fec1fe bellard
                    gen_op_mov_reg_T0(ot, reg);
4133 2c0262af bellard
                    gen_op_update1_cc();
4134 2c0262af bellard
                    break;
4135 2c0262af bellard
                } else {
4136 2c0262af bellard
                    opreg = rm;
4137 2c0262af bellard
                }
4138 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 1, reg);
4139 2c0262af bellard
                gen_op(s, op, ot, opreg);
4140 2c0262af bellard
                break;
4141 2c0262af bellard
            case 1: /* OP Gv, Ev */
4142 61382a50 bellard
                modrm = ldub_code(s->pc++);
4143 2c0262af bellard
                mod = (modrm >> 6) & 3;
4144 14ce26e7 bellard
                reg = ((modrm >> 3) & 7) | rex_r;
4145 14ce26e7 bellard
                rm = (modrm & 7) | REX_B(s);
4146 2c0262af bellard
                if (mod != 3) {
4147 2c0262af bellard
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4148 57fec1fe bellard
                    gen_op_ld_T1_A0(ot + s->mem_index);
4149 2c0262af bellard
                } else if (op == OP_XORL && rm == reg) {
4150 2c0262af bellard
                    goto xor_zero;
4151 2c0262af bellard
                } else {
4152 57fec1fe bellard
                    gen_op_mov_TN_reg(ot, 1, rm);
4153 2c0262af bellard
                }
4154 2c0262af bellard
                gen_op(s, op, ot, reg);
4155 2c0262af bellard
                break;
4156 2c0262af bellard
            case 2: /* OP A, Iv */
4157 2c0262af bellard
                val = insn_get(s, ot);
4158 2c0262af bellard
                gen_op_movl_T1_im(val);
4159 2c0262af bellard
                gen_op(s, op, ot, OR_EAX);
4160 2c0262af bellard
                break;
4161 2c0262af bellard
            }
4162 2c0262af bellard
        }
4163 2c0262af bellard
        break;
4164 2c0262af bellard
4165 ec9d6075 bellard
    case 0x82:
4166 ec9d6075 bellard
        if (CODE64(s))
4167 ec9d6075 bellard
            goto illegal_op;
4168 2c0262af bellard
    case 0x80: /* GRP1 */
4169 2c0262af bellard
    case 0x81:
4170 2c0262af bellard
    case 0x83:
4171 2c0262af bellard
        {
4172 2c0262af bellard
            int val;
4173 2c0262af bellard
4174 2c0262af bellard
            if ((b & 1) == 0)
4175 2c0262af bellard
                ot = OT_BYTE;
4176 2c0262af bellard
            else
4177 14ce26e7 bellard
                ot = dflag + OT_WORD;
4178 3b46e624 ths
4179 61382a50 bellard
            modrm = ldub_code(s->pc++);
4180 2c0262af bellard
            mod = (modrm >> 6) & 3;
4181 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
4182 2c0262af bellard
            op = (modrm >> 3) & 7;
4183 3b46e624 ths
4184 2c0262af bellard
            if (mod != 3) {
4185 14ce26e7 bellard
                if (b == 0x83)
4186 14ce26e7 bellard
                    s->rip_offset = 1;
4187 14ce26e7 bellard
                else
4188 14ce26e7 bellard
                    s->rip_offset = insn_const_size(ot);
4189 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4190 2c0262af bellard
                opreg = OR_TMP0;
4191 2c0262af bellard
            } else {
4192 14ce26e7 bellard
                opreg = rm;
4193 2c0262af bellard
            }
4194 2c0262af bellard
4195 2c0262af bellard
            switch(b) {
4196 2c0262af bellard
            default:
4197 2c0262af bellard
            case 0x80:
4198 2c0262af bellard
            case 0x81:
4199 d64477af bellard
            case 0x82:
4200 2c0262af bellard
                val = insn_get(s, ot);
4201 2c0262af bellard
                break;
4202 2c0262af bellard
            case 0x83:
4203 2c0262af bellard
                val = (int8_t)insn_get(s, OT_BYTE);
4204 2c0262af bellard
                break;
4205 2c0262af bellard
            }
4206 2c0262af bellard
            gen_op_movl_T1_im(val);
4207 2c0262af bellard
            gen_op(s, op, ot, opreg);
4208 2c0262af bellard
        }
4209 2c0262af bellard
        break;
4210 2c0262af bellard
4211 2c0262af bellard
        /**************************/
4212 2c0262af bellard
        /* inc, dec, and other misc arith */
4213 2c0262af bellard
    case 0x40 ... 0x47: /* inc Gv */
4214 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
4215 2c0262af bellard
        gen_inc(s, ot, OR_EAX + (b & 7), 1);
4216 2c0262af bellard
        break;
4217 2c0262af bellard
    case 0x48 ... 0x4f: /* dec Gv */
4218 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
4219 2c0262af bellard
        gen_inc(s, ot, OR_EAX + (b & 7), -1);
4220 2c0262af bellard
        break;
4221 2c0262af bellard
    case 0xf6: /* GRP3 */
4222 2c0262af bellard
    case 0xf7:
4223 2c0262af bellard
        if ((b & 1) == 0)
4224 2c0262af bellard
            ot = OT_BYTE;
4225 2c0262af bellard
        else
4226 14ce26e7 bellard
            ot = dflag + OT_WORD;
4227 2c0262af bellard
4228 61382a50 bellard
        modrm = ldub_code(s->pc++);
4229 2c0262af bellard
        mod = (modrm >> 6) & 3;
4230 14ce26e7 bellard
        rm = (modrm & 7) | REX_B(s);
4231 2c0262af bellard
        op = (modrm >> 3) & 7;
4232 2c0262af bellard
        if (mod != 3) {
4233 14ce26e7 bellard
            if (op == 0)
4234 14ce26e7 bellard
                s->rip_offset = insn_const_size(ot);
4235 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4236 57fec1fe bellard
            gen_op_ld_T0_A0(ot + s->mem_index);
4237 2c0262af bellard
        } else {
4238 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, rm);
4239 2c0262af bellard
        }
4240 2c0262af bellard
4241 2c0262af bellard
        switch(op) {
4242 2c0262af bellard
        case 0: /* test */
4243 2c0262af bellard
            val = insn_get(s, ot);
4244 2c0262af bellard
            gen_op_movl_T1_im(val);
4245 2c0262af bellard
            gen_op_testl_T0_T1_cc();
4246 2c0262af bellard
            s->cc_op = CC_OP_LOGICB + ot;
4247 2c0262af bellard
            break;
4248 2c0262af bellard
        case 2: /* not */
4249 b6abf97d bellard
            tcg_gen_not_tl(cpu_T[0], cpu_T[0]);
4250 2c0262af bellard
            if (mod != 3) {
4251 57fec1fe bellard
                gen_op_st_T0_A0(ot + s->mem_index);
4252 2c0262af bellard
            } else {
4253 57fec1fe bellard
                gen_op_mov_reg_T0(ot, rm);
4254 2c0262af bellard
            }
4255 2c0262af bellard
            break;
4256 2c0262af bellard
        case 3: /* neg */
4257 b6abf97d bellard
            tcg_gen_neg_tl(cpu_T[0], cpu_T[0]);
4258 2c0262af bellard
            if (mod != 3) {
4259 57fec1fe bellard
                gen_op_st_T0_A0(ot + s->mem_index);
4260 2c0262af bellard
            } else {
4261 57fec1fe bellard
                gen_op_mov_reg_T0(ot, rm);
4262 2c0262af bellard
            }
4263 2c0262af bellard
            gen_op_update_neg_cc();
4264 2c0262af bellard
            s->cc_op = CC_OP_SUBB + ot;
4265 2c0262af bellard
            break;
4266 2c0262af bellard
        case 4: /* mul */
4267 2c0262af bellard
            switch(ot) {
4268 2c0262af bellard
            case OT_BYTE:
4269 0211e5af bellard
                gen_op_mov_TN_reg(OT_BYTE, 1, R_EAX);
4270 0211e5af bellard
                tcg_gen_ext8u_tl(cpu_T[0], cpu_T[0]);
4271 0211e5af bellard
                tcg_gen_ext8u_tl(cpu_T[1], cpu_T[1]);
4272 0211e5af bellard
                /* XXX: use 32 bit mul which could be faster */
4273 0211e5af bellard
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4274 0211e5af bellard
                gen_op_mov_reg_T0(OT_WORD, R_EAX);
4275 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4276 0211e5af bellard
                tcg_gen_andi_tl(cpu_cc_src, cpu_T[0], 0xff00);
4277 d36cd60e bellard
                s->cc_op = CC_OP_MULB;
4278 2c0262af bellard
                break;
4279 2c0262af bellard
            case OT_WORD:
4280 0211e5af bellard
                gen_op_mov_TN_reg(OT_WORD, 1, R_EAX);
4281 0211e5af bellard
                tcg_gen_ext16u_tl(cpu_T[0], cpu_T[0]);
4282 0211e5af bellard
                tcg_gen_ext16u_tl(cpu_T[1], cpu_T[1]);
4283 0211e5af bellard
                /* XXX: use 32 bit mul which could be faster */
4284 0211e5af bellard
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4285 0211e5af bellard
                gen_op_mov_reg_T0(OT_WORD, R_EAX);
4286 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4287 0211e5af bellard
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 16);
4288 0211e5af bellard
                gen_op_mov_reg_T0(OT_WORD, R_EDX);
4289 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
4290 d36cd60e bellard
                s->cc_op = CC_OP_MULW;
4291 2c0262af bellard
                break;
4292 2c0262af bellard
            default:
4293 2c0262af bellard
            case OT_LONG:
4294 0211e5af bellard
#ifdef TARGET_X86_64
4295 0211e5af bellard
                gen_op_mov_TN_reg(OT_LONG, 1, R_EAX);
4296 0211e5af bellard
                tcg_gen_ext32u_tl(cpu_T[0], cpu_T[0]);
4297 0211e5af bellard
                tcg_gen_ext32u_tl(cpu_T[1], cpu_T[1]);
4298 0211e5af bellard
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4299 0211e5af bellard
                gen_op_mov_reg_T0(OT_LONG, R_EAX);
4300 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4301 0211e5af bellard
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 32);
4302 0211e5af bellard
                gen_op_mov_reg_T0(OT_LONG, R_EDX);
4303 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
4304 0211e5af bellard
#else
4305 0211e5af bellard
                {
4306 a7812ae4 pbrook
                    TCGv_i64 t0, t1;
4307 a7812ae4 pbrook
                    t0 = tcg_temp_new_i64();
4308 a7812ae4 pbrook
                    t1 = tcg_temp_new_i64();
4309 0211e5af bellard
                    gen_op_mov_TN_reg(OT_LONG, 1, R_EAX);
4310 0211e5af bellard
                    tcg_gen_extu_i32_i64(t0, cpu_T[0]);
4311 0211e5af bellard
                    tcg_gen_extu_i32_i64(t1, cpu_T[1]);
4312 0211e5af bellard
                    tcg_gen_mul_i64(t0, t0, t1);
4313 0211e5af bellard
                    tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4314 0211e5af bellard
                    gen_op_mov_reg_T0(OT_LONG, R_EAX);
4315 0211e5af bellard
                    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4316 0211e5af bellard
                    tcg_gen_shri_i64(t0, t0, 32);
4317 0211e5af bellard
                    tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4318 0211e5af bellard
                    gen_op_mov_reg_T0(OT_LONG, R_EDX);
4319 0211e5af bellard
                    tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
4320 0211e5af bellard
                }
4321 0211e5af bellard
#endif
4322 d36cd60e bellard
                s->cc_op = CC_OP_MULL;
4323 2c0262af bellard
                break;
4324 14ce26e7 bellard
#ifdef TARGET_X86_64
4325 14ce26e7 bellard
            case OT_QUAD:
4326 a7812ae4 pbrook
                gen_helper_mulq_EAX_T0(cpu_T[0]);
4327 14ce26e7 bellard
                s->cc_op = CC_OP_MULQ;
4328 14ce26e7 bellard
                break;
4329 14ce26e7 bellard
#endif
4330 2c0262af bellard
            }
4331 2c0262af bellard
            break;
4332 2c0262af bellard
        case 5: /* imul */
4333 2c0262af bellard
            switch(ot) {
4334 2c0262af bellard
            case OT_BYTE:
4335 0211e5af bellard
                gen_op_mov_TN_reg(OT_BYTE, 1, R_EAX);
4336 0211e5af bellard
                tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
4337 0211e5af bellard
                tcg_gen_ext8s_tl(cpu_T[1], cpu_T[1]);
4338 0211e5af bellard
                /* XXX: use 32 bit mul which could be faster */
4339 0211e5af bellard
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4340 0211e5af bellard
                gen_op_mov_reg_T0(OT_WORD, R_EAX);
4341 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4342 0211e5af bellard
                tcg_gen_ext8s_tl(cpu_tmp0, cpu_T[0]);
4343 0211e5af bellard
                tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4344 d36cd60e bellard
                s->cc_op = CC_OP_MULB;
4345 2c0262af bellard
                break;
4346 2c0262af bellard
            case OT_WORD:
4347 0211e5af bellard
                gen_op_mov_TN_reg(OT_WORD, 1, R_EAX);
4348 0211e5af bellard
                tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
4349 0211e5af bellard
                tcg_gen_ext16s_tl(cpu_T[1], cpu_T[1]);
4350 0211e5af bellard
                /* XXX: use 32 bit mul which could be faster */
4351 0211e5af bellard
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4352 0211e5af bellard
                gen_op_mov_reg_T0(OT_WORD, R_EAX);
4353 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4354 0211e5af bellard
                tcg_gen_ext16s_tl(cpu_tmp0, cpu_T[0]);
4355 0211e5af bellard
                tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4356 0211e5af bellard
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 16);
4357 0211e5af bellard
                gen_op_mov_reg_T0(OT_WORD, R_EDX);
4358 d36cd60e bellard
                s->cc_op = CC_OP_MULW;
4359 2c0262af bellard
                break;
4360 2c0262af bellard
            default:
4361 2c0262af bellard
            case OT_LONG:
4362 0211e5af bellard
#ifdef TARGET_X86_64
4363 0211e5af bellard
                gen_op_mov_TN_reg(OT_LONG, 1, R_EAX);
4364 0211e5af bellard
                tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
4365 0211e5af bellard
                tcg_gen_ext32s_tl(cpu_T[1], cpu_T[1]);
4366 0211e5af bellard
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4367 0211e5af bellard
                gen_op_mov_reg_T0(OT_LONG, R_EAX);
4368 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4369 0211e5af bellard
                tcg_gen_ext32s_tl(cpu_tmp0, cpu_T[0]);
4370 0211e5af bellard
                tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4371 0211e5af bellard
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 32);
4372 0211e5af bellard
                gen_op_mov_reg_T0(OT_LONG, R_EDX);
4373 0211e5af bellard
#else
4374 0211e5af bellard
                {
4375 a7812ae4 pbrook
                    TCGv_i64 t0, t1;
4376 a7812ae4 pbrook
                    t0 = tcg_temp_new_i64();
4377 a7812ae4 pbrook
                    t1 = tcg_temp_new_i64();
4378 0211e5af bellard
                    gen_op_mov_TN_reg(OT_LONG, 1, R_EAX);
4379 0211e5af bellard
                    tcg_gen_ext_i32_i64(t0, cpu_T[0]);
4380 0211e5af bellard
                    tcg_gen_ext_i32_i64(t1, cpu_T[1]);
4381 0211e5af bellard
                    tcg_gen_mul_i64(t0, t0, t1);
4382 0211e5af bellard
                    tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4383 0211e5af bellard
                    gen_op_mov_reg_T0(OT_LONG, R_EAX);
4384 0211e5af bellard
                    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4385 0211e5af bellard
                    tcg_gen_sari_tl(cpu_tmp0, cpu_T[0], 31);
4386 0211e5af bellard
                    tcg_gen_shri_i64(t0, t0, 32);
4387 0211e5af bellard
                    tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4388 0211e5af bellard
                    gen_op_mov_reg_T0(OT_LONG, R_EDX);
4389 0211e5af bellard
                    tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4390 0211e5af bellard
                }
4391 0211e5af bellard
#endif
4392 d36cd60e bellard
                s->cc_op = CC_OP_MULL;
4393 2c0262af bellard
                break;
4394 14ce26e7 bellard
#ifdef TARGET_X86_64
4395 14ce26e7 bellard
            case OT_QUAD:
4396 a7812ae4 pbrook
                gen_helper_imulq_EAX_T0(cpu_T[0]);
4397 14ce26e7 bellard
                s->cc_op = CC_OP_MULQ;
4398 14ce26e7 bellard
                break;
4399 14ce26e7 bellard
#endif
4400 2c0262af bellard
            }
4401 2c0262af bellard
            break;
4402 2c0262af bellard
        case 6: /* div */
4403 2c0262af bellard
            switch(ot) {
4404 2c0262af bellard
            case OT_BYTE:
4405 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4406 a7812ae4 pbrook
                gen_helper_divb_AL(cpu_T[0]);
4407 2c0262af bellard
                break;
4408 2c0262af bellard
            case OT_WORD:
4409 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4410 a7812ae4 pbrook
                gen_helper_divw_AX(cpu_T[0]);
4411 2c0262af bellard
                break;
4412 2c0262af bellard
            default:
4413 2c0262af bellard
            case OT_LONG:
4414 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4415 a7812ae4 pbrook
                gen_helper_divl_EAX(cpu_T[0]);
4416 14ce26e7 bellard
                break;
4417 14ce26e7 bellard
#ifdef TARGET_X86_64
4418 14ce26e7 bellard
            case OT_QUAD:
4419 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4420 a7812ae4 pbrook
                gen_helper_divq_EAX(cpu_T[0]);
4421 2c0262af bellard
                break;
4422 14ce26e7 bellard
#endif
4423 2c0262af bellard
            }
4424 2c0262af bellard
            break;
4425 2c0262af bellard
        case 7: /* idiv */
4426 2c0262af bellard
            switch(ot) {
4427 2c0262af bellard
            case OT_BYTE:
4428 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4429 a7812ae4 pbrook
                gen_helper_idivb_AL(cpu_T[0]);
4430 2c0262af bellard
                break;
4431 2c0262af bellard
            case OT_WORD:
4432 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4433 a7812ae4 pbrook
                gen_helper_idivw_AX(cpu_T[0]);
4434 2c0262af bellard
                break;
4435 2c0262af bellard
            default:
4436 2c0262af bellard
            case OT_LONG:
4437 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4438 a7812ae4 pbrook
                gen_helper_idivl_EAX(cpu_T[0]);
4439 14ce26e7 bellard
                break;
4440 14ce26e7 bellard
#ifdef TARGET_X86_64
4441 14ce26e7 bellard
            case OT_QUAD:
4442 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4443 a7812ae4 pbrook
                gen_helper_idivq_EAX(cpu_T[0]);
4444 2c0262af bellard
                break;
4445 14ce26e7 bellard
#endif
4446 2c0262af bellard
            }
4447 2c0262af bellard
            break;
4448 2c0262af bellard
        default:
4449 2c0262af bellard
            goto illegal_op;
4450 2c0262af bellard
        }
4451 2c0262af bellard
        break;
4452 2c0262af bellard
4453 2c0262af bellard
    case 0xfe: /* GRP4 */
4454 2c0262af bellard
    case 0xff: /* GRP5 */
4455 2c0262af bellard
        if ((b & 1) == 0)
4456 2c0262af bellard
            ot = OT_BYTE;
4457 2c0262af bellard
        else
4458 14ce26e7 bellard
            ot = dflag + OT_WORD;
4459 2c0262af bellard
4460 61382a50 bellard
        modrm = ldub_code(s->pc++);
4461 2c0262af bellard
        mod = (modrm >> 6) & 3;
4462 14ce26e7 bellard
        rm = (modrm & 7) | REX_B(s);
4463 2c0262af bellard
        op = (modrm >> 3) & 7;
4464 2c0262af bellard
        if (op >= 2 && b == 0xfe) {
4465 2c0262af bellard
            goto illegal_op;
4466 2c0262af bellard
        }
4467 14ce26e7 bellard
        if (CODE64(s)) {
4468 aba9d61e bellard
            if (op == 2 || op == 4) {
4469 14ce26e7 bellard
                /* operand size for jumps is 64 bit */
4470 14ce26e7 bellard
                ot = OT_QUAD;
4471 aba9d61e bellard
            } else if (op == 3 || op == 5) {
4472 aba9d61e bellard
                /* for call calls, the operand is 16 or 32 bit, even
4473 aba9d61e bellard
                   in long mode */
4474 aba9d61e bellard
                ot = dflag ? OT_LONG : OT_WORD;
4475 14ce26e7 bellard
            } else if (op == 6) {
4476 14ce26e7 bellard
                /* default push size is 64 bit */
4477 14ce26e7 bellard
                ot = dflag ? OT_QUAD : OT_WORD;
4478 14ce26e7 bellard
            }
4479 14ce26e7 bellard
        }
4480 2c0262af bellard
        if (mod != 3) {
4481 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4482 2c0262af bellard
            if (op >= 2 && op != 3 && op != 5)
4483 57fec1fe bellard
                gen_op_ld_T0_A0(ot + s->mem_index);
4484 2c0262af bellard
        } else {
4485 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, rm);
4486 2c0262af bellard
        }
4487 2c0262af bellard
4488 2c0262af bellard
        switch(op) {
4489 2c0262af bellard
        case 0: /* inc Ev */
4490 2c0262af bellard
            if (mod != 3)
4491 2c0262af bellard
                opreg = OR_TMP0;
4492 2c0262af bellard
            else
4493 2c0262af bellard
                opreg = rm;
4494 2c0262af bellard
            gen_inc(s, ot, opreg, 1);
4495 2c0262af bellard
            break;
4496 2c0262af bellard
        case 1: /* dec Ev */
4497 2c0262af bellard
            if (mod != 3)
4498 2c0262af bellard
                opreg = OR_TMP0;
4499 2c0262af bellard
            else
4500 2c0262af bellard
                opreg = rm;
4501 2c0262af bellard
            gen_inc(s, ot, opreg, -1);
4502 2c0262af bellard
            break;
4503 2c0262af bellard
        case 2: /* call Ev */
4504 4f31916f bellard
            /* XXX: optimize if memory (no 'and' is necessary) */
4505 2c0262af bellard
            if (s->dflag == 0)
4506 2c0262af bellard
                gen_op_andl_T0_ffff();
4507 2c0262af bellard
            next_eip = s->pc - s->cs_base;
4508 1ef38687 bellard
            gen_movtl_T1_im(next_eip);
4509 4f31916f bellard
            gen_push_T1(s);
4510 4f31916f bellard
            gen_op_jmp_T0();
4511 2c0262af bellard
            gen_eob(s);
4512 2c0262af bellard
            break;
4513 61382a50 bellard
        case 3: /* lcall Ev */
4514 57fec1fe bellard
            gen_op_ld_T1_A0(ot + s->mem_index);
4515 aba9d61e bellard
            gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
4516 57fec1fe bellard
            gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
4517 2c0262af bellard
        do_lcall:
4518 2c0262af bellard
            if (s->pe && !s->vm86) {
4519 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
4520 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
4521 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4522 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4523 a7812ae4 pbrook
                gen_helper_lcall_protected(cpu_tmp2_i32, cpu_T[1],
4524 a7812ae4 pbrook
                                           tcg_const_i32(dflag), 
4525 a7812ae4 pbrook
                                           tcg_const_i32(s->pc - pc_start));
4526 2c0262af bellard
            } else {
4527 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4528 a7812ae4 pbrook
                gen_helper_lcall_real(cpu_tmp2_i32, cpu_T[1],
4529 a7812ae4 pbrook
                                      tcg_const_i32(dflag), 
4530 a7812ae4 pbrook
                                      tcg_const_i32(s->pc - s->cs_base));
4531 2c0262af bellard
            }
4532 2c0262af bellard
            gen_eob(s);
4533 2c0262af bellard
            break;
4534 2c0262af bellard
        case 4: /* jmp Ev */
4535 2c0262af bellard
            if (s->dflag == 0)
4536 2c0262af bellard
                gen_op_andl_T0_ffff();
4537 2c0262af bellard
            gen_op_jmp_T0();
4538 2c0262af bellard
            gen_eob(s);
4539 2c0262af bellard
            break;
4540 2c0262af bellard
        case 5: /* ljmp Ev */
4541 57fec1fe bellard
            gen_op_ld_T1_A0(ot + s->mem_index);
4542 aba9d61e bellard
            gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
4543 57fec1fe bellard
            gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
4544 2c0262af bellard
        do_ljmp:
4545 2c0262af bellard
            if (s->pe && !s->vm86) {
4546 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
4547 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
4548 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4549 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4550 a7812ae4 pbrook
                gen_helper_ljmp_protected(cpu_tmp2_i32, cpu_T[1],
4551 a7812ae4 pbrook
                                          tcg_const_i32(s->pc - pc_start));
4552 2c0262af bellard
            } else {
4553 3bd7da9e bellard
                gen_op_movl_seg_T0_vm(R_CS);
4554 2c0262af bellard
                gen_op_movl_T0_T1();
4555 2c0262af bellard
                gen_op_jmp_T0();
4556 2c0262af bellard
            }
4557 2c0262af bellard
            gen_eob(s);
4558 2c0262af bellard
            break;
4559 2c0262af bellard
        case 6: /* push Ev */
4560 2c0262af bellard
            gen_push_T0(s);
4561 2c0262af bellard
            break;
4562 2c0262af bellard
        default:
4563 2c0262af bellard
            goto illegal_op;
4564 2c0262af bellard
        }
4565 2c0262af bellard
        break;
4566 2c0262af bellard
4567 2c0262af bellard
    case 0x84: /* test Ev, Gv */
4568 5fafdf24 ths
    case 0x85:
4569 2c0262af bellard
        if ((b & 1) == 0)
4570 2c0262af bellard
            ot = OT_BYTE;
4571 2c0262af bellard
        else
4572 14ce26e7 bellard
            ot = dflag + OT_WORD;
4573 2c0262af bellard
4574 61382a50 bellard
        modrm = ldub_code(s->pc++);
4575 2c0262af bellard
        mod = (modrm >> 6) & 3;
4576 14ce26e7 bellard
        rm = (modrm & 7) | REX_B(s);
4577 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
4578 3b46e624 ths
4579 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
4580 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 1, reg);
4581 2c0262af bellard
        gen_op_testl_T0_T1_cc();
4582 2c0262af bellard
        s->cc_op = CC_OP_LOGICB + ot;
4583 2c0262af bellard
        break;
4584 3b46e624 ths
4585 2c0262af bellard
    case 0xa8: /* test eAX, Iv */
4586 2c0262af bellard
    case 0xa9:
4587 2c0262af bellard
        if ((b & 1) == 0)
4588 2c0262af bellard
            ot = OT_BYTE;
4589 2c0262af bellard
        else
4590 14ce26e7 bellard
            ot = dflag + OT_WORD;
4591 2c0262af bellard
        val = insn_get(s, ot);
4592 2c0262af bellard
4593 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 0, OR_EAX);
4594 2c0262af bellard
        gen_op_movl_T1_im(val);
4595 2c0262af bellard
        gen_op_testl_T0_T1_cc();
4596 2c0262af bellard
        s->cc_op = CC_OP_LOGICB + ot;
4597 2c0262af bellard
        break;
4598 3b46e624 ths
4599 2c0262af bellard
    case 0x98: /* CWDE/CBW */
4600 14ce26e7 bellard
#ifdef TARGET_X86_64
4601 14ce26e7 bellard
        if (dflag == 2) {
4602 e108dd01 bellard
            gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
4603 e108dd01 bellard
            tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
4604 e108dd01 bellard
            gen_op_mov_reg_T0(OT_QUAD, R_EAX);
4605 14ce26e7 bellard
        } else
4606 14ce26e7 bellard
#endif
4607 e108dd01 bellard
        if (dflag == 1) {
4608 e108dd01 bellard
            gen_op_mov_TN_reg(OT_WORD, 0, R_EAX);
4609 e108dd01 bellard
            tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
4610 e108dd01 bellard
            gen_op_mov_reg_T0(OT_LONG, R_EAX);
4611 e108dd01 bellard
        } else {
4612 e108dd01 bellard
            gen_op_mov_TN_reg(OT_BYTE, 0, R_EAX);
4613 e108dd01 bellard
            tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
4614 e108dd01 bellard
            gen_op_mov_reg_T0(OT_WORD, R_EAX);
4615 e108dd01 bellard
        }
4616 2c0262af bellard
        break;
4617 2c0262af bellard
    case 0x99: /* CDQ/CWD */
4618 14ce26e7 bellard
#ifdef TARGET_X86_64
4619 14ce26e7 bellard
        if (dflag == 2) {
4620 e108dd01 bellard
            gen_op_mov_TN_reg(OT_QUAD, 0, R_EAX);
4621 e108dd01 bellard
            tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 63);
4622 e108dd01 bellard
            gen_op_mov_reg_T0(OT_QUAD, R_EDX);
4623 14ce26e7 bellard
        } else
4624 14ce26e7 bellard
#endif
4625 e108dd01 bellard
        if (dflag == 1) {
4626 e108dd01 bellard
            gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
4627 e108dd01 bellard
            tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
4628 e108dd01 bellard
            tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 31);
4629 e108dd01 bellard
            gen_op_mov_reg_T0(OT_LONG, R_EDX);
4630 e108dd01 bellard
        } else {
4631 e108dd01 bellard
            gen_op_mov_TN_reg(OT_WORD, 0, R_EAX);
4632 e108dd01 bellard
            tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
4633 e108dd01 bellard
            tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 15);
4634 e108dd01 bellard
            gen_op_mov_reg_T0(OT_WORD, R_EDX);
4635 e108dd01 bellard
        }
4636 2c0262af bellard
        break;
4637 2c0262af bellard
    case 0x1af: /* imul Gv, Ev */
4638 2c0262af bellard
    case 0x69: /* imul Gv, Ev, I */
4639 2c0262af bellard
    case 0x6b:
4640 14ce26e7 bellard
        ot = dflag + OT_WORD;
4641 61382a50 bellard
        modrm = ldub_code(s->pc++);
4642 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
4643 14ce26e7 bellard
        if (b == 0x69)
4644 14ce26e7 bellard
            s->rip_offset = insn_const_size(ot);
4645 14ce26e7 bellard
        else if (b == 0x6b)
4646 14ce26e7 bellard
            s->rip_offset = 1;
4647 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
4648 2c0262af bellard
        if (b == 0x69) {
4649 2c0262af bellard
            val = insn_get(s, ot);
4650 2c0262af bellard
            gen_op_movl_T1_im(val);
4651 2c0262af bellard
        } else if (b == 0x6b) {
4652 d64477af bellard
            val = (int8_t)insn_get(s, OT_BYTE);
4653 2c0262af bellard
            gen_op_movl_T1_im(val);
4654 2c0262af bellard
        } else {
4655 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 1, reg);
4656 2c0262af bellard
        }
4657 2c0262af bellard
4658 14ce26e7 bellard
#ifdef TARGET_X86_64
4659 14ce26e7 bellard
        if (ot == OT_QUAD) {
4660 a7812ae4 pbrook
            gen_helper_imulq_T0_T1(cpu_T[0], cpu_T[0], cpu_T[1]);
4661 14ce26e7 bellard
        } else
4662 14ce26e7 bellard
#endif
4663 2c0262af bellard
        if (ot == OT_LONG) {
4664 0211e5af bellard
#ifdef TARGET_X86_64
4665 0211e5af bellard
                tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
4666 0211e5af bellard
                tcg_gen_ext32s_tl(cpu_T[1], cpu_T[1]);
4667 0211e5af bellard
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4668 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4669 0211e5af bellard
                tcg_gen_ext32s_tl(cpu_tmp0, cpu_T[0]);
4670 0211e5af bellard
                tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4671 0211e5af bellard
#else
4672 0211e5af bellard
                {
4673 a7812ae4 pbrook
                    TCGv_i64 t0, t1;
4674 a7812ae4 pbrook
                    t0 = tcg_temp_new_i64();
4675 a7812ae4 pbrook
                    t1 = tcg_temp_new_i64();
4676 0211e5af bellard
                    tcg_gen_ext_i32_i64(t0, cpu_T[0]);
4677 0211e5af bellard
                    tcg_gen_ext_i32_i64(t1, cpu_T[1]);
4678 0211e5af bellard
                    tcg_gen_mul_i64(t0, t0, t1);
4679 0211e5af bellard
                    tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4680 0211e5af bellard
                    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4681 0211e5af bellard
                    tcg_gen_sari_tl(cpu_tmp0, cpu_T[0], 31);
4682 0211e5af bellard
                    tcg_gen_shri_i64(t0, t0, 32);
4683 0211e5af bellard
                    tcg_gen_trunc_i64_i32(cpu_T[1], t0);
4684 0211e5af bellard
                    tcg_gen_sub_tl(cpu_cc_src, cpu_T[1], cpu_tmp0);
4685 0211e5af bellard
                }
4686 0211e5af bellard
#endif
4687 2c0262af bellard
        } else {
4688 0211e5af bellard
            tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
4689 0211e5af bellard
            tcg_gen_ext16s_tl(cpu_T[1], cpu_T[1]);
4690 0211e5af bellard
            /* XXX: use 32 bit mul which could be faster */
4691 0211e5af bellard
            tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4692 0211e5af bellard
            tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4693 0211e5af bellard
            tcg_gen_ext16s_tl(cpu_tmp0, cpu_T[0]);
4694 0211e5af bellard
            tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4695 2c0262af bellard
        }
4696 57fec1fe bellard
        gen_op_mov_reg_T0(ot, reg);
4697 d36cd60e bellard
        s->cc_op = CC_OP_MULB + ot;
4698 2c0262af bellard
        break;
4699 2c0262af bellard
    case 0x1c0:
4700 2c0262af bellard
    case 0x1c1: /* xadd Ev, Gv */
4701 2c0262af bellard
        if ((b & 1) == 0)
4702 2c0262af bellard
            ot = OT_BYTE;
4703 2c0262af bellard
        else
4704 14ce26e7 bellard
            ot = dflag + OT_WORD;
4705 61382a50 bellard
        modrm = ldub_code(s->pc++);
4706 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
4707 2c0262af bellard
        mod = (modrm >> 6) & 3;
4708 2c0262af bellard
        if (mod == 3) {
4709 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
4710 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, reg);
4711 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 1, rm);
4712 2c0262af bellard
            gen_op_addl_T0_T1();
4713 57fec1fe bellard
            gen_op_mov_reg_T1(ot, reg);
4714 57fec1fe bellard
            gen_op_mov_reg_T0(ot, rm);
4715 2c0262af bellard
        } else {
4716 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4717 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, reg);
4718 57fec1fe bellard
            gen_op_ld_T1_A0(ot + s->mem_index);
4719 2c0262af bellard
            gen_op_addl_T0_T1();
4720 57fec1fe bellard
            gen_op_st_T0_A0(ot + s->mem_index);
4721 57fec1fe bellard
            gen_op_mov_reg_T1(ot, reg);
4722 2c0262af bellard
        }
4723 2c0262af bellard
        gen_op_update2_cc();
4724 2c0262af bellard
        s->cc_op = CC_OP_ADDB + ot;
4725 2c0262af bellard
        break;
4726 2c0262af bellard
    case 0x1b0:
4727 2c0262af bellard
    case 0x1b1: /* cmpxchg Ev, Gv */
4728 cad3a37d bellard
        {
4729 1130328e bellard
            int label1, label2;
4730 1e4840bf bellard
            TCGv t0, t1, t2, a0;
4731 cad3a37d bellard
4732 cad3a37d bellard
            if ((b & 1) == 0)
4733 cad3a37d bellard
                ot = OT_BYTE;
4734 cad3a37d bellard
            else
4735 cad3a37d bellard
                ot = dflag + OT_WORD;
4736 cad3a37d bellard
            modrm = ldub_code(s->pc++);
4737 cad3a37d bellard
            reg = ((modrm >> 3) & 7) | rex_r;
4738 cad3a37d bellard
            mod = (modrm >> 6) & 3;
4739 a7812ae4 pbrook
            t0 = tcg_temp_local_new();
4740 a7812ae4 pbrook
            t1 = tcg_temp_local_new();
4741 a7812ae4 pbrook
            t2 = tcg_temp_local_new();
4742 a7812ae4 pbrook
            a0 = tcg_temp_local_new();
4743 1e4840bf bellard
            gen_op_mov_v_reg(ot, t1, reg);
4744 cad3a37d bellard
            if (mod == 3) {
4745 cad3a37d bellard
                rm = (modrm & 7) | REX_B(s);
4746 1e4840bf bellard
                gen_op_mov_v_reg(ot, t0, rm);
4747 cad3a37d bellard
            } else {
4748 cad3a37d bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4749 1e4840bf bellard
                tcg_gen_mov_tl(a0, cpu_A0);
4750 1e4840bf bellard
                gen_op_ld_v(ot + s->mem_index, t0, a0);
4751 cad3a37d bellard
                rm = 0; /* avoid warning */
4752 cad3a37d bellard
            }
4753 cad3a37d bellard
            label1 = gen_new_label();
4754 1e4840bf bellard
            tcg_gen_ld_tl(t2, cpu_env, offsetof(CPUState, regs[R_EAX]));
4755 1e4840bf bellard
            tcg_gen_sub_tl(t2, t2, t0);
4756 1e4840bf bellard
            gen_extu(ot, t2);
4757 1e4840bf bellard
            tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, label1);
4758 cad3a37d bellard
            if (mod == 3) {
4759 1130328e bellard
                label2 = gen_new_label();
4760 1e4840bf bellard
                gen_op_mov_reg_v(ot, R_EAX, t0);
4761 1130328e bellard
                tcg_gen_br(label2);
4762 1130328e bellard
                gen_set_label(label1);
4763 1e4840bf bellard
                gen_op_mov_reg_v(ot, rm, t1);
4764 1130328e bellard
                gen_set_label(label2);
4765 cad3a37d bellard
            } else {
4766 1e4840bf bellard
                tcg_gen_mov_tl(t1, t0);
4767 1e4840bf bellard
                gen_op_mov_reg_v(ot, R_EAX, t0);
4768 1130328e bellard
                gen_set_label(label1);
4769 1130328e bellard
                /* always store */
4770 1e4840bf bellard
                gen_op_st_v(ot + s->mem_index, t1, a0);
4771 cad3a37d bellard
            }
4772 1e4840bf bellard
            tcg_gen_mov_tl(cpu_cc_src, t0);
4773 1e4840bf bellard
            tcg_gen_mov_tl(cpu_cc_dst, t2);
4774 cad3a37d bellard
            s->cc_op = CC_OP_SUBB + ot;
4775 1e4840bf bellard
            tcg_temp_free(t0);
4776 1e4840bf bellard
            tcg_temp_free(t1);
4777 1e4840bf bellard
            tcg_temp_free(t2);
4778 1e4840bf bellard
            tcg_temp_free(a0);
4779 2c0262af bellard
        }
4780 2c0262af bellard
        break;
4781 2c0262af bellard
    case 0x1c7: /* cmpxchg8b */
4782 61382a50 bellard
        modrm = ldub_code(s->pc++);
4783 2c0262af bellard
        mod = (modrm >> 6) & 3;
4784 71c3558e balrog
        if ((mod == 3) || ((modrm & 0x38) != 0x8))
4785 2c0262af bellard
            goto illegal_op;
4786 1b9d9ebb bellard
#ifdef TARGET_X86_64
4787 1b9d9ebb bellard
        if (dflag == 2) {
4788 1b9d9ebb bellard
            if (!(s->cpuid_ext_features & CPUID_EXT_CX16))
4789 1b9d9ebb bellard
                goto illegal_op;
4790 1b9d9ebb bellard
            gen_jmp_im(pc_start - s->cs_base);
4791 1b9d9ebb bellard
            if (s->cc_op != CC_OP_DYNAMIC)
4792 1b9d9ebb bellard
                gen_op_set_cc_op(s->cc_op);
4793 1b9d9ebb bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4794 a7812ae4 pbrook
            gen_helper_cmpxchg16b(cpu_A0);
4795 1b9d9ebb bellard
        } else
4796 1b9d9ebb bellard
#endif        
4797 1b9d9ebb bellard
        {
4798 1b9d9ebb bellard
            if (!(s->cpuid_features & CPUID_CX8))
4799 1b9d9ebb bellard
                goto illegal_op;
4800 1b9d9ebb bellard
            gen_jmp_im(pc_start - s->cs_base);
4801 1b9d9ebb bellard
            if (s->cc_op != CC_OP_DYNAMIC)
4802 1b9d9ebb bellard
                gen_op_set_cc_op(s->cc_op);
4803 1b9d9ebb bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4804 a7812ae4 pbrook
            gen_helper_cmpxchg8b(cpu_A0);
4805 1b9d9ebb bellard
        }
4806 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
4807 2c0262af bellard
        break;
4808 3b46e624 ths
4809 2c0262af bellard
        /**************************/
4810 2c0262af bellard
        /* push/pop */
4811 2c0262af bellard
    case 0x50 ... 0x57: /* push */
4812 57fec1fe bellard
        gen_op_mov_TN_reg(OT_LONG, 0, (b & 7) | REX_B(s));
4813 2c0262af bellard
        gen_push_T0(s);
4814 2c0262af bellard
        break;
4815 2c0262af bellard
    case 0x58 ... 0x5f: /* pop */
4816 14ce26e7 bellard
        if (CODE64(s)) {
4817 14ce26e7 bellard
            ot = dflag ? OT_QUAD : OT_WORD;
4818 14ce26e7 bellard
        } else {
4819 14ce26e7 bellard
            ot = dflag + OT_WORD;
4820 14ce26e7 bellard
        }
4821 2c0262af bellard
        gen_pop_T0(s);
4822 77729c24 bellard
        /* NOTE: order is important for pop %sp */
4823 2c0262af bellard
        gen_pop_update(s);
4824 57fec1fe bellard
        gen_op_mov_reg_T0(ot, (b & 7) | REX_B(s));
4825 2c0262af bellard
        break;
4826 2c0262af bellard
    case 0x60: /* pusha */
4827 14ce26e7 bellard
        if (CODE64(s))
4828 14ce26e7 bellard
            goto illegal_op;
4829 2c0262af bellard
        gen_pusha(s);
4830 2c0262af bellard
        break;
4831 2c0262af bellard
    case 0x61: /* popa */
4832 14ce26e7 bellard
        if (CODE64(s))
4833 14ce26e7 bellard
            goto illegal_op;
4834 2c0262af bellard
        gen_popa(s);
4835 2c0262af bellard
        break;
4836 2c0262af bellard
    case 0x68: /* push Iv */
4837 2c0262af bellard
    case 0x6a:
4838 14ce26e7 bellard
        if (CODE64(s)) {
4839 14ce26e7 bellard
            ot = dflag ? OT_QUAD : OT_WORD;
4840 14ce26e7 bellard
        } else {
4841 14ce26e7 bellard
            ot = dflag + OT_WORD;
4842 14ce26e7 bellard
        }
4843 2c0262af bellard
        if (b == 0x68)
4844 2c0262af bellard
            val = insn_get(s, ot);
4845 2c0262af bellard
        else
4846 2c0262af bellard
            val = (int8_t)insn_get(s, OT_BYTE);
4847 2c0262af bellard
        gen_op_movl_T0_im(val);
4848 2c0262af bellard
        gen_push_T0(s);
4849 2c0262af bellard
        break;
4850 2c0262af bellard
    case 0x8f: /* pop Ev */
4851 14ce26e7 bellard
        if (CODE64(s)) {
4852 14ce26e7 bellard
            ot = dflag ? OT_QUAD : OT_WORD;
4853 14ce26e7 bellard
        } else {
4854 14ce26e7 bellard
            ot = dflag + OT_WORD;
4855 14ce26e7 bellard
        }
4856 61382a50 bellard
        modrm = ldub_code(s->pc++);
4857 77729c24 bellard
        mod = (modrm >> 6) & 3;
4858 2c0262af bellard
        gen_pop_T0(s);
4859 77729c24 bellard
        if (mod == 3) {
4860 77729c24 bellard
            /* NOTE: order is important for pop %sp */
4861 77729c24 bellard
            gen_pop_update(s);
4862 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
4863 57fec1fe bellard
            gen_op_mov_reg_T0(ot, rm);
4864 77729c24 bellard
        } else {
4865 77729c24 bellard
            /* NOTE: order is important too for MMU exceptions */
4866 14ce26e7 bellard
            s->popl_esp_hack = 1 << ot;
4867 77729c24 bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
4868 77729c24 bellard
            s->popl_esp_hack = 0;
4869 77729c24 bellard
            gen_pop_update(s);
4870 77729c24 bellard
        }
4871 2c0262af bellard
        break;
4872 2c0262af bellard
    case 0xc8: /* enter */
4873 2c0262af bellard
        {
4874 2c0262af bellard
            int level;
4875 61382a50 bellard
            val = lduw_code(s->pc);
4876 2c0262af bellard
            s->pc += 2;
4877 61382a50 bellard
            level = ldub_code(s->pc++);
4878 2c0262af bellard
            gen_enter(s, val, level);
4879 2c0262af bellard
        }
4880 2c0262af bellard
        break;
4881 2c0262af bellard
    case 0xc9: /* leave */
4882 2c0262af bellard
        /* XXX: exception not precise (ESP is updated before potential exception) */
4883 14ce26e7 bellard
        if (CODE64(s)) {
4884 57fec1fe bellard
            gen_op_mov_TN_reg(OT_QUAD, 0, R_EBP);
4885 57fec1fe bellard
            gen_op_mov_reg_T0(OT_QUAD, R_ESP);
4886 14ce26e7 bellard
        } else if (s->ss32) {
4887 57fec1fe bellard
            gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
4888 57fec1fe bellard
            gen_op_mov_reg_T0(OT_LONG, R_ESP);
4889 2c0262af bellard
        } else {
4890 57fec1fe bellard
            gen_op_mov_TN_reg(OT_WORD, 0, R_EBP);
4891 57fec1fe bellard
            gen_op_mov_reg_T0(OT_WORD, R_ESP);
4892 2c0262af bellard
        }
4893 2c0262af bellard
        gen_pop_T0(s);
4894 14ce26e7 bellard
        if (CODE64(s)) {
4895 14ce26e7 bellard
            ot = dflag ? OT_QUAD : OT_WORD;
4896 14ce26e7 bellard
        } else {
4897 14ce26e7 bellard
            ot = dflag + OT_WORD;
4898 14ce26e7 bellard
        }
4899 57fec1fe bellard
        gen_op_mov_reg_T0(ot, R_EBP);
4900 2c0262af bellard
        gen_pop_update(s);
4901 2c0262af bellard
        break;
4902 2c0262af bellard
    case 0x06: /* push es */
4903 2c0262af bellard
    case 0x0e: /* push cs */
4904 2c0262af bellard
    case 0x16: /* push ss */
4905 2c0262af bellard
    case 0x1e: /* push ds */
4906 14ce26e7 bellard
        if (CODE64(s))
4907 14ce26e7 bellard
            goto illegal_op;
4908 2c0262af bellard
        gen_op_movl_T0_seg(b >> 3);
4909 2c0262af bellard
        gen_push_T0(s);
4910 2c0262af bellard
        break;
4911 2c0262af bellard
    case 0x1a0: /* push fs */
4912 2c0262af bellard
    case 0x1a8: /* push gs */
4913 2c0262af bellard
        gen_op_movl_T0_seg((b >> 3) & 7);
4914 2c0262af bellard
        gen_push_T0(s);
4915 2c0262af bellard
        break;
4916 2c0262af bellard
    case 0x07: /* pop es */
4917 2c0262af bellard
    case 0x17: /* pop ss */
4918 2c0262af bellard
    case 0x1f: /* pop ds */
4919 14ce26e7 bellard
        if (CODE64(s))
4920 14ce26e7 bellard
            goto illegal_op;
4921 2c0262af bellard
        reg = b >> 3;
4922 2c0262af bellard
        gen_pop_T0(s);
4923 2c0262af bellard
        gen_movl_seg_T0(s, reg, pc_start - s->cs_base);
4924 2c0262af bellard
        gen_pop_update(s);
4925 2c0262af bellard
        if (reg == R_SS) {
4926 a2cc3b24 bellard
            /* if reg == SS, inhibit interrupts/trace. */
4927 a2cc3b24 bellard
            /* If several instructions disable interrupts, only the
4928 a2cc3b24 bellard
               _first_ does it */
4929 a2cc3b24 bellard
            if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
4930 a7812ae4 pbrook
                gen_helper_set_inhibit_irq();
4931 2c0262af bellard
            s->tf = 0;
4932 2c0262af bellard
        }
4933 2c0262af bellard
        if (s->is_jmp) {
4934 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
4935 2c0262af bellard
            gen_eob(s);
4936 2c0262af bellard
        }
4937 2c0262af bellard
        break;
4938 2c0262af bellard
    case 0x1a1: /* pop fs */
4939 2c0262af bellard
    case 0x1a9: /* pop gs */
4940 2c0262af bellard
        gen_pop_T0(s);
4941 2c0262af bellard
        gen_movl_seg_T0(s, (b >> 3) & 7, pc_start - s->cs_base);
4942 2c0262af bellard
        gen_pop_update(s);
4943 2c0262af bellard
        if (s->is_jmp) {
4944 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
4945 2c0262af bellard
            gen_eob(s);
4946 2c0262af bellard
        }
4947 2c0262af bellard
        break;
4948 2c0262af bellard
4949 2c0262af bellard
        /**************************/
4950 2c0262af bellard
        /* mov */
4951 2c0262af bellard
    case 0x88:
4952 2c0262af bellard
    case 0x89: /* mov Gv, Ev */
4953 2c0262af bellard
        if ((b & 1) == 0)
4954 2c0262af bellard
            ot = OT_BYTE;
4955 2c0262af bellard
        else
4956 14ce26e7 bellard
            ot = dflag + OT_WORD;
4957 61382a50 bellard
        modrm = ldub_code(s->pc++);
4958 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
4959 3b46e624 ths
4960 2c0262af bellard
        /* generate a generic store */
4961 14ce26e7 bellard
        gen_ldst_modrm(s, modrm, ot, reg, 1);
4962 2c0262af bellard
        break;
4963 2c0262af bellard
    case 0xc6:
4964 2c0262af bellard
    case 0xc7: /* mov Ev, Iv */
4965 2c0262af bellard
        if ((b & 1) == 0)
4966 2c0262af bellard
            ot = OT_BYTE;
4967 2c0262af bellard
        else
4968 14ce26e7 bellard
            ot = dflag + OT_WORD;
4969 61382a50 bellard
        modrm = ldub_code(s->pc++);
4970 2c0262af bellard
        mod = (modrm >> 6) & 3;
4971 14ce26e7 bellard
        if (mod != 3) {
4972 14ce26e7 bellard
            s->rip_offset = insn_const_size(ot);
4973 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4974 14ce26e7 bellard
        }
4975 2c0262af bellard
        val = insn_get(s, ot);
4976 2c0262af bellard
        gen_op_movl_T0_im(val);
4977 2c0262af bellard
        if (mod != 3)
4978 57fec1fe bellard
            gen_op_st_T0_A0(ot + s->mem_index);
4979 2c0262af bellard
        else
4980 57fec1fe bellard
            gen_op_mov_reg_T0(ot, (modrm & 7) | REX_B(s));
4981 2c0262af bellard
        break;
4982 2c0262af bellard
    case 0x8a:
4983 2c0262af bellard
    case 0x8b: /* mov Ev, Gv */
4984 2c0262af bellard
        if ((b & 1) == 0)
4985 2c0262af bellard
            ot = OT_BYTE;
4986 2c0262af bellard
        else
4987 14ce26e7 bellard
            ot = OT_WORD + dflag;
4988 61382a50 bellard
        modrm = ldub_code(s->pc++);
4989 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
4990 3b46e624 ths
4991 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
4992 57fec1fe bellard
        gen_op_mov_reg_T0(ot, reg);
4993 2c0262af bellard
        break;
4994 2c0262af bellard
    case 0x8e: /* mov seg, Gv */
4995 61382a50 bellard
        modrm = ldub_code(s->pc++);
4996 2c0262af bellard
        reg = (modrm >> 3) & 7;
4997 2c0262af bellard
        if (reg >= 6 || reg == R_CS)
4998 2c0262af bellard
            goto illegal_op;
4999 2c0262af bellard
        gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
5000 2c0262af bellard
        gen_movl_seg_T0(s, reg, pc_start - s->cs_base);
5001 2c0262af bellard
        if (reg == R_SS) {
5002 2c0262af bellard
            /* if reg == SS, inhibit interrupts/trace */
5003 a2cc3b24 bellard
            /* If several instructions disable interrupts, only the
5004 a2cc3b24 bellard
               _first_ does it */
5005 a2cc3b24 bellard
            if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
5006 a7812ae4 pbrook
                gen_helper_set_inhibit_irq();
5007 2c0262af bellard
            s->tf = 0;
5008 2c0262af bellard
        }
5009 2c0262af bellard
        if (s->is_jmp) {
5010 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
5011 2c0262af bellard
            gen_eob(s);
5012 2c0262af bellard
        }
5013 2c0262af bellard
        break;
5014 2c0262af bellard
    case 0x8c: /* mov Gv, seg */
5015 61382a50 bellard
        modrm = ldub_code(s->pc++);
5016 2c0262af bellard
        reg = (modrm >> 3) & 7;
5017 2c0262af bellard
        mod = (modrm >> 6) & 3;
5018 2c0262af bellard
        if (reg >= 6)
5019 2c0262af bellard
            goto illegal_op;
5020 2c0262af bellard
        gen_op_movl_T0_seg(reg);
5021 14ce26e7 bellard
        if (mod == 3)
5022 14ce26e7 bellard
            ot = OT_WORD + dflag;
5023 14ce26e7 bellard
        else
5024 14ce26e7 bellard
            ot = OT_WORD;
5025 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
5026 2c0262af bellard
        break;
5027 2c0262af bellard
5028 2c0262af bellard
    case 0x1b6: /* movzbS Gv, Eb */
5029 2c0262af bellard
    case 0x1b7: /* movzwS Gv, Eb */
5030 2c0262af bellard
    case 0x1be: /* movsbS Gv, Eb */
5031 2c0262af bellard
    case 0x1bf: /* movswS Gv, Eb */
5032 2c0262af bellard
        {
5033 2c0262af bellard
            int d_ot;
5034 2c0262af bellard
            /* d_ot is the size of destination */
5035 2c0262af bellard
            d_ot = dflag + OT_WORD;
5036 2c0262af bellard
            /* ot is the size of source */
5037 2c0262af bellard
            ot = (b & 1) + OT_BYTE;
5038 61382a50 bellard
            modrm = ldub_code(s->pc++);
5039 14ce26e7 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
5040 2c0262af bellard
            mod = (modrm >> 6) & 3;
5041 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
5042 3b46e624 ths
5043 2c0262af bellard
            if (mod == 3) {
5044 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 0, rm);
5045 2c0262af bellard
                switch(ot | (b & 8)) {
5046 2c0262af bellard
                case OT_BYTE:
5047 e108dd01 bellard
                    tcg_gen_ext8u_tl(cpu_T[0], cpu_T[0]);
5048 2c0262af bellard
                    break;
5049 2c0262af bellard
                case OT_BYTE | 8:
5050 e108dd01 bellard
                    tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
5051 2c0262af bellard
                    break;
5052 2c0262af bellard
                case OT_WORD:
5053 e108dd01 bellard
                    tcg_gen_ext16u_tl(cpu_T[0], cpu_T[0]);
5054 2c0262af bellard
                    break;
5055 2c0262af bellard
                default:
5056 2c0262af bellard
                case OT_WORD | 8:
5057 e108dd01 bellard
                    tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
5058 2c0262af bellard
                    break;
5059 2c0262af bellard
                }
5060 57fec1fe bellard
                gen_op_mov_reg_T0(d_ot, reg);
5061 2c0262af bellard
            } else {
5062 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5063 2c0262af bellard
                if (b & 8) {
5064 57fec1fe bellard
                    gen_op_lds_T0_A0(ot + s->mem_index);
5065 2c0262af bellard
                } else {
5066 57fec1fe bellard
                    gen_op_ldu_T0_A0(ot + s->mem_index);
5067 2c0262af bellard
                }
5068 57fec1fe bellard
                gen_op_mov_reg_T0(d_ot, reg);
5069 2c0262af bellard
            }
5070 2c0262af bellard
        }
5071 2c0262af bellard
        break;
5072 2c0262af bellard
5073 2c0262af bellard
    case 0x8d: /* lea */
5074 14ce26e7 bellard
        ot = dflag + OT_WORD;
5075 61382a50 bellard
        modrm = ldub_code(s->pc++);
5076 3a1d9b8b bellard
        mod = (modrm >> 6) & 3;
5077 3a1d9b8b bellard
        if (mod == 3)
5078 3a1d9b8b bellard
            goto illegal_op;
5079 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
5080 2c0262af bellard
        /* we must ensure that no segment is added */
5081 2c0262af bellard
        s->override = -1;
5082 2c0262af bellard
        val = s->addseg;
5083 2c0262af bellard
        s->addseg = 0;
5084 2c0262af bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5085 2c0262af bellard
        s->addseg = val;
5086 57fec1fe bellard
        gen_op_mov_reg_A0(ot - OT_WORD, reg);
5087 2c0262af bellard
        break;
5088 3b46e624 ths
5089 2c0262af bellard
    case 0xa0: /* mov EAX, Ov */
5090 2c0262af bellard
    case 0xa1:
5091 2c0262af bellard
    case 0xa2: /* mov Ov, EAX */
5092 2c0262af bellard
    case 0xa3:
5093 2c0262af bellard
        {
5094 14ce26e7 bellard
            target_ulong offset_addr;
5095 14ce26e7 bellard
5096 14ce26e7 bellard
            if ((b & 1) == 0)
5097 14ce26e7 bellard
                ot = OT_BYTE;
5098 14ce26e7 bellard
            else
5099 14ce26e7 bellard
                ot = dflag + OT_WORD;
5100 14ce26e7 bellard
#ifdef TARGET_X86_64
5101 8f091a59 bellard
            if (s->aflag == 2) {
5102 14ce26e7 bellard
                offset_addr = ldq_code(s->pc);
5103 14ce26e7 bellard
                s->pc += 8;
5104 57fec1fe bellard
                gen_op_movq_A0_im(offset_addr);
5105 5fafdf24 ths
            } else
5106 14ce26e7 bellard
#endif
5107 14ce26e7 bellard
            {
5108 14ce26e7 bellard
                if (s->aflag) {
5109 14ce26e7 bellard
                    offset_addr = insn_get(s, OT_LONG);
5110 14ce26e7 bellard
                } else {
5111 14ce26e7 bellard
                    offset_addr = insn_get(s, OT_WORD);
5112 14ce26e7 bellard
                }
5113 14ce26e7 bellard
                gen_op_movl_A0_im(offset_addr);
5114 14ce26e7 bellard
            }
5115 664e0f19 bellard
            gen_add_A0_ds_seg(s);
5116 14ce26e7 bellard
            if ((b & 2) == 0) {
5117 57fec1fe bellard
                gen_op_ld_T0_A0(ot + s->mem_index);
5118 57fec1fe bellard
                gen_op_mov_reg_T0(ot, R_EAX);
5119 14ce26e7 bellard
            } else {
5120 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 0, R_EAX);
5121 57fec1fe bellard
                gen_op_st_T0_A0(ot + s->mem_index);
5122 2c0262af bellard
            }
5123 2c0262af bellard
        }
5124 2c0262af bellard
        break;
5125 2c0262af bellard
    case 0xd7: /* xlat */
5126 14ce26e7 bellard
#ifdef TARGET_X86_64
5127 8f091a59 bellard
        if (s->aflag == 2) {
5128 57fec1fe bellard
            gen_op_movq_A0_reg(R_EBX);
5129 bbf662ee bellard
            gen_op_mov_TN_reg(OT_QUAD, 0, R_EAX);
5130 bbf662ee bellard
            tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xff);
5131 bbf662ee bellard
            tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_T[0]);
5132 5fafdf24 ths
        } else
5133 14ce26e7 bellard
#endif
5134 14ce26e7 bellard
        {
5135 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBX);
5136 bbf662ee bellard
            gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
5137 bbf662ee bellard
            tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xff);
5138 bbf662ee bellard
            tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_T[0]);
5139 14ce26e7 bellard
            if (s->aflag == 0)
5140 14ce26e7 bellard
                gen_op_andl_A0_ffff();
5141 bbf662ee bellard
            else
5142 bbf662ee bellard
                tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
5143 14ce26e7 bellard
        }
5144 664e0f19 bellard
        gen_add_A0_ds_seg(s);
5145 57fec1fe bellard
        gen_op_ldu_T0_A0(OT_BYTE + s->mem_index);
5146 57fec1fe bellard
        gen_op_mov_reg_T0(OT_BYTE, R_EAX);
5147 2c0262af bellard
        break;
5148 2c0262af bellard
    case 0xb0 ... 0xb7: /* mov R, Ib */
5149 2c0262af bellard
        val = insn_get(s, OT_BYTE);
5150 2c0262af bellard
        gen_op_movl_T0_im(val);
5151 57fec1fe bellard
        gen_op_mov_reg_T0(OT_BYTE, (b & 7) | REX_B(s));
5152 2c0262af bellard
        break;
5153 2c0262af bellard
    case 0xb8 ... 0xbf: /* mov R, Iv */
5154 14ce26e7 bellard
#ifdef TARGET_X86_64
5155 14ce26e7 bellard
        if (dflag == 2) {
5156 14ce26e7 bellard
            uint64_t tmp;
5157 14ce26e7 bellard
            /* 64 bit case */
5158 14ce26e7 bellard
            tmp = ldq_code(s->pc);
5159 14ce26e7 bellard
            s->pc += 8;
5160 14ce26e7 bellard
            reg = (b & 7) | REX_B(s);
5161 14ce26e7 bellard
            gen_movtl_T0_im(tmp);
5162 57fec1fe bellard
            gen_op_mov_reg_T0(OT_QUAD, reg);
5163 5fafdf24 ths
        } else
5164 14ce26e7 bellard
#endif
5165 14ce26e7 bellard
        {
5166 14ce26e7 bellard
            ot = dflag ? OT_LONG : OT_WORD;
5167 14ce26e7 bellard
            val = insn_get(s, ot);
5168 14ce26e7 bellard
            reg = (b & 7) | REX_B(s);
5169 14ce26e7 bellard
            gen_op_movl_T0_im(val);
5170 57fec1fe bellard
            gen_op_mov_reg_T0(ot, reg);
5171 14ce26e7 bellard
        }
5172 2c0262af bellard
        break;
5173 2c0262af bellard
5174 2c0262af bellard
    case 0x91 ... 0x97: /* xchg R, EAX */
5175 14ce26e7 bellard
        ot = dflag + OT_WORD;
5176 14ce26e7 bellard
        reg = (b & 7) | REX_B(s);
5177 2c0262af bellard
        rm = R_EAX;
5178 2c0262af bellard
        goto do_xchg_reg;
5179 2c0262af bellard
    case 0x86:
5180 2c0262af bellard
    case 0x87: /* xchg Ev, Gv */
5181 2c0262af bellard
        if ((b & 1) == 0)
5182 2c0262af bellard
            ot = OT_BYTE;
5183 2c0262af bellard
        else
5184 14ce26e7 bellard
            ot = dflag + OT_WORD;
5185 61382a50 bellard
        modrm = ldub_code(s->pc++);
5186 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
5187 2c0262af bellard
        mod = (modrm >> 6) & 3;
5188 2c0262af bellard
        if (mod == 3) {
5189 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
5190 2c0262af bellard
        do_xchg_reg:
5191 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, reg);
5192 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 1, rm);
5193 57fec1fe bellard
            gen_op_mov_reg_T0(ot, rm);
5194 57fec1fe bellard
            gen_op_mov_reg_T1(ot, reg);
5195 2c0262af bellard
        } else {
5196 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5197 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, reg);
5198 2c0262af bellard
            /* for xchg, lock is implicit */
5199 2c0262af bellard
            if (!(prefixes & PREFIX_LOCK))
5200 a7812ae4 pbrook
                gen_helper_lock();
5201 57fec1fe bellard
            gen_op_ld_T1_A0(ot + s->mem_index);
5202 57fec1fe bellard
            gen_op_st_T0_A0(ot + s->mem_index);
5203 2c0262af bellard
            if (!(prefixes & PREFIX_LOCK))
5204 a7812ae4 pbrook
                gen_helper_unlock();
5205 57fec1fe bellard
            gen_op_mov_reg_T1(ot, reg);
5206 2c0262af bellard
        }
5207 2c0262af bellard
        break;
5208 2c0262af bellard
    case 0xc4: /* les Gv */
5209 14ce26e7 bellard
        if (CODE64(s))
5210 14ce26e7 bellard
            goto illegal_op;
5211 2c0262af bellard
        op = R_ES;
5212 2c0262af bellard
        goto do_lxx;
5213 2c0262af bellard
    case 0xc5: /* lds Gv */
5214 14ce26e7 bellard
        if (CODE64(s))
5215 14ce26e7 bellard
            goto illegal_op;
5216 2c0262af bellard
        op = R_DS;
5217 2c0262af bellard
        goto do_lxx;
5218 2c0262af bellard
    case 0x1b2: /* lss Gv */
5219 2c0262af bellard
        op = R_SS;
5220 2c0262af bellard
        goto do_lxx;
5221 2c0262af bellard
    case 0x1b4: /* lfs Gv */
5222 2c0262af bellard
        op = R_FS;
5223 2c0262af bellard
        goto do_lxx;
5224 2c0262af bellard
    case 0x1b5: /* lgs Gv */
5225 2c0262af bellard
        op = R_GS;
5226 2c0262af bellard
    do_lxx:
5227 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
5228 61382a50 bellard
        modrm = ldub_code(s->pc++);
5229 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
5230 2c0262af bellard
        mod = (modrm >> 6) & 3;
5231 2c0262af bellard
        if (mod == 3)
5232 2c0262af bellard
            goto illegal_op;
5233 2c0262af bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5234 57fec1fe bellard
        gen_op_ld_T1_A0(ot + s->mem_index);
5235 aba9d61e bellard
        gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
5236 2c0262af bellard
        /* load the segment first to handle exceptions properly */
5237 57fec1fe bellard
        gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
5238 2c0262af bellard
        gen_movl_seg_T0(s, op, pc_start - s->cs_base);
5239 2c0262af bellard
        /* then put the data */
5240 57fec1fe bellard
        gen_op_mov_reg_T1(ot, reg);
5241 2c0262af bellard
        if (s->is_jmp) {
5242 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
5243 2c0262af bellard
            gen_eob(s);
5244 2c0262af bellard
        }
5245 2c0262af bellard
        break;
5246 3b46e624 ths
5247 2c0262af bellard
        /************************/
5248 2c0262af bellard
        /* shifts */
5249 2c0262af bellard
    case 0xc0:
5250 2c0262af bellard
    case 0xc1:
5251 2c0262af bellard
        /* shift Ev,Ib */
5252 2c0262af bellard
        shift = 2;
5253 2c0262af bellard
    grp2:
5254 2c0262af bellard
        {
5255 2c0262af bellard
            if ((b & 1) == 0)
5256 2c0262af bellard
                ot = OT_BYTE;
5257 2c0262af bellard
            else
5258 14ce26e7 bellard
                ot = dflag + OT_WORD;
5259 3b46e624 ths
5260 61382a50 bellard
            modrm = ldub_code(s->pc++);
5261 2c0262af bellard
            mod = (modrm >> 6) & 3;
5262 2c0262af bellard
            op = (modrm >> 3) & 7;
5263 3b46e624 ths
5264 2c0262af bellard
            if (mod != 3) {
5265 14ce26e7 bellard
                if (shift == 2) {
5266 14ce26e7 bellard
                    s->rip_offset = 1;
5267 14ce26e7 bellard
                }
5268 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5269 2c0262af bellard
                opreg = OR_TMP0;
5270 2c0262af bellard
            } else {
5271 14ce26e7 bellard
                opreg = (modrm & 7) | REX_B(s);
5272 2c0262af bellard
            }
5273 2c0262af bellard
5274 2c0262af bellard
            /* simpler op */
5275 2c0262af bellard
            if (shift == 0) {
5276 2c0262af bellard
                gen_shift(s, op, ot, opreg, OR_ECX);
5277 2c0262af bellard
            } else {
5278 2c0262af bellard
                if (shift == 2) {
5279 61382a50 bellard
                    shift = ldub_code(s->pc++);
5280 2c0262af bellard
                }
5281 2c0262af bellard
                gen_shifti(s, op, ot, opreg, shift);
5282 2c0262af bellard
            }
5283 2c0262af bellard
        }
5284 2c0262af bellard
        break;
5285 2c0262af bellard
    case 0xd0:
5286 2c0262af bellard
    case 0xd1:
5287 2c0262af bellard
        /* shift Ev,1 */
5288 2c0262af bellard
        shift = 1;
5289 2c0262af bellard
        goto grp2;
5290 2c0262af bellard
    case 0xd2:
5291 2c0262af bellard
    case 0xd3:
5292 2c0262af bellard
        /* shift Ev,cl */
5293 2c0262af bellard
        shift = 0;
5294 2c0262af bellard
        goto grp2;
5295 2c0262af bellard
5296 2c0262af bellard
    case 0x1a4: /* shld imm */
5297 2c0262af bellard
        op = 0;
5298 2c0262af bellard
        shift = 1;
5299 2c0262af bellard
        goto do_shiftd;
5300 2c0262af bellard
    case 0x1a5: /* shld cl */
5301 2c0262af bellard
        op = 0;
5302 2c0262af bellard
        shift = 0;
5303 2c0262af bellard
        goto do_shiftd;
5304 2c0262af bellard
    case 0x1ac: /* shrd imm */
5305 2c0262af bellard
        op = 1;
5306 2c0262af bellard
        shift = 1;
5307 2c0262af bellard
        goto do_shiftd;
5308 2c0262af bellard
    case 0x1ad: /* shrd cl */
5309 2c0262af bellard
        op = 1;
5310 2c0262af bellard
        shift = 0;
5311 2c0262af bellard
    do_shiftd:
5312 14ce26e7 bellard
        ot = dflag + OT_WORD;
5313 61382a50 bellard
        modrm = ldub_code(s->pc++);
5314 2c0262af bellard
        mod = (modrm >> 6) & 3;
5315 14ce26e7 bellard
        rm = (modrm & 7) | REX_B(s);
5316 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
5317 2c0262af bellard
        if (mod != 3) {
5318 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5319 b6abf97d bellard
            opreg = OR_TMP0;
5320 2c0262af bellard
        } else {
5321 b6abf97d bellard
            opreg = rm;
5322 2c0262af bellard
        }
5323 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 1, reg);
5324 3b46e624 ths
5325 2c0262af bellard
        if (shift) {
5326 61382a50 bellard
            val = ldub_code(s->pc++);
5327 b6abf97d bellard
            tcg_gen_movi_tl(cpu_T3, val);
5328 2c0262af bellard
        } else {
5329 b6abf97d bellard
            tcg_gen_ld_tl(cpu_T3, cpu_env, offsetof(CPUState, regs[R_ECX]));
5330 2c0262af bellard
        }
5331 b6abf97d bellard
        gen_shiftd_rm_T1_T3(s, ot, opreg, op);
5332 2c0262af bellard
        break;
5333 2c0262af bellard
5334 2c0262af bellard
        /************************/
5335 2c0262af bellard
        /* floats */
5336 5fafdf24 ths
    case 0xd8 ... 0xdf:
5337 7eee2a50 bellard
        if (s->flags & (HF_EM_MASK | HF_TS_MASK)) {
5338 7eee2a50 bellard
            /* if CR0.EM or CR0.TS are set, generate an FPU exception */
5339 7eee2a50 bellard
            /* XXX: what to do if illegal op ? */
5340 7eee2a50 bellard
            gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
5341 7eee2a50 bellard
            break;
5342 7eee2a50 bellard
        }
5343 61382a50 bellard
        modrm = ldub_code(s->pc++);
5344 2c0262af bellard
        mod = (modrm >> 6) & 3;
5345 2c0262af bellard
        rm = modrm & 7;
5346 2c0262af bellard
        op = ((b & 7) << 3) | ((modrm >> 3) & 7);
5347 2c0262af bellard
        if (mod != 3) {
5348 2c0262af bellard
            /* memory op */
5349 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5350 2c0262af bellard
            switch(op) {
5351 2c0262af bellard
            case 0x00 ... 0x07: /* fxxxs */
5352 2c0262af bellard
            case 0x10 ... 0x17: /* fixxxl */
5353 2c0262af bellard
            case 0x20 ... 0x27: /* fxxxl */
5354 2c0262af bellard
            case 0x30 ... 0x37: /* fixxx */
5355 2c0262af bellard
                {
5356 2c0262af bellard
                    int op1;
5357 2c0262af bellard
                    op1 = op & 7;
5358 2c0262af bellard
5359 2c0262af bellard
                    switch(op >> 4) {
5360 2c0262af bellard
                    case 0:
5361 ba7cd150 bellard
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
5362 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5363 a7812ae4 pbrook
                        gen_helper_flds_FT0(cpu_tmp2_i32);
5364 2c0262af bellard
                        break;
5365 2c0262af bellard
                    case 1:
5366 ba7cd150 bellard
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
5367 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5368 a7812ae4 pbrook
                        gen_helper_fildl_FT0(cpu_tmp2_i32);
5369 2c0262af bellard
                        break;
5370 2c0262af bellard
                    case 2:
5371 b6abf97d bellard
                        tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, 
5372 19e6c4b8 bellard
                                          (s->mem_index >> 2) - 1);
5373 a7812ae4 pbrook
                        gen_helper_fldl_FT0(cpu_tmp1_i64);
5374 2c0262af bellard
                        break;
5375 2c0262af bellard
                    case 3:
5376 2c0262af bellard
                    default:
5377 ba7cd150 bellard
                        gen_op_lds_T0_A0(OT_WORD + s->mem_index);
5378 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5379 a7812ae4 pbrook
                        gen_helper_fildl_FT0(cpu_tmp2_i32);
5380 2c0262af bellard
                        break;
5381 2c0262af bellard
                    }
5382 3b46e624 ths
5383 a7812ae4 pbrook
                    gen_helper_fp_arith_ST0_FT0(op1);
5384 2c0262af bellard
                    if (op1 == 3) {
5385 2c0262af bellard
                        /* fcomp needs pop */
5386 a7812ae4 pbrook
                        gen_helper_fpop();
5387 2c0262af bellard
                    }
5388 2c0262af bellard
                }
5389 2c0262af bellard
                break;
5390 2c0262af bellard
            case 0x08: /* flds */
5391 2c0262af bellard
            case 0x0a: /* fsts */
5392 2c0262af bellard
            case 0x0b: /* fstps */
5393 465e9838 bellard
            case 0x18 ... 0x1b: /* fildl, fisttpl, fistl, fistpl */
5394 465e9838 bellard
            case 0x28 ... 0x2b: /* fldl, fisttpll, fstl, fstpl */
5395 465e9838 bellard
            case 0x38 ... 0x3b: /* filds, fisttps, fists, fistps */
5396 2c0262af bellard
                switch(op & 7) {
5397 2c0262af bellard
                case 0:
5398 2c0262af bellard
                    switch(op >> 4) {
5399 2c0262af bellard
                    case 0:
5400 ba7cd150 bellard
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
5401 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5402 a7812ae4 pbrook
                        gen_helper_flds_ST0(cpu_tmp2_i32);
5403 2c0262af bellard
                        break;
5404 2c0262af bellard
                    case 1:
5405 ba7cd150 bellard
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
5406 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5407 a7812ae4 pbrook
                        gen_helper_fildl_ST0(cpu_tmp2_i32);
5408 2c0262af bellard
                        break;
5409 2c0262af bellard
                    case 2:
5410 b6abf97d bellard
                        tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, 
5411 19e6c4b8 bellard
                                          (s->mem_index >> 2) - 1);
5412 a7812ae4 pbrook
                        gen_helper_fldl_ST0(cpu_tmp1_i64);
5413 2c0262af bellard
                        break;
5414 2c0262af bellard
                    case 3:
5415 2c0262af bellard
                    default:
5416 ba7cd150 bellard
                        gen_op_lds_T0_A0(OT_WORD + s->mem_index);
5417 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5418 a7812ae4 pbrook
                        gen_helper_fildl_ST0(cpu_tmp2_i32);
5419 2c0262af bellard
                        break;
5420 2c0262af bellard
                    }
5421 2c0262af bellard
                    break;
5422 465e9838 bellard
                case 1:
5423 19e6c4b8 bellard
                    /* XXX: the corresponding CPUID bit must be tested ! */
5424 465e9838 bellard
                    switch(op >> 4) {
5425 465e9838 bellard
                    case 1:
5426 a7812ae4 pbrook
                        gen_helper_fisttl_ST0(cpu_tmp2_i32);
5427 b6abf97d bellard
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5428 ba7cd150 bellard
                        gen_op_st_T0_A0(OT_LONG + s->mem_index);
5429 465e9838 bellard
                        break;
5430 465e9838 bellard
                    case 2:
5431 a7812ae4 pbrook
                        gen_helper_fisttll_ST0(cpu_tmp1_i64);
5432 b6abf97d bellard
                        tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, 
5433 19e6c4b8 bellard
                                          (s->mem_index >> 2) - 1);
5434 465e9838 bellard
                        break;
5435 465e9838 bellard
                    case 3:
5436 465e9838 bellard
                    default:
5437 a7812ae4 pbrook
                        gen_helper_fistt_ST0(cpu_tmp2_i32);
5438 b6abf97d bellard
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5439 ba7cd150 bellard
                        gen_op_st_T0_A0(OT_WORD + s->mem_index);
5440 19e6c4b8 bellard
                        break;
5441 465e9838 bellard
                    }
5442 a7812ae4 pbrook
                    gen_helper_fpop();
5443 465e9838 bellard
                    break;
5444 2c0262af bellard
                default:
5445 2c0262af bellard
                    switch(op >> 4) {
5446 2c0262af bellard
                    case 0:
5447 a7812ae4 pbrook
                        gen_helper_fsts_ST0(cpu_tmp2_i32);
5448 b6abf97d bellard
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5449 ba7cd150 bellard
                        gen_op_st_T0_A0(OT_LONG + s->mem_index);
5450 2c0262af bellard
                        break;
5451 2c0262af bellard
                    case 1:
5452 a7812ae4 pbrook
                        gen_helper_fistl_ST0(cpu_tmp2_i32);
5453 b6abf97d bellard
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5454 ba7cd150 bellard
                        gen_op_st_T0_A0(OT_LONG + s->mem_index);
5455 2c0262af bellard
                        break;
5456 2c0262af bellard
                    case 2:
5457 a7812ae4 pbrook
                        gen_helper_fstl_ST0(cpu_tmp1_i64);
5458 b6abf97d bellard
                        tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, 
5459 19e6c4b8 bellard
                                          (s->mem_index >> 2) - 1);
5460 2c0262af bellard
                        break;
5461 2c0262af bellard
                    case 3:
5462 2c0262af bellard
                    default:
5463 a7812ae4 pbrook
                        gen_helper_fist_ST0(cpu_tmp2_i32);
5464 b6abf97d bellard
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5465 ba7cd150 bellard
                        gen_op_st_T0_A0(OT_WORD + s->mem_index);
5466 2c0262af bellard
                        break;
5467 2c0262af bellard
                    }
5468 2c0262af bellard
                    if ((op & 7) == 3)
5469 a7812ae4 pbrook
                        gen_helper_fpop();
5470 2c0262af bellard
                    break;
5471 2c0262af bellard
                }
5472 2c0262af bellard
                break;
5473 2c0262af bellard
            case 0x0c: /* fldenv mem */
5474 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5475 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5476 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5477 a7812ae4 pbrook
                gen_helper_fldenv(
5478 19e6c4b8 bellard
                                   cpu_A0, tcg_const_i32(s->dflag));
5479 2c0262af bellard
                break;
5480 2c0262af bellard
            case 0x0d: /* fldcw mem */
5481 19e6c4b8 bellard
                gen_op_ld_T0_A0(OT_WORD + s->mem_index);
5482 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5483 a7812ae4 pbrook
                gen_helper_fldcw(cpu_tmp2_i32);
5484 2c0262af bellard
                break;
5485 2c0262af bellard
            case 0x0e: /* fnstenv mem */
5486 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5487 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5488 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5489 a7812ae4 pbrook
                gen_helper_fstenv(cpu_A0, tcg_const_i32(s->dflag));
5490 2c0262af bellard
                break;
5491 2c0262af bellard
            case 0x0f: /* fnstcw mem */
5492 a7812ae4 pbrook
                gen_helper_fnstcw(cpu_tmp2_i32);
5493 b6abf97d bellard
                tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5494 19e6c4b8 bellard
                gen_op_st_T0_A0(OT_WORD + s->mem_index);
5495 2c0262af bellard
                break;
5496 2c0262af bellard
            case 0x1d: /* fldt mem */
5497 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5498 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5499 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5500 a7812ae4 pbrook
                gen_helper_fldt_ST0(cpu_A0);
5501 2c0262af bellard
                break;
5502 2c0262af bellard
            case 0x1f: /* fstpt mem */
5503 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5504 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5505 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5506 a7812ae4 pbrook
                gen_helper_fstt_ST0(cpu_A0);
5507 a7812ae4 pbrook
                gen_helper_fpop();
5508 2c0262af bellard
                break;
5509 2c0262af bellard
            case 0x2c: /* frstor mem */
5510 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5511 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5512 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5513 a7812ae4 pbrook
                gen_helper_frstor(cpu_A0, tcg_const_i32(s->dflag));
5514 2c0262af bellard
                break;
5515 2c0262af bellard
            case 0x2e: /* fnsave mem */
5516 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5517 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5518 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5519 a7812ae4 pbrook
                gen_helper_fsave(cpu_A0, tcg_const_i32(s->dflag));
5520 2c0262af bellard
                break;
5521 2c0262af bellard
            case 0x2f: /* fnstsw mem */
5522 a7812ae4 pbrook
                gen_helper_fnstsw(cpu_tmp2_i32);
5523 b6abf97d bellard
                tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5524 19e6c4b8 bellard
                gen_op_st_T0_A0(OT_WORD + s->mem_index);
5525 2c0262af bellard
                break;
5526 2c0262af bellard
            case 0x3c: /* fbld */
5527 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5528 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5529 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5530 a7812ae4 pbrook
                gen_helper_fbld_ST0(cpu_A0);
5531 2c0262af bellard
                break;
5532 2c0262af bellard
            case 0x3e: /* fbstp */
5533 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5534 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5535 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5536 a7812ae4 pbrook
                gen_helper_fbst_ST0(cpu_A0);
5537 a7812ae4 pbrook
                gen_helper_fpop();
5538 2c0262af bellard
                break;
5539 2c0262af bellard
            case 0x3d: /* fildll */
5540 b6abf97d bellard
                tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, 
5541 19e6c4b8 bellard
                                  (s->mem_index >> 2) - 1);
5542 a7812ae4 pbrook
                gen_helper_fildll_ST0(cpu_tmp1_i64);
5543 2c0262af bellard
                break;
5544 2c0262af bellard
            case 0x3f: /* fistpll */
5545 a7812ae4 pbrook
                gen_helper_fistll_ST0(cpu_tmp1_i64);
5546 b6abf97d bellard
                tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, 
5547 19e6c4b8 bellard
                                  (s->mem_index >> 2) - 1);
5548 a7812ae4 pbrook
                gen_helper_fpop();
5549 2c0262af bellard
                break;
5550 2c0262af bellard
            default:
5551 2c0262af bellard
                goto illegal_op;
5552 2c0262af bellard
            }
5553 2c0262af bellard
        } else {
5554 2c0262af bellard
            /* register float ops */
5555 2c0262af bellard
            opreg = rm;
5556 2c0262af bellard
5557 2c0262af bellard
            switch(op) {
5558 2c0262af bellard
            case 0x08: /* fld sti */
5559 a7812ae4 pbrook
                gen_helper_fpush();
5560 a7812ae4 pbrook
                gen_helper_fmov_ST0_STN(tcg_const_i32((opreg + 1) & 7));
5561 2c0262af bellard
                break;
5562 2c0262af bellard
            case 0x09: /* fxchg sti */
5563 c169c906 bellard
            case 0x29: /* fxchg4 sti, undocumented op */
5564 c169c906 bellard
            case 0x39: /* fxchg7 sti, undocumented op */
5565 a7812ae4 pbrook
                gen_helper_fxchg_ST0_STN(tcg_const_i32(opreg));
5566 2c0262af bellard
                break;
5567 2c0262af bellard
            case 0x0a: /* grp d9/2 */
5568 2c0262af bellard
                switch(rm) {
5569 2c0262af bellard
                case 0: /* fnop */
5570 023fe10d bellard
                    /* check exceptions (FreeBSD FPU probe) */
5571 023fe10d bellard
                    if (s->cc_op != CC_OP_DYNAMIC)
5572 023fe10d bellard
                        gen_op_set_cc_op(s->cc_op);
5573 14ce26e7 bellard
                    gen_jmp_im(pc_start - s->cs_base);
5574 a7812ae4 pbrook
                    gen_helper_fwait();
5575 2c0262af bellard
                    break;
5576 2c0262af bellard
                default:
5577 2c0262af bellard
                    goto illegal_op;
5578 2c0262af bellard
                }
5579 2c0262af bellard
                break;
5580 2c0262af bellard
            case 0x0c: /* grp d9/4 */
5581 2c0262af bellard
                switch(rm) {
5582 2c0262af bellard
                case 0: /* fchs */
5583 a7812ae4 pbrook
                    gen_helper_fchs_ST0();
5584 2c0262af bellard
                    break;
5585 2c0262af bellard
                case 1: /* fabs */
5586 a7812ae4 pbrook
                    gen_helper_fabs_ST0();
5587 2c0262af bellard
                    break;
5588 2c0262af bellard
                case 4: /* ftst */
5589 a7812ae4 pbrook
                    gen_helper_fldz_FT0();
5590 a7812ae4 pbrook
                    gen_helper_fcom_ST0_FT0();
5591 2c0262af bellard
                    break;
5592 2c0262af bellard
                case 5: /* fxam */
5593 a7812ae4 pbrook
                    gen_helper_fxam_ST0();
5594 2c0262af bellard
                    break;
5595 2c0262af bellard
                default:
5596 2c0262af bellard
                    goto illegal_op;
5597 2c0262af bellard
                }
5598 2c0262af bellard
                break;
5599 2c0262af bellard
            case 0x0d: /* grp d9/5 */
5600 2c0262af bellard
                {
5601 2c0262af bellard
                    switch(rm) {
5602 2c0262af bellard
                    case 0:
5603 a7812ae4 pbrook
                        gen_helper_fpush();
5604 a7812ae4 pbrook
                        gen_helper_fld1_ST0();
5605 2c0262af bellard
                        break;
5606 2c0262af bellard
                    case 1:
5607 a7812ae4 pbrook
                        gen_helper_fpush();
5608 a7812ae4 pbrook
                        gen_helper_fldl2t_ST0();
5609 2c0262af bellard
                        break;
5610 2c0262af bellard
                    case 2:
5611 a7812ae4 pbrook
                        gen_helper_fpush();
5612 a7812ae4 pbrook
                        gen_helper_fldl2e_ST0();
5613 2c0262af bellard
                        break;
5614 2c0262af bellard
                    case 3:
5615 a7812ae4 pbrook
                        gen_helper_fpush();
5616 a7812ae4 pbrook
                        gen_helper_fldpi_ST0();
5617 2c0262af bellard
                        break;
5618 2c0262af bellard
                    case 4:
5619 a7812ae4 pbrook
                        gen_helper_fpush();
5620 a7812ae4 pbrook
                        gen_helper_fldlg2_ST0();
5621 2c0262af bellard
                        break;
5622 2c0262af bellard
                    case 5:
5623 a7812ae4 pbrook
                        gen_helper_fpush();
5624 a7812ae4 pbrook
                        gen_helper_fldln2_ST0();
5625 2c0262af bellard
                        break;
5626 2c0262af bellard
                    case 6:
5627 a7812ae4 pbrook
                        gen_helper_fpush();
5628 a7812ae4 pbrook
                        gen_helper_fldz_ST0();
5629 2c0262af bellard
                        break;
5630 2c0262af bellard
                    default:
5631 2c0262af bellard
                        goto illegal_op;
5632 2c0262af bellard
                    }
5633 2c0262af bellard
                }
5634 2c0262af bellard
                break;
5635 2c0262af bellard
            case 0x0e: /* grp d9/6 */
5636 2c0262af bellard
                switch(rm) {
5637 2c0262af bellard
                case 0: /* f2xm1 */
5638 a7812ae4 pbrook
                    gen_helper_f2xm1();
5639 2c0262af bellard
                    break;
5640 2c0262af bellard
                case 1: /* fyl2x */
5641 a7812ae4 pbrook
                    gen_helper_fyl2x();
5642 2c0262af bellard
                    break;
5643 2c0262af bellard
                case 2: /* fptan */
5644 a7812ae4 pbrook
                    gen_helper_fptan();
5645 2c0262af bellard
                    break;
5646 2c0262af bellard
                case 3: /* fpatan */
5647 a7812ae4 pbrook
                    gen_helper_fpatan();
5648 2c0262af bellard
                    break;
5649 2c0262af bellard
                case 4: /* fxtract */
5650 a7812ae4 pbrook
                    gen_helper_fxtract();
5651 2c0262af bellard
                    break;
5652 2c0262af bellard
                case 5: /* fprem1 */
5653 a7812ae4 pbrook
                    gen_helper_fprem1();
5654 2c0262af bellard
                    break;
5655 2c0262af bellard
                case 6: /* fdecstp */
5656 a7812ae4 pbrook
                    gen_helper_fdecstp();
5657 2c0262af bellard
                    break;
5658 2c0262af bellard
                default:
5659 2c0262af bellard
                case 7: /* fincstp */
5660 a7812ae4 pbrook
                    gen_helper_fincstp();
5661 2c0262af bellard
                    break;
5662 2c0262af bellard
                }
5663 2c0262af bellard
                break;
5664 2c0262af bellard
            case 0x0f: /* grp d9/7 */
5665 2c0262af bellard
                switch(rm) {
5666 2c0262af bellard
                case 0: /* fprem */
5667 a7812ae4 pbrook
                    gen_helper_fprem();
5668 2c0262af bellard
                    break;
5669 2c0262af bellard
                case 1: /* fyl2xp1 */
5670 a7812ae4 pbrook
                    gen_helper_fyl2xp1();
5671 2c0262af bellard
                    break;
5672 2c0262af bellard
                case 2: /* fsqrt */
5673 a7812ae4 pbrook
                    gen_helper_fsqrt();
5674 2c0262af bellard
                    break;
5675 2c0262af bellard
                case 3: /* fsincos */
5676 a7812ae4 pbrook
                    gen_helper_fsincos();
5677 2c0262af bellard
                    break;
5678 2c0262af bellard
                case 5: /* fscale */
5679 a7812ae4 pbrook
                    gen_helper_fscale();
5680 2c0262af bellard
                    break;
5681 2c0262af bellard
                case 4: /* frndint */
5682 a7812ae4 pbrook
                    gen_helper_frndint();
5683 2c0262af bellard
                    break;
5684 2c0262af bellard
                case 6: /* fsin */
5685 a7812ae4 pbrook
                    gen_helper_fsin();
5686 2c0262af bellard
                    break;
5687 2c0262af bellard
                default:
5688 2c0262af bellard
                case 7: /* fcos */
5689 a7812ae4 pbrook
                    gen_helper_fcos();
5690 2c0262af bellard
                    break;
5691 2c0262af bellard
                }
5692 2c0262af bellard
                break;
5693 2c0262af bellard
            case 0x00: case 0x01: case 0x04 ... 0x07: /* fxxx st, sti */
5694 2c0262af bellard
            case 0x20: case 0x21: case 0x24 ... 0x27: /* fxxx sti, st */
5695 2c0262af bellard
            case 0x30: case 0x31: case 0x34 ... 0x37: /* fxxxp sti, st */
5696 2c0262af bellard
                {
5697 2c0262af bellard
                    int op1;
5698 3b46e624 ths
5699 2c0262af bellard
                    op1 = op & 7;
5700 2c0262af bellard
                    if (op >= 0x20) {
5701 a7812ae4 pbrook
                        gen_helper_fp_arith_STN_ST0(op1, opreg);
5702 2c0262af bellard
                        if (op >= 0x30)
5703 a7812ae4 pbrook
                            gen_helper_fpop();
5704 2c0262af bellard
                    } else {
5705 a7812ae4 pbrook
                        gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5706 a7812ae4 pbrook
                        gen_helper_fp_arith_ST0_FT0(op1);
5707 2c0262af bellard
                    }
5708 2c0262af bellard
                }
5709 2c0262af bellard
                break;
5710 2c0262af bellard
            case 0x02: /* fcom */
5711 c169c906 bellard
            case 0x22: /* fcom2, undocumented op */
5712 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5713 a7812ae4 pbrook
                gen_helper_fcom_ST0_FT0();
5714 2c0262af bellard
                break;
5715 2c0262af bellard
            case 0x03: /* fcomp */
5716 c169c906 bellard
            case 0x23: /* fcomp3, undocumented op */
5717 c169c906 bellard
            case 0x32: /* fcomp5, undocumented op */
5718 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5719 a7812ae4 pbrook
                gen_helper_fcom_ST0_FT0();
5720 a7812ae4 pbrook
                gen_helper_fpop();
5721 2c0262af bellard
                break;
5722 2c0262af bellard
            case 0x15: /* da/5 */
5723 2c0262af bellard
                switch(rm) {
5724 2c0262af bellard
                case 1: /* fucompp */
5725 a7812ae4 pbrook
                    gen_helper_fmov_FT0_STN(tcg_const_i32(1));
5726 a7812ae4 pbrook
                    gen_helper_fucom_ST0_FT0();
5727 a7812ae4 pbrook
                    gen_helper_fpop();
5728 a7812ae4 pbrook
                    gen_helper_fpop();
5729 2c0262af bellard
                    break;
5730 2c0262af bellard
                default:
5731 2c0262af bellard
                    goto illegal_op;
5732 2c0262af bellard
                }
5733 2c0262af bellard
                break;
5734 2c0262af bellard
            case 0x1c:
5735 2c0262af bellard
                switch(rm) {
5736 2c0262af bellard
                case 0: /* feni (287 only, just do nop here) */
5737 2c0262af bellard
                    break;
5738 2c0262af bellard
                case 1: /* fdisi (287 only, just do nop here) */
5739 2c0262af bellard
                    break;
5740 2c0262af bellard
                case 2: /* fclex */
5741 a7812ae4 pbrook
                    gen_helper_fclex();
5742 2c0262af bellard
                    break;
5743 2c0262af bellard
                case 3: /* fninit */
5744 a7812ae4 pbrook
                    gen_helper_fninit();
5745 2c0262af bellard
                    break;
5746 2c0262af bellard
                case 4: /* fsetpm (287 only, just do nop here) */
5747 2c0262af bellard
                    break;
5748 2c0262af bellard
                default:
5749 2c0262af bellard
                    goto illegal_op;
5750 2c0262af bellard
                }
5751 2c0262af bellard
                break;
5752 2c0262af bellard
            case 0x1d: /* fucomi */
5753 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5754 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
5755 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5756 a7812ae4 pbrook
                gen_helper_fucomi_ST0_FT0();
5757 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
5758 2c0262af bellard
                break;
5759 2c0262af bellard
            case 0x1e: /* fcomi */
5760 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5761 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
5762 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5763 a7812ae4 pbrook
                gen_helper_fcomi_ST0_FT0();
5764 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
5765 2c0262af bellard
                break;
5766 658c8bda bellard
            case 0x28: /* ffree sti */
5767 a7812ae4 pbrook
                gen_helper_ffree_STN(tcg_const_i32(opreg));
5768 5fafdf24 ths
                break;
5769 2c0262af bellard
            case 0x2a: /* fst sti */
5770 a7812ae4 pbrook
                gen_helper_fmov_STN_ST0(tcg_const_i32(opreg));
5771 2c0262af bellard
                break;
5772 2c0262af bellard
            case 0x2b: /* fstp sti */
5773 c169c906 bellard
            case 0x0b: /* fstp1 sti, undocumented op */
5774 c169c906 bellard
            case 0x3a: /* fstp8 sti, undocumented op */
5775 c169c906 bellard
            case 0x3b: /* fstp9 sti, undocumented op */
5776 a7812ae4 pbrook
                gen_helper_fmov_STN_ST0(tcg_const_i32(opreg));
5777 a7812ae4 pbrook
                gen_helper_fpop();
5778 2c0262af bellard
                break;
5779 2c0262af bellard
            case 0x2c: /* fucom st(i) */
5780 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5781 a7812ae4 pbrook
                gen_helper_fucom_ST0_FT0();
5782 2c0262af bellard
                break;
5783 2c0262af bellard
            case 0x2d: /* fucomp st(i) */
5784 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5785 a7812ae4 pbrook
                gen_helper_fucom_ST0_FT0();
5786 a7812ae4 pbrook
                gen_helper_fpop();
5787 2c0262af bellard
                break;
5788 2c0262af bellard
            case 0x33: /* de/3 */
5789 2c0262af bellard
                switch(rm) {
5790 2c0262af bellard
                case 1: /* fcompp */
5791 a7812ae4 pbrook
                    gen_helper_fmov_FT0_STN(tcg_const_i32(1));
5792 a7812ae4 pbrook
                    gen_helper_fcom_ST0_FT0();
5793 a7812ae4 pbrook
                    gen_helper_fpop();
5794 a7812ae4 pbrook
                    gen_helper_fpop();
5795 2c0262af bellard
                    break;
5796 2c0262af bellard
                default:
5797 2c0262af bellard
                    goto illegal_op;
5798 2c0262af bellard
                }
5799 2c0262af bellard
                break;
5800 c169c906 bellard
            case 0x38: /* ffreep sti, undocumented op */
5801 a7812ae4 pbrook
                gen_helper_ffree_STN(tcg_const_i32(opreg));
5802 a7812ae4 pbrook
                gen_helper_fpop();
5803 c169c906 bellard
                break;
5804 2c0262af bellard
            case 0x3c: /* df/4 */
5805 2c0262af bellard
                switch(rm) {
5806 2c0262af bellard
                case 0:
5807 a7812ae4 pbrook
                    gen_helper_fnstsw(cpu_tmp2_i32);
5808 b6abf97d bellard
                    tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5809 19e6c4b8 bellard
                    gen_op_mov_reg_T0(OT_WORD, R_EAX);
5810 2c0262af bellard
                    break;
5811 2c0262af bellard
                default:
5812 2c0262af bellard
                    goto illegal_op;
5813 2c0262af bellard
                }
5814 2c0262af bellard
                break;
5815 2c0262af bellard
            case 0x3d: /* fucomip */
5816 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5817 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
5818 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5819 a7812ae4 pbrook
                gen_helper_fucomi_ST0_FT0();
5820 a7812ae4 pbrook
                gen_helper_fpop();
5821 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
5822 2c0262af bellard
                break;
5823 2c0262af bellard
            case 0x3e: /* fcomip */
5824 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5825 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
5826 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5827 a7812ae4 pbrook
                gen_helper_fcomi_ST0_FT0();
5828 a7812ae4 pbrook
                gen_helper_fpop();
5829 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
5830 2c0262af bellard
                break;
5831 a2cc3b24 bellard
            case 0x10 ... 0x13: /* fcmovxx */
5832 a2cc3b24 bellard
            case 0x18 ... 0x1b:
5833 a2cc3b24 bellard
                {
5834 19e6c4b8 bellard
                    int op1, l1;
5835 d70040bc pbrook
                    static const uint8_t fcmov_cc[8] = {
5836 a2cc3b24 bellard
                        (JCC_B << 1),
5837 a2cc3b24 bellard
                        (JCC_Z << 1),
5838 a2cc3b24 bellard
                        (JCC_BE << 1),
5839 a2cc3b24 bellard
                        (JCC_P << 1),
5840 a2cc3b24 bellard
                    };
5841 1e4840bf bellard
                    op1 = fcmov_cc[op & 3] | (((op >> 3) & 1) ^ 1);
5842 19e6c4b8 bellard
                    l1 = gen_new_label();
5843 1e4840bf bellard
                    gen_jcc1(s, s->cc_op, op1, l1);
5844 a7812ae4 pbrook
                    gen_helper_fmov_ST0_STN(tcg_const_i32(opreg));
5845 19e6c4b8 bellard
                    gen_set_label(l1);
5846 a2cc3b24 bellard
                }
5847 a2cc3b24 bellard
                break;
5848 2c0262af bellard
            default:
5849 2c0262af bellard
                goto illegal_op;
5850 2c0262af bellard
            }
5851 2c0262af bellard
        }
5852 2c0262af bellard
        break;
5853 2c0262af bellard
        /************************/
5854 2c0262af bellard
        /* string ops */
5855 2c0262af bellard
5856 2c0262af bellard
    case 0xa4: /* movsS */
5857 2c0262af bellard
    case 0xa5:
5858 2c0262af bellard
        if ((b & 1) == 0)
5859 2c0262af bellard
            ot = OT_BYTE;
5860 2c0262af bellard
        else
5861 14ce26e7 bellard
            ot = dflag + OT_WORD;
5862 2c0262af bellard
5863 2c0262af bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
5864 2c0262af bellard
            gen_repz_movs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
5865 2c0262af bellard
        } else {
5866 2c0262af bellard
            gen_movs(s, ot);
5867 2c0262af bellard
        }
5868 2c0262af bellard
        break;
5869 3b46e624 ths
5870 2c0262af bellard
    case 0xaa: /* stosS */
5871 2c0262af bellard
    case 0xab:
5872 2c0262af bellard
        if ((b & 1) == 0)
5873 2c0262af bellard
            ot = OT_BYTE;
5874 2c0262af bellard
        else
5875 14ce26e7 bellard
            ot = dflag + OT_WORD;
5876 2c0262af bellard
5877 2c0262af bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
5878 2c0262af bellard
            gen_repz_stos(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
5879 2c0262af bellard
        } else {
5880 2c0262af bellard
            gen_stos(s, ot);
5881 2c0262af bellard
        }
5882 2c0262af bellard
        break;
5883 2c0262af bellard
    case 0xac: /* lodsS */
5884 2c0262af bellard
    case 0xad:
5885 2c0262af bellard
        if ((b & 1) == 0)
5886 2c0262af bellard
            ot = OT_BYTE;
5887 2c0262af bellard
        else
5888 14ce26e7 bellard
            ot = dflag + OT_WORD;
5889 2c0262af bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
5890 2c0262af bellard
            gen_repz_lods(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
5891 2c0262af bellard
        } else {
5892 2c0262af bellard
            gen_lods(s, ot);
5893 2c0262af bellard
        }
5894 2c0262af bellard
        break;
5895 2c0262af bellard
    case 0xae: /* scasS */
5896 2c0262af bellard
    case 0xaf:
5897 2c0262af bellard
        if ((b & 1) == 0)
5898 2c0262af bellard
            ot = OT_BYTE;
5899 2c0262af bellard
        else
5900 14ce26e7 bellard
            ot = dflag + OT_WORD;
5901 2c0262af bellard
        if (prefixes & PREFIX_REPNZ) {
5902 2c0262af bellard
            gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1);
5903 2c0262af bellard
        } else if (prefixes & PREFIX_REPZ) {
5904 2c0262af bellard
            gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0);
5905 2c0262af bellard
        } else {
5906 2c0262af bellard
            gen_scas(s, ot);
5907 2c0262af bellard
            s->cc_op = CC_OP_SUBB + ot;
5908 2c0262af bellard
        }
5909 2c0262af bellard
        break;
5910 2c0262af bellard
5911 2c0262af bellard
    case 0xa6: /* cmpsS */
5912 2c0262af bellard
    case 0xa7:
5913 2c0262af bellard
        if ((b & 1) == 0)
5914 2c0262af bellard
            ot = OT_BYTE;
5915 2c0262af bellard
        else
5916 14ce26e7 bellard
            ot = dflag + OT_WORD;
5917 2c0262af bellard
        if (prefixes & PREFIX_REPNZ) {
5918 2c0262af bellard
            gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1);
5919 2c0262af bellard
        } else if (prefixes & PREFIX_REPZ) {
5920 2c0262af bellard
            gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0);
5921 2c0262af bellard
        } else {
5922 2c0262af bellard
            gen_cmps(s, ot);
5923 2c0262af bellard
            s->cc_op = CC_OP_SUBB + ot;
5924 2c0262af bellard
        }
5925 2c0262af bellard
        break;
5926 2c0262af bellard
    case 0x6c: /* insS */
5927 2c0262af bellard
    case 0x6d:
5928 f115e911 bellard
        if ((b & 1) == 0)
5929 f115e911 bellard
            ot = OT_BYTE;
5930 f115e911 bellard
        else
5931 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
5932 57fec1fe bellard
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
5933 0573fbfc ths
        gen_op_andl_T0_ffff();
5934 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base, 
5935 b8b6a50b bellard
                     SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes) | 4);
5936 f115e911 bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
5937 f115e911 bellard
            gen_repz_ins(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
5938 2c0262af bellard
        } else {
5939 f115e911 bellard
            gen_ins(s, ot);
5940 2e70f6ef pbrook
            if (use_icount) {
5941 2e70f6ef pbrook
                gen_jmp(s, s->pc - s->cs_base);
5942 2e70f6ef pbrook
            }
5943 2c0262af bellard
        }
5944 2c0262af bellard
        break;
5945 2c0262af bellard
    case 0x6e: /* outsS */
5946 2c0262af bellard
    case 0x6f:
5947 f115e911 bellard
        if ((b & 1) == 0)
5948 f115e911 bellard
            ot = OT_BYTE;
5949 f115e911 bellard
        else
5950 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
5951 57fec1fe bellard
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
5952 0573fbfc ths
        gen_op_andl_T0_ffff();
5953 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base,
5954 b8b6a50b bellard
                     svm_is_rep(prefixes) | 4);
5955 f115e911 bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
5956 f115e911 bellard
            gen_repz_outs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
5957 2c0262af bellard
        } else {
5958 f115e911 bellard
            gen_outs(s, ot);
5959 2e70f6ef pbrook
            if (use_icount) {
5960 2e70f6ef pbrook
                gen_jmp(s, s->pc - s->cs_base);
5961 2e70f6ef pbrook
            }
5962 2c0262af bellard
        }
5963 2c0262af bellard
        break;
5964 2c0262af bellard
5965 2c0262af bellard
        /************************/
5966 2c0262af bellard
        /* port I/O */
5967 0573fbfc ths
5968 2c0262af bellard
    case 0xe4:
5969 2c0262af bellard
    case 0xe5:
5970 f115e911 bellard
        if ((b & 1) == 0)
5971 f115e911 bellard
            ot = OT_BYTE;
5972 f115e911 bellard
        else
5973 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
5974 f115e911 bellard
        val = ldub_code(s->pc++);
5975 f115e911 bellard
        gen_op_movl_T0_im(val);
5976 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base,
5977 b8b6a50b bellard
                     SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes));
5978 2e70f6ef pbrook
        if (use_icount)
5979 2e70f6ef pbrook
            gen_io_start();
5980 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5981 a7812ae4 pbrook
        gen_helper_in_func(ot, cpu_T[1], cpu_tmp2_i32);
5982 57fec1fe bellard
        gen_op_mov_reg_T1(ot, R_EAX);
5983 2e70f6ef pbrook
        if (use_icount) {
5984 2e70f6ef pbrook
            gen_io_end();
5985 2e70f6ef pbrook
            gen_jmp(s, s->pc - s->cs_base);
5986 2e70f6ef pbrook
        }
5987 2c0262af bellard
        break;
5988 2c0262af bellard
    case 0xe6:
5989 2c0262af bellard
    case 0xe7:
5990 f115e911 bellard
        if ((b & 1) == 0)
5991 f115e911 bellard
            ot = OT_BYTE;
5992 f115e911 bellard
        else
5993 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
5994 f115e911 bellard
        val = ldub_code(s->pc++);
5995 f115e911 bellard
        gen_op_movl_T0_im(val);
5996 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base,
5997 b8b6a50b bellard
                     svm_is_rep(prefixes));
5998 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 1, R_EAX);
5999 b8b6a50b bellard
6000 2e70f6ef pbrook
        if (use_icount)
6001 2e70f6ef pbrook
            gen_io_start();
6002 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6003 b6abf97d bellard
        tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
6004 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
6005 a7812ae4 pbrook
        gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
6006 2e70f6ef pbrook
        if (use_icount) {
6007 2e70f6ef pbrook
            gen_io_end();
6008 2e70f6ef pbrook
            gen_jmp(s, s->pc - s->cs_base);
6009 2e70f6ef pbrook
        }
6010 2c0262af bellard
        break;
6011 2c0262af bellard
    case 0xec:
6012 2c0262af bellard
    case 0xed:
6013 f115e911 bellard
        if ((b & 1) == 0)
6014 f115e911 bellard
            ot = OT_BYTE;
6015 f115e911 bellard
        else
6016 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
6017 57fec1fe bellard
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
6018 4f31916f bellard
        gen_op_andl_T0_ffff();
6019 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base,
6020 b8b6a50b bellard
                     SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes));
6021 2e70f6ef pbrook
        if (use_icount)
6022 2e70f6ef pbrook
            gen_io_start();
6023 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6024 a7812ae4 pbrook
        gen_helper_in_func(ot, cpu_T[1], cpu_tmp2_i32);
6025 57fec1fe bellard
        gen_op_mov_reg_T1(ot, R_EAX);
6026 2e70f6ef pbrook
        if (use_icount) {
6027 2e70f6ef pbrook
            gen_io_end();
6028 2e70f6ef pbrook
            gen_jmp(s, s->pc - s->cs_base);
6029 2e70f6ef pbrook
        }
6030 2c0262af bellard
        break;
6031 2c0262af bellard
    case 0xee:
6032 2c0262af bellard
    case 0xef:
6033 f115e911 bellard
        if ((b & 1) == 0)
6034 f115e911 bellard
            ot = OT_BYTE;
6035 f115e911 bellard
        else
6036 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
6037 57fec1fe bellard
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
6038 4f31916f bellard
        gen_op_andl_T0_ffff();
6039 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base,
6040 b8b6a50b bellard
                     svm_is_rep(prefixes));
6041 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 1, R_EAX);
6042 b8b6a50b bellard
6043 2e70f6ef pbrook
        if (use_icount)
6044 2e70f6ef pbrook
            gen_io_start();
6045 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6046 b6abf97d bellard
        tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
6047 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
6048 a7812ae4 pbrook
        gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
6049 2e70f6ef pbrook
        if (use_icount) {
6050 2e70f6ef pbrook
            gen_io_end();
6051 2e70f6ef pbrook
            gen_jmp(s, s->pc - s->cs_base);
6052 2e70f6ef pbrook
        }
6053 2c0262af bellard
        break;
6054 2c0262af bellard
6055 2c0262af bellard
        /************************/
6056 2c0262af bellard
        /* control */
6057 2c0262af bellard
    case 0xc2: /* ret im */
6058 61382a50 bellard
        val = ldsw_code(s->pc);
6059 2c0262af bellard
        s->pc += 2;
6060 2c0262af bellard
        gen_pop_T0(s);
6061 8f091a59 bellard
        if (CODE64(s) && s->dflag)
6062 8f091a59 bellard
            s->dflag = 2;
6063 2c0262af bellard
        gen_stack_update(s, val + (2 << s->dflag));
6064 2c0262af bellard
        if (s->dflag == 0)
6065 2c0262af bellard
            gen_op_andl_T0_ffff();
6066 2c0262af bellard
        gen_op_jmp_T0();
6067 2c0262af bellard
        gen_eob(s);
6068 2c0262af bellard
        break;
6069 2c0262af bellard
    case 0xc3: /* ret */
6070 2c0262af bellard
        gen_pop_T0(s);
6071 2c0262af bellard
        gen_pop_update(s);
6072 2c0262af bellard
        if (s->dflag == 0)
6073 2c0262af bellard
            gen_op_andl_T0_ffff();
6074 2c0262af bellard
        gen_op_jmp_T0();
6075 2c0262af bellard
        gen_eob(s);
6076 2c0262af bellard
        break;
6077 2c0262af bellard
    case 0xca: /* lret im */
6078 61382a50 bellard
        val = ldsw_code(s->pc);
6079 2c0262af bellard
        s->pc += 2;
6080 2c0262af bellard
    do_lret:
6081 2c0262af bellard
        if (s->pe && !s->vm86) {
6082 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6083 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
6084 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
6085 a7812ae4 pbrook
            gen_helper_lret_protected(tcg_const_i32(s->dflag),
6086 a7812ae4 pbrook
                                      tcg_const_i32(val));
6087 2c0262af bellard
        } else {
6088 2c0262af bellard
            gen_stack_A0(s);
6089 2c0262af bellard
            /* pop offset */
6090 57fec1fe bellard
            gen_op_ld_T0_A0(1 + s->dflag + s->mem_index);
6091 2c0262af bellard
            if (s->dflag == 0)
6092 2c0262af bellard
                gen_op_andl_T0_ffff();
6093 2c0262af bellard
            /* NOTE: keeping EIP updated is not a problem in case of
6094 2c0262af bellard
               exception */
6095 2c0262af bellard
            gen_op_jmp_T0();
6096 2c0262af bellard
            /* pop selector */
6097 2c0262af bellard
            gen_op_addl_A0_im(2 << s->dflag);
6098 57fec1fe bellard
            gen_op_ld_T0_A0(1 + s->dflag + s->mem_index);
6099 3bd7da9e bellard
            gen_op_movl_seg_T0_vm(R_CS);
6100 2c0262af bellard
            /* add stack offset */
6101 2c0262af bellard
            gen_stack_update(s, val + (4 << s->dflag));
6102 2c0262af bellard
        }
6103 2c0262af bellard
        gen_eob(s);
6104 2c0262af bellard
        break;
6105 2c0262af bellard
    case 0xcb: /* lret */
6106 2c0262af bellard
        val = 0;
6107 2c0262af bellard
        goto do_lret;
6108 2c0262af bellard
    case 0xcf: /* iret */
6109 872929aa bellard
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_IRET);
6110 2c0262af bellard
        if (!s->pe) {
6111 2c0262af bellard
            /* real mode */
6112 a7812ae4 pbrook
            gen_helper_iret_real(tcg_const_i32(s->dflag));
6113 2c0262af bellard
            s->cc_op = CC_OP_EFLAGS;
6114 f115e911 bellard
        } else if (s->vm86) {
6115 f115e911 bellard
            if (s->iopl != 3) {
6116 f115e911 bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6117 f115e911 bellard
            } else {
6118 a7812ae4 pbrook
                gen_helper_iret_real(tcg_const_i32(s->dflag));
6119 f115e911 bellard
                s->cc_op = CC_OP_EFLAGS;
6120 f115e911 bellard
            }
6121 2c0262af bellard
        } else {
6122 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6123 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
6124 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
6125 a7812ae4 pbrook
            gen_helper_iret_protected(tcg_const_i32(s->dflag), 
6126 a7812ae4 pbrook
                                      tcg_const_i32(s->pc - s->cs_base));
6127 2c0262af bellard
            s->cc_op = CC_OP_EFLAGS;
6128 2c0262af bellard
        }
6129 2c0262af bellard
        gen_eob(s);
6130 2c0262af bellard
        break;
6131 2c0262af bellard
    case 0xe8: /* call im */
6132 2c0262af bellard
        {
6133 14ce26e7 bellard
            if (dflag)
6134 14ce26e7 bellard
                tval = (int32_t)insn_get(s, OT_LONG);
6135 14ce26e7 bellard
            else
6136 14ce26e7 bellard
                tval = (int16_t)insn_get(s, OT_WORD);
6137 2c0262af bellard
            next_eip = s->pc - s->cs_base;
6138 14ce26e7 bellard
            tval += next_eip;
6139 2c0262af bellard
            if (s->dflag == 0)
6140 14ce26e7 bellard
                tval &= 0xffff;
6141 14ce26e7 bellard
            gen_movtl_T0_im(next_eip);
6142 2c0262af bellard
            gen_push_T0(s);
6143 14ce26e7 bellard
            gen_jmp(s, tval);
6144 2c0262af bellard
        }
6145 2c0262af bellard
        break;
6146 2c0262af bellard
    case 0x9a: /* lcall im */
6147 2c0262af bellard
        {
6148 2c0262af bellard
            unsigned int selector, offset;
6149 3b46e624 ths
6150 14ce26e7 bellard
            if (CODE64(s))
6151 14ce26e7 bellard
                goto illegal_op;
6152 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
6153 2c0262af bellard
            offset = insn_get(s, ot);
6154 2c0262af bellard
            selector = insn_get(s, OT_WORD);
6155 3b46e624 ths
6156 2c0262af bellard
            gen_op_movl_T0_im(selector);
6157 14ce26e7 bellard
            gen_op_movl_T1_imu(offset);
6158 2c0262af bellard
        }
6159 2c0262af bellard
        goto do_lcall;
6160 ecada8a2 bellard
    case 0xe9: /* jmp im */
6161 14ce26e7 bellard
        if (dflag)
6162 14ce26e7 bellard
            tval = (int32_t)insn_get(s, OT_LONG);
6163 14ce26e7 bellard
        else
6164 14ce26e7 bellard
            tval = (int16_t)insn_get(s, OT_WORD);
6165 14ce26e7 bellard
        tval += s->pc - s->cs_base;
6166 2c0262af bellard
        if (s->dflag == 0)
6167 14ce26e7 bellard
            tval &= 0xffff;
6168 32938e12 aurel32
        else if(!CODE64(s))
6169 32938e12 aurel32
            tval &= 0xffffffff;
6170 14ce26e7 bellard
        gen_jmp(s, tval);
6171 2c0262af bellard
        break;
6172 2c0262af bellard
    case 0xea: /* ljmp im */
6173 2c0262af bellard
        {
6174 2c0262af bellard
            unsigned int selector, offset;
6175 2c0262af bellard
6176 14ce26e7 bellard
            if (CODE64(s))
6177 14ce26e7 bellard
                goto illegal_op;
6178 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
6179 2c0262af bellard
            offset = insn_get(s, ot);
6180 2c0262af bellard
            selector = insn_get(s, OT_WORD);
6181 3b46e624 ths
6182 2c0262af bellard
            gen_op_movl_T0_im(selector);
6183 14ce26e7 bellard
            gen_op_movl_T1_imu(offset);
6184 2c0262af bellard
        }
6185 2c0262af bellard
        goto do_ljmp;
6186 2c0262af bellard
    case 0xeb: /* jmp Jb */
6187 14ce26e7 bellard
        tval = (int8_t)insn_get(s, OT_BYTE);
6188 14ce26e7 bellard
        tval += s->pc - s->cs_base;
6189 2c0262af bellard
        if (s->dflag == 0)
6190 14ce26e7 bellard
            tval &= 0xffff;
6191 14ce26e7 bellard
        gen_jmp(s, tval);
6192 2c0262af bellard
        break;
6193 2c0262af bellard
    case 0x70 ... 0x7f: /* jcc Jb */
6194 14ce26e7 bellard
        tval = (int8_t)insn_get(s, OT_BYTE);
6195 2c0262af bellard
        goto do_jcc;
6196 2c0262af bellard
    case 0x180 ... 0x18f: /* jcc Jv */
6197 2c0262af bellard
        if (dflag) {
6198 14ce26e7 bellard
            tval = (int32_t)insn_get(s, OT_LONG);
6199 2c0262af bellard
        } else {
6200 5fafdf24 ths
            tval = (int16_t)insn_get(s, OT_WORD);
6201 2c0262af bellard
        }
6202 2c0262af bellard
    do_jcc:
6203 2c0262af bellard
        next_eip = s->pc - s->cs_base;
6204 14ce26e7 bellard
        tval += next_eip;
6205 2c0262af bellard
        if (s->dflag == 0)
6206 14ce26e7 bellard
            tval &= 0xffff;
6207 14ce26e7 bellard
        gen_jcc(s, b, tval, next_eip);
6208 2c0262af bellard
        break;
6209 2c0262af bellard
6210 2c0262af bellard
    case 0x190 ... 0x19f: /* setcc Gv */
6211 61382a50 bellard
        modrm = ldub_code(s->pc++);
6212 2c0262af bellard
        gen_setcc(s, b);
6213 2c0262af bellard
        gen_ldst_modrm(s, modrm, OT_BYTE, OR_TMP0, 1);
6214 2c0262af bellard
        break;
6215 2c0262af bellard
    case 0x140 ... 0x14f: /* cmov Gv, Ev */
6216 8e1c85e3 bellard
        {
6217 8e1c85e3 bellard
            int l1;
6218 1e4840bf bellard
            TCGv t0;
6219 1e4840bf bellard
6220 8e1c85e3 bellard
            ot = dflag + OT_WORD;
6221 8e1c85e3 bellard
            modrm = ldub_code(s->pc++);
6222 8e1c85e3 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
6223 8e1c85e3 bellard
            mod = (modrm >> 6) & 3;
6224 a7812ae4 pbrook
            t0 = tcg_temp_local_new();
6225 8e1c85e3 bellard
            if (mod != 3) {
6226 8e1c85e3 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6227 1e4840bf bellard
                gen_op_ld_v(ot + s->mem_index, t0, cpu_A0);
6228 8e1c85e3 bellard
            } else {
6229 8e1c85e3 bellard
                rm = (modrm & 7) | REX_B(s);
6230 1e4840bf bellard
                gen_op_mov_v_reg(ot, t0, rm);
6231 8e1c85e3 bellard
            }
6232 8e1c85e3 bellard
#ifdef TARGET_X86_64
6233 8e1c85e3 bellard
            if (ot == OT_LONG) {
6234 8e1c85e3 bellard
                /* XXX: specific Intel behaviour ? */
6235 8e1c85e3 bellard
                l1 = gen_new_label();
6236 8e1c85e3 bellard
                gen_jcc1(s, s->cc_op, b ^ 1, l1);
6237 1e4840bf bellard
                tcg_gen_st32_tl(t0, cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET);
6238 8e1c85e3 bellard
                gen_set_label(l1);
6239 8e1c85e3 bellard
                tcg_gen_movi_tl(cpu_tmp0, 0);
6240 8e1c85e3 bellard
                tcg_gen_st32_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]) + REG_LH_OFFSET);
6241 8e1c85e3 bellard
            } else
6242 8e1c85e3 bellard
#endif
6243 8e1c85e3 bellard
            {
6244 8e1c85e3 bellard
                l1 = gen_new_label();
6245 8e1c85e3 bellard
                gen_jcc1(s, s->cc_op, b ^ 1, l1);
6246 1e4840bf bellard
                gen_op_mov_reg_v(ot, reg, t0);
6247 8e1c85e3 bellard
                gen_set_label(l1);
6248 8e1c85e3 bellard
            }
6249 1e4840bf bellard
            tcg_temp_free(t0);
6250 2c0262af bellard
        }
6251 2c0262af bellard
        break;
6252 3b46e624 ths
6253 2c0262af bellard
        /************************/
6254 2c0262af bellard
        /* flags */
6255 2c0262af bellard
    case 0x9c: /* pushf */
6256 872929aa bellard
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_PUSHF);
6257 2c0262af bellard
        if (s->vm86 && s->iopl != 3) {
6258 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6259 2c0262af bellard
        } else {
6260 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6261 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
6262 a7812ae4 pbrook
            gen_helper_read_eflags(cpu_T[0]);
6263 2c0262af bellard
            gen_push_T0(s);
6264 2c0262af bellard
        }
6265 2c0262af bellard
        break;
6266 2c0262af bellard
    case 0x9d: /* popf */
6267 872929aa bellard
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_POPF);
6268 2c0262af bellard
        if (s->vm86 && s->iopl != 3) {
6269 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6270 2c0262af bellard
        } else {
6271 2c0262af bellard
            gen_pop_T0(s);
6272 2c0262af bellard
            if (s->cpl == 0) {
6273 2c0262af bellard
                if (s->dflag) {
6274 a7812ae4 pbrook
                    gen_helper_write_eflags(cpu_T[0],
6275 bd7a7b33 bellard
                                       tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK | IOPL_MASK)));
6276 2c0262af bellard
                } else {
6277 a7812ae4 pbrook
                    gen_helper_write_eflags(cpu_T[0],
6278 bd7a7b33 bellard
                                       tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK | IOPL_MASK) & 0xffff));
6279 2c0262af bellard
                }
6280 2c0262af bellard
            } else {
6281 4136f33c bellard
                if (s->cpl <= s->iopl) {
6282 4136f33c bellard
                    if (s->dflag) {
6283 a7812ae4 pbrook
                        gen_helper_write_eflags(cpu_T[0],
6284 bd7a7b33 bellard
                                           tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK)));
6285 4136f33c bellard
                    } else {
6286 a7812ae4 pbrook
                        gen_helper_write_eflags(cpu_T[0],
6287 bd7a7b33 bellard
                                           tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK) & 0xffff));
6288 4136f33c bellard
                    }
6289 2c0262af bellard
                } else {
6290 4136f33c bellard
                    if (s->dflag) {
6291 a7812ae4 pbrook
                        gen_helper_write_eflags(cpu_T[0],
6292 bd7a7b33 bellard
                                           tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK)));
6293 4136f33c bellard
                    } else {
6294 a7812ae4 pbrook
                        gen_helper_write_eflags(cpu_T[0],
6295 bd7a7b33 bellard
                                           tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK) & 0xffff));
6296 4136f33c bellard
                    }
6297 2c0262af bellard
                }
6298 2c0262af bellard
            }
6299 2c0262af bellard
            gen_pop_update(s);
6300 2c0262af bellard
            s->cc_op = CC_OP_EFLAGS;
6301 2c0262af bellard
            /* abort translation because TF flag may change */
6302 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
6303 2c0262af bellard
            gen_eob(s);
6304 2c0262af bellard
        }
6305 2c0262af bellard
        break;
6306 2c0262af bellard
    case 0x9e: /* sahf */
6307 12e26b75 bellard
        if (CODE64(s) && !(s->cpuid_ext3_features & CPUID_EXT3_LAHF_LM))
6308 14ce26e7 bellard
            goto illegal_op;
6309 57fec1fe bellard
        gen_op_mov_TN_reg(OT_BYTE, 0, R_AH);
6310 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6311 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6312 bd7a7b33 bellard
        gen_compute_eflags(cpu_cc_src);
6313 bd7a7b33 bellard
        tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, CC_O);
6314 bd7a7b33 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], CC_S | CC_Z | CC_A | CC_P | CC_C);
6315 bd7a7b33 bellard
        tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, cpu_T[0]);
6316 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6317 2c0262af bellard
        break;
6318 2c0262af bellard
    case 0x9f: /* lahf */
6319 12e26b75 bellard
        if (CODE64(s) && !(s->cpuid_ext3_features & CPUID_EXT3_LAHF_LM))
6320 14ce26e7 bellard
            goto illegal_op;
6321 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6322 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6323 bd7a7b33 bellard
        gen_compute_eflags(cpu_T[0]);
6324 bd7a7b33 bellard
        /* Note: gen_compute_eflags() only gives the condition codes */
6325 bd7a7b33 bellard
        tcg_gen_ori_tl(cpu_T[0], cpu_T[0], 0x02);
6326 57fec1fe bellard
        gen_op_mov_reg_T0(OT_BYTE, R_AH);
6327 2c0262af bellard
        break;
6328 2c0262af bellard
    case 0xf5: /* cmc */
6329 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6330 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6331 bd7a7b33 bellard
        gen_compute_eflags(cpu_cc_src);
6332 bd7a7b33 bellard
        tcg_gen_xori_tl(cpu_cc_src, cpu_cc_src, CC_C);
6333 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6334 2c0262af bellard
        break;
6335 2c0262af bellard
    case 0xf8: /* clc */
6336 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6337 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6338 bd7a7b33 bellard
        gen_compute_eflags(cpu_cc_src);
6339 bd7a7b33 bellard
        tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~CC_C);
6340 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6341 2c0262af bellard
        break;
6342 2c0262af bellard
    case 0xf9: /* stc */
6343 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6344 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6345 bd7a7b33 bellard
        gen_compute_eflags(cpu_cc_src);
6346 bd7a7b33 bellard
        tcg_gen_ori_tl(cpu_cc_src, cpu_cc_src, CC_C);
6347 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6348 2c0262af bellard
        break;
6349 2c0262af bellard
    case 0xfc: /* cld */
6350 b6abf97d bellard
        tcg_gen_movi_i32(cpu_tmp2_i32, 1);
6351 b6abf97d bellard
        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, offsetof(CPUState, df));
6352 2c0262af bellard
        break;
6353 2c0262af bellard
    case 0xfd: /* std */
6354 b6abf97d bellard
        tcg_gen_movi_i32(cpu_tmp2_i32, -1);
6355 b6abf97d bellard
        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, offsetof(CPUState, df));
6356 2c0262af bellard
        break;
6357 2c0262af bellard
6358 2c0262af bellard
        /************************/
6359 2c0262af bellard
        /* bit operations */
6360 2c0262af bellard
    case 0x1ba: /* bt/bts/btr/btc Gv, im */
6361 14ce26e7 bellard
        ot = dflag + OT_WORD;
6362 61382a50 bellard
        modrm = ldub_code(s->pc++);
6363 33698e5f bellard
        op = (modrm >> 3) & 7;
6364 2c0262af bellard
        mod = (modrm >> 6) & 3;
6365 14ce26e7 bellard
        rm = (modrm & 7) | REX_B(s);
6366 2c0262af bellard
        if (mod != 3) {
6367 14ce26e7 bellard
            s->rip_offset = 1;
6368 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6369 57fec1fe bellard
            gen_op_ld_T0_A0(ot + s->mem_index);
6370 2c0262af bellard
        } else {
6371 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, rm);
6372 2c0262af bellard
        }
6373 2c0262af bellard
        /* load shift */
6374 61382a50 bellard
        val = ldub_code(s->pc++);
6375 2c0262af bellard
        gen_op_movl_T1_im(val);
6376 2c0262af bellard
        if (op < 4)
6377 2c0262af bellard
            goto illegal_op;
6378 2c0262af bellard
        op -= 4;
6379 f484d386 bellard
        goto bt_op;
6380 2c0262af bellard
    case 0x1a3: /* bt Gv, Ev */
6381 2c0262af bellard
        op = 0;
6382 2c0262af bellard
        goto do_btx;
6383 2c0262af bellard
    case 0x1ab: /* bts */
6384 2c0262af bellard
        op = 1;
6385 2c0262af bellard
        goto do_btx;
6386 2c0262af bellard
    case 0x1b3: /* btr */
6387 2c0262af bellard
        op = 2;
6388 2c0262af bellard
        goto do_btx;
6389 2c0262af bellard
    case 0x1bb: /* btc */
6390 2c0262af bellard
        op = 3;
6391 2c0262af bellard
    do_btx:
6392 14ce26e7 bellard
        ot = dflag + OT_WORD;
6393 61382a50 bellard
        modrm = ldub_code(s->pc++);
6394 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
6395 2c0262af bellard
        mod = (modrm >> 6) & 3;
6396 14ce26e7 bellard
        rm = (modrm & 7) | REX_B(s);
6397 57fec1fe bellard
        gen_op_mov_TN_reg(OT_LONG, 1, reg);
6398 2c0262af bellard
        if (mod != 3) {
6399 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6400 2c0262af bellard
            /* specific case: we need to add a displacement */
6401 f484d386 bellard
            gen_exts(ot, cpu_T[1]);
6402 f484d386 bellard
            tcg_gen_sari_tl(cpu_tmp0, cpu_T[1], 3 + ot);
6403 f484d386 bellard
            tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, ot);
6404 f484d386 bellard
            tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
6405 57fec1fe bellard
            gen_op_ld_T0_A0(ot + s->mem_index);
6406 2c0262af bellard
        } else {
6407 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, rm);
6408 2c0262af bellard
        }
6409 f484d386 bellard
    bt_op:
6410 f484d386 bellard
        tcg_gen_andi_tl(cpu_T[1], cpu_T[1], (1 << (3 + ot)) - 1);
6411 f484d386 bellard
        switch(op) {
6412 f484d386 bellard
        case 0:
6413 f484d386 bellard
            tcg_gen_shr_tl(cpu_cc_src, cpu_T[0], cpu_T[1]);
6414 f484d386 bellard
            tcg_gen_movi_tl(cpu_cc_dst, 0);
6415 f484d386 bellard
            break;
6416 f484d386 bellard
        case 1:
6417 f484d386 bellard
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
6418 f484d386 bellard
            tcg_gen_movi_tl(cpu_tmp0, 1);
6419 f484d386 bellard
            tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
6420 f484d386 bellard
            tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
6421 f484d386 bellard
            break;
6422 f484d386 bellard
        case 2:
6423 f484d386 bellard
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
6424 f484d386 bellard
            tcg_gen_movi_tl(cpu_tmp0, 1);
6425 f484d386 bellard
            tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
6426 f484d386 bellard
            tcg_gen_not_tl(cpu_tmp0, cpu_tmp0);
6427 f484d386 bellard
            tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
6428 f484d386 bellard
            break;
6429 f484d386 bellard
        default:
6430 f484d386 bellard
        case 3:
6431 f484d386 bellard
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
6432 f484d386 bellard
            tcg_gen_movi_tl(cpu_tmp0, 1);
6433 f484d386 bellard
            tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
6434 f484d386 bellard
            tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
6435 f484d386 bellard
            break;
6436 f484d386 bellard
        }
6437 2c0262af bellard
        s->cc_op = CC_OP_SARB + ot;
6438 2c0262af bellard
        if (op != 0) {
6439 2c0262af bellard
            if (mod != 3)
6440 57fec1fe bellard
                gen_op_st_T0_A0(ot + s->mem_index);
6441 2c0262af bellard
            else
6442 57fec1fe bellard
                gen_op_mov_reg_T0(ot, rm);
6443 f484d386 bellard
            tcg_gen_mov_tl(cpu_cc_src, cpu_tmp4);
6444 f484d386 bellard
            tcg_gen_movi_tl(cpu_cc_dst, 0);
6445 2c0262af bellard
        }
6446 2c0262af bellard
        break;
6447 2c0262af bellard
    case 0x1bc: /* bsf */
6448 2c0262af bellard
    case 0x1bd: /* bsr */
6449 6191b059 bellard
        {
6450 6191b059 bellard
            int label1;
6451 1e4840bf bellard
            TCGv t0;
6452 1e4840bf bellard
6453 6191b059 bellard
            ot = dflag + OT_WORD;
6454 6191b059 bellard
            modrm = ldub_code(s->pc++);
6455 6191b059 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
6456 6191b059 bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
6457 6191b059 bellard
            gen_extu(ot, cpu_T[0]);
6458 6191b059 bellard
            label1 = gen_new_label();
6459 6191b059 bellard
            tcg_gen_movi_tl(cpu_cc_dst, 0);
6460 a7812ae4 pbrook
            t0 = tcg_temp_local_new();
6461 1e4840bf bellard
            tcg_gen_mov_tl(t0, cpu_T[0]);
6462 1e4840bf bellard
            tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, label1);
6463 6191b059 bellard
            if (b & 1) {
6464 a7812ae4 pbrook
                gen_helper_bsr(cpu_T[0], t0);
6465 6191b059 bellard
            } else {
6466 a7812ae4 pbrook
                gen_helper_bsf(cpu_T[0], t0);
6467 6191b059 bellard
            }
6468 6191b059 bellard
            gen_op_mov_reg_T0(ot, reg);
6469 6191b059 bellard
            tcg_gen_movi_tl(cpu_cc_dst, 1);
6470 6191b059 bellard
            gen_set_label(label1);
6471 6191b059 bellard
            tcg_gen_discard_tl(cpu_cc_src);
6472 6191b059 bellard
            s->cc_op = CC_OP_LOGICB + ot;
6473 1e4840bf bellard
            tcg_temp_free(t0);
6474 6191b059 bellard
        }
6475 2c0262af bellard
        break;
6476 2c0262af bellard
        /************************/
6477 2c0262af bellard
        /* bcd */
6478 2c0262af bellard
    case 0x27: /* daa */
6479 14ce26e7 bellard
        if (CODE64(s))
6480 14ce26e7 bellard
            goto illegal_op;
6481 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6482 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6483 a7812ae4 pbrook
        gen_helper_daa();
6484 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6485 2c0262af bellard
        break;
6486 2c0262af bellard
    case 0x2f: /* das */
6487 14ce26e7 bellard
        if (CODE64(s))
6488 14ce26e7 bellard
            goto illegal_op;
6489 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6490 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6491 a7812ae4 pbrook
        gen_helper_das();
6492 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6493 2c0262af bellard
        break;
6494 2c0262af bellard
    case 0x37: /* aaa */
6495 14ce26e7 bellard
        if (CODE64(s))
6496 14ce26e7 bellard
            goto illegal_op;
6497 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6498 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6499 a7812ae4 pbrook
        gen_helper_aaa();
6500 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6501 2c0262af bellard
        break;
6502 2c0262af bellard
    case 0x3f: /* aas */
6503 14ce26e7 bellard
        if (CODE64(s))
6504 14ce26e7 bellard
            goto illegal_op;
6505 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6506 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6507 a7812ae4 pbrook
        gen_helper_aas();
6508 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6509 2c0262af bellard
        break;
6510 2c0262af bellard
    case 0xd4: /* aam */
6511 14ce26e7 bellard
        if (CODE64(s))
6512 14ce26e7 bellard
            goto illegal_op;
6513 61382a50 bellard
        val = ldub_code(s->pc++);
6514 b6d7c3db ths
        if (val == 0) {
6515 b6d7c3db ths
            gen_exception(s, EXCP00_DIVZ, pc_start - s->cs_base);
6516 b6d7c3db ths
        } else {
6517 a7812ae4 pbrook
            gen_helper_aam(tcg_const_i32(val));
6518 b6d7c3db ths
            s->cc_op = CC_OP_LOGICB;
6519 b6d7c3db ths
        }
6520 2c0262af bellard
        break;
6521 2c0262af bellard
    case 0xd5: /* aad */
6522 14ce26e7 bellard
        if (CODE64(s))
6523 14ce26e7 bellard
            goto illegal_op;
6524 61382a50 bellard
        val = ldub_code(s->pc++);
6525 a7812ae4 pbrook
        gen_helper_aad(tcg_const_i32(val));
6526 2c0262af bellard
        s->cc_op = CC_OP_LOGICB;
6527 2c0262af bellard
        break;
6528 2c0262af bellard
        /************************/
6529 2c0262af bellard
        /* misc */
6530 2c0262af bellard
    case 0x90: /* nop */
6531 14ce26e7 bellard
        /* XXX: xchg + rex handling */
6532 ab1f142b bellard
        /* XXX: correct lock test for all insn */
6533 ab1f142b bellard
        if (prefixes & PREFIX_LOCK)
6534 ab1f142b bellard
            goto illegal_op;
6535 0573fbfc ths
        if (prefixes & PREFIX_REPZ) {
6536 0573fbfc ths
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_PAUSE);
6537 0573fbfc ths
        }
6538 2c0262af bellard
        break;
6539 2c0262af bellard
    case 0x9b: /* fwait */
6540 5fafdf24 ths
        if ((s->flags & (HF_MP_MASK | HF_TS_MASK)) ==
6541 7eee2a50 bellard
            (HF_MP_MASK | HF_TS_MASK)) {
6542 7eee2a50 bellard
            gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
6543 2ee73ac3 bellard
        } else {
6544 2ee73ac3 bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6545 2ee73ac3 bellard
                gen_op_set_cc_op(s->cc_op);
6546 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
6547 a7812ae4 pbrook
            gen_helper_fwait();
6548 7eee2a50 bellard
        }
6549 2c0262af bellard
        break;
6550 2c0262af bellard
    case 0xcc: /* int3 */
6551 2c0262af bellard
        gen_interrupt(s, EXCP03_INT3, pc_start - s->cs_base, s->pc - s->cs_base);
6552 2c0262af bellard
        break;
6553 2c0262af bellard
    case 0xcd: /* int N */
6554 61382a50 bellard
        val = ldub_code(s->pc++);
6555 f115e911 bellard
        if (s->vm86 && s->iopl != 3) {
6556 5fafdf24 ths
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6557 f115e911 bellard
        } else {
6558 f115e911 bellard
            gen_interrupt(s, val, pc_start - s->cs_base, s->pc - s->cs_base);
6559 f115e911 bellard
        }
6560 2c0262af bellard
        break;
6561 2c0262af bellard
    case 0xce: /* into */
6562 14ce26e7 bellard
        if (CODE64(s))
6563 14ce26e7 bellard
            goto illegal_op;
6564 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6565 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6566 a8ede8ba bellard
        gen_jmp_im(pc_start - s->cs_base);
6567 a7812ae4 pbrook
        gen_helper_into(tcg_const_i32(s->pc - pc_start));
6568 2c0262af bellard
        break;
6569 0b97134b aurel32
#ifdef WANT_ICEBP
6570 2c0262af bellard
    case 0xf1: /* icebp (undocumented, exits to external debugger) */
6571 872929aa bellard
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_ICEBP);
6572 aba9d61e bellard
#if 1
6573 2c0262af bellard
        gen_debug(s, pc_start - s->cs_base);
6574 aba9d61e bellard
#else
6575 aba9d61e bellard
        /* start debug */
6576 aba9d61e bellard
        tb_flush(cpu_single_env);
6577 aba9d61e bellard
        cpu_set_log(CPU_LOG_INT | CPU_LOG_TB_IN_ASM);
6578 aba9d61e bellard
#endif
6579 2c0262af bellard
        break;
6580 0b97134b aurel32
#endif
6581 2c0262af bellard
    case 0xfa: /* cli */
6582 2c0262af bellard
        if (!s->vm86) {
6583 2c0262af bellard
            if (s->cpl <= s->iopl) {
6584 a7812ae4 pbrook
                gen_helper_cli();
6585 2c0262af bellard
            } else {
6586 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6587 2c0262af bellard
            }
6588 2c0262af bellard
        } else {
6589 2c0262af bellard
            if (s->iopl == 3) {
6590 a7812ae4 pbrook
                gen_helper_cli();
6591 2c0262af bellard
            } else {
6592 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6593 2c0262af bellard
            }
6594 2c0262af bellard
        }
6595 2c0262af bellard
        break;
6596 2c0262af bellard
    case 0xfb: /* sti */
6597 2c0262af bellard
        if (!s->vm86) {
6598 2c0262af bellard
            if (s->cpl <= s->iopl) {
6599 2c0262af bellard
            gen_sti:
6600 a7812ae4 pbrook
                gen_helper_sti();
6601 2c0262af bellard
                /* interruptions are enabled only the first insn after sti */
6602 a2cc3b24 bellard
                /* If several instructions disable interrupts, only the
6603 a2cc3b24 bellard
                   _first_ does it */
6604 a2cc3b24 bellard
                if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
6605 a7812ae4 pbrook
                    gen_helper_set_inhibit_irq();
6606 2c0262af bellard
                /* give a chance to handle pending irqs */
6607 14ce26e7 bellard
                gen_jmp_im(s->pc - s->cs_base);
6608 2c0262af bellard
                gen_eob(s);
6609 2c0262af bellard
            } else {
6610 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6611 2c0262af bellard
            }
6612 2c0262af bellard
        } else {
6613 2c0262af bellard
            if (s->iopl == 3) {
6614 2c0262af bellard
                goto gen_sti;
6615 2c0262af bellard
            } else {
6616 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6617 2c0262af bellard
            }
6618 2c0262af bellard
        }
6619 2c0262af bellard
        break;
6620 2c0262af bellard
    case 0x62: /* bound */
6621 14ce26e7 bellard
        if (CODE64(s))
6622 14ce26e7 bellard
            goto illegal_op;
6623 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
6624 61382a50 bellard
        modrm = ldub_code(s->pc++);
6625 2c0262af bellard
        reg = (modrm >> 3) & 7;
6626 2c0262af bellard
        mod = (modrm >> 6) & 3;
6627 2c0262af bellard
        if (mod == 3)
6628 2c0262af bellard
            goto illegal_op;
6629 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 0, reg);
6630 2c0262af bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6631 14ce26e7 bellard
        gen_jmp_im(pc_start - s->cs_base);
6632 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6633 2c0262af bellard
        if (ot == OT_WORD)
6634 a7812ae4 pbrook
            gen_helper_boundw(cpu_A0, cpu_tmp2_i32);
6635 2c0262af bellard
        else
6636 a7812ae4 pbrook
            gen_helper_boundl(cpu_A0, cpu_tmp2_i32);
6637 2c0262af bellard
        break;
6638 2c0262af bellard
    case 0x1c8 ... 0x1cf: /* bswap reg */
6639 14ce26e7 bellard
        reg = (b & 7) | REX_B(s);
6640 14ce26e7 bellard
#ifdef TARGET_X86_64
6641 14ce26e7 bellard
        if (dflag == 2) {
6642 57fec1fe bellard
            gen_op_mov_TN_reg(OT_QUAD, 0, reg);
6643 66896cb8 aurel32
            tcg_gen_bswap64_i64(cpu_T[0], cpu_T[0]);
6644 57fec1fe bellard
            gen_op_mov_reg_T0(OT_QUAD, reg);
6645 5fafdf24 ths
        } else
6646 8777643e aurel32
#endif
6647 57fec1fe bellard
        {
6648 57fec1fe bellard
            gen_op_mov_TN_reg(OT_LONG, 0, reg);
6649 8777643e aurel32
            tcg_gen_ext32u_tl(cpu_T[0], cpu_T[0]);
6650 8777643e aurel32
            tcg_gen_bswap32_tl(cpu_T[0], cpu_T[0]);
6651 57fec1fe bellard
            gen_op_mov_reg_T0(OT_LONG, reg);
6652 14ce26e7 bellard
        }
6653 2c0262af bellard
        break;
6654 2c0262af bellard
    case 0xd6: /* salc */
6655 14ce26e7 bellard
        if (CODE64(s))
6656 14ce26e7 bellard
            goto illegal_op;
6657 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6658 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6659 bd7a7b33 bellard
        gen_compute_eflags_c(cpu_T[0]);
6660 bd7a7b33 bellard
        tcg_gen_neg_tl(cpu_T[0], cpu_T[0]);
6661 bd7a7b33 bellard
        gen_op_mov_reg_T0(OT_BYTE, R_EAX);
6662 2c0262af bellard
        break;
6663 2c0262af bellard
    case 0xe0: /* loopnz */
6664 2c0262af bellard
    case 0xe1: /* loopz */
6665 2c0262af bellard
    case 0xe2: /* loop */
6666 2c0262af bellard
    case 0xe3: /* jecxz */
6667 14ce26e7 bellard
        {
6668 6e0d8677 bellard
            int l1, l2, l3;
6669 14ce26e7 bellard
6670 14ce26e7 bellard
            tval = (int8_t)insn_get(s, OT_BYTE);
6671 14ce26e7 bellard
            next_eip = s->pc - s->cs_base;
6672 14ce26e7 bellard
            tval += next_eip;
6673 14ce26e7 bellard
            if (s->dflag == 0)
6674 14ce26e7 bellard
                tval &= 0xffff;
6675 3b46e624 ths
6676 14ce26e7 bellard
            l1 = gen_new_label();
6677 14ce26e7 bellard
            l2 = gen_new_label();
6678 6e0d8677 bellard
            l3 = gen_new_label();
6679 14ce26e7 bellard
            b &= 3;
6680 6e0d8677 bellard
            switch(b) {
6681 6e0d8677 bellard
            case 0: /* loopnz */
6682 6e0d8677 bellard
            case 1: /* loopz */
6683 6e0d8677 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
6684 6e0d8677 bellard
                    gen_op_set_cc_op(s->cc_op);
6685 6e0d8677 bellard
                gen_op_add_reg_im(s->aflag, R_ECX, -1);
6686 6e0d8677 bellard
                gen_op_jz_ecx(s->aflag, l3);
6687 6e0d8677 bellard
                gen_compute_eflags(cpu_tmp0);
6688 6e0d8677 bellard
                tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, CC_Z);
6689 6e0d8677 bellard
                if (b == 0) {
6690 cb63669a pbrook
                    tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, l1);
6691 6e0d8677 bellard
                } else {
6692 cb63669a pbrook
                    tcg_gen_brcondi_tl(TCG_COND_NE, cpu_tmp0, 0, l1);
6693 6e0d8677 bellard
                }
6694 6e0d8677 bellard
                break;
6695 6e0d8677 bellard
            case 2: /* loop */
6696 6e0d8677 bellard
                gen_op_add_reg_im(s->aflag, R_ECX, -1);
6697 6e0d8677 bellard
                gen_op_jnz_ecx(s->aflag, l1);
6698 6e0d8677 bellard
                break;
6699 6e0d8677 bellard
            default:
6700 6e0d8677 bellard
            case 3: /* jcxz */
6701 6e0d8677 bellard
                gen_op_jz_ecx(s->aflag, l1);
6702 6e0d8677 bellard
                break;
6703 14ce26e7 bellard
            }
6704 14ce26e7 bellard
6705 6e0d8677 bellard
            gen_set_label(l3);
6706 14ce26e7 bellard
            gen_jmp_im(next_eip);
6707 8e1c85e3 bellard
            tcg_gen_br(l2);
6708 6e0d8677 bellard
6709 14ce26e7 bellard
            gen_set_label(l1);
6710 14ce26e7 bellard
            gen_jmp_im(tval);
6711 14ce26e7 bellard
            gen_set_label(l2);
6712 14ce26e7 bellard
            gen_eob(s);
6713 14ce26e7 bellard
        }
6714 2c0262af bellard
        break;
6715 2c0262af bellard
    case 0x130: /* wrmsr */
6716 2c0262af bellard
    case 0x132: /* rdmsr */
6717 2c0262af bellard
        if (s->cpl != 0) {
6718 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6719 2c0262af bellard
        } else {
6720 872929aa bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6721 872929aa bellard
                gen_op_set_cc_op(s->cc_op);
6722 872929aa bellard
            gen_jmp_im(pc_start - s->cs_base);
6723 0573fbfc ths
            if (b & 2) {
6724 a7812ae4 pbrook
                gen_helper_rdmsr();
6725 0573fbfc ths
            } else {
6726 a7812ae4 pbrook
                gen_helper_wrmsr();
6727 0573fbfc ths
            }
6728 2c0262af bellard
        }
6729 2c0262af bellard
        break;
6730 2c0262af bellard
    case 0x131: /* rdtsc */
6731 872929aa bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6732 872929aa bellard
            gen_op_set_cc_op(s->cc_op);
6733 ecada8a2 bellard
        gen_jmp_im(pc_start - s->cs_base);
6734 efade670 pbrook
        if (use_icount)
6735 efade670 pbrook
            gen_io_start();
6736 a7812ae4 pbrook
        gen_helper_rdtsc();
6737 efade670 pbrook
        if (use_icount) {
6738 efade670 pbrook
            gen_io_end();
6739 efade670 pbrook
            gen_jmp(s, s->pc - s->cs_base);
6740 efade670 pbrook
        }
6741 2c0262af bellard
        break;
6742 df01e0fc balrog
    case 0x133: /* rdpmc */
6743 872929aa bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6744 872929aa bellard
            gen_op_set_cc_op(s->cc_op);
6745 df01e0fc balrog
        gen_jmp_im(pc_start - s->cs_base);
6746 a7812ae4 pbrook
        gen_helper_rdpmc();
6747 df01e0fc balrog
        break;
6748 023fe10d bellard
    case 0x134: /* sysenter */
6749 2436b61a balrog
        /* For Intel SYSENTER is valid on 64-bit */
6750 2436b61a balrog
        if (CODE64(s) && cpu_single_env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1)
6751 14ce26e7 bellard
            goto illegal_op;
6752 023fe10d bellard
        if (!s->pe) {
6753 023fe10d bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6754 023fe10d bellard
        } else {
6755 023fe10d bellard
            if (s->cc_op != CC_OP_DYNAMIC) {
6756 023fe10d bellard
                gen_op_set_cc_op(s->cc_op);
6757 023fe10d bellard
                s->cc_op = CC_OP_DYNAMIC;
6758 023fe10d bellard
            }
6759 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
6760 a7812ae4 pbrook
            gen_helper_sysenter();
6761 023fe10d bellard
            gen_eob(s);
6762 023fe10d bellard
        }
6763 023fe10d bellard
        break;
6764 023fe10d bellard
    case 0x135: /* sysexit */
6765 2436b61a balrog
        /* For Intel SYSEXIT is valid on 64-bit */
6766 2436b61a balrog
        if (CODE64(s) && cpu_single_env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1)
6767 14ce26e7 bellard
            goto illegal_op;
6768 023fe10d bellard
        if (!s->pe) {
6769 023fe10d bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6770 023fe10d bellard
        } else {
6771 023fe10d bellard
            if (s->cc_op != CC_OP_DYNAMIC) {
6772 023fe10d bellard
                gen_op_set_cc_op(s->cc_op);
6773 023fe10d bellard
                s->cc_op = CC_OP_DYNAMIC;
6774 023fe10d bellard
            }
6775 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
6776 a7812ae4 pbrook
            gen_helper_sysexit(tcg_const_i32(dflag));
6777 023fe10d bellard
            gen_eob(s);
6778 023fe10d bellard
        }
6779 023fe10d bellard
        break;
6780 14ce26e7 bellard
#ifdef TARGET_X86_64
6781 14ce26e7 bellard
    case 0x105: /* syscall */
6782 14ce26e7 bellard
        /* XXX: is it usable in real mode ? */
6783 14ce26e7 bellard
        if (s->cc_op != CC_OP_DYNAMIC) {
6784 14ce26e7 bellard
            gen_op_set_cc_op(s->cc_op);
6785 14ce26e7 bellard
            s->cc_op = CC_OP_DYNAMIC;
6786 14ce26e7 bellard
        }
6787 14ce26e7 bellard
        gen_jmp_im(pc_start - s->cs_base);
6788 a7812ae4 pbrook
        gen_helper_syscall(tcg_const_i32(s->pc - pc_start));
6789 14ce26e7 bellard
        gen_eob(s);
6790 14ce26e7 bellard
        break;
6791 14ce26e7 bellard
    case 0x107: /* sysret */
6792 14ce26e7 bellard
        if (!s->pe) {
6793 14ce26e7 bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6794 14ce26e7 bellard
        } else {
6795 14ce26e7 bellard
            if (s->cc_op != CC_OP_DYNAMIC) {
6796 14ce26e7 bellard
                gen_op_set_cc_op(s->cc_op);
6797 14ce26e7 bellard
                s->cc_op = CC_OP_DYNAMIC;
6798 14ce26e7 bellard
            }
6799 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
6800 a7812ae4 pbrook
            gen_helper_sysret(tcg_const_i32(s->dflag));
6801 aba9d61e bellard
            /* condition codes are modified only in long mode */
6802 aba9d61e bellard
            if (s->lma)
6803 aba9d61e bellard
                s->cc_op = CC_OP_EFLAGS;
6804 14ce26e7 bellard
            gen_eob(s);
6805 14ce26e7 bellard
        }
6806 14ce26e7 bellard
        break;
6807 14ce26e7 bellard
#endif
6808 2c0262af bellard
    case 0x1a2: /* cpuid */
6809 9575cb94 bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6810 9575cb94 bellard
            gen_op_set_cc_op(s->cc_op);
6811 9575cb94 bellard
        gen_jmp_im(pc_start - s->cs_base);
6812 a7812ae4 pbrook
        gen_helper_cpuid();
6813 2c0262af bellard
        break;
6814 2c0262af bellard
    case 0xf4: /* hlt */
6815 2c0262af bellard
        if (s->cpl != 0) {
6816 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6817 2c0262af bellard
        } else {
6818 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6819 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
6820 94451178 bellard
            gen_jmp_im(pc_start - s->cs_base);
6821 a7812ae4 pbrook
            gen_helper_hlt(tcg_const_i32(s->pc - pc_start));
6822 2c0262af bellard
            s->is_jmp = 3;
6823 2c0262af bellard
        }
6824 2c0262af bellard
        break;
6825 2c0262af bellard
    case 0x100:
6826 61382a50 bellard
        modrm = ldub_code(s->pc++);
6827 2c0262af bellard
        mod = (modrm >> 6) & 3;
6828 2c0262af bellard
        op = (modrm >> 3) & 7;
6829 2c0262af bellard
        switch(op) {
6830 2c0262af bellard
        case 0: /* sldt */
6831 f115e911 bellard
            if (!s->pe || s->vm86)
6832 f115e911 bellard
                goto illegal_op;
6833 872929aa bellard
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_LDTR_READ);
6834 651ba608 bellard
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,ldt.selector));
6835 2c0262af bellard
            ot = OT_WORD;
6836 2c0262af bellard
            if (mod == 3)
6837 2c0262af bellard
                ot += s->dflag;
6838 2c0262af bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
6839 2c0262af bellard
            break;
6840 2c0262af bellard
        case 2: /* lldt */
6841 f115e911 bellard
            if (!s->pe || s->vm86)
6842 f115e911 bellard
                goto illegal_op;
6843 2c0262af bellard
            if (s->cpl != 0) {
6844 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6845 2c0262af bellard
            } else {
6846 872929aa bellard
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_LDTR_WRITE);
6847 2c0262af bellard
                gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
6848 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
6849 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6850 a7812ae4 pbrook
                gen_helper_lldt(cpu_tmp2_i32);
6851 2c0262af bellard
            }
6852 2c0262af bellard
            break;
6853 2c0262af bellard
        case 1: /* str */
6854 f115e911 bellard
            if (!s->pe || s->vm86)
6855 f115e911 bellard
                goto illegal_op;
6856 872929aa bellard
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_TR_READ);
6857 651ba608 bellard
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,tr.selector));
6858 2c0262af bellard
            ot = OT_WORD;
6859 2c0262af bellard
            if (mod == 3)
6860 2c0262af bellard
                ot += s->dflag;
6861 2c0262af bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
6862 2c0262af bellard
            break;
6863 2c0262af bellard
        case 3: /* ltr */
6864 f115e911 bellard
            if (!s->pe || s->vm86)
6865 f115e911 bellard
                goto illegal_op;
6866 2c0262af bellard
            if (s->cpl != 0) {
6867 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6868 2c0262af bellard
            } else {
6869 872929aa bellard
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_TR_WRITE);
6870 2c0262af bellard
                gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
6871 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
6872 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6873 a7812ae4 pbrook
                gen_helper_ltr(cpu_tmp2_i32);
6874 2c0262af bellard
            }
6875 2c0262af bellard
            break;
6876 2c0262af bellard
        case 4: /* verr */
6877 2c0262af bellard
        case 5: /* verw */
6878 f115e911 bellard
            if (!s->pe || s->vm86)
6879 f115e911 bellard
                goto illegal_op;
6880 f115e911 bellard
            gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
6881 f115e911 bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6882 f115e911 bellard
                gen_op_set_cc_op(s->cc_op);
6883 f115e911 bellard
            if (op == 4)
6884 a7812ae4 pbrook
                gen_helper_verr(cpu_T[0]);
6885 f115e911 bellard
            else
6886 a7812ae4 pbrook
                gen_helper_verw(cpu_T[0]);
6887 f115e911 bellard
            s->cc_op = CC_OP_EFLAGS;
6888 f115e911 bellard
            break;
6889 2c0262af bellard
        default:
6890 2c0262af bellard
            goto illegal_op;
6891 2c0262af bellard
        }
6892 2c0262af bellard
        break;
6893 2c0262af bellard
    case 0x101:
6894 61382a50 bellard
        modrm = ldub_code(s->pc++);
6895 2c0262af bellard
        mod = (modrm >> 6) & 3;
6896 2c0262af bellard
        op = (modrm >> 3) & 7;
6897 3d7374c5 bellard
        rm = modrm & 7;
6898 2c0262af bellard
        switch(op) {
6899 2c0262af bellard
        case 0: /* sgdt */
6900 2c0262af bellard
            if (mod == 3)
6901 2c0262af bellard
                goto illegal_op;
6902 872929aa bellard
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_GDTR_READ);
6903 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6904 651ba608 bellard
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, gdt.limit));
6905 57fec1fe bellard
            gen_op_st_T0_A0(OT_WORD + s->mem_index);
6906 aba9d61e bellard
            gen_add_A0_im(s, 2);
6907 651ba608 bellard
            tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, gdt.base));
6908 2c0262af bellard
            if (!s->dflag)
6909 2c0262af bellard
                gen_op_andl_T0_im(0xffffff);
6910 57fec1fe bellard
            gen_op_st_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
6911 2c0262af bellard
            break;
6912 3d7374c5 bellard
        case 1:
6913 3d7374c5 bellard
            if (mod == 3) {
6914 3d7374c5 bellard
                switch (rm) {
6915 3d7374c5 bellard
                case 0: /* monitor */
6916 3d7374c5 bellard
                    if (!(s->cpuid_ext_features & CPUID_EXT_MONITOR) ||
6917 3d7374c5 bellard
                        s->cpl != 0)
6918 3d7374c5 bellard
                        goto illegal_op;
6919 94451178 bellard
                    if (s->cc_op != CC_OP_DYNAMIC)
6920 94451178 bellard
                        gen_op_set_cc_op(s->cc_op);
6921 3d7374c5 bellard
                    gen_jmp_im(pc_start - s->cs_base);
6922 3d7374c5 bellard
#ifdef TARGET_X86_64
6923 3d7374c5 bellard
                    if (s->aflag == 2) {
6924 bbf662ee bellard
                        gen_op_movq_A0_reg(R_EAX);
6925 5fafdf24 ths
                    } else
6926 3d7374c5 bellard
#endif
6927 3d7374c5 bellard
                    {
6928 bbf662ee bellard
                        gen_op_movl_A0_reg(R_EAX);
6929 3d7374c5 bellard
                        if (s->aflag == 0)
6930 3d7374c5 bellard
                            gen_op_andl_A0_ffff();
6931 3d7374c5 bellard
                    }
6932 3d7374c5 bellard
                    gen_add_A0_ds_seg(s);
6933 a7812ae4 pbrook
                    gen_helper_monitor(cpu_A0);
6934 3d7374c5 bellard
                    break;
6935 3d7374c5 bellard
                case 1: /* mwait */
6936 3d7374c5 bellard
                    if (!(s->cpuid_ext_features & CPUID_EXT_MONITOR) ||
6937 3d7374c5 bellard
                        s->cpl != 0)
6938 3d7374c5 bellard
                        goto illegal_op;
6939 3d7374c5 bellard
                    if (s->cc_op != CC_OP_DYNAMIC) {
6940 3d7374c5 bellard
                        gen_op_set_cc_op(s->cc_op);
6941 3d7374c5 bellard
                        s->cc_op = CC_OP_DYNAMIC;
6942 3d7374c5 bellard
                    }
6943 94451178 bellard
                    gen_jmp_im(pc_start - s->cs_base);
6944 a7812ae4 pbrook
                    gen_helper_mwait(tcg_const_i32(s->pc - pc_start));
6945 3d7374c5 bellard
                    gen_eob(s);
6946 3d7374c5 bellard
                    break;
6947 3d7374c5 bellard
                default:
6948 3d7374c5 bellard
                    goto illegal_op;
6949 3d7374c5 bellard
                }
6950 3d7374c5 bellard
            } else { /* sidt */
6951 872929aa bellard
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_IDTR_READ);
6952 3d7374c5 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6953 651ba608 bellard
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, idt.limit));
6954 57fec1fe bellard
                gen_op_st_T0_A0(OT_WORD + s->mem_index);
6955 3d7374c5 bellard
                gen_add_A0_im(s, 2);
6956 651ba608 bellard
                tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, idt.base));
6957 3d7374c5 bellard
                if (!s->dflag)
6958 3d7374c5 bellard
                    gen_op_andl_T0_im(0xffffff);
6959 57fec1fe bellard
                gen_op_st_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
6960 3d7374c5 bellard
            }
6961 3d7374c5 bellard
            break;
6962 2c0262af bellard
        case 2: /* lgdt */
6963 2c0262af bellard
        case 3: /* lidt */
6964 0573fbfc ths
            if (mod == 3) {
6965 872929aa bellard
                if (s->cc_op != CC_OP_DYNAMIC)
6966 872929aa bellard
                    gen_op_set_cc_op(s->cc_op);
6967 872929aa bellard
                gen_jmp_im(pc_start - s->cs_base);
6968 0573fbfc ths
                switch(rm) {
6969 0573fbfc ths
                case 0: /* VMRUN */
6970 872929aa bellard
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
6971 872929aa bellard
                        goto illegal_op;
6972 872929aa bellard
                    if (s->cpl != 0) {
6973 872929aa bellard
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6974 0573fbfc ths
                        break;
6975 872929aa bellard
                    } else {
6976 a7812ae4 pbrook
                        gen_helper_vmrun(tcg_const_i32(s->aflag),
6977 a7812ae4 pbrook
                                         tcg_const_i32(s->pc - pc_start));
6978 db620f46 bellard
                        tcg_gen_exit_tb(0);
6979 db620f46 bellard
                        s->is_jmp = 3;
6980 872929aa bellard
                    }
6981 0573fbfc ths
                    break;
6982 0573fbfc ths
                case 1: /* VMMCALL */
6983 872929aa bellard
                    if (!(s->flags & HF_SVME_MASK))
6984 872929aa bellard
                        goto illegal_op;
6985 a7812ae4 pbrook
                    gen_helper_vmmcall();
6986 0573fbfc ths
                    break;
6987 0573fbfc ths
                case 2: /* VMLOAD */
6988 872929aa bellard
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
6989 872929aa bellard
                        goto illegal_op;
6990 872929aa bellard
                    if (s->cpl != 0) {
6991 872929aa bellard
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6992 872929aa bellard
                        break;
6993 872929aa bellard
                    } else {
6994 a7812ae4 pbrook
                        gen_helper_vmload(tcg_const_i32(s->aflag));
6995 872929aa bellard
                    }
6996 0573fbfc ths
                    break;
6997 0573fbfc ths
                case 3: /* VMSAVE */
6998 872929aa bellard
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
6999 872929aa bellard
                        goto illegal_op;
7000 872929aa bellard
                    if (s->cpl != 0) {
7001 872929aa bellard
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7002 872929aa bellard
                        break;
7003 872929aa bellard
                    } else {
7004 a7812ae4 pbrook
                        gen_helper_vmsave(tcg_const_i32(s->aflag));
7005 872929aa bellard
                    }
7006 0573fbfc ths
                    break;
7007 0573fbfc ths
                case 4: /* STGI */
7008 872929aa bellard
                    if ((!(s->flags & HF_SVME_MASK) &&
7009 872929aa bellard
                         !(s->cpuid_ext3_features & CPUID_EXT3_SKINIT)) || 
7010 872929aa bellard
                        !s->pe)
7011 872929aa bellard
                        goto illegal_op;
7012 872929aa bellard
                    if (s->cpl != 0) {
7013 872929aa bellard
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7014 872929aa bellard
                        break;
7015 872929aa bellard
                    } else {
7016 a7812ae4 pbrook
                        gen_helper_stgi();
7017 872929aa bellard
                    }
7018 0573fbfc ths
                    break;
7019 0573fbfc ths
                case 5: /* CLGI */
7020 872929aa bellard
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
7021 872929aa bellard
                        goto illegal_op;
7022 872929aa bellard
                    if (s->cpl != 0) {
7023 872929aa bellard
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7024 872929aa bellard
                        break;
7025 872929aa bellard
                    } else {
7026 a7812ae4 pbrook
                        gen_helper_clgi();
7027 872929aa bellard
                    }
7028 0573fbfc ths
                    break;
7029 0573fbfc ths
                case 6: /* SKINIT */
7030 872929aa bellard
                    if ((!(s->flags & HF_SVME_MASK) && 
7031 872929aa bellard
                         !(s->cpuid_ext3_features & CPUID_EXT3_SKINIT)) || 
7032 872929aa bellard
                        !s->pe)
7033 872929aa bellard
                        goto illegal_op;
7034 a7812ae4 pbrook
                    gen_helper_skinit();
7035 0573fbfc ths
                    break;
7036 0573fbfc ths
                case 7: /* INVLPGA */
7037 872929aa bellard
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
7038 872929aa bellard
                        goto illegal_op;
7039 872929aa bellard
                    if (s->cpl != 0) {
7040 872929aa bellard
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7041 872929aa bellard
                        break;
7042 872929aa bellard
                    } else {
7043 a7812ae4 pbrook
                        gen_helper_invlpga(tcg_const_i32(s->aflag));
7044 872929aa bellard
                    }
7045 0573fbfc ths
                    break;
7046 0573fbfc ths
                default:
7047 0573fbfc ths
                    goto illegal_op;
7048 0573fbfc ths
                }
7049 0573fbfc ths
            } else if (s->cpl != 0) {
7050 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7051 2c0262af bellard
            } else {
7052 872929aa bellard
                gen_svm_check_intercept(s, pc_start,
7053 872929aa bellard
                                        op==2 ? SVM_EXIT_GDTR_WRITE : SVM_EXIT_IDTR_WRITE);
7054 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7055 57fec1fe bellard
                gen_op_ld_T1_A0(OT_WORD + s->mem_index);
7056 aba9d61e bellard
                gen_add_A0_im(s, 2);
7057 57fec1fe bellard
                gen_op_ld_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
7058 2c0262af bellard
                if (!s->dflag)
7059 2c0262af bellard
                    gen_op_andl_T0_im(0xffffff);
7060 2c0262af bellard
                if (op == 2) {
7061 651ba608 bellard
                    tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,gdt.base));
7062 651ba608 bellard
                    tcg_gen_st32_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,gdt.limit));
7063 2c0262af bellard
                } else {
7064 651ba608 bellard
                    tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,idt.base));
7065 651ba608 bellard
                    tcg_gen_st32_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,idt.limit));
7066 2c0262af bellard
                }
7067 2c0262af bellard
            }
7068 2c0262af bellard
            break;
7069 2c0262af bellard
        case 4: /* smsw */
7070 872929aa bellard
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_READ_CR0);
7071 f60d2728 malc
#if defined TARGET_X86_64 && defined WORDS_BIGENDIAN
7072 f60d2728 malc
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,cr[0]) + 4);
7073 f60d2728 malc
#else
7074 651ba608 bellard
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,cr[0]));
7075 f60d2728 malc
#endif
7076 2c0262af bellard
            gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 1);
7077 2c0262af bellard
            break;
7078 2c0262af bellard
        case 6: /* lmsw */
7079 2c0262af bellard
            if (s->cpl != 0) {
7080 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7081 2c0262af bellard
            } else {
7082 872929aa bellard
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_CR0);
7083 2c0262af bellard
                gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
7084 a7812ae4 pbrook
                gen_helper_lmsw(cpu_T[0]);
7085 14ce26e7 bellard
                gen_jmp_im(s->pc - s->cs_base);
7086 d71b9a8b bellard
                gen_eob(s);
7087 2c0262af bellard
            }
7088 2c0262af bellard
            break;
7089 2c0262af bellard
        case 7: /* invlpg */
7090 2c0262af bellard
            if (s->cpl != 0) {
7091 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7092 2c0262af bellard
            } else {
7093 14ce26e7 bellard
                if (mod == 3) {
7094 14ce26e7 bellard
#ifdef TARGET_X86_64
7095 3d7374c5 bellard
                    if (CODE64(s) && rm == 0) {
7096 14ce26e7 bellard
                        /* swapgs */
7097 651ba608 bellard
                        tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,segs[R_GS].base));
7098 651ba608 bellard
                        tcg_gen_ld_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,kernelgsbase));
7099 651ba608 bellard
                        tcg_gen_st_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,segs[R_GS].base));
7100 651ba608 bellard
                        tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,kernelgsbase));
7101 5fafdf24 ths
                    } else
7102 14ce26e7 bellard
#endif
7103 14ce26e7 bellard
                    {
7104 14ce26e7 bellard
                        goto illegal_op;
7105 14ce26e7 bellard
                    }
7106 14ce26e7 bellard
                } else {
7107 9575cb94 bellard
                    if (s->cc_op != CC_OP_DYNAMIC)
7108 9575cb94 bellard
                        gen_op_set_cc_op(s->cc_op);
7109 9575cb94 bellard
                    gen_jmp_im(pc_start - s->cs_base);
7110 14ce26e7 bellard
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7111 a7812ae4 pbrook
                    gen_helper_invlpg(cpu_A0);
7112 14ce26e7 bellard
                    gen_jmp_im(s->pc - s->cs_base);
7113 14ce26e7 bellard
                    gen_eob(s);
7114 14ce26e7 bellard
                }
7115 2c0262af bellard
            }
7116 2c0262af bellard
            break;
7117 2c0262af bellard
        default:
7118 2c0262af bellard
            goto illegal_op;
7119 2c0262af bellard
        }
7120 2c0262af bellard
        break;
7121 3415a4dd bellard
    case 0x108: /* invd */
7122 3415a4dd bellard
    case 0x109: /* wbinvd */
7123 3415a4dd bellard
        if (s->cpl != 0) {
7124 3415a4dd bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7125 3415a4dd bellard
        } else {
7126 872929aa bellard
            gen_svm_check_intercept(s, pc_start, (b & 2) ? SVM_EXIT_INVD : SVM_EXIT_WBINVD);
7127 3415a4dd bellard
            /* nothing to do */
7128 3415a4dd bellard
        }
7129 3415a4dd bellard
        break;
7130 14ce26e7 bellard
    case 0x63: /* arpl or movslS (x86_64) */
7131 14ce26e7 bellard
#ifdef TARGET_X86_64
7132 14ce26e7 bellard
        if (CODE64(s)) {
7133 14ce26e7 bellard
            int d_ot;
7134 14ce26e7 bellard
            /* d_ot is the size of destination */
7135 14ce26e7 bellard
            d_ot = dflag + OT_WORD;
7136 14ce26e7 bellard
7137 14ce26e7 bellard
            modrm = ldub_code(s->pc++);
7138 14ce26e7 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
7139 14ce26e7 bellard
            mod = (modrm >> 6) & 3;
7140 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
7141 3b46e624 ths
7142 14ce26e7 bellard
            if (mod == 3) {
7143 57fec1fe bellard
                gen_op_mov_TN_reg(OT_LONG, 0, rm);
7144 14ce26e7 bellard
                /* sign extend */
7145 14ce26e7 bellard
                if (d_ot == OT_QUAD)
7146 e108dd01 bellard
                    tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
7147 57fec1fe bellard
                gen_op_mov_reg_T0(d_ot, reg);
7148 14ce26e7 bellard
            } else {
7149 14ce26e7 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7150 14ce26e7 bellard
                if (d_ot == OT_QUAD) {
7151 57fec1fe bellard
                    gen_op_lds_T0_A0(OT_LONG + s->mem_index);
7152 14ce26e7 bellard
                } else {
7153 57fec1fe bellard
                    gen_op_ld_T0_A0(OT_LONG + s->mem_index);
7154 14ce26e7 bellard
                }
7155 57fec1fe bellard
                gen_op_mov_reg_T0(d_ot, reg);
7156 14ce26e7 bellard
            }
7157 5fafdf24 ths
        } else
7158 14ce26e7 bellard
#endif
7159 14ce26e7 bellard
        {
7160 3bd7da9e bellard
            int label1;
7161 1e4840bf bellard
            TCGv t0, t1, t2;
7162 1e4840bf bellard
7163 14ce26e7 bellard
            if (!s->pe || s->vm86)
7164 14ce26e7 bellard
                goto illegal_op;
7165 a7812ae4 pbrook
            t0 = tcg_temp_local_new();
7166 a7812ae4 pbrook
            t1 = tcg_temp_local_new();
7167 a7812ae4 pbrook
            t2 = tcg_temp_local_new();
7168 3bd7da9e bellard
            ot = OT_WORD;
7169 14ce26e7 bellard
            modrm = ldub_code(s->pc++);
7170 14ce26e7 bellard
            reg = (modrm >> 3) & 7;
7171 14ce26e7 bellard
            mod = (modrm >> 6) & 3;
7172 14ce26e7 bellard
            rm = modrm & 7;
7173 14ce26e7 bellard
            if (mod != 3) {
7174 14ce26e7 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7175 1e4840bf bellard
                gen_op_ld_v(ot + s->mem_index, t0, cpu_A0);
7176 14ce26e7 bellard
            } else {
7177 1e4840bf bellard
                gen_op_mov_v_reg(ot, t0, rm);
7178 14ce26e7 bellard
            }
7179 1e4840bf bellard
            gen_op_mov_v_reg(ot, t1, reg);
7180 1e4840bf bellard
            tcg_gen_andi_tl(cpu_tmp0, t0, 3);
7181 1e4840bf bellard
            tcg_gen_andi_tl(t1, t1, 3);
7182 1e4840bf bellard
            tcg_gen_movi_tl(t2, 0);
7183 3bd7da9e bellard
            label1 = gen_new_label();
7184 1e4840bf bellard
            tcg_gen_brcond_tl(TCG_COND_GE, cpu_tmp0, t1, label1);
7185 1e4840bf bellard
            tcg_gen_andi_tl(t0, t0, ~3);
7186 1e4840bf bellard
            tcg_gen_or_tl(t0, t0, t1);
7187 1e4840bf bellard
            tcg_gen_movi_tl(t2, CC_Z);
7188 3bd7da9e bellard
            gen_set_label(label1);
7189 14ce26e7 bellard
            if (mod != 3) {
7190 1e4840bf bellard
                gen_op_st_v(ot + s->mem_index, t0, cpu_A0);
7191 14ce26e7 bellard
            } else {
7192 1e4840bf bellard
                gen_op_mov_reg_v(ot, rm, t0);
7193 14ce26e7 bellard
            }
7194 3bd7da9e bellard
            if (s->cc_op != CC_OP_DYNAMIC)
7195 3bd7da9e bellard
                gen_op_set_cc_op(s->cc_op);
7196 3bd7da9e bellard
            gen_compute_eflags(cpu_cc_src);
7197 3bd7da9e bellard
            tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~CC_Z);
7198 1e4840bf bellard
            tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t2);
7199 3bd7da9e bellard
            s->cc_op = CC_OP_EFLAGS;
7200 1e4840bf bellard
            tcg_temp_free(t0);
7201 1e4840bf bellard
            tcg_temp_free(t1);
7202 1e4840bf bellard
            tcg_temp_free(t2);
7203 f115e911 bellard
        }
7204 f115e911 bellard
        break;
7205 2c0262af bellard
    case 0x102: /* lar */
7206 2c0262af bellard
    case 0x103: /* lsl */
7207 cec6843e bellard
        {
7208 cec6843e bellard
            int label1;
7209 1e4840bf bellard
            TCGv t0;
7210 cec6843e bellard
            if (!s->pe || s->vm86)
7211 cec6843e bellard
                goto illegal_op;
7212 cec6843e bellard
            ot = dflag ? OT_LONG : OT_WORD;
7213 cec6843e bellard
            modrm = ldub_code(s->pc++);
7214 cec6843e bellard
            reg = ((modrm >> 3) & 7) | rex_r;
7215 cec6843e bellard
            gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
7216 a7812ae4 pbrook
            t0 = tcg_temp_local_new();
7217 cec6843e bellard
            if (s->cc_op != CC_OP_DYNAMIC)
7218 cec6843e bellard
                gen_op_set_cc_op(s->cc_op);
7219 cec6843e bellard
            if (b == 0x102)
7220 a7812ae4 pbrook
                gen_helper_lar(t0, cpu_T[0]);
7221 cec6843e bellard
            else
7222 a7812ae4 pbrook
                gen_helper_lsl(t0, cpu_T[0]);
7223 cec6843e bellard
            tcg_gen_andi_tl(cpu_tmp0, cpu_cc_src, CC_Z);
7224 cec6843e bellard
            label1 = gen_new_label();
7225 cb63669a pbrook
            tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, label1);
7226 1e4840bf bellard
            gen_op_mov_reg_v(ot, reg, t0);
7227 cec6843e bellard
            gen_set_label(label1);
7228 cec6843e bellard
            s->cc_op = CC_OP_EFLAGS;
7229 1e4840bf bellard
            tcg_temp_free(t0);
7230 cec6843e bellard
        }
7231 2c0262af bellard
        break;
7232 2c0262af bellard
    case 0x118:
7233 61382a50 bellard
        modrm = ldub_code(s->pc++);
7234 2c0262af bellard
        mod = (modrm >> 6) & 3;
7235 2c0262af bellard
        op = (modrm >> 3) & 7;
7236 2c0262af bellard
        switch(op) {
7237 2c0262af bellard
        case 0: /* prefetchnta */
7238 2c0262af bellard
        case 1: /* prefetchnt0 */
7239 2c0262af bellard
        case 2: /* prefetchnt0 */
7240 2c0262af bellard
        case 3: /* prefetchnt0 */
7241 2c0262af bellard
            if (mod == 3)
7242 2c0262af bellard
                goto illegal_op;
7243 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7244 2c0262af bellard
            /* nothing more to do */
7245 2c0262af bellard
            break;
7246 e17a36ce bellard
        default: /* nop (multi byte) */
7247 e17a36ce bellard
            gen_nop_modrm(s, modrm);
7248 e17a36ce bellard
            break;
7249 2c0262af bellard
        }
7250 2c0262af bellard
        break;
7251 e17a36ce bellard
    case 0x119 ... 0x11f: /* nop (multi byte) */
7252 e17a36ce bellard
        modrm = ldub_code(s->pc++);
7253 e17a36ce bellard
        gen_nop_modrm(s, modrm);
7254 e17a36ce bellard
        break;
7255 2c0262af bellard
    case 0x120: /* mov reg, crN */
7256 2c0262af bellard
    case 0x122: /* mov crN, reg */
7257 2c0262af bellard
        if (s->cpl != 0) {
7258 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7259 2c0262af bellard
        } else {
7260 61382a50 bellard
            modrm = ldub_code(s->pc++);
7261 2c0262af bellard
            if ((modrm & 0xc0) != 0xc0)
7262 2c0262af bellard
                goto illegal_op;
7263 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
7264 14ce26e7 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
7265 14ce26e7 bellard
            if (CODE64(s))
7266 14ce26e7 bellard
                ot = OT_QUAD;
7267 14ce26e7 bellard
            else
7268 14ce26e7 bellard
                ot = OT_LONG;
7269 2c0262af bellard
            switch(reg) {
7270 2c0262af bellard
            case 0:
7271 2c0262af bellard
            case 2:
7272 2c0262af bellard
            case 3:
7273 2c0262af bellard
            case 4:
7274 9230e66e bellard
            case 8:
7275 872929aa bellard
                if (s->cc_op != CC_OP_DYNAMIC)
7276 872929aa bellard
                    gen_op_set_cc_op(s->cc_op);
7277 872929aa bellard
                gen_jmp_im(pc_start - s->cs_base);
7278 2c0262af bellard
                if (b & 2) {
7279 57fec1fe bellard
                    gen_op_mov_TN_reg(ot, 0, rm);
7280 a7812ae4 pbrook
                    gen_helper_write_crN(tcg_const_i32(reg), cpu_T[0]);
7281 14ce26e7 bellard
                    gen_jmp_im(s->pc - s->cs_base);
7282 2c0262af bellard
                    gen_eob(s);
7283 2c0262af bellard
                } else {
7284 a7812ae4 pbrook
                    gen_helper_read_crN(cpu_T[0], tcg_const_i32(reg));
7285 57fec1fe bellard
                    gen_op_mov_reg_T0(ot, rm);
7286 2c0262af bellard
                }
7287 2c0262af bellard
                break;
7288 2c0262af bellard
            default:
7289 2c0262af bellard
                goto illegal_op;
7290 2c0262af bellard
            }
7291 2c0262af bellard
        }
7292 2c0262af bellard
        break;
7293 2c0262af bellard
    case 0x121: /* mov reg, drN */
7294 2c0262af bellard
    case 0x123: /* mov drN, reg */
7295 2c0262af bellard
        if (s->cpl != 0) {
7296 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7297 2c0262af bellard
        } else {
7298 61382a50 bellard
            modrm = ldub_code(s->pc++);
7299 2c0262af bellard
            if ((modrm & 0xc0) != 0xc0)
7300 2c0262af bellard
                goto illegal_op;
7301 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
7302 14ce26e7 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
7303 14ce26e7 bellard
            if (CODE64(s))
7304 14ce26e7 bellard
                ot = OT_QUAD;
7305 14ce26e7 bellard
            else
7306 14ce26e7 bellard
                ot = OT_LONG;
7307 2c0262af bellard
            /* XXX: do it dynamically with CR4.DE bit */
7308 14ce26e7 bellard
            if (reg == 4 || reg == 5 || reg >= 8)
7309 2c0262af bellard
                goto illegal_op;
7310 2c0262af bellard
            if (b & 2) {
7311 0573fbfc ths
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_DR0 + reg);
7312 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 0, rm);
7313 a7812ae4 pbrook
                gen_helper_movl_drN_T0(tcg_const_i32(reg), cpu_T[0]);
7314 14ce26e7 bellard
                gen_jmp_im(s->pc - s->cs_base);
7315 2c0262af bellard
                gen_eob(s);
7316 2c0262af bellard
            } else {
7317 0573fbfc ths
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_READ_DR0 + reg);
7318 651ba608 bellard
                tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,dr[reg]));
7319 57fec1fe bellard
                gen_op_mov_reg_T0(ot, rm);
7320 2c0262af bellard
            }
7321 2c0262af bellard
        }
7322 2c0262af bellard
        break;
7323 2c0262af bellard
    case 0x106: /* clts */
7324 2c0262af bellard
        if (s->cpl != 0) {
7325 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7326 2c0262af bellard
        } else {
7327 0573fbfc ths
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_CR0);
7328 a7812ae4 pbrook
            gen_helper_clts();
7329 7eee2a50 bellard
            /* abort block because static cpu state changed */
7330 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
7331 7eee2a50 bellard
            gen_eob(s);
7332 2c0262af bellard
        }
7333 2c0262af bellard
        break;
7334 222a3336 balrog
    /* MMX/3DNow!/SSE/SSE2/SSE3/SSSE3/SSE4 support */
7335 664e0f19 bellard
    case 0x1c3: /* MOVNTI reg, mem */
7336 664e0f19 bellard
        if (!(s->cpuid_features & CPUID_SSE2))
7337 14ce26e7 bellard
            goto illegal_op;
7338 664e0f19 bellard
        ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
7339 664e0f19 bellard
        modrm = ldub_code(s->pc++);
7340 664e0f19 bellard
        mod = (modrm >> 6) & 3;
7341 664e0f19 bellard
        if (mod == 3)
7342 664e0f19 bellard
            goto illegal_op;
7343 664e0f19 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
7344 664e0f19 bellard
        /* generate a generic store */
7345 664e0f19 bellard
        gen_ldst_modrm(s, modrm, ot, reg, 1);
7346 14ce26e7 bellard
        break;
7347 664e0f19 bellard
    case 0x1ae:
7348 664e0f19 bellard
        modrm = ldub_code(s->pc++);
7349 664e0f19 bellard
        mod = (modrm >> 6) & 3;
7350 664e0f19 bellard
        op = (modrm >> 3) & 7;
7351 664e0f19 bellard
        switch(op) {
7352 664e0f19 bellard
        case 0: /* fxsave */
7353 5fafdf24 ths
            if (mod == 3 || !(s->cpuid_features & CPUID_FXSR) ||
7354 0fd14b72 bellard
                (s->flags & HF_EM_MASK))
7355 14ce26e7 bellard
                goto illegal_op;
7356 0fd14b72 bellard
            if (s->flags & HF_TS_MASK) {
7357 0fd14b72 bellard
                gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
7358 0fd14b72 bellard
                break;
7359 0fd14b72 bellard
            }
7360 664e0f19 bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7361 19e6c4b8 bellard
            if (s->cc_op != CC_OP_DYNAMIC)
7362 19e6c4b8 bellard
                gen_op_set_cc_op(s->cc_op);
7363 19e6c4b8 bellard
            gen_jmp_im(pc_start - s->cs_base);
7364 a7812ae4 pbrook
            gen_helper_fxsave(cpu_A0, tcg_const_i32((s->dflag == 2)));
7365 664e0f19 bellard
            break;
7366 664e0f19 bellard
        case 1: /* fxrstor */
7367 5fafdf24 ths
            if (mod == 3 || !(s->cpuid_features & CPUID_FXSR) ||
7368 0fd14b72 bellard
                (s->flags & HF_EM_MASK))
7369 14ce26e7 bellard
                goto illegal_op;
7370 0fd14b72 bellard
            if (s->flags & HF_TS_MASK) {
7371 0fd14b72 bellard
                gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
7372 0fd14b72 bellard
                break;
7373 0fd14b72 bellard
            }
7374 664e0f19 bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7375 19e6c4b8 bellard
            if (s->cc_op != CC_OP_DYNAMIC)
7376 19e6c4b8 bellard
                gen_op_set_cc_op(s->cc_op);
7377 19e6c4b8 bellard
            gen_jmp_im(pc_start - s->cs_base);
7378 a7812ae4 pbrook
            gen_helper_fxrstor(cpu_A0, tcg_const_i32((s->dflag == 2)));
7379 664e0f19 bellard
            break;
7380 664e0f19 bellard
        case 2: /* ldmxcsr */
7381 664e0f19 bellard
        case 3: /* stmxcsr */
7382 664e0f19 bellard
            if (s->flags & HF_TS_MASK) {
7383 664e0f19 bellard
                gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
7384 664e0f19 bellard
                break;
7385 14ce26e7 bellard
            }
7386 664e0f19 bellard
            if ((s->flags & HF_EM_MASK) || !(s->flags & HF_OSFXSR_MASK) ||
7387 664e0f19 bellard
                mod == 3)
7388 14ce26e7 bellard
                goto illegal_op;
7389 664e0f19 bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7390 664e0f19 bellard
            if (op == 2) {
7391 57fec1fe bellard
                gen_op_ld_T0_A0(OT_LONG + s->mem_index);
7392 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, mxcsr));
7393 14ce26e7 bellard
            } else {
7394 651ba608 bellard
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, mxcsr));
7395 57fec1fe bellard
                gen_op_st_T0_A0(OT_LONG + s->mem_index);
7396 14ce26e7 bellard
            }
7397 664e0f19 bellard
            break;
7398 664e0f19 bellard
        case 5: /* lfence */
7399 664e0f19 bellard
        case 6: /* mfence */
7400 664e0f19 bellard
            if ((modrm & 0xc7) != 0xc0 || !(s->cpuid_features & CPUID_SSE))
7401 664e0f19 bellard
                goto illegal_op;
7402 664e0f19 bellard
            break;
7403 8f091a59 bellard
        case 7: /* sfence / clflush */
7404 8f091a59 bellard
            if ((modrm & 0xc7) == 0xc0) {
7405 8f091a59 bellard
                /* sfence */
7406 a35f3ec7 aurel32
                /* XXX: also check for cpuid_ext2_features & CPUID_EXT2_EMMX */
7407 8f091a59 bellard
                if (!(s->cpuid_features & CPUID_SSE))
7408 8f091a59 bellard
                    goto illegal_op;
7409 8f091a59 bellard
            } else {
7410 8f091a59 bellard
                /* clflush */
7411 8f091a59 bellard
                if (!(s->cpuid_features & CPUID_CLFLUSH))
7412 8f091a59 bellard
                    goto illegal_op;
7413 8f091a59 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7414 8f091a59 bellard
            }
7415 8f091a59 bellard
            break;
7416 664e0f19 bellard
        default:
7417 14ce26e7 bellard
            goto illegal_op;
7418 14ce26e7 bellard
        }
7419 14ce26e7 bellard
        break;
7420 a35f3ec7 aurel32
    case 0x10d: /* 3DNow! prefetch(w) */
7421 8f091a59 bellard
        modrm = ldub_code(s->pc++);
7422 a35f3ec7 aurel32
        mod = (modrm >> 6) & 3;
7423 a35f3ec7 aurel32
        if (mod == 3)
7424 a35f3ec7 aurel32
            goto illegal_op;
7425 8f091a59 bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7426 8f091a59 bellard
        /* ignore for now */
7427 8f091a59 bellard
        break;
7428 3b21e03e bellard
    case 0x1aa: /* rsm */
7429 872929aa bellard
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_RSM);
7430 3b21e03e bellard
        if (!(s->flags & HF_SMM_MASK))
7431 3b21e03e bellard
            goto illegal_op;
7432 3b21e03e bellard
        if (s->cc_op != CC_OP_DYNAMIC) {
7433 3b21e03e bellard
            gen_op_set_cc_op(s->cc_op);
7434 3b21e03e bellard
            s->cc_op = CC_OP_DYNAMIC;
7435 3b21e03e bellard
        }
7436 3b21e03e bellard
        gen_jmp_im(s->pc - s->cs_base);
7437 a7812ae4 pbrook
        gen_helper_rsm();
7438 3b21e03e bellard
        gen_eob(s);
7439 3b21e03e bellard
        break;
7440 222a3336 balrog
    case 0x1b8: /* SSE4.2 popcnt */
7441 222a3336 balrog
        if ((prefixes & (PREFIX_REPZ | PREFIX_LOCK | PREFIX_REPNZ)) !=
7442 222a3336 balrog
             PREFIX_REPZ)
7443 222a3336 balrog
            goto illegal_op;
7444 222a3336 balrog
        if (!(s->cpuid_ext_features & CPUID_EXT_POPCNT))
7445 222a3336 balrog
            goto illegal_op;
7446 222a3336 balrog
7447 222a3336 balrog
        modrm = ldub_code(s->pc++);
7448 222a3336 balrog
        reg = ((modrm >> 3) & 7);
7449 222a3336 balrog
7450 222a3336 balrog
        if (s->prefix & PREFIX_DATA)
7451 222a3336 balrog
            ot = OT_WORD;
7452 222a3336 balrog
        else if (s->dflag != 2)
7453 222a3336 balrog
            ot = OT_LONG;
7454 222a3336 balrog
        else
7455 222a3336 balrog
            ot = OT_QUAD;
7456 222a3336 balrog
7457 222a3336 balrog
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
7458 a7812ae4 pbrook
        gen_helper_popcnt(cpu_T[0], cpu_T[0], tcg_const_i32(ot));
7459 222a3336 balrog
        gen_op_mov_reg_T0(ot, reg);
7460 fdb0d09d balrog
7461 fdb0d09d balrog
        s->cc_op = CC_OP_EFLAGS;
7462 222a3336 balrog
        break;
7463 a35f3ec7 aurel32
    case 0x10e ... 0x10f:
7464 a35f3ec7 aurel32
        /* 3DNow! instructions, ignore prefixes */
7465 a35f3ec7 aurel32
        s->prefix &= ~(PREFIX_REPZ | PREFIX_REPNZ | PREFIX_DATA);
7466 664e0f19 bellard
    case 0x110 ... 0x117:
7467 664e0f19 bellard
    case 0x128 ... 0x12f:
7468 4242b1bd balrog
    case 0x138 ... 0x13a:
7469 664e0f19 bellard
    case 0x150 ... 0x177:
7470 664e0f19 bellard
    case 0x17c ... 0x17f:
7471 664e0f19 bellard
    case 0x1c2:
7472 664e0f19 bellard
    case 0x1c4 ... 0x1c6:
7473 664e0f19 bellard
    case 0x1d0 ... 0x1fe:
7474 664e0f19 bellard
        gen_sse(s, b, pc_start, rex_r);
7475 664e0f19 bellard
        break;
7476 2c0262af bellard
    default:
7477 2c0262af bellard
        goto illegal_op;
7478 2c0262af bellard
    }
7479 2c0262af bellard
    /* lock generation */
7480 2c0262af bellard
    if (s->prefix & PREFIX_LOCK)
7481 a7812ae4 pbrook
        gen_helper_unlock();
7482 2c0262af bellard
    return s->pc;
7483 2c0262af bellard
 illegal_op:
7484 ab1f142b bellard
    if (s->prefix & PREFIX_LOCK)
7485 a7812ae4 pbrook
        gen_helper_unlock();
7486 2c0262af bellard
    /* XXX: ensure that no lock was generated */
7487 2c0262af bellard
    gen_exception(s, EXCP06_ILLOP, pc_start - s->cs_base);
7488 2c0262af bellard
    return s->pc;
7489 2c0262af bellard
}
7490 2c0262af bellard
7491 2c0262af bellard
void optimize_flags_init(void)
7492 2c0262af bellard
{
7493 b6abf97d bellard
#if TCG_TARGET_REG_BITS == 32
7494 b6abf97d bellard
    assert(sizeof(CCTable) == (1 << 3));
7495 b6abf97d bellard
#else
7496 b6abf97d bellard
    assert(sizeof(CCTable) == (1 << 4));
7497 b6abf97d bellard
#endif
7498 a7812ae4 pbrook
    cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
7499 a7812ae4 pbrook
    cpu_cc_op = tcg_global_mem_new_i32(TCG_AREG0,
7500 a7812ae4 pbrook
                                       offsetof(CPUState, cc_op), "cc_op");
7501 a7812ae4 pbrook
    cpu_cc_src = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, cc_src),
7502 a7812ae4 pbrook
                                    "cc_src");
7503 a7812ae4 pbrook
    cpu_cc_dst = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, cc_dst),
7504 a7812ae4 pbrook
                                    "cc_dst");
7505 a7812ae4 pbrook
    cpu_cc_tmp = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, cc_tmp),
7506 a7812ae4 pbrook
                                    "cc_tmp");
7507 437a88a5 bellard
7508 437a88a5 bellard
    /* register helpers */
7509 a7812ae4 pbrook
#define GEN_HELPER 2
7510 437a88a5 bellard
#include "helper.h"
7511 2c0262af bellard
}
7512 2c0262af bellard
7513 2c0262af bellard
/* generate intermediate code in gen_opc_buf and gen_opparam_buf for
7514 2c0262af bellard
   basic block 'tb'. If search_pc is TRUE, also generate PC
7515 2c0262af bellard
   information for each intermediate instruction. */
7516 2cfc5f17 ths
static inline void gen_intermediate_code_internal(CPUState *env,
7517 2cfc5f17 ths
                                                  TranslationBlock *tb,
7518 2cfc5f17 ths
                                                  int search_pc)
7519 2c0262af bellard
{
7520 2c0262af bellard
    DisasContext dc1, *dc = &dc1;
7521 14ce26e7 bellard
    target_ulong pc_ptr;
7522 2c0262af bellard
    uint16_t *gen_opc_end;
7523 a1d1bb31 aliguori
    CPUBreakpoint *bp;
7524 c068688b j_mayer
    int j, lj, cflags;
7525 c068688b j_mayer
    uint64_t flags;
7526 14ce26e7 bellard
    target_ulong pc_start;
7527 14ce26e7 bellard
    target_ulong cs_base;
7528 2e70f6ef pbrook
    int num_insns;
7529 2e70f6ef pbrook
    int max_insns;
7530 3b46e624 ths
7531 2c0262af bellard
    /* generate intermediate code */
7532 14ce26e7 bellard
    pc_start = tb->pc;
7533 14ce26e7 bellard
    cs_base = tb->cs_base;
7534 2c0262af bellard
    flags = tb->flags;
7535 d720b93d bellard
    cflags = tb->cflags;
7536 3a1d9b8b bellard
7537 4f31916f bellard
    dc->pe = (flags >> HF_PE_SHIFT) & 1;
7538 2c0262af bellard
    dc->code32 = (flags >> HF_CS32_SHIFT) & 1;
7539 2c0262af bellard
    dc->ss32 = (flags >> HF_SS32_SHIFT) & 1;
7540 2c0262af bellard
    dc->addseg = (flags >> HF_ADDSEG_SHIFT) & 1;
7541 2c0262af bellard
    dc->f_st = 0;
7542 2c0262af bellard
    dc->vm86 = (flags >> VM_SHIFT) & 1;
7543 2c0262af bellard
    dc->cpl = (flags >> HF_CPL_SHIFT) & 3;
7544 2c0262af bellard
    dc->iopl = (flags >> IOPL_SHIFT) & 3;
7545 2c0262af bellard
    dc->tf = (flags >> TF_SHIFT) & 1;
7546 34865134 bellard
    dc->singlestep_enabled = env->singlestep_enabled;
7547 2c0262af bellard
    dc->cc_op = CC_OP_DYNAMIC;
7548 2c0262af bellard
    dc->cs_base = cs_base;
7549 2c0262af bellard
    dc->tb = tb;
7550 2c0262af bellard
    dc->popl_esp_hack = 0;
7551 2c0262af bellard
    /* select memory access functions */
7552 2c0262af bellard
    dc->mem_index = 0;
7553 2c0262af bellard
    if (flags & HF_SOFTMMU_MASK) {
7554 2c0262af bellard
        if (dc->cpl == 3)
7555 14ce26e7 bellard
            dc->mem_index = 2 * 4;
7556 2c0262af bellard
        else
7557 14ce26e7 bellard
            dc->mem_index = 1 * 4;
7558 2c0262af bellard
    }
7559 14ce26e7 bellard
    dc->cpuid_features = env->cpuid_features;
7560 3d7374c5 bellard
    dc->cpuid_ext_features = env->cpuid_ext_features;
7561 e771edab aurel32
    dc->cpuid_ext2_features = env->cpuid_ext2_features;
7562 12e26b75 bellard
    dc->cpuid_ext3_features = env->cpuid_ext3_features;
7563 14ce26e7 bellard
#ifdef TARGET_X86_64
7564 14ce26e7 bellard
    dc->lma = (flags >> HF_LMA_SHIFT) & 1;
7565 14ce26e7 bellard
    dc->code64 = (flags >> HF_CS64_SHIFT) & 1;
7566 14ce26e7 bellard
#endif
7567 7eee2a50 bellard
    dc->flags = flags;
7568 a2cc3b24 bellard
    dc->jmp_opt = !(dc->tf || env->singlestep_enabled ||
7569 a2cc3b24 bellard
                    (flags & HF_INHIBIT_IRQ_MASK)
7570 415fa2ea bellard
#ifndef CONFIG_SOFTMMU
7571 2c0262af bellard
                    || (flags & HF_SOFTMMU_MASK)
7572 2c0262af bellard
#endif
7573 2c0262af bellard
                    );
7574 4f31916f bellard
#if 0
7575 4f31916f bellard
    /* check addseg logic */
7576 dc196a57 bellard
    if (!dc->addseg && (dc->vm86 || !dc->pe || !dc->code32))
7577 4f31916f bellard
        printf("ERROR addseg\n");
7578 4f31916f bellard
#endif
7579 4f31916f bellard
7580 a7812ae4 pbrook
    cpu_T[0] = tcg_temp_new();
7581 a7812ae4 pbrook
    cpu_T[1] = tcg_temp_new();
7582 a7812ae4 pbrook
    cpu_A0 = tcg_temp_new();
7583 a7812ae4 pbrook
    cpu_T3 = tcg_temp_new();
7584 a7812ae4 pbrook
7585 a7812ae4 pbrook
    cpu_tmp0 = tcg_temp_new();
7586 a7812ae4 pbrook
    cpu_tmp1_i64 = tcg_temp_new_i64();
7587 a7812ae4 pbrook
    cpu_tmp2_i32 = tcg_temp_new_i32();
7588 a7812ae4 pbrook
    cpu_tmp3_i32 = tcg_temp_new_i32();
7589 a7812ae4 pbrook
    cpu_tmp4 = tcg_temp_new();
7590 a7812ae4 pbrook
    cpu_tmp5 = tcg_temp_new();
7591 a7812ae4 pbrook
    cpu_tmp6 = tcg_temp_new();
7592 a7812ae4 pbrook
    cpu_ptr0 = tcg_temp_new_ptr();
7593 a7812ae4 pbrook
    cpu_ptr1 = tcg_temp_new_ptr();
7594 57fec1fe bellard
7595 2c0262af bellard
    gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
7596 2c0262af bellard
7597 2c0262af bellard
    dc->is_jmp = DISAS_NEXT;
7598 2c0262af bellard
    pc_ptr = pc_start;
7599 2c0262af bellard
    lj = -1;
7600 2e70f6ef pbrook
    num_insns = 0;
7601 2e70f6ef pbrook
    max_insns = tb->cflags & CF_COUNT_MASK;
7602 2e70f6ef pbrook
    if (max_insns == 0)
7603 2e70f6ef pbrook
        max_insns = CF_COUNT_MASK;
7604 2c0262af bellard
7605 2e70f6ef pbrook
    gen_icount_start();
7606 2c0262af bellard
    for(;;) {
7607 c0ce998e aliguori
        if (unlikely(!TAILQ_EMPTY(&env->breakpoints))) {
7608 c0ce998e aliguori
            TAILQ_FOREACH(bp, &env->breakpoints, entry) {
7609 a1d1bb31 aliguori
                if (bp->pc == pc_ptr) {
7610 2c0262af bellard
                    gen_debug(dc, pc_ptr - dc->cs_base);
7611 2c0262af bellard
                    break;
7612 2c0262af bellard
                }
7613 2c0262af bellard
            }
7614 2c0262af bellard
        }
7615 2c0262af bellard
        if (search_pc) {
7616 2c0262af bellard
            j = gen_opc_ptr - gen_opc_buf;
7617 2c0262af bellard
            if (lj < j) {
7618 2c0262af bellard
                lj++;
7619 2c0262af bellard
                while (lj < j)
7620 2c0262af bellard
                    gen_opc_instr_start[lj++] = 0;
7621 2c0262af bellard
            }
7622 14ce26e7 bellard
            gen_opc_pc[lj] = pc_ptr;
7623 2c0262af bellard
            gen_opc_cc_op[lj] = dc->cc_op;
7624 2c0262af bellard
            gen_opc_instr_start[lj] = 1;
7625 2e70f6ef pbrook
            gen_opc_icount[lj] = num_insns;
7626 2c0262af bellard
        }
7627 2e70f6ef pbrook
        if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO))
7628 2e70f6ef pbrook
            gen_io_start();
7629 2e70f6ef pbrook
7630 2c0262af bellard
        pc_ptr = disas_insn(dc, pc_ptr);
7631 2e70f6ef pbrook
        num_insns++;
7632 2c0262af bellard
        /* stop translation if indicated */
7633 2c0262af bellard
        if (dc->is_jmp)
7634 2c0262af bellard
            break;
7635 2c0262af bellard
        /* if single step mode, we generate only one instruction and
7636 2c0262af bellard
           generate an exception */
7637 a2cc3b24 bellard
        /* if irq were inhibited with HF_INHIBIT_IRQ_MASK, we clear
7638 a2cc3b24 bellard
           the flag and abort the translation to give the irqs a
7639 a2cc3b24 bellard
           change to be happen */
7640 5fafdf24 ths
        if (dc->tf || dc->singlestep_enabled ||
7641 2e70f6ef pbrook
            (flags & HF_INHIBIT_IRQ_MASK)) {
7642 14ce26e7 bellard
            gen_jmp_im(pc_ptr - dc->cs_base);
7643 2c0262af bellard
            gen_eob(dc);
7644 2c0262af bellard
            break;
7645 2c0262af bellard
        }
7646 2c0262af bellard
        /* if too long translation, stop generation too */
7647 2c0262af bellard
        if (gen_opc_ptr >= gen_opc_end ||
7648 2e70f6ef pbrook
            (pc_ptr - pc_start) >= (TARGET_PAGE_SIZE - 32) ||
7649 2e70f6ef pbrook
            num_insns >= max_insns) {
7650 14ce26e7 bellard
            gen_jmp_im(pc_ptr - dc->cs_base);
7651 2c0262af bellard
            gen_eob(dc);
7652 2c0262af bellard
            break;
7653 2c0262af bellard
        }
7654 2c0262af bellard
    }
7655 2e70f6ef pbrook
    if (tb->cflags & CF_LAST_IO)
7656 2e70f6ef pbrook
        gen_io_end();
7657 2e70f6ef pbrook
    gen_icount_end(tb, num_insns);
7658 2c0262af bellard
    *gen_opc_ptr = INDEX_op_end;
7659 2c0262af bellard
    /* we don't forget to fill the last values */
7660 2c0262af bellard
    if (search_pc) {
7661 2c0262af bellard
        j = gen_opc_ptr - gen_opc_buf;
7662 2c0262af bellard
        lj++;
7663 2c0262af bellard
        while (lj <= j)
7664 2c0262af bellard
            gen_opc_instr_start[lj++] = 0;
7665 2c0262af bellard
    }
7666 3b46e624 ths
7667 2c0262af bellard
#ifdef DEBUG_DISAS
7668 93fcfe39 aliguori
    log_cpu_state_mask(CPU_LOG_TB_CPU, env, X86_DUMP_CCOP);
7669 8fec2b8c aliguori
    if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
7670 14ce26e7 bellard
        int disas_flags;
7671 93fcfe39 aliguori
        qemu_log("----------------\n");
7672 93fcfe39 aliguori
        qemu_log("IN: %s\n", lookup_symbol(pc_start));
7673 14ce26e7 bellard
#ifdef TARGET_X86_64
7674 14ce26e7 bellard
        if (dc->code64)
7675 14ce26e7 bellard
            disas_flags = 2;
7676 14ce26e7 bellard
        else
7677 14ce26e7 bellard
#endif
7678 14ce26e7 bellard
            disas_flags = !dc->code32;
7679 93fcfe39 aliguori
        log_target_disas(pc_start, pc_ptr - pc_start, disas_flags);
7680 93fcfe39 aliguori
        qemu_log("\n");
7681 2c0262af bellard
    }
7682 2c0262af bellard
#endif
7683 2c0262af bellard
7684 2e70f6ef pbrook
    if (!search_pc) {
7685 2c0262af bellard
        tb->size = pc_ptr - pc_start;
7686 2e70f6ef pbrook
        tb->icount = num_insns;
7687 2e70f6ef pbrook
    }
7688 2c0262af bellard
}
7689 2c0262af bellard
7690 2cfc5f17 ths
void gen_intermediate_code(CPUState *env, TranslationBlock *tb)
7691 2c0262af bellard
{
7692 2cfc5f17 ths
    gen_intermediate_code_internal(env, tb, 0);
7693 2c0262af bellard
}
7694 2c0262af bellard
7695 2cfc5f17 ths
void gen_intermediate_code_pc(CPUState *env, TranslationBlock *tb)
7696 2c0262af bellard
{
7697 2cfc5f17 ths
    gen_intermediate_code_internal(env, tb, 1);
7698 2c0262af bellard
}
7699 2c0262af bellard
7700 d2856f1a aurel32
void gen_pc_load(CPUState *env, TranslationBlock *tb,
7701 d2856f1a aurel32
                unsigned long searched_pc, int pc_pos, void *puc)
7702 d2856f1a aurel32
{
7703 d2856f1a aurel32
    int cc_op;
7704 d2856f1a aurel32
#ifdef DEBUG_DISAS
7705 8fec2b8c aliguori
    if (qemu_loglevel_mask(CPU_LOG_TB_OP)) {
7706 d2856f1a aurel32
        int i;
7707 93fcfe39 aliguori
        qemu_log("RESTORE:\n");
7708 d2856f1a aurel32
        for(i = 0;i <= pc_pos; i++) {
7709 d2856f1a aurel32
            if (gen_opc_instr_start[i]) {
7710 93fcfe39 aliguori
                qemu_log("0x%04x: " TARGET_FMT_lx "\n", i, gen_opc_pc[i]);
7711 d2856f1a aurel32
            }
7712 d2856f1a aurel32
        }
7713 93fcfe39 aliguori
        qemu_log("spc=0x%08lx pc_pos=0x%x eip=" TARGET_FMT_lx " cs_base=%x\n",
7714 d2856f1a aurel32
                searched_pc, pc_pos, gen_opc_pc[pc_pos] - tb->cs_base,
7715 d2856f1a aurel32
                (uint32_t)tb->cs_base);
7716 d2856f1a aurel32
    }
7717 d2856f1a aurel32
#endif
7718 d2856f1a aurel32
    env->eip = gen_opc_pc[pc_pos] - tb->cs_base;
7719 d2856f1a aurel32
    cc_op = gen_opc_cc_op[pc_pos];
7720 d2856f1a aurel32
    if (cc_op != CC_OP_DYNAMIC)
7721 d2856f1a aurel32
        env->cc_op = cc_op;
7722 d2856f1a aurel32
}