Statistics
| Branch: | Revision:

root / target-i386 / cpu.h @ 8f091a59

History | View | Annotate | Download (18.7 kB)

1 2c0262af bellard
/*
2 2c0262af bellard
 * i386 virtual CPU header
3 2c0262af bellard
 * 
4 2c0262af bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 2c0262af bellard
 *
6 2c0262af bellard
 * This library is free software; you can redistribute it and/or
7 2c0262af bellard
 * modify it under the terms of the GNU Lesser General Public
8 2c0262af bellard
 * License as published by the Free Software Foundation; either
9 2c0262af bellard
 * version 2 of the License, or (at your option) any later version.
10 2c0262af bellard
 *
11 2c0262af bellard
 * This library is distributed in the hope that it will be useful,
12 2c0262af bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 2c0262af bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 2c0262af bellard
 * Lesser General Public License for more details.
15 2c0262af bellard
 *
16 2c0262af bellard
 * You should have received a copy of the GNU Lesser General Public
17 2c0262af bellard
 * License along with this library; if not, write to the Free Software
18 2c0262af bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 2c0262af bellard
 */
20 2c0262af bellard
#ifndef CPU_I386_H
21 2c0262af bellard
#define CPU_I386_H
22 2c0262af bellard
23 14ce26e7 bellard
#include "config.h"
24 14ce26e7 bellard
25 14ce26e7 bellard
#ifdef TARGET_X86_64
26 14ce26e7 bellard
#define TARGET_LONG_BITS 64
27 14ce26e7 bellard
#else
28 3cf1e035 bellard
#define TARGET_LONG_BITS 32
29 14ce26e7 bellard
#endif
30 3cf1e035 bellard
31 d720b93d bellard
/* target supports implicit self modifying code */
32 d720b93d bellard
#define TARGET_HAS_SMC
33 d720b93d bellard
/* support for self modifying code even if the modified instruction is
34 d720b93d bellard
   close to the modifying instruction */
35 d720b93d bellard
#define TARGET_HAS_PRECISE_SMC
36 d720b93d bellard
37 1fddef4b bellard
#define TARGET_HAS_ICE 1
38 1fddef4b bellard
39 2c0262af bellard
#include "cpu-defs.h"
40 2c0262af bellard
41 7a0e1f41 bellard
#include "softfloat.h"
42 7a0e1f41 bellard
43 58fe2f10 bellard
#if defined(__i386__) && !defined(CONFIG_SOFTMMU)
44 58fe2f10 bellard
#define USE_CODE_COPY
45 58fe2f10 bellard
#endif
46 58fe2f10 bellard
47 2c0262af bellard
#define R_EAX 0
48 2c0262af bellard
#define R_ECX 1
49 2c0262af bellard
#define R_EDX 2
50 2c0262af bellard
#define R_EBX 3
51 2c0262af bellard
#define R_ESP 4
52 2c0262af bellard
#define R_EBP 5
53 2c0262af bellard
#define R_ESI 6
54 2c0262af bellard
#define R_EDI 7
55 2c0262af bellard
56 2c0262af bellard
#define R_AL 0
57 2c0262af bellard
#define R_CL 1
58 2c0262af bellard
#define R_DL 2
59 2c0262af bellard
#define R_BL 3
60 2c0262af bellard
#define R_AH 4
61 2c0262af bellard
#define R_CH 5
62 2c0262af bellard
#define R_DH 6
63 2c0262af bellard
#define R_BH 7
64 2c0262af bellard
65 2c0262af bellard
#define R_ES 0
66 2c0262af bellard
#define R_CS 1
67 2c0262af bellard
#define R_SS 2
68 2c0262af bellard
#define R_DS 3
69 2c0262af bellard
#define R_FS 4
70 2c0262af bellard
#define R_GS 5
71 2c0262af bellard
72 2c0262af bellard
/* segment descriptor fields */
73 2c0262af bellard
#define DESC_G_MASK     (1 << 23)
74 2c0262af bellard
#define DESC_B_SHIFT    22
75 2c0262af bellard
#define DESC_B_MASK     (1 << DESC_B_SHIFT)
76 14ce26e7 bellard
#define DESC_L_SHIFT    21 /* x86_64 only : 64 bit code segment */
77 14ce26e7 bellard
#define DESC_L_MASK     (1 << DESC_L_SHIFT)
78 2c0262af bellard
#define DESC_AVL_MASK   (1 << 20)
79 2c0262af bellard
#define DESC_P_MASK     (1 << 15)
80 2c0262af bellard
#define DESC_DPL_SHIFT  13
81 2c0262af bellard
#define DESC_S_MASK     (1 << 12)
82 2c0262af bellard
#define DESC_TYPE_SHIFT 8
83 2c0262af bellard
#define DESC_A_MASK     (1 << 8)
84 2c0262af bellard
85 e670b89e bellard
#define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
86 e670b89e bellard
#define DESC_C_MASK     (1 << 10) /* code: conforming */
87 e670b89e bellard
#define DESC_R_MASK     (1 << 9)  /* code: readable */
88 2c0262af bellard
89 e670b89e bellard
#define DESC_E_MASK     (1 << 10) /* data: expansion direction */
90 e670b89e bellard
#define DESC_W_MASK     (1 << 9)  /* data: writable */
91 e670b89e bellard
92 e670b89e bellard
#define DESC_TSS_BUSY_MASK (1 << 9)
93 2c0262af bellard
94 2c0262af bellard
/* eflags masks */
95 2c0262af bellard
#define CC_C           0x0001
96 2c0262af bellard
#define CC_P         0x0004
97 2c0262af bellard
#define CC_A        0x0010
98 2c0262af bellard
#define CC_Z        0x0040
99 2c0262af bellard
#define CC_S    0x0080
100 2c0262af bellard
#define CC_O    0x0800
101 2c0262af bellard
102 2c0262af bellard
#define TF_SHIFT   8
103 2c0262af bellard
#define IOPL_SHIFT 12
104 2c0262af bellard
#define VM_SHIFT   17
105 2c0262af bellard
106 2c0262af bellard
#define TF_MASK                 0x00000100
107 2c0262af bellard
#define IF_MASK                 0x00000200
108 2c0262af bellard
#define DF_MASK                 0x00000400
109 2c0262af bellard
#define IOPL_MASK                0x00003000
110 2c0262af bellard
#define NT_MASK                         0x00004000
111 2c0262af bellard
#define RF_MASK                        0x00010000
112 2c0262af bellard
#define VM_MASK                        0x00020000
113 2c0262af bellard
#define AC_MASK                        0x00040000 
114 2c0262af bellard
#define VIF_MASK                0x00080000
115 2c0262af bellard
#define VIP_MASK                0x00100000
116 2c0262af bellard
#define ID_MASK                 0x00200000
117 2c0262af bellard
118 2c0262af bellard
/* hidden flags - used internally by qemu to represent additionnal cpu
119 2c0262af bellard
   states. Only the CPL and INHIBIT_IRQ are not redundant. We avoid
120 2c0262af bellard
   using the IOPL_MASK, TF_MASK and VM_MASK bit position to ease oring
121 2c0262af bellard
   with eflags. */
122 2c0262af bellard
/* current cpl */
123 2c0262af bellard
#define HF_CPL_SHIFT         0
124 2c0262af bellard
/* true if soft mmu is being used */
125 2c0262af bellard
#define HF_SOFTMMU_SHIFT     2
126 2c0262af bellard
/* true if hardware interrupts must be disabled for next instruction */
127 2c0262af bellard
#define HF_INHIBIT_IRQ_SHIFT 3
128 2c0262af bellard
/* 16 or 32 segments */
129 2c0262af bellard
#define HF_CS32_SHIFT        4
130 2c0262af bellard
#define HF_SS32_SHIFT        5
131 dc196a57 bellard
/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
132 2c0262af bellard
#define HF_ADDSEG_SHIFT      6
133 65262d57 bellard
/* copy of CR0.PE (protected mode) */
134 65262d57 bellard
#define HF_PE_SHIFT          7
135 65262d57 bellard
#define HF_TF_SHIFT          8 /* must be same as eflags */
136 7eee2a50 bellard
#define HF_MP_SHIFT          9 /* the order must be MP, EM, TS */
137 7eee2a50 bellard
#define HF_EM_SHIFT         10
138 7eee2a50 bellard
#define HF_TS_SHIFT         11
139 65262d57 bellard
#define HF_IOPL_SHIFT       12 /* must be same as eflags */
140 14ce26e7 bellard
#define HF_LMA_SHIFT        14 /* only used on x86_64: long mode active */
141 14ce26e7 bellard
#define HF_CS64_SHIFT       15 /* only used on x86_64: 64 bit code segment  */
142 664e0f19 bellard
#define HF_OSFXSR_SHIFT     16 /* CR4.OSFXSR */
143 65262d57 bellard
#define HF_VM_SHIFT         17 /* must be same as eflags */
144 2c0262af bellard
145 2c0262af bellard
#define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
146 2c0262af bellard
#define HF_SOFTMMU_MASK      (1 << HF_SOFTMMU_SHIFT)
147 2c0262af bellard
#define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
148 2c0262af bellard
#define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
149 2c0262af bellard
#define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
150 2c0262af bellard
#define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
151 65262d57 bellard
#define HF_PE_MASK           (1 << HF_PE_SHIFT)
152 58fe2f10 bellard
#define HF_TF_MASK           (1 << HF_TF_SHIFT)
153 7eee2a50 bellard
#define HF_MP_MASK           (1 << HF_MP_SHIFT)
154 7eee2a50 bellard
#define HF_EM_MASK           (1 << HF_EM_SHIFT)
155 7eee2a50 bellard
#define HF_TS_MASK           (1 << HF_TS_SHIFT)
156 14ce26e7 bellard
#define HF_LMA_MASK          (1 << HF_LMA_SHIFT)
157 14ce26e7 bellard
#define HF_CS64_MASK         (1 << HF_CS64_SHIFT)
158 664e0f19 bellard
#define HF_OSFXSR_MASK       (1 << HF_OSFXSR_SHIFT)
159 2c0262af bellard
160 2c0262af bellard
#define CR0_PE_MASK  (1 << 0)
161 7eee2a50 bellard
#define CR0_MP_MASK  (1 << 1)
162 7eee2a50 bellard
#define CR0_EM_MASK  (1 << 2)
163 2c0262af bellard
#define CR0_TS_MASK  (1 << 3)
164 2ee73ac3 bellard
#define CR0_ET_MASK  (1 << 4)
165 7eee2a50 bellard
#define CR0_NE_MASK  (1 << 5)
166 2c0262af bellard
#define CR0_WP_MASK  (1 << 16)
167 2c0262af bellard
#define CR0_AM_MASK  (1 << 18)
168 2c0262af bellard
#define CR0_PG_MASK  (1 << 31)
169 2c0262af bellard
170 2c0262af bellard
#define CR4_VME_MASK  (1 << 0)
171 2c0262af bellard
#define CR4_PVI_MASK  (1 << 1)
172 2c0262af bellard
#define CR4_TSD_MASK  (1 << 2)
173 2c0262af bellard
#define CR4_DE_MASK   (1 << 3)
174 2c0262af bellard
#define CR4_PSE_MASK  (1 << 4)
175 64a595f2 bellard
#define CR4_PAE_MASK  (1 << 5)
176 64a595f2 bellard
#define CR4_PGE_MASK  (1 << 7)
177 14ce26e7 bellard
#define CR4_PCE_MASK  (1 << 8)
178 14ce26e7 bellard
#define CR4_OSFXSR_MASK (1 << 9)
179 14ce26e7 bellard
#define CR4_OSXMMEXCPT_MASK  (1 << 10)
180 2c0262af bellard
181 2c0262af bellard
#define PG_PRESENT_BIT        0
182 2c0262af bellard
#define PG_RW_BIT        1
183 2c0262af bellard
#define PG_USER_BIT        2
184 2c0262af bellard
#define PG_PWT_BIT        3
185 2c0262af bellard
#define PG_PCD_BIT        4
186 2c0262af bellard
#define PG_ACCESSED_BIT        5
187 2c0262af bellard
#define PG_DIRTY_BIT        6
188 2c0262af bellard
#define PG_PSE_BIT        7
189 2c0262af bellard
#define PG_GLOBAL_BIT        8
190 2c0262af bellard
191 2c0262af bellard
#define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
192 2c0262af bellard
#define PG_RW_MASK         (1 << PG_RW_BIT)
193 2c0262af bellard
#define PG_USER_MASK         (1 << PG_USER_BIT)
194 2c0262af bellard
#define PG_PWT_MASK         (1 << PG_PWT_BIT)
195 2c0262af bellard
#define PG_PCD_MASK         (1 << PG_PCD_BIT)
196 2c0262af bellard
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
197 2c0262af bellard
#define PG_DIRTY_MASK         (1 << PG_DIRTY_BIT)
198 2c0262af bellard
#define PG_PSE_MASK         (1 << PG_PSE_BIT)
199 2c0262af bellard
#define PG_GLOBAL_MASK         (1 << PG_GLOBAL_BIT)
200 2c0262af bellard
201 2c0262af bellard
#define PG_ERROR_W_BIT     1
202 2c0262af bellard
203 2c0262af bellard
#define PG_ERROR_P_MASK    0x01
204 2c0262af bellard
#define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
205 2c0262af bellard
#define PG_ERROR_U_MASK    0x04
206 2c0262af bellard
#define PG_ERROR_RSVD_MASK 0x08
207 2c0262af bellard
208 2c0262af bellard
#define MSR_IA32_APICBASE               0x1b
209 2c0262af bellard
#define MSR_IA32_APICBASE_BSP           (1<<8)
210 2c0262af bellard
#define MSR_IA32_APICBASE_ENABLE        (1<<11)
211 2c0262af bellard
#define MSR_IA32_APICBASE_BASE          (0xfffff<<12)
212 2c0262af bellard
213 2c0262af bellard
#define MSR_IA32_SYSENTER_CS            0x174
214 2c0262af bellard
#define MSR_IA32_SYSENTER_ESP           0x175
215 2c0262af bellard
#define MSR_IA32_SYSENTER_EIP           0x176
216 2c0262af bellard
217 8f091a59 bellard
#define MSR_MCG_CAP                     0x179
218 8f091a59 bellard
#define MSR_MCG_STATUS                  0x17a
219 8f091a59 bellard
#define MSR_MCG_CTL                     0x17b
220 8f091a59 bellard
221 8f091a59 bellard
#define MSR_PAT                         0x277
222 8f091a59 bellard
223 14ce26e7 bellard
#define MSR_EFER                        0xc0000080
224 14ce26e7 bellard
225 14ce26e7 bellard
#define MSR_EFER_SCE   (1 << 0)
226 14ce26e7 bellard
#define MSR_EFER_LME   (1 << 8)
227 14ce26e7 bellard
#define MSR_EFER_LMA   (1 << 10)
228 14ce26e7 bellard
#define MSR_EFER_NXE   (1 << 11)
229 14ce26e7 bellard
#define MSR_EFER_FFXSR (1 << 14)
230 14ce26e7 bellard
231 14ce26e7 bellard
#define MSR_STAR                        0xc0000081
232 14ce26e7 bellard
#define MSR_LSTAR                       0xc0000082
233 14ce26e7 bellard
#define MSR_CSTAR                       0xc0000083
234 14ce26e7 bellard
#define MSR_FMASK                       0xc0000084
235 14ce26e7 bellard
#define MSR_FSBASE                      0xc0000100
236 14ce26e7 bellard
#define MSR_GSBASE                      0xc0000101
237 14ce26e7 bellard
#define MSR_KERNELGSBASE                0xc0000102
238 14ce26e7 bellard
239 14ce26e7 bellard
/* cpuid_features bits */
240 14ce26e7 bellard
#define CPUID_FP87 (1 << 0)
241 14ce26e7 bellard
#define CPUID_VME  (1 << 1)
242 14ce26e7 bellard
#define CPUID_DE   (1 << 2)
243 14ce26e7 bellard
#define CPUID_PSE  (1 << 3)
244 14ce26e7 bellard
#define CPUID_TSC  (1 << 4)
245 14ce26e7 bellard
#define CPUID_MSR  (1 << 5)
246 14ce26e7 bellard
#define CPUID_PAE  (1 << 6)
247 14ce26e7 bellard
#define CPUID_MCE  (1 << 7)
248 14ce26e7 bellard
#define CPUID_CX8  (1 << 8)
249 14ce26e7 bellard
#define CPUID_APIC (1 << 9)
250 14ce26e7 bellard
#define CPUID_SEP  (1 << 11) /* sysenter/sysexit */
251 14ce26e7 bellard
#define CPUID_MTRR (1 << 12)
252 14ce26e7 bellard
#define CPUID_PGE  (1 << 13)
253 14ce26e7 bellard
#define CPUID_MCA  (1 << 14)
254 14ce26e7 bellard
#define CPUID_CMOV (1 << 15)
255 8f091a59 bellard
#define CPUID_PAT  (1 << 16)
256 8f091a59 bellard
#define CPUID_CLFLUSH (1 << 19)
257 14ce26e7 bellard
/* ... */
258 14ce26e7 bellard
#define CPUID_MMX  (1 << 23)
259 14ce26e7 bellard
#define CPUID_FXSR (1 << 24)
260 14ce26e7 bellard
#define CPUID_SSE  (1 << 25)
261 14ce26e7 bellard
#define CPUID_SSE2 (1 << 26)
262 14ce26e7 bellard
263 9df217a3 bellard
#define CPUID_EXT_SS3      (1 << 0)
264 9df217a3 bellard
#define CPUID_EXT_MONITOR  (1 << 3)
265 9df217a3 bellard
#define CPUID_EXT_CX16     (1 << 13)
266 9df217a3 bellard
267 9df217a3 bellard
#define CPUID_EXT2_SYSCALL (1 << 11)
268 9df217a3 bellard
#define CPUID_EXT2_NX      (1 << 20)
269 8d9bfc2b bellard
#define CPUID_EXT2_FFXSR   (1 << 25)
270 9df217a3 bellard
#define CPUID_EXT2_LM      (1 << 29)
271 9df217a3 bellard
272 2c0262af bellard
#define EXCP00_DIVZ        0
273 2c0262af bellard
#define EXCP01_SSTP        1
274 2c0262af bellard
#define EXCP02_NMI        2
275 2c0262af bellard
#define EXCP03_INT3        3
276 2c0262af bellard
#define EXCP04_INTO        4
277 2c0262af bellard
#define EXCP05_BOUND        5
278 2c0262af bellard
#define EXCP06_ILLOP        6
279 2c0262af bellard
#define EXCP07_PREX        7
280 2c0262af bellard
#define EXCP08_DBLE        8
281 2c0262af bellard
#define EXCP09_XERR        9
282 2c0262af bellard
#define EXCP0A_TSS        10
283 2c0262af bellard
#define EXCP0B_NOSEG        11
284 2c0262af bellard
#define EXCP0C_STACK        12
285 2c0262af bellard
#define EXCP0D_GPF        13
286 2c0262af bellard
#define EXCP0E_PAGE        14
287 2c0262af bellard
#define EXCP10_COPR        16
288 2c0262af bellard
#define EXCP11_ALGN        17
289 2c0262af bellard
#define EXCP12_MCHK        18
290 2c0262af bellard
291 2c0262af bellard
enum {
292 2c0262af bellard
    CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
293 2c0262af bellard
    CC_OP_EFLAGS,  /* all cc are explicitely computed, CC_SRC = flags */
294 d36cd60e bellard
295 d36cd60e bellard
    CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
296 d36cd60e bellard
    CC_OP_MULW,
297 d36cd60e bellard
    CC_OP_MULL,
298 14ce26e7 bellard
    CC_OP_MULQ,
299 2c0262af bellard
300 2c0262af bellard
    CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
301 2c0262af bellard
    CC_OP_ADDW,
302 2c0262af bellard
    CC_OP_ADDL,
303 14ce26e7 bellard
    CC_OP_ADDQ,
304 2c0262af bellard
305 2c0262af bellard
    CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
306 2c0262af bellard
    CC_OP_ADCW,
307 2c0262af bellard
    CC_OP_ADCL,
308 14ce26e7 bellard
    CC_OP_ADCQ,
309 2c0262af bellard
310 2c0262af bellard
    CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
311 2c0262af bellard
    CC_OP_SUBW,
312 2c0262af bellard
    CC_OP_SUBL,
313 14ce26e7 bellard
    CC_OP_SUBQ,
314 2c0262af bellard
315 2c0262af bellard
    CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
316 2c0262af bellard
    CC_OP_SBBW,
317 2c0262af bellard
    CC_OP_SBBL,
318 14ce26e7 bellard
    CC_OP_SBBQ,
319 2c0262af bellard
320 2c0262af bellard
    CC_OP_LOGICB, /* modify all flags, CC_DST = res */
321 2c0262af bellard
    CC_OP_LOGICW,
322 2c0262af bellard
    CC_OP_LOGICL,
323 14ce26e7 bellard
    CC_OP_LOGICQ,
324 2c0262af bellard
325 2c0262af bellard
    CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
326 2c0262af bellard
    CC_OP_INCW,
327 2c0262af bellard
    CC_OP_INCL,
328 14ce26e7 bellard
    CC_OP_INCQ,
329 2c0262af bellard
330 2c0262af bellard
    CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
331 2c0262af bellard
    CC_OP_DECW,
332 2c0262af bellard
    CC_OP_DECL,
333 14ce26e7 bellard
    CC_OP_DECQ,
334 2c0262af bellard
335 6b652794 bellard
    CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
336 2c0262af bellard
    CC_OP_SHLW,
337 2c0262af bellard
    CC_OP_SHLL,
338 14ce26e7 bellard
    CC_OP_SHLQ,
339 2c0262af bellard
340 2c0262af bellard
    CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
341 2c0262af bellard
    CC_OP_SARW,
342 2c0262af bellard
    CC_OP_SARL,
343 14ce26e7 bellard
    CC_OP_SARQ,
344 2c0262af bellard
345 2c0262af bellard
    CC_OP_NB,
346 2c0262af bellard
};
347 2c0262af bellard
348 7a0e1f41 bellard
#ifdef FLOATX80
349 2c0262af bellard
#define USE_X86LDOUBLE
350 2c0262af bellard
#endif
351 2c0262af bellard
352 2c0262af bellard
#ifdef USE_X86LDOUBLE
353 7a0e1f41 bellard
typedef floatx80 CPU86_LDouble;
354 2c0262af bellard
#else
355 7a0e1f41 bellard
typedef float64 CPU86_LDouble;
356 2c0262af bellard
#endif
357 2c0262af bellard
358 2c0262af bellard
typedef struct SegmentCache {
359 2c0262af bellard
    uint32_t selector;
360 14ce26e7 bellard
    target_ulong base;
361 2c0262af bellard
    uint32_t limit;
362 2c0262af bellard
    uint32_t flags;
363 2c0262af bellard
} SegmentCache;
364 2c0262af bellard
365 826461bb bellard
typedef union {
366 664e0f19 bellard
    uint8_t _b[16];
367 664e0f19 bellard
    uint16_t _w[8];
368 664e0f19 bellard
    uint32_t _l[4];
369 664e0f19 bellard
    uint64_t _q[2];
370 7a0e1f41 bellard
    float32 _s[4];
371 7a0e1f41 bellard
    float64 _d[2];
372 14ce26e7 bellard
} XMMReg;
373 14ce26e7 bellard
374 826461bb bellard
typedef union {
375 826461bb bellard
    uint8_t _b[8];
376 826461bb bellard
    uint16_t _w[2];
377 826461bb bellard
    uint32_t _l[1];
378 826461bb bellard
    uint64_t q;
379 826461bb bellard
} MMXReg;
380 826461bb bellard
381 826461bb bellard
#ifdef WORDS_BIGENDIAN
382 826461bb bellard
#define XMM_B(n) _b[15 - (n)]
383 826461bb bellard
#define XMM_W(n) _w[7 - (n)]
384 826461bb bellard
#define XMM_L(n) _l[3 - (n)]
385 664e0f19 bellard
#define XMM_S(n) _s[3 - (n)]
386 826461bb bellard
#define XMM_Q(n) _q[1 - (n)]
387 664e0f19 bellard
#define XMM_D(n) _d[1 - (n)]
388 826461bb bellard
389 826461bb bellard
#define MMX_B(n) _b[7 - (n)]
390 826461bb bellard
#define MMX_W(n) _w[3 - (n)]
391 826461bb bellard
#define MMX_L(n) _l[1 - (n)]
392 826461bb bellard
#else
393 826461bb bellard
#define XMM_B(n) _b[n]
394 826461bb bellard
#define XMM_W(n) _w[n]
395 826461bb bellard
#define XMM_L(n) _l[n]
396 664e0f19 bellard
#define XMM_S(n) _s[n]
397 826461bb bellard
#define XMM_Q(n) _q[n]
398 664e0f19 bellard
#define XMM_D(n) _d[n]
399 826461bb bellard
400 826461bb bellard
#define MMX_B(n) _b[n]
401 826461bb bellard
#define MMX_W(n) _w[n]
402 826461bb bellard
#define MMX_L(n) _l[n]
403 826461bb bellard
#endif
404 664e0f19 bellard
#define MMX_Q(n) q
405 826461bb bellard
406 14ce26e7 bellard
#ifdef TARGET_X86_64
407 14ce26e7 bellard
#define CPU_NB_REGS 16
408 14ce26e7 bellard
#else
409 14ce26e7 bellard
#define CPU_NB_REGS 8
410 14ce26e7 bellard
#endif
411 14ce26e7 bellard
412 2c0262af bellard
typedef struct CPUX86State {
413 14ce26e7 bellard
#if TARGET_LONG_BITS > HOST_LONG_BITS
414 14ce26e7 bellard
    /* temporaries if we cannot store them in host registers */
415 14ce26e7 bellard
    target_ulong t0, t1, t2;
416 14ce26e7 bellard
#endif
417 14ce26e7 bellard
418 2c0262af bellard
    /* standard registers */
419 14ce26e7 bellard
    target_ulong regs[CPU_NB_REGS];
420 14ce26e7 bellard
    target_ulong eip;
421 14ce26e7 bellard
    target_ulong eflags; /* eflags register. During CPU emulation, CC
422 2c0262af bellard
                        flags and DF are set to zero because they are
423 2c0262af bellard
                        stored elsewhere */
424 2c0262af bellard
425 2c0262af bellard
    /* emulator internal eflags handling */
426 14ce26e7 bellard
    target_ulong cc_src;
427 14ce26e7 bellard
    target_ulong cc_dst;
428 2c0262af bellard
    uint32_t cc_op;
429 2c0262af bellard
    int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
430 2c0262af bellard
    uint32_t hflags; /* hidden flags, see HF_xxx constants */
431 2c0262af bellard
432 9df217a3 bellard
    /* segments */
433 9df217a3 bellard
    SegmentCache segs[6]; /* selector values */
434 9df217a3 bellard
    SegmentCache ldt;
435 9df217a3 bellard
    SegmentCache tr;
436 9df217a3 bellard
    SegmentCache gdt; /* only base and limit are used */
437 9df217a3 bellard
    SegmentCache idt; /* only base and limit are used */
438 9df217a3 bellard
439 9df217a3 bellard
    target_ulong cr[5]; /* NOTE: cr1 is unused */
440 9df217a3 bellard
    uint32_t a20_mask;
441 9df217a3 bellard
442 2c0262af bellard
    /* FPU state */
443 2c0262af bellard
    unsigned int fpstt; /* top of stack index */
444 2c0262af bellard
    unsigned int fpus;
445 2c0262af bellard
    unsigned int fpuc;
446 2c0262af bellard
    uint8_t fptags[8];   /* 0 = valid, 1 = empty */
447 664e0f19 bellard
    union {
448 664e0f19 bellard
#ifdef USE_X86LDOUBLE
449 664e0f19 bellard
        CPU86_LDouble d __attribute__((aligned(16)));
450 664e0f19 bellard
#else
451 664e0f19 bellard
        CPU86_LDouble d;
452 664e0f19 bellard
#endif
453 664e0f19 bellard
        MMXReg mmx;
454 664e0f19 bellard
    } fpregs[8];
455 2c0262af bellard
456 2c0262af bellard
    /* emulator internal variables */
457 7a0e1f41 bellard
    float_status fp_status;
458 2c0262af bellard
    CPU86_LDouble ft0;
459 2c0262af bellard
    union {
460 2c0262af bellard
        float f;
461 2c0262af bellard
        double d;
462 2c0262af bellard
        int i32;
463 2c0262af bellard
        int64_t i64;
464 2c0262af bellard
    } fp_convert;
465 2c0262af bellard
    
466 7a0e1f41 bellard
    float_status sse_status;
467 664e0f19 bellard
    uint32_t mxcsr;
468 14ce26e7 bellard
    XMMReg xmm_regs[CPU_NB_REGS];
469 14ce26e7 bellard
    XMMReg xmm_t0;
470 664e0f19 bellard
    MMXReg mmx_t0;
471 14ce26e7 bellard
472 2c0262af bellard
    /* sysenter registers */
473 2c0262af bellard
    uint32_t sysenter_cs;
474 2c0262af bellard
    uint32_t sysenter_esp;
475 2c0262af bellard
    uint32_t sysenter_eip;
476 8d9bfc2b bellard
    uint64_t efer;
477 8d9bfc2b bellard
    uint64_t star;
478 14ce26e7 bellard
#ifdef TARGET_X86_64
479 14ce26e7 bellard
    target_ulong lstar;
480 14ce26e7 bellard
    target_ulong cstar;
481 14ce26e7 bellard
    target_ulong fmask;
482 14ce26e7 bellard
    target_ulong kernelgsbase;
483 14ce26e7 bellard
#endif
484 58fe2f10 bellard
485 8f091a59 bellard
    uint64_t pat;
486 8f091a59 bellard
487 58fe2f10 bellard
    /* temporary data for USE_CODE_COPY mode */
488 7eee2a50 bellard
#ifdef USE_CODE_COPY
489 58fe2f10 bellard
    uint32_t tmp0;
490 58fe2f10 bellard
    uint32_t saved_esp;
491 7eee2a50 bellard
    int native_fp_regs; /* if true, the FPU state is in the native CPU regs */
492 7eee2a50 bellard
#endif
493 2c0262af bellard
    
494 2c0262af bellard
    /* exception/interrupt handling */
495 2c0262af bellard
    jmp_buf jmp_env;
496 2c0262af bellard
    int exception_index;
497 2c0262af bellard
    int error_code;
498 2c0262af bellard
    int exception_is_int;
499 826461bb bellard
    target_ulong exception_next_eip;
500 2c0262af bellard
    struct TranslationBlock *current_tb; /* currently executing TB */
501 14ce26e7 bellard
    target_ulong dr[8]; /* debug registers */
502 2c0262af bellard
    int interrupt_request; 
503 2c0262af bellard
    int user_mode_only; /* user mode only simulation */
504 2c0262af bellard
505 d720b93d bellard
    /* soft mmu support */
506 d720b93d bellard
    /* in order to avoid passing too many arguments to the memory
507 d720b93d bellard
       write helpers, we store some rarely used information in the CPU
508 d720b93d bellard
       context) */
509 d720b93d bellard
    unsigned long mem_write_pc; /* host pc at which the memory was
510 d720b93d bellard
                                   written */
511 14ce26e7 bellard
    target_ulong mem_write_vaddr; /* target virtual addr at which the
512 14ce26e7 bellard
                                     memory was written */
513 2c0262af bellard
    /* 0 = kernel, 1 = user */
514 2c0262af bellard
    CPUTLBEntry tlb_read[2][CPU_TLB_SIZE];
515 2c0262af bellard
    CPUTLBEntry tlb_write[2][CPU_TLB_SIZE];
516 2c0262af bellard
    
517 ffddfee3 bellard
    /* from this point: preserved by CPU reset */
518 2c0262af bellard
    /* ice debug support */
519 14ce26e7 bellard
    target_ulong breakpoints[MAX_BREAKPOINTS];
520 2c0262af bellard
    int nb_breakpoints;
521 2c0262af bellard
    int singlestep_enabled;
522 2c0262af bellard
523 14ce26e7 bellard
    /* processor features (e.g. for CPUID insn) */
524 8d9bfc2b bellard
    uint32_t cpuid_level;
525 14ce26e7 bellard
    uint32_t cpuid_vendor1;
526 14ce26e7 bellard
    uint32_t cpuid_vendor2;
527 14ce26e7 bellard
    uint32_t cpuid_vendor3;
528 14ce26e7 bellard
    uint32_t cpuid_version;
529 14ce26e7 bellard
    uint32_t cpuid_features;
530 9df217a3 bellard
    uint32_t cpuid_ext_features;
531 8d9bfc2b bellard
    uint32_t cpuid_xlevel;
532 8d9bfc2b bellard
    uint32_t cpuid_model[12];
533 8d9bfc2b bellard
    uint32_t cpuid_ext2_features;
534 8d9bfc2b bellard
    
535 9df217a3 bellard
#ifdef USE_KQEMU
536 9df217a3 bellard
    int kqemu_enabled;
537 9df217a3 bellard
#endif
538 14ce26e7 bellard
    /* in order to simplify APIC support, we leave this pointer to the
539 14ce26e7 bellard
       user */
540 14ce26e7 bellard
    struct APICState *apic_state;
541 2c0262af bellard
    /* user data */
542 2c0262af bellard
    void *opaque;
543 2c0262af bellard
} CPUX86State;
544 2c0262af bellard
545 2c0262af bellard
CPUX86State *cpu_x86_init(void);
546 2c0262af bellard
int cpu_x86_exec(CPUX86State *s);
547 2c0262af bellard
void cpu_x86_close(CPUX86State *s);
548 d720b93d bellard
int cpu_get_pic_interrupt(CPUX86State *s);
549 2ee73ac3 bellard
/* MSDOS compatibility mode FPU exception support */
550 2ee73ac3 bellard
void cpu_set_ferr(CPUX86State *s);
551 2c0262af bellard
552 2c0262af bellard
/* this function must always be used to load data in the segment
553 2c0262af bellard
   cache: it synchronizes the hflags with the segment cache values */
554 2c0262af bellard
static inline void cpu_x86_load_seg_cache(CPUX86State *env, 
555 2c0262af bellard
                                          int seg_reg, unsigned int selector,
556 14ce26e7 bellard
                                          uint32_t base, unsigned int limit, 
557 2c0262af bellard
                                          unsigned int flags)
558 2c0262af bellard
{
559 2c0262af bellard
    SegmentCache *sc;
560 2c0262af bellard
    unsigned int new_hflags;
561 2c0262af bellard
    
562 2c0262af bellard
    sc = &env->segs[seg_reg];
563 2c0262af bellard
    sc->selector = selector;
564 2c0262af bellard
    sc->base = base;
565 2c0262af bellard
    sc->limit = limit;
566 2c0262af bellard
    sc->flags = flags;
567 2c0262af bellard
568 2c0262af bellard
    /* update the hidden flags */
569 14ce26e7 bellard
    {
570 14ce26e7 bellard
        if (seg_reg == R_CS) {
571 14ce26e7 bellard
#ifdef TARGET_X86_64
572 14ce26e7 bellard
            if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
573 14ce26e7 bellard
                /* long mode */
574 14ce26e7 bellard
                env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
575 14ce26e7 bellard
                env->hflags &= ~(HF_ADDSEG_MASK);
576 14ce26e7 bellard
            } else 
577 14ce26e7 bellard
#endif
578 14ce26e7 bellard
            {
579 14ce26e7 bellard
                /* legacy / compatibility case */
580 14ce26e7 bellard
                new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
581 14ce26e7 bellard
                    >> (DESC_B_SHIFT - HF_CS32_SHIFT);
582 14ce26e7 bellard
                env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
583 14ce26e7 bellard
                    new_hflags;
584 14ce26e7 bellard
            }
585 14ce26e7 bellard
        }
586 14ce26e7 bellard
        new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
587 14ce26e7 bellard
            >> (DESC_B_SHIFT - HF_SS32_SHIFT);
588 14ce26e7 bellard
        if (env->hflags & HF_CS64_MASK) {
589 14ce26e7 bellard
            /* zero base assumed for DS, ES and SS in long mode */
590 14ce26e7 bellard
        } else if (!(env->cr[0] & CR0_PE_MASK) || 
591 735a8fd3 bellard
                   (env->eflags & VM_MASK) ||
592 735a8fd3 bellard
                   !(env->hflags & HF_CS32_MASK)) {
593 14ce26e7 bellard
            /* XXX: try to avoid this test. The problem comes from the
594 14ce26e7 bellard
               fact that is real mode or vm86 mode we only modify the
595 14ce26e7 bellard
               'base' and 'selector' fields of the segment cache to go
596 14ce26e7 bellard
               faster. A solution may be to force addseg to one in
597 14ce26e7 bellard
               translate-i386.c. */
598 14ce26e7 bellard
            new_hflags |= HF_ADDSEG_MASK;
599 14ce26e7 bellard
        } else {
600 735a8fd3 bellard
            new_hflags |= ((env->segs[R_DS].base | 
601 735a8fd3 bellard
                            env->segs[R_ES].base |
602 735a8fd3 bellard
                            env->segs[R_SS].base) != 0) << 
603 14ce26e7 bellard
                HF_ADDSEG_SHIFT;
604 14ce26e7 bellard
        }
605 14ce26e7 bellard
        env->hflags = (env->hflags & 
606 14ce26e7 bellard
                       ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
607 2c0262af bellard
    }
608 2c0262af bellard
}
609 2c0262af bellard
610 2c0262af bellard
/* wrapper, just in case memory mappings must be changed */
611 2c0262af bellard
static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
612 2c0262af bellard
{
613 2c0262af bellard
#if HF_CPL_MASK == 3
614 2c0262af bellard
    s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
615 2c0262af bellard
#else
616 2c0262af bellard
#error HF_CPL_MASK is hardcoded
617 2c0262af bellard
#endif
618 2c0262af bellard
}
619 2c0262af bellard
620 1f1af9fd bellard
/* used for debug or cpu save/restore */
621 1f1af9fd bellard
void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
622 1f1af9fd bellard
CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);
623 1f1af9fd bellard
624 2c0262af bellard
/* the following helpers are only usable in user mode simulation as
625 2c0262af bellard
   they can trigger unexpected exceptions */
626 2c0262af bellard
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
627 2c0262af bellard
void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32);
628 2c0262af bellard
void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32);
629 2c0262af bellard
630 2c0262af bellard
/* you can call this signal handler from your SIGBUS and SIGSEGV
631 2c0262af bellard
   signal handlers to inform the virtual CPU of exceptions. non zero
632 2c0262af bellard
   is returned if the signal was handled by the virtual CPU.  */
633 2c0262af bellard
struct siginfo;
634 2c0262af bellard
int cpu_x86_signal_handler(int host_signum, struct siginfo *info, 
635 2c0262af bellard
                           void *puc);
636 461c0471 bellard
void cpu_x86_set_a20(CPUX86State *env, int a20_state);
637 2c0262af bellard
638 28ab0e2e bellard
uint64_t cpu_get_tsc(CPUX86State *env);
639 28ab0e2e bellard
640 14ce26e7 bellard
void cpu_set_apic_base(CPUX86State *env, uint64_t val);
641 14ce26e7 bellard
uint64_t cpu_get_apic_base(CPUX86State *env);
642 9230e66e bellard
void cpu_set_apic_tpr(CPUX86State *env, uint8_t val);
643 9230e66e bellard
#ifndef NO_CPU_IO_DEFS
644 9230e66e bellard
uint8_t cpu_get_apic_tpr(CPUX86State *env);
645 9230e66e bellard
#endif
646 14ce26e7 bellard
647 64a595f2 bellard
/* will be suppressed */
648 64a595f2 bellard
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
649 64a595f2 bellard
650 2c0262af bellard
/* used to debug */
651 2c0262af bellard
#define X86_DUMP_FPU  0x0001 /* dump FPU state too */
652 2c0262af bellard
#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */
653 2c0262af bellard
654 2c0262af bellard
#define TARGET_PAGE_BITS 12
655 2c0262af bellard
#include "cpu-all.h"
656 2c0262af bellard
657 2c0262af bellard
#endif /* CPU_I386_H */