Statistics
| Branch: | Revision:

root / target-i386 / cpuid.c @ 99036865

History | View | Annotate | Download (42.2 kB)

1 c6dc6f63 Andre Przywara
/*
2 c6dc6f63 Andre Przywara
 *  i386 CPUID helper functions
3 c6dc6f63 Andre Przywara
 *
4 c6dc6f63 Andre Przywara
 *  Copyright (c) 2003 Fabrice Bellard
5 c6dc6f63 Andre Przywara
 *
6 c6dc6f63 Andre Przywara
 * This library is free software; you can redistribute it and/or
7 c6dc6f63 Andre Przywara
 * modify it under the terms of the GNU Lesser General Public
8 c6dc6f63 Andre Przywara
 * License as published by the Free Software Foundation; either
9 c6dc6f63 Andre Przywara
 * version 2 of the License, or (at your option) any later version.
10 c6dc6f63 Andre Przywara
 *
11 c6dc6f63 Andre Przywara
 * This library is distributed in the hope that it will be useful,
12 c6dc6f63 Andre Przywara
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 c6dc6f63 Andre Przywara
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 c6dc6f63 Andre Przywara
 * Lesser General Public License for more details.
15 c6dc6f63 Andre Przywara
 *
16 c6dc6f63 Andre Przywara
 * You should have received a copy of the GNU Lesser General Public
17 c6dc6f63 Andre Przywara
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 c6dc6f63 Andre Przywara
 */
19 c6dc6f63 Andre Przywara
#include <stdlib.h>
20 c6dc6f63 Andre Przywara
#include <stdio.h>
21 c6dc6f63 Andre Przywara
#include <string.h>
22 c6dc6f63 Andre Przywara
#include <inttypes.h>
23 c6dc6f63 Andre Przywara
24 c6dc6f63 Andre Przywara
#include "cpu.h"
25 c6dc6f63 Andre Przywara
#include "kvm.h"
26 c6dc6f63 Andre Przywara
27 c6dc6f63 Andre Przywara
#include "qemu-option.h"
28 c6dc6f63 Andre Przywara
#include "qemu-config.h"
29 c6dc6f63 Andre Przywara
30 c6dc6f63 Andre Przywara
/* feature flags taken from "Intel Processor Identification and the CPUID
31 c6dc6f63 Andre Przywara
 * Instruction" and AMD's "CPUID Specification".  In cases of disagreement
32 c6dc6f63 Andre Przywara
 * between feature naming conventions, aliases may be added.
33 c6dc6f63 Andre Przywara
 */
34 c6dc6f63 Andre Przywara
static const char *feature_name[] = {
35 c6dc6f63 Andre Przywara
    "fpu", "vme", "de", "pse",
36 c6dc6f63 Andre Przywara
    "tsc", "msr", "pae", "mce",
37 c6dc6f63 Andre Przywara
    "cx8", "apic", NULL, "sep",
38 c6dc6f63 Andre Przywara
    "mtrr", "pge", "mca", "cmov",
39 c6dc6f63 Andre Przywara
    "pat", "pse36", "pn" /* Intel psn */, "clflush" /* Intel clfsh */,
40 c6dc6f63 Andre Przywara
    NULL, "ds" /* Intel dts */, "acpi", "mmx",
41 c6dc6f63 Andre Przywara
    "fxsr", "sse", "sse2", "ss",
42 c6dc6f63 Andre Przywara
    "ht" /* Intel htt */, "tm", "ia64", "pbe",
43 c6dc6f63 Andre Przywara
};
44 c6dc6f63 Andre Przywara
static const char *ext_feature_name[] = {
45 e117f772 Andre Przywara
    "pni|sse3" /* Intel,AMD sse3 */, "pclmuldq", "dtes64", "monitor",
46 e117f772 Andre Przywara
    "ds_cpl", "vmx", "smx", "est",
47 c6dc6f63 Andre Przywara
    "tm2", "ssse3", "cid", NULL,
48 e117f772 Andre Przywara
    "fma", "cx16", "xtpr", "pdcm",
49 c6dc6f63 Andre Przywara
    NULL, NULL, "dca", "sse4.1|sse4_1",
50 e117f772 Andre Przywara
    "sse4.2|sse4_2", "x2apic", "movbe", "popcnt",
51 e117f772 Andre Przywara
    NULL, "aes", "xsave", "osxsave",
52 e117f772 Andre Przywara
    "avx", NULL, NULL, "hypervisor",
53 c6dc6f63 Andre Przywara
};
54 c6dc6f63 Andre Przywara
static const char *ext2_feature_name[] = {
55 c6dc6f63 Andre Przywara
    "fpu", "vme", "de", "pse",
56 c6dc6f63 Andre Przywara
    "tsc", "msr", "pae", "mce",
57 c6dc6f63 Andre Przywara
    "cx8" /* AMD CMPXCHG8B */, "apic", NULL, "syscall",
58 c6dc6f63 Andre Przywara
    "mtrr", "pge", "mca", "cmov",
59 c6dc6f63 Andre Przywara
    "pat", "pse36", NULL, NULL /* Linux mp */,
60 c6dc6f63 Andre Przywara
    "nx" /* Intel xd */, NULL, "mmxext", "mmx",
61 c6dc6f63 Andre Przywara
    "fxsr", "fxsr_opt" /* AMD ffxsr */, "pdpe1gb" /* AMD Page1GB */, "rdtscp",
62 c6dc6f63 Andre Przywara
    NULL, "lm" /* Intel 64 */, "3dnowext", "3dnow",
63 c6dc6f63 Andre Przywara
};
64 c6dc6f63 Andre Przywara
static const char *ext3_feature_name[] = {
65 c6dc6f63 Andre Przywara
    "lahf_lm" /* AMD LahfSahf */, "cmp_legacy", "svm", "extapic" /* AMD ExtApicSpace */,
66 c6dc6f63 Andre Przywara
    "cr8legacy" /* AMD AltMovCr8 */, "abm", "sse4a", "misalignsse",
67 e117f772 Andre Przywara
    "3dnowprefetch", "osvw", "ibs", "xop",
68 c6dc6f63 Andre Przywara
    "skinit", "wdt", NULL, NULL,
69 e117f772 Andre Przywara
    "fma4", NULL, "cvt16", "nodeid_msr",
70 c6dc6f63 Andre Przywara
    NULL, NULL, NULL, NULL,
71 c6dc6f63 Andre Przywara
    NULL, NULL, NULL, NULL,
72 c6dc6f63 Andre Przywara
    NULL, NULL, NULL, NULL,
73 c6dc6f63 Andre Przywara
};
74 c6dc6f63 Andre Przywara
75 c6dc6f63 Andre Przywara
static const char *kvm_feature_name[] = {
76 f6584ee2 Gleb Natapov
    "kvmclock", "kvm_nopiodelay", "kvm_mmu", NULL, "kvm_asyncpf", NULL, NULL, NULL,
77 c6dc6f63 Andre Przywara
    NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
78 c6dc6f63 Andre Przywara
    NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
79 c6dc6f63 Andre Przywara
    NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
80 c6dc6f63 Andre Przywara
};
81 c6dc6f63 Andre Przywara
82 296acb64 Joerg Roedel
static const char *svm_feature_name[] = {
83 296acb64 Joerg Roedel
    "npt", "lbrv", "svm_lock", "nrip_save",
84 296acb64 Joerg Roedel
    "tsc_scale", "vmcb_clean",  "flushbyasid", "decodeassists",
85 296acb64 Joerg Roedel
    NULL, NULL, "pause_filter", NULL,
86 296acb64 Joerg Roedel
    "pfthreshold", NULL, NULL, NULL,
87 296acb64 Joerg Roedel
    NULL, NULL, NULL, NULL,
88 296acb64 Joerg Roedel
    NULL, NULL, NULL, NULL,
89 296acb64 Joerg Roedel
    NULL, NULL, NULL, NULL,
90 296acb64 Joerg Roedel
    NULL, NULL, NULL, NULL,
91 296acb64 Joerg Roedel
};
92 296acb64 Joerg Roedel
93 c6dc6f63 Andre Przywara
/* collects per-function cpuid data
94 c6dc6f63 Andre Przywara
 */
95 c6dc6f63 Andre Przywara
typedef struct model_features_t {
96 c6dc6f63 Andre Przywara
    uint32_t *guest_feat;
97 c6dc6f63 Andre Przywara
    uint32_t *host_feat;
98 c6dc6f63 Andre Przywara
    uint32_t check_feat;
99 c6dc6f63 Andre Przywara
    const char **flag_names;
100 c6dc6f63 Andre Przywara
    uint32_t cpuid;
101 c6dc6f63 Andre Przywara
    } model_features_t;
102 c6dc6f63 Andre Przywara
103 c6dc6f63 Andre Przywara
int check_cpuid = 0;
104 c6dc6f63 Andre Przywara
int enforce_cpuid = 0;
105 c6dc6f63 Andre Przywara
106 bb44e0d1 Jan Kiszka
void host_cpuid(uint32_t function, uint32_t count,
107 bb44e0d1 Jan Kiszka
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx)
108 bdde476a Andre Przywara
{
109 bdde476a Andre Przywara
#if defined(CONFIG_KVM)
110 bdde476a Andre Przywara
    uint32_t vec[4];
111 bdde476a Andre Przywara
112 bdde476a Andre Przywara
#ifdef __x86_64__
113 bdde476a Andre Przywara
    asm volatile("cpuid"
114 bdde476a Andre Przywara
                 : "=a"(vec[0]), "=b"(vec[1]),
115 bdde476a Andre Przywara
                   "=c"(vec[2]), "=d"(vec[3])
116 bdde476a Andre Przywara
                 : "0"(function), "c"(count) : "cc");
117 bdde476a Andre Przywara
#else
118 bdde476a Andre Przywara
    asm volatile("pusha \n\t"
119 bdde476a Andre Przywara
                 "cpuid \n\t"
120 bdde476a Andre Przywara
                 "mov %%eax, 0(%2) \n\t"
121 bdde476a Andre Przywara
                 "mov %%ebx, 4(%2) \n\t"
122 bdde476a Andre Przywara
                 "mov %%ecx, 8(%2) \n\t"
123 bdde476a Andre Przywara
                 "mov %%edx, 12(%2) \n\t"
124 bdde476a Andre Przywara
                 "popa"
125 bdde476a Andre Przywara
                 : : "a"(function), "c"(count), "S"(vec)
126 bdde476a Andre Przywara
                 : "memory", "cc");
127 bdde476a Andre Przywara
#endif
128 bdde476a Andre Przywara
129 bdde476a Andre Przywara
    if (eax)
130 2f7a21c4 Aurelien Jarno
        *eax = vec[0];
131 bdde476a Andre Przywara
    if (ebx)
132 2f7a21c4 Aurelien Jarno
        *ebx = vec[1];
133 bdde476a Andre Przywara
    if (ecx)
134 2f7a21c4 Aurelien Jarno
        *ecx = vec[2];
135 bdde476a Andre Przywara
    if (edx)
136 2f7a21c4 Aurelien Jarno
        *edx = vec[3];
137 bdde476a Andre Przywara
#endif
138 bdde476a Andre Przywara
}
139 c6dc6f63 Andre Przywara
140 c6dc6f63 Andre Przywara
#define iswhite(c) ((c) && ((c) <= ' ' || '~' < (c)))
141 c6dc6f63 Andre Przywara
142 c6dc6f63 Andre Przywara
/* general substring compare of *[s1..e1) and *[s2..e2).  sx is start of
143 c6dc6f63 Andre Przywara
 * a substring.  ex if !NULL points to the first char after a substring,
144 c6dc6f63 Andre Przywara
 * otherwise the string is assumed to sized by a terminating nul.
145 c6dc6f63 Andre Przywara
 * Return lexical ordering of *s1:*s2.
146 c6dc6f63 Andre Przywara
 */
147 c6dc6f63 Andre Przywara
static int sstrcmp(const char *s1, const char *e1, const char *s2,
148 c6dc6f63 Andre Przywara
    const char *e2)
149 c6dc6f63 Andre Przywara
{
150 c6dc6f63 Andre Przywara
    for (;;) {
151 c6dc6f63 Andre Przywara
        if (!*s1 || !*s2 || *s1 != *s2)
152 c6dc6f63 Andre Przywara
            return (*s1 - *s2);
153 c6dc6f63 Andre Przywara
        ++s1, ++s2;
154 c6dc6f63 Andre Przywara
        if (s1 == e1 && s2 == e2)
155 c6dc6f63 Andre Przywara
            return (0);
156 c6dc6f63 Andre Przywara
        else if (s1 == e1)
157 c6dc6f63 Andre Przywara
            return (*s2);
158 c6dc6f63 Andre Przywara
        else if (s2 == e2)
159 c6dc6f63 Andre Przywara
            return (*s1);
160 c6dc6f63 Andre Przywara
    }
161 c6dc6f63 Andre Przywara
}
162 c6dc6f63 Andre Przywara
163 c6dc6f63 Andre Przywara
/* compare *[s..e) to *altstr.  *altstr may be a simple string or multiple
164 c6dc6f63 Andre Przywara
 * '|' delimited (possibly empty) strings in which case search for a match
165 c6dc6f63 Andre Przywara
 * within the alternatives proceeds left to right.  Return 0 for success,
166 c6dc6f63 Andre Przywara
 * non-zero otherwise.
167 c6dc6f63 Andre Przywara
 */
168 c6dc6f63 Andre Przywara
static int altcmp(const char *s, const char *e, const char *altstr)
169 c6dc6f63 Andre Przywara
{
170 c6dc6f63 Andre Przywara
    const char *p, *q;
171 c6dc6f63 Andre Przywara
172 c6dc6f63 Andre Przywara
    for (q = p = altstr; ; ) {
173 c6dc6f63 Andre Przywara
        while (*p && *p != '|')
174 c6dc6f63 Andre Przywara
            ++p;
175 c6dc6f63 Andre Przywara
        if ((q == p && !*s) || (q != p && !sstrcmp(s, e, q, p)))
176 c6dc6f63 Andre Przywara
            return (0);
177 c6dc6f63 Andre Przywara
        if (!*p)
178 c6dc6f63 Andre Przywara
            return (1);
179 c6dc6f63 Andre Przywara
        else
180 c6dc6f63 Andre Przywara
            q = ++p;
181 c6dc6f63 Andre Przywara
    }
182 c6dc6f63 Andre Przywara
}
183 c6dc6f63 Andre Przywara
184 c6dc6f63 Andre Przywara
/* search featureset for flag *[s..e), if found set corresponding bit in
185 c6dc6f63 Andre Przywara
 * *pval and return success, otherwise return zero
186 c6dc6f63 Andre Przywara
 */
187 c6dc6f63 Andre Przywara
static int lookup_feature(uint32_t *pval, const char *s, const char *e,
188 c6dc6f63 Andre Przywara
    const char **featureset)
189 c6dc6f63 Andre Przywara
{
190 c6dc6f63 Andre Przywara
    uint32_t mask;
191 c6dc6f63 Andre Przywara
    const char **ppc;
192 c6dc6f63 Andre Przywara
193 c6dc6f63 Andre Przywara
    for (mask = 1, ppc = featureset; mask; mask <<= 1, ++ppc)
194 c6dc6f63 Andre Przywara
        if (*ppc && !altcmp(s, e, *ppc)) {
195 c6dc6f63 Andre Przywara
            *pval |= mask;
196 c6dc6f63 Andre Przywara
            break;
197 c6dc6f63 Andre Przywara
        }
198 c6dc6f63 Andre Przywara
    return (mask ? 1 : 0);
199 c6dc6f63 Andre Przywara
}
200 c6dc6f63 Andre Przywara
201 c6dc6f63 Andre Przywara
static void add_flagname_to_bitmaps(const char *flagname, uint32_t *features,
202 c6dc6f63 Andre Przywara
                                    uint32_t *ext_features,
203 c6dc6f63 Andre Przywara
                                    uint32_t *ext2_features,
204 c6dc6f63 Andre Przywara
                                    uint32_t *ext3_features,
205 296acb64 Joerg Roedel
                                    uint32_t *kvm_features,
206 296acb64 Joerg Roedel
                                    uint32_t *svm_features)
207 c6dc6f63 Andre Przywara
{
208 c6dc6f63 Andre Przywara
    if (!lookup_feature(features, flagname, NULL, feature_name) &&
209 c6dc6f63 Andre Przywara
        !lookup_feature(ext_features, flagname, NULL, ext_feature_name) &&
210 c6dc6f63 Andre Przywara
        !lookup_feature(ext2_features, flagname, NULL, ext2_feature_name) &&
211 c6dc6f63 Andre Przywara
        !lookup_feature(ext3_features, flagname, NULL, ext3_feature_name) &&
212 296acb64 Joerg Roedel
        !lookup_feature(kvm_features, flagname, NULL, kvm_feature_name) &&
213 296acb64 Joerg Roedel
        !lookup_feature(svm_features, flagname, NULL, svm_feature_name))
214 c6dc6f63 Andre Przywara
            fprintf(stderr, "CPU feature %s not found\n", flagname);
215 c6dc6f63 Andre Przywara
}
216 c6dc6f63 Andre Przywara
217 c6dc6f63 Andre Przywara
typedef struct x86_def_t {
218 c6dc6f63 Andre Przywara
    struct x86_def_t *next;
219 c6dc6f63 Andre Przywara
    const char *name;
220 c6dc6f63 Andre Przywara
    uint32_t level;
221 c6dc6f63 Andre Przywara
    uint32_t vendor1, vendor2, vendor3;
222 c6dc6f63 Andre Przywara
    int family;
223 c6dc6f63 Andre Przywara
    int model;
224 c6dc6f63 Andre Przywara
    int stepping;
225 296acb64 Joerg Roedel
    uint32_t features, ext_features, ext2_features, ext3_features;
226 296acb64 Joerg Roedel
    uint32_t kvm_features, svm_features;
227 c6dc6f63 Andre Przywara
    uint32_t xlevel;
228 c6dc6f63 Andre Przywara
    char model_id[48];
229 c6dc6f63 Andre Przywara
    int vendor_override;
230 c6dc6f63 Andre Przywara
    uint32_t flags;
231 c6dc6f63 Andre Przywara
} x86_def_t;
232 c6dc6f63 Andre Przywara
233 c6dc6f63 Andre Przywara
#define I486_FEATURES (CPUID_FP87 | CPUID_VME | CPUID_PSE)
234 c6dc6f63 Andre Przywara
#define PENTIUM_FEATURES (I486_FEATURES | CPUID_DE | CPUID_TSC | \
235 c6dc6f63 Andre Przywara
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_MMX | CPUID_APIC)
236 c6dc6f63 Andre Przywara
#define PENTIUM2_FEATURES (PENTIUM_FEATURES | CPUID_PAE | CPUID_SEP | \
237 c6dc6f63 Andre Przywara
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
238 c6dc6f63 Andre Przywara
          CPUID_PSE36 | CPUID_FXSR)
239 c6dc6f63 Andre Przywara
#define PENTIUM3_FEATURES (PENTIUM2_FEATURES | CPUID_SSE)
240 c6dc6f63 Andre Przywara
#define PPRO_FEATURES (CPUID_FP87 | CPUID_DE | CPUID_PSE | CPUID_TSC | \
241 c6dc6f63 Andre Przywara
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_PGE | CPUID_CMOV | \
242 c6dc6f63 Andre Przywara
          CPUID_PAT | CPUID_FXSR | CPUID_MMX | CPUID_SSE | CPUID_SSE2 | \
243 c6dc6f63 Andre Przywara
          CPUID_PAE | CPUID_SEP | CPUID_APIC)
244 42673936 Andre Przywara
#define EXT2_FEATURE_MASK 0x0183F3FF
245 c6dc6f63 Andre Przywara
246 551a2dec Andre Przywara
#define TCG_FEATURES (CPUID_FP87 | CPUID_PSE | CPUID_TSC | CPUID_MSR | \
247 551a2dec Andre Przywara
          CPUID_PAE | CPUID_MCE | CPUID_CX8 | CPUID_APIC | CPUID_SEP | \
248 551a2dec Andre Przywara
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
249 551a2dec Andre Przywara
          CPUID_PSE36 | CPUID_CLFLUSH | CPUID_ACPI | CPUID_MMX | \
250 551a2dec Andre Przywara
          CPUID_FXSR | CPUID_SSE | CPUID_SSE2 | CPUID_SS)
251 8560efed Aurelien Jarno
          /* partly implemented:
252 8560efed Aurelien Jarno
          CPUID_MTRR, CPUID_MCA, CPUID_CLFLUSH (needed for Win64)
253 8560efed Aurelien Jarno
          CPUID_PSE36 (needed for Solaris) */
254 8560efed Aurelien Jarno
          /* missing:
255 8560efed Aurelien Jarno
          CPUID_VME, CPUID_DTS, CPUID_SS, CPUID_HT, CPUID_TM, CPUID_PBE */
256 551a2dec Andre Przywara
#define TCG_EXT_FEATURES (CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | \
257 8713f8ff Andi Kleen
          CPUID_EXT_CX16 | CPUID_EXT_POPCNT | \
258 551a2dec Andre Przywara
          CPUID_EXT_HYPERVISOR)
259 8560efed Aurelien Jarno
          /* missing:
260 8560efed Aurelien Jarno
          CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_VMX, CPUID_EXT_EST,
261 8713f8ff Andi Kleen
          CPUID_EXT_TM2, CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_XSAVE */
262 551a2dec Andre Przywara
#define TCG_EXT2_FEATURES ((TCG_FEATURES & EXT2_FEATURE_MASK) | \
263 551a2dec Andre Przywara
          CPUID_EXT2_NX | CPUID_EXT2_MMXEXT | CPUID_EXT2_RDTSCP | \
264 551a2dec Andre Przywara
          CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT)
265 8560efed Aurelien Jarno
          /* missing:
266 8560efed Aurelien Jarno
          CPUID_EXT2_PDPE1GB */
267 551a2dec Andre Przywara
#define TCG_EXT3_FEATURES (CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM | \
268 551a2dec Andre Przywara
          CPUID_EXT3_CR8LEG | CPUID_EXT3_ABM | CPUID_EXT3_SSE4A)
269 296acb64 Joerg Roedel
#define TCG_SVM_FEATURES 0
270 551a2dec Andre Przywara
271 c6dc6f63 Andre Przywara
/* maintains list of cpu model definitions
272 c6dc6f63 Andre Przywara
 */
273 c6dc6f63 Andre Przywara
static x86_def_t *x86_defs = {NULL};
274 c6dc6f63 Andre Przywara
275 c6dc6f63 Andre Przywara
/* built-in cpu model definitions (deprecated)
276 c6dc6f63 Andre Przywara
 */
277 c6dc6f63 Andre Przywara
static x86_def_t builtin_x86_defs[] = {
278 c6dc6f63 Andre Przywara
    {
279 c6dc6f63 Andre Przywara
        .name = "qemu64",
280 c6dc6f63 Andre Przywara
        .level = 4,
281 c6dc6f63 Andre Przywara
        .vendor1 = CPUID_VENDOR_AMD_1,
282 c6dc6f63 Andre Przywara
        .vendor2 = CPUID_VENDOR_AMD_2,
283 c6dc6f63 Andre Przywara
        .vendor3 = CPUID_VENDOR_AMD_3,
284 c6dc6f63 Andre Przywara
        .family = 6,
285 c6dc6f63 Andre Przywara
        .model = 2,
286 c6dc6f63 Andre Przywara
        .stepping = 3,
287 c6dc6f63 Andre Przywara
        .features = PPRO_FEATURES |
288 c6dc6f63 Andre Przywara
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
289 c6dc6f63 Andre Przywara
            CPUID_PSE36,
290 c6dc6f63 Andre Przywara
        .ext_features = CPUID_EXT_SSE3 | CPUID_EXT_CX16 | CPUID_EXT_POPCNT,
291 42673936 Andre Przywara
        .ext2_features = (PPRO_FEATURES & EXT2_FEATURE_MASK) |
292 c6dc6f63 Andre Przywara
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
293 c6dc6f63 Andre Przywara
        .ext3_features = CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
294 c6dc6f63 Andre Przywara
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
295 c6dc6f63 Andre Przywara
        .xlevel = 0x8000000A,
296 c6dc6f63 Andre Przywara
        .model_id = "QEMU Virtual CPU version " QEMU_VERSION,
297 c6dc6f63 Andre Przywara
    },
298 c6dc6f63 Andre Przywara
    {
299 c6dc6f63 Andre Przywara
        .name = "phenom",
300 c6dc6f63 Andre Przywara
        .level = 5,
301 c6dc6f63 Andre Przywara
        .vendor1 = CPUID_VENDOR_AMD_1,
302 c6dc6f63 Andre Przywara
        .vendor2 = CPUID_VENDOR_AMD_2,
303 c6dc6f63 Andre Przywara
        .vendor3 = CPUID_VENDOR_AMD_3,
304 c6dc6f63 Andre Przywara
        .family = 16,
305 c6dc6f63 Andre Przywara
        .model = 2,
306 c6dc6f63 Andre Przywara
        .stepping = 3,
307 c6dc6f63 Andre Przywara
        .features = PPRO_FEATURES |
308 c6dc6f63 Andre Przywara
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
309 8560efed Aurelien Jarno
            CPUID_PSE36 | CPUID_VME | CPUID_HT,
310 c6dc6f63 Andre Przywara
        .ext_features = CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_CX16 |
311 c6dc6f63 Andre Przywara
            CPUID_EXT_POPCNT,
312 42673936 Andre Przywara
        .ext2_features = (PPRO_FEATURES & EXT2_FEATURE_MASK) |
313 c6dc6f63 Andre Przywara
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX |
314 c6dc6f63 Andre Przywara
            CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_MMXEXT |
315 8560efed Aurelien Jarno
            CPUID_EXT2_FFXSR | CPUID_EXT2_PDPE1GB | CPUID_EXT2_RDTSCP,
316 c6dc6f63 Andre Przywara
        /* Missing: CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
317 c6dc6f63 Andre Przywara
                    CPUID_EXT3_CR8LEG,
318 c6dc6f63 Andre Przywara
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
319 c6dc6f63 Andre Przywara
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS */
320 c6dc6f63 Andre Przywara
        .ext3_features = CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
321 c6dc6f63 Andre Przywara
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
322 296acb64 Joerg Roedel
        .svm_features = CPUID_SVM_NPT | CPUID_SVM_LBRV,
323 c6dc6f63 Andre Przywara
        .xlevel = 0x8000001A,
324 c6dc6f63 Andre Przywara
        .model_id = "AMD Phenom(tm) 9550 Quad-Core Processor"
325 c6dc6f63 Andre Przywara
    },
326 c6dc6f63 Andre Przywara
    {
327 c6dc6f63 Andre Przywara
        .name = "core2duo",
328 c6dc6f63 Andre Przywara
        .level = 10,
329 c6dc6f63 Andre Przywara
        .family = 6,
330 c6dc6f63 Andre Przywara
        .model = 15,
331 c6dc6f63 Andre Przywara
        .stepping = 11,
332 c6dc6f63 Andre Przywara
        .features = PPRO_FEATURES |
333 c6dc6f63 Andre Przywara
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
334 8560efed Aurelien Jarno
            CPUID_PSE36 | CPUID_VME | CPUID_DTS | CPUID_ACPI | CPUID_SS |
335 8560efed Aurelien Jarno
            CPUID_HT | CPUID_TM | CPUID_PBE,
336 8560efed Aurelien Jarno
        .ext_features = CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
337 8560efed Aurelien Jarno
            CPUID_EXT_DTES64 | CPUID_EXT_DSCPL | CPUID_EXT_VMX | CPUID_EXT_EST |
338 8560efed Aurelien Jarno
            CPUID_EXT_TM2 | CPUID_EXT_CX16 | CPUID_EXT_XTPR | CPUID_EXT_PDCM,
339 c6dc6f63 Andre Przywara
        .ext2_features = CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
340 c6dc6f63 Andre Przywara
        .ext3_features = CPUID_EXT3_LAHF_LM,
341 c6dc6f63 Andre Przywara
        .xlevel = 0x80000008,
342 c6dc6f63 Andre Przywara
        .model_id = "Intel(R) Core(TM)2 Duo CPU     T7700  @ 2.40GHz",
343 c6dc6f63 Andre Przywara
    },
344 c6dc6f63 Andre Przywara
    {
345 c6dc6f63 Andre Przywara
        .name = "kvm64",
346 c6dc6f63 Andre Przywara
        .level = 5,
347 c6dc6f63 Andre Przywara
        .vendor1 = CPUID_VENDOR_INTEL_1,
348 c6dc6f63 Andre Przywara
        .vendor2 = CPUID_VENDOR_INTEL_2,
349 c6dc6f63 Andre Przywara
        .vendor3 = CPUID_VENDOR_INTEL_3,
350 c6dc6f63 Andre Przywara
        .family = 15,
351 c6dc6f63 Andre Przywara
        .model = 6,
352 c6dc6f63 Andre Przywara
        .stepping = 1,
353 c6dc6f63 Andre Przywara
        /* Missing: CPUID_VME, CPUID_HT */
354 c6dc6f63 Andre Przywara
        .features = PPRO_FEATURES |
355 c6dc6f63 Andre Przywara
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
356 c6dc6f63 Andre Przywara
            CPUID_PSE36,
357 c6dc6f63 Andre Przywara
        /* Missing: CPUID_EXT_POPCNT, CPUID_EXT_MONITOR */
358 c6dc6f63 Andre Przywara
        .ext_features = CPUID_EXT_SSE3 | CPUID_EXT_CX16,
359 c6dc6f63 Andre Przywara
        /* Missing: CPUID_EXT2_PDPE1GB, CPUID_EXT2_RDTSCP */
360 42673936 Andre Przywara
        .ext2_features = (PPRO_FEATURES & EXT2_FEATURE_MASK) |
361 c6dc6f63 Andre Przywara
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
362 c6dc6f63 Andre Przywara
        /* Missing: CPUID_EXT3_LAHF_LM, CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
363 c6dc6f63 Andre Przywara
                    CPUID_EXT3_CR8LEG, CPUID_EXT3_ABM, CPUID_EXT3_SSE4A,
364 c6dc6f63 Andre Przywara
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
365 c6dc6f63 Andre Przywara
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS, CPUID_EXT3_SVM */
366 c6dc6f63 Andre Przywara
        .ext3_features = 0,
367 c6dc6f63 Andre Przywara
        .xlevel = 0x80000008,
368 c6dc6f63 Andre Przywara
        .model_id = "Common KVM processor"
369 c6dc6f63 Andre Przywara
    },
370 c6dc6f63 Andre Przywara
    {
371 c6dc6f63 Andre Przywara
        .name = "qemu32",
372 c6dc6f63 Andre Przywara
        .level = 4,
373 c6dc6f63 Andre Przywara
        .family = 6,
374 c6dc6f63 Andre Przywara
        .model = 3,
375 c6dc6f63 Andre Przywara
        .stepping = 3,
376 c6dc6f63 Andre Przywara
        .features = PPRO_FEATURES,
377 c6dc6f63 Andre Przywara
        .ext_features = CPUID_EXT_SSE3 | CPUID_EXT_POPCNT,
378 58012d66 Andre Przywara
        .xlevel = 0x80000004,
379 c6dc6f63 Andre Przywara
        .model_id = "QEMU Virtual CPU version " QEMU_VERSION,
380 c6dc6f63 Andre Przywara
    },
381 c6dc6f63 Andre Przywara
    {
382 eafaf1e5 Andre Przywara
        .name = "kvm32",
383 eafaf1e5 Andre Przywara
        .level = 5,
384 eafaf1e5 Andre Przywara
        .family = 15,
385 eafaf1e5 Andre Przywara
        .model = 6,
386 eafaf1e5 Andre Przywara
        .stepping = 1,
387 eafaf1e5 Andre Przywara
        .features = PPRO_FEATURES |
388 eafaf1e5 Andre Przywara
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_PSE36,
389 eafaf1e5 Andre Przywara
        .ext_features = CPUID_EXT_SSE3,
390 eafaf1e5 Andre Przywara
        .ext2_features = PPRO_FEATURES & EXT2_FEATURE_MASK,
391 eafaf1e5 Andre Przywara
        .ext3_features = 0,
392 eafaf1e5 Andre Przywara
        .xlevel = 0x80000008,
393 eafaf1e5 Andre Przywara
        .model_id = "Common 32-bit KVM processor"
394 eafaf1e5 Andre Przywara
    },
395 eafaf1e5 Andre Przywara
    {
396 c6dc6f63 Andre Przywara
        .name = "coreduo",
397 c6dc6f63 Andre Przywara
        .level = 10,
398 c6dc6f63 Andre Przywara
        .family = 6,
399 c6dc6f63 Andre Przywara
        .model = 14,
400 c6dc6f63 Andre Przywara
        .stepping = 8,
401 c6dc6f63 Andre Przywara
        .features = PPRO_FEATURES | CPUID_VME |
402 8560efed Aurelien Jarno
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_DTS | CPUID_ACPI |
403 8560efed Aurelien Jarno
            CPUID_SS | CPUID_HT | CPUID_TM | CPUID_PBE,
404 8560efed Aurelien Jarno
        .ext_features = CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_VMX |
405 8560efed Aurelien Jarno
            CPUID_EXT_EST | CPUID_EXT_TM2 | CPUID_EXT_XTPR | CPUID_EXT_PDCM,
406 c6dc6f63 Andre Przywara
        .ext2_features = CPUID_EXT2_NX,
407 c6dc6f63 Andre Przywara
        .xlevel = 0x80000008,
408 c6dc6f63 Andre Przywara
        .model_id = "Genuine Intel(R) CPU           T2600  @ 2.16GHz",
409 c6dc6f63 Andre Przywara
    },
410 c6dc6f63 Andre Przywara
    {
411 c6dc6f63 Andre Przywara
        .name = "486",
412 58012d66 Andre Przywara
        .level = 1,
413 c6dc6f63 Andre Przywara
        .family = 4,
414 c6dc6f63 Andre Przywara
        .model = 0,
415 c6dc6f63 Andre Przywara
        .stepping = 0,
416 c6dc6f63 Andre Przywara
        .features = I486_FEATURES,
417 c6dc6f63 Andre Przywara
        .xlevel = 0,
418 c6dc6f63 Andre Przywara
    },
419 c6dc6f63 Andre Przywara
    {
420 c6dc6f63 Andre Przywara
        .name = "pentium",
421 c6dc6f63 Andre Przywara
        .level = 1,
422 c6dc6f63 Andre Przywara
        .family = 5,
423 c6dc6f63 Andre Przywara
        .model = 4,
424 c6dc6f63 Andre Przywara
        .stepping = 3,
425 c6dc6f63 Andre Przywara
        .features = PENTIUM_FEATURES,
426 c6dc6f63 Andre Przywara
        .xlevel = 0,
427 c6dc6f63 Andre Przywara
    },
428 c6dc6f63 Andre Przywara
    {
429 c6dc6f63 Andre Przywara
        .name = "pentium2",
430 c6dc6f63 Andre Przywara
        .level = 2,
431 c6dc6f63 Andre Przywara
        .family = 6,
432 c6dc6f63 Andre Przywara
        .model = 5,
433 c6dc6f63 Andre Przywara
        .stepping = 2,
434 c6dc6f63 Andre Przywara
        .features = PENTIUM2_FEATURES,
435 c6dc6f63 Andre Przywara
        .xlevel = 0,
436 c6dc6f63 Andre Przywara
    },
437 c6dc6f63 Andre Przywara
    {
438 c6dc6f63 Andre Przywara
        .name = "pentium3",
439 c6dc6f63 Andre Przywara
        .level = 2,
440 c6dc6f63 Andre Przywara
        .family = 6,
441 c6dc6f63 Andre Przywara
        .model = 7,
442 c6dc6f63 Andre Przywara
        .stepping = 3,
443 c6dc6f63 Andre Przywara
        .features = PENTIUM3_FEATURES,
444 c6dc6f63 Andre Przywara
        .xlevel = 0,
445 c6dc6f63 Andre Przywara
    },
446 c6dc6f63 Andre Przywara
    {
447 c6dc6f63 Andre Przywara
        .name = "athlon",
448 c6dc6f63 Andre Przywara
        .level = 2,
449 c6dc6f63 Andre Przywara
        .vendor1 = CPUID_VENDOR_AMD_1,
450 c6dc6f63 Andre Przywara
        .vendor2 = CPUID_VENDOR_AMD_2,
451 c6dc6f63 Andre Przywara
        .vendor3 = CPUID_VENDOR_AMD_3,
452 c6dc6f63 Andre Przywara
        .family = 6,
453 c6dc6f63 Andre Przywara
        .model = 2,
454 c6dc6f63 Andre Przywara
        .stepping = 3,
455 c6dc6f63 Andre Przywara
        .features = PPRO_FEATURES | CPUID_PSE36 | CPUID_VME | CPUID_MTRR | CPUID_MCA,
456 42673936 Andre Przywara
        .ext2_features = (PPRO_FEATURES & EXT2_FEATURE_MASK) | CPUID_EXT2_MMXEXT | CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT,
457 c6dc6f63 Andre Przywara
        .xlevel = 0x80000008,
458 c6dc6f63 Andre Przywara
        /* XXX: put another string ? */
459 c6dc6f63 Andre Przywara
        .model_id = "QEMU Virtual CPU version " QEMU_VERSION,
460 c6dc6f63 Andre Przywara
    },
461 c6dc6f63 Andre Przywara
    {
462 c6dc6f63 Andre Przywara
        .name = "n270",
463 c6dc6f63 Andre Przywara
        /* original is on level 10 */
464 c6dc6f63 Andre Przywara
        .level = 5,
465 c6dc6f63 Andre Przywara
        .family = 6,
466 c6dc6f63 Andre Przywara
        .model = 28,
467 c6dc6f63 Andre Przywara
        .stepping = 2,
468 c6dc6f63 Andre Przywara
        .features = PPRO_FEATURES |
469 8560efed Aurelien Jarno
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_VME | CPUID_DTS |
470 8560efed Aurelien Jarno
            CPUID_ACPI | CPUID_SS | CPUID_HT | CPUID_TM | CPUID_PBE,
471 c6dc6f63 Andre Przywara
            /* Some CPUs got no CPUID_SEP */
472 8560efed Aurelien Jarno
        .ext_features = CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
473 8560efed Aurelien Jarno
            CPUID_EXT_DSCPL | CPUID_EXT_EST | CPUID_EXT_TM2 | CPUID_EXT_XTPR,
474 42673936 Andre Przywara
        .ext2_features = (PPRO_FEATURES & EXT2_FEATURE_MASK) | CPUID_EXT2_NX,
475 8560efed Aurelien Jarno
        .ext3_features = CPUID_EXT3_LAHF_LM,
476 c6dc6f63 Andre Przywara
        .xlevel = 0x8000000A,
477 c6dc6f63 Andre Przywara
        .model_id = "Intel(R) Atom(TM) CPU N270   @ 1.60GHz",
478 c6dc6f63 Andre Przywara
    },
479 c6dc6f63 Andre Przywara
};
480 c6dc6f63 Andre Przywara
481 c6dc6f63 Andre Przywara
static int cpu_x86_fill_model_id(char *str)
482 c6dc6f63 Andre Przywara
{
483 c6dc6f63 Andre Przywara
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
484 c6dc6f63 Andre Przywara
    int i;
485 c6dc6f63 Andre Przywara
486 c6dc6f63 Andre Przywara
    for (i = 0; i < 3; i++) {
487 c6dc6f63 Andre Przywara
        host_cpuid(0x80000002 + i, 0, &eax, &ebx, &ecx, &edx);
488 c6dc6f63 Andre Przywara
        memcpy(str + i * 16 +  0, &eax, 4);
489 c6dc6f63 Andre Przywara
        memcpy(str + i * 16 +  4, &ebx, 4);
490 c6dc6f63 Andre Przywara
        memcpy(str + i * 16 +  8, &ecx, 4);
491 c6dc6f63 Andre Przywara
        memcpy(str + i * 16 + 12, &edx, 4);
492 c6dc6f63 Andre Przywara
    }
493 c6dc6f63 Andre Przywara
    return 0;
494 c6dc6f63 Andre Przywara
}
495 c6dc6f63 Andre Przywara
496 c6dc6f63 Andre Przywara
static int cpu_x86_fill_host(x86_def_t *x86_cpu_def)
497 c6dc6f63 Andre Przywara
{
498 c6dc6f63 Andre Przywara
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
499 c6dc6f63 Andre Przywara
500 c6dc6f63 Andre Przywara
    x86_cpu_def->name = "host";
501 c6dc6f63 Andre Przywara
    host_cpuid(0x0, 0, &eax, &ebx, &ecx, &edx);
502 c6dc6f63 Andre Przywara
    x86_cpu_def->level = eax;
503 c6dc6f63 Andre Przywara
    x86_cpu_def->vendor1 = ebx;
504 c6dc6f63 Andre Przywara
    x86_cpu_def->vendor2 = edx;
505 c6dc6f63 Andre Przywara
    x86_cpu_def->vendor3 = ecx;
506 c6dc6f63 Andre Przywara
507 c6dc6f63 Andre Przywara
    host_cpuid(0x1, 0, &eax, &ebx, &ecx, &edx);
508 c6dc6f63 Andre Przywara
    x86_cpu_def->family = ((eax >> 8) & 0x0F) + ((eax >> 20) & 0xFF);
509 c6dc6f63 Andre Przywara
    x86_cpu_def->model = ((eax >> 4) & 0x0F) | ((eax & 0xF0000) >> 12);
510 c6dc6f63 Andre Przywara
    x86_cpu_def->stepping = eax & 0x0F;
511 c6dc6f63 Andre Przywara
    x86_cpu_def->ext_features = ecx;
512 c6dc6f63 Andre Przywara
    x86_cpu_def->features = edx;
513 c6dc6f63 Andre Przywara
514 c6dc6f63 Andre Przywara
    host_cpuid(0x80000000, 0, &eax, &ebx, &ecx, &edx);
515 c6dc6f63 Andre Przywara
    x86_cpu_def->xlevel = eax;
516 c6dc6f63 Andre Przywara
517 c6dc6f63 Andre Przywara
    host_cpuid(0x80000001, 0, &eax, &ebx, &ecx, &edx);
518 c6dc6f63 Andre Przywara
    x86_cpu_def->ext2_features = edx;
519 c6dc6f63 Andre Przywara
    x86_cpu_def->ext3_features = ecx;
520 c6dc6f63 Andre Przywara
    cpu_x86_fill_model_id(x86_cpu_def->model_id);
521 c6dc6f63 Andre Przywara
    x86_cpu_def->vendor_override = 0;
522 c6dc6f63 Andre Przywara
523 296acb64 Joerg Roedel
524 296acb64 Joerg Roedel
    /*
525 296acb64 Joerg Roedel
     * Every SVM feature requires emulation support in KVM - so we can't just
526 296acb64 Joerg Roedel
     * read the host features here. KVM might even support SVM features not
527 296acb64 Joerg Roedel
     * available on the host hardware. Just set all bits and mask out the
528 296acb64 Joerg Roedel
     * unsupported ones later.
529 296acb64 Joerg Roedel
     */
530 296acb64 Joerg Roedel
    x86_cpu_def->svm_features = -1;
531 296acb64 Joerg Roedel
532 c6dc6f63 Andre Przywara
    return 0;
533 c6dc6f63 Andre Przywara
}
534 c6dc6f63 Andre Przywara
535 c6dc6f63 Andre Przywara
static int unavailable_host_feature(struct model_features_t *f, uint32_t mask)
536 c6dc6f63 Andre Przywara
{
537 c6dc6f63 Andre Przywara
    int i;
538 c6dc6f63 Andre Przywara
539 c6dc6f63 Andre Przywara
    for (i = 0; i < 32; ++i)
540 c6dc6f63 Andre Przywara
        if (1 << i & mask) {
541 c6dc6f63 Andre Przywara
            fprintf(stderr, "warning: host cpuid %04x_%04x lacks requested"
542 c6dc6f63 Andre Przywara
                " flag '%s' [0x%08x]\n",
543 c6dc6f63 Andre Przywara
                f->cpuid >> 16, f->cpuid & 0xffff,
544 c6dc6f63 Andre Przywara
                f->flag_names[i] ? f->flag_names[i] : "[reserved]", mask);
545 c6dc6f63 Andre Przywara
            break;
546 c6dc6f63 Andre Przywara
        }
547 c6dc6f63 Andre Przywara
    return 0;
548 c6dc6f63 Andre Przywara
}
549 c6dc6f63 Andre Przywara
550 c6dc6f63 Andre Przywara
/* best effort attempt to inform user requested cpu flags aren't making
551 c6dc6f63 Andre Przywara
 * their way to the guest.  Note: ft[].check_feat ideally should be
552 c6dc6f63 Andre Przywara
 * specified via a guest_def field to suppress report of extraneous flags.
553 c6dc6f63 Andre Przywara
 */
554 c6dc6f63 Andre Przywara
static int check_features_against_host(x86_def_t *guest_def)
555 c6dc6f63 Andre Przywara
{
556 c6dc6f63 Andre Przywara
    x86_def_t host_def;
557 c6dc6f63 Andre Przywara
    uint32_t mask;
558 c6dc6f63 Andre Przywara
    int rv, i;
559 c6dc6f63 Andre Przywara
    struct model_features_t ft[] = {
560 c6dc6f63 Andre Przywara
        {&guest_def->features, &host_def.features,
561 c6dc6f63 Andre Przywara
            ~0, feature_name, 0x00000000},
562 c6dc6f63 Andre Przywara
        {&guest_def->ext_features, &host_def.ext_features,
563 c6dc6f63 Andre Przywara
            ~CPUID_EXT_HYPERVISOR, ext_feature_name, 0x00000001},
564 c6dc6f63 Andre Przywara
        {&guest_def->ext2_features, &host_def.ext2_features,
565 c6dc6f63 Andre Przywara
            ~PPRO_FEATURES, ext2_feature_name, 0x80000000},
566 c6dc6f63 Andre Przywara
        {&guest_def->ext3_features, &host_def.ext3_features,
567 c6dc6f63 Andre Przywara
            ~CPUID_EXT3_SVM, ext3_feature_name, 0x80000001}};
568 c6dc6f63 Andre Przywara
569 c6dc6f63 Andre Przywara
    cpu_x86_fill_host(&host_def);
570 66fe09ee Blue Swirl
    for (rv = 0, i = 0; i < ARRAY_SIZE(ft); ++i)
571 c6dc6f63 Andre Przywara
        for (mask = 1; mask; mask <<= 1)
572 c6dc6f63 Andre Przywara
            if (ft[i].check_feat & mask && *ft[i].guest_feat & mask &&
573 c6dc6f63 Andre Przywara
                !(*ft[i].host_feat & mask)) {
574 c6dc6f63 Andre Przywara
                    unavailable_host_feature(&ft[i], mask);
575 c6dc6f63 Andre Przywara
                    rv = 1;
576 c6dc6f63 Andre Przywara
                }
577 c6dc6f63 Andre Przywara
    return rv;
578 c6dc6f63 Andre Przywara
}
579 c6dc6f63 Andre Przywara
580 c6dc6f63 Andre Przywara
static int cpu_x86_find_by_name(x86_def_t *x86_cpu_def, const char *cpu_model)
581 c6dc6f63 Andre Przywara
{
582 c6dc6f63 Andre Przywara
    unsigned int i;
583 c6dc6f63 Andre Przywara
    x86_def_t *def;
584 c6dc6f63 Andre Przywara
585 c6dc6f63 Andre Przywara
    char *s = strdup(cpu_model);
586 c6dc6f63 Andre Przywara
    char *featurestr, *name = strtok(s, ",");
587 296acb64 Joerg Roedel
    /* Features to be added*/
588 296acb64 Joerg Roedel
    uint32_t plus_features = 0, plus_ext_features = 0;
589 296acb64 Joerg Roedel
    uint32_t plus_ext2_features = 0, plus_ext3_features = 0;
590 296acb64 Joerg Roedel
    uint32_t plus_kvm_features = 0, plus_svm_features = 0;
591 296acb64 Joerg Roedel
    /* Features to be removed */
592 296acb64 Joerg Roedel
    uint32_t minus_features = 0, minus_ext_features = 0;
593 296acb64 Joerg Roedel
    uint32_t minus_ext2_features = 0, minus_ext3_features = 0;
594 296acb64 Joerg Roedel
    uint32_t minus_kvm_features = 0, minus_svm_features = 0;
595 c6dc6f63 Andre Przywara
    uint32_t numvalue;
596 c6dc6f63 Andre Przywara
597 c6dc6f63 Andre Przywara
    for (def = x86_defs; def; def = def->next)
598 c6dc6f63 Andre Przywara
        if (!strcmp(name, def->name))
599 c6dc6f63 Andre Przywara
            break;
600 c6dc6f63 Andre Przywara
    if (kvm_enabled() && strcmp(name, "host") == 0) {
601 c6dc6f63 Andre Przywara
        cpu_x86_fill_host(x86_cpu_def);
602 c6dc6f63 Andre Przywara
    } else if (!def) {
603 c6dc6f63 Andre Przywara
        goto error;
604 c6dc6f63 Andre Przywara
    } else {
605 c6dc6f63 Andre Przywara
        memcpy(x86_cpu_def, def, sizeof(*def));
606 c6dc6f63 Andre Przywara
    }
607 c6dc6f63 Andre Przywara
608 c6dc6f63 Andre Przywara
    plus_kvm_features = ~0; /* not supported bits will be filtered out later */
609 c6dc6f63 Andre Przywara
610 c6dc6f63 Andre Przywara
    add_flagname_to_bitmaps("hypervisor", &plus_features,
611 c6dc6f63 Andre Przywara
        &plus_ext_features, &plus_ext2_features, &plus_ext3_features,
612 296acb64 Joerg Roedel
        &plus_kvm_features, &plus_svm_features);
613 c6dc6f63 Andre Przywara
614 c6dc6f63 Andre Przywara
    featurestr = strtok(NULL, ",");
615 c6dc6f63 Andre Przywara
616 c6dc6f63 Andre Przywara
    while (featurestr) {
617 c6dc6f63 Andre Przywara
        char *val;
618 c6dc6f63 Andre Przywara
        if (featurestr[0] == '+') {
619 296acb64 Joerg Roedel
            add_flagname_to_bitmaps(featurestr + 1, &plus_features,
620 296acb64 Joerg Roedel
                            &plus_ext_features, &plus_ext2_features,
621 296acb64 Joerg Roedel
                            &plus_ext3_features, &plus_kvm_features,
622 296acb64 Joerg Roedel
                            &plus_svm_features);
623 c6dc6f63 Andre Przywara
        } else if (featurestr[0] == '-') {
624 296acb64 Joerg Roedel
            add_flagname_to_bitmaps(featurestr + 1, &minus_features,
625 296acb64 Joerg Roedel
                            &minus_ext_features, &minus_ext2_features,
626 296acb64 Joerg Roedel
                            &minus_ext3_features, &minus_kvm_features,
627 296acb64 Joerg Roedel
                            &minus_svm_features);
628 c6dc6f63 Andre Przywara
        } else if ((val = strchr(featurestr, '='))) {
629 c6dc6f63 Andre Przywara
            *val = 0; val++;
630 c6dc6f63 Andre Przywara
            if (!strcmp(featurestr, "family")) {
631 c6dc6f63 Andre Przywara
                char *err;
632 c6dc6f63 Andre Przywara
                numvalue = strtoul(val, &err, 0);
633 c6dc6f63 Andre Przywara
                if (!*val || *err) {
634 c6dc6f63 Andre Przywara
                    fprintf(stderr, "bad numerical value %s\n", val);
635 c6dc6f63 Andre Przywara
                    goto error;
636 c6dc6f63 Andre Przywara
                }
637 c6dc6f63 Andre Przywara
                x86_cpu_def->family = numvalue;
638 c6dc6f63 Andre Przywara
            } else if (!strcmp(featurestr, "model")) {
639 c6dc6f63 Andre Przywara
                char *err;
640 c6dc6f63 Andre Przywara
                numvalue = strtoul(val, &err, 0);
641 c6dc6f63 Andre Przywara
                if (!*val || *err || numvalue > 0xff) {
642 c6dc6f63 Andre Przywara
                    fprintf(stderr, "bad numerical value %s\n", val);
643 c6dc6f63 Andre Przywara
                    goto error;
644 c6dc6f63 Andre Przywara
                }
645 c6dc6f63 Andre Przywara
                x86_cpu_def->model = numvalue;
646 c6dc6f63 Andre Przywara
            } else if (!strcmp(featurestr, "stepping")) {
647 c6dc6f63 Andre Przywara
                char *err;
648 c6dc6f63 Andre Przywara
                numvalue = strtoul(val, &err, 0);
649 c6dc6f63 Andre Przywara
                if (!*val || *err || numvalue > 0xf) {
650 c6dc6f63 Andre Przywara
                    fprintf(stderr, "bad numerical value %s\n", val);
651 c6dc6f63 Andre Przywara
                    goto error;
652 c6dc6f63 Andre Przywara
                }
653 c6dc6f63 Andre Przywara
                x86_cpu_def->stepping = numvalue ;
654 c6dc6f63 Andre Przywara
            } else if (!strcmp(featurestr, "level")) {
655 c6dc6f63 Andre Przywara
                char *err;
656 c6dc6f63 Andre Przywara
                numvalue = strtoul(val, &err, 0);
657 c6dc6f63 Andre Przywara
                if (!*val || *err) {
658 c6dc6f63 Andre Przywara
                    fprintf(stderr, "bad numerical value %s\n", val);
659 c6dc6f63 Andre Przywara
                    goto error;
660 c6dc6f63 Andre Przywara
                }
661 c6dc6f63 Andre Przywara
                x86_cpu_def->level = numvalue;
662 c6dc6f63 Andre Przywara
            } else if (!strcmp(featurestr, "xlevel")) {
663 c6dc6f63 Andre Przywara
                char *err;
664 c6dc6f63 Andre Przywara
                numvalue = strtoul(val, &err, 0);
665 c6dc6f63 Andre Przywara
                if (!*val || *err) {
666 c6dc6f63 Andre Przywara
                    fprintf(stderr, "bad numerical value %s\n", val);
667 c6dc6f63 Andre Przywara
                    goto error;
668 c6dc6f63 Andre Przywara
                }
669 c6dc6f63 Andre Przywara
                if (numvalue < 0x80000000) {
670 2f7a21c4 Aurelien Jarno
                    numvalue += 0x80000000;
671 c6dc6f63 Andre Przywara
                }
672 c6dc6f63 Andre Przywara
                x86_cpu_def->xlevel = numvalue;
673 c6dc6f63 Andre Przywara
            } else if (!strcmp(featurestr, "vendor")) {
674 c6dc6f63 Andre Przywara
                if (strlen(val) != 12) {
675 c6dc6f63 Andre Przywara
                    fprintf(stderr, "vendor string must be 12 chars long\n");
676 c6dc6f63 Andre Przywara
                    goto error;
677 c6dc6f63 Andre Przywara
                }
678 c6dc6f63 Andre Przywara
                x86_cpu_def->vendor1 = 0;
679 c6dc6f63 Andre Przywara
                x86_cpu_def->vendor2 = 0;
680 c6dc6f63 Andre Przywara
                x86_cpu_def->vendor3 = 0;
681 c6dc6f63 Andre Przywara
                for(i = 0; i < 4; i++) {
682 c6dc6f63 Andre Przywara
                    x86_cpu_def->vendor1 |= ((uint8_t)val[i    ]) << (8 * i);
683 c6dc6f63 Andre Przywara
                    x86_cpu_def->vendor2 |= ((uint8_t)val[i + 4]) << (8 * i);
684 c6dc6f63 Andre Przywara
                    x86_cpu_def->vendor3 |= ((uint8_t)val[i + 8]) << (8 * i);
685 c6dc6f63 Andre Przywara
                }
686 c6dc6f63 Andre Przywara
                x86_cpu_def->vendor_override = 1;
687 c6dc6f63 Andre Przywara
            } else if (!strcmp(featurestr, "model_id")) {
688 c6dc6f63 Andre Przywara
                pstrcpy(x86_cpu_def->model_id, sizeof(x86_cpu_def->model_id),
689 c6dc6f63 Andre Przywara
                        val);
690 c6dc6f63 Andre Przywara
            } else {
691 c6dc6f63 Andre Przywara
                fprintf(stderr, "unrecognized feature %s\n", featurestr);
692 c6dc6f63 Andre Przywara
                goto error;
693 c6dc6f63 Andre Przywara
            }
694 c6dc6f63 Andre Przywara
        } else if (!strcmp(featurestr, "check")) {
695 c6dc6f63 Andre Przywara
            check_cpuid = 1;
696 c6dc6f63 Andre Przywara
        } else if (!strcmp(featurestr, "enforce")) {
697 c6dc6f63 Andre Przywara
            check_cpuid = enforce_cpuid = 1;
698 c6dc6f63 Andre Przywara
        } else {
699 c6dc6f63 Andre Przywara
            fprintf(stderr, "feature string `%s' not in format (+feature|-feature|feature=xyz)\n", featurestr);
700 c6dc6f63 Andre Przywara
            goto error;
701 c6dc6f63 Andre Przywara
        }
702 c6dc6f63 Andre Przywara
        featurestr = strtok(NULL, ",");
703 c6dc6f63 Andre Przywara
    }
704 c6dc6f63 Andre Przywara
    x86_cpu_def->features |= plus_features;
705 c6dc6f63 Andre Przywara
    x86_cpu_def->ext_features |= plus_ext_features;
706 c6dc6f63 Andre Przywara
    x86_cpu_def->ext2_features |= plus_ext2_features;
707 c6dc6f63 Andre Przywara
    x86_cpu_def->ext3_features |= plus_ext3_features;
708 c6dc6f63 Andre Przywara
    x86_cpu_def->kvm_features |= plus_kvm_features;
709 296acb64 Joerg Roedel
    x86_cpu_def->svm_features |= plus_svm_features;
710 c6dc6f63 Andre Przywara
    x86_cpu_def->features &= ~minus_features;
711 c6dc6f63 Andre Przywara
    x86_cpu_def->ext_features &= ~minus_ext_features;
712 c6dc6f63 Andre Przywara
    x86_cpu_def->ext2_features &= ~minus_ext2_features;
713 c6dc6f63 Andre Przywara
    x86_cpu_def->ext3_features &= ~minus_ext3_features;
714 c6dc6f63 Andre Przywara
    x86_cpu_def->kvm_features &= ~minus_kvm_features;
715 296acb64 Joerg Roedel
    x86_cpu_def->svm_features &= ~minus_svm_features;
716 c6dc6f63 Andre Przywara
    if (check_cpuid) {
717 c6dc6f63 Andre Przywara
        if (check_features_against_host(x86_cpu_def) && enforce_cpuid)
718 c6dc6f63 Andre Przywara
            goto error;
719 c6dc6f63 Andre Przywara
    }
720 c6dc6f63 Andre Przywara
    free(s);
721 c6dc6f63 Andre Przywara
    return 0;
722 c6dc6f63 Andre Przywara
723 c6dc6f63 Andre Przywara
error:
724 c6dc6f63 Andre Przywara
    free(s);
725 c6dc6f63 Andre Przywara
    return -1;
726 c6dc6f63 Andre Przywara
}
727 c6dc6f63 Andre Przywara
728 c6dc6f63 Andre Przywara
/* generate a composite string into buf of all cpuid names in featureset
729 c6dc6f63 Andre Przywara
 * selected by fbits.  indicate truncation at bufsize in the event of overflow.
730 c6dc6f63 Andre Przywara
 * if flags, suppress names undefined in featureset.
731 c6dc6f63 Andre Przywara
 */
732 c6dc6f63 Andre Przywara
static void listflags(char *buf, int bufsize, uint32_t fbits,
733 c6dc6f63 Andre Przywara
    const char **featureset, uint32_t flags)
734 c6dc6f63 Andre Przywara
{
735 c6dc6f63 Andre Przywara
    const char **p = &featureset[31];
736 c6dc6f63 Andre Przywara
    char *q, *b, bit;
737 c6dc6f63 Andre Przywara
    int nc;
738 c6dc6f63 Andre Przywara
739 c6dc6f63 Andre Przywara
    b = 4 <= bufsize ? buf + (bufsize -= 3) - 1 : NULL;
740 c6dc6f63 Andre Przywara
    *buf = '\0';
741 c6dc6f63 Andre Przywara
    for (q = buf, bit = 31; fbits && bufsize; --p, fbits &= ~(1 << bit), --bit)
742 c6dc6f63 Andre Przywara
        if (fbits & 1 << bit && (*p || !flags)) {
743 c6dc6f63 Andre Przywara
            if (*p)
744 c6dc6f63 Andre Przywara
                nc = snprintf(q, bufsize, "%s%s", q == buf ? "" : " ", *p);
745 c6dc6f63 Andre Przywara
            else
746 c6dc6f63 Andre Przywara
                nc = snprintf(q, bufsize, "%s[%d]", q == buf ? "" : " ", bit);
747 c6dc6f63 Andre Przywara
            if (bufsize <= nc) {
748 c6dc6f63 Andre Przywara
                if (b) {
749 c6dc6f63 Andre Przywara
                    memcpy(b, "...", sizeof("..."));
750 c6dc6f63 Andre Przywara
                }
751 c6dc6f63 Andre Przywara
                return;
752 c6dc6f63 Andre Przywara
            }
753 c6dc6f63 Andre Przywara
            q += nc;
754 c6dc6f63 Andre Przywara
            bufsize -= nc;
755 c6dc6f63 Andre Przywara
        }
756 c6dc6f63 Andre Przywara
}
757 c6dc6f63 Andre Przywara
758 c6dc6f63 Andre Przywara
/* generate CPU information:
759 c6dc6f63 Andre Przywara
 * -?        list model names
760 c6dc6f63 Andre Przywara
 * -?model   list model names/IDs
761 c6dc6f63 Andre Przywara
 * -?dump    output all model (x86_def_t) data
762 c6dc6f63 Andre Przywara
 * -?cpuid   list all recognized cpuid flag names
763 c6dc6f63 Andre Przywara
 */
764 9a78eead Stefan Weil
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf, const char *optarg)
765 c6dc6f63 Andre Przywara
{
766 c6dc6f63 Andre Przywara
    unsigned char model = !strcmp("?model", optarg);
767 c6dc6f63 Andre Przywara
    unsigned char dump = !strcmp("?dump", optarg);
768 c6dc6f63 Andre Przywara
    unsigned char cpuid = !strcmp("?cpuid", optarg);
769 c6dc6f63 Andre Przywara
    x86_def_t *def;
770 c6dc6f63 Andre Przywara
    char buf[256];
771 c6dc6f63 Andre Przywara
772 c6dc6f63 Andre Przywara
    if (cpuid) {
773 c6dc6f63 Andre Przywara
        (*cpu_fprintf)(f, "Recognized CPUID flags:\n");
774 c6dc6f63 Andre Przywara
        listflags(buf, sizeof (buf), (uint32_t)~0, feature_name, 1);
775 c6dc6f63 Andre Przywara
        (*cpu_fprintf)(f, "  f_edx: %s\n", buf);
776 c6dc6f63 Andre Przywara
        listflags(buf, sizeof (buf), (uint32_t)~0, ext_feature_name, 1);
777 c6dc6f63 Andre Przywara
        (*cpu_fprintf)(f, "  f_ecx: %s\n", buf);
778 c6dc6f63 Andre Przywara
        listflags(buf, sizeof (buf), (uint32_t)~0, ext2_feature_name, 1);
779 c6dc6f63 Andre Przywara
        (*cpu_fprintf)(f, "  extf_edx: %s\n", buf);
780 c6dc6f63 Andre Przywara
        listflags(buf, sizeof (buf), (uint32_t)~0, ext3_feature_name, 1);
781 c6dc6f63 Andre Przywara
        (*cpu_fprintf)(f, "  extf_ecx: %s\n", buf);
782 c6dc6f63 Andre Przywara
        return;
783 c6dc6f63 Andre Przywara
    }
784 c6dc6f63 Andre Przywara
    for (def = x86_defs; def; def = def->next) {
785 c6dc6f63 Andre Przywara
        snprintf(buf, sizeof (buf), def->flags ? "[%s]": "%s", def->name);
786 c6dc6f63 Andre Przywara
        if (model || dump) {
787 c6dc6f63 Andre Przywara
            (*cpu_fprintf)(f, "x86 %16s  %-48s\n", buf, def->model_id);
788 c6dc6f63 Andre Przywara
        } else {
789 c6dc6f63 Andre Przywara
            (*cpu_fprintf)(f, "x86 %16s\n", buf);
790 c6dc6f63 Andre Przywara
        }
791 c6dc6f63 Andre Przywara
        if (dump) {
792 c6dc6f63 Andre Przywara
            memcpy(buf, &def->vendor1, sizeof (def->vendor1));
793 c6dc6f63 Andre Przywara
            memcpy(buf + 4, &def->vendor2, sizeof (def->vendor2));
794 c6dc6f63 Andre Przywara
            memcpy(buf + 8, &def->vendor3, sizeof (def->vendor3));
795 c6dc6f63 Andre Przywara
            buf[12] = '\0';
796 c6dc6f63 Andre Przywara
            (*cpu_fprintf)(f,
797 c6dc6f63 Andre Przywara
                "  family %d model %d stepping %d level %d xlevel 0x%x"
798 c6dc6f63 Andre Przywara
                " vendor \"%s\"\n",
799 c6dc6f63 Andre Przywara
                def->family, def->model, def->stepping, def->level,
800 c6dc6f63 Andre Przywara
                def->xlevel, buf);
801 c6dc6f63 Andre Przywara
            listflags(buf, sizeof (buf), def->features, feature_name, 0);
802 c6dc6f63 Andre Przywara
            (*cpu_fprintf)(f, "  feature_edx %08x (%s)\n", def->features,
803 c6dc6f63 Andre Przywara
                buf);
804 c6dc6f63 Andre Przywara
            listflags(buf, sizeof (buf), def->ext_features, ext_feature_name,
805 c6dc6f63 Andre Przywara
                0);
806 c6dc6f63 Andre Przywara
            (*cpu_fprintf)(f, "  feature_ecx %08x (%s)\n", def->ext_features,
807 c6dc6f63 Andre Przywara
                buf);
808 c6dc6f63 Andre Przywara
            listflags(buf, sizeof (buf), def->ext2_features, ext2_feature_name,
809 c6dc6f63 Andre Przywara
                0);
810 c6dc6f63 Andre Przywara
            (*cpu_fprintf)(f, "  extfeature_edx %08x (%s)\n",
811 c6dc6f63 Andre Przywara
                def->ext2_features, buf);
812 c6dc6f63 Andre Przywara
            listflags(buf, sizeof (buf), def->ext3_features, ext3_feature_name,
813 c6dc6f63 Andre Przywara
                0);
814 c6dc6f63 Andre Przywara
            (*cpu_fprintf)(f, "  extfeature_ecx %08x (%s)\n",
815 c6dc6f63 Andre Przywara
                def->ext3_features, buf);
816 c6dc6f63 Andre Przywara
            (*cpu_fprintf)(f, "\n");
817 c6dc6f63 Andre Przywara
        }
818 c6dc6f63 Andre Przywara
    }
819 ed2c54d4 Andre Przywara
    if (kvm_enabled()) {
820 ed2c54d4 Andre Przywara
        (*cpu_fprintf)(f, "x86 %16s\n", "[host]");
821 ed2c54d4 Andre Przywara
    }
822 c6dc6f63 Andre Przywara
}
823 c6dc6f63 Andre Przywara
824 c6dc6f63 Andre Przywara
int cpu_x86_register (CPUX86State *env, const char *cpu_model)
825 c6dc6f63 Andre Przywara
{
826 c6dc6f63 Andre Przywara
    x86_def_t def1, *def = &def1;
827 c6dc6f63 Andre Przywara
828 db0ad1ba Joerg Roedel
    memset(def, 0, sizeof(*def));
829 db0ad1ba Joerg Roedel
830 c6dc6f63 Andre Przywara
    if (cpu_x86_find_by_name(def, cpu_model) < 0)
831 c6dc6f63 Andre Przywara
        return -1;
832 c6dc6f63 Andre Przywara
    if (def->vendor1) {
833 c6dc6f63 Andre Przywara
        env->cpuid_vendor1 = def->vendor1;
834 c6dc6f63 Andre Przywara
        env->cpuid_vendor2 = def->vendor2;
835 c6dc6f63 Andre Przywara
        env->cpuid_vendor3 = def->vendor3;
836 c6dc6f63 Andre Przywara
    } else {
837 c6dc6f63 Andre Przywara
        env->cpuid_vendor1 = CPUID_VENDOR_INTEL_1;
838 c6dc6f63 Andre Przywara
        env->cpuid_vendor2 = CPUID_VENDOR_INTEL_2;
839 c6dc6f63 Andre Przywara
        env->cpuid_vendor3 = CPUID_VENDOR_INTEL_3;
840 c6dc6f63 Andre Przywara
    }
841 c6dc6f63 Andre Przywara
    env->cpuid_vendor_override = def->vendor_override;
842 c6dc6f63 Andre Przywara
    env->cpuid_level = def->level;
843 c6dc6f63 Andre Przywara
    if (def->family > 0x0f)
844 c6dc6f63 Andre Przywara
        env->cpuid_version = 0xf00 | ((def->family - 0x0f) << 20);
845 c6dc6f63 Andre Przywara
    else
846 c6dc6f63 Andre Przywara
        env->cpuid_version = def->family << 8;
847 c6dc6f63 Andre Przywara
    env->cpuid_version |= ((def->model & 0xf) << 4) | ((def->model >> 4) << 16);
848 c6dc6f63 Andre Przywara
    env->cpuid_version |= def->stepping;
849 c6dc6f63 Andre Przywara
    env->cpuid_features = def->features;
850 c6dc6f63 Andre Przywara
    env->pat = 0x0007040600070406ULL;
851 c6dc6f63 Andre Przywara
    env->cpuid_ext_features = def->ext_features;
852 c6dc6f63 Andre Przywara
    env->cpuid_ext2_features = def->ext2_features;
853 4d067ed7 Andre Przywara
    env->cpuid_ext3_features = def->ext3_features;
854 c6dc6f63 Andre Przywara
    env->cpuid_xlevel = def->xlevel;
855 c6dc6f63 Andre Przywara
    env->cpuid_kvm_features = def->kvm_features;
856 296acb64 Joerg Roedel
    env->cpuid_svm_features = def->svm_features;
857 551a2dec Andre Przywara
    if (!kvm_enabled()) {
858 551a2dec Andre Przywara
        env->cpuid_features &= TCG_FEATURES;
859 551a2dec Andre Przywara
        env->cpuid_ext_features &= TCG_EXT_FEATURES;
860 551a2dec Andre Przywara
        env->cpuid_ext2_features &= (TCG_EXT2_FEATURES
861 551a2dec Andre Przywara
#ifdef TARGET_X86_64
862 551a2dec Andre Przywara
            | CPUID_EXT2_SYSCALL | CPUID_EXT2_LM
863 551a2dec Andre Przywara
#endif
864 551a2dec Andre Przywara
            );
865 551a2dec Andre Przywara
        env->cpuid_ext3_features &= TCG_EXT3_FEATURES;
866 296acb64 Joerg Roedel
        env->cpuid_svm_features &= TCG_SVM_FEATURES;
867 551a2dec Andre Przywara
    }
868 c6dc6f63 Andre Przywara
    {
869 c6dc6f63 Andre Przywara
        const char *model_id = def->model_id;
870 c6dc6f63 Andre Przywara
        int c, len, i;
871 c6dc6f63 Andre Przywara
        if (!model_id)
872 c6dc6f63 Andre Przywara
            model_id = "";
873 c6dc6f63 Andre Przywara
        len = strlen(model_id);
874 c6dc6f63 Andre Przywara
        for(i = 0; i < 48; i++) {
875 c6dc6f63 Andre Przywara
            if (i >= len)
876 c6dc6f63 Andre Przywara
                c = '\0';
877 c6dc6f63 Andre Przywara
            else
878 c6dc6f63 Andre Przywara
                c = (uint8_t)model_id[i];
879 c6dc6f63 Andre Przywara
            env->cpuid_model[i >> 2] |= c << (8 * (i & 3));
880 c6dc6f63 Andre Przywara
        }
881 c6dc6f63 Andre Przywara
    }
882 c6dc6f63 Andre Przywara
    return 0;
883 c6dc6f63 Andre Przywara
}
884 c6dc6f63 Andre Przywara
885 c6dc6f63 Andre Przywara
#if !defined(CONFIG_USER_ONLY)
886 c6dc6f63 Andre Przywara
/* copy vendor id string to 32 bit register, nul pad as needed
887 c6dc6f63 Andre Przywara
 */
888 c6dc6f63 Andre Przywara
static void cpyid(const char *s, uint32_t *id)
889 c6dc6f63 Andre Przywara
{
890 c6dc6f63 Andre Przywara
    char *d = (char *)id;
891 c6dc6f63 Andre Przywara
    char i;
892 c6dc6f63 Andre Przywara
893 c6dc6f63 Andre Przywara
    for (i = sizeof (*id); i--; )
894 c6dc6f63 Andre Przywara
        *d++ = *s ? *s++ : '\0';
895 c6dc6f63 Andre Przywara
}
896 c6dc6f63 Andre Przywara
897 c6dc6f63 Andre Przywara
/* interpret radix and convert from string to arbitrary scalar,
898 c6dc6f63 Andre Przywara
 * otherwise flag failure
899 c6dc6f63 Andre Przywara
 */
900 c6dc6f63 Andre Przywara
#define setscalar(pval, str, perr)                      \
901 c6dc6f63 Andre Przywara
{                                                       \
902 c6dc6f63 Andre Przywara
    char *pend;                                         \
903 c6dc6f63 Andre Przywara
    unsigned long ul;                                   \
904 c6dc6f63 Andre Przywara
                                                        \
905 c6dc6f63 Andre Przywara
    ul = strtoul(str, &pend, 0);                        \
906 c6dc6f63 Andre Przywara
    *str && !*pend ? (*pval = ul) : (*perr = 1);        \
907 c6dc6f63 Andre Przywara
}
908 c6dc6f63 Andre Przywara
909 c6dc6f63 Andre Przywara
/* map cpuid options to feature bits, otherwise return failure
910 c6dc6f63 Andre Przywara
 * (option tags in *str are delimited by whitespace)
911 c6dc6f63 Andre Przywara
 */
912 c6dc6f63 Andre Przywara
static void setfeatures(uint32_t *pval, const char *str,
913 c6dc6f63 Andre Przywara
    const char **featureset, int *perr)
914 c6dc6f63 Andre Przywara
{
915 c6dc6f63 Andre Przywara
    const char *p, *q;
916 c6dc6f63 Andre Przywara
917 c6dc6f63 Andre Przywara
    for (q = p = str; *p || *q; q = p) {
918 c6dc6f63 Andre Przywara
        while (iswhite(*p))
919 c6dc6f63 Andre Przywara
            q = ++p;
920 c6dc6f63 Andre Przywara
        while (*p && !iswhite(*p))
921 c6dc6f63 Andre Przywara
            ++p;
922 c6dc6f63 Andre Przywara
        if (!*q && !*p)
923 c6dc6f63 Andre Przywara
            return;
924 c6dc6f63 Andre Przywara
        if (!lookup_feature(pval, q, p, featureset)) {
925 c6dc6f63 Andre Przywara
            fprintf(stderr, "error: feature \"%.*s\" not available in set\n",
926 c6dc6f63 Andre Przywara
                (int)(p - q), q);
927 c6dc6f63 Andre Przywara
            *perr = 1;
928 c6dc6f63 Andre Przywara
            return;
929 c6dc6f63 Andre Przywara
        }
930 c6dc6f63 Andre Przywara
    }
931 c6dc6f63 Andre Przywara
}
932 c6dc6f63 Andre Przywara
933 c6dc6f63 Andre Przywara
/* map config file options to x86_def_t form
934 c6dc6f63 Andre Przywara
 */
935 c6dc6f63 Andre Przywara
static int cpudef_setfield(const char *name, const char *str, void *opaque)
936 c6dc6f63 Andre Przywara
{
937 c6dc6f63 Andre Przywara
    x86_def_t *def = opaque;
938 c6dc6f63 Andre Przywara
    int err = 0;
939 c6dc6f63 Andre Przywara
940 c6dc6f63 Andre Przywara
    if (!strcmp(name, "name")) {
941 c6dc6f63 Andre Przywara
        def->name = strdup(str);
942 c6dc6f63 Andre Przywara
    } else if (!strcmp(name, "model_id")) {
943 c6dc6f63 Andre Przywara
        strncpy(def->model_id, str, sizeof (def->model_id));
944 c6dc6f63 Andre Przywara
    } else if (!strcmp(name, "level")) {
945 c6dc6f63 Andre Przywara
        setscalar(&def->level, str, &err)
946 c6dc6f63 Andre Przywara
    } else if (!strcmp(name, "vendor")) {
947 c6dc6f63 Andre Przywara
        cpyid(&str[0], &def->vendor1);
948 c6dc6f63 Andre Przywara
        cpyid(&str[4], &def->vendor2);
949 c6dc6f63 Andre Przywara
        cpyid(&str[8], &def->vendor3);
950 c6dc6f63 Andre Przywara
    } else if (!strcmp(name, "family")) {
951 c6dc6f63 Andre Przywara
        setscalar(&def->family, str, &err)
952 c6dc6f63 Andre Przywara
    } else if (!strcmp(name, "model")) {
953 c6dc6f63 Andre Przywara
        setscalar(&def->model, str, &err)
954 c6dc6f63 Andre Przywara
    } else if (!strcmp(name, "stepping")) {
955 c6dc6f63 Andre Przywara
        setscalar(&def->stepping, str, &err)
956 c6dc6f63 Andre Przywara
    } else if (!strcmp(name, "feature_edx")) {
957 c6dc6f63 Andre Przywara
        setfeatures(&def->features, str, feature_name, &err);
958 c6dc6f63 Andre Przywara
    } else if (!strcmp(name, "feature_ecx")) {
959 c6dc6f63 Andre Przywara
        setfeatures(&def->ext_features, str, ext_feature_name, &err);
960 c6dc6f63 Andre Przywara
    } else if (!strcmp(name, "extfeature_edx")) {
961 c6dc6f63 Andre Przywara
        setfeatures(&def->ext2_features, str, ext2_feature_name, &err);
962 c6dc6f63 Andre Przywara
    } else if (!strcmp(name, "extfeature_ecx")) {
963 c6dc6f63 Andre Przywara
        setfeatures(&def->ext3_features, str, ext3_feature_name, &err);
964 c6dc6f63 Andre Przywara
    } else if (!strcmp(name, "xlevel")) {
965 c6dc6f63 Andre Przywara
        setscalar(&def->xlevel, str, &err)
966 c6dc6f63 Andre Przywara
    } else {
967 c6dc6f63 Andre Przywara
        fprintf(stderr, "error: unknown option [%s = %s]\n", name, str);
968 c6dc6f63 Andre Przywara
        return (1);
969 c6dc6f63 Andre Przywara
    }
970 c6dc6f63 Andre Przywara
    if (err) {
971 c6dc6f63 Andre Przywara
        fprintf(stderr, "error: bad option value [%s = %s]\n", name, str);
972 c6dc6f63 Andre Przywara
        return (1);
973 c6dc6f63 Andre Przywara
    }
974 c6dc6f63 Andre Przywara
    return (0);
975 c6dc6f63 Andre Przywara
}
976 c6dc6f63 Andre Przywara
977 c6dc6f63 Andre Przywara
/* register config file entry as x86_def_t
978 c6dc6f63 Andre Przywara
 */
979 c6dc6f63 Andre Przywara
static int cpudef_register(QemuOpts *opts, void *opaque)
980 c6dc6f63 Andre Przywara
{
981 c6dc6f63 Andre Przywara
    x86_def_t *def = qemu_mallocz(sizeof (x86_def_t));
982 c6dc6f63 Andre Przywara
983 c6dc6f63 Andre Przywara
    qemu_opt_foreach(opts, cpudef_setfield, def, 1);
984 c6dc6f63 Andre Przywara
    def->next = x86_defs;
985 c6dc6f63 Andre Przywara
    x86_defs = def;
986 c6dc6f63 Andre Przywara
    return (0);
987 c6dc6f63 Andre Przywara
}
988 0e26b7b8 Blue Swirl
989 0e26b7b8 Blue Swirl
void cpu_clear_apic_feature(CPUX86State *env)
990 0e26b7b8 Blue Swirl
{
991 0e26b7b8 Blue Swirl
    env->cpuid_features &= ~CPUID_APIC;
992 0e26b7b8 Blue Swirl
}
993 0e26b7b8 Blue Swirl
994 c6dc6f63 Andre Przywara
#endif /* !CONFIG_USER_ONLY */
995 c6dc6f63 Andre Przywara
996 c6dc6f63 Andre Przywara
/* register "cpudef" models defined in configuration file.  Here we first
997 c6dc6f63 Andre Przywara
 * preload any built-in definitions
998 c6dc6f63 Andre Przywara
 */
999 c6dc6f63 Andre Przywara
void x86_cpudef_setup(void)
1000 c6dc6f63 Andre Przywara
{
1001 c6dc6f63 Andre Przywara
    int i;
1002 c6dc6f63 Andre Przywara
1003 c6dc6f63 Andre Przywara
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); ++i) {
1004 c6dc6f63 Andre Przywara
        builtin_x86_defs[i].next = x86_defs;
1005 c6dc6f63 Andre Przywara
        builtin_x86_defs[i].flags = 1;
1006 c6dc6f63 Andre Przywara
        x86_defs = &builtin_x86_defs[i];
1007 c6dc6f63 Andre Przywara
    }
1008 c6dc6f63 Andre Przywara
#if !defined(CONFIG_USER_ONLY)
1009 3329f07b Gerd Hoffmann
    qemu_opts_foreach(qemu_find_opts("cpudef"), cpudef_register, NULL, 0);
1010 c6dc6f63 Andre Przywara
#endif
1011 c6dc6f63 Andre Przywara
}
1012 c6dc6f63 Andre Przywara
1013 c6dc6f63 Andre Przywara
static void get_cpuid_vendor(CPUX86State *env, uint32_t *ebx,
1014 c6dc6f63 Andre Przywara
                             uint32_t *ecx, uint32_t *edx)
1015 c6dc6f63 Andre Przywara
{
1016 c6dc6f63 Andre Przywara
    *ebx = env->cpuid_vendor1;
1017 c6dc6f63 Andre Przywara
    *edx = env->cpuid_vendor2;
1018 c6dc6f63 Andre Przywara
    *ecx = env->cpuid_vendor3;
1019 c6dc6f63 Andre Przywara
1020 c6dc6f63 Andre Przywara
    /* sysenter isn't supported on compatibility mode on AMD, syscall
1021 c6dc6f63 Andre Przywara
     * isn't supported in compatibility mode on Intel.
1022 c6dc6f63 Andre Przywara
     * Normally we advertise the actual cpu vendor, but you can override
1023 c6dc6f63 Andre Przywara
     * this if you want to use KVM's sysenter/syscall emulation
1024 c6dc6f63 Andre Przywara
     * in compatibility mode and when doing cross vendor migration
1025 c6dc6f63 Andre Przywara
     */
1026 89354998 Andre Przywara
    if (kvm_enabled() && ! env->cpuid_vendor_override) {
1027 c6dc6f63 Andre Przywara
        host_cpuid(0, 0, NULL, ebx, ecx, edx);
1028 c6dc6f63 Andre Przywara
    }
1029 c6dc6f63 Andre Przywara
}
1030 c6dc6f63 Andre Przywara
1031 c6dc6f63 Andre Przywara
void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1032 c6dc6f63 Andre Przywara
                   uint32_t *eax, uint32_t *ebx,
1033 c6dc6f63 Andre Przywara
                   uint32_t *ecx, uint32_t *edx)
1034 c6dc6f63 Andre Przywara
{
1035 c6dc6f63 Andre Przywara
    /* test if maximum index reached */
1036 c6dc6f63 Andre Przywara
    if (index & 0x80000000) {
1037 c6dc6f63 Andre Przywara
        if (index > env->cpuid_xlevel)
1038 c6dc6f63 Andre Przywara
            index = env->cpuid_level;
1039 c6dc6f63 Andre Przywara
    } else {
1040 c6dc6f63 Andre Przywara
        if (index > env->cpuid_level)
1041 c6dc6f63 Andre Przywara
            index = env->cpuid_level;
1042 c6dc6f63 Andre Przywara
    }
1043 c6dc6f63 Andre Przywara
1044 c6dc6f63 Andre Przywara
    switch(index) {
1045 c6dc6f63 Andre Przywara
    case 0:
1046 c6dc6f63 Andre Przywara
        *eax = env->cpuid_level;
1047 c6dc6f63 Andre Przywara
        get_cpuid_vendor(env, ebx, ecx, edx);
1048 c6dc6f63 Andre Przywara
        break;
1049 c6dc6f63 Andre Przywara
    case 1:
1050 c6dc6f63 Andre Przywara
        *eax = env->cpuid_version;
1051 c6dc6f63 Andre Przywara
        *ebx = (env->cpuid_apic_id << 24) | 8 << 8; /* CLFLUSH size in quad words, Linux wants it. */
1052 c6dc6f63 Andre Przywara
        *ecx = env->cpuid_ext_features;
1053 c6dc6f63 Andre Przywara
        *edx = env->cpuid_features;
1054 c6dc6f63 Andre Przywara
        if (env->nr_cores * env->nr_threads > 1) {
1055 c6dc6f63 Andre Przywara
            *ebx |= (env->nr_cores * env->nr_threads) << 16;
1056 c6dc6f63 Andre Przywara
            *edx |= 1 << 28;    /* HTT bit */
1057 c6dc6f63 Andre Przywara
        }
1058 c6dc6f63 Andre Przywara
        break;
1059 c6dc6f63 Andre Przywara
    case 2:
1060 c6dc6f63 Andre Przywara
        /* cache info: needed for Pentium Pro compatibility */
1061 c6dc6f63 Andre Przywara
        *eax = 1;
1062 c6dc6f63 Andre Przywara
        *ebx = 0;
1063 c6dc6f63 Andre Przywara
        *ecx = 0;
1064 c6dc6f63 Andre Przywara
        *edx = 0x2c307d;
1065 c6dc6f63 Andre Przywara
        break;
1066 c6dc6f63 Andre Przywara
    case 4:
1067 c6dc6f63 Andre Przywara
        /* cache info: needed for Core compatibility */
1068 c6dc6f63 Andre Przywara
        if (env->nr_cores > 1) {
1069 2f7a21c4 Aurelien Jarno
            *eax = (env->nr_cores - 1) << 26;
1070 c6dc6f63 Andre Przywara
        } else {
1071 2f7a21c4 Aurelien Jarno
            *eax = 0;
1072 c6dc6f63 Andre Przywara
        }
1073 c6dc6f63 Andre Przywara
        switch (count) {
1074 c6dc6f63 Andre Przywara
            case 0: /* L1 dcache info */
1075 c6dc6f63 Andre Przywara
                *eax |= 0x0000121;
1076 c6dc6f63 Andre Przywara
                *ebx = 0x1c0003f;
1077 c6dc6f63 Andre Przywara
                *ecx = 0x000003f;
1078 c6dc6f63 Andre Przywara
                *edx = 0x0000001;
1079 c6dc6f63 Andre Przywara
                break;
1080 c6dc6f63 Andre Przywara
            case 1: /* L1 icache info */
1081 c6dc6f63 Andre Przywara
                *eax |= 0x0000122;
1082 c6dc6f63 Andre Przywara
                *ebx = 0x1c0003f;
1083 c6dc6f63 Andre Przywara
                *ecx = 0x000003f;
1084 c6dc6f63 Andre Przywara
                *edx = 0x0000001;
1085 c6dc6f63 Andre Przywara
                break;
1086 c6dc6f63 Andre Przywara
            case 2: /* L2 cache info */
1087 c6dc6f63 Andre Przywara
                *eax |= 0x0000143;
1088 c6dc6f63 Andre Przywara
                if (env->nr_threads > 1) {
1089 c6dc6f63 Andre Przywara
                    *eax |= (env->nr_threads - 1) << 14;
1090 c6dc6f63 Andre Przywara
                }
1091 c6dc6f63 Andre Przywara
                *ebx = 0x3c0003f;
1092 c6dc6f63 Andre Przywara
                *ecx = 0x0000fff;
1093 c6dc6f63 Andre Przywara
                *edx = 0x0000001;
1094 c6dc6f63 Andre Przywara
                break;
1095 c6dc6f63 Andre Przywara
            default: /* end of info */
1096 c6dc6f63 Andre Przywara
                *eax = 0;
1097 c6dc6f63 Andre Przywara
                *ebx = 0;
1098 c6dc6f63 Andre Przywara
                *ecx = 0;
1099 c6dc6f63 Andre Przywara
                *edx = 0;
1100 c6dc6f63 Andre Przywara
                break;
1101 c6dc6f63 Andre Przywara
        }
1102 c6dc6f63 Andre Przywara
        break;
1103 c6dc6f63 Andre Przywara
    case 5:
1104 c6dc6f63 Andre Przywara
        /* mwait info: needed for Core compatibility */
1105 c6dc6f63 Andre Przywara
        *eax = 0; /* Smallest monitor-line size in bytes */
1106 c6dc6f63 Andre Przywara
        *ebx = 0; /* Largest monitor-line size in bytes */
1107 c6dc6f63 Andre Przywara
        *ecx = CPUID_MWAIT_EMX | CPUID_MWAIT_IBE;
1108 c6dc6f63 Andre Przywara
        *edx = 0;
1109 c6dc6f63 Andre Przywara
        break;
1110 c6dc6f63 Andre Przywara
    case 6:
1111 c6dc6f63 Andre Przywara
        /* Thermal and Power Leaf */
1112 c6dc6f63 Andre Przywara
        *eax = 0;
1113 c6dc6f63 Andre Przywara
        *ebx = 0;
1114 c6dc6f63 Andre Przywara
        *ecx = 0;
1115 c6dc6f63 Andre Przywara
        *edx = 0;
1116 c6dc6f63 Andre Przywara
        break;
1117 c6dc6f63 Andre Przywara
    case 9:
1118 c6dc6f63 Andre Przywara
        /* Direct Cache Access Information Leaf */
1119 c6dc6f63 Andre Przywara
        *eax = 0; /* Bits 0-31 in DCA_CAP MSR */
1120 c6dc6f63 Andre Przywara
        *ebx = 0;
1121 c6dc6f63 Andre Przywara
        *ecx = 0;
1122 c6dc6f63 Andre Przywara
        *edx = 0;
1123 c6dc6f63 Andre Przywara
        break;
1124 c6dc6f63 Andre Przywara
    case 0xA:
1125 c6dc6f63 Andre Przywara
        /* Architectural Performance Monitoring Leaf */
1126 c6dc6f63 Andre Przywara
        *eax = 0;
1127 c6dc6f63 Andre Przywara
        *ebx = 0;
1128 c6dc6f63 Andre Przywara
        *ecx = 0;
1129 c6dc6f63 Andre Przywara
        *edx = 0;
1130 c6dc6f63 Andre Przywara
        break;
1131 51e49430 Sheng Yang
    case 0xD:
1132 51e49430 Sheng Yang
        /* Processor Extended State */
1133 51e49430 Sheng Yang
        if (!(env->cpuid_ext_features & CPUID_EXT_XSAVE)) {
1134 51e49430 Sheng Yang
            *eax = 0;
1135 51e49430 Sheng Yang
            *ebx = 0;
1136 51e49430 Sheng Yang
            *ecx = 0;
1137 51e49430 Sheng Yang
            *edx = 0;
1138 51e49430 Sheng Yang
            break;
1139 51e49430 Sheng Yang
        }
1140 51e49430 Sheng Yang
        if (kvm_enabled()) {
1141 51e49430 Sheng Yang
            *eax = kvm_arch_get_supported_cpuid(env, 0xd, count, R_EAX);
1142 51e49430 Sheng Yang
            *ebx = kvm_arch_get_supported_cpuid(env, 0xd, count, R_EBX);
1143 51e49430 Sheng Yang
            *ecx = kvm_arch_get_supported_cpuid(env, 0xd, count, R_ECX);
1144 51e49430 Sheng Yang
            *edx = kvm_arch_get_supported_cpuid(env, 0xd, count, R_EDX);
1145 51e49430 Sheng Yang
        } else {
1146 51e49430 Sheng Yang
            *eax = 0;
1147 51e49430 Sheng Yang
            *ebx = 0;
1148 51e49430 Sheng Yang
            *ecx = 0;
1149 51e49430 Sheng Yang
            *edx = 0;
1150 51e49430 Sheng Yang
        }
1151 51e49430 Sheng Yang
        break;
1152 c6dc6f63 Andre Przywara
    case 0x80000000:
1153 c6dc6f63 Andre Przywara
        *eax = env->cpuid_xlevel;
1154 c6dc6f63 Andre Przywara
        *ebx = env->cpuid_vendor1;
1155 c6dc6f63 Andre Przywara
        *edx = env->cpuid_vendor2;
1156 c6dc6f63 Andre Przywara
        *ecx = env->cpuid_vendor3;
1157 c6dc6f63 Andre Przywara
        break;
1158 c6dc6f63 Andre Przywara
    case 0x80000001:
1159 c6dc6f63 Andre Przywara
        *eax = env->cpuid_version;
1160 c6dc6f63 Andre Przywara
        *ebx = 0;
1161 c6dc6f63 Andre Przywara
        *ecx = env->cpuid_ext3_features;
1162 c6dc6f63 Andre Przywara
        *edx = env->cpuid_ext2_features;
1163 c6dc6f63 Andre Przywara
1164 c6dc6f63 Andre Przywara
        /* The Linux kernel checks for the CMPLegacy bit and
1165 c6dc6f63 Andre Przywara
         * discards multiple thread information if it is set.
1166 c6dc6f63 Andre Przywara
         * So dont set it here for Intel to make Linux guests happy.
1167 c6dc6f63 Andre Przywara
         */
1168 c6dc6f63 Andre Przywara
        if (env->nr_cores * env->nr_threads > 1) {
1169 c6dc6f63 Andre Przywara
            uint32_t tebx, tecx, tedx;
1170 c6dc6f63 Andre Przywara
            get_cpuid_vendor(env, &tebx, &tecx, &tedx);
1171 c6dc6f63 Andre Przywara
            if (tebx != CPUID_VENDOR_INTEL_1 ||
1172 c6dc6f63 Andre Przywara
                tedx != CPUID_VENDOR_INTEL_2 ||
1173 c6dc6f63 Andre Przywara
                tecx != CPUID_VENDOR_INTEL_3) {
1174 c6dc6f63 Andre Przywara
                *ecx |= 1 << 1;    /* CmpLegacy bit */
1175 c6dc6f63 Andre Przywara
            }
1176 c6dc6f63 Andre Przywara
        }
1177 c6dc6f63 Andre Przywara
        break;
1178 c6dc6f63 Andre Przywara
    case 0x80000002:
1179 c6dc6f63 Andre Przywara
    case 0x80000003:
1180 c6dc6f63 Andre Przywara
    case 0x80000004:
1181 c6dc6f63 Andre Przywara
        *eax = env->cpuid_model[(index - 0x80000002) * 4 + 0];
1182 c6dc6f63 Andre Przywara
        *ebx = env->cpuid_model[(index - 0x80000002) * 4 + 1];
1183 c6dc6f63 Andre Przywara
        *ecx = env->cpuid_model[(index - 0x80000002) * 4 + 2];
1184 c6dc6f63 Andre Przywara
        *edx = env->cpuid_model[(index - 0x80000002) * 4 + 3];
1185 c6dc6f63 Andre Przywara
        break;
1186 c6dc6f63 Andre Przywara
    case 0x80000005:
1187 c6dc6f63 Andre Przywara
        /* cache info (L1 cache) */
1188 c6dc6f63 Andre Przywara
        *eax = 0x01ff01ff;
1189 c6dc6f63 Andre Przywara
        *ebx = 0x01ff01ff;
1190 c6dc6f63 Andre Przywara
        *ecx = 0x40020140;
1191 c6dc6f63 Andre Przywara
        *edx = 0x40020140;
1192 c6dc6f63 Andre Przywara
        break;
1193 c6dc6f63 Andre Przywara
    case 0x80000006:
1194 c6dc6f63 Andre Przywara
        /* cache info (L2 cache) */
1195 c6dc6f63 Andre Przywara
        *eax = 0;
1196 c6dc6f63 Andre Przywara
        *ebx = 0x42004200;
1197 c6dc6f63 Andre Przywara
        *ecx = 0x02008140;
1198 c6dc6f63 Andre Przywara
        *edx = 0;
1199 c6dc6f63 Andre Przywara
        break;
1200 c6dc6f63 Andre Przywara
    case 0x80000008:
1201 c6dc6f63 Andre Przywara
        /* virtual & phys address size in low 2 bytes. */
1202 c6dc6f63 Andre Przywara
/* XXX: This value must match the one used in the MMU code. */
1203 c6dc6f63 Andre Przywara
        if (env->cpuid_ext2_features & CPUID_EXT2_LM) {
1204 c6dc6f63 Andre Przywara
            /* 64 bit processor */
1205 c6dc6f63 Andre Przywara
/* XXX: The physical address space is limited to 42 bits in exec.c. */
1206 c6dc6f63 Andre Przywara
            *eax = 0x00003028;        /* 48 bits virtual, 40 bits physical */
1207 c6dc6f63 Andre Przywara
        } else {
1208 c6dc6f63 Andre Przywara
            if (env->cpuid_features & CPUID_PSE36)
1209 c6dc6f63 Andre Przywara
                *eax = 0x00000024; /* 36 bits physical */
1210 c6dc6f63 Andre Przywara
            else
1211 c6dc6f63 Andre Przywara
                *eax = 0x00000020; /* 32 bits physical */
1212 c6dc6f63 Andre Przywara
        }
1213 c6dc6f63 Andre Przywara
        *ebx = 0;
1214 c6dc6f63 Andre Przywara
        *ecx = 0;
1215 c6dc6f63 Andre Przywara
        *edx = 0;
1216 c6dc6f63 Andre Przywara
        if (env->nr_cores * env->nr_threads > 1) {
1217 c6dc6f63 Andre Przywara
            *ecx |= (env->nr_cores * env->nr_threads) - 1;
1218 c6dc6f63 Andre Przywara
        }
1219 c6dc6f63 Andre Przywara
        break;
1220 c6dc6f63 Andre Przywara
    case 0x8000000A:
1221 296acb64 Joerg Roedel
        if (env->cpuid_ext3_features & CPUID_EXT3_SVM) {
1222 296acb64 Joerg Roedel
                *eax = 0x00000001; /* SVM Revision */
1223 296acb64 Joerg Roedel
                *ebx = 0x00000010; /* nr of ASIDs */
1224 296acb64 Joerg Roedel
                *ecx = 0;
1225 296acb64 Joerg Roedel
                *edx = env->cpuid_svm_features; /* optional features */
1226 296acb64 Joerg Roedel
        } else {
1227 296acb64 Joerg Roedel
                *eax = 0;
1228 296acb64 Joerg Roedel
                *ebx = 0;
1229 296acb64 Joerg Roedel
                *ecx = 0;
1230 296acb64 Joerg Roedel
                *edx = 0;
1231 296acb64 Joerg Roedel
        }
1232 c6dc6f63 Andre Przywara
        break;
1233 c6dc6f63 Andre Przywara
    default:
1234 c6dc6f63 Andre Przywara
        /* reserved values: zero */
1235 c6dc6f63 Andre Przywara
        *eax = 0;
1236 c6dc6f63 Andre Przywara
        *ebx = 0;
1237 c6dc6f63 Andre Przywara
        *ecx = 0;
1238 c6dc6f63 Andre Przywara
        *edx = 0;
1239 c6dc6f63 Andre Przywara
        break;
1240 c6dc6f63 Andre Przywara
    }
1241 c6dc6f63 Andre Przywara
}