Statistics
| Branch: | Revision:

root / target-mips / cpu.h @ 9a78eead

History | View | Annotate | Download (18.8 kB)

1 6af0bf9c bellard
#if !defined (__MIPS_CPU_H__)
2 6af0bf9c bellard
#define __MIPS_CPU_H__
3 6af0bf9c bellard
4 4ad40f36 bellard
#define TARGET_HAS_ICE 1
5 4ad40f36 bellard
6 9042c0e2 ths
#define ELF_MACHINE        EM_MIPS
7 9042c0e2 ths
8 c2764719 pbrook
#define CPUState struct CPUMIPSState
9 c2764719 pbrook
10 c5d6edc3 bellard
#include "config.h"
11 9a78eead Stefan Weil
#include "qemu-common.h"
12 6af0bf9c bellard
#include "mips-defs.h"
13 6af0bf9c bellard
#include "cpu-defs.h"
14 6af0bf9c bellard
#include "softfloat.h"
15 6af0bf9c bellard
16 fdbb4691 bellard
// uint_fast8_t and uint_fast16_t not in <sys/int_types.h>
17 fdbb4691 bellard
// XXX: move that elsewhere
18 dfe5fff3 Juan Quintela
#if defined(CONFIG_SOLARIS) && CONFIG_SOLARIS_VERSION < 10
19 fdbb4691 bellard
typedef unsigned char           uint_fast8_t;
20 fdbb4691 bellard
typedef unsigned int            uint_fast16_t;
21 fdbb4691 bellard
#endif
22 fdbb4691 bellard
23 ead9360e ths
struct CPUMIPSState;
24 6af0bf9c bellard
25 c227f099 Anthony Liguori
typedef struct r4k_tlb_t r4k_tlb_t;
26 c227f099 Anthony Liguori
struct r4k_tlb_t {
27 6af0bf9c bellard
    target_ulong VPN;
28 9c2149c8 ths
    uint32_t PageMask;
29 98c1b82b pbrook
    uint_fast8_t ASID;
30 98c1b82b pbrook
    uint_fast16_t G:1;
31 98c1b82b pbrook
    uint_fast16_t C0:3;
32 98c1b82b pbrook
    uint_fast16_t C1:3;
33 98c1b82b pbrook
    uint_fast16_t V0:1;
34 98c1b82b pbrook
    uint_fast16_t V1:1;
35 98c1b82b pbrook
    uint_fast16_t D0:1;
36 98c1b82b pbrook
    uint_fast16_t D1:1;
37 6af0bf9c bellard
    target_ulong PFN[2];
38 6af0bf9c bellard
};
39 6af0bf9c bellard
40 3c7b48b7 Paul Brook
#if !defined(CONFIG_USER_ONLY)
41 ead9360e ths
typedef struct CPUMIPSTLBContext CPUMIPSTLBContext;
42 ead9360e ths
struct CPUMIPSTLBContext {
43 ead9360e ths
    uint32_t nb_tlb;
44 ead9360e ths
    uint32_t tlb_in_use;
45 60c9af07 Aurelien Jarno
    int (*map_address) (struct CPUMIPSState *env, target_phys_addr_t *physical, int *prot, target_ulong address, int rw, int access_type);
46 c01fccd2 aurel32
    void (*helper_tlbwi) (void);
47 c01fccd2 aurel32
    void (*helper_tlbwr) (void);
48 c01fccd2 aurel32
    void (*helper_tlbp) (void);
49 c01fccd2 aurel32
    void (*helper_tlbr) (void);
50 ead9360e ths
    union {
51 ead9360e ths
        struct {
52 c227f099 Anthony Liguori
            r4k_tlb_t tlb[MIPS_TLB_MAX];
53 ead9360e ths
        } r4k;
54 ead9360e ths
    } mmu;
55 ead9360e ths
};
56 3c7b48b7 Paul Brook
#endif
57 51b2772f ths
58 c227f099 Anthony Liguori
typedef union fpr_t fpr_t;
59 c227f099 Anthony Liguori
union fpr_t {
60 ead9360e ths
    float64  fd;   /* ieee double precision */
61 ead9360e ths
    float32  fs[2];/* ieee single precision */
62 ead9360e ths
    uint64_t d;    /* binary double fixed-point */
63 ead9360e ths
    uint32_t w[2]; /* binary single fixed-point */
64 ead9360e ths
};
65 ead9360e ths
/* define FP_ENDIAN_IDX to access the same location
66 ead9360e ths
 * in the fpr_t union regardless of the host endianess
67 ead9360e ths
 */
68 e2542fe2 Juan Quintela
#if defined(HOST_WORDS_BIGENDIAN)
69 ead9360e ths
#  define FP_ENDIAN_IDX 1
70 ead9360e ths
#else
71 ead9360e ths
#  define FP_ENDIAN_IDX 0
72 c570fd16 ths
#endif
73 ead9360e ths
74 ead9360e ths
typedef struct CPUMIPSFPUContext CPUMIPSFPUContext;
75 ead9360e ths
struct CPUMIPSFPUContext {
76 6af0bf9c bellard
    /* Floating point registers */
77 c227f099 Anthony Liguori
    fpr_t fpr[32];
78 6ea83fed bellard
    float_status fp_status;
79 5a5012ec ths
    /* fpu implementation/revision register (fir) */
80 6af0bf9c bellard
    uint32_t fcr0;
81 5a5012ec ths
#define FCR0_F64 22
82 5a5012ec ths
#define FCR0_L 21
83 5a5012ec ths
#define FCR0_W 20
84 5a5012ec ths
#define FCR0_3D 19
85 5a5012ec ths
#define FCR0_PS 18
86 5a5012ec ths
#define FCR0_D 17
87 5a5012ec ths
#define FCR0_S 16
88 5a5012ec ths
#define FCR0_PRID 8
89 5a5012ec ths
#define FCR0_REV 0
90 6ea83fed bellard
    /* fcsr */
91 6ea83fed bellard
    uint32_t fcr31;
92 f01be154 ths
#define SET_FP_COND(num,env)     do { ((env).fcr31) |= ((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
93 f01be154 ths
#define CLEAR_FP_COND(num,env)   do { ((env).fcr31) &= ~((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
94 f01be154 ths
#define GET_FP_COND(env)         ((((env).fcr31 >> 24) & 0xfe) | (((env).fcr31 >> 23) & 0x1))
95 5a5012ec ths
#define GET_FP_CAUSE(reg)        (((reg) >> 12) & 0x3f)
96 5a5012ec ths
#define GET_FP_ENABLE(reg)       (((reg) >>  7) & 0x1f)
97 5a5012ec ths
#define GET_FP_FLAGS(reg)        (((reg) >>  2) & 0x1f)
98 5a5012ec ths
#define SET_FP_CAUSE(reg,v)      do { (reg) = ((reg) & ~(0x3f << 12)) | ((v & 0x3f) << 12); } while(0)
99 5a5012ec ths
#define SET_FP_ENABLE(reg,v)     do { (reg) = ((reg) & ~(0x1f <<  7)) | ((v & 0x1f) << 7); } while(0)
100 5a5012ec ths
#define SET_FP_FLAGS(reg,v)      do { (reg) = ((reg) & ~(0x1f <<  2)) | ((v & 0x1f) << 2); } while(0)
101 5a5012ec ths
#define UPDATE_FP_FLAGS(reg,v)   do { (reg) |= ((v & 0x1f) << 2); } while(0)
102 6ea83fed bellard
#define FP_INEXACT        1
103 6ea83fed bellard
#define FP_UNDERFLOW      2
104 6ea83fed bellard
#define FP_OVERFLOW       4
105 6ea83fed bellard
#define FP_DIV0           8
106 6ea83fed bellard
#define FP_INVALID        16
107 6ea83fed bellard
#define FP_UNIMPLEMENTED  32
108 ead9360e ths
};
109 ead9360e ths
110 623a930e ths
#define NB_MMU_MODES 3
111 6ebbf390 j_mayer
112 ead9360e ths
typedef struct CPUMIPSMVPContext CPUMIPSMVPContext;
113 ead9360e ths
struct CPUMIPSMVPContext {
114 ead9360e ths
    int32_t CP0_MVPControl;
115 ead9360e ths
#define CP0MVPCo_CPA        3
116 ead9360e ths
#define CP0MVPCo_STLB        2
117 ead9360e ths
#define CP0MVPCo_VPC        1
118 ead9360e ths
#define CP0MVPCo_EVP        0
119 ead9360e ths
    int32_t CP0_MVPConf0;
120 ead9360e ths
#define CP0MVPC0_M        31
121 ead9360e ths
#define CP0MVPC0_TLBS        29
122 ead9360e ths
#define CP0MVPC0_GS        28
123 ead9360e ths
#define CP0MVPC0_PCP        27
124 ead9360e ths
#define CP0MVPC0_PTLBE        16
125 ead9360e ths
#define CP0MVPC0_TCA        15
126 ead9360e ths
#define CP0MVPC0_PVPE        10
127 ead9360e ths
#define CP0MVPC0_PTC        0
128 ead9360e ths
    int32_t CP0_MVPConf1;
129 ead9360e ths
#define CP0MVPC1_CIM        31
130 ead9360e ths
#define CP0MVPC1_CIF        30
131 ead9360e ths
#define CP0MVPC1_PCX        20
132 ead9360e ths
#define CP0MVPC1_PCP2        10
133 ead9360e ths
#define CP0MVPC1_PCP1        0
134 ead9360e ths
};
135 ead9360e ths
136 c227f099 Anthony Liguori
typedef struct mips_def_t mips_def_t;
137 ead9360e ths
138 ead9360e ths
#define MIPS_SHADOW_SET_MAX 16
139 ead9360e ths
#define MIPS_TC_MAX 5
140 f01be154 ths
#define MIPS_FPU_MAX 1
141 ead9360e ths
#define MIPS_DSP_ACC 4
142 ead9360e ths
143 b5dc7732 ths
typedef struct TCState TCState;
144 b5dc7732 ths
struct TCState {
145 b5dc7732 ths
    target_ulong gpr[32];
146 b5dc7732 ths
    target_ulong PC;
147 b5dc7732 ths
    target_ulong HI[MIPS_DSP_ACC];
148 b5dc7732 ths
    target_ulong LO[MIPS_DSP_ACC];
149 b5dc7732 ths
    target_ulong ACX[MIPS_DSP_ACC];
150 b5dc7732 ths
    target_ulong DSPControl;
151 b5dc7732 ths
    int32_t CP0_TCStatus;
152 b5dc7732 ths
#define CP0TCSt_TCU3        31
153 b5dc7732 ths
#define CP0TCSt_TCU2        30
154 b5dc7732 ths
#define CP0TCSt_TCU1        29
155 b5dc7732 ths
#define CP0TCSt_TCU0        28
156 b5dc7732 ths
#define CP0TCSt_TMX        27
157 b5dc7732 ths
#define CP0TCSt_RNST        23
158 b5dc7732 ths
#define CP0TCSt_TDS        21
159 b5dc7732 ths
#define CP0TCSt_DT        20
160 b5dc7732 ths
#define CP0TCSt_DA        15
161 b5dc7732 ths
#define CP0TCSt_A        13
162 b5dc7732 ths
#define CP0TCSt_TKSU        11
163 b5dc7732 ths
#define CP0TCSt_IXMT        10
164 b5dc7732 ths
#define CP0TCSt_TASID        0
165 b5dc7732 ths
    int32_t CP0_TCBind;
166 b5dc7732 ths
#define CP0TCBd_CurTC        21
167 b5dc7732 ths
#define CP0TCBd_TBE        17
168 b5dc7732 ths
#define CP0TCBd_CurVPE        0
169 b5dc7732 ths
    target_ulong CP0_TCHalt;
170 b5dc7732 ths
    target_ulong CP0_TCContext;
171 b5dc7732 ths
    target_ulong CP0_TCSchedule;
172 b5dc7732 ths
    target_ulong CP0_TCScheFBack;
173 b5dc7732 ths
    int32_t CP0_Debug_tcstatus;
174 b5dc7732 ths
};
175 b5dc7732 ths
176 ead9360e ths
typedef struct CPUMIPSState CPUMIPSState;
177 ead9360e ths
struct CPUMIPSState {
178 b5dc7732 ths
    TCState active_tc;
179 f01be154 ths
    CPUMIPSFPUContext active_fpu;
180 b5dc7732 ths
181 ead9360e ths
    uint32_t current_tc;
182 f01be154 ths
    uint32_t current_fpu;
183 36d23958 ths
184 e034e2c3 ths
    uint32_t SEGBITS;
185 6d35524c ths
    uint32_t PABITS;
186 b6d96bed ths
    target_ulong SEGMask;
187 6d35524c ths
    target_ulong PAMask;
188 29929e34 ths
189 9c2149c8 ths
    int32_t CP0_Index;
190 ead9360e ths
    /* CP0_MVP* are per MVP registers. */
191 9c2149c8 ths
    int32_t CP0_Random;
192 ead9360e ths
    int32_t CP0_VPEControl;
193 ead9360e ths
#define CP0VPECo_YSI        21
194 ead9360e ths
#define CP0VPECo_GSI        20
195 ead9360e ths
#define CP0VPECo_EXCPT        16
196 ead9360e ths
#define CP0VPECo_TE        15
197 ead9360e ths
#define CP0VPECo_TargTC        0
198 ead9360e ths
    int32_t CP0_VPEConf0;
199 ead9360e ths
#define CP0VPEC0_M        31
200 ead9360e ths
#define CP0VPEC0_XTC        21
201 ead9360e ths
#define CP0VPEC0_TCS        19
202 ead9360e ths
#define CP0VPEC0_SCS        18
203 ead9360e ths
#define CP0VPEC0_DSC        17
204 ead9360e ths
#define CP0VPEC0_ICS        16
205 ead9360e ths
#define CP0VPEC0_MVP        1
206 ead9360e ths
#define CP0VPEC0_VPA        0
207 ead9360e ths
    int32_t CP0_VPEConf1;
208 ead9360e ths
#define CP0VPEC1_NCX        20
209 ead9360e ths
#define CP0VPEC1_NCP2        10
210 ead9360e ths
#define CP0VPEC1_NCP1        0
211 ead9360e ths
    target_ulong CP0_YQMask;
212 ead9360e ths
    target_ulong CP0_VPESchedule;
213 ead9360e ths
    target_ulong CP0_VPEScheFBack;
214 ead9360e ths
    int32_t CP0_VPEOpt;
215 ead9360e ths
#define CP0VPEOpt_IWX7        15
216 ead9360e ths
#define CP0VPEOpt_IWX6        14
217 ead9360e ths
#define CP0VPEOpt_IWX5        13
218 ead9360e ths
#define CP0VPEOpt_IWX4        12
219 ead9360e ths
#define CP0VPEOpt_IWX3        11
220 ead9360e ths
#define CP0VPEOpt_IWX2        10
221 ead9360e ths
#define CP0VPEOpt_IWX1        9
222 ead9360e ths
#define CP0VPEOpt_IWX0        8
223 ead9360e ths
#define CP0VPEOpt_DWX7        7
224 ead9360e ths
#define CP0VPEOpt_DWX6        6
225 ead9360e ths
#define CP0VPEOpt_DWX5        5
226 ead9360e ths
#define CP0VPEOpt_DWX4        4
227 ead9360e ths
#define CP0VPEOpt_DWX3        3
228 ead9360e ths
#define CP0VPEOpt_DWX2        2
229 ead9360e ths
#define CP0VPEOpt_DWX1        1
230 ead9360e ths
#define CP0VPEOpt_DWX0        0
231 9c2149c8 ths
    target_ulong CP0_EntryLo0;
232 9c2149c8 ths
    target_ulong CP0_EntryLo1;
233 9c2149c8 ths
    target_ulong CP0_Context;
234 9c2149c8 ths
    int32_t CP0_PageMask;
235 9c2149c8 ths
    int32_t CP0_PageGrain;
236 9c2149c8 ths
    int32_t CP0_Wired;
237 ead9360e ths
    int32_t CP0_SRSConf0_rw_bitmask;
238 ead9360e ths
    int32_t CP0_SRSConf0;
239 ead9360e ths
#define CP0SRSC0_M        31
240 ead9360e ths
#define CP0SRSC0_SRS3        20
241 ead9360e ths
#define CP0SRSC0_SRS2        10
242 ead9360e ths
#define CP0SRSC0_SRS1        0
243 ead9360e ths
    int32_t CP0_SRSConf1_rw_bitmask;
244 ead9360e ths
    int32_t CP0_SRSConf1;
245 ead9360e ths
#define CP0SRSC1_M        31
246 ead9360e ths
#define CP0SRSC1_SRS6        20
247 ead9360e ths
#define CP0SRSC1_SRS5        10
248 ead9360e ths
#define CP0SRSC1_SRS4        0
249 ead9360e ths
    int32_t CP0_SRSConf2_rw_bitmask;
250 ead9360e ths
    int32_t CP0_SRSConf2;
251 ead9360e ths
#define CP0SRSC2_M        31
252 ead9360e ths
#define CP0SRSC2_SRS9        20
253 ead9360e ths
#define CP0SRSC2_SRS8        10
254 ead9360e ths
#define CP0SRSC2_SRS7        0
255 ead9360e ths
    int32_t CP0_SRSConf3_rw_bitmask;
256 ead9360e ths
    int32_t CP0_SRSConf3;
257 ead9360e ths
#define CP0SRSC3_M        31
258 ead9360e ths
#define CP0SRSC3_SRS12        20
259 ead9360e ths
#define CP0SRSC3_SRS11        10
260 ead9360e ths
#define CP0SRSC3_SRS10        0
261 ead9360e ths
    int32_t CP0_SRSConf4_rw_bitmask;
262 ead9360e ths
    int32_t CP0_SRSConf4;
263 ead9360e ths
#define CP0SRSC4_SRS15        20
264 ead9360e ths
#define CP0SRSC4_SRS14        10
265 ead9360e ths
#define CP0SRSC4_SRS13        0
266 9c2149c8 ths
    int32_t CP0_HWREna;
267 c570fd16 ths
    target_ulong CP0_BadVAddr;
268 9c2149c8 ths
    int32_t CP0_Count;
269 9c2149c8 ths
    target_ulong CP0_EntryHi;
270 9c2149c8 ths
    int32_t CP0_Compare;
271 9c2149c8 ths
    int32_t CP0_Status;
272 6af0bf9c bellard
#define CP0St_CU3   31
273 6af0bf9c bellard
#define CP0St_CU2   30
274 6af0bf9c bellard
#define CP0St_CU1   29
275 6af0bf9c bellard
#define CP0St_CU0   28
276 6af0bf9c bellard
#define CP0St_RP    27
277 6ea83fed bellard
#define CP0St_FR    26
278 6af0bf9c bellard
#define CP0St_RE    25
279 7a387fff ths
#define CP0St_MX    24
280 7a387fff ths
#define CP0St_PX    23
281 6af0bf9c bellard
#define CP0St_BEV   22
282 6af0bf9c bellard
#define CP0St_TS    21
283 6af0bf9c bellard
#define CP0St_SR    20
284 6af0bf9c bellard
#define CP0St_NMI   19
285 6af0bf9c bellard
#define CP0St_IM    8
286 7a387fff ths
#define CP0St_KX    7
287 7a387fff ths
#define CP0St_SX    6
288 7a387fff ths
#define CP0St_UX    5
289 623a930e ths
#define CP0St_KSU   3
290 6af0bf9c bellard
#define CP0St_ERL   2
291 6af0bf9c bellard
#define CP0St_EXL   1
292 6af0bf9c bellard
#define CP0St_IE    0
293 9c2149c8 ths
    int32_t CP0_IntCtl;
294 ead9360e ths
#define CP0IntCtl_IPTI 29
295 ead9360e ths
#define CP0IntCtl_IPPC1 26
296 ead9360e ths
#define CP0IntCtl_VS 5
297 9c2149c8 ths
    int32_t CP0_SRSCtl;
298 ead9360e ths
#define CP0SRSCtl_HSS 26
299 ead9360e ths
#define CP0SRSCtl_EICSS 18
300 ead9360e ths
#define CP0SRSCtl_ESS 12
301 ead9360e ths
#define CP0SRSCtl_PSS 6
302 ead9360e ths
#define CP0SRSCtl_CSS 0
303 9c2149c8 ths
    int32_t CP0_SRSMap;
304 ead9360e ths
#define CP0SRSMap_SSV7 28
305 ead9360e ths
#define CP0SRSMap_SSV6 24
306 ead9360e ths
#define CP0SRSMap_SSV5 20
307 ead9360e ths
#define CP0SRSMap_SSV4 16
308 ead9360e ths
#define CP0SRSMap_SSV3 12
309 ead9360e ths
#define CP0SRSMap_SSV2 8
310 ead9360e ths
#define CP0SRSMap_SSV1 4
311 ead9360e ths
#define CP0SRSMap_SSV0 0
312 9c2149c8 ths
    int32_t CP0_Cause;
313 7a387fff ths
#define CP0Ca_BD   31
314 7a387fff ths
#define CP0Ca_TI   30
315 7a387fff ths
#define CP0Ca_CE   28
316 7a387fff ths
#define CP0Ca_DC   27
317 7a387fff ths
#define CP0Ca_PCI  26
318 6af0bf9c bellard
#define CP0Ca_IV   23
319 7a387fff ths
#define CP0Ca_WP   22
320 7a387fff ths
#define CP0Ca_IP    8
321 4de9b249 ths
#define CP0Ca_IP_mask 0x0000FF00
322 7a387fff ths
#define CP0Ca_EC    2
323 c570fd16 ths
    target_ulong CP0_EPC;
324 9c2149c8 ths
    int32_t CP0_PRid;
325 b29a0341 ths
    int32_t CP0_EBase;
326 9c2149c8 ths
    int32_t CP0_Config0;
327 6af0bf9c bellard
#define CP0C0_M    31
328 6af0bf9c bellard
#define CP0C0_K23  28
329 6af0bf9c bellard
#define CP0C0_KU   25
330 6af0bf9c bellard
#define CP0C0_MDU  20
331 6af0bf9c bellard
#define CP0C0_MM   17
332 6af0bf9c bellard
#define CP0C0_BM   16
333 6af0bf9c bellard
#define CP0C0_BE   15
334 6af0bf9c bellard
#define CP0C0_AT   13
335 6af0bf9c bellard
#define CP0C0_AR   10
336 6af0bf9c bellard
#define CP0C0_MT   7
337 7a387fff ths
#define CP0C0_VI   3
338 6af0bf9c bellard
#define CP0C0_K0   0
339 9c2149c8 ths
    int32_t CP0_Config1;
340 7a387fff ths
#define CP0C1_M    31
341 6af0bf9c bellard
#define CP0C1_MMU  25
342 6af0bf9c bellard
#define CP0C1_IS   22
343 6af0bf9c bellard
#define CP0C1_IL   19
344 6af0bf9c bellard
#define CP0C1_IA   16
345 6af0bf9c bellard
#define CP0C1_DS   13
346 6af0bf9c bellard
#define CP0C1_DL   10
347 6af0bf9c bellard
#define CP0C1_DA   7
348 7a387fff ths
#define CP0C1_C2   6
349 7a387fff ths
#define CP0C1_MD   5
350 6af0bf9c bellard
#define CP0C1_PC   4
351 6af0bf9c bellard
#define CP0C1_WR   3
352 6af0bf9c bellard
#define CP0C1_CA   2
353 6af0bf9c bellard
#define CP0C1_EP   1
354 6af0bf9c bellard
#define CP0C1_FP   0
355 9c2149c8 ths
    int32_t CP0_Config2;
356 7a387fff ths
#define CP0C2_M    31
357 7a387fff ths
#define CP0C2_TU   28
358 7a387fff ths
#define CP0C2_TS   24
359 7a387fff ths
#define CP0C2_TL   20
360 7a387fff ths
#define CP0C2_TA   16
361 7a387fff ths
#define CP0C2_SU   12
362 7a387fff ths
#define CP0C2_SS   8
363 7a387fff ths
#define CP0C2_SL   4
364 7a387fff ths
#define CP0C2_SA   0
365 9c2149c8 ths
    int32_t CP0_Config3;
366 7a387fff ths
#define CP0C3_M    31
367 bbfa8f72 Nathan Froyd
#define CP0C3_ISA_ON_EXC 16
368 7a387fff ths
#define CP0C3_DSPP 10
369 7a387fff ths
#define CP0C3_LPA  7
370 7a387fff ths
#define CP0C3_VEIC 6
371 7a387fff ths
#define CP0C3_VInt 5
372 7a387fff ths
#define CP0C3_SP   4
373 7a387fff ths
#define CP0C3_MT   2
374 7a387fff ths
#define CP0C3_SM   1
375 7a387fff ths
#define CP0C3_TL   0
376 e397ee33 ths
    int32_t CP0_Config6;
377 e397ee33 ths
    int32_t CP0_Config7;
378 ead9360e ths
    /* XXX: Maybe make LLAddr per-TC? */
379 5499b6ff Aurelien Jarno
    target_ulong lladdr;
380 590bc601 Paul Brook
    target_ulong llval;
381 590bc601 Paul Brook
    target_ulong llnewval;
382 590bc601 Paul Brook
    target_ulong llreg;
383 2a6e32dd Aurelien Jarno
    target_ulong CP0_LLAddr_rw_bitmask;
384 2a6e32dd Aurelien Jarno
    int CP0_LLAddr_shift;
385 fd88b6ab ths
    target_ulong CP0_WatchLo[8];
386 fd88b6ab ths
    int32_t CP0_WatchHi[8];
387 9c2149c8 ths
    target_ulong CP0_XContext;
388 9c2149c8 ths
    int32_t CP0_Framemask;
389 9c2149c8 ths
    int32_t CP0_Debug;
390 ead9360e ths
#define CP0DB_DBD  31
391 6af0bf9c bellard
#define CP0DB_DM   30
392 6af0bf9c bellard
#define CP0DB_LSNM 28
393 6af0bf9c bellard
#define CP0DB_Doze 27
394 6af0bf9c bellard
#define CP0DB_Halt 26
395 6af0bf9c bellard
#define CP0DB_CNT  25
396 6af0bf9c bellard
#define CP0DB_IBEP 24
397 6af0bf9c bellard
#define CP0DB_DBEP 21
398 6af0bf9c bellard
#define CP0DB_IEXI 20
399 6af0bf9c bellard
#define CP0DB_VER  15
400 6af0bf9c bellard
#define CP0DB_DEC  10
401 6af0bf9c bellard
#define CP0DB_SSt  8
402 6af0bf9c bellard
#define CP0DB_DINT 5
403 6af0bf9c bellard
#define CP0DB_DIB  4
404 6af0bf9c bellard
#define CP0DB_DDBS 3
405 6af0bf9c bellard
#define CP0DB_DDBL 2
406 6af0bf9c bellard
#define CP0DB_DBp  1
407 6af0bf9c bellard
#define CP0DB_DSS  0
408 c570fd16 ths
    target_ulong CP0_DEPC;
409 9c2149c8 ths
    int32_t CP0_Performance0;
410 9c2149c8 ths
    int32_t CP0_TagLo;
411 9c2149c8 ths
    int32_t CP0_DataLo;
412 9c2149c8 ths
    int32_t CP0_TagHi;
413 9c2149c8 ths
    int32_t CP0_DataHi;
414 c570fd16 ths
    target_ulong CP0_ErrorEPC;
415 9c2149c8 ths
    int32_t CP0_DESAVE;
416 b5dc7732 ths
    /* We waste some space so we can handle shadow registers like TCs. */
417 b5dc7732 ths
    TCState tcs[MIPS_SHADOW_SET_MAX];
418 f01be154 ths
    CPUMIPSFPUContext fpus[MIPS_FPU_MAX];
419 6af0bf9c bellard
    /* Qemu */
420 6af0bf9c bellard
    int error_code;
421 6af0bf9c bellard
    uint32_t hflags;    /* CPU State */
422 6af0bf9c bellard
    /* TMASK defines different execution modes */
423 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_TMASK  0x007FF
424 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_MODE   0x00007 /* execution modes                    */
425 623a930e ths
    /* The KSU flags must be the lowest bits in hflags. The flag order
426 623a930e ths
       must be the same as defined for CP0 Status. This allows to use
427 623a930e ths
       the bits as the value of mmu_idx. */
428 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_KSU    0x00003 /* kernel/supervisor/user mode mask   */
429 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_UM     0x00002 /* user mode flag                     */
430 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_SM     0x00001 /* supervisor mode flag               */
431 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_KM     0x00000 /* kernel mode flag                   */
432 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_DM     0x00004 /* Debug mode                         */
433 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_64     0x00008 /* 64-bit instructions enabled        */
434 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_CP0    0x00010 /* CP0 enabled                        */
435 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_FPU    0x00020 /* FPU enabled                        */
436 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_F64    0x00040 /* 64-bit FPU enabled                 */
437 b8aa4598 ths
    /* True if the MIPS IV COP1X instructions can be used.  This also
438 b8aa4598 ths
       controls the non-COP1X instructions RECIP.S, RECIP.D, RSQRT.S
439 b8aa4598 ths
       and RSQRT.D.  */
440 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_COP1X  0x00080 /* COP1X instructions enabled         */
441 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_RE     0x00100 /* Reversed endianness                */
442 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_UX     0x00200 /* 64-bit user mode                   */
443 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_M16    0x00400 /* MIPS16 mode flag                   */
444 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_M16_SHIFT 10
445 4ad40f36 bellard
    /* If translation is interrupted between the branch instruction and
446 4ad40f36 bellard
     * the delay slot, record what type of branch it is so that we can
447 4ad40f36 bellard
     * resume translation properly.  It might be possible to reduce
448 4ad40f36 bellard
     * this from three bits to two.  */
449 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BMASK_BASE  0x03800
450 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_B      0x00800 /* Unconditional branch               */
451 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BC     0x01000 /* Conditional branch                 */
452 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BL     0x01800 /* Likely branch                      */
453 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BR     0x02000 /* branch to register (can't link TB) */
454 79ef2c4c Nathan Froyd
    /* Extra flags about the current pending branch.  */
455 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BMASK_EXT 0x3C000
456 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_B16    0x04000 /* branch instruction was 16 bits     */
457 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BDS16  0x08000 /* branch requires 16-bit delay slot  */
458 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BDS32  0x10000 /* branch requires 32-bit delay slot  */
459 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BX     0x20000 /* branch exchanges execution mode    */
460 79ef2c4c Nathan Froyd
#define MIPS_HFLAG_BMASK  (MIPS_HFLAG_BMASK_BASE | MIPS_HFLAG_BMASK_EXT)
461 6af0bf9c bellard
    target_ulong btarget;        /* Jump / branch target               */
462 1ba74fb8 aurel32
    target_ulong bcond;          /* Branch condition (if needed)       */
463 a316d335 bellard
464 7a387fff ths
    int SYNCI_Step; /* Address step size for SYNCI */
465 7a387fff ths
    int CCRes; /* Cycle count resolution/divisor */
466 ead9360e ths
    uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */
467 ead9360e ths
    uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */
468 e189e748 ths
    int insn_flags; /* Supported instruction set */
469 7a387fff ths
470 0eaef5aa ths
    target_ulong tls_value; /* For usermode emulation */
471 6f5b89a0 ths
472 a316d335 bellard
    CPU_COMMON
473 6ae81775 ths
474 51cc2e78 Blue Swirl
    CPUMIPSMVPContext *mvp;
475 3c7b48b7 Paul Brook
#if !defined(CONFIG_USER_ONLY)
476 51cc2e78 Blue Swirl
    CPUMIPSTLBContext *tlb;
477 3c7b48b7 Paul Brook
#endif
478 51cc2e78 Blue Swirl
479 c227f099 Anthony Liguori
    const mips_def_t *cpu_model;
480 33ac7f16 ths
    void *irq[8];
481 6ae81775 ths
    struct QEMUTimer *timer; /* Internal timer */
482 6af0bf9c bellard
};
483 6af0bf9c bellard
484 3c7b48b7 Paul Brook
#if !defined(CONFIG_USER_ONLY)
485 60c9af07 Aurelien Jarno
int no_mmu_map_address (CPUMIPSState *env, target_phys_addr_t *physical, int *prot,
486 29929e34 ths
                        target_ulong address, int rw, int access_type);
487 60c9af07 Aurelien Jarno
int fixed_mmu_map_address (CPUMIPSState *env, target_phys_addr_t *physical, int *prot,
488 29929e34 ths
                           target_ulong address, int rw, int access_type);
489 60c9af07 Aurelien Jarno
int r4k_map_address (CPUMIPSState *env, target_phys_addr_t *physical, int *prot,
490 29929e34 ths
                     target_ulong address, int rw, int access_type);
491 c01fccd2 aurel32
void r4k_helper_tlbwi (void);
492 c01fccd2 aurel32
void r4k_helper_tlbwr (void);
493 c01fccd2 aurel32
void r4k_helper_tlbp (void);
494 c01fccd2 aurel32
void r4k_helper_tlbr (void);
495 33d68b5f ths
496 c227f099 Anthony Liguori
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
497 e18231a3 blueswir1
                          int unused, int size);
498 3c7b48b7 Paul Brook
#endif
499 3c7b48b7 Paul Brook
500 9a78eead Stefan Weil
void mips_cpu_list (FILE *f, fprintf_function cpu_fprintf);
501 647de6ca ths
502 9467d44c ths
#define cpu_init cpu_mips_init
503 9467d44c ths
#define cpu_exec cpu_mips_exec
504 9467d44c ths
#define cpu_gen_code cpu_mips_gen_code
505 9467d44c ths
#define cpu_signal_handler cpu_mips_signal_handler
506 c732abe2 j_mayer
#define cpu_list mips_cpu_list
507 9467d44c ths
508 b3c7724c pbrook
#define CPU_SAVE_VERSION 3
509 b3c7724c pbrook
510 623a930e ths
/* MMU modes definitions. We carefully match the indices with our
511 623a930e ths
   hflags layout. */
512 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _kernel
513 623a930e ths
#define MMU_MODE1_SUFFIX _super
514 623a930e ths
#define MMU_MODE2_SUFFIX _user
515 623a930e ths
#define MMU_USER_IDX 2
516 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
517 6ebbf390 j_mayer
{
518 623a930e ths
    return env->hflags & MIPS_HFLAG_KSU;
519 6ebbf390 j_mayer
}
520 6ebbf390 j_mayer
521 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
522 6e68e076 pbrook
{
523 f8ed7070 pbrook
    if (newsp)
524 b5dc7732 ths
        env->active_tc.gpr[29] = newsp;
525 b5dc7732 ths
    env->active_tc.gpr[7] = 0;
526 b5dc7732 ths
    env->active_tc.gpr[2] = 0;
527 6e68e076 pbrook
}
528 6e68e076 pbrook
529 138afb02 Edgar E. Iglesias
static inline int cpu_mips_hw_interrupts_pending(CPUState *env)
530 138afb02 Edgar E. Iglesias
{
531 138afb02 Edgar E. Iglesias
    int32_t pending;
532 138afb02 Edgar E. Iglesias
    int32_t status;
533 138afb02 Edgar E. Iglesias
    int r;
534 138afb02 Edgar E. Iglesias
535 138afb02 Edgar E. Iglesias
    pending = env->CP0_Cause & CP0Ca_IP_mask;
536 138afb02 Edgar E. Iglesias
    status = env->CP0_Status & CP0Ca_IP_mask;
537 138afb02 Edgar E. Iglesias
538 138afb02 Edgar E. Iglesias
    if (env->CP0_Config3 & (1 << CP0C3_VEIC)) {
539 138afb02 Edgar E. Iglesias
        /* A MIPS configured with a vectorizing external interrupt controller
540 138afb02 Edgar E. Iglesias
           will feed a vector into the Cause pending lines. The core treats
541 138afb02 Edgar E. Iglesias
           the status lines as a vector level, not as indiviual masks.  */
542 138afb02 Edgar E. Iglesias
        r = pending > status;
543 138afb02 Edgar E. Iglesias
    } else {
544 138afb02 Edgar E. Iglesias
        /* A MIPS configured with compatibility or VInt (Vectored Interrupts)
545 138afb02 Edgar E. Iglesias
           treats the pending lines as individual interrupt lines, the status
546 138afb02 Edgar E. Iglesias
           lines are individual masks.  */
547 138afb02 Edgar E. Iglesias
        r = pending & status;
548 138afb02 Edgar E. Iglesias
    }
549 138afb02 Edgar E. Iglesias
    return r;
550 138afb02 Edgar E. Iglesias
}
551 138afb02 Edgar E. Iglesias
552 6af0bf9c bellard
#include "cpu-all.h"
553 6af0bf9c bellard
554 6af0bf9c bellard
/* Memory access type :
555 6af0bf9c bellard
 * may be needed for precise access rights control and precise exceptions.
556 6af0bf9c bellard
 */
557 6af0bf9c bellard
enum {
558 6af0bf9c bellard
    /* 1 bit to define user level / supervisor access */
559 6af0bf9c bellard
    ACCESS_USER  = 0x00,
560 6af0bf9c bellard
    ACCESS_SUPER = 0x01,
561 6af0bf9c bellard
    /* 1 bit to indicate direction */
562 6af0bf9c bellard
    ACCESS_STORE = 0x02,
563 6af0bf9c bellard
    /* Type of instruction that generated the access */
564 6af0bf9c bellard
    ACCESS_CODE  = 0x10, /* Code fetch access                */
565 6af0bf9c bellard
    ACCESS_INT   = 0x20, /* Integer load/store access        */
566 6af0bf9c bellard
    ACCESS_FLOAT = 0x30, /* floating point load/store access */
567 6af0bf9c bellard
};
568 6af0bf9c bellard
569 6af0bf9c bellard
/* Exceptions */
570 6af0bf9c bellard
enum {
571 6af0bf9c bellard
    EXCP_NONE          = -1,
572 6af0bf9c bellard
    EXCP_RESET         = 0,
573 6af0bf9c bellard
    EXCP_SRESET,
574 6af0bf9c bellard
    EXCP_DSS,
575 6af0bf9c bellard
    EXCP_DINT,
576 14e51cc7 ths
    EXCP_DDBL,
577 14e51cc7 ths
    EXCP_DDBS,
578 6af0bf9c bellard
    EXCP_NMI,
579 6af0bf9c bellard
    EXCP_MCHECK,
580 14e51cc7 ths
    EXCP_EXT_INTERRUPT, /* 8 */
581 6af0bf9c bellard
    EXCP_DFWATCH,
582 14e51cc7 ths
    EXCP_DIB,
583 6af0bf9c bellard
    EXCP_IWATCH,
584 6af0bf9c bellard
    EXCP_AdEL,
585 6af0bf9c bellard
    EXCP_AdES,
586 6af0bf9c bellard
    EXCP_TLBF,
587 6af0bf9c bellard
    EXCP_IBE,
588 14e51cc7 ths
    EXCP_DBp, /* 16 */
589 6af0bf9c bellard
    EXCP_SYSCALL,
590 14e51cc7 ths
    EXCP_BREAK,
591 4ad40f36 bellard
    EXCP_CpU,
592 6af0bf9c bellard
    EXCP_RI,
593 6af0bf9c bellard
    EXCP_OVERFLOW,
594 6af0bf9c bellard
    EXCP_TRAP,
595 5a5012ec ths
    EXCP_FPE,
596 14e51cc7 ths
    EXCP_DWATCH, /* 24 */
597 6af0bf9c bellard
    EXCP_LTLBL,
598 6af0bf9c bellard
    EXCP_TLBL,
599 6af0bf9c bellard
    EXCP_TLBS,
600 6af0bf9c bellard
    EXCP_DBE,
601 ead9360e ths
    EXCP_THREAD,
602 14e51cc7 ths
    EXCP_MDMX,
603 14e51cc7 ths
    EXCP_C2E,
604 14e51cc7 ths
    EXCP_CACHE, /* 32 */
605 14e51cc7 ths
606 14e51cc7 ths
    EXCP_LAST = EXCP_CACHE,
607 6af0bf9c bellard
};
608 590bc601 Paul Brook
/* Dummy exception for conditional stores.  */
609 590bc601 Paul Brook
#define EXCP_SC 0x100
610 6af0bf9c bellard
611 6af0bf9c bellard
int cpu_mips_exec(CPUMIPSState *s);
612 aaed909a bellard
CPUMIPSState *cpu_mips_init(const char *cpu_model);
613 f9480ffc ths
//~ uint32_t cpu_mips_get_clock (void);
614 388bb21a ths
int cpu_mips_signal_handler(int host_signum, void *pinfo, void *puc);
615 6af0bf9c bellard
616 f9480ffc ths
/* mips_timer.c */
617 f9480ffc ths
uint32_t cpu_mips_get_random (CPUState *env);
618 f9480ffc ths
uint32_t cpu_mips_get_count (CPUState *env);
619 f9480ffc ths
void cpu_mips_store_count (CPUState *env, uint32_t value);
620 f9480ffc ths
void cpu_mips_store_compare (CPUState *env, uint32_t value);
621 f9480ffc ths
void cpu_mips_start_count(CPUState *env);
622 f9480ffc ths
void cpu_mips_stop_count(CPUState *env);
623 f9480ffc ths
624 5dc5d9f0 Aurelien Jarno
/* mips_int.c */
625 5dc5d9f0 Aurelien Jarno
void cpu_mips_soft_irq(CPUState *env, int irq, int level);
626 5dc5d9f0 Aurelien Jarno
627 f9480ffc ths
/* helper.c */
628 f9480ffc ths
int cpu_mips_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
629 f9480ffc ths
                               int mmu_idx, int is_softmmu);
630 0b5c1ce8 Nathan Froyd
#define cpu_handle_mmu_fault cpu_mips_handle_mmu_fault
631 f9480ffc ths
void do_interrupt (CPUState *env);
632 3c7b48b7 Paul Brook
#if !defined(CONFIG_USER_ONLY)
633 f9480ffc ths
void r4k_invalidate_tlb (CPUState *env, int idx, int use_extra);
634 c36bbb28 Aurelien Jarno
target_phys_addr_t cpu_mips_translate_address (CPUState *env, target_ulong address,
635 c36bbb28 Aurelien Jarno
                                               int rw);
636 3c7b48b7 Paul Brook
#endif
637 f9480ffc ths
638 6b917547 aliguori
static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
639 6b917547 aliguori
                                        target_ulong *cs_base, int *flags)
640 6b917547 aliguori
{
641 6b917547 aliguori
    *pc = env->active_tc.PC;
642 6b917547 aliguori
    *cs_base = 0;
643 6b917547 aliguori
    *flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
644 6b917547 aliguori
}
645 6b917547 aliguori
646 ff867ddc Paul Brook
static inline void cpu_set_tls(CPUState *env, target_ulong newtls)
647 ff867ddc Paul Brook
{
648 ff867ddc Paul Brook
    env->tls_value = newtls;
649 ff867ddc Paul Brook
}
650 ff867ddc Paul Brook
651 6af0bf9c bellard
#endif /* !defined (__MIPS_CPU_H__) */