Statistics
| Branch: | Revision:

root / target-mips / helper.c @ 9c67ef0c

History | View | Annotate | Download (21 kB)

1
/*
2
 *  MIPS emulation helpers for qemu.
3
 *
4
 *  Copyright (c) 2004-2005 Jocelyn Mayer
5
 *
6
 * This library is free software; you can redistribute it and/or
7
 * modify it under the terms of the GNU Lesser General Public
8
 * License as published by the Free Software Foundation; either
9
 * version 2 of the License, or (at your option) any later version.
10
 *
11
 * This library is distributed in the hope that it will be useful,
12
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14
 * Lesser General Public License for more details.
15
 *
16
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, write to the Free Software
18
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19
 */
20
#include <stdarg.h>
21
#include <stdlib.h>
22
#include <stdio.h>
23
#include <string.h>
24
#include <inttypes.h>
25
#include <signal.h>
26
#include <assert.h>
27

    
28
#include "cpu.h"
29
#include "exec-all.h"
30

    
31
enum {
32
    TLBRET_DIRTY = -4,
33
    TLBRET_INVALID = -3,
34
    TLBRET_NOMATCH = -2,
35
    TLBRET_BADADDR = -1,
36
    TLBRET_MATCH = 0
37
};
38

    
39
/* no MMU emulation */
40
int no_mmu_map_address (CPUState *env, target_ulong *physical, int *prot,
41
                        target_ulong address, int rw, int access_type)
42
{
43
    *physical = address;
44
    *prot = PAGE_READ | PAGE_WRITE;
45
    return TLBRET_MATCH;
46
}
47

    
48
/* fixed mapping MMU emulation */
49
int fixed_mmu_map_address (CPUState *env, target_ulong *physical, int *prot,
50
                           target_ulong address, int rw, int access_type)
51
{
52
    if (address <= (int32_t)0x7FFFFFFFUL) {
53
        if (!(env->CP0_Status & (1 << CP0St_ERL)))
54
            *physical = address + 0x40000000UL;
55
        else
56
            *physical = address;
57
    } else if (address <= (int32_t)0xBFFFFFFFUL)
58
        *physical = address & 0x1FFFFFFF;
59
    else
60
        *physical = address;
61

    
62
    *prot = PAGE_READ | PAGE_WRITE;
63
    return TLBRET_MATCH;
64
}
65

    
66
/* MIPS32/MIPS64 R4000-style MMU emulation */
67
int r4k_map_address (CPUState *env, target_ulong *physical, int *prot,
68
                     target_ulong address, int rw, int access_type)
69
{
70
    uint8_t ASID = env->CP0_EntryHi & 0xFF;
71
    int i;
72

    
73
    for (i = 0; i < env->tlb->tlb_in_use; i++) {
74
        r4k_tlb_t *tlb = &env->tlb->mmu.r4k.tlb[i];
75
        /* 1k pages are not supported. */
76
        target_ulong mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1);
77
        target_ulong tag = address & ~mask;
78
        target_ulong VPN = tlb->VPN & ~mask;
79
#if defined(TARGET_MIPS64)
80
        tag &= env->SEGMask;
81
#endif
82

    
83
        /* Check ASID, virtual page number & size */
84
        if ((tlb->G == 1 || tlb->ASID == ASID) && VPN == tag) {
85
            /* TLB match */
86
            int n = !!(address & mask & ~(mask >> 1));
87
            /* Check access rights */
88
            if (!(n ? tlb->V1 : tlb->V0))
89
                return TLBRET_INVALID;
90
            if (rw == 0 || (n ? tlb->D1 : tlb->D0)) {
91
                *physical = tlb->PFN[n] | (address & (mask >> 1));
92
                *prot = PAGE_READ;
93
                if (n ? tlb->D1 : tlb->D0)
94
                    *prot |= PAGE_WRITE;
95
                return TLBRET_MATCH;
96
            }
97
            return TLBRET_DIRTY;
98
        }
99
    }
100
    return TLBRET_NOMATCH;
101
}
102

    
103
static int get_physical_address (CPUState *env, target_ulong *physical,
104
                                int *prot, target_ulong address,
105
                                int rw, int access_type)
106
{
107
    /* User mode can only access useg/xuseg */
108
    int user_mode = (env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_UM;
109
    int supervisor_mode = (env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_SM;
110
    int kernel_mode = !user_mode && !supervisor_mode;
111
#if defined(TARGET_MIPS64)
112
    int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0;
113
    int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0;
114
    int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0;
115
#endif
116
    int ret = TLBRET_MATCH;
117

    
118
#if 0
119
    if (logfile) {
120
        fprintf(logfile, "user mode %d h %08x\n",
121
                user_mode, env->hflags);
122
    }
123
#endif
124

    
125
    if (address <= (int32_t)0x7FFFFFFFUL) {
126
        /* useg */
127
        if (env->CP0_Status & (1 << CP0St_ERL)) {
128
            *physical = address & 0xFFFFFFFF;
129
            *prot = PAGE_READ | PAGE_WRITE;
130
        } else {
131
            ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
132
        }
133
#if defined(TARGET_MIPS64)
134
    } else if (address < 0x4000000000000000ULL) {
135
        /* xuseg */
136
        if (UX && address <= (0x3FFFFFFFFFFFFFFFULL & env->SEGMask)) {
137
            ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
138
        } else {
139
            ret = TLBRET_BADADDR;
140
        }
141
    } else if (address < 0x8000000000000000ULL) {
142
        /* xsseg */
143
        if ((supervisor_mode || kernel_mode) &&
144
            SX && address <= (0x7FFFFFFFFFFFFFFFULL & env->SEGMask)) {
145
            ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
146
        } else {
147
            ret = TLBRET_BADADDR;
148
        }
149
    } else if (address < 0xC000000000000000ULL) {
150
        /* xkphys */
151
        if (kernel_mode && KX &&
152
            (address & 0x07FFFFFFFFFFFFFFULL) <= env->PAMask) {
153
            *physical = address & env->PAMask;
154
            *prot = PAGE_READ | PAGE_WRITE;
155
        } else {
156
            ret = TLBRET_BADADDR;
157
        }
158
    } else if (address < 0xFFFFFFFF80000000ULL) {
159
        /* xkseg */
160
        if (kernel_mode && KX &&
161
            address <= (0xFFFFFFFF7FFFFFFFULL & env->SEGMask)) {
162
            ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
163
        } else {
164
            ret = TLBRET_BADADDR;
165
        }
166
#endif
167
    } else if (address < (int32_t)0xA0000000UL) {
168
        /* kseg0 */
169
        if (kernel_mode) {
170
            *physical = address - (int32_t)0x80000000UL;
171
            *prot = PAGE_READ | PAGE_WRITE;
172
        } else {
173
            ret = TLBRET_BADADDR;
174
        }
175
    } else if (address < (int32_t)0xC0000000UL) {
176
        /* kseg1 */
177
        if (kernel_mode) {
178
            *physical = address - (int32_t)0xA0000000UL;
179
            *prot = PAGE_READ | PAGE_WRITE;
180
        } else {
181
            ret = TLBRET_BADADDR;
182
        }
183
    } else if (address < (int32_t)0xE0000000UL) {
184
        /* sseg (kseg2) */
185
        if (supervisor_mode || kernel_mode) {
186
            ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
187
        } else {
188
            ret = TLBRET_BADADDR;
189
        }
190
    } else {
191
        /* kseg3 */
192
        /* XXX: debug segment is not emulated */
193
        if (kernel_mode) {
194
            ret = env->tlb->map_address(env, physical, prot, address, rw, access_type);
195
        } else {
196
            ret = TLBRET_BADADDR;
197
        }
198
    }
199
#if 0
200
    if (logfile) {
201
        fprintf(logfile, TARGET_FMT_lx " %d %d => " TARGET_FMT_lx " %d (%d)\n",
202
                address, rw, access_type, *physical, *prot, ret);
203
    }
204
#endif
205

    
206
    return ret;
207
}
208

    
209
target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
210
{
211
    if (env->user_mode_only)
212
        return addr;
213
    else {
214
        target_ulong phys_addr;
215
        int prot;
216

    
217
        if (get_physical_address(env, &phys_addr, &prot, addr, 0, ACCESS_INT) != 0)
218
            return -1;
219
        return phys_addr;
220
    }
221
}
222

    
223
void cpu_mips_init_mmu (CPUState *env)
224
{
225
}
226

    
227
int cpu_mips_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
228
                               int mmu_idx, int is_softmmu)
229
{
230
    target_ulong physical;
231
    int prot;
232
    int exception = 0, error_code = 0;
233
    int access_type;
234
    int ret = 0;
235

    
236
    if (logfile) {
237
#if 0
238
        cpu_dump_state(env, logfile, fprintf, 0);
239
#endif
240
        fprintf(logfile, "%s pc " TARGET_FMT_lx " ad " TARGET_FMT_lx " rw %d mmu_idx %d smmu %d\n",
241
                __func__, env->active_tc.PC, address, rw, mmu_idx, is_softmmu);
242
    }
243

    
244
    rw &= 1;
245

    
246
    /* data access */
247
    /* XXX: put correct access by using cpu_restore_state()
248
       correctly */
249
    access_type = ACCESS_INT;
250
    if (env->user_mode_only) {
251
        /* user mode only emulation */
252
        ret = TLBRET_NOMATCH;
253
        goto do_fault;
254
    }
255
    ret = get_physical_address(env, &physical, &prot,
256
                               address, rw, access_type);
257
    if (logfile) {
258
        fprintf(logfile, "%s address=" TARGET_FMT_lx " ret %d physical " TARGET_FMT_lx " prot %d\n",
259
                __func__, address, ret, physical, prot);
260
    }
261
    if (ret == TLBRET_MATCH) {
262
       ret = tlb_set_page(env, address & TARGET_PAGE_MASK,
263
                          physical & TARGET_PAGE_MASK, prot,
264
                          mmu_idx, is_softmmu);
265
    } else if (ret < 0) {
266
    do_fault:
267
        switch (ret) {
268
        default:
269
        case TLBRET_BADADDR:
270
            /* Reference to kernel address from user mode or supervisor mode */
271
            /* Reference to supervisor address from user mode */
272
            if (rw)
273
                exception = EXCP_AdES;
274
            else
275
                exception = EXCP_AdEL;
276
            break;
277
        case TLBRET_NOMATCH:
278
            /* No TLB match for a mapped address */
279
            if (rw)
280
                exception = EXCP_TLBS;
281
            else
282
                exception = EXCP_TLBL;
283
            error_code = 1;
284
            break;
285
        case TLBRET_INVALID:
286
            /* TLB match with no valid bit */
287
            if (rw)
288
                exception = EXCP_TLBS;
289
            else
290
                exception = EXCP_TLBL;
291
            break;
292
        case TLBRET_DIRTY:
293
            /* TLB match but 'D' bit is cleared */
294
            exception = EXCP_LTLBL;
295
            break;
296

    
297
        }
298
        /* Raise exception */
299
        env->CP0_BadVAddr = address;
300
        env->CP0_Context = (env->CP0_Context & ~0x007fffff) |
301
                           ((address >> 9) &   0x007ffff0);
302
        env->CP0_EntryHi =
303
            (env->CP0_EntryHi & 0xFF) | (address & (TARGET_PAGE_MASK << 1));
304
#if defined(TARGET_MIPS64)
305
        env->CP0_EntryHi &= env->SEGMask;
306
        env->CP0_XContext = (env->CP0_XContext & ((~0ULL) << (env->SEGBITS - 7))) |
307
                            ((address & 0xC00000000000ULL) >> (55 - env->SEGBITS)) |
308
                            ((address & ((1ULL << env->SEGBITS) - 1) & 0xFFFFFFFFFFFFE000ULL) >> 9);
309
#endif
310
        env->exception_index = exception;
311
        env->error_code = error_code;
312
        ret = 1;
313
    }
314

    
315
    return ret;
316
}
317

    
318
static const char * const excp_names[EXCP_LAST + 1] = {
319
    [EXCP_RESET] = "reset",
320
    [EXCP_SRESET] = "soft reset",
321
    [EXCP_DSS] = "debug single step",
322
    [EXCP_DINT] = "debug interrupt",
323
    [EXCP_NMI] = "non-maskable interrupt",
324
    [EXCP_MCHECK] = "machine check",
325
    [EXCP_EXT_INTERRUPT] = "interrupt",
326
    [EXCP_DFWATCH] = "deferred watchpoint",
327
    [EXCP_DIB] = "debug instruction breakpoint",
328
    [EXCP_IWATCH] = "instruction fetch watchpoint",
329
    [EXCP_AdEL] = "address error load",
330
    [EXCP_AdES] = "address error store",
331
    [EXCP_TLBF] = "TLB refill",
332
    [EXCP_IBE] = "instruction bus error",
333
    [EXCP_DBp] = "debug breakpoint",
334
    [EXCP_SYSCALL] = "syscall",
335
    [EXCP_BREAK] = "break",
336
    [EXCP_CpU] = "coprocessor unusable",
337
    [EXCP_RI] = "reserved instruction",
338
    [EXCP_OVERFLOW] = "arithmetic overflow",
339
    [EXCP_TRAP] = "trap",
340
    [EXCP_FPE] = "floating point",
341
    [EXCP_DDBS] = "debug data break store",
342
    [EXCP_DWATCH] = "data watchpoint",
343
    [EXCP_LTLBL] = "TLB modify",
344
    [EXCP_TLBL] = "TLB load",
345
    [EXCP_TLBS] = "TLB store",
346
    [EXCP_DBE] = "data bus error",
347
    [EXCP_DDBL] = "debug data break load",
348
    [EXCP_THREAD] = "thread",
349
    [EXCP_MDMX] = "MDMX",
350
    [EXCP_C2E] = "precise coprocessor 2",
351
    [EXCP_CACHE] = "cache error",
352
};
353

    
354
void do_interrupt (CPUState *env)
355
{
356
    if (!env->user_mode_only) {
357
        target_ulong offset;
358
        int cause = -1;
359
        const char *name;
360

    
361
        if (logfile && env->exception_index != EXCP_EXT_INTERRUPT) {
362
            if (env->exception_index < 0 || env->exception_index > EXCP_LAST)
363
                name = "unknown";
364
            else
365
                name = excp_names[env->exception_index];
366

    
367
            fprintf(logfile, "%s enter: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx " %s exception\n",
368
                    __func__, env->active_tc.PC, env->CP0_EPC, name);
369
        }
370
        if (env->exception_index == EXCP_EXT_INTERRUPT &&
371
            (env->hflags & MIPS_HFLAG_DM))
372
            env->exception_index = EXCP_DINT;
373
        offset = 0x180;
374
        switch (env->exception_index) {
375
        case EXCP_DSS:
376
            env->CP0_Debug |= 1 << CP0DB_DSS;
377
            /* Debug single step cannot be raised inside a delay slot and
378
               resume will always occur on the next instruction
379
               (but we assume the pc has always been updated during
380
               code translation). */
381
            env->CP0_DEPC = env->active_tc.PC;
382
            goto enter_debug_mode;
383
        case EXCP_DINT:
384
            env->CP0_Debug |= 1 << CP0DB_DINT;
385
            goto set_DEPC;
386
        case EXCP_DIB:
387
            env->CP0_Debug |= 1 << CP0DB_DIB;
388
            goto set_DEPC;
389
        case EXCP_DBp:
390
            env->CP0_Debug |= 1 << CP0DB_DBp;
391
            goto set_DEPC;
392
        case EXCP_DDBS:
393
            env->CP0_Debug |= 1 << CP0DB_DDBS;
394
            goto set_DEPC;
395
        case EXCP_DDBL:
396
            env->CP0_Debug |= 1 << CP0DB_DDBL;
397
        set_DEPC:
398
            if (env->hflags & MIPS_HFLAG_BMASK) {
399
                /* If the exception was raised from a delay slot,
400
                   come back to the jump.  */
401
                env->CP0_DEPC = env->active_tc.PC - 4;
402
                env->hflags &= ~MIPS_HFLAG_BMASK;
403
            } else {
404
                env->CP0_DEPC = env->active_tc.PC;
405
            }
406
 enter_debug_mode:
407
            env->hflags |= MIPS_HFLAG_DM | MIPS_HFLAG_64 | MIPS_HFLAG_CP0;
408
            env->hflags &= ~(MIPS_HFLAG_KSU);
409
            /* EJTAG probe trap enable is not implemented... */
410
            if (!(env->CP0_Status & (1 << CP0St_EXL)))
411
                env->CP0_Cause &= ~(1 << CP0Ca_BD);
412
            env->active_tc.PC = (int32_t)0xBFC00480;
413
            break;
414
        case EXCP_RESET:
415
            cpu_reset(env);
416
            break;
417
        case EXCP_SRESET:
418
            env->CP0_Status |= (1 << CP0St_SR);
419
            memset(env->CP0_WatchLo, 0, sizeof(*env->CP0_WatchLo));
420
            goto set_error_EPC;
421
        case EXCP_NMI:
422
            env->CP0_Status |= (1 << CP0St_NMI);
423
 set_error_EPC:
424
            if (env->hflags & MIPS_HFLAG_BMASK) {
425
                /* If the exception was raised from a delay slot,
426
                   come back to the jump.  */
427
                env->CP0_ErrorEPC = env->active_tc.PC - 4;
428
                env->hflags &= ~MIPS_HFLAG_BMASK;
429
            } else {
430
                env->CP0_ErrorEPC = env->active_tc.PC;
431
            }
432
            env->CP0_Status |= (1 << CP0St_ERL) | (1 << CP0St_BEV);
433
            env->hflags |= MIPS_HFLAG_64 | MIPS_HFLAG_CP0;
434
            env->hflags &= ~(MIPS_HFLAG_KSU);
435
            if (!(env->CP0_Status & (1 << CP0St_EXL)))
436
                env->CP0_Cause &= ~(1 << CP0Ca_BD);
437
            env->active_tc.PC = (int32_t)0xBFC00000;
438
            break;
439
        case EXCP_EXT_INTERRUPT:
440
            cause = 0;
441
            if (env->CP0_Cause & (1 << CP0Ca_IV))
442
                offset = 0x200;
443
            goto set_EPC;
444
        case EXCP_LTLBL:
445
            cause = 1;
446
            goto set_EPC;
447
        case EXCP_TLBL:
448
            cause = 2;
449
            if (env->error_code == 1 && !(env->CP0_Status & (1 << CP0St_EXL))) {
450
#if defined(TARGET_MIPS64)
451
                int R = env->CP0_BadVAddr >> 62;
452
                int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0;
453
                int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0;
454
                int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0;
455

    
456
                if ((R == 0 && UX) || (R == 1 && SX) || (R == 3 && KX))
457
                    offset = 0x080;
458
                else
459
#endif
460
                    offset = 0x000;
461
            }
462
            goto set_EPC;
463
        case EXCP_TLBS:
464
            cause = 3;
465
            if (env->error_code == 1 && !(env->CP0_Status & (1 << CP0St_EXL))) {
466
#if defined(TARGET_MIPS64)
467
                int R = env->CP0_BadVAddr >> 62;
468
                int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0;
469
                int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0;
470
                int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0;
471

    
472
                if ((R == 0 && UX) || (R == 1 && SX) || (R == 3 && KX))
473
                    offset = 0x080;
474
                else
475
#endif
476
                    offset = 0x000;
477
            }
478
            goto set_EPC;
479
        case EXCP_AdEL:
480
            cause = 4;
481
            goto set_EPC;
482
        case EXCP_AdES:
483
            cause = 5;
484
            goto set_EPC;
485
        case EXCP_IBE:
486
            cause = 6;
487
            goto set_EPC;
488
        case EXCP_DBE:
489
            cause = 7;
490
            goto set_EPC;
491
        case EXCP_SYSCALL:
492
            cause = 8;
493
            goto set_EPC;
494
        case EXCP_BREAK:
495
            cause = 9;
496
            goto set_EPC;
497
        case EXCP_RI:
498
            cause = 10;
499
            goto set_EPC;
500
        case EXCP_CpU:
501
            cause = 11;
502
            env->CP0_Cause = (env->CP0_Cause & ~(0x3 << CP0Ca_CE)) |
503
                             (env->error_code << CP0Ca_CE);
504
            goto set_EPC;
505
        case EXCP_OVERFLOW:
506
            cause = 12;
507
            goto set_EPC;
508
        case EXCP_TRAP:
509
            cause = 13;
510
            goto set_EPC;
511
        case EXCP_FPE:
512
            cause = 15;
513
            goto set_EPC;
514
        case EXCP_C2E:
515
            cause = 18;
516
            goto set_EPC;
517
        case EXCP_MDMX:
518
            cause = 22;
519
            goto set_EPC;
520
        case EXCP_DWATCH:
521
            cause = 23;
522
            /* XXX: TODO: manage defered watch exceptions */
523
            goto set_EPC;
524
        case EXCP_MCHECK:
525
            cause = 24;
526
            goto set_EPC;
527
        case EXCP_THREAD:
528
            cause = 25;
529
            goto set_EPC;
530
        case EXCP_CACHE:
531
            cause = 30;
532
            if (env->CP0_Status & (1 << CP0St_BEV)) {
533
                offset = 0x100;
534
            } else {
535
                offset = 0x20000100;
536
            }
537
 set_EPC:
538
            if (!(env->CP0_Status & (1 << CP0St_EXL))) {
539
                if (env->hflags & MIPS_HFLAG_BMASK) {
540
                    /* If the exception was raised from a delay slot,
541
                       come back to the jump.  */
542
                    env->CP0_EPC = env->active_tc.PC - 4;
543
                    env->CP0_Cause |= (1 << CP0Ca_BD);
544
                } else {
545
                    env->CP0_EPC = env->active_tc.PC;
546
                    env->CP0_Cause &= ~(1 << CP0Ca_BD);
547
                }
548
                env->CP0_Status |= (1 << CP0St_EXL);
549
                env->hflags |= MIPS_HFLAG_64 | MIPS_HFLAG_CP0;
550
                env->hflags &= ~(MIPS_HFLAG_KSU);
551
            }
552
            env->hflags &= ~MIPS_HFLAG_BMASK;
553
            if (env->CP0_Status & (1 << CP0St_BEV)) {
554
                env->active_tc.PC = (int32_t)0xBFC00200;
555
            } else {
556
                env->active_tc.PC = (int32_t)(env->CP0_EBase & ~0x3ff);
557
            }
558
            env->active_tc.PC += offset;
559
            env->CP0_Cause = (env->CP0_Cause & ~(0x1f << CP0Ca_EC)) | (cause << CP0Ca_EC);
560
            break;
561
        default:
562
            if (logfile) {
563
                fprintf(logfile, "Invalid MIPS exception %d. Exiting\n",
564
                        env->exception_index);
565
            }
566
            printf("Invalid MIPS exception %d. Exiting\n", env->exception_index);
567
            exit(1);
568
        }
569
        if (logfile && env->exception_index != EXCP_EXT_INTERRUPT) {
570
            fprintf(logfile, "%s: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx " cause %d\n"
571
                    "    S %08x C %08x A " TARGET_FMT_lx " D " TARGET_FMT_lx "\n",
572
                    __func__, env->active_tc.PC, env->CP0_EPC, cause,
573
                    env->CP0_Status, env->CP0_Cause, env->CP0_BadVAddr,
574
                    env->CP0_DEPC);
575
        }
576
    }
577
    env->exception_index = EXCP_NONE;
578
}
579

    
580
void r4k_invalidate_tlb (CPUState *env, int idx, int use_extra)
581
{
582
    r4k_tlb_t *tlb;
583
    target_ulong addr;
584
    target_ulong end;
585
    uint8_t ASID = env->CP0_EntryHi & 0xFF;
586
    target_ulong mask;
587

    
588
    tlb = &env->tlb->mmu.r4k.tlb[idx];
589
    /* The qemu TLB is flushed when the ASID changes, so no need to
590
       flush these entries again.  */
591
    if (tlb->G == 0 && tlb->ASID != ASID) {
592
        return;
593
    }
594

    
595
    if (use_extra && env->tlb->tlb_in_use < MIPS_TLB_MAX) {
596
        /* For tlbwr, we can shadow the discarded entry into
597
           a new (fake) TLB entry, as long as the guest can not
598
           tell that it's there.  */
599
        env->tlb->mmu.r4k.tlb[env->tlb->tlb_in_use] = *tlb;
600
        env->tlb->tlb_in_use++;
601
        return;
602
    }
603

    
604
    /* 1k pages are not supported. */
605
    mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1);
606
    if (tlb->V0) {
607
        addr = tlb->VPN & ~mask;
608
#if defined(TARGET_MIPS64)
609
        if (addr >= (0xFFFFFFFF80000000ULL & env->SEGMask)) {
610
            addr |= 0x3FFFFF0000000000ULL;
611
        }
612
#endif
613
        end = addr | (mask >> 1);
614
        while (addr < end) {
615
            tlb_flush_page (env, addr);
616
            addr += TARGET_PAGE_SIZE;
617
        }
618
    }
619
    if (tlb->V1) {
620
        addr = (tlb->VPN & ~mask) | ((mask >> 1) + 1);
621
#if defined(TARGET_MIPS64)
622
        if (addr >= (0xFFFFFFFF80000000ULL & env->SEGMask)) {
623
            addr |= 0x3FFFFF0000000000ULL;
624
        }
625
#endif
626
        end = addr | mask;
627
        while (addr - 1 < end) {
628
            tlb_flush_page (env, addr);
629
            addr += TARGET_PAGE_SIZE;
630
        }
631
    }
632
}