root / hw / apic.c @ a08d4367
History | View | Annotate | Download (25.8 kB)
1 |
/*
|
---|---|
2 |
* APIC support
|
3 |
*
|
4 |
* Copyright (c) 2004-2005 Fabrice Bellard
|
5 |
*
|
6 |
* This library is free software; you can redistribute it and/or
|
7 |
* modify it under the terms of the GNU Lesser General Public
|
8 |
* License as published by the Free Software Foundation; either
|
9 |
* version 2 of the License, or (at your option) any later version.
|
10 |
*
|
11 |
* This library is distributed in the hope that it will be useful,
|
12 |
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
13 |
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
14 |
* Lesser General Public License for more details.
|
15 |
*
|
16 |
* You should have received a copy of the GNU Lesser General Public
|
17 |
* License along with this library; if not, write to the Free Software
|
18 |
* Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA 02110-1301 USA
|
19 |
*/
|
20 |
#include "hw.h" |
21 |
#include "pc.h" |
22 |
#include "pci.h" |
23 |
#include "msix.h" |
24 |
#include "qemu-timer.h" |
25 |
#include "host-utils.h" |
26 |
#include "kvm.h" |
27 |
|
28 |
//#define DEBUG_APIC
|
29 |
|
30 |
/* APIC Local Vector Table */
|
31 |
#define APIC_LVT_TIMER 0 |
32 |
#define APIC_LVT_THERMAL 1 |
33 |
#define APIC_LVT_PERFORM 2 |
34 |
#define APIC_LVT_LINT0 3 |
35 |
#define APIC_LVT_LINT1 4 |
36 |
#define APIC_LVT_ERROR 5 |
37 |
#define APIC_LVT_NB 6 |
38 |
|
39 |
/* APIC delivery modes */
|
40 |
#define APIC_DM_FIXED 0 |
41 |
#define APIC_DM_LOWPRI 1 |
42 |
#define APIC_DM_SMI 2 |
43 |
#define APIC_DM_NMI 4 |
44 |
#define APIC_DM_INIT 5 |
45 |
#define APIC_DM_SIPI 6 |
46 |
#define APIC_DM_EXTINT 7 |
47 |
|
48 |
/* APIC destination mode */
|
49 |
#define APIC_DESTMODE_FLAT 0xf |
50 |
#define APIC_DESTMODE_CLUSTER 1 |
51 |
|
52 |
#define APIC_TRIGGER_EDGE 0 |
53 |
#define APIC_TRIGGER_LEVEL 1 |
54 |
|
55 |
#define APIC_LVT_TIMER_PERIODIC (1<<17) |
56 |
#define APIC_LVT_MASKED (1<<16) |
57 |
#define APIC_LVT_LEVEL_TRIGGER (1<<15) |
58 |
#define APIC_LVT_REMOTE_IRR (1<<14) |
59 |
#define APIC_INPUT_POLARITY (1<<13) |
60 |
#define APIC_SEND_PENDING (1<<12) |
61 |
|
62 |
#define ESR_ILLEGAL_ADDRESS (1 << 7) |
63 |
|
64 |
#define APIC_SV_ENABLE (1 << 8) |
65 |
|
66 |
#define MAX_APICS 255 |
67 |
#define MAX_APIC_WORDS 8 |
68 |
|
69 |
/* Intel APIC constants: from include/asm/msidef.h */
|
70 |
#define MSI_DATA_VECTOR_SHIFT 0 |
71 |
#define MSI_DATA_VECTOR_MASK 0x000000ff |
72 |
#define MSI_DATA_DELIVERY_MODE_SHIFT 8 |
73 |
#define MSI_DATA_TRIGGER_SHIFT 15 |
74 |
#define MSI_DATA_LEVEL_SHIFT 14 |
75 |
#define MSI_ADDR_DEST_MODE_SHIFT 2 |
76 |
#define MSI_ADDR_DEST_ID_SHIFT 12 |
77 |
#define MSI_ADDR_DEST_ID_MASK 0x00ffff0 |
78 |
|
79 |
#define MSI_ADDR_BASE 0xfee00000 |
80 |
#define MSI_ADDR_SIZE 0x100000 |
81 |
|
82 |
typedef struct APICState { |
83 |
CPUState *cpu_env; |
84 |
uint32_t apicbase; |
85 |
uint8_t id; |
86 |
uint8_t arb_id; |
87 |
uint8_t tpr; |
88 |
uint32_t spurious_vec; |
89 |
uint8_t log_dest; |
90 |
uint8_t dest_mode; |
91 |
uint32_t isr[8]; /* in service register */ |
92 |
uint32_t tmr[8]; /* trigger mode register */ |
93 |
uint32_t irr[8]; /* interrupt request register */ |
94 |
uint32_t lvt[APIC_LVT_NB]; |
95 |
uint32_t esr; /* error register */
|
96 |
uint32_t icr[2];
|
97 |
|
98 |
uint32_t divide_conf; |
99 |
int count_shift;
|
100 |
uint32_t initial_count; |
101 |
int64_t initial_count_load_time, next_time; |
102 |
uint32_t idx; |
103 |
QEMUTimer *timer; |
104 |
int sipi_vector;
|
105 |
int wait_for_sipi;
|
106 |
} APICState; |
107 |
|
108 |
static int apic_io_memory; |
109 |
static APICState *local_apics[MAX_APICS + 1]; |
110 |
static int last_apic_idx = 0; |
111 |
static int apic_irq_delivered; |
112 |
|
113 |
|
114 |
static void apic_set_irq(APICState *s, int vector_num, int trigger_mode); |
115 |
static void apic_update_irq(APICState *s); |
116 |
static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask, |
117 |
uint8_t dest, uint8_t dest_mode); |
118 |
|
119 |
/* Find first bit starting from msb */
|
120 |
static int fls_bit(uint32_t value) |
121 |
{ |
122 |
return 31 - clz32(value); |
123 |
} |
124 |
|
125 |
/* Find first bit starting from lsb */
|
126 |
static int ffs_bit(uint32_t value) |
127 |
{ |
128 |
return ctz32(value);
|
129 |
} |
130 |
|
131 |
static inline void set_bit(uint32_t *tab, int index) |
132 |
{ |
133 |
int i, mask;
|
134 |
i = index >> 5;
|
135 |
mask = 1 << (index & 0x1f); |
136 |
tab[i] |= mask; |
137 |
} |
138 |
|
139 |
static inline void reset_bit(uint32_t *tab, int index) |
140 |
{ |
141 |
int i, mask;
|
142 |
i = index >> 5;
|
143 |
mask = 1 << (index & 0x1f); |
144 |
tab[i] &= ~mask; |
145 |
} |
146 |
|
147 |
static inline int get_bit(uint32_t *tab, int index) |
148 |
{ |
149 |
int i, mask;
|
150 |
i = index >> 5;
|
151 |
mask = 1 << (index & 0x1f); |
152 |
return !!(tab[i] & mask);
|
153 |
} |
154 |
|
155 |
static void apic_local_deliver(CPUState *env, int vector) |
156 |
{ |
157 |
APICState *s = env->apic_state; |
158 |
uint32_t lvt = s->lvt[vector]; |
159 |
int trigger_mode;
|
160 |
|
161 |
if (lvt & APIC_LVT_MASKED)
|
162 |
return;
|
163 |
|
164 |
switch ((lvt >> 8) & 7) { |
165 |
case APIC_DM_SMI:
|
166 |
cpu_interrupt(env, CPU_INTERRUPT_SMI); |
167 |
break;
|
168 |
|
169 |
case APIC_DM_NMI:
|
170 |
cpu_interrupt(env, CPU_INTERRUPT_NMI); |
171 |
break;
|
172 |
|
173 |
case APIC_DM_EXTINT:
|
174 |
cpu_interrupt(env, CPU_INTERRUPT_HARD); |
175 |
break;
|
176 |
|
177 |
case APIC_DM_FIXED:
|
178 |
trigger_mode = APIC_TRIGGER_EDGE; |
179 |
if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) &&
|
180 |
(lvt & APIC_LVT_LEVEL_TRIGGER)) |
181 |
trigger_mode = APIC_TRIGGER_LEVEL; |
182 |
apic_set_irq(s, lvt & 0xff, trigger_mode);
|
183 |
} |
184 |
} |
185 |
|
186 |
void apic_deliver_pic_intr(CPUState *env, int level) |
187 |
{ |
188 |
if (level)
|
189 |
apic_local_deliver(env, APIC_LVT_LINT0); |
190 |
else {
|
191 |
APICState *s = env->apic_state; |
192 |
uint32_t lvt = s->lvt[APIC_LVT_LINT0]; |
193 |
|
194 |
switch ((lvt >> 8) & 7) { |
195 |
case APIC_DM_FIXED:
|
196 |
if (!(lvt & APIC_LVT_LEVEL_TRIGGER))
|
197 |
break;
|
198 |
reset_bit(s->irr, lvt & 0xff);
|
199 |
/* fall through */
|
200 |
case APIC_DM_EXTINT:
|
201 |
cpu_reset_interrupt(env, CPU_INTERRUPT_HARD); |
202 |
break;
|
203 |
} |
204 |
} |
205 |
} |
206 |
|
207 |
#define foreach_apic(apic, deliver_bitmask, code) \
|
208 |
{\ |
209 |
int __i, __j, __mask;\
|
210 |
for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\ |
211 |
__mask = deliver_bitmask[__i];\ |
212 |
if (__mask) {\
|
213 |
for(__j = 0; __j < 32; __j++) {\ |
214 |
if (__mask & (1 << __j)) {\ |
215 |
apic = local_apics[__i * 32 + __j];\
|
216 |
if (apic) {\
|
217 |
code;\ |
218 |
}\ |
219 |
}\ |
220 |
}\ |
221 |
}\ |
222 |
}\ |
223 |
} |
224 |
|
225 |
static void apic_bus_deliver(const uint32_t *deliver_bitmask, |
226 |
uint8_t delivery_mode, |
227 |
uint8_t vector_num, uint8_t polarity, |
228 |
uint8_t trigger_mode) |
229 |
{ |
230 |
APICState *apic_iter; |
231 |
|
232 |
switch (delivery_mode) {
|
233 |
case APIC_DM_LOWPRI:
|
234 |
/* XXX: search for focus processor, arbitration */
|
235 |
{ |
236 |
int i, d;
|
237 |
d = -1;
|
238 |
for(i = 0; i < MAX_APIC_WORDS; i++) { |
239 |
if (deliver_bitmask[i]) {
|
240 |
d = i * 32 + ffs_bit(deliver_bitmask[i]);
|
241 |
break;
|
242 |
} |
243 |
} |
244 |
if (d >= 0) { |
245 |
apic_iter = local_apics[d]; |
246 |
if (apic_iter) {
|
247 |
apic_set_irq(apic_iter, vector_num, trigger_mode); |
248 |
} |
249 |
} |
250 |
} |
251 |
return;
|
252 |
|
253 |
case APIC_DM_FIXED:
|
254 |
break;
|
255 |
|
256 |
case APIC_DM_SMI:
|
257 |
foreach_apic(apic_iter, deliver_bitmask, |
258 |
cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_SMI) ); |
259 |
return;
|
260 |
|
261 |
case APIC_DM_NMI:
|
262 |
foreach_apic(apic_iter, deliver_bitmask, |
263 |
cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_NMI) ); |
264 |
return;
|
265 |
|
266 |
case APIC_DM_INIT:
|
267 |
/* normal INIT IPI sent to processors */
|
268 |
foreach_apic(apic_iter, deliver_bitmask, |
269 |
cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_INIT) ); |
270 |
return;
|
271 |
|
272 |
case APIC_DM_EXTINT:
|
273 |
/* handled in I/O APIC code */
|
274 |
break;
|
275 |
|
276 |
default:
|
277 |
return;
|
278 |
} |
279 |
|
280 |
foreach_apic(apic_iter, deliver_bitmask, |
281 |
apic_set_irq(apic_iter, vector_num, trigger_mode) ); |
282 |
} |
283 |
|
284 |
void apic_deliver_irq(uint8_t dest, uint8_t dest_mode,
|
285 |
uint8_t delivery_mode, uint8_t vector_num, |
286 |
uint8_t polarity, uint8_t trigger_mode) |
287 |
{ |
288 |
uint32_t deliver_bitmask[MAX_APIC_WORDS]; |
289 |
|
290 |
apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode); |
291 |
apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, polarity, |
292 |
trigger_mode); |
293 |
} |
294 |
|
295 |
void cpu_set_apic_base(CPUState *env, uint64_t val)
|
296 |
{ |
297 |
APICState *s = env->apic_state; |
298 |
#ifdef DEBUG_APIC
|
299 |
printf("cpu_set_apic_base: %016" PRIx64 "\n", val); |
300 |
#endif
|
301 |
if (!s)
|
302 |
return;
|
303 |
s->apicbase = (val & 0xfffff000) |
|
304 |
(s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE)); |
305 |
/* if disabled, cannot be enabled again */
|
306 |
if (!(val & MSR_IA32_APICBASE_ENABLE)) {
|
307 |
s->apicbase &= ~MSR_IA32_APICBASE_ENABLE; |
308 |
env->cpuid_features &= ~CPUID_APIC; |
309 |
s->spurious_vec &= ~APIC_SV_ENABLE; |
310 |
} |
311 |
} |
312 |
|
313 |
uint64_t cpu_get_apic_base(CPUState *env) |
314 |
{ |
315 |
APICState *s = env->apic_state; |
316 |
#ifdef DEBUG_APIC
|
317 |
printf("cpu_get_apic_base: %016" PRIx64 "\n", |
318 |
s ? (uint64_t)s->apicbase: 0);
|
319 |
#endif
|
320 |
return s ? s->apicbase : 0; |
321 |
} |
322 |
|
323 |
void cpu_set_apic_tpr(CPUX86State *env, uint8_t val)
|
324 |
{ |
325 |
APICState *s = env->apic_state; |
326 |
if (!s)
|
327 |
return;
|
328 |
s->tpr = (val & 0x0f) << 4; |
329 |
apic_update_irq(s); |
330 |
} |
331 |
|
332 |
uint8_t cpu_get_apic_tpr(CPUX86State *env) |
333 |
{ |
334 |
APICState *s = env->apic_state; |
335 |
return s ? s->tpr >> 4 : 0; |
336 |
} |
337 |
|
338 |
/* return -1 if no bit is set */
|
339 |
static int get_highest_priority_int(uint32_t *tab) |
340 |
{ |
341 |
int i;
|
342 |
for(i = 7; i >= 0; i--) { |
343 |
if (tab[i] != 0) { |
344 |
return i * 32 + fls_bit(tab[i]); |
345 |
} |
346 |
} |
347 |
return -1; |
348 |
} |
349 |
|
350 |
static int apic_get_ppr(APICState *s) |
351 |
{ |
352 |
int tpr, isrv, ppr;
|
353 |
|
354 |
tpr = (s->tpr >> 4);
|
355 |
isrv = get_highest_priority_int(s->isr); |
356 |
if (isrv < 0) |
357 |
isrv = 0;
|
358 |
isrv >>= 4;
|
359 |
if (tpr >= isrv)
|
360 |
ppr = s->tpr; |
361 |
else
|
362 |
ppr = isrv << 4;
|
363 |
return ppr;
|
364 |
} |
365 |
|
366 |
static int apic_get_arb_pri(APICState *s) |
367 |
{ |
368 |
/* XXX: arbitration */
|
369 |
return 0; |
370 |
} |
371 |
|
372 |
/* signal the CPU if an irq is pending */
|
373 |
static void apic_update_irq(APICState *s) |
374 |
{ |
375 |
int irrv, ppr;
|
376 |
if (!(s->spurious_vec & APIC_SV_ENABLE))
|
377 |
return;
|
378 |
irrv = get_highest_priority_int(s->irr); |
379 |
if (irrv < 0) |
380 |
return;
|
381 |
ppr = apic_get_ppr(s); |
382 |
if (ppr && (irrv & 0xf0) <= (ppr & 0xf0)) |
383 |
return;
|
384 |
cpu_interrupt(s->cpu_env, CPU_INTERRUPT_HARD); |
385 |
} |
386 |
|
387 |
void apic_reset_irq_delivered(void) |
388 |
{ |
389 |
apic_irq_delivered = 0;
|
390 |
} |
391 |
|
392 |
int apic_get_irq_delivered(void) |
393 |
{ |
394 |
return apic_irq_delivered;
|
395 |
} |
396 |
|
397 |
static void apic_set_irq(APICState *s, int vector_num, int trigger_mode) |
398 |
{ |
399 |
apic_irq_delivered += !get_bit(s->irr, vector_num); |
400 |
|
401 |
set_bit(s->irr, vector_num); |
402 |
if (trigger_mode)
|
403 |
set_bit(s->tmr, vector_num); |
404 |
else
|
405 |
reset_bit(s->tmr, vector_num); |
406 |
apic_update_irq(s); |
407 |
} |
408 |
|
409 |
static void apic_eoi(APICState *s) |
410 |
{ |
411 |
int isrv;
|
412 |
isrv = get_highest_priority_int(s->isr); |
413 |
if (isrv < 0) |
414 |
return;
|
415 |
reset_bit(s->isr, isrv); |
416 |
/* XXX: send the EOI packet to the APIC bus to allow the I/O APIC to
|
417 |
set the remote IRR bit for level triggered interrupts. */
|
418 |
apic_update_irq(s); |
419 |
} |
420 |
|
421 |
static int apic_find_dest(uint8_t dest) |
422 |
{ |
423 |
APICState *apic = local_apics[dest]; |
424 |
int i;
|
425 |
|
426 |
if (apic && apic->id == dest)
|
427 |
return dest; /* shortcut in case apic->id == apic->idx */ |
428 |
|
429 |
for (i = 0; i < MAX_APICS; i++) { |
430 |
apic = local_apics[i]; |
431 |
if (apic && apic->id == dest)
|
432 |
return i;
|
433 |
} |
434 |
|
435 |
return -1; |
436 |
} |
437 |
|
438 |
static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask, |
439 |
uint8_t dest, uint8_t dest_mode) |
440 |
{ |
441 |
APICState *apic_iter; |
442 |
int i;
|
443 |
|
444 |
if (dest_mode == 0) { |
445 |
if (dest == 0xff) { |
446 |
memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t)); |
447 |
} else {
|
448 |
int idx = apic_find_dest(dest);
|
449 |
memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t)); |
450 |
if (idx >= 0) |
451 |
set_bit(deliver_bitmask, idx); |
452 |
} |
453 |
} else {
|
454 |
/* XXX: cluster mode */
|
455 |
memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t)); |
456 |
for(i = 0; i < MAX_APICS; i++) { |
457 |
apic_iter = local_apics[i]; |
458 |
if (apic_iter) {
|
459 |
if (apic_iter->dest_mode == 0xf) { |
460 |
if (dest & apic_iter->log_dest)
|
461 |
set_bit(deliver_bitmask, i); |
462 |
} else if (apic_iter->dest_mode == 0x0) { |
463 |
if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) && |
464 |
(dest & apic_iter->log_dest & 0x0f)) {
|
465 |
set_bit(deliver_bitmask, i); |
466 |
} |
467 |
} |
468 |
} |
469 |
} |
470 |
} |
471 |
} |
472 |
|
473 |
|
474 |
void apic_init_reset(CPUState *env)
|
475 |
{ |
476 |
APICState *s = env->apic_state; |
477 |
int i;
|
478 |
|
479 |
if (!s)
|
480 |
return;
|
481 |
|
482 |
s->tpr = 0;
|
483 |
s->spurious_vec = 0xff;
|
484 |
s->log_dest = 0;
|
485 |
s->dest_mode = 0xf;
|
486 |
memset(s->isr, 0, sizeof(s->isr)); |
487 |
memset(s->tmr, 0, sizeof(s->tmr)); |
488 |
memset(s->irr, 0, sizeof(s->irr)); |
489 |
for(i = 0; i < APIC_LVT_NB; i++) |
490 |
s->lvt[i] = 1 << 16; /* mask LVT */ |
491 |
s->esr = 0;
|
492 |
memset(s->icr, 0, sizeof(s->icr)); |
493 |
s->divide_conf = 0;
|
494 |
s->count_shift = 0;
|
495 |
s->initial_count = 0;
|
496 |
s->initial_count_load_time = 0;
|
497 |
s->next_time = 0;
|
498 |
s->wait_for_sipi = 1;
|
499 |
|
500 |
env->halted = !(s->apicbase & MSR_IA32_APICBASE_BSP); |
501 |
} |
502 |
|
503 |
static void apic_startup(APICState *s, int vector_num) |
504 |
{ |
505 |
s->sipi_vector = vector_num; |
506 |
cpu_interrupt(s->cpu_env, CPU_INTERRUPT_SIPI); |
507 |
} |
508 |
|
509 |
void apic_sipi(CPUState *env)
|
510 |
{ |
511 |
APICState *s = env->apic_state; |
512 |
|
513 |
cpu_reset_interrupt(env, CPU_INTERRUPT_SIPI); |
514 |
|
515 |
if (!s->wait_for_sipi)
|
516 |
return;
|
517 |
|
518 |
env->eip = 0;
|
519 |
cpu_x86_load_seg_cache(env, R_CS, s->sipi_vector << 8, s->sipi_vector << 12, |
520 |
0xffff, 0); |
521 |
env->halted = 0;
|
522 |
s->wait_for_sipi = 0;
|
523 |
} |
524 |
|
525 |
static void apic_deliver(APICState *s, uint8_t dest, uint8_t dest_mode, |
526 |
uint8_t delivery_mode, uint8_t vector_num, |
527 |
uint8_t polarity, uint8_t trigger_mode) |
528 |
{ |
529 |
uint32_t deliver_bitmask[MAX_APIC_WORDS]; |
530 |
int dest_shorthand = (s->icr[0] >> 18) & 3; |
531 |
APICState *apic_iter; |
532 |
|
533 |
switch (dest_shorthand) {
|
534 |
case 0: |
535 |
apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode); |
536 |
break;
|
537 |
case 1: |
538 |
memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask)); |
539 |
set_bit(deliver_bitmask, s->idx); |
540 |
break;
|
541 |
case 2: |
542 |
memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask)); |
543 |
break;
|
544 |
case 3: |
545 |
memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask)); |
546 |
reset_bit(deliver_bitmask, s->idx); |
547 |
break;
|
548 |
} |
549 |
|
550 |
switch (delivery_mode) {
|
551 |
case APIC_DM_INIT:
|
552 |
{ |
553 |
int trig_mode = (s->icr[0] >> 15) & 1; |
554 |
int level = (s->icr[0] >> 14) & 1; |
555 |
if (level == 0 && trig_mode == 1) { |
556 |
foreach_apic(apic_iter, deliver_bitmask, |
557 |
apic_iter->arb_id = apic_iter->id ); |
558 |
return;
|
559 |
} |
560 |
} |
561 |
break;
|
562 |
|
563 |
case APIC_DM_SIPI:
|
564 |
foreach_apic(apic_iter, deliver_bitmask, |
565 |
apic_startup(apic_iter, vector_num) ); |
566 |
return;
|
567 |
} |
568 |
|
569 |
apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, polarity, |
570 |
trigger_mode); |
571 |
} |
572 |
|
573 |
int apic_get_interrupt(CPUState *env)
|
574 |
{ |
575 |
APICState *s = env->apic_state; |
576 |
int intno;
|
577 |
|
578 |
/* if the APIC is installed or enabled, we let the 8259 handle the
|
579 |
IRQs */
|
580 |
if (!s)
|
581 |
return -1; |
582 |
if (!(s->spurious_vec & APIC_SV_ENABLE))
|
583 |
return -1; |
584 |
|
585 |
/* XXX: spurious IRQ handling */
|
586 |
intno = get_highest_priority_int(s->irr); |
587 |
if (intno < 0) |
588 |
return -1; |
589 |
if (s->tpr && intno <= s->tpr)
|
590 |
return s->spurious_vec & 0xff; |
591 |
reset_bit(s->irr, intno); |
592 |
set_bit(s->isr, intno); |
593 |
apic_update_irq(s); |
594 |
return intno;
|
595 |
} |
596 |
|
597 |
int apic_accept_pic_intr(CPUState *env)
|
598 |
{ |
599 |
APICState *s = env->apic_state; |
600 |
uint32_t lvt0; |
601 |
|
602 |
if (!s)
|
603 |
return -1; |
604 |
|
605 |
lvt0 = s->lvt[APIC_LVT_LINT0]; |
606 |
|
607 |
if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 || |
608 |
(lvt0 & APIC_LVT_MASKED) == 0)
|
609 |
return 1; |
610 |
|
611 |
return 0; |
612 |
} |
613 |
|
614 |
static uint32_t apic_get_current_count(APICState *s)
|
615 |
{ |
616 |
int64_t d; |
617 |
uint32_t val; |
618 |
d = (qemu_get_clock(vm_clock) - s->initial_count_load_time) >> |
619 |
s->count_shift; |
620 |
if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {
|
621 |
/* periodic */
|
622 |
val = s->initial_count - (d % ((uint64_t)s->initial_count + 1));
|
623 |
} else {
|
624 |
if (d >= s->initial_count)
|
625 |
val = 0;
|
626 |
else
|
627 |
val = s->initial_count - d; |
628 |
} |
629 |
return val;
|
630 |
} |
631 |
|
632 |
static void apic_timer_update(APICState *s, int64_t current_time) |
633 |
{ |
634 |
int64_t next_time, d; |
635 |
|
636 |
if (!(s->lvt[APIC_LVT_TIMER] & APIC_LVT_MASKED)) {
|
637 |
d = (current_time - s->initial_count_load_time) >> |
638 |
s->count_shift; |
639 |
if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {
|
640 |
if (!s->initial_count)
|
641 |
goto no_timer;
|
642 |
d = ((d / ((uint64_t)s->initial_count + 1)) + 1) * ((uint64_t)s->initial_count + 1); |
643 |
} else {
|
644 |
if (d >= s->initial_count)
|
645 |
goto no_timer;
|
646 |
d = (uint64_t)s->initial_count + 1;
|
647 |
} |
648 |
next_time = s->initial_count_load_time + (d << s->count_shift); |
649 |
qemu_mod_timer(s->timer, next_time); |
650 |
s->next_time = next_time; |
651 |
} else {
|
652 |
no_timer:
|
653 |
qemu_del_timer(s->timer); |
654 |
} |
655 |
} |
656 |
|
657 |
static void apic_timer(void *opaque) |
658 |
{ |
659 |
APICState *s = opaque; |
660 |
|
661 |
apic_local_deliver(s->cpu_env, APIC_LVT_TIMER); |
662 |
apic_timer_update(s, s->next_time); |
663 |
} |
664 |
|
665 |
static uint32_t apic_mem_readb(void *opaque, target_phys_addr_t addr) |
666 |
{ |
667 |
return 0; |
668 |
} |
669 |
|
670 |
static uint32_t apic_mem_readw(void *opaque, target_phys_addr_t addr) |
671 |
{ |
672 |
return 0; |
673 |
} |
674 |
|
675 |
static void apic_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val) |
676 |
{ |
677 |
} |
678 |
|
679 |
static void apic_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val) |
680 |
{ |
681 |
} |
682 |
|
683 |
static uint32_t apic_mem_readl(void *opaque, target_phys_addr_t addr) |
684 |
{ |
685 |
CPUState *env; |
686 |
APICState *s; |
687 |
uint32_t val; |
688 |
int index;
|
689 |
|
690 |
env = cpu_single_env; |
691 |
if (!env)
|
692 |
return 0; |
693 |
s = env->apic_state; |
694 |
|
695 |
index = (addr >> 4) & 0xff; |
696 |
switch(index) {
|
697 |
case 0x02: /* id */ |
698 |
val = s->id << 24;
|
699 |
break;
|
700 |
case 0x03: /* version */ |
701 |
val = 0x11 | ((APIC_LVT_NB - 1) << 16); /* version 0x11 */ |
702 |
break;
|
703 |
case 0x08: |
704 |
val = s->tpr; |
705 |
break;
|
706 |
case 0x09: |
707 |
val = apic_get_arb_pri(s); |
708 |
break;
|
709 |
case 0x0a: |
710 |
/* ppr */
|
711 |
val = apic_get_ppr(s); |
712 |
break;
|
713 |
case 0x0b: |
714 |
val = 0;
|
715 |
break;
|
716 |
case 0x0d: |
717 |
val = s->log_dest << 24;
|
718 |
break;
|
719 |
case 0x0e: |
720 |
val = s->dest_mode << 28;
|
721 |
break;
|
722 |
case 0x0f: |
723 |
val = s->spurious_vec; |
724 |
break;
|
725 |
case 0x10 ... 0x17: |
726 |
val = s->isr[index & 7];
|
727 |
break;
|
728 |
case 0x18 ... 0x1f: |
729 |
val = s->tmr[index & 7];
|
730 |
break;
|
731 |
case 0x20 ... 0x27: |
732 |
val = s->irr[index & 7];
|
733 |
break;
|
734 |
case 0x28: |
735 |
val = s->esr; |
736 |
break;
|
737 |
case 0x30: |
738 |
case 0x31: |
739 |
val = s->icr[index & 1];
|
740 |
break;
|
741 |
case 0x32 ... 0x37: |
742 |
val = s->lvt[index - 0x32];
|
743 |
break;
|
744 |
case 0x38: |
745 |
val = s->initial_count; |
746 |
break;
|
747 |
case 0x39: |
748 |
val = apic_get_current_count(s); |
749 |
break;
|
750 |
case 0x3e: |
751 |
val = s->divide_conf; |
752 |
break;
|
753 |
default:
|
754 |
s->esr |= ESR_ILLEGAL_ADDRESS; |
755 |
val = 0;
|
756 |
break;
|
757 |
} |
758 |
#ifdef DEBUG_APIC
|
759 |
printf("APIC read: %08x = %08x\n", (uint32_t)addr, val);
|
760 |
#endif
|
761 |
return val;
|
762 |
} |
763 |
|
764 |
static void apic_send_msi(target_phys_addr_t addr, uint32 data) |
765 |
{ |
766 |
uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT; |
767 |
uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT; |
768 |
uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1;
|
769 |
uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1;
|
770 |
uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7;
|
771 |
/* XXX: Ignore redirection hint. */
|
772 |
apic_deliver_irq(dest, dest_mode, delivery, vector, 0, trigger_mode);
|
773 |
} |
774 |
|
775 |
static void apic_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val) |
776 |
{ |
777 |
CPUState *env; |
778 |
APICState *s; |
779 |
int index = (addr >> 4) & 0xff; |
780 |
if (addr > 0xfff || !index) { |
781 |
/* MSI and MMIO APIC are at the same memory location,
|
782 |
* but actually not on the global bus: MSI is on PCI bus
|
783 |
* APIC is connected directly to the CPU.
|
784 |
* Mapping them on the global bus happens to work because
|
785 |
* MSI registers are reserved in APIC MMIO and vice versa. */
|
786 |
apic_send_msi(addr, val); |
787 |
return;
|
788 |
} |
789 |
|
790 |
env = cpu_single_env; |
791 |
if (!env)
|
792 |
return;
|
793 |
s = env->apic_state; |
794 |
|
795 |
#ifdef DEBUG_APIC
|
796 |
printf("APIC write: %08x = %08x\n", (uint32_t)addr, val);
|
797 |
#endif
|
798 |
|
799 |
switch(index) {
|
800 |
case 0x02: |
801 |
s->id = (val >> 24);
|
802 |
break;
|
803 |
case 0x03: |
804 |
break;
|
805 |
case 0x08: |
806 |
s->tpr = val; |
807 |
apic_update_irq(s); |
808 |
break;
|
809 |
case 0x09: |
810 |
case 0x0a: |
811 |
break;
|
812 |
case 0x0b: /* EOI */ |
813 |
apic_eoi(s); |
814 |
break;
|
815 |
case 0x0d: |
816 |
s->log_dest = val >> 24;
|
817 |
break;
|
818 |
case 0x0e: |
819 |
s->dest_mode = val >> 28;
|
820 |
break;
|
821 |
case 0x0f: |
822 |
s->spurious_vec = val & 0x1ff;
|
823 |
apic_update_irq(s); |
824 |
break;
|
825 |
case 0x10 ... 0x17: |
826 |
case 0x18 ... 0x1f: |
827 |
case 0x20 ... 0x27: |
828 |
case 0x28: |
829 |
break;
|
830 |
case 0x30: |
831 |
s->icr[0] = val;
|
832 |
apic_deliver(s, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1, |
833 |
(s->icr[0] >> 8) & 7, (s->icr[0] & 0xff), |
834 |
(s->icr[0] >> 14) & 1, (s->icr[0] >> 15) & 1); |
835 |
break;
|
836 |
case 0x31: |
837 |
s->icr[1] = val;
|
838 |
break;
|
839 |
case 0x32 ... 0x37: |
840 |
{ |
841 |
int n = index - 0x32; |
842 |
s->lvt[n] = val; |
843 |
if (n == APIC_LVT_TIMER)
|
844 |
apic_timer_update(s, qemu_get_clock(vm_clock)); |
845 |
} |
846 |
break;
|
847 |
case 0x38: |
848 |
s->initial_count = val; |
849 |
s->initial_count_load_time = qemu_get_clock(vm_clock); |
850 |
apic_timer_update(s, s->initial_count_load_time); |
851 |
break;
|
852 |
case 0x39: |
853 |
break;
|
854 |
case 0x3e: |
855 |
{ |
856 |
int v;
|
857 |
s->divide_conf = val & 0xb;
|
858 |
v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4); |
859 |
s->count_shift = (v + 1) & 7; |
860 |
} |
861 |
break;
|
862 |
default:
|
863 |
s->esr |= ESR_ILLEGAL_ADDRESS; |
864 |
break;
|
865 |
} |
866 |
} |
867 |
|
868 |
static void apic_save(QEMUFile *f, void *opaque) |
869 |
{ |
870 |
APICState *s = opaque; |
871 |
int i;
|
872 |
|
873 |
qemu_put_be32s(f, &s->apicbase); |
874 |
qemu_put_8s(f, &s->id); |
875 |
qemu_put_8s(f, &s->arb_id); |
876 |
qemu_put_8s(f, &s->tpr); |
877 |
qemu_put_be32s(f, &s->spurious_vec); |
878 |
qemu_put_8s(f, &s->log_dest); |
879 |
qemu_put_8s(f, &s->dest_mode); |
880 |
for (i = 0; i < 8; i++) { |
881 |
qemu_put_be32s(f, &s->isr[i]); |
882 |
qemu_put_be32s(f, &s->tmr[i]); |
883 |
qemu_put_be32s(f, &s->irr[i]); |
884 |
} |
885 |
for (i = 0; i < APIC_LVT_NB; i++) { |
886 |
qemu_put_be32s(f, &s->lvt[i]); |
887 |
} |
888 |
qemu_put_be32s(f, &s->esr); |
889 |
qemu_put_be32s(f, &s->icr[0]);
|
890 |
qemu_put_be32s(f, &s->icr[1]);
|
891 |
qemu_put_be32s(f, &s->divide_conf); |
892 |
qemu_put_be32(f, s->count_shift); |
893 |
qemu_put_be32s(f, &s->initial_count); |
894 |
qemu_put_be64(f, s->initial_count_load_time); |
895 |
qemu_put_be64(f, s->next_time); |
896 |
|
897 |
qemu_put_timer(f, s->timer); |
898 |
} |
899 |
|
900 |
static int apic_load(QEMUFile *f, void *opaque, int version_id) |
901 |
{ |
902 |
APICState *s = opaque; |
903 |
int i;
|
904 |
|
905 |
if (version_id > 2) |
906 |
return -EINVAL;
|
907 |
|
908 |
/* XXX: what if the base changes? (registered memory regions) */
|
909 |
qemu_get_be32s(f, &s->apicbase); |
910 |
qemu_get_8s(f, &s->id); |
911 |
qemu_get_8s(f, &s->arb_id); |
912 |
qemu_get_8s(f, &s->tpr); |
913 |
qemu_get_be32s(f, &s->spurious_vec); |
914 |
qemu_get_8s(f, &s->log_dest); |
915 |
qemu_get_8s(f, &s->dest_mode); |
916 |
for (i = 0; i < 8; i++) { |
917 |
qemu_get_be32s(f, &s->isr[i]); |
918 |
qemu_get_be32s(f, &s->tmr[i]); |
919 |
qemu_get_be32s(f, &s->irr[i]); |
920 |
} |
921 |
for (i = 0; i < APIC_LVT_NB; i++) { |
922 |
qemu_get_be32s(f, &s->lvt[i]); |
923 |
} |
924 |
qemu_get_be32s(f, &s->esr); |
925 |
qemu_get_be32s(f, &s->icr[0]);
|
926 |
qemu_get_be32s(f, &s->icr[1]);
|
927 |
qemu_get_be32s(f, &s->divide_conf); |
928 |
s->count_shift=qemu_get_be32(f); |
929 |
qemu_get_be32s(f, &s->initial_count); |
930 |
s->initial_count_load_time=qemu_get_be64(f); |
931 |
s->next_time=qemu_get_be64(f); |
932 |
|
933 |
if (version_id >= 2) |
934 |
qemu_get_timer(f, s->timer); |
935 |
return 0; |
936 |
} |
937 |
|
938 |
static void apic_reset(void *opaque) |
939 |
{ |
940 |
APICState *s = opaque; |
941 |
int bsp = cpu_is_bsp(s->cpu_env);
|
942 |
|
943 |
s->apicbase = 0xfee00000 |
|
944 |
(bsp ? MSR_IA32_APICBASE_BSP : 0) | MSR_IA32_APICBASE_ENABLE;
|
945 |
|
946 |
cpu_reset(s->cpu_env); |
947 |
apic_init_reset(s->cpu_env); |
948 |
|
949 |
if (bsp) {
|
950 |
/*
|
951 |
* LINT0 delivery mode on CPU #0 is set to ExtInt at initialization
|
952 |
* time typically by BIOS, so PIC interrupt can be delivered to the
|
953 |
* processor when local APIC is enabled.
|
954 |
*/
|
955 |
s->lvt[APIC_LVT_LINT0] = 0x700;
|
956 |
} |
957 |
|
958 |
cpu_synchronize_state(s->cpu_env, 1);
|
959 |
} |
960 |
|
961 |
static CPUReadMemoryFunc *apic_mem_read[3] = { |
962 |
apic_mem_readb, |
963 |
apic_mem_readw, |
964 |
apic_mem_readl, |
965 |
}; |
966 |
|
967 |
static CPUWriteMemoryFunc *apic_mem_write[3] = { |
968 |
apic_mem_writeb, |
969 |
apic_mem_writew, |
970 |
apic_mem_writel, |
971 |
}; |
972 |
|
973 |
int apic_init(CPUState *env)
|
974 |
{ |
975 |
APICState *s; |
976 |
|
977 |
if (last_apic_idx >= MAX_APICS)
|
978 |
return -1; |
979 |
s = qemu_mallocz(sizeof(APICState));
|
980 |
env->apic_state = s; |
981 |
s->idx = last_apic_idx++; |
982 |
s->id = env->cpuid_apic_id; |
983 |
s->cpu_env = env; |
984 |
|
985 |
apic_reset(s); |
986 |
msix_supported = 1;
|
987 |
|
988 |
/* XXX: mapping more APICs at the same memory location */
|
989 |
if (apic_io_memory == 0) { |
990 |
/* NOTE: the APIC is directly connected to the CPU - it is not
|
991 |
on the global memory bus. */
|
992 |
apic_io_memory = cpu_register_io_memory(apic_mem_read, |
993 |
apic_mem_write, NULL);
|
994 |
/* XXX: what if the base changes? */
|
995 |
cpu_register_physical_memory(MSI_ADDR_BASE, MSI_ADDR_SIZE, |
996 |
apic_io_memory); |
997 |
} |
998 |
s->timer = qemu_new_timer(vm_clock, apic_timer, s); |
999 |
|
1000 |
register_savevm("apic", s->idx, 2, apic_save, apic_load, s); |
1001 |
qemu_register_reset(apic_reset, s); |
1002 |
|
1003 |
local_apics[s->idx] = s; |
1004 |
return 0; |
1005 |
} |