Statistics
| Branch: | Revision:

root / hw / pxa2xx_mmci.c @ a171fe39

History | View | Annotate | Download (12 kB)

1 a171fe39 balrog
/*
2 a171fe39 balrog
 * Intel XScale PXA255/270 MultiMediaCard/SD/SDIO Controller emulation.
3 a171fe39 balrog
 *
4 a171fe39 balrog
 * Copyright (c) 2006 Openedhand Ltd.
5 a171fe39 balrog
 * Written by Andrzej Zaborowski <balrog@zabor.org>
6 a171fe39 balrog
 *
7 a171fe39 balrog
 * This code is licensed under the GPLv2.
8 a171fe39 balrog
 */
9 a171fe39 balrog
10 a171fe39 balrog
#include "vl.h"
11 a171fe39 balrog
#include "sd.h"
12 a171fe39 balrog
13 a171fe39 balrog
struct pxa2xx_mmci_s {
14 a171fe39 balrog
    target_phys_addr_t base;
15 a171fe39 balrog
    qemu_irq irq;
16 a171fe39 balrog
    void *dma;
17 a171fe39 balrog
18 a171fe39 balrog
    SDState *card;
19 a171fe39 balrog
20 a171fe39 balrog
    uint32_t status;
21 a171fe39 balrog
    uint32_t clkrt;
22 a171fe39 balrog
    uint32_t spi;
23 a171fe39 balrog
    uint32_t cmdat;
24 a171fe39 balrog
    uint32_t resp_tout;
25 a171fe39 balrog
    uint32_t read_tout;
26 a171fe39 balrog
    int blklen;
27 a171fe39 balrog
    int numblk;
28 a171fe39 balrog
    uint32_t intmask;
29 a171fe39 balrog
    uint32_t intreq;
30 a171fe39 balrog
    int cmd;
31 a171fe39 balrog
    uint32_t arg;
32 a171fe39 balrog
33 a171fe39 balrog
    int active;
34 a171fe39 balrog
    int bytesleft;
35 a171fe39 balrog
    uint8_t tx_fifo[64];
36 a171fe39 balrog
    int tx_start;
37 a171fe39 balrog
    int tx_len;
38 a171fe39 balrog
    uint8_t rx_fifo[32];
39 a171fe39 balrog
    int rx_start;
40 a171fe39 balrog
    int rx_len;
41 a171fe39 balrog
    uint16_t resp_fifo[9];
42 a171fe39 balrog
    int resp_len;
43 a171fe39 balrog
44 a171fe39 balrog
    int cmdreq;
45 a171fe39 balrog
    int ac_width;
46 a171fe39 balrog
};
47 a171fe39 balrog
48 a171fe39 balrog
#define MMC_STRPCL        0x00        /* MMC Clock Start/Stop register */
49 a171fe39 balrog
#define MMC_STAT        0x04        /* MMC Status register */
50 a171fe39 balrog
#define MMC_CLKRT        0x08        /* MMC Clock Rate register */
51 a171fe39 balrog
#define MMC_SPI                0x0c        /* MMC SPI Mode register */
52 a171fe39 balrog
#define MMC_CMDAT        0x10        /* MMC Command/Data register */
53 a171fe39 balrog
#define MMC_RESTO        0x14        /* MMC Response Time-Out register */
54 a171fe39 balrog
#define MMC_RDTO        0x18        /* MMC Read Time-Out register */
55 a171fe39 balrog
#define MMC_BLKLEN        0x1c        /* MMC Block Length register */
56 a171fe39 balrog
#define MMC_NUMBLK        0x20        /* MMC Number of Blocks register */
57 a171fe39 balrog
#define MMC_PRTBUF        0x24        /* MMC Buffer Partly Full register */
58 a171fe39 balrog
#define MMC_I_MASK        0x28        /* MMC Interrupt Mask register */
59 a171fe39 balrog
#define MMC_I_REG        0x2c        /* MMC Interrupt Request register */
60 a171fe39 balrog
#define MMC_CMD                0x30        /* MMC Command register */
61 a171fe39 balrog
#define MMC_ARGH        0x34        /* MMC Argument High register */
62 a171fe39 balrog
#define MMC_ARGL        0x38        /* MMC Argument Low register */
63 a171fe39 balrog
#define MMC_RES                0x3c        /* MMC Response FIFO */
64 a171fe39 balrog
#define MMC_RXFIFO        0x40        /* MMC Receive FIFO */
65 a171fe39 balrog
#define MMC_TXFIFO        0x44        /* MMC Transmit FIFO */
66 a171fe39 balrog
#define MMC_RDWAIT        0x48        /* MMC RD_WAIT register */
67 a171fe39 balrog
#define MMC_BLKS_REM        0x4c        /* MMC Blocks Remaining register */
68 a171fe39 balrog
69 a171fe39 balrog
/* Bitfield masks */
70 a171fe39 balrog
#define STRPCL_STOP_CLK        (1 << 0)
71 a171fe39 balrog
#define STRPCL_STRT_CLK        (1 << 1)
72 a171fe39 balrog
#define STAT_TOUT_RES        (1 << 1)
73 a171fe39 balrog
#define STAT_CLK_EN        (1 << 8)
74 a171fe39 balrog
#define STAT_DATA_DONE        (1 << 11)
75 a171fe39 balrog
#define STAT_PRG_DONE        (1 << 12)
76 a171fe39 balrog
#define STAT_END_CMDRES        (1 << 13)
77 a171fe39 balrog
#define SPI_SPI_MODE        (1 << 0)
78 a171fe39 balrog
#define CMDAT_RES_TYPE        (3 << 0)
79 a171fe39 balrog
#define CMDAT_DATA_EN        (1 << 2)
80 a171fe39 balrog
#define CMDAT_WR_RD        (1 << 3)
81 a171fe39 balrog
#define CMDAT_DMA_EN        (1 << 7)
82 a171fe39 balrog
#define CMDAT_STOP_TRAN        (1 << 10)
83 a171fe39 balrog
#define INT_DATA_DONE        (1 << 0)
84 a171fe39 balrog
#define INT_PRG_DONE        (1 << 1)
85 a171fe39 balrog
#define INT_END_CMD        (1 << 2)
86 a171fe39 balrog
#define INT_STOP_CMD        (1 << 3)
87 a171fe39 balrog
#define INT_CLK_OFF        (1 << 4)
88 a171fe39 balrog
#define INT_RXFIFO_REQ        (1 << 5)
89 a171fe39 balrog
#define INT_TXFIFO_REQ        (1 << 6)
90 a171fe39 balrog
#define INT_TINT        (1 << 7)
91 a171fe39 balrog
#define INT_DAT_ERR        (1 << 8)
92 a171fe39 balrog
#define INT_RES_ERR        (1 << 9)
93 a171fe39 balrog
#define INT_RD_STALLED        (1 << 10)
94 a171fe39 balrog
#define INT_SDIO_INT        (1 << 11)
95 a171fe39 balrog
#define INT_SDIO_SACK        (1 << 12)
96 a171fe39 balrog
#define PRTBUF_PRT_BUF        (1 << 0)
97 a171fe39 balrog
98 a171fe39 balrog
/* Route internal interrupt lines to the global IC and DMA */
99 a171fe39 balrog
static void pxa2xx_mmci_int_update(struct pxa2xx_mmci_s *s)
100 a171fe39 balrog
{
101 a171fe39 balrog
    uint32_t mask = s->intmask;
102 a171fe39 balrog
    if (s->cmdat & CMDAT_DMA_EN) {
103 a171fe39 balrog
        mask |= INT_RXFIFO_REQ | INT_TXFIFO_REQ;
104 a171fe39 balrog
105 a171fe39 balrog
        pxa2xx_dma_request((struct pxa2xx_dma_state_s *) s->dma,
106 a171fe39 balrog
                        PXA2XX_RX_RQ_MMCI, !!(s->intreq & INT_RXFIFO_REQ));
107 a171fe39 balrog
        pxa2xx_dma_request((struct pxa2xx_dma_state_s *) s->dma,
108 a171fe39 balrog
                        PXA2XX_TX_RQ_MMCI, !!(s->intreq & INT_TXFIFO_REQ));
109 a171fe39 balrog
    }
110 a171fe39 balrog
111 a171fe39 balrog
    qemu_set_irq(s->irq, !!(s->intreq & ~mask));
112 a171fe39 balrog
}
113 a171fe39 balrog
114 a171fe39 balrog
static void pxa2xx_mmci_fifo_update(struct pxa2xx_mmci_s *s)
115 a171fe39 balrog
{
116 a171fe39 balrog
    if (!s->active)
117 a171fe39 balrog
        return;
118 a171fe39 balrog
119 a171fe39 balrog
    if (s->cmdat & CMDAT_WR_RD) {
120 a171fe39 balrog
        while (s->bytesleft && s->tx_len) {
121 a171fe39 balrog
            sd_write_data(s->card, s->tx_fifo[s->tx_start ++]);
122 a171fe39 balrog
            s->tx_start &= 0x1f;
123 a171fe39 balrog
            s->tx_len --;
124 a171fe39 balrog
            s->bytesleft --;
125 a171fe39 balrog
        }
126 a171fe39 balrog
        if (s->bytesleft)
127 a171fe39 balrog
            s->intreq |= INT_TXFIFO_REQ;
128 a171fe39 balrog
    } else
129 a171fe39 balrog
        while (s->bytesleft && s->rx_len < 32) {
130 a171fe39 balrog
            s->rx_fifo[(s->rx_start + (s->rx_len ++)) & 0x1f] =
131 a171fe39 balrog
                sd_read_data(s->card);
132 a171fe39 balrog
            s->bytesleft --;
133 a171fe39 balrog
            s->intreq |= INT_RXFIFO_REQ;
134 a171fe39 balrog
        }
135 a171fe39 balrog
136 a171fe39 balrog
    if (!s->bytesleft) {
137 a171fe39 balrog
        s->active = 0;
138 a171fe39 balrog
        s->intreq |= INT_DATA_DONE;
139 a171fe39 balrog
        s->status |= STAT_DATA_DONE;
140 a171fe39 balrog
141 a171fe39 balrog
        if (s->cmdat & CMDAT_WR_RD) {
142 a171fe39 balrog
            s->intreq |= INT_PRG_DONE;
143 a171fe39 balrog
            s->status |= STAT_PRG_DONE;
144 a171fe39 balrog
        }
145 a171fe39 balrog
    }
146 a171fe39 balrog
147 a171fe39 balrog
    pxa2xx_mmci_int_update(s);
148 a171fe39 balrog
}
149 a171fe39 balrog
150 a171fe39 balrog
static void pxa2xx_mmci_wakequeues(struct pxa2xx_mmci_s *s)
151 a171fe39 balrog
{
152 a171fe39 balrog
    int rsplen, i;
153 a171fe39 balrog
    struct sd_request_s request;
154 a171fe39 balrog
    uint8_t response[16];
155 a171fe39 balrog
156 a171fe39 balrog
    s->active = 1;
157 a171fe39 balrog
    s->rx_len = 0;
158 a171fe39 balrog
    s->tx_len = 0;
159 a171fe39 balrog
    s->cmdreq = 0;
160 a171fe39 balrog
161 a171fe39 balrog
    request.cmd = s->cmd;
162 a171fe39 balrog
    request.arg = s->arg;
163 a171fe39 balrog
    request.crc = 0;        /* FIXME */
164 a171fe39 balrog
165 a171fe39 balrog
    rsplen = sd_do_command(s->card, &request, response);
166 a171fe39 balrog
    s->intreq |= INT_END_CMD;
167 a171fe39 balrog
168 a171fe39 balrog
    memset(s->resp_fifo, 0, sizeof(s->resp_fifo));
169 a171fe39 balrog
    switch (s->cmdat & CMDAT_RES_TYPE) {
170 a171fe39 balrog
#define PXAMMCI_RESP(wd, value0, value1)        \
171 a171fe39 balrog
        s->resp_fifo[(wd) + 0] |= (value0);        \
172 a171fe39 balrog
        s->resp_fifo[(wd) + 1] |= (value1) << 8;
173 a171fe39 balrog
    case 0:        /* No response */
174 a171fe39 balrog
        goto complete;
175 a171fe39 balrog
176 a171fe39 balrog
    case 1:        /* R1, R4, R5 or R6 */
177 a171fe39 balrog
        if (rsplen < 4)
178 a171fe39 balrog
            goto timeout;
179 a171fe39 balrog
        goto complete;
180 a171fe39 balrog
181 a171fe39 balrog
    case 2:        /* R2 */
182 a171fe39 balrog
        if (rsplen < 16)
183 a171fe39 balrog
            goto timeout;
184 a171fe39 balrog
        goto complete;
185 a171fe39 balrog
186 a171fe39 balrog
    case 3:        /* R3 */
187 a171fe39 balrog
        if (rsplen < 4)
188 a171fe39 balrog
            goto timeout;
189 a171fe39 balrog
        goto complete;
190 a171fe39 balrog
191 a171fe39 balrog
    complete:
192 a171fe39 balrog
        for (i = 0; rsplen > 0; i ++, rsplen -= 2) {
193 a171fe39 balrog
            PXAMMCI_RESP(i, response[i * 2], response[i * 2 + 1]);
194 a171fe39 balrog
        }
195 a171fe39 balrog
        s->status |= STAT_END_CMDRES;
196 a171fe39 balrog
197 a171fe39 balrog
        if (!(s->cmdat & CMDAT_DATA_EN))
198 a171fe39 balrog
            s->active = 0;
199 a171fe39 balrog
        else
200 a171fe39 balrog
            s->bytesleft = s->numblk * s->blklen;
201 a171fe39 balrog
202 a171fe39 balrog
        s->resp_len = 0;
203 a171fe39 balrog
        break;
204 a171fe39 balrog
205 a171fe39 balrog
    timeout:
206 a171fe39 balrog
        s->active = 0;
207 a171fe39 balrog
        s->status |= STAT_TOUT_RES;
208 a171fe39 balrog
        break;
209 a171fe39 balrog
    }
210 a171fe39 balrog
211 a171fe39 balrog
    pxa2xx_mmci_fifo_update(s);
212 a171fe39 balrog
}
213 a171fe39 balrog
214 a171fe39 balrog
static uint32_t pxa2xx_mmci_read(void *opaque, target_phys_addr_t offset)
215 a171fe39 balrog
{
216 a171fe39 balrog
    struct pxa2xx_mmci_s *s = (struct pxa2xx_mmci_s *) opaque;
217 a171fe39 balrog
    uint32_t ret;
218 a171fe39 balrog
    offset -= s->base;
219 a171fe39 balrog
220 a171fe39 balrog
    switch (offset) {
221 a171fe39 balrog
    case MMC_STRPCL:
222 a171fe39 balrog
        return 0;
223 a171fe39 balrog
    case MMC_STAT:
224 a171fe39 balrog
        return s->status;
225 a171fe39 balrog
    case MMC_CLKRT:
226 a171fe39 balrog
        return s->clkrt;
227 a171fe39 balrog
    case MMC_SPI:
228 a171fe39 balrog
        return s->spi;
229 a171fe39 balrog
    case MMC_CMDAT:
230 a171fe39 balrog
        return s->cmdat;
231 a171fe39 balrog
    case MMC_RESTO:
232 a171fe39 balrog
        return s->resp_tout;
233 a171fe39 balrog
    case MMC_RDTO:
234 a171fe39 balrog
        return s->read_tout;
235 a171fe39 balrog
    case MMC_BLKLEN:
236 a171fe39 balrog
        return s->blklen;
237 a171fe39 balrog
    case MMC_NUMBLK:
238 a171fe39 balrog
        return s->numblk;
239 a171fe39 balrog
    case MMC_PRTBUF:
240 a171fe39 balrog
        return 0;
241 a171fe39 balrog
    case MMC_I_MASK:
242 a171fe39 balrog
        return s->intmask;
243 a171fe39 balrog
    case MMC_I_REG:
244 a171fe39 balrog
        return s->intreq;
245 a171fe39 balrog
    case MMC_CMD:
246 a171fe39 balrog
        return s->cmd | 0x40;
247 a171fe39 balrog
    case MMC_ARGH:
248 a171fe39 balrog
        return s->arg >> 16;
249 a171fe39 balrog
    case MMC_ARGL:
250 a171fe39 balrog
        return s->arg & 0xffff;
251 a171fe39 balrog
    case MMC_RES:
252 a171fe39 balrog
        if (s->resp_len < 9)
253 a171fe39 balrog
            return s->resp_fifo[s->resp_len ++];
254 a171fe39 balrog
        return 0;
255 a171fe39 balrog
    case MMC_RXFIFO:
256 a171fe39 balrog
        ret = 0;
257 a171fe39 balrog
        while (s->ac_width -- && s->rx_len) {
258 a171fe39 balrog
            ret |= s->rx_fifo[s->rx_start ++] << (s->ac_width << 3);
259 a171fe39 balrog
            s->rx_start &= 0x1f;
260 a171fe39 balrog
            s->rx_len --;
261 a171fe39 balrog
        }
262 a171fe39 balrog
        s->intreq &= ~INT_RXFIFO_REQ;
263 a171fe39 balrog
        pxa2xx_mmci_fifo_update(s);
264 a171fe39 balrog
        return ret;
265 a171fe39 balrog
    case MMC_RDWAIT:
266 a171fe39 balrog
        return 0;
267 a171fe39 balrog
    case MMC_BLKS_REM:
268 a171fe39 balrog
        return s->numblk;
269 a171fe39 balrog
    default:
270 a171fe39 balrog
        cpu_abort(cpu_single_env, "%s: Bad offset " REG_FMT "\n",
271 a171fe39 balrog
                        __FUNCTION__, offset);
272 a171fe39 balrog
    }
273 a171fe39 balrog
274 a171fe39 balrog
    return 0;
275 a171fe39 balrog
}
276 a171fe39 balrog
277 a171fe39 balrog
static void pxa2xx_mmci_write(void *opaque,
278 a171fe39 balrog
                target_phys_addr_t offset, uint32_t value)
279 a171fe39 balrog
{
280 a171fe39 balrog
    struct pxa2xx_mmci_s *s = (struct pxa2xx_mmci_s *) opaque;
281 a171fe39 balrog
    offset -= s->base;
282 a171fe39 balrog
283 a171fe39 balrog
    switch (offset) {
284 a171fe39 balrog
    case MMC_STRPCL:
285 a171fe39 balrog
        if (value & STRPCL_STRT_CLK) {
286 a171fe39 balrog
            s->status |= STAT_CLK_EN;
287 a171fe39 balrog
            s->intreq &= ~INT_CLK_OFF;
288 a171fe39 balrog
289 a171fe39 balrog
            if (s->cmdreq && !(s->cmdat & CMDAT_STOP_TRAN)) {
290 a171fe39 balrog
                s->status &= STAT_CLK_EN;
291 a171fe39 balrog
                pxa2xx_mmci_wakequeues(s);
292 a171fe39 balrog
            }
293 a171fe39 balrog
        }
294 a171fe39 balrog
295 a171fe39 balrog
        if (value & STRPCL_STOP_CLK) {
296 a171fe39 balrog
            s->status &= ~STAT_CLK_EN;
297 a171fe39 balrog
            s->intreq |= INT_CLK_OFF;
298 a171fe39 balrog
            s->active = 0;
299 a171fe39 balrog
        }
300 a171fe39 balrog
301 a171fe39 balrog
        pxa2xx_mmci_int_update(s);
302 a171fe39 balrog
        break;
303 a171fe39 balrog
304 a171fe39 balrog
    case MMC_CLKRT:
305 a171fe39 balrog
        s->clkrt = value & 7;
306 a171fe39 balrog
        break;
307 a171fe39 balrog
308 a171fe39 balrog
    case MMC_SPI:
309 a171fe39 balrog
        s->spi = value & 0xf;
310 a171fe39 balrog
        if (value & SPI_SPI_MODE)
311 a171fe39 balrog
            printf("%s: attempted to use card in SPI mode\n", __FUNCTION__);
312 a171fe39 balrog
        break;
313 a171fe39 balrog
314 a171fe39 balrog
    case MMC_CMDAT:
315 a171fe39 balrog
        s->cmdat = value & 0x3dff;
316 a171fe39 balrog
        s->active = 0;
317 a171fe39 balrog
        s->cmdreq = 1;
318 a171fe39 balrog
        if (!(value & CMDAT_STOP_TRAN)) {
319 a171fe39 balrog
            s->status &= STAT_CLK_EN;
320 a171fe39 balrog
321 a171fe39 balrog
            if (s->status & STAT_CLK_EN)
322 a171fe39 balrog
                pxa2xx_mmci_wakequeues(s);
323 a171fe39 balrog
        }
324 a171fe39 balrog
325 a171fe39 balrog
        pxa2xx_mmci_int_update(s);
326 a171fe39 balrog
        break;
327 a171fe39 balrog
328 a171fe39 balrog
    case MMC_RESTO:
329 a171fe39 balrog
        s->resp_tout = value & 0x7f;
330 a171fe39 balrog
        break;
331 a171fe39 balrog
332 a171fe39 balrog
    case MMC_RDTO:
333 a171fe39 balrog
        s->read_tout = value & 0xffff;
334 a171fe39 balrog
        break;
335 a171fe39 balrog
336 a171fe39 balrog
    case MMC_BLKLEN:
337 a171fe39 balrog
        s->blklen = value & 0xfff;
338 a171fe39 balrog
        break;
339 a171fe39 balrog
340 a171fe39 balrog
    case MMC_NUMBLK:
341 a171fe39 balrog
        s->numblk = value & 0xffff;
342 a171fe39 balrog
        break;
343 a171fe39 balrog
344 a171fe39 balrog
    case MMC_PRTBUF:
345 a171fe39 balrog
        if (value & PRTBUF_PRT_BUF) {
346 a171fe39 balrog
            s->tx_start ^= 32;
347 a171fe39 balrog
            s->tx_len = 0;
348 a171fe39 balrog
        }
349 a171fe39 balrog
        pxa2xx_mmci_fifo_update(s);
350 a171fe39 balrog
        break;
351 a171fe39 balrog
352 a171fe39 balrog
    case MMC_I_MASK:
353 a171fe39 balrog
        s->intmask = value & 0x1fff;
354 a171fe39 balrog
        pxa2xx_mmci_int_update(s);
355 a171fe39 balrog
        break;
356 a171fe39 balrog
357 a171fe39 balrog
    case MMC_CMD:
358 a171fe39 balrog
        s->cmd = value & 0x3f;
359 a171fe39 balrog
        break;
360 a171fe39 balrog
361 a171fe39 balrog
    case MMC_ARGH:
362 a171fe39 balrog
        s->arg &= 0x0000ffff;
363 a171fe39 balrog
        s->arg |= value << 16;
364 a171fe39 balrog
        break;
365 a171fe39 balrog
366 a171fe39 balrog
    case MMC_ARGL:
367 a171fe39 balrog
        s->arg &= 0xffff0000;
368 a171fe39 balrog
        s->arg |= value & 0x0000ffff;
369 a171fe39 balrog
        break;
370 a171fe39 balrog
371 a171fe39 balrog
    case MMC_TXFIFO:
372 a171fe39 balrog
        while (s->ac_width -- && s->tx_len < 0x20)
373 a171fe39 balrog
            s->tx_fifo[(s->tx_start + (s->tx_len ++)) & 0x1f] =
374 a171fe39 balrog
                    (value >> (s->ac_width << 3)) & 0xff;
375 a171fe39 balrog
        s->intreq &= ~INT_TXFIFO_REQ;
376 a171fe39 balrog
        pxa2xx_mmci_fifo_update(s);
377 a171fe39 balrog
        break;
378 a171fe39 balrog
379 a171fe39 balrog
    case MMC_RDWAIT:
380 a171fe39 balrog
    case MMC_BLKS_REM:
381 a171fe39 balrog
        break;
382 a171fe39 balrog
383 a171fe39 balrog
    default:
384 a171fe39 balrog
        cpu_abort(cpu_single_env, "%s: Bad offset " REG_FMT "\n",
385 a171fe39 balrog
                        __FUNCTION__, offset);
386 a171fe39 balrog
    }
387 a171fe39 balrog
}
388 a171fe39 balrog
389 a171fe39 balrog
static uint32_t pxa2xx_mmci_readb(void *opaque, target_phys_addr_t offset)
390 a171fe39 balrog
{
391 a171fe39 balrog
    struct pxa2xx_mmci_s *s = (struct pxa2xx_mmci_s *) opaque;
392 a171fe39 balrog
    s->ac_width = 1;
393 a171fe39 balrog
    return pxa2xx_mmci_read(opaque, offset);
394 a171fe39 balrog
}
395 a171fe39 balrog
396 a171fe39 balrog
static uint32_t pxa2xx_mmci_readh(void *opaque, target_phys_addr_t offset)
397 a171fe39 balrog
{
398 a171fe39 balrog
    struct pxa2xx_mmci_s *s = (struct pxa2xx_mmci_s *) opaque;
399 a171fe39 balrog
    s->ac_width = 2;
400 a171fe39 balrog
    return pxa2xx_mmci_read(opaque, offset);
401 a171fe39 balrog
}
402 a171fe39 balrog
403 a171fe39 balrog
static uint32_t pxa2xx_mmci_readw(void *opaque, target_phys_addr_t offset)
404 a171fe39 balrog
{
405 a171fe39 balrog
    struct pxa2xx_mmci_s *s = (struct pxa2xx_mmci_s *) opaque;
406 a171fe39 balrog
    s->ac_width = 4;
407 a171fe39 balrog
    return pxa2xx_mmci_read(opaque, offset);
408 a171fe39 balrog
}
409 a171fe39 balrog
410 a171fe39 balrog
static CPUReadMemoryFunc *pxa2xx_mmci_readfn[] = {
411 a171fe39 balrog
    pxa2xx_mmci_readb,
412 a171fe39 balrog
    pxa2xx_mmci_readh,
413 a171fe39 balrog
    pxa2xx_mmci_readw
414 a171fe39 balrog
};
415 a171fe39 balrog
416 a171fe39 balrog
static void pxa2xx_mmci_writeb(void *opaque,
417 a171fe39 balrog
                target_phys_addr_t offset, uint32_t value)
418 a171fe39 balrog
{
419 a171fe39 balrog
    struct pxa2xx_mmci_s *s = (struct pxa2xx_mmci_s *) opaque;
420 a171fe39 balrog
    s->ac_width = 1;
421 a171fe39 balrog
    pxa2xx_mmci_write(opaque, offset, value);
422 a171fe39 balrog
}
423 a171fe39 balrog
424 a171fe39 balrog
static void pxa2xx_mmci_writeh(void *opaque,
425 a171fe39 balrog
                target_phys_addr_t offset, uint32_t value)
426 a171fe39 balrog
{
427 a171fe39 balrog
    struct pxa2xx_mmci_s *s = (struct pxa2xx_mmci_s *) opaque;
428 a171fe39 balrog
    s->ac_width = 2;
429 a171fe39 balrog
    pxa2xx_mmci_write(opaque, offset, value);
430 a171fe39 balrog
}
431 a171fe39 balrog
432 a171fe39 balrog
static void pxa2xx_mmci_writew(void *opaque,
433 a171fe39 balrog
                target_phys_addr_t offset, uint32_t value)
434 a171fe39 balrog
{
435 a171fe39 balrog
    struct pxa2xx_mmci_s *s = (struct pxa2xx_mmci_s *) opaque;
436 a171fe39 balrog
    s->ac_width = 4;
437 a171fe39 balrog
    pxa2xx_mmci_write(opaque, offset, value);
438 a171fe39 balrog
}
439 a171fe39 balrog
440 a171fe39 balrog
static CPUWriteMemoryFunc *pxa2xx_mmci_writefn[] = {
441 a171fe39 balrog
    pxa2xx_mmci_writeb,
442 a171fe39 balrog
    pxa2xx_mmci_writeh,
443 a171fe39 balrog
    pxa2xx_mmci_writew
444 a171fe39 balrog
};
445 a171fe39 balrog
446 a171fe39 balrog
struct pxa2xx_mmci_s *pxa2xx_mmci_init(target_phys_addr_t base,
447 a171fe39 balrog
                qemu_irq irq, void *dma)
448 a171fe39 balrog
{
449 a171fe39 balrog
    int iomemtype;
450 a171fe39 balrog
    struct pxa2xx_mmci_s *s;
451 a171fe39 balrog
452 a171fe39 balrog
    s = (struct pxa2xx_mmci_s *) qemu_mallocz(sizeof(struct pxa2xx_mmci_s));
453 a171fe39 balrog
    s->base = base;
454 a171fe39 balrog
    s->irq = irq;
455 a171fe39 balrog
    s->dma = dma;
456 a171fe39 balrog
457 a171fe39 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_mmci_readfn,
458 a171fe39 balrog
                    pxa2xx_mmci_writefn, s);
459 a171fe39 balrog
    cpu_register_physical_memory(base, 0x000fffff, iomemtype);
460 a171fe39 balrog
461 a171fe39 balrog
    /* Instantiate the actual storage */
462 a171fe39 balrog
    s->card = sd_init(sd_bdrv);
463 a171fe39 balrog
464 a171fe39 balrog
    return s;
465 a171fe39 balrog
}
466 a171fe39 balrog
467 a171fe39 balrog
void pxa2xx_mmci_handlers(struct pxa2xx_mmci_s *s, void *opaque,
468 a171fe39 balrog
                void (*readonly_cb)(void *, int),
469 a171fe39 balrog
                void (*coverswitch_cb)(void *, int))
470 a171fe39 balrog
{
471 a171fe39 balrog
    sd_set_cb(s->card, opaque, readonly_cb, coverswitch_cb);
472 a171fe39 balrog
}